blob: 832ea6177c1851eda455e0824a0371caca9e8888 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//==- X86InstrFPStack.td - Describe the X86 Instruction Set --*- tablegen -*-=//
Evan Chengffcb95b2006-02-21 19:13:53 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chengffcb95b2006-02-21 19:13:53 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 x87 FPU instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng06a8aa12006-03-17 19:55:52 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// FPStack specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Dale Johannesen411d9c52007-07-03 17:07:33 +000020def SDTX86FpGet : SDTypeProfile<1, 0, [SDTCisFP<0>]>;
Chris Lattner6fa2f9c2008-03-09 07:05:32 +000021def SDTX86FpGet2 : SDTypeProfile<2, 0, [SDTCisVT<0, f80>,
22 SDTCisVT<1, f80>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000023def SDTX86FpSet : SDTypeProfile<0, 1, [SDTCisFP<0>]>;
24def SDTX86Fld : SDTypeProfile<1, 2, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000025 SDTCisPtrTy<1>,
26 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000027def SDTX86Fst : SDTypeProfile<0, 3, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000028 SDTCisPtrTy<1>,
29 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000030def SDTX86Fild : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisPtrTy<1>,
31 SDTCisVT<2, OtherVT>]>;
32def SDTX86FpToIMem : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
Evan Cheng2246f842006-03-18 01:23:20 +000033
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000034def SDTX86CwdStore : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
35
Chris Lattner6fa2f9c2008-03-09 07:05:32 +000036def X86fpget_st0 : SDNode<"X86ISD::FP_GET_ST0", SDTX86FpGet,
Evan Cheng0d9e9762008-01-29 19:34:22 +000037 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000038def X86fpset : SDNode<"X86ISD::FP_SET_RESULT", SDTX86FpSet,
Chris Lattnerba7e7562008-01-10 07:59:24 +000039 [SDNPHasChain, SDNPOutFlag]>;
40def X86fld : SDNode<"X86ISD::FLD", SDTX86Fld,
41 [SDNPHasChain, SDNPMayLoad]>;
42def X86fst : SDNode<"X86ISD::FST", SDTX86Fst,
43 [SDNPHasChain, SDNPInFlag, SDNPMayStore]>;
44def X86fild : SDNode<"X86ISD::FILD", SDTX86Fild,
45 [SDNPHasChain, SDNPMayLoad]>;
46def X86fildflag : SDNode<"X86ISD::FILD_FLAG", SDTX86Fild,
47 [SDNPHasChain, SDNPOutFlag, SDNPMayLoad]>;
Evan Cheng2246f842006-03-18 01:23:20 +000048def X86fp_to_i16mem : SDNode<"X86ISD::FP_TO_INT16_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000049 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng2246f842006-03-18 01:23:20 +000050def X86fp_to_i32mem : SDNode<"X86ISD::FP_TO_INT32_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000051 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng2246f842006-03-18 01:23:20 +000052def X86fp_to_i64mem : SDNode<"X86ISD::FP_TO_INT64_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000053 [SDNPHasChain, SDNPMayStore]>;
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000054def X86fp_cwd_get16 : SDNode<"X86ISD::FNSTCW16m", SDTX86CwdStore,
Chris Lattnerba7e7562008-01-10 07:59:24 +000055 [SDNPHasChain, SDNPMayStore, SDNPSideEffect]>;
Evan Cheng2246f842006-03-18 01:23:20 +000056
57//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000058// FPStack pattern fragments
59//===----------------------------------------------------------------------===//
60
Dale Johannesen849f2142007-07-03 00:53:03 +000061def fpimm0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000062 return N->isExactlyValue(+0.0);
63}]>;
64
Dale Johannesen849f2142007-07-03 00:53:03 +000065def fpimmneg0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000066 return N->isExactlyValue(-0.0);
67}]>;
68
Dale Johannesen849f2142007-07-03 00:53:03 +000069def fpimm1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000070 return N->isExactlyValue(+1.0);
71}]>;
72
Dale Johannesen849f2142007-07-03 00:53:03 +000073def fpimmneg1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000074 return N->isExactlyValue(-1.0);
75}]>;
76
Evan Cheng4e4c71e2006-02-21 20:00:20 +000077// Some 'special' instructions
78let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
Dale Johannesen849f2142007-07-03 00:53:03 +000079 def FP32_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000080 (outs), (ins i16mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000081 "#FP32_TO_INT16_IN_MEM PSEUDO!",
82 [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000083 def FP32_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000084 (outs), (ins i32mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000085 "#FP32_TO_INT32_IN_MEM PSEUDO!",
86 [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000087 def FP32_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000088 (outs), (ins i64mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000089 "#FP32_TO_INT64_IN_MEM PSEUDO!",
90 [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000091 def FP64_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000092 (outs), (ins i16mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000093 "#FP64_TO_INT16_IN_MEM PSEUDO!",
94 [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000095 def FP64_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000096 (outs), (ins i32mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000097 "#FP64_TO_INT32_IN_MEM PSEUDO!",
98 [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000099 def FP64_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000100 (outs), (ins i64mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +0000101 "#FP64_TO_INT64_IN_MEM PSEUDO!",
102 [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
Dale Johannesena996d522007-08-07 01:17:37 +0000103 def FP80_TO_INT16_IN_MEM : I<0, Pseudo,
104 (outs), (ins i16mem:$dst, RFP80:$src),
105 "#FP80_TO_INT16_IN_MEM PSEUDO!",
106 [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>;
107 def FP80_TO_INT32_IN_MEM : I<0, Pseudo,
108 (outs), (ins i32mem:$dst, RFP80:$src),
109 "#FP80_TO_INT32_IN_MEM PSEUDO!",
110 [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>;
111 def FP80_TO_INT64_IN_MEM : I<0, Pseudo,
112 (outs), (ins i64mem:$dst, RFP80:$src),
113 "#FP80_TO_INT64_IN_MEM PSEUDO!",
114 [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000115}
116
117let isTerminator = 1 in
118 let Defs = [FP0, FP1, FP2, FP3, FP4, FP5, FP6] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000119 def FP_REG_KILL : I<0, Pseudo, (outs), (ins), "#FP_REG_KILL", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000120
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000121// All FP Stack operations are represented with four instructions here. The
122// first three instructions, generated by the instruction selector, use "RFP32"
123// "RFP64" or "RFP80" registers: traditional register files to reference 32-bit,
124// 64-bit or 80-bit floating point values. These sizes apply to the values,
125// not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be
126// copied to each other without losing information. These instructions are all
127// pseudo instructions and use the "_Fp" suffix.
128// In some cases there are additional variants with a mixture of different
129// register sizes.
Evan Chengffcb95b2006-02-21 19:13:53 +0000130// The second instruction is defined with FPI, which is the actual instruction
Dale Johannesene377d4d2007-07-04 21:07:47 +0000131// emitted by the assembler. These use "RST" registers, although frequently
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000132// the actual register(s) used are implicit. These are always 80 bits.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000133// The FP stackifier pass converts one to the other after register allocation
134// occurs.
Evan Chengffcb95b2006-02-21 19:13:53 +0000135//
136// Note that the FpI instruction should have instruction selection info (e.g.
137// a pattern) and the FPI instruction should have emission info (e.g. opcode
138// encoding and asm printing info).
139
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000140// Pseudo Instructions for FP stack return values.
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000141def FpGET_ST0_32 : FpI_<(outs RFP32:$dst), (ins), SpecialFP,
142 [(set RFP32:$dst, X86fpget_st0)]>; // FPR = ST(0)
143def FpGET_ST0_64 : FpI_<(outs RFP64:$dst), (ins), SpecialFP,
144 [(set RFP64:$dst, X86fpget_st0)]>; // FPR = ST(0)
145def FpGET_ST0_80 : FpI_<(outs RFP80:$dst), (ins), SpecialFP,
146 [(set RFP80:$dst, X86fpget_st0)]>; // FPR = ST(0)
Evan Chengffcb95b2006-02-21 19:13:53 +0000147
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000148def FpGET_ST0_ST1 : FpI_<(outs RFP80:$dst1, RFP80:$dst2), (ins), SpecialFP,
149 []>; // FPR = ST(0), FPR = ST(1)
Evan Cheng0d9e9762008-01-29 19:34:22 +0000150
151
Evan Cheng071a2792007-09-11 19:55:27 +0000152let Defs = [ST0] in {
Evan Chengffbacca2007-07-21 00:34:19 +0000153def FpSETRESULT32 : FpI_<(outs), (ins RFP32:$src), SpecialFP,
Evan Cheng071a2792007-09-11 19:55:27 +0000154 [(X86fpset RFP32:$src)]>;// ST(0) = FPR
Dale Johannesen849f2142007-07-03 00:53:03 +0000155
Evan Chengffbacca2007-07-21 00:34:19 +0000156def FpSETRESULT64 : FpI_<(outs), (ins RFP64:$src), SpecialFP,
Evan Cheng071a2792007-09-11 19:55:27 +0000157 [(X86fpset RFP64:$src)]>;// ST(0) = FPR
Evan Chengffbacca2007-07-21 00:34:19 +0000158
Dale Johannesen6a308112007-08-06 21:31:06 +0000159def FpSETRESULT80 : FpI_<(outs), (ins RFP80:$src), SpecialFP,
Evan Cheng071a2792007-09-11 19:55:27 +0000160 [(X86fpset RFP80:$src)]>;// ST(0) = FPR
161}
Dale Johannesen6a308112007-08-06 21:31:06 +0000162
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000163// FpIf32, FpIf64 - Floating Point Psuedo Instruction template.
164// f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1.
165// f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2.
166// f80 instructions cannot use SSE and use neither of these.
167class FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
168 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32]>;
169class FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
170 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000171
Dale Johannesen59a58732007-08-05 18:49:15 +0000172// Register copies. Just copies, the shortening ones do not truncate.
Chris Lattnera731c9f2008-01-11 07:18:17 +0000173let neverHasSideEffects = 1 in {
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000174 def MOV_Fp3232 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), SpecialFP, []>;
175 def MOV_Fp3264 : FpIf32<(outs RFP64:$dst), (ins RFP32:$src), SpecialFP, []>;
176 def MOV_Fp6432 : FpIf32<(outs RFP32:$dst), (ins RFP64:$src), SpecialFP, []>;
177 def MOV_Fp6464 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), SpecialFP, []>;
178 def MOV_Fp8032 : FpIf32<(outs RFP32:$dst), (ins RFP80:$src), SpecialFP, []>;
179 def MOV_Fp3280 : FpIf32<(outs RFP80:$dst), (ins RFP32:$src), SpecialFP, []>;
180 def MOV_Fp8064 : FpIf64<(outs RFP64:$dst), (ins RFP80:$src), SpecialFP, []>;
181 def MOV_Fp6480 : FpIf64<(outs RFP80:$dst), (ins RFP64:$src), SpecialFP, []>;
182 def MOV_Fp8080 : FpI_ <(outs RFP80:$dst), (ins RFP80:$src), SpecialFP, []>;
Chris Lattnera731c9f2008-01-11 07:18:17 +0000183}
Evan Chengffcb95b2006-02-21 19:13:53 +0000184
Dale Johannesene377d4d2007-07-04 21:07:47 +0000185// Factoring for arithmetic.
186multiclass FPBinary_rr<SDNode OpNode> {
187// Register op register -> register
188// These are separated out because they have no reversed form.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000189def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000190 [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000191def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000192 [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000193def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000194 [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000195}
196// The FopST0 series are not included here because of the irregularities
197// in where the 'r' goes in assembly output.
Dale Johannesen59a58732007-08-05 18:49:15 +0000198// These instructions cannot address 80-bit memory.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000199multiclass FPBinary<SDNode OpNode, Format fp, string asmstring> {
200// ST(0) = ST(0) + [mem]
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000201def _Fp32m : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000202 [(set RFP32:$dst,
203 (OpNode RFP32:$src1, (loadf32 addr:$src2)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000204def _Fp64m : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000205 [(set RFP64:$dst,
206 (OpNode RFP64:$src1, (loadf64 addr:$src2)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000207def _Fp64m32: FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000208 [(set RFP64:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000209 (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2))))]>;
210def _Fp80m32: FpI_<(outs RFP80:$dst), (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000211 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000212 (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2))))]>;
213def _Fp80m64: FpI_<(outs RFP80:$dst), (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000214 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000215 (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000216def _F32m : FPI<0xD8, fp, (outs), (ins f32mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000217 !strconcat("f", !strconcat(asmstring, "{s}\t$src"))> { let mayLoad = 1; }
Evan Cheng64d80e32007-07-19 01:14:50 +0000218def _F64m : FPI<0xDC, fp, (outs), (ins f64mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000219 !strconcat("f", !strconcat(asmstring, "{l}\t$src"))> { let mayLoad = 1; }
Dale Johannesene377d4d2007-07-04 21:07:47 +0000220// ST(0) = ST(0) + [memint]
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000221def _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000222 [(set RFP32:$dst, (OpNode RFP32:$src1,
223 (X86fild addr:$src2, i16)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000224def _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000225 [(set RFP32:$dst, (OpNode RFP32:$src1,
226 (X86fild addr:$src2, i32)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000227def _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000228 [(set RFP64:$dst, (OpNode RFP64:$src1,
229 (X86fild addr:$src2, i16)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000230def _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000231 [(set RFP64:$dst, (OpNode RFP64:$src1,
232 (X86fild addr:$src2, i32)))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000233def _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000234 [(set RFP80:$dst, (OpNode RFP80:$src1,
235 (X86fild addr:$src2, i16)))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000236def _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000237 [(set RFP80:$dst, (OpNode RFP80:$src1,
238 (X86fild addr:$src2, i32)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000239def _FI16m : FPI<0xDE, fp, (outs), (ins i16mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000240 !strconcat("fi", !strconcat(asmstring, "{s}\t$src"))> { let mayLoad = 1; }
Evan Cheng64d80e32007-07-19 01:14:50 +0000241def _FI32m : FPI<0xDA, fp, (outs), (ins i32mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000242 !strconcat("fi", !strconcat(asmstring, "{l}\t$src"))> { let mayLoad = 1; }
Dale Johannesene377d4d2007-07-04 21:07:47 +0000243}
244
245defm ADD : FPBinary_rr<fadd>;
246defm SUB : FPBinary_rr<fsub>;
247defm MUL : FPBinary_rr<fmul>;
248defm DIV : FPBinary_rr<fdiv>;
249defm ADD : FPBinary<fadd, MRM0m, "add">;
250defm SUB : FPBinary<fsub, MRM4m, "sub">;
251defm SUBR: FPBinary<fsub ,MRM5m, "subr">;
252defm MUL : FPBinary<fmul, MRM1m, "mul">;
253defm DIV : FPBinary<fdiv, MRM6m, "div">;
254defm DIVR: FPBinary<fdiv, MRM7m, "divr">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000255
256class FPST0rInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000257 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, D8;
Evan Chengffcb95b2006-02-21 19:13:53 +0000258class FPrST0Inst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000259 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DC;
Evan Chengffcb95b2006-02-21 19:13:53 +0000260class FPrST0PInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000261 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DE;
Evan Chengffcb95b2006-02-21 19:13:53 +0000262
Evan Chengffcb95b2006-02-21 19:13:53 +0000263// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
264// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
265// we have to put some 'r's in and take them out of weird places.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000266def ADD_FST0r : FPST0rInst <0xC0, "fadd\t$op">;
267def ADD_FrST0 : FPrST0Inst <0xC0, "fadd\t{%st(0), $op|$op, %ST(0)}">;
268def ADD_FPrST0 : FPrST0PInst<0xC0, "faddp\t$op">;
269def SUBR_FST0r : FPST0rInst <0xE8, "fsubr\t$op">;
270def SUB_FrST0 : FPrST0Inst <0xE8, "fsub{r}\t{%st(0), $op|$op, %ST(0)}">;
271def SUB_FPrST0 : FPrST0PInst<0xE8, "fsub{r}p\t$op">;
272def SUB_FST0r : FPST0rInst <0xE0, "fsub\t$op">;
273def SUBR_FrST0 : FPrST0Inst <0xE0, "fsub{|r}\t{%st(0), $op|$op, %ST(0)}">;
274def SUBR_FPrST0 : FPrST0PInst<0xE0, "fsub{|r}p\t$op">;
275def MUL_FST0r : FPST0rInst <0xC8, "fmul\t$op">;
276def MUL_FrST0 : FPrST0Inst <0xC8, "fmul\t{%st(0), $op|$op, %ST(0)}">;
277def MUL_FPrST0 : FPrST0PInst<0xC8, "fmulp\t$op">;
278def DIVR_FST0r : FPST0rInst <0xF8, "fdivr\t$op">;
279def DIV_FrST0 : FPrST0Inst <0xF8, "fdiv{r}\t{%st(0), $op|$op, %ST(0)}">;
280def DIV_FPrST0 : FPrST0PInst<0xF8, "fdiv{r}p\t$op">;
281def DIV_FST0r : FPST0rInst <0xF0, "fdiv\t$op">;
282def DIVR_FrST0 : FPrST0Inst <0xF0, "fdiv{|r}\t{%st(0), $op|$op, %ST(0)}">;
283def DIVR_FPrST0 : FPrST0PInst<0xF0, "fdiv{|r}p\t$op">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000284
Evan Chengffcb95b2006-02-21 19:13:53 +0000285// Unary operations.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000286multiclass FPUnary<SDNode OpNode, bits<8> opcode, string asmstring> {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000287def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000288 [(set RFP32:$dst, (OpNode RFP32:$src))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000289def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000290 [(set RFP64:$dst, (OpNode RFP64:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000291def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000292 [(set RFP80:$dst, (OpNode RFP80:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000293def _F : FPI<opcode, RawFrm, (outs), (ins), asmstring>, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000294}
295
Dale Johannesene377d4d2007-07-04 21:07:47 +0000296defm CHS : FPUnary<fneg, 0xE0, "fchs">;
297defm ABS : FPUnary<fabs, 0xE1, "fabs">;
298defm SQRT: FPUnary<fsqrt,0xFA, "fsqrt">;
299defm SIN : FPUnary<fsin, 0xFE, "fsin">;
300defm COS : FPUnary<fcos, 0xFF, "fcos">;
301
Chris Lattnera731c9f2008-01-11 07:18:17 +0000302let neverHasSideEffects = 1 in {
303def TST_Fp32 : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
304def TST_Fp64 : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
305def TST_Fp80 : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
306}
Evan Cheng64d80e32007-07-19 01:14:50 +0000307def TST_F : FPI<0xE4, RawFrm, (outs), (ins), "ftst">, D9;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000308
309// Floating point cmovs.
310multiclass FPCMov<PatLeaf cc> {
Evan Chenge5f62042007-09-29 00:00:36 +0000311 def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2),
312 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000313 [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000314 cc, EFLAGS))]>;
315 def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2),
316 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000317 [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000318 cc, EFLAGS))]>;
319 def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
320 CondMovFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000321 [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000322 cc, EFLAGS))]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000323}
Evan Chenge5f62042007-09-29 00:00:36 +0000324let Uses = [EFLAGS], isTwoAddress = 1 in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000325defm CMOVB : FPCMov<X86_COND_B>;
326defm CMOVBE : FPCMov<X86_COND_BE>;
327defm CMOVE : FPCMov<X86_COND_E>;
328defm CMOVP : FPCMov<X86_COND_P>;
329defm CMOVNB : FPCMov<X86_COND_AE>;
330defm CMOVNBE: FPCMov<X86_COND_A>;
331defm CMOVNE : FPCMov<X86_COND_NE>;
332defm CMOVNP : FPCMov<X86_COND_NP>;
333}
334
335// These are not factored because there's no clean way to pass DA/DB.
Evan Cheng64d80e32007-07-19 01:14:50 +0000336def CMOVB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000337 "fcmovb\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000338def CMOVBE_F : FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000339 "fcmovbe\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000340def CMOVE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000341 "fcmove\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000342def CMOVP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000343 "fcmovu\t {$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000344def CMOVNB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000345 "fcmovnb\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000346def CMOVNBE_F: FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000347 "fcmovnbe\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000348def CMOVNE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000349 "fcmovne\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000350def CMOVNP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000351 "fcmovnu\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Chengffcb95b2006-02-21 19:13:53 +0000352
353// Floating point loads & stores.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000354let isSimpleLoad = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000355def LD_Fp32m : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000356 [(set RFP32:$dst, (loadf32 addr:$src))]>;
Bill Wendling627c00b2007-12-17 23:07:56 +0000357let isReMaterializable = 1, mayHaveSideEffects = 1 in
Bill Wendling691de382007-12-17 22:17:14 +0000358 def LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000359 [(set RFP64:$dst, (loadf64 addr:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000360def LD_Fp80m : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000361 [(set RFP80:$dst, (loadf80 addr:$src))]>;
Evan Cheng2f394262007-08-30 05:49:43 +0000362}
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000363def LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000364 [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>;
365def LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP,
366 [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>;
367def LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP,
368 [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000369def ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000370 [(set RFP32:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000371def ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000372 [(set RFP32:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000373def ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000374 [(set RFP32:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000375def ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000376 [(set RFP64:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000377def ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000378 [(set RFP64:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000379def ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000380 [(set RFP64:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000381def ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000382 [(set RFP80:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000383def ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000384 [(set RFP80:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000385def ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000386 [(set RFP80:$dst, (X86fild addr:$src, i64))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000387
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000388def ST_Fp32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000389 [(store RFP32:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000390def ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000391 [(truncstoref32 RFP64:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000392def ST_Fp64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000393 [(store RFP64:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000394def ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000395 [(truncstoref32 RFP80:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000396def ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000397 [(truncstoref64 RFP80:$src, addr:$op)]>;
398// FST does not support 80-bit memory target; FSTP must be used.
Evan Chengffcb95b2006-02-21 19:13:53 +0000399
Chris Lattnera731c9f2008-01-11 07:18:17 +0000400let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000401def ST_FpP32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
402def ST_FpP64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
403def ST_FpP64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
404def ST_FpP80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
405def ST_FpP80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000406}
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000407def ST_FpP80m : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000408 [(store RFP80:$src, addr:$op)]>;
Chris Lattnera731c9f2008-01-11 07:18:17 +0000409let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000410def IST_Fp16m32 : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
411def IST_Fp32m32 : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>;
412def IST_Fp64m32 : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>;
413def IST_Fp16m64 : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
414def IST_Fp32m64 : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>;
415def IST_Fp64m64 : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000416def IST_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
417def IST_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>;
418def IST_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000419}
Evan Chengffcb95b2006-02-21 19:13:53 +0000420
Chris Lattnerba7e7562008-01-10 07:59:24 +0000421let mayLoad = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000422def LD_F32m : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src">;
423def LD_F64m : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000424def LD_F80m : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000425def ILD_F16m : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src">;
426def ILD_F32m : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src">;
427def ILD_F64m : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000428}
429let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000430def ST_F32m : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst">;
431def ST_F64m : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst">;
432def ST_FP32m : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst">;
433def ST_FP64m : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000434def ST_FP80m : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000435def IST_F16m : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst">;
436def IST_F32m : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst">;
437def IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst">;
438def IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst">;
439def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000440}
Evan Chengffcb95b2006-02-21 19:13:53 +0000441
442// FISTTP requires SSE3 even though it's a FPStack op.
Evan Cheng64d80e32007-07-19 01:14:50 +0000443def ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000444 [(X86fp_to_i16mem RFP32:$src, addr:$op)]>,
445 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000446def ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000447 [(X86fp_to_i32mem RFP32:$src, addr:$op)]>,
448 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000449def ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000450 [(X86fp_to_i64mem RFP32:$src, addr:$op)]>,
451 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000452def ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000453 [(X86fp_to_i16mem RFP64:$src, addr:$op)]>,
454 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000455def ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000456 [(X86fp_to_i32mem RFP64:$src, addr:$op)]>,
457 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000458def ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000459 [(X86fp_to_i64mem RFP64:$src, addr:$op)]>,
460 Requires<[HasSSE3]>;
Dale Johannesena996d522007-08-07 01:17:37 +0000461def ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP,
462 [(X86fp_to_i16mem RFP80:$src, addr:$op)]>,
463 Requires<[HasSSE3]>;
464def ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
465 [(X86fp_to_i32mem RFP80:$src, addr:$op)]>,
466 Requires<[HasSSE3]>;
467def ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
468 [(X86fp_to_i64mem RFP80:$src, addr:$op)]>,
469 Requires<[HasSSE3]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000470
Chris Lattnerba7e7562008-01-10 07:59:24 +0000471let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000472def ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst">;
473def ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst">;
474def ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst), "fisttp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000475}
Evan Chengffcb95b2006-02-21 19:13:53 +0000476
477// FP Stack manipulation instructions.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000478def LD_Frr : FPI<0xC0, AddRegFrm, (outs), (ins RST:$op), "fld\t$op">, D9;
479def ST_Frr : FPI<0xD0, AddRegFrm, (outs), (ins RST:$op), "fst\t$op">, DD;
480def ST_FPrr : FPI<0xD8, AddRegFrm, (outs), (ins RST:$op), "fstp\t$op">, DD;
481def XCH_F : FPI<0xC8, AddRegFrm, (outs), (ins RST:$op), "fxch\t$op">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000482
483// Floating point constant loads.
Chris Lattnerdd415272008-01-10 05:45:39 +0000484let isReMaterializable = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000485def LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000486 [(set RFP32:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487def LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000488 [(set RFP32:$dst, fpimm1)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489def LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000490 [(set RFP64:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491def LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000492 [(set RFP64:$dst, fpimm1)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000493def LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000494 [(set RFP80:$dst, fpimm0)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000495def LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000496 [(set RFP80:$dst, fpimm1)]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000497}
Evan Chengffcb95b2006-02-21 19:13:53 +0000498
Evan Cheng64d80e32007-07-19 01:14:50 +0000499def LD_F0 : FPI<0xEE, RawFrm, (outs), (ins), "fldz">, D9;
500def LD_F1 : FPI<0xE8, RawFrm, (outs), (ins), "fld1">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000501
502
503// Floating point compares.
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000504let Defs = [EFLAGS] in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000505def UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Chris Lattnera731c9f2008-01-11 07:18:17 +0000506 []>; // FPSW = cmp ST(0) with ST(i)
507def UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
508 []>; // FPSW = cmp ST(0) with ST(i)
509def UCOM_Fpr80 : FpI_ <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
510 []>; // FPSW = cmp ST(0) with ST(i)
511
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512def UCOM_FpIr32: FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000513 [(X86cmp RFP32:$lhs, RFP32:$rhs),
514 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000515def UCOM_FpIr64: FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000516 [(X86cmp RFP64:$lhs, RFP64:$rhs),
517 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000518def UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000519 [(X86cmp RFP80:$lhs, RFP80:$rhs),
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000520 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
521}
522
Evan Cheng24f2ea32007-09-14 21:48:26 +0000523let Defs = [EFLAGS], Uses = [ST0] in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000524def UCOM_Fr : FPI<0xE0, AddRegFrm, // FPSW = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000525 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000526 "fucom\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000527def UCOM_FPr : FPI<0xE8, AddRegFrm, // FPSW = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000528 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000529 "fucomp\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000530def UCOM_FPPr : FPI<0xE9, RawFrm, // cmp ST(0) with ST(1), pop, pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000531 (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000532 "fucompp">, DA;
Evan Chengffcb95b2006-02-21 19:13:53 +0000533
Dale Johannesene377d4d2007-07-04 21:07:47 +0000534def UCOM_FIr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000535 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000536 "fucomi\t{$reg, %st(0)|%ST(0), $reg}">, DB;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000537def UCOM_FIPr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000538 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000539 "fucomip\t{$reg, %st(0)|%ST(0), $reg}">, DF;
540}
Evan Chengffcb95b2006-02-21 19:13:53 +0000541
Evan Chengffcb95b2006-02-21 19:13:53 +0000542// Floating point flag ops.
Evan Cheng071a2792007-09-11 19:55:27 +0000543let Defs = [AX] in
Evan Chengffcb95b2006-02-21 19:13:53 +0000544def FNSTSW8r : I<0xE0, RawFrm, // AX = fp flags
Evan Cheng071a2792007-09-11 19:55:27 +0000545 (outs), (ins), "fnstsw", []>, DF;
Evan Chengffcb95b2006-02-21 19:13:53 +0000546
547def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000548 (outs), (ins i16mem:$dst), "fnstcw\t$dst",
549 [(X86fp_cwd_get16 addr:$dst)]>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000550
551let mayLoad = 1 in
Evan Chengffcb95b2006-02-21 19:13:53 +0000552def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
Dan Gohmanb1576f52007-07-31 20:11:57 +0000553 (outs), (ins i16mem:$dst), "fldcw\t$dst", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000554
555//===----------------------------------------------------------------------===//
556// Non-Instruction Patterns
557//===----------------------------------------------------------------------===//
558
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000559// Required for RET of f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000560def : Pat<(X86fld addr:$src, f32), (LD_Fp32m addr:$src)>;
561def : Pat<(X86fld addr:$src, f64), (LD_Fp64m addr:$src)>;
Dale Johannesen59a58732007-08-05 18:49:15 +0000562def : Pat<(X86fld addr:$src, f80), (LD_Fp80m addr:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000563
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000564// Required for CALL which return f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000565def : Pat<(X86fst RFP32:$src, addr:$op, f32), (ST_Fp32m addr:$op, RFP32:$src)>;
566def : Pat<(X86fst RFP64:$src, addr:$op, f32), (ST_Fp64m32 addr:$op, RFP64:$src)>;
567def : Pat<(X86fst RFP64:$src, addr:$op, f64), (ST_Fp64m addr:$op, RFP64:$src)>;
Dale Johannesena996d522007-08-07 01:17:37 +0000568def : Pat<(X86fst RFP80:$src, addr:$op, f32), (ST_Fp80m32 addr:$op, RFP80:$src)>;
569def : Pat<(X86fst RFP80:$src, addr:$op, f64), (ST_Fp80m64 addr:$op, RFP80:$src)>;
570def : Pat<(X86fst RFP80:$src, addr:$op, f80), (ST_FpP80m addr:$op, RFP80:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000571
572// Floating point constant -0.0 and -1.0
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000573def : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>;
574def : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>;
575def : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>;
576def : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000577def : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>;
578def : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000579
580// Used to conv. i64 to f64 since there isn't a SSE version.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000581def : Pat<(X86fildflag addr:$src, i64), (ILD_Fp64m64 addr:$src)>;
Dale Johannesen849f2142007-07-03 00:53:03 +0000582
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000583// FP extensions map onto simple pseudo-value conversions if they are to/from
584// the FP stack.
585def : Pat<(f64 (fextend RFP32:$src)), (MOV_Fp3264 RFP32:$src)>,
586 Requires<[FPStackf32]>;
587def : Pat<(f80 (fextend RFP32:$src)), (MOV_Fp3280 RFP32:$src)>,
588 Requires<[FPStackf32]>;
589def : Pat<(f80 (fextend RFP64:$src)), (MOV_Fp6480 RFP64:$src)>,
590 Requires<[FPStackf64]>;
591
592// FP truncations map onto simple pseudo-value conversions if they are to/from
593// the FP stack. We have validated that only value-preserving truncations make
594// it through isel.
595def : Pat<(f32 (fround RFP64:$src)), (MOV_Fp6432 RFP64:$src)>,
596 Requires<[FPStackf32]>;
597def : Pat<(f32 (fround RFP80:$src)), (MOV_Fp8032 RFP80:$src)>,
598 Requires<[FPStackf32]>;
599def : Pat<(f64 (fround RFP80:$src)), (MOV_Fp8064 RFP80:$src)>,
600 Requires<[FPStackf64]>;