blob: 88e93daa6697e90d9dab5924148abca25183f9af [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
841 // i8 and i16 vectors are custom , because the source register and source
842 // source memory operand types are not the same width. f32 vectors are
843 // custom since the immediate controlling the insert encodes additional
844 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
855 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858 }
859 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000860
Nate Begeman30a0de92008-07-17 16:51:19 +0000861 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000863 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
David Greene9b9838d2009-06-29 16:47:10 +0000865 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
875 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
877 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
878 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
880 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
881 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
883 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
889 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
890 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
891 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
892 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
893 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
894 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
895 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
896 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
898 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
899 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
900 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
901 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
906 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
910 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000920
921#if 0
922 // Not sure we want to do this since there are no 256-bit integer
923 // operations in AVX
924
925 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
926 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
928 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000929
930 // Do not attempt to custom lower non-power-of-2 vectors
931 if (!isPowerOf2_32(VT.getVectorNumElements()))
932 continue;
933
934 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
935 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
937 }
938
939 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000942 }
David Greene9b9838d2009-06-29 16:47:10 +0000943#endif
944
945#if 0
946 // Not sure we want to do this since there are no 256-bit integer
947 // operations in AVX
948
949 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
950 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
952 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000953
954 if (!VT.is256BitVector()) {
955 continue;
956 }
957 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 }
968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000970#endif
971 }
972
Evan Cheng6be2c582006-04-05 23:38:46 +0000973 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000975
Bill Wendling74c37652008-12-09 22:08:41 +0000976 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000982
Eli Friedman962f5492010-06-02 19:35:46 +0000983 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
984 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000985 //
Eli Friedman962f5492010-06-02 19:35:46 +0000986 // FIXME: We really should do custom legalization for addition and
987 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
988 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000989 if (Subtarget->is64Bit()) {
990 setOperationAction(ISD::SADDO, MVT::i64, Custom);
991 setOperationAction(ISD::UADDO, MVT::i64, Custom);
992 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
993 setOperationAction(ISD::USUBO, MVT::i64, Custom);
994 setOperationAction(ISD::SMULO, MVT::i64, Custom);
995 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000996
Evan Chengd54f2d52009-03-31 19:38:51 +0000997 if (!Subtarget->is64Bit()) {
998 // These libcalls are not available in 32-bit.
999 setLibcallName(RTLIB::SHL_I128, 0);
1000 setLibcallName(RTLIB::SRL_I128, 0);
1001 setLibcallName(RTLIB::SRA_I128, 0);
1002 }
1003
Evan Cheng206ee9d2006-07-07 08:33:52 +00001004 // We have target-specific dag combine patterns for the following nodes:
1005 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001006 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001007 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001008 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001009 setTargetDAGCombine(ISD::SHL);
1010 setTargetDAGCombine(ISD::SRA);
1011 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001012 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001013 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001014 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001015 if (Subtarget->is64Bit())
1016 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001017
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001018 computeRegisterProperties();
1019
Evan Cheng87ed7162006-02-14 08:25:08 +00001020 // FIXME: These should be based on subtarget info. Plus, the values should
1021 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001022 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001023 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001024 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001025 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001026 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001027}
1028
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029
Owen Anderson825b72b2009-08-11 20:47:22 +00001030MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1031 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001032}
1033
1034
Evan Cheng29286502008-01-23 23:17:41 +00001035/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1036/// the desired ByVal argument alignment.
1037static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1038 if (MaxAlign == 16)
1039 return;
1040 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1041 if (VTy->getBitWidth() == 128)
1042 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001043 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1044 unsigned EltAlign = 0;
1045 getMaxByValAlign(ATy->getElementType(), EltAlign);
1046 if (EltAlign > MaxAlign)
1047 MaxAlign = EltAlign;
1048 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1049 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1050 unsigned EltAlign = 0;
1051 getMaxByValAlign(STy->getElementType(i), EltAlign);
1052 if (EltAlign > MaxAlign)
1053 MaxAlign = EltAlign;
1054 if (MaxAlign == 16)
1055 break;
1056 }
1057 }
1058 return;
1059}
1060
1061/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1062/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001063/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1064/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001065unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (Subtarget->is64Bit()) {
1067 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001068 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001069 if (TyAlign > 8)
1070 return TyAlign;
1071 return 8;
1072 }
1073
Evan Cheng29286502008-01-23 23:17:41 +00001074 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001075 if (Subtarget->hasSSE1())
1076 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001077 return Align;
1078}
Chris Lattner2b02a442007-02-25 08:29:00 +00001079
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001081/// and store operations as a result of memset, memcpy, and memmove
1082/// lowering. If DstAlign is zero that means it's safe to destination
1083/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1084/// means there isn't a need to check it against alignment requirement,
1085/// probably because the source does not need to be loaded. If
1086/// 'NonScalarIntSafe' is true, that means it's safe to return a
1087/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1088/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1089/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001090/// It returns EVT::Other if the type should be determined using generic
1091/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001092EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001093X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1094 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001095 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001096 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001097 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001098 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1099 // linux. This is because the stack realignment code can't handle certain
1100 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001101 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001102 if (NonScalarIntSafe &&
1103 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001104 if (Size >= 16 &&
1105 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001106 ((DstAlign == 0 || DstAlign >= 16) &&
1107 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001108 Subtarget->getStackAlignment() >= 16) {
1109 if (Subtarget->hasSSE2())
1110 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001111 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001112 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001113 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001114 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001115 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001116 Subtarget->hasSSE2()) {
1117 // Do not use f64 to lower memcpy if source is string constant. It's
1118 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001119 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001120 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001121 }
Evan Chengf0df0312008-05-15 08:39:06 +00001122 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 return MVT::i64;
1124 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001125}
1126
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001127/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1128/// current function. The returned value is a member of the
1129/// MachineJumpTableInfo::JTEntryKind enum.
1130unsigned X86TargetLowering::getJumpTableEncoding() const {
1131 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1132 // symbol.
1133 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1134 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001135 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001136
1137 // Otherwise, use the normal jump table encoding heuristics.
1138 return TargetLowering::getJumpTableEncoding();
1139}
1140
Chris Lattner589c6f62010-01-26 06:28:43 +00001141/// getPICBaseSymbol - Return the X86-32 PIC base.
1142MCSymbol *
1143X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1144 MCContext &Ctx) const {
1145 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001146 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1147 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001148}
1149
1150
Chris Lattnerc64daab2010-01-26 05:02:42 +00001151const MCExpr *
1152X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1153 const MachineBasicBlock *MBB,
1154 unsigned uid,MCContext &Ctx) const{
1155 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1156 Subtarget->isPICStyleGOT());
1157 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1158 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001159 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1160 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001161}
1162
Evan Chengcc415862007-11-09 01:32:10 +00001163/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1164/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001165SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001166 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001167 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001168 // This doesn't have DebugLoc associated with it, but is not really the
1169 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001170 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001171 return Table;
1172}
1173
Chris Lattner589c6f62010-01-26 06:28:43 +00001174/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1175/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1176/// MCExpr.
1177const MCExpr *X86TargetLowering::
1178getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1179 MCContext &Ctx) const {
1180 // X86-64 uses RIP relative addressing based on the jump table label.
1181 if (Subtarget->isPICStyleRIPRel())
1182 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1183
1184 // Otherwise, the reference is relative to the PIC base.
1185 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1186}
1187
Bill Wendlingb4202b82009-07-01 18:50:55 +00001188/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001189unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001190 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001191}
1192
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001193bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1194 unsigned &Offset) const {
1195 if (!Subtarget->isTargetLinux())
1196 return false;
1197
1198 if (Subtarget->is64Bit()) {
1199 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1200 Offset = 0x28;
1201 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1202 AddressSpace = 256;
1203 else
1204 AddressSpace = 257;
1205 } else {
1206 // %gs:0x14 on i386
1207 Offset = 0x14;
1208 AddressSpace = 256;
1209 }
1210 return true;
1211}
1212
1213
Chris Lattner2b02a442007-02-25 08:29:00 +00001214//===----------------------------------------------------------------------===//
1215// Return Value Calling Convention Implementation
1216//===----------------------------------------------------------------------===//
1217
Chris Lattner59ed56b2007-02-28 04:55:35 +00001218#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001219
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001220bool
1221X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001222 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001223 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001224 SmallVector<CCValAssign, 16> RVLocs;
1225 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001226 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001227 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001228}
1229
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230SDValue
1231X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001232 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001234 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001235 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001236 MachineFunction &MF = DAG.getMachineFunction();
1237 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001238
Chris Lattner9774c912007-02-27 05:28:59 +00001239 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1241 RVLocs, *DAG.getContext());
1242 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001243
Evan Chengdcea1632010-02-04 02:40:39 +00001244 // Add the regs to the liveout set for the function.
1245 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1246 for (unsigned i = 0; i != RVLocs.size(); ++i)
1247 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1248 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001249
Dan Gohman475871a2008-07-27 21:46:04 +00001250 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001251
Dan Gohman475871a2008-07-27 21:46:04 +00001252 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001253 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1254 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001255 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1256 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001257
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001258 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001259 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1260 CCValAssign &VA = RVLocs[i];
1261 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001262 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001263 EVT ValVT = ValToCopy.getValueType();
1264
1265 // If this is x86-64, and we disabled SSE, we can't return FP values
1266 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1267 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1268 report_fatal_error("SSE register return with SSE disabled");
1269 }
1270 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1271 // llvm-gcc has never done it right and no one has noticed, so this
1272 // should be OK for now.
1273 if (ValVT == MVT::f64 &&
1274 (Subtarget->is64Bit() && !Subtarget->hasSSE2())) {
1275 report_fatal_error("SSE2 register return with SSE2 disabled");
1276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001277
Chris Lattner447ff682008-03-11 03:23:40 +00001278 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1279 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001280 if (VA.getLocReg() == X86::ST0 ||
1281 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001282 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1283 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001284 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001286 RetOps.push_back(ValToCopy);
1287 // Don't emit a copytoreg.
1288 continue;
1289 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001290
Evan Cheng242b38b2009-02-23 09:03:22 +00001291 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1292 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001293 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001294 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001295 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001296 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Eric Christopher90eb4022010-07-22 00:26:08 +00001297 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1298 ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001299 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001300 }
1301
Dale Johannesendd64c412009-02-04 00:33:20 +00001302 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001303 Flag = Chain.getValue(1);
1304 }
Dan Gohman61a92132008-04-21 23:59:07 +00001305
1306 // The x86-64 ABI for returning structs by value requires that we copy
1307 // the sret argument into %rax for the return. We saved the argument into
1308 // a virtual register in the entry block, so now we copy the value out
1309 // and into %rax.
1310 if (Subtarget->is64Bit() &&
1311 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1312 MachineFunction &MF = DAG.getMachineFunction();
1313 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1314 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001315 assert(Reg &&
1316 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001317 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001318
Dale Johannesendd64c412009-02-04 00:33:20 +00001319 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001320 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001321
1322 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001323 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001324 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001325
Chris Lattner447ff682008-03-11 03:23:40 +00001326 RetOps[0] = Chain; // Update chain.
1327
1328 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001329 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001330 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001331
1332 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001334}
1335
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336/// LowerCallResult - Lower the result values of a call into the
1337/// appropriate copies out of appropriate physical registers.
1338///
1339SDValue
1340X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001341 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001342 const SmallVectorImpl<ISD::InputArg> &Ins,
1343 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001344 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001345
Chris Lattnere32bbf62007-02-28 07:09:55 +00001346 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001347 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001348 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001350 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001351 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001352
Chris Lattner3085e152007-02-25 08:59:22 +00001353 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001354 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001355 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001356 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Torok Edwin3f142c32009-02-01 18:15:56 +00001358 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001359 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001361 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001362 }
1363
Evan Cheng79fb3b42009-02-20 20:43:02 +00001364 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001365
1366 // If this is a call to a function that returns an fp value on the floating
1367 // point stack, we must guarantee the the value is popped from the stack, so
1368 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1369 // if the return value is not used. We use the FpGET_ST0 instructions
1370 // instead.
1371 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1372 // If we prefer to use the value in xmm registers, copy it out as f80 and
1373 // use a truncate to move it from fp stack reg to xmm reg.
1374 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1375 bool isST0 = VA.getLocReg() == X86::ST0;
1376 unsigned Opc = 0;
1377 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1378 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1379 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1380 SDValue Ops[] = { Chain, InFlag };
1381 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1382 Ops, 2), 1);
1383 Val = Chain.getValue(0);
1384
1385 // Round the f80 to the right size, which also moves it to the appropriate
1386 // xmm register.
1387 if (CopyVT != VA.getValVT())
1388 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1389 // This truncation won't change the value.
1390 DAG.getIntPtrConstant(1));
1391 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001392 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1393 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1394 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001395 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001396 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001397 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1398 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001399 } else {
1400 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001401 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001402 Val = Chain.getValue(0);
1403 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001404 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1405 } else {
1406 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1407 CopyVT, InFlag).getValue(1);
1408 Val = Chain.getValue(0);
1409 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001410 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001411 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001412 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001413
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001415}
1416
1417
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001418//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001419// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001420//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001421// StdCall calling convention seems to be standard for many Windows' API
1422// routines and around. It differs from C calling convention just a little:
1423// callee should clean up the stack, not caller. Symbols should be also
1424// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001425// For info on fast calling convention see Fast Calling Convention (tail call)
1426// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001427
Dan Gohman98ca4f22009-08-05 01:29:28 +00001428/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001429/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001430static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1431 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001432 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001433
Dan Gohman98ca4f22009-08-05 01:29:28 +00001434 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001435}
1436
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001437/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001438/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001439static bool
1440ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1441 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001442 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001443
Dan Gohman98ca4f22009-08-05 01:29:28 +00001444 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001445}
1446
Dan Gohman095cc292008-09-13 01:54:27 +00001447/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1448/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001449CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001450 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001451 if (CC == CallingConv::GHC)
1452 return CC_X86_64_GHC;
1453 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001454 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001455 else
1456 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001457 }
1458
Gordon Henriksen86737662008-01-05 16:56:59 +00001459 if (CC == CallingConv::X86_FastCall)
1460 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001461 else if (CC == CallingConv::X86_ThisCall)
1462 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001463 else if (CC == CallingConv::Fast)
1464 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001465 else if (CC == CallingConv::GHC)
1466 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001467 else
1468 return CC_X86_32_C;
1469}
1470
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001471/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1472/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001473/// the specific parameter attribute. The copy will be passed as a byval
1474/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001475static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001476CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001477 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1478 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001479 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001480 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001481 /*isVolatile*/false, /*AlwaysInline=*/true,
1482 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001483}
1484
Chris Lattner29689432010-03-11 00:22:57 +00001485/// IsTailCallConvention - Return true if the calling convention is one that
1486/// supports tail call optimization.
1487static bool IsTailCallConvention(CallingConv::ID CC) {
1488 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1489}
1490
Evan Cheng0c439eb2010-01-27 00:07:07 +00001491/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1492/// a tailcall target by changing its ABI.
1493static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001494 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001495}
1496
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497SDValue
1498X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001499 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001500 const SmallVectorImpl<ISD::InputArg> &Ins,
1501 DebugLoc dl, SelectionDAG &DAG,
1502 const CCValAssign &VA,
1503 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001504 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001505 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001506 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001507 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001508 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001509 EVT ValVT;
1510
1511 // If value is passed by pointer we have address passed instead of the value
1512 // itself.
1513 if (VA.getLocInfo() == CCValAssign::Indirect)
1514 ValVT = VA.getLocVT();
1515 else
1516 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001517
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001518 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001519 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001520 // In case of tail call optimization mark all arguments mutable. Since they
1521 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001522 if (Flags.isByVal()) {
1523 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001524 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001525 return DAG.getFrameIndex(FI, getPointerTy());
1526 } else {
1527 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001528 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001529 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1530 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001531 PseudoSourceValue::getFixedStack(FI), 0,
1532 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001533 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001534}
1535
Dan Gohman475871a2008-07-27 21:46:04 +00001536SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001537X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001538 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001539 bool isVarArg,
1540 const SmallVectorImpl<ISD::InputArg> &Ins,
1541 DebugLoc dl,
1542 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001543 SmallVectorImpl<SDValue> &InVals)
1544 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001545 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001546 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Gordon Henriksen86737662008-01-05 16:56:59 +00001548 const Function* Fn = MF.getFunction();
1549 if (Fn->hasExternalLinkage() &&
1550 Subtarget->isTargetCygMing() &&
1551 Fn->getName() == "main")
1552 FuncInfo->setForceFramePointer(true);
1553
Evan Cheng1bc78042006-04-26 01:20:17 +00001554 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001556 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001557
Chris Lattner29689432010-03-11 00:22:57 +00001558 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1559 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001560
Chris Lattner638402b2007-02-28 07:00:42 +00001561 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001562 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001563 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1564 ArgLocs, *DAG.getContext());
1565 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001566
Chris Lattnerf39f7712007-02-28 05:46:49 +00001567 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001568 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1570 CCValAssign &VA = ArgLocs[i];
1571 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1572 // places.
1573 assert(VA.getValNo() != LastVal &&
1574 "Don't support value assigned to multiple locs yet");
1575 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
Chris Lattnerf39f7712007-02-28 05:46:49 +00001577 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001578 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001579 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001581 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001583 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001585 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001587 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001588 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001589 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001590 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1591 RC = X86::VR64RegisterClass;
1592 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001593 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001594
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001595 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001597
Chris Lattnerf39f7712007-02-28 05:46:49 +00001598 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1599 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1600 // right size.
1601 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001602 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001603 DAG.getValueType(VA.getValVT()));
1604 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001605 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001606 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001607 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001608 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001609
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001610 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001611 // Handle MMX values passed in XMM regs.
1612 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1614 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001615 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1616 } else
1617 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001618 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001619 } else {
1620 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001622 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001623
1624 // If value is passed via pointer - do a load.
1625 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001626 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1627 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001628
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001630 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001631
Dan Gohman61a92132008-04-21 23:59:07 +00001632 // The x86-64 ABI for returning structs by value requires that we copy
1633 // the sret argument into %rax for the return. Save the argument into
1634 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001635 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001636 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1637 unsigned Reg = FuncInfo->getSRetReturnReg();
1638 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001640 FuncInfo->setSRetReturnReg(Reg);
1641 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001643 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001644 }
1645
Chris Lattnerf39f7712007-02-28 05:46:49 +00001646 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001647 // Align stack specially for tail calls.
1648 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001649 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001650
Evan Cheng1bc78042006-04-26 01:20:17 +00001651 // If the function takes variable number of arguments, make a frame index for
1652 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001653 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001654 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1655 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001656 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001657 }
1658 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001659 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1660
1661 // FIXME: We should really autogenerate these arrays
1662 static const unsigned GPR64ArgRegsWin64[] = {
1663 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001664 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001665 static const unsigned XMMArgRegsWin64[] = {
1666 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1667 };
1668 static const unsigned GPR64ArgRegs64Bit[] = {
1669 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1670 };
1671 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1673 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1674 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001675 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1676
1677 if (IsWin64) {
1678 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1679 GPR64ArgRegs = GPR64ArgRegsWin64;
1680 XMMArgRegs = XMMArgRegsWin64;
1681 } else {
1682 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1683 GPR64ArgRegs = GPR64ArgRegs64Bit;
1684 XMMArgRegs = XMMArgRegs64Bit;
1685 }
1686 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1687 TotalNumIntRegs);
1688 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1689 TotalNumXMMRegs);
1690
Devang Patel578efa92009-06-05 21:57:13 +00001691 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001692 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001693 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001694 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001695 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001696 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001697 // Kernel mode asks for SSE to be disabled, so don't push them
1698 // on the stack.
1699 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001700
Gordon Henriksen86737662008-01-05 16:56:59 +00001701 // For X86-64, if there are vararg parameters that are passed via
1702 // registers, then we must store them to their spots on the stack so they
1703 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001704 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1705 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1706 FuncInfo->setRegSaveFrameIndex(
1707 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1708 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001709
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001711 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001712 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1713 getPointerTy());
1714 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001715 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001716 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1717 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001718 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1719 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001721 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001722 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001723 PseudoSourceValue::getFixedStack(
1724 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001725 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001726 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001727 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001729
Dan Gohmanface41a2009-08-16 21:24:25 +00001730 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1731 // Now store the XMM (fp + vector) parameter registers.
1732 SmallVector<SDValue, 11> SaveXMMOps;
1733 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001734
Dan Gohmanface41a2009-08-16 21:24:25 +00001735 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1736 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1737 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001738
Dan Gohman1e93df62010-04-17 14:41:14 +00001739 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1740 FuncInfo->getRegSaveFrameIndex()));
1741 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1742 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001743
Dan Gohmanface41a2009-08-16 21:24:25 +00001744 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1745 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1746 X86::VR128RegisterClass);
1747 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1748 SaveXMMOps.push_back(Val);
1749 }
1750 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1751 MVT::Other,
1752 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001753 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001754
1755 if (!MemOps.empty())
1756 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1757 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001758 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001759 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001760
Gordon Henriksen86737662008-01-05 16:56:59 +00001761 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001762 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001763 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001764 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001765 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001766 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001767 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001768 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001769 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001770
Gordon Henriksen86737662008-01-05 16:56:59 +00001771 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001772 // RegSaveFrameIndex is X86-64 only.
1773 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001774 if (CallConv == CallingConv::X86_FastCall ||
1775 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001776 // fastcc functions can't have varargs.
1777 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001778 }
Evan Cheng25caf632006-05-23 21:06:34 +00001779
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001781}
1782
Dan Gohman475871a2008-07-27 21:46:04 +00001783SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1785 SDValue StackPtr, SDValue Arg,
1786 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001787 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001788 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001789 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001790 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001791 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001792 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001793 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001794 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001795 }
Dale Johannesenace16102009-02-03 19:33:06 +00001796 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001797 PseudoSourceValue::getStack(), LocMemOffset,
1798 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001799}
1800
Bill Wendling64e87322009-01-16 19:25:27 +00001801/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001802/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001803SDValue
1804X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001805 SDValue &OutRetAddr, SDValue Chain,
1806 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001807 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001808 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001809 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001810 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001811
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001812 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001813 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001814 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001815}
1816
1817/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1818/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001819static SDValue
1820EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001822 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001823 // Store the return address to the appropriate stack slot.
1824 if (!FPDiff) return Chain;
1825 // Calculate the new stack slot for the return address.
1826 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001827 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001828 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001829 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001830 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001831 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001832 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1833 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001834 return Chain;
1835}
1836
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001838X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001839 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001840 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001842 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001843 const SmallVectorImpl<ISD::InputArg> &Ins,
1844 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001845 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 MachineFunction &MF = DAG.getMachineFunction();
1847 bool Is64Bit = Subtarget->is64Bit();
1848 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001849 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001850
Evan Cheng5f941932010-02-05 02:21:12 +00001851 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001852 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001853 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1854 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001855 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001856
1857 // Sibcalls are automatically detected tailcalls which do not require
1858 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001859 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001860 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001861
1862 if (isTailCall)
1863 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001864 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001865
Chris Lattner29689432010-03-11 00:22:57 +00001866 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1867 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001868
Chris Lattner638402b2007-02-28 07:00:42 +00001869 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001870 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001871 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1872 ArgLocs, *DAG.getContext());
1873 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001874
Chris Lattner423c5f42007-02-28 05:31:48 +00001875 // Get a count of how many bytes are to be pushed on the stack.
1876 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001877 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001878 // This is a sibcall. The memory operands are available in caller's
1879 // own caller's stack.
1880 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001881 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001882 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001883
Gordon Henriksen86737662008-01-05 16:56:59 +00001884 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001885 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001886 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001888 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1889 FPDiff = NumBytesCallerPushed - NumBytes;
1890
1891 // Set the delta of movement of the returnaddr stackslot.
1892 // But only set if delta is greater than previous delta.
1893 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1894 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1895 }
1896
Evan Chengf22f9b32010-02-06 03:28:46 +00001897 if (!IsSibcall)
1898 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001899
Dan Gohman475871a2008-07-27 21:46:04 +00001900 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001901 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001902 if (isTailCall && FPDiff)
1903 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1904 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001905
Dan Gohman475871a2008-07-27 21:46:04 +00001906 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1907 SmallVector<SDValue, 8> MemOpChains;
1908 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001909
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001910 // Walk the register/memloc assignments, inserting copies/loads. In the case
1911 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001912 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1913 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001914 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001915 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001916 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001917 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001918
Chris Lattner423c5f42007-02-28 05:31:48 +00001919 // Promote the value if needed.
1920 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001921 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001922 case CCValAssign::Full: break;
1923 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001924 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001925 break;
1926 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001927 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001928 break;
1929 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001930 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1931 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1933 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1934 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001935 } else
1936 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1937 break;
1938 case CCValAssign::BCvt:
1939 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001940 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001941 case CCValAssign::Indirect: {
1942 // Store the argument.
1943 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001944 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001945 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001946 PseudoSourceValue::getFixedStack(FI), 0,
1947 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001948 Arg = SpillSlot;
1949 break;
1950 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001951 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001952
Chris Lattner423c5f42007-02-28 05:31:48 +00001953 if (VA.isRegLoc()) {
1954 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001955 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001956 assert(VA.isMemLoc());
1957 if (StackPtr.getNode() == 0)
1958 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1959 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1960 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001961 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001962 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001963
Evan Cheng32fe1032006-05-25 00:59:30 +00001964 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001966 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001967
Evan Cheng347d5f72006-04-28 21:29:37 +00001968 // Build a sequence of copy-to-reg nodes chained together with token chain
1969 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001970 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001971 // Tail call byval lowering might overwrite argument registers so in case of
1972 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001974 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001975 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001976 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001977 InFlag = Chain.getValue(1);
1978 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001979
Chris Lattner88e1fd52009-07-09 04:24:46 +00001980 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001981 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1982 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001984 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1985 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001986 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001987 InFlag);
1988 InFlag = Chain.getValue(1);
1989 } else {
1990 // If we are tail calling and generating PIC/GOT style code load the
1991 // address of the callee into ECX. The value in ecx is used as target of
1992 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1993 // for tail calls on PIC/GOT architectures. Normally we would just put the
1994 // address of GOT into ebx and then call target@PLT. But for tail calls
1995 // ebx would be restored (since ebx is callee saved) before jumping to the
1996 // target@PLT.
1997
1998 // Note: The actual moving to ECX is done further down.
1999 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2000 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2001 !G->getGlobal()->hasProtectedVisibility())
2002 Callee = LowerGlobalAddress(Callee, DAG);
2003 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002004 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002005 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002006 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002007
Nate Begemanc8ea6732010-07-21 20:49:52 +00002008 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002009 // From AMD64 ABI document:
2010 // For calls that may call functions that use varargs or stdargs
2011 // (prototype-less calls or calls to functions containing ellipsis (...) in
2012 // the declaration) %al is used as hidden argument to specify the number
2013 // of SSE registers used. The contents of %al do not need to match exactly
2014 // the number of registers, but must be an ubound on the number of SSE
2015 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002016
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 // Count the number of XMM registers allocated.
2018 static const unsigned XMMArgRegs[] = {
2019 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2020 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2021 };
2022 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002023 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002024 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002025
Dale Johannesendd64c412009-02-04 00:33:20 +00002026 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 InFlag = Chain.getValue(1);
2029 }
2030
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002031
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002032 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002033 if (isTailCall) {
2034 // Force all the incoming stack arguments to be loaded from the stack
2035 // before any new outgoing arguments are stored to the stack, because the
2036 // outgoing stack slots may alias the incoming argument stack slots, and
2037 // the alias isn't otherwise explicit. This is slightly more conservative
2038 // than necessary, because it means that each store effectively depends
2039 // on every argument instead of just those arguments it would clobber.
2040 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2041
Dan Gohman475871a2008-07-27 21:46:04 +00002042 SmallVector<SDValue, 8> MemOpChains2;
2043 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002045 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002046 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002047 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002048 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2049 CCValAssign &VA = ArgLocs[i];
2050 if (VA.isRegLoc())
2051 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002052 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002053 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002055 // Create frame index.
2056 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002057 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002058 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002060
Duncan Sands276dcbd2008-03-21 09:14:45 +00002061 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002062 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002063 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002064 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002065 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002066 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002067 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002068
Dan Gohman98ca4f22009-08-05 01:29:28 +00002069 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2070 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002071 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002072 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002073 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002074 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002076 PseudoSourceValue::getFixedStack(FI), 0,
2077 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002078 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002079 }
2080 }
2081
2082 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002084 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002085
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002086 // Copy arguments to their registers.
2087 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002088 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002089 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002090 InFlag = Chain.getValue(1);
2091 }
Dan Gohman475871a2008-07-27 21:46:04 +00002092 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093
Gordon Henriksen86737662008-01-05 16:56:59 +00002094 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002096 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 }
2098
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002099 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2100 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2101 // In the 64-bit large code model, we have to make all calls
2102 // through a register, since the call instruction's 32-bit
2103 // pc-relative offset may not be large enough to hold the whole
2104 // address.
2105 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002106 // If the callee is a GlobalAddress node (quite common, every direct call
2107 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2108 // it.
2109
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002110 // We should use extra load for direct calls to dllimported functions in
2111 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002112 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002113 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002114 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002115
Chris Lattner48a7d022009-07-09 05:02:21 +00002116 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2117 // external symbols most go through the PLT in PIC mode. If the symbol
2118 // has hidden or protected visibility, or if it is static or local, then
2119 // we don't need to use the PLT - we can directly call it.
2120 if (Subtarget->isTargetELF() &&
2121 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002122 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002123 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002124 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002125 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2126 Subtarget->getDarwinVers() < 9) {
2127 // PC-relative references to external symbols should go through $stub,
2128 // unless we're building with the leopard linker or later, which
2129 // automatically synthesizes these stubs.
2130 OpFlags = X86II::MO_DARWIN_STUB;
2131 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002132
Devang Patel0d881da2010-07-06 22:08:15 +00002133 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002134 G->getOffset(), OpFlags);
2135 }
Bill Wendling056292f2008-09-16 21:48:12 +00002136 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002137 unsigned char OpFlags = 0;
2138
2139 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2140 // symbols should go through the PLT.
2141 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002142 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002143 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002144 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002145 Subtarget->getDarwinVers() < 9) {
2146 // PC-relative references to external symbols should go through $stub,
2147 // unless we're building with the leopard linker or later, which
2148 // automatically synthesizes these stubs.
2149 OpFlags = X86II::MO_DARWIN_STUB;
2150 }
Eric Christopherfd179292009-08-27 18:07:15 +00002151
Chris Lattner48a7d022009-07-09 05:02:21 +00002152 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2153 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002154 }
2155
Chris Lattnerd96d0722007-02-25 06:40:16 +00002156 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002158 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002159
Evan Chengf22f9b32010-02-06 03:28:46 +00002160 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002161 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2162 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002164 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002165
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002166 Ops.push_back(Chain);
2167 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002168
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002171
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 // Add argument registers to the end of the list so that they are known live
2173 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002174 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2175 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2176 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002177
Evan Cheng586ccac2008-03-18 23:36:35 +00002178 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002180 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2181
2182 // Add an implicit use of AL for x86 vararg functions.
2183 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002184 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002185
Gabor Greifba36cb52008-08-28 21:40:38 +00002186 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002187 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002188
Dan Gohman98ca4f22009-08-05 01:29:28 +00002189 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002190 // We used to do:
2191 //// If this is the first return lowered for this function, add the regs
2192 //// to the liveout set for the function.
2193 // This isn't right, although it's probably harmless on x86; liveouts
2194 // should be computed from returns not tail calls. Consider a void
2195 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002196 return DAG.getNode(X86ISD::TC_RETURN, dl,
2197 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002198 }
2199
Dale Johannesenace16102009-02-03 19:33:06 +00002200 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002201 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002202
Chris Lattner2d297092006-05-23 18:50:38 +00002203 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002204 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002205 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002206 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002207 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002208 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002209 // pops the hidden struct pointer, so we have to push it back.
2210 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002211 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002212 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002213 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002214
Gordon Henriksenae636f82008-01-03 16:47:34 +00002215 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 if (!IsSibcall) {
2217 Chain = DAG.getCALLSEQ_END(Chain,
2218 DAG.getIntPtrConstant(NumBytes, true),
2219 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2220 true),
2221 InFlag);
2222 InFlag = Chain.getValue(1);
2223 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002224
Chris Lattner3085e152007-02-25 08:59:22 +00002225 // Handle result values, copying them out of physregs into vregs that we
2226 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002227 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2228 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002229}
2230
Evan Cheng25ab6902006-09-08 06:48:29 +00002231
2232//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002233// Fast Calling Convention (tail call) implementation
2234//===----------------------------------------------------------------------===//
2235
2236// Like std call, callee cleans arguments, convention except that ECX is
2237// reserved for storing the tail called function address. Only 2 registers are
2238// free for argument passing (inreg). Tail call optimization is performed
2239// provided:
2240// * tailcallopt is enabled
2241// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002242// On X86_64 architecture with GOT-style position independent code only local
2243// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002244// To keep the stack aligned according to platform abi the function
2245// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2246// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002247// If a tail called function callee has more arguments than the caller the
2248// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002249// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002250// original REtADDR, but before the saved framepointer or the spilled registers
2251// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2252// stack layout:
2253// arg1
2254// arg2
2255// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002256// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002257// move area ]
2258// (possible EBP)
2259// ESI
2260// EDI
2261// local1 ..
2262
2263/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2264/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002265unsigned
2266X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2267 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002268 MachineFunction &MF = DAG.getMachineFunction();
2269 const TargetMachine &TM = MF.getTarget();
2270 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2271 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002272 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002273 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002274 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002275 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2276 // Number smaller than 12 so just add the difference.
2277 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2278 } else {
2279 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002280 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002281 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002282 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002283 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002284}
2285
Evan Cheng5f941932010-02-05 02:21:12 +00002286/// MatchingStackOffset - Return true if the given stack call argument is
2287/// already available in the same position (relatively) of the caller's
2288/// incoming argument stack.
2289static
2290bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2291 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2292 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002293 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2294 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002295 if (Arg.getOpcode() == ISD::CopyFromReg) {
2296 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2297 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2298 return false;
2299 MachineInstr *Def = MRI->getVRegDef(VR);
2300 if (!Def)
2301 return false;
2302 if (!Flags.isByVal()) {
2303 if (!TII->isLoadFromStackSlot(Def, FI))
2304 return false;
2305 } else {
2306 unsigned Opcode = Def->getOpcode();
2307 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2308 Def->getOperand(1).isFI()) {
2309 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002310 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002311 } else
2312 return false;
2313 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002314 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2315 if (Flags.isByVal())
2316 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002317 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002318 // define @foo(%struct.X* %A) {
2319 // tail call @bar(%struct.X* byval %A)
2320 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002321 return false;
2322 SDValue Ptr = Ld->getBasePtr();
2323 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2324 if (!FINode)
2325 return false;
2326 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002327 } else
2328 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002329
Evan Cheng4cae1332010-03-05 08:38:04 +00002330 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002331 if (!MFI->isFixedObjectIndex(FI))
2332 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002333 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002334}
2335
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2337/// for tail call optimization. Targets which want to do tail call
2338/// optimization should implement this function.
2339bool
2340X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002341 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002342 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002343 bool isCalleeStructRet,
2344 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002345 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002346 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002347 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002348 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002349 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002350 CalleeCC != CallingConv::C)
2351 return false;
2352
Evan Cheng7096ae42010-01-29 06:45:59 +00002353 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002354 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002355 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002356 CallingConv::ID CallerCC = CallerF->getCallingConv();
2357 bool CCMatch = CallerCC == CalleeCC;
2358
Dan Gohman1797ed52010-02-08 20:27:50 +00002359 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002360 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002361 return true;
2362 return false;
2363 }
2364
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002365 // Look for obvious safe cases to perform tail call optimization that do not
2366 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002367
Evan Cheng2c12cb42010-03-26 16:26:03 +00002368 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2369 // emit a special epilogue.
2370 if (RegInfo->needsStackRealignment(MF))
2371 return false;
2372
Eric Christopher90eb4022010-07-22 00:26:08 +00002373 // Do not sibcall optimize vararg calls unless the call site is not passing
2374 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002375 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002376 return false;
2377
Evan Chenga375d472010-03-15 18:54:48 +00002378 // Also avoid sibcall optimization if either caller or callee uses struct
2379 // return semantics.
2380 if (isCalleeStructRet || isCallerStructRet)
2381 return false;
2382
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002383 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2384 // Therefore if it's not used by the call it is not safe to optimize this into
2385 // a sibcall.
2386 bool Unused = false;
2387 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2388 if (!Ins[i].Used) {
2389 Unused = true;
2390 break;
2391 }
2392 }
2393 if (Unused) {
2394 SmallVector<CCValAssign, 16> RVLocs;
2395 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2396 RVLocs, *DAG.getContext());
2397 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002398 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002399 CCValAssign &VA = RVLocs[i];
2400 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2401 return false;
2402 }
2403 }
2404
Evan Cheng13617962010-04-30 01:12:32 +00002405 // If the calling conventions do not match, then we'd better make sure the
2406 // results are returned in the same way as what the caller expects.
2407 if (!CCMatch) {
2408 SmallVector<CCValAssign, 16> RVLocs1;
2409 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2410 RVLocs1, *DAG.getContext());
2411 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2412
2413 SmallVector<CCValAssign, 16> RVLocs2;
2414 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2415 RVLocs2, *DAG.getContext());
2416 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2417
2418 if (RVLocs1.size() != RVLocs2.size())
2419 return false;
2420 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2421 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2422 return false;
2423 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2424 return false;
2425 if (RVLocs1[i].isRegLoc()) {
2426 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2427 return false;
2428 } else {
2429 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2430 return false;
2431 }
2432 }
2433 }
2434
Evan Chenga6bff982010-01-30 01:22:00 +00002435 // If the callee takes no arguments then go on to check the results of the
2436 // call.
2437 if (!Outs.empty()) {
2438 // Check if stack adjustment is needed. For now, do not do this if any
2439 // argument is passed on the stack.
2440 SmallVector<CCValAssign, 16> ArgLocs;
2441 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2442 ArgLocs, *DAG.getContext());
2443 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002444 if (CCInfo.getNextStackOffset()) {
2445 MachineFunction &MF = DAG.getMachineFunction();
2446 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2447 return false;
2448 if (Subtarget->isTargetWin64())
2449 // Win64 ABI has additional complications.
2450 return false;
2451
2452 // Check if the arguments are already laid out in the right way as
2453 // the caller's fixed stack objects.
2454 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002455 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2456 const X86InstrInfo *TII =
2457 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002458 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2459 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002460 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002461 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002462 if (VA.getLocInfo() == CCValAssign::Indirect)
2463 return false;
2464 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002465 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2466 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002467 return false;
2468 }
2469 }
2470 }
Evan Cheng9c044672010-05-29 01:35:22 +00002471
2472 // If the tailcall address may be in a register, then make sure it's
2473 // possible to register allocate for it. In 32-bit, the call address can
2474 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002475 // callee-saved registers are restored. These happen to be the same
2476 // registers used to pass 'inreg' arguments so watch out for those.
2477 if (!Subtarget->is64Bit() &&
2478 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002479 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002480 unsigned NumInRegs = 0;
2481 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2482 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002483 if (!VA.isRegLoc())
2484 continue;
2485 unsigned Reg = VA.getLocReg();
2486 switch (Reg) {
2487 default: break;
2488 case X86::EAX: case X86::EDX: case X86::ECX:
2489 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002490 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002491 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002492 }
2493 }
2494 }
Evan Chenga6bff982010-01-30 01:22:00 +00002495 }
Evan Chengb1712452010-01-27 06:25:16 +00002496
Evan Cheng86809cc2010-02-03 03:28:02 +00002497 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002498}
2499
Dan Gohman3df24e62008-09-03 23:12:08 +00002500FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002501X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2502 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002503}
2504
2505
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002506//===----------------------------------------------------------------------===//
2507// Other Lowering Hooks
2508//===----------------------------------------------------------------------===//
2509
2510
Dan Gohmand858e902010-04-17 15:26:15 +00002511SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002512 MachineFunction &MF = DAG.getMachineFunction();
2513 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2514 int ReturnAddrIndex = FuncInfo->getRAIndex();
2515
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002516 if (ReturnAddrIndex == 0) {
2517 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002518 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002519 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002520 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002521 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002522 }
2523
Evan Cheng25ab6902006-09-08 06:48:29 +00002524 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002525}
2526
2527
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002528bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2529 bool hasSymbolicDisplacement) {
2530 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002531 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002532 return false;
2533
2534 // If we don't have a symbolic displacement - we don't have any extra
2535 // restrictions.
2536 if (!hasSymbolicDisplacement)
2537 return true;
2538
2539 // FIXME: Some tweaks might be needed for medium code model.
2540 if (M != CodeModel::Small && M != CodeModel::Kernel)
2541 return false;
2542
2543 // For small code model we assume that latest object is 16MB before end of 31
2544 // bits boundary. We may also accept pretty large negative constants knowing
2545 // that all objects are in the positive half of address space.
2546 if (M == CodeModel::Small && Offset < 16*1024*1024)
2547 return true;
2548
2549 // For kernel code model we know that all object resist in the negative half
2550 // of 32bits address space. We may not accept negative offsets, since they may
2551 // be just off and we may accept pretty large positive ones.
2552 if (M == CodeModel::Kernel && Offset > 0)
2553 return true;
2554
2555 return false;
2556}
2557
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002558/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2559/// specific condition code, returning the condition code and the LHS/RHS of the
2560/// comparison to make.
2561static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2562 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002563 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002564 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2565 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2566 // X > -1 -> X == 0, jump !sign.
2567 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002568 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002569 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2570 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002571 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002572 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002573 // X < 1 -> X <= 0
2574 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002575 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002576 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002577 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002578
Evan Chengd9558e02006-01-06 00:43:03 +00002579 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002580 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002581 case ISD::SETEQ: return X86::COND_E;
2582 case ISD::SETGT: return X86::COND_G;
2583 case ISD::SETGE: return X86::COND_GE;
2584 case ISD::SETLT: return X86::COND_L;
2585 case ISD::SETLE: return X86::COND_LE;
2586 case ISD::SETNE: return X86::COND_NE;
2587 case ISD::SETULT: return X86::COND_B;
2588 case ISD::SETUGT: return X86::COND_A;
2589 case ISD::SETULE: return X86::COND_BE;
2590 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002591 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002592 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002593
Chris Lattner4c78e022008-12-23 23:42:27 +00002594 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002595
Chris Lattner4c78e022008-12-23 23:42:27 +00002596 // If LHS is a foldable load, but RHS is not, flip the condition.
2597 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2598 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2599 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2600 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002601 }
2602
Chris Lattner4c78e022008-12-23 23:42:27 +00002603 switch (SetCCOpcode) {
2604 default: break;
2605 case ISD::SETOLT:
2606 case ISD::SETOLE:
2607 case ISD::SETUGT:
2608 case ISD::SETUGE:
2609 std::swap(LHS, RHS);
2610 break;
2611 }
2612
2613 // On a floating point condition, the flags are set as follows:
2614 // ZF PF CF op
2615 // 0 | 0 | 0 | X > Y
2616 // 0 | 0 | 1 | X < Y
2617 // 1 | 0 | 0 | X == Y
2618 // 1 | 1 | 1 | unordered
2619 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002620 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002621 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002622 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002623 case ISD::SETOLT: // flipped
2624 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002625 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002626 case ISD::SETOLE: // flipped
2627 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002628 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002629 case ISD::SETUGT: // flipped
2630 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002631 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002632 case ISD::SETUGE: // flipped
2633 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002634 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002635 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002636 case ISD::SETNE: return X86::COND_NE;
2637 case ISD::SETUO: return X86::COND_P;
2638 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002639 case ISD::SETOEQ:
2640 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002641 }
Evan Chengd9558e02006-01-06 00:43:03 +00002642}
2643
Evan Cheng4a460802006-01-11 00:33:36 +00002644/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2645/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002646/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002647static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002648 switch (X86CC) {
2649 default:
2650 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002651 case X86::COND_B:
2652 case X86::COND_BE:
2653 case X86::COND_E:
2654 case X86::COND_P:
2655 case X86::COND_A:
2656 case X86::COND_AE:
2657 case X86::COND_NE:
2658 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002659 return true;
2660 }
2661}
2662
Evan Chengeb2f9692009-10-27 19:56:55 +00002663/// isFPImmLegal - Returns true if the target can instruction select the
2664/// specified FP immediate natively. If false, the legalizer will
2665/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002666bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002667 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2668 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2669 return true;
2670 }
2671 return false;
2672}
2673
Nate Begeman9008ca62009-04-27 18:41:29 +00002674/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2675/// the specified range (L, H].
2676static bool isUndefOrInRange(int Val, int Low, int Hi) {
2677 return (Val < 0) || (Val >= Low && Val < Hi);
2678}
2679
2680/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2681/// specified value.
2682static bool isUndefOrEqual(int Val, int CmpVal) {
2683 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002684 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002685 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002686}
2687
Nate Begeman9008ca62009-04-27 18:41:29 +00002688/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2689/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2690/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002691static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002692 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002695 return (Mask[0] < 2 && Mask[1] < 2);
2696 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002697}
2698
Nate Begeman9008ca62009-04-27 18:41:29 +00002699bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002700 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002701 N->getMask(M);
2702 return ::isPSHUFDMask(M, N->getValueType(0));
2703}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002704
Nate Begeman9008ca62009-04-27 18:41:29 +00002705/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2706/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002707static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002708 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002709 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002710
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 // Lower quadword copied in order or undef.
2712 for (int i = 0; i != 4; ++i)
2713 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002714 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002715
Evan Cheng506d3df2006-03-29 23:07:14 +00002716 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002717 for (int i = 4; i != 8; ++i)
2718 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002719 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002720
Evan Cheng506d3df2006-03-29 23:07:14 +00002721 return true;
2722}
2723
Nate Begeman9008ca62009-04-27 18:41:29 +00002724bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002725 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 N->getMask(M);
2727 return ::isPSHUFHWMask(M, N->getValueType(0));
2728}
Evan Cheng506d3df2006-03-29 23:07:14 +00002729
Nate Begeman9008ca62009-04-27 18:41:29 +00002730/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2731/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002732static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002733 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002734 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002735
Rafael Espindola15684b22009-04-24 12:40:33 +00002736 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 for (int i = 4; i != 8; ++i)
2738 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002739 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002740
Rafael Espindola15684b22009-04-24 12:40:33 +00002741 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002742 for (int i = 0; i != 4; ++i)
2743 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002744 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002745
Rafael Espindola15684b22009-04-24 12:40:33 +00002746 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002747}
2748
Nate Begeman9008ca62009-04-27 18:41:29 +00002749bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002750 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 N->getMask(M);
2752 return ::isPSHUFLWMask(M, N->getValueType(0));
2753}
2754
Nate Begemana09008b2009-10-19 02:17:23 +00002755/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2756/// is suitable for input to PALIGNR.
2757static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2758 bool hasSSSE3) {
2759 int i, e = VT.getVectorNumElements();
2760
2761 // Do not handle v2i64 / v2f64 shuffles with palignr.
2762 if (e < 4 || !hasSSSE3)
2763 return false;
2764
2765 for (i = 0; i != e; ++i)
2766 if (Mask[i] >= 0)
2767 break;
2768
2769 // All undef, not a palignr.
2770 if (i == e)
2771 return false;
2772
2773 // Determine if it's ok to perform a palignr with only the LHS, since we
2774 // don't have access to the actual shuffle elements to see if RHS is undef.
2775 bool Unary = Mask[i] < (int)e;
2776 bool NeedsUnary = false;
2777
2778 int s = Mask[i] - i;
2779
2780 // Check the rest of the elements to see if they are consecutive.
2781 for (++i; i != e; ++i) {
2782 int m = Mask[i];
2783 if (m < 0)
2784 continue;
2785
2786 Unary = Unary && (m < (int)e);
2787 NeedsUnary = NeedsUnary || (m < s);
2788
2789 if (NeedsUnary && !Unary)
2790 return false;
2791 if (Unary && m != ((s+i) & (e-1)))
2792 return false;
2793 if (!Unary && m != (s+i))
2794 return false;
2795 }
2796 return true;
2797}
2798
2799bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2800 SmallVector<int, 8> M;
2801 N->getMask(M);
2802 return ::isPALIGNRMask(M, N->getValueType(0), true);
2803}
2804
Evan Cheng14aed5e2006-03-24 01:18:28 +00002805/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2806/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002807static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002808 int NumElems = VT.getVectorNumElements();
2809 if (NumElems != 2 && NumElems != 4)
2810 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002811
Nate Begeman9008ca62009-04-27 18:41:29 +00002812 int Half = NumElems / 2;
2813 for (int i = 0; i < Half; ++i)
2814 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002815 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 for (int i = Half; i < NumElems; ++i)
2817 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002818 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002819
Evan Cheng14aed5e2006-03-24 01:18:28 +00002820 return true;
2821}
2822
Nate Begeman9008ca62009-04-27 18:41:29 +00002823bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2824 SmallVector<int, 8> M;
2825 N->getMask(M);
2826 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002827}
2828
Evan Cheng213d2cf2007-05-17 18:45:50 +00002829/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002830/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2831/// half elements to come from vector 1 (which would equal the dest.) and
2832/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002833static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002835
2836 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002838
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 int Half = NumElems / 2;
2840 for (int i = 0; i < Half; ++i)
2841 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002842 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 for (int i = Half; i < NumElems; ++i)
2844 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002845 return false;
2846 return true;
2847}
2848
Nate Begeman9008ca62009-04-27 18:41:29 +00002849static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2850 SmallVector<int, 8> M;
2851 N->getMask(M);
2852 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002853}
2854
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002855/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2856/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002857bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2858 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002859 return false;
2860
Evan Cheng2064a2b2006-03-28 06:50:32 +00002861 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002862 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2863 isUndefOrEqual(N->getMaskElt(1), 7) &&
2864 isUndefOrEqual(N->getMaskElt(2), 2) &&
2865 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002866}
2867
Nate Begeman0b10b912009-11-07 23:17:15 +00002868/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2869/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2870/// <2, 3, 2, 3>
2871bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2872 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2873
2874 if (NumElems != 4)
2875 return false;
2876
2877 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2878 isUndefOrEqual(N->getMaskElt(1), 3) &&
2879 isUndefOrEqual(N->getMaskElt(2), 2) &&
2880 isUndefOrEqual(N->getMaskElt(3), 3);
2881}
2882
Evan Cheng5ced1d82006-04-06 23:23:56 +00002883/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2884/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002885bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2886 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002887
Evan Cheng5ced1d82006-04-06 23:23:56 +00002888 if (NumElems != 2 && NumElems != 4)
2889 return false;
2890
Evan Chengc5cdff22006-04-07 21:53:05 +00002891 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002893 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002894
Evan Chengc5cdff22006-04-07 21:53:05 +00002895 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002897 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002898
2899 return true;
2900}
2901
Nate Begeman0b10b912009-11-07 23:17:15 +00002902/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2903/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2904bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002905 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002906
Evan Cheng5ced1d82006-04-06 23:23:56 +00002907 if (NumElems != 2 && NumElems != 4)
2908 return false;
2909
Evan Chengc5cdff22006-04-07 21:53:05 +00002910 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002912 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002913
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 for (unsigned i = 0; i < NumElems/2; ++i)
2915 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002916 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002917
2918 return true;
2919}
2920
Evan Cheng0038e592006-03-28 00:39:58 +00002921/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2922/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002923static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002924 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002926 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002927 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002928
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2930 int BitI = Mask[i];
2931 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002932 if (!isUndefOrEqual(BitI, j))
2933 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002934 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002935 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002936 return false;
2937 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002938 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002939 return false;
2940 }
Evan Cheng0038e592006-03-28 00:39:58 +00002941 }
Evan Cheng0038e592006-03-28 00:39:58 +00002942 return true;
2943}
2944
Nate Begeman9008ca62009-04-27 18:41:29 +00002945bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2946 SmallVector<int, 8> M;
2947 N->getMask(M);
2948 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002949}
2950
Evan Cheng4fcb9222006-03-28 02:43:26 +00002951/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2952/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002953static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002954 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002956 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002957 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002958
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2960 int BitI = Mask[i];
2961 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002962 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002963 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002964 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002965 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002966 return false;
2967 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002968 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002969 return false;
2970 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002971 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002972 return true;
2973}
2974
Nate Begeman9008ca62009-04-27 18:41:29 +00002975bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2976 SmallVector<int, 8> M;
2977 N->getMask(M);
2978 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002979}
2980
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002981/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2982/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2983/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002984static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002986 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002987 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002988
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2990 int BitI = Mask[i];
2991 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002992 if (!isUndefOrEqual(BitI, j))
2993 return false;
2994 if (!isUndefOrEqual(BitI1, j))
2995 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002996 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002997 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002998}
2999
Nate Begeman9008ca62009-04-27 18:41:29 +00003000bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3001 SmallVector<int, 8> M;
3002 N->getMask(M);
3003 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3004}
3005
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003006/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3007/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3008/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003009static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003011 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3012 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003013
Nate Begeman9008ca62009-04-27 18:41:29 +00003014 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3015 int BitI = Mask[i];
3016 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003017 if (!isUndefOrEqual(BitI, j))
3018 return false;
3019 if (!isUndefOrEqual(BitI1, j))
3020 return false;
3021 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003022 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003023}
3024
Nate Begeman9008ca62009-04-27 18:41:29 +00003025bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3026 SmallVector<int, 8> M;
3027 N->getMask(M);
3028 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3029}
3030
Evan Cheng017dcc62006-04-21 01:05:10 +00003031/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3032/// specifies a shuffle of elements that is suitable for input to MOVSS,
3033/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003034static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003035 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003036 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003037
3038 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003039
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003041 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003042
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 for (int i = 1; i < NumElts; ++i)
3044 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003045 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003046
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003047 return true;
3048}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003049
Nate Begeman9008ca62009-04-27 18:41:29 +00003050bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3051 SmallVector<int, 8> M;
3052 N->getMask(M);
3053 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003054}
3055
Evan Cheng017dcc62006-04-21 01:05:10 +00003056/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3057/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003058/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003059static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 bool V2IsSplat = false, bool V2IsUndef = false) {
3061 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003062 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003063 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003064
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003066 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003067
Nate Begeman9008ca62009-04-27 18:41:29 +00003068 for (int i = 1; i < NumOps; ++i)
3069 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3070 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3071 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003072 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003073
Evan Cheng39623da2006-04-20 08:58:49 +00003074 return true;
3075}
3076
Nate Begeman9008ca62009-04-27 18:41:29 +00003077static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003078 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 SmallVector<int, 8> M;
3080 N->getMask(M);
3081 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003082}
3083
Evan Chengd9539472006-04-14 21:59:03 +00003084/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3085/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003086bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3087 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003088 return false;
3089
3090 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003091 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003092 int Elt = N->getMaskElt(i);
3093 if (Elt >= 0 && Elt != 1)
3094 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003095 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003096
3097 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003098 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 int Elt = N->getMaskElt(i);
3100 if (Elt >= 0 && Elt != 3)
3101 return false;
3102 if (Elt == 3)
3103 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003104 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003105 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003107 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003108}
3109
3110/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3111/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003112bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3113 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003114 return false;
3115
3116 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003117 for (unsigned i = 0; i < 2; ++i)
3118 if (N->getMaskElt(i) > 0)
3119 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003120
3121 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003122 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 int Elt = N->getMaskElt(i);
3124 if (Elt >= 0 && Elt != 2)
3125 return false;
3126 if (Elt == 2)
3127 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003128 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003130 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003131}
3132
Evan Cheng0b457f02008-09-25 20:50:48 +00003133/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3134/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003135bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3136 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003137
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 for (int i = 0; i < e; ++i)
3139 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003140 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 for (int i = 0; i < e; ++i)
3142 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003143 return false;
3144 return true;
3145}
3146
Evan Cheng63d33002006-03-22 08:01:21 +00003147/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003148/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003149unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3151 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3152
Evan Chengb9df0ca2006-03-22 02:53:00 +00003153 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3154 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 for (int i = 0; i < NumOperands; ++i) {
3156 int Val = SVOp->getMaskElt(NumOperands-i-1);
3157 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003158 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003159 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003160 if (i != NumOperands - 1)
3161 Mask <<= Shift;
3162 }
Evan Cheng63d33002006-03-22 08:01:21 +00003163 return Mask;
3164}
3165
Evan Cheng506d3df2006-03-29 23:07:14 +00003166/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003167/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003168unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003170 unsigned Mask = 0;
3171 // 8 nodes, but we only care about the last 4.
3172 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 int Val = SVOp->getMaskElt(i);
3174 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003175 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003176 if (i != 4)
3177 Mask <<= 2;
3178 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003179 return Mask;
3180}
3181
3182/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003183/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003184unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003186 unsigned Mask = 0;
3187 // 8 nodes, but we only care about the first 4.
3188 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 int Val = SVOp->getMaskElt(i);
3190 if (Val >= 0)
3191 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003192 if (i != 0)
3193 Mask <<= 2;
3194 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003195 return Mask;
3196}
3197
Nate Begemana09008b2009-10-19 02:17:23 +00003198/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3199/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3200unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3201 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3202 EVT VVT = N->getValueType(0);
3203 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3204 int Val = 0;
3205
3206 unsigned i, e;
3207 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3208 Val = SVOp->getMaskElt(i);
3209 if (Val >= 0)
3210 break;
3211 }
3212 return (Val - i) * EltSize;
3213}
3214
Evan Cheng37b73872009-07-30 08:33:02 +00003215/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3216/// constant +0.0.
3217bool X86::isZeroNode(SDValue Elt) {
3218 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003219 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003220 (isa<ConstantFPSDNode>(Elt) &&
3221 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3222}
3223
Nate Begeman9008ca62009-04-27 18:41:29 +00003224/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3225/// their permute mask.
3226static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3227 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003228 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003229 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003230 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003231
Nate Begeman5a5ca152009-04-29 05:20:52 +00003232 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 int idx = SVOp->getMaskElt(i);
3234 if (idx < 0)
3235 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003236 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003237 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003238 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003239 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003240 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3242 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003243}
3244
Evan Cheng779ccea2007-12-07 21:30:01 +00003245/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3246/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003247static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003248 unsigned NumElems = VT.getVectorNumElements();
3249 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 int idx = Mask[i];
3251 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003252 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003253 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003255 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003256 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003257 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003258}
3259
Evan Cheng533a0aa2006-04-19 20:35:22 +00003260/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3261/// match movhlps. The lower half elements should come from upper half of
3262/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003263/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003264static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3265 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003266 return false;
3267 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003269 return false;
3270 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003272 return false;
3273 return true;
3274}
3275
Evan Cheng5ced1d82006-04-06 23:23:56 +00003276/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003277/// is promoted to a vector. It also returns the LoadSDNode by reference if
3278/// required.
3279static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003280 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3281 return false;
3282 N = N->getOperand(0).getNode();
3283 if (!ISD::isNON_EXTLoad(N))
3284 return false;
3285 if (LD)
3286 *LD = cast<LoadSDNode>(N);
3287 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003288}
3289
Evan Cheng533a0aa2006-04-19 20:35:22 +00003290/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3291/// match movlp{s|d}. The lower half elements should come from lower half of
3292/// V1 (and in order), and the upper half elements should come from the upper
3293/// half of V2 (and in order). And since V1 will become the source of the
3294/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003295static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3296 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003297 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003298 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003299 // Is V2 is a vector load, don't do this transformation. We will try to use
3300 // load folding shufps op.
3301 if (ISD::isNON_EXTLoad(V2))
3302 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003303
Nate Begeman5a5ca152009-04-29 05:20:52 +00003304 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003305
Evan Cheng533a0aa2006-04-19 20:35:22 +00003306 if (NumElems != 2 && NumElems != 4)
3307 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003308 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003310 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003311 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003313 return false;
3314 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003315}
3316
Evan Cheng39623da2006-04-20 08:58:49 +00003317/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3318/// all the same.
3319static bool isSplatVector(SDNode *N) {
3320 if (N->getOpcode() != ISD::BUILD_VECTOR)
3321 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003322
Dan Gohman475871a2008-07-27 21:46:04 +00003323 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003324 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3325 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003326 return false;
3327 return true;
3328}
3329
Evan Cheng213d2cf2007-05-17 18:45:50 +00003330/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003331/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003332/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003333static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003334 SDValue V1 = N->getOperand(0);
3335 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003336 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3337 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003338 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003339 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003341 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3342 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003343 if (Opc != ISD::BUILD_VECTOR ||
3344 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 return false;
3346 } else if (Idx >= 0) {
3347 unsigned Opc = V1.getOpcode();
3348 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3349 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003350 if (Opc != ISD::BUILD_VECTOR ||
3351 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003352 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003353 }
3354 }
3355 return true;
3356}
3357
3358/// getZeroVector - Returns a vector of specified type with all zero elements.
3359///
Owen Andersone50ed302009-08-10 22:56:29 +00003360static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003361 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003362 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003363
Chris Lattner8a594482007-11-25 00:24:49 +00003364 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3365 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003366 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003367 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3369 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003370 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3372 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003373 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3375 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003376 }
Dale Johannesenace16102009-02-03 19:33:06 +00003377 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003378}
3379
Chris Lattner8a594482007-11-25 00:24:49 +00003380/// getOnesVector - Returns a vector of specified type with all bits set.
3381///
Owen Andersone50ed302009-08-10 22:56:29 +00003382static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003383 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003384
Chris Lattner8a594482007-11-25 00:24:49 +00003385 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3386 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003388 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003389 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003390 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003391 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003393 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003394}
3395
3396
Evan Cheng39623da2006-04-20 08:58:49 +00003397/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3398/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003399static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003400 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003401 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003402
Evan Cheng39623da2006-04-20 08:58:49 +00003403 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 SmallVector<int, 8> MaskVec;
3405 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003406
Nate Begeman5a5ca152009-04-29 05:20:52 +00003407 for (unsigned i = 0; i != NumElems; ++i) {
3408 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 MaskVec[i] = NumElems;
3410 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003411 }
Evan Cheng39623da2006-04-20 08:58:49 +00003412 }
Evan Cheng39623da2006-04-20 08:58:49 +00003413 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3415 SVOp->getOperand(1), &MaskVec[0]);
3416 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003417}
3418
Evan Cheng017dcc62006-04-21 01:05:10 +00003419/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3420/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003421static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 SDValue V2) {
3423 unsigned NumElems = VT.getVectorNumElements();
3424 SmallVector<int, 8> Mask;
3425 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003426 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 Mask.push_back(i);
3428 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003429}
3430
Nate Begeman9008ca62009-04-27 18:41:29 +00003431/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003432static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 SDValue V2) {
3434 unsigned NumElems = VT.getVectorNumElements();
3435 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003436 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003437 Mask.push_back(i);
3438 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003439 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003440 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003441}
3442
Nate Begeman9008ca62009-04-27 18:41:29 +00003443/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003444static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 SDValue V2) {
3446 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003447 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003448 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003449 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 Mask.push_back(i + Half);
3451 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003452 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003454}
3455
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003456/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003457static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003458 bool HasSSE2) {
3459 if (SV->getValueType(0).getVectorNumElements() <= 4)
3460 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003461
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003463 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003464 DebugLoc dl = SV->getDebugLoc();
3465 SDValue V1 = SV->getOperand(0);
3466 int NumElems = VT.getVectorNumElements();
3467 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003468
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 // unpack elements to the correct location
3470 while (NumElems > 4) {
3471 if (EltNo < NumElems/2) {
3472 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3473 } else {
3474 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3475 EltNo -= NumElems/2;
3476 }
3477 NumElems >>= 1;
3478 }
Eric Christopherfd179292009-08-27 18:07:15 +00003479
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 // Perform the splat.
3481 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003482 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003483 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3484 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003485}
3486
Evan Chengba05f722006-04-21 23:03:30 +00003487/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003488/// vector of zero or undef vector. This produces a shuffle where the low
3489/// element of V2 is swizzled into the zero/undef vector, landing at element
3490/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003491static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003492 bool isZero, bool HasSSE2,
3493 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003494 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003495 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003496 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3497 unsigned NumElems = VT.getVectorNumElements();
3498 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003499 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003500 // If this is the insertion idx, put the low elt of V2 here.
3501 MaskVec.push_back(i == Idx ? NumElems : i);
3502 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003503}
3504
Evan Chengf26ffe92008-05-29 08:22:04 +00003505/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3506/// a shuffle that is zero.
3507static
Nate Begeman9008ca62009-04-27 18:41:29 +00003508unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3509 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003510 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003511 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003512 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 int Idx = SVOp->getMaskElt(Index);
3514 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003515 ++NumZeros;
3516 continue;
3517 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003518 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003519 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003520 ++NumZeros;
3521 else
3522 break;
3523 }
3524 return NumZeros;
3525}
3526
3527/// isVectorShift - Returns true if the shuffle can be implemented as a
3528/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003529/// FIXME: split into pslldqi, psrldqi, palignr variants.
3530static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003531 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003532 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003533
3534 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003535 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003536 if (!NumZeros) {
3537 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003538 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003539 if (!NumZeros)
3540 return false;
3541 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003542 bool SeenV1 = false;
3543 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003544 for (unsigned i = NumZeros; i < NumElems; ++i) {
3545 unsigned Val = isLeft ? (i - NumZeros) : i;
3546 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3547 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003548 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003549 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003550 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003551 SeenV1 = true;
3552 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003553 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003554 SeenV2 = true;
3555 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003556 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003557 return false;
3558 }
3559 if (SeenV1 && SeenV2)
3560 return false;
3561
Nate Begeman9008ca62009-04-27 18:41:29 +00003562 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003563 ShAmt = NumZeros;
3564 return true;
3565}
3566
3567
Evan Chengc78d3b42006-04-24 18:01:45 +00003568/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3569///
Dan Gohman475871a2008-07-27 21:46:04 +00003570static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003571 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003572 SelectionDAG &DAG,
3573 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003574 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003575 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003576
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003577 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003578 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003579 bool First = true;
3580 for (unsigned i = 0; i < 16; ++i) {
3581 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3582 if (ThisIsNonZero && First) {
3583 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003585 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003587 First = false;
3588 }
3589
3590 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003591 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003592 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3593 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003594 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003596 }
3597 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3599 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3600 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003601 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003603 } else
3604 ThisElt = LastElt;
3605
Gabor Greifba36cb52008-08-28 21:40:38 +00003606 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003608 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003609 }
3610 }
3611
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003613}
3614
Bill Wendlinga348c562007-03-22 18:42:45 +00003615/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003616///
Dan Gohman475871a2008-07-27 21:46:04 +00003617static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003618 unsigned NumNonZero, unsigned NumZero,
3619 SelectionDAG &DAG,
3620 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003621 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003622 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003623
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003624 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003625 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003626 bool First = true;
3627 for (unsigned i = 0; i < 8; ++i) {
3628 bool isNonZero = (NonZeros & (1 << i)) != 0;
3629 if (isNonZero) {
3630 if (First) {
3631 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003633 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003635 First = false;
3636 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003637 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003639 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003640 }
3641 }
3642
3643 return V;
3644}
3645
Evan Chengf26ffe92008-05-29 08:22:04 +00003646/// getVShift - Return a vector logical shift node.
3647///
Owen Andersone50ed302009-08-10 22:56:29 +00003648static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003649 unsigned NumBits, SelectionDAG &DAG,
3650 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003651 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003653 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003654 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3655 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3656 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003657 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003658}
3659
Dan Gohman475871a2008-07-27 21:46:04 +00003660SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003661X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003662 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003663
3664 // Check if the scalar load can be widened into a vector load. And if
3665 // the address is "base + cst" see if the cst can be "absorbed" into
3666 // the shuffle mask.
3667 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3668 SDValue Ptr = LD->getBasePtr();
3669 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3670 return SDValue();
3671 EVT PVT = LD->getValueType(0);
3672 if (PVT != MVT::i32 && PVT != MVT::f32)
3673 return SDValue();
3674
3675 int FI = -1;
3676 int64_t Offset = 0;
3677 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3678 FI = FINode->getIndex();
3679 Offset = 0;
3680 } else if (Ptr.getOpcode() == ISD::ADD &&
3681 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3682 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3683 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3684 Offset = Ptr.getConstantOperandVal(1);
3685 Ptr = Ptr.getOperand(0);
3686 } else {
3687 return SDValue();
3688 }
3689
3690 SDValue Chain = LD->getChain();
3691 // Make sure the stack object alignment is at least 16.
3692 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3693 if (DAG.InferPtrAlignment(Ptr) < 16) {
3694 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003695 // Can't change the alignment. FIXME: It's possible to compute
3696 // the exact stack offset and reference FI + adjust offset instead.
3697 // If someone *really* cares about this. That's the way to implement it.
3698 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003699 } else {
3700 MFI->setObjectAlignment(FI, 16);
3701 }
3702 }
3703
3704 // (Offset % 16) must be multiple of 4. Then address is then
3705 // Ptr + (Offset & ~15).
3706 if (Offset < 0)
3707 return SDValue();
3708 if ((Offset % 16) & 3)
3709 return SDValue();
3710 int64_t StartOffset = Offset & ~15;
3711 if (StartOffset)
3712 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3713 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3714
3715 int EltNo = (Offset - StartOffset) >> 2;
3716 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3717 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003718 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3719 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003720 // Canonicalize it to a v4i32 shuffle.
3721 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3722 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3723 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3724 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3725 }
3726
3727 return SDValue();
3728}
3729
Nate Begeman1449f292010-03-24 22:19:06 +00003730/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3731/// vector of type 'VT', see if the elements can be replaced by a single large
3732/// load which has the same value as a build_vector whose operands are 'elts'.
3733///
3734/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3735///
3736/// FIXME: we'd also like to handle the case where the last elements are zero
3737/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3738/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003739static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3740 DebugLoc &dl, SelectionDAG &DAG) {
3741 EVT EltVT = VT.getVectorElementType();
3742 unsigned NumElems = Elts.size();
3743
Nate Begemanfdea31a2010-03-24 20:49:50 +00003744 LoadSDNode *LDBase = NULL;
3745 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003746
3747 // For each element in the initializer, see if we've found a load or an undef.
3748 // If we don't find an initial load element, or later load elements are
3749 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003750 for (unsigned i = 0; i < NumElems; ++i) {
3751 SDValue Elt = Elts[i];
3752
3753 if (!Elt.getNode() ||
3754 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3755 return SDValue();
3756 if (!LDBase) {
3757 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3758 return SDValue();
3759 LDBase = cast<LoadSDNode>(Elt.getNode());
3760 LastLoadedElt = i;
3761 continue;
3762 }
3763 if (Elt.getOpcode() == ISD::UNDEF)
3764 continue;
3765
3766 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3767 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3768 return SDValue();
3769 LastLoadedElt = i;
3770 }
Nate Begeman1449f292010-03-24 22:19:06 +00003771
3772 // If we have found an entire vector of loads and undefs, then return a large
3773 // load of the entire vector width starting at the base pointer. If we found
3774 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003775 if (LastLoadedElt == NumElems - 1) {
3776 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3777 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3778 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3779 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3780 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3781 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3782 LDBase->isVolatile(), LDBase->isNonTemporal(),
3783 LDBase->getAlignment());
3784 } else if (NumElems == 4 && LastLoadedElt == 1) {
3785 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3786 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3787 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3788 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3789 }
3790 return SDValue();
3791}
3792
Evan Chengc3630942009-12-09 21:00:30 +00003793SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003794X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003795 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003796 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003797 if (ISD::isBuildVectorAllZeros(Op.getNode())
3798 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003799 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3800 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3801 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003803 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003804
Gabor Greifba36cb52008-08-28 21:40:38 +00003805 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003806 return getOnesVector(Op.getValueType(), DAG, dl);
3807 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003808 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003809
Owen Andersone50ed302009-08-10 22:56:29 +00003810 EVT VT = Op.getValueType();
3811 EVT ExtVT = VT.getVectorElementType();
3812 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003813
3814 unsigned NumElems = Op.getNumOperands();
3815 unsigned NumZero = 0;
3816 unsigned NumNonZero = 0;
3817 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003818 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003819 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003820 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003821 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003822 if (Elt.getOpcode() == ISD::UNDEF)
3823 continue;
3824 Values.insert(Elt);
3825 if (Elt.getOpcode() != ISD::Constant &&
3826 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003827 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003828 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003829 NumZero++;
3830 else {
3831 NonZeros |= (1 << i);
3832 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003833 }
3834 }
3835
Dan Gohman7f321562007-06-25 16:23:39 +00003836 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003837 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003838 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003839 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003840
Chris Lattner67f453a2008-03-09 05:42:06 +00003841 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003842 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003843 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003844 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003845
Chris Lattner62098042008-03-09 01:05:04 +00003846 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3847 // the value are obviously zero, truncate the value to i32 and do the
3848 // insertion that way. Only do this if the value is non-constant or if the
3849 // value is a constant being inserted into element 0. It is cheaper to do
3850 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003852 (!IsAllConstants || Idx == 0)) {
3853 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3854 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3856 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003857
Chris Lattner62098042008-03-09 01:05:04 +00003858 // Truncate the value (which may itself be a constant) to i32, and
3859 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003861 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003862 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3863 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003864
Chris Lattner62098042008-03-09 01:05:04 +00003865 // Now we have our 32-bit value zero extended in the low element of
3866 // a vector. If Idx != 0, swizzle it into place.
3867 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003868 SmallVector<int, 4> Mask;
3869 Mask.push_back(Idx);
3870 for (unsigned i = 1; i != VecElts; ++i)
3871 Mask.push_back(i);
3872 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003873 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003874 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003875 }
Dale Johannesenace16102009-02-03 19:33:06 +00003876 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003877 }
3878 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003879
Chris Lattner19f79692008-03-08 22:59:52 +00003880 // If we have a constant or non-constant insertion into the low element of
3881 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3882 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003883 // depending on what the source datatype is.
3884 if (Idx == 0) {
3885 if (NumZero == 0) {
3886 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3888 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003889 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3890 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3891 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3892 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3894 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3895 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003896 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3897 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3898 Subtarget->hasSSE2(), DAG);
3899 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3900 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003901 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003902
3903 // Is it a vector logical left shift?
3904 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003905 X86::isZeroNode(Op.getOperand(0)) &&
3906 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003907 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003908 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003909 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003910 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003911 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003912 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003913
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003914 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003915 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003916
Chris Lattner19f79692008-03-08 22:59:52 +00003917 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3918 // is a non-constant being inserted into an element other than the low one,
3919 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3920 // movd/movss) to move this into the low element, then shuffle it into
3921 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003922 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003923 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003924
Evan Cheng0db9fe62006-04-25 20:13:52 +00003925 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003926 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3927 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003928 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003929 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 MaskVec.push_back(i == Idx ? 0 : 1);
3931 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003932 }
3933 }
3934
Chris Lattner67f453a2008-03-09 05:42:06 +00003935 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003936 if (Values.size() == 1) {
3937 if (EVTBits == 32) {
3938 // Instead of a shuffle like this:
3939 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3940 // Check if it's possible to issue this instead.
3941 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3942 unsigned Idx = CountTrailingZeros_32(NonZeros);
3943 SDValue Item = Op.getOperand(Idx);
3944 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3945 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3946 }
Dan Gohman475871a2008-07-27 21:46:04 +00003947 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003948 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003949
Dan Gohmana3941172007-07-24 22:55:08 +00003950 // A vector full of immediates; various special cases are already
3951 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003952 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003953 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003954
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003955 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003956 if (EVTBits == 64) {
3957 if (NumNonZero == 1) {
3958 // One half is zero or undef.
3959 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003960 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003961 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003962 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3963 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003964 }
Dan Gohman475871a2008-07-27 21:46:04 +00003965 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003966 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003967
3968 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003969 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003970 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003971 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003972 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003973 }
3974
Bill Wendling826f36f2007-03-28 00:57:11 +00003975 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003976 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003977 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003978 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003979 }
3980
3981 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003982 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003983 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003984 if (NumElems == 4 && NumZero > 0) {
3985 for (unsigned i = 0; i < 4; ++i) {
3986 bool isZero = !(NonZeros & (1 << i));
3987 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003988 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003989 else
Dale Johannesenace16102009-02-03 19:33:06 +00003990 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003991 }
3992
3993 for (unsigned i = 0; i < 2; ++i) {
3994 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3995 default: break;
3996 case 0:
3997 V[i] = V[i*2]; // Must be a zero vector.
3998 break;
3999 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004001 break;
4002 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004004 break;
4005 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004007 break;
4008 }
4009 }
4010
Nate Begeman9008ca62009-04-27 18:41:29 +00004011 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004012 bool Reverse = (NonZeros & 0x3) == 2;
4013 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004015 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4016 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4018 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004019 }
4020
Nate Begemanfdea31a2010-03-24 20:49:50 +00004021 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4022 // Check for a build vector of consecutive loads.
4023 for (unsigned i = 0; i < NumElems; ++i)
4024 V[i] = Op.getOperand(i);
4025
4026 // Check for elements which are consecutive loads.
4027 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4028 if (LD.getNode())
4029 return LD;
4030
4031 // For SSE 4.1, use inserts into undef.
4032 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 V[0] = DAG.getUNDEF(VT);
4034 for (unsigned i = 0; i < NumElems; ++i)
4035 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4036 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4037 Op.getOperand(i), DAG.getIntPtrConstant(i));
4038 return V[0];
4039 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004040
4041 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004042 // e.g. for v4f32
4043 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4044 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4045 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004046 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004047 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004048 NumElems >>= 1;
4049 while (NumElems != 0) {
4050 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004052 NumElems >>= 1;
4053 }
4054 return V[0];
4055 }
Dan Gohman475871a2008-07-27 21:46:04 +00004056 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004057}
4058
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004059SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004060X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004061 // We support concatenate two MMX registers and place them in a MMX
4062 // register. This is better than doing a stack convert.
4063 DebugLoc dl = Op.getDebugLoc();
4064 EVT ResVT = Op.getValueType();
4065 assert(Op.getNumOperands() == 2);
4066 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4067 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4068 int Mask[2];
4069 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4070 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4071 InVec = Op.getOperand(1);
4072 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4073 unsigned NumElts = ResVT.getVectorNumElements();
4074 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4075 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4076 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4077 } else {
4078 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4079 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4080 Mask[0] = 0; Mask[1] = 2;
4081 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4082 }
4083 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4084}
4085
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086// v8i16 shuffles - Prefer shuffles in the following order:
4087// 1. [all] pshuflw, pshufhw, optional move
4088// 2. [ssse3] 1 x pshufb
4089// 3. [ssse3] 2 x pshufb + 1 x por
4090// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004091static
Nate Begeman9008ca62009-04-27 18:41:29 +00004092SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004093 SelectionDAG &DAG,
4094 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 SDValue V1 = SVOp->getOperand(0);
4096 SDValue V2 = SVOp->getOperand(1);
4097 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004099
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 // Determine if more than 1 of the words in each of the low and high quadwords
4101 // of the result come from the same quadword of one of the two inputs. Undef
4102 // mask values count as coming from any quadword, for better codegen.
4103 SmallVector<unsigned, 4> LoQuad(4);
4104 SmallVector<unsigned, 4> HiQuad(4);
4105 BitVector InputQuads(4);
4106 for (unsigned i = 0; i < 8; ++i) {
4107 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 MaskVals.push_back(EltIdx);
4110 if (EltIdx < 0) {
4111 ++Quad[0];
4112 ++Quad[1];
4113 ++Quad[2];
4114 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004115 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004116 }
4117 ++Quad[EltIdx / 4];
4118 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004119 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004120
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004122 unsigned MaxQuad = 1;
4123 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004124 if (LoQuad[i] > MaxQuad) {
4125 BestLoQuad = i;
4126 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004127 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004128 }
4129
Nate Begemanb9a47b82009-02-23 08:49:38 +00004130 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004131 MaxQuad = 1;
4132 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 if (HiQuad[i] > MaxQuad) {
4134 BestHiQuad = i;
4135 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004136 }
4137 }
4138
Nate Begemanb9a47b82009-02-23 08:49:38 +00004139 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004140 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 // single pshufb instruction is necessary. If There are more than 2 input
4142 // quads, disable the next transformation since it does not help SSSE3.
4143 bool V1Used = InputQuads[0] || InputQuads[1];
4144 bool V2Used = InputQuads[2] || InputQuads[3];
4145 if (TLI.getSubtarget()->hasSSSE3()) {
4146 if (InputQuads.count() == 2 && V1Used && V2Used) {
4147 BestLoQuad = InputQuads.find_first();
4148 BestHiQuad = InputQuads.find_next(BestLoQuad);
4149 }
4150 if (InputQuads.count() > 2) {
4151 BestLoQuad = -1;
4152 BestHiQuad = -1;
4153 }
4154 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004155
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4157 // the shuffle mask. If a quad is scored as -1, that means that it contains
4158 // words from all 4 input quadwords.
4159 SDValue NewV;
4160 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004161 SmallVector<int, 8> MaskV;
4162 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4163 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004164 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4166 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4167 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004168
Nate Begemanb9a47b82009-02-23 08:49:38 +00004169 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4170 // source words for the shuffle, to aid later transformations.
4171 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004172 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004173 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004175 if (idx != (int)i)
4176 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004178 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 AllWordsInNewV = false;
4180 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004181 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004182
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4184 if (AllWordsInNewV) {
4185 for (int i = 0; i != 8; ++i) {
4186 int idx = MaskVals[i];
4187 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004188 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004189 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004190 if ((idx != i) && idx < 4)
4191 pshufhw = false;
4192 if ((idx != i) && idx > 3)
4193 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004194 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 V1 = NewV;
4196 V2Used = false;
4197 BestLoQuad = 0;
4198 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004199 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004200
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4202 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004203 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004204 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004206 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004207 }
Eric Christopherfd179292009-08-27 18:07:15 +00004208
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 // If we have SSSE3, and all words of the result are from 1 input vector,
4210 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4211 // is present, fall back to case 4.
4212 if (TLI.getSubtarget()->hasSSSE3()) {
4213 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004214
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004216 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 // mask, and elements that come from V1 in the V2 mask, so that the two
4218 // results can be OR'd together.
4219 bool TwoInputs = V1Used && V2Used;
4220 for (unsigned i = 0; i != 8; ++i) {
4221 int EltIdx = MaskVals[i] * 2;
4222 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004223 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4224 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004225 continue;
4226 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4228 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004229 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004231 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004232 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004236
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 // Calculate the shuffle mask for the second input, shuffle it, and
4238 // OR it with the first shuffled input.
4239 pshufbMask.clear();
4240 for (unsigned i = 0; i != 8; ++i) {
4241 int EltIdx = MaskVals[i] * 2;
4242 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4244 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004245 continue;
4246 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4248 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004249 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004251 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004252 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 MVT::v16i8, &pshufbMask[0], 16));
4254 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4255 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 }
4257
4258 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4259 // and update MaskVals with new element order.
4260 BitVector InOrder(8);
4261 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004263 for (int i = 0; i != 4; ++i) {
4264 int idx = MaskVals[i];
4265 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 InOrder.set(i);
4268 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004270 InOrder.set(i);
4271 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004272 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004273 }
4274 }
4275 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004279 }
Eric Christopherfd179292009-08-27 18:07:15 +00004280
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4282 // and update MaskVals with the new element order.
4283 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004284 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004287 for (unsigned i = 4; i != 8; ++i) {
4288 int idx = MaskVals[i];
4289 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004291 InOrder.set(i);
4292 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004294 InOrder.set(i);
4295 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004297 }
4298 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004301 }
Eric Christopherfd179292009-08-27 18:07:15 +00004302
Nate Begemanb9a47b82009-02-23 08:49:38 +00004303 // In case BestHi & BestLo were both -1, which means each quadword has a word
4304 // from each of the four input quadwords, calculate the InOrder bitvector now
4305 // before falling through to the insert/extract cleanup.
4306 if (BestLoQuad == -1 && BestHiQuad == -1) {
4307 NewV = V1;
4308 for (int i = 0; i != 8; ++i)
4309 if (MaskVals[i] < 0 || MaskVals[i] == i)
4310 InOrder.set(i);
4311 }
Eric Christopherfd179292009-08-27 18:07:15 +00004312
Nate Begemanb9a47b82009-02-23 08:49:38 +00004313 // The other elements are put in the right place using pextrw and pinsrw.
4314 for (unsigned i = 0; i != 8; ++i) {
4315 if (InOrder[i])
4316 continue;
4317 int EltIdx = MaskVals[i];
4318 if (EltIdx < 0)
4319 continue;
4320 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004321 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004322 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004323 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004324 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 DAG.getIntPtrConstant(i));
4327 }
4328 return NewV;
4329}
4330
4331// v16i8 shuffles - Prefer shuffles in the following order:
4332// 1. [ssse3] 1 x pshufb
4333// 2. [ssse3] 2 x pshufb + 1 x por
4334// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4335static
Nate Begeman9008ca62009-04-27 18:41:29 +00004336SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004337 SelectionDAG &DAG,
4338 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 SDValue V1 = SVOp->getOperand(0);
4340 SDValue V2 = SVOp->getOperand(1);
4341 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004342 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004344
Nate Begemanb9a47b82009-02-23 08:49:38 +00004345 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004346 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004347 // present, fall back to case 3.
4348 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4349 bool V1Only = true;
4350 bool V2Only = true;
4351 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004352 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004353 if (EltIdx < 0)
4354 continue;
4355 if (EltIdx < 16)
4356 V2Only = false;
4357 else
4358 V1Only = false;
4359 }
Eric Christopherfd179292009-08-27 18:07:15 +00004360
Nate Begemanb9a47b82009-02-23 08:49:38 +00004361 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4362 if (TLI.getSubtarget()->hasSSSE3()) {
4363 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004364
Nate Begemanb9a47b82009-02-23 08:49:38 +00004365 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004366 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004367 //
4368 // Otherwise, we have elements from both input vectors, and must zero out
4369 // elements that come from V2 in the first mask, and V1 in the second mask
4370 // so that we can OR them together.
4371 bool TwoInputs = !(V1Only || V2Only);
4372 for (unsigned i = 0; i != 16; ++i) {
4373 int EltIdx = MaskVals[i];
4374 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004375 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004376 continue;
4377 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004378 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004379 }
4380 // If all the elements are from V2, assign it to V1 and return after
4381 // building the first pshufb.
4382 if (V2Only)
4383 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004385 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004386 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004387 if (!TwoInputs)
4388 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004389
Nate Begemanb9a47b82009-02-23 08:49:38 +00004390 // Calculate the shuffle mask for the second input, shuffle it, and
4391 // OR it with the first shuffled input.
4392 pshufbMask.clear();
4393 for (unsigned i = 0; i != 16; ++i) {
4394 int EltIdx = MaskVals[i];
4395 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004397 continue;
4398 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004399 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004400 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004401 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004402 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004403 MVT::v16i8, &pshufbMask[0], 16));
4404 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004405 }
Eric Christopherfd179292009-08-27 18:07:15 +00004406
Nate Begemanb9a47b82009-02-23 08:49:38 +00004407 // No SSSE3 - Calculate in place words and then fix all out of place words
4408 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4409 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4411 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004412 SDValue NewV = V2Only ? V2 : V1;
4413 for (int i = 0; i != 8; ++i) {
4414 int Elt0 = MaskVals[i*2];
4415 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004416
Nate Begemanb9a47b82009-02-23 08:49:38 +00004417 // This word of the result is all undef, skip it.
4418 if (Elt0 < 0 && Elt1 < 0)
4419 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004420
Nate Begemanb9a47b82009-02-23 08:49:38 +00004421 // This word of the result is already in the correct place, skip it.
4422 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4423 continue;
4424 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4425 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004426
Nate Begemanb9a47b82009-02-23 08:49:38 +00004427 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4428 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4429 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004430
4431 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4432 // using a single extract together, load it and store it.
4433 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004434 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004435 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004437 DAG.getIntPtrConstant(i));
4438 continue;
4439 }
4440
Nate Begemanb9a47b82009-02-23 08:49:38 +00004441 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004442 // source byte is not also odd, shift the extracted word left 8 bits
4443 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004444 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004445 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004446 DAG.getIntPtrConstant(Elt1 / 2));
4447 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004448 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004449 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004450 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004451 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4452 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004453 }
4454 // If Elt0 is defined, extract it from the appropriate source. If the
4455 // source byte is not also even, shift the extracted word right 8 bits. If
4456 // Elt1 was also defined, OR the extracted values together before
4457 // inserting them in the result.
4458 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004459 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004460 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4461 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004463 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004464 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004465 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4466 DAG.getConstant(0x00FF, MVT::i16));
4467 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004468 : InsElt0;
4469 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004471 DAG.getIntPtrConstant(i));
4472 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004474}
4475
Evan Cheng7a831ce2007-12-15 03:00:47 +00004476/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004477/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004478/// done when every pair / quad of shuffle mask elements point to elements in
4479/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004480/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4481static
Nate Begeman9008ca62009-04-27 18:41:29 +00004482SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4483 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004484 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004485 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004486 SDValue V1 = SVOp->getOperand(0);
4487 SDValue V2 = SVOp->getOperand(1);
4488 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004489 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004490 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004491 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004492 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004493 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004494 case MVT::v4f32: NewVT = MVT::v2f64; break;
4495 case MVT::v4i32: NewVT = MVT::v2i64; break;
4496 case MVT::v8i16: NewVT = MVT::v4i32; break;
4497 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004498 }
4499
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004500 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004501 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004502 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004503 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004504 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004505 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 int Scale = NumElems / NewWidth;
4507 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004508 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004509 int StartIdx = -1;
4510 for (int j = 0; j < Scale; ++j) {
4511 int EltIdx = SVOp->getMaskElt(i+j);
4512 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004513 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004514 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004515 StartIdx = EltIdx - (EltIdx % Scale);
4516 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004517 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004518 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004519 if (StartIdx == -1)
4520 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004521 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004522 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004523 }
4524
Dale Johannesenace16102009-02-03 19:33:06 +00004525 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4526 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004527 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004528}
4529
Evan Chengd880b972008-05-09 21:53:03 +00004530/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004531///
Owen Andersone50ed302009-08-10 22:56:29 +00004532static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004533 SDValue SrcOp, SelectionDAG &DAG,
4534 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004536 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004537 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004538 LD = dyn_cast<LoadSDNode>(SrcOp);
4539 if (!LD) {
4540 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4541 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004542 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4543 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004544 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4545 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004546 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004547 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004549 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4550 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4551 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4552 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004553 SrcOp.getOperand(0)
4554 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004555 }
4556 }
4557 }
4558
Dale Johannesenace16102009-02-03 19:33:06 +00004559 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4560 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004561 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004562 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004563}
4564
Evan Chengace3c172008-07-22 21:13:36 +00004565/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4566/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004567static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004568LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4569 SDValue V1 = SVOp->getOperand(0);
4570 SDValue V2 = SVOp->getOperand(1);
4571 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004572 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004573
Evan Chengace3c172008-07-22 21:13:36 +00004574 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004575 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 SmallVector<int, 8> Mask1(4U, -1);
4577 SmallVector<int, 8> PermMask;
4578 SVOp->getMask(PermMask);
4579
Evan Chengace3c172008-07-22 21:13:36 +00004580 unsigned NumHi = 0;
4581 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004582 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004583 int Idx = PermMask[i];
4584 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004585 Locs[i] = std::make_pair(-1, -1);
4586 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004587 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4588 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004589 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004591 NumLo++;
4592 } else {
4593 Locs[i] = std::make_pair(1, NumHi);
4594 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004595 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004596 NumHi++;
4597 }
4598 }
4599 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004600
Evan Chengace3c172008-07-22 21:13:36 +00004601 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004602 // If no more than two elements come from either vector. This can be
4603 // implemented with two shuffles. First shuffle gather the elements.
4604 // The second shuffle, which takes the first shuffle as both of its
4605 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004607
Nate Begeman9008ca62009-04-27 18:41:29 +00004608 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004609
Evan Chengace3c172008-07-22 21:13:36 +00004610 for (unsigned i = 0; i != 4; ++i) {
4611 if (Locs[i].first == -1)
4612 continue;
4613 else {
4614 unsigned Idx = (i < 2) ? 0 : 4;
4615 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004616 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004617 }
4618 }
4619
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004621 } else if (NumLo == 3 || NumHi == 3) {
4622 // Otherwise, we must have three elements from one vector, call it X, and
4623 // one element from the other, call it Y. First, use a shufps to build an
4624 // intermediate vector with the one element from Y and the element from X
4625 // that will be in the same half in the final destination (the indexes don't
4626 // matter). Then, use a shufps to build the final vector, taking the half
4627 // containing the element from Y from the intermediate, and the other half
4628 // from X.
4629 if (NumHi == 3) {
4630 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004632 std::swap(V1, V2);
4633 }
4634
4635 // Find the element from V2.
4636 unsigned HiIndex;
4637 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 int Val = PermMask[HiIndex];
4639 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004640 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004641 if (Val >= 4)
4642 break;
4643 }
4644
Nate Begeman9008ca62009-04-27 18:41:29 +00004645 Mask1[0] = PermMask[HiIndex];
4646 Mask1[1] = -1;
4647 Mask1[2] = PermMask[HiIndex^1];
4648 Mask1[3] = -1;
4649 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004650
4651 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 Mask1[0] = PermMask[0];
4653 Mask1[1] = PermMask[1];
4654 Mask1[2] = HiIndex & 1 ? 6 : 4;
4655 Mask1[3] = HiIndex & 1 ? 4 : 6;
4656 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004657 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004658 Mask1[0] = HiIndex & 1 ? 2 : 0;
4659 Mask1[1] = HiIndex & 1 ? 0 : 2;
4660 Mask1[2] = PermMask[2];
4661 Mask1[3] = PermMask[3];
4662 if (Mask1[2] >= 0)
4663 Mask1[2] += 4;
4664 if (Mask1[3] >= 0)
4665 Mask1[3] += 4;
4666 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004667 }
Evan Chengace3c172008-07-22 21:13:36 +00004668 }
4669
4670 // Break it into (shuffle shuffle_hi, shuffle_lo).
4671 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004672 SmallVector<int,8> LoMask(4U, -1);
4673 SmallVector<int,8> HiMask(4U, -1);
4674
4675 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004676 unsigned MaskIdx = 0;
4677 unsigned LoIdx = 0;
4678 unsigned HiIdx = 2;
4679 for (unsigned i = 0; i != 4; ++i) {
4680 if (i == 2) {
4681 MaskPtr = &HiMask;
4682 MaskIdx = 1;
4683 LoIdx = 0;
4684 HiIdx = 2;
4685 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004686 int Idx = PermMask[i];
4687 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004688 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004690 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004691 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004692 LoIdx++;
4693 } else {
4694 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004695 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004696 HiIdx++;
4697 }
4698 }
4699
Nate Begeman9008ca62009-04-27 18:41:29 +00004700 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4701 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4702 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004703 for (unsigned i = 0; i != 4; ++i) {
4704 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004705 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004706 } else {
4707 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004708 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004709 }
4710 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004712}
4713
Dan Gohman475871a2008-07-27 21:46:04 +00004714SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004715X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004716 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004717 SDValue V1 = Op.getOperand(0);
4718 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004719 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004720 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004721 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004722 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004723 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4724 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004725 bool V1IsSplat = false;
4726 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004727
Nate Begeman9008ca62009-04-27 18:41:29 +00004728 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004729 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004730
Nate Begeman9008ca62009-04-27 18:41:29 +00004731 // Promote splats to v4f32.
4732 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004733 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004734 return Op;
4735 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004736 }
4737
Evan Cheng7a831ce2007-12-15 03:00:47 +00004738 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4739 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004741 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004742 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004743 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004744 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004746 // FIXME: Figure out a cleaner way to do this.
4747 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004748 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004749 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004750 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004751 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4752 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4753 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004754 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004755 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004756 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4757 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004758 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004760 }
4761 }
Eric Christopherfd179292009-08-27 18:07:15 +00004762
Nate Begeman9008ca62009-04-27 18:41:29 +00004763 if (X86::isPSHUFDMask(SVOp))
4764 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004765
Evan Chengf26ffe92008-05-29 08:22:04 +00004766 // Check if this can be converted into a logical shift.
4767 bool isLeft = false;
4768 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004769 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004770 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004771 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004772 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004773 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004774 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004775 EVT EltVT = VT.getVectorElementType();
4776 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004777 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004778 }
Eric Christopherfd179292009-08-27 18:07:15 +00004779
Nate Begeman9008ca62009-04-27 18:41:29 +00004780 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004781 if (V1IsUndef)
4782 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004783 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004784 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004785 if (!isMMX)
4786 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004787 }
Eric Christopherfd179292009-08-27 18:07:15 +00004788
Nate Begeman9008ca62009-04-27 18:41:29 +00004789 // FIXME: fold these into legal mask.
4790 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4791 X86::isMOVSLDUPMask(SVOp) ||
4792 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004793 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004794 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004795 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004796
Nate Begeman9008ca62009-04-27 18:41:29 +00004797 if (ShouldXformToMOVHLPS(SVOp) ||
4798 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4799 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004800
Evan Chengf26ffe92008-05-29 08:22:04 +00004801 if (isShift) {
4802 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004803 EVT EltVT = VT.getVectorElementType();
4804 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004805 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004806 }
Eric Christopherfd179292009-08-27 18:07:15 +00004807
Evan Cheng9eca5e82006-10-25 21:49:50 +00004808 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004809 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4810 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004811 V1IsSplat = isSplatVector(V1.getNode());
4812 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004813
Chris Lattner8a594482007-11-25 00:24:49 +00004814 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004815 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004816 Op = CommuteVectorShuffle(SVOp, DAG);
4817 SVOp = cast<ShuffleVectorSDNode>(Op);
4818 V1 = SVOp->getOperand(0);
4819 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004820 std::swap(V1IsSplat, V2IsSplat);
4821 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004822 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004823 }
4824
Nate Begeman9008ca62009-04-27 18:41:29 +00004825 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4826 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004827 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004828 return V1;
4829 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4830 // the instruction selector will not match, so get a canonical MOVL with
4831 // swapped operands to undo the commute.
4832 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004833 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004834
Nate Begeman9008ca62009-04-27 18:41:29 +00004835 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4836 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4837 X86::isUNPCKLMask(SVOp) ||
4838 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004839 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004840
Evan Cheng9bbbb982006-10-25 20:48:19 +00004841 if (V2IsSplat) {
4842 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004843 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004844 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004845 SDValue NewMask = NormalizeMask(SVOp, DAG);
4846 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4847 if (NSVOp != SVOp) {
4848 if (X86::isUNPCKLMask(NSVOp, true)) {
4849 return NewMask;
4850 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4851 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004852 }
4853 }
4854 }
4855
Evan Cheng9eca5e82006-10-25 21:49:50 +00004856 if (Commuted) {
4857 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004858 // FIXME: this seems wrong.
4859 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4860 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4861 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4862 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4863 X86::isUNPCKLMask(NewSVOp) ||
4864 X86::isUNPCKHMask(NewSVOp))
4865 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004866 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004867
Nate Begemanb9a47b82009-02-23 08:49:38 +00004868 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004869
4870 // Normalize the node to match x86 shuffle ops if needed
4871 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4872 return CommuteVectorShuffle(SVOp, DAG);
4873
4874 // Check for legal shuffle and return?
4875 SmallVector<int, 16> PermMask;
4876 SVOp->getMask(PermMask);
4877 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004878 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004879
Evan Cheng14b32e12007-12-11 01:46:18 +00004880 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004881 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004882 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004883 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004884 return NewOp;
4885 }
4886
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004888 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004889 if (NewOp.getNode())
4890 return NewOp;
4891 }
Eric Christopherfd179292009-08-27 18:07:15 +00004892
Evan Chengace3c172008-07-22 21:13:36 +00004893 // Handle all 4 wide cases with a number of shuffles except for MMX.
4894 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004895 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896
Dan Gohman475871a2008-07-27 21:46:04 +00004897 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004898}
4899
Dan Gohman475871a2008-07-27 21:46:04 +00004900SDValue
4901X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004902 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004903 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004904 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004905 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004906 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004907 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004908 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004909 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004910 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004911 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004912 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4913 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4914 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004915 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4916 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004917 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004918 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004919 Op.getOperand(0)),
4920 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004922 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004923 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004924 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004925 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004927 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4928 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004929 // result has a single use which is a store or a bitcast to i32. And in
4930 // the case of a store, it's not worth it if the index is a constant 0,
4931 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004932 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004933 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004934 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004935 if ((User->getOpcode() != ISD::STORE ||
4936 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4937 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004938 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004939 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004940 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004941 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4942 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004943 Op.getOperand(0)),
4944 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004945 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4946 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004947 // ExtractPS works with constant index.
4948 if (isa<ConstantSDNode>(Op.getOperand(1)))
4949 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004950 }
Dan Gohman475871a2008-07-27 21:46:04 +00004951 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004952}
4953
4954
Dan Gohman475871a2008-07-27 21:46:04 +00004955SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004956X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4957 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004958 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004959 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004960
Evan Cheng62a3f152008-03-24 21:52:23 +00004961 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004962 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004963 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004964 return Res;
4965 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004966
Owen Andersone50ed302009-08-10 22:56:29 +00004967 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004968 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004969 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004970 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004971 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004972 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004973 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004974 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4975 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004976 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004977 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004978 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004979 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004980 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004981 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004982 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004983 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004984 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004985 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004986 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004987 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004988 if (Idx == 0)
4989 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004990
Evan Cheng0db9fe62006-04-25 20:13:52 +00004991 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004992 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004993 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004994 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004995 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004996 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004997 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004998 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004999 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5000 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5001 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005002 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003 if (Idx == 0)
5004 return Op;
5005
5006 // UNPCKHPD the element to the lowest double word, then movsd.
5007 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5008 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005009 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005010 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005011 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005012 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005013 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005014 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005015 }
5016
Dan Gohman475871a2008-07-27 21:46:04 +00005017 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005018}
5019
Dan Gohman475871a2008-07-27 21:46:04 +00005020SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005021X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5022 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005023 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005024 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005025 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005026
Dan Gohman475871a2008-07-27 21:46:04 +00005027 SDValue N0 = Op.getOperand(0);
5028 SDValue N1 = Op.getOperand(1);
5029 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005030
Dan Gohman8a55ce42009-09-23 21:02:20 +00005031 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005032 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005033 unsigned Opc;
5034 if (VT == MVT::v8i16)
5035 Opc = X86ISD::PINSRW;
5036 else if (VT == MVT::v4i16)
5037 Opc = X86ISD::MMX_PINSRW;
5038 else if (VT == MVT::v16i8)
5039 Opc = X86ISD::PINSRB;
5040 else
5041 Opc = X86ISD::PINSRB;
5042
Nate Begeman14d12ca2008-02-11 04:19:36 +00005043 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5044 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005045 if (N1.getValueType() != MVT::i32)
5046 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5047 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005048 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005049 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005050 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005051 // Bits [7:6] of the constant are the source select. This will always be
5052 // zero here. The DAG Combiner may combine an extract_elt index into these
5053 // bits. For example (insert (extract, 3), 2) could be matched by putting
5054 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005055 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005056 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005057 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005058 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005059 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005060 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005061 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005062 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005063 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005064 // PINSR* works with constant index.
5065 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005066 }
Dan Gohman475871a2008-07-27 21:46:04 +00005067 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005068}
5069
Dan Gohman475871a2008-07-27 21:46:04 +00005070SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005071X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005072 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005073 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005074
5075 if (Subtarget->hasSSE41())
5076 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5077
Dan Gohman8a55ce42009-09-23 21:02:20 +00005078 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005079 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005080
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005081 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005082 SDValue N0 = Op.getOperand(0);
5083 SDValue N1 = Op.getOperand(1);
5084 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005085
Dan Gohman8a55ce42009-09-23 21:02:20 +00005086 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005087 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5088 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 if (N1.getValueType() != MVT::i32)
5090 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5091 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005092 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005093 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5094 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005095 }
Dan Gohman475871a2008-07-27 21:46:04 +00005096 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005097}
5098
Dan Gohman475871a2008-07-27 21:46:04 +00005099SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005100X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005101 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005102
5103 if (Op.getValueType() == MVT::v1i64 &&
5104 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005105 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005106
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5108 EVT VT = MVT::v2i32;
5109 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005110 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005111 case MVT::v16i8:
5112 case MVT::v8i16:
5113 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005114 break;
5115 }
Dale Johannesenace16102009-02-03 19:33:06 +00005116 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5117 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005118}
5119
Bill Wendling056292f2008-09-16 21:48:12 +00005120// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5121// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5122// one of the above mentioned nodes. It has to be wrapped because otherwise
5123// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5124// be used to form addressing mode. These wrapped nodes will be selected
5125// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005126SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005127X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005128 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005129
Chris Lattner41621a22009-06-26 19:22:52 +00005130 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5131 // global base reg.
5132 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005133 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005134 CodeModel::Model M = getTargetMachine().getCodeModel();
5135
Chris Lattner4f066492009-07-11 20:29:19 +00005136 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005137 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005138 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005139 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005140 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005141 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005142 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005143
Evan Cheng1606e8e2009-03-13 07:51:59 +00005144 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005145 CP->getAlignment(),
5146 CP->getOffset(), OpFlag);
5147 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005148 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005149 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005150 if (OpFlag) {
5151 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005152 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005153 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005154 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155 }
5156
5157 return Result;
5158}
5159
Dan Gohmand858e902010-04-17 15:26:15 +00005160SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005161 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005162
Chris Lattner18c59872009-06-27 04:16:01 +00005163 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5164 // global base reg.
5165 unsigned char OpFlag = 0;
5166 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005167 CodeModel::Model M = getTargetMachine().getCodeModel();
5168
Chris Lattner4f066492009-07-11 20:29:19 +00005169 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005170 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005171 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005172 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005173 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005174 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005175 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005176
Chris Lattner18c59872009-06-27 04:16:01 +00005177 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5178 OpFlag);
5179 DebugLoc DL = JT->getDebugLoc();
5180 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005181
Chris Lattner18c59872009-06-27 04:16:01 +00005182 // With PIC, the address is actually $g + Offset.
5183 if (OpFlag) {
5184 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5185 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005186 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005187 Result);
5188 }
Eric Christopherfd179292009-08-27 18:07:15 +00005189
Chris Lattner18c59872009-06-27 04:16:01 +00005190 return Result;
5191}
5192
5193SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005194X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005195 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005196
Chris Lattner18c59872009-06-27 04:16:01 +00005197 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5198 // global base reg.
5199 unsigned char OpFlag = 0;
5200 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005201 CodeModel::Model M = getTargetMachine().getCodeModel();
5202
Chris Lattner4f066492009-07-11 20:29:19 +00005203 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005204 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005205 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005206 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005207 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005208 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005209 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005210
Chris Lattner18c59872009-06-27 04:16:01 +00005211 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005212
Chris Lattner18c59872009-06-27 04:16:01 +00005213 DebugLoc DL = Op.getDebugLoc();
5214 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005215
5216
Chris Lattner18c59872009-06-27 04:16:01 +00005217 // With PIC, the address is actually $g + Offset.
5218 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005219 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005220 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5221 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005222 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005223 Result);
5224 }
Eric Christopherfd179292009-08-27 18:07:15 +00005225
Chris Lattner18c59872009-06-27 04:16:01 +00005226 return Result;
5227}
5228
Dan Gohman475871a2008-07-27 21:46:04 +00005229SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005230X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005231 // Create the TargetBlockAddressAddress node.
5232 unsigned char OpFlags =
5233 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005234 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005235 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005236 DebugLoc dl = Op.getDebugLoc();
5237 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5238 /*isTarget=*/true, OpFlags);
5239
Dan Gohmanf705adb2009-10-30 01:28:02 +00005240 if (Subtarget->isPICStyleRIPRel() &&
5241 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005242 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5243 else
5244 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005245
Dan Gohman29cbade2009-11-20 23:18:13 +00005246 // With PIC, the address is actually $g + Offset.
5247 if (isGlobalRelativeToPICBase(OpFlags)) {
5248 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5249 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5250 Result);
5251 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005252
5253 return Result;
5254}
5255
5256SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005257X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005258 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005259 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005260 // Create the TargetGlobalAddress node, folding in the constant
5261 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005262 unsigned char OpFlags =
5263 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005264 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005265 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005266 if (OpFlags == X86II::MO_NO_FLAG &&
5267 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005268 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005269 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005270 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005271 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005272 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005273 }
Eric Christopherfd179292009-08-27 18:07:15 +00005274
Chris Lattner4f066492009-07-11 20:29:19 +00005275 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005276 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005277 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5278 else
5279 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005280
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005281 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005282 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005283 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5284 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005285 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005287
Chris Lattner36c25012009-07-10 07:34:39 +00005288 // For globals that require a load from a stub to get the address, emit the
5289 // load.
5290 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005291 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005292 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293
Dan Gohman6520e202008-10-18 02:06:02 +00005294 // If there was a non-zero offset that we didn't fold, create an explicit
5295 // addition for it.
5296 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005297 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005298 DAG.getConstant(Offset, getPointerTy()));
5299
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 return Result;
5301}
5302
Evan Chengda43bcf2008-09-24 00:05:32 +00005303SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005304X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005305 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005306 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005307 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005308}
5309
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005310static SDValue
5311GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005312 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005313 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005314 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005315 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005316 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005317 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005318 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005319 GA->getOffset(),
5320 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005321 if (InFlag) {
5322 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005323 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005324 } else {
5325 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005326 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005327 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005328
5329 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005330 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005331
Rafael Espindola15f1b662009-04-24 12:59:40 +00005332 SDValue Flag = Chain.getValue(1);
5333 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005334}
5335
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005336// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005337static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005338LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005339 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005340 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005341 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5342 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005343 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005344 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005345 InFlag = Chain.getValue(1);
5346
Chris Lattnerb903bed2009-06-26 21:20:29 +00005347 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005348}
5349
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005350// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005351static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005352LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005353 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005354 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5355 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005356}
5357
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005358// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5359// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005360static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005361 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005362 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005363 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005364 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005365 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005366 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005367 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005368 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005369
5370 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005371 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005372
Chris Lattnerb903bed2009-06-26 21:20:29 +00005373 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005374 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5375 // initialexec.
5376 unsigned WrapperKind = X86ISD::Wrapper;
5377 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005378 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005379 } else if (is64Bit) {
5380 assert(model == TLSModel::InitialExec);
5381 OperandFlags = X86II::MO_GOTTPOFF;
5382 WrapperKind = X86ISD::WrapperRIP;
5383 } else {
5384 assert(model == TLSModel::InitialExec);
5385 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005386 }
Eric Christopherfd179292009-08-27 18:07:15 +00005387
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005388 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5389 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005390 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5391 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005392 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005393 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005394
Rafael Espindola9a580232009-02-27 13:37:18 +00005395 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005396 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005397 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005398
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005399 // The address of the thread local variable is the add of the thread
5400 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005401 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005402}
5403
Dan Gohman475871a2008-07-27 21:46:04 +00005404SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005405X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005406
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005407 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005408 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005409
Eric Christopher30ef0e52010-06-03 04:07:48 +00005410 if (Subtarget->isTargetELF()) {
5411 // TODO: implement the "local dynamic" model
5412 // TODO: implement the "initial exec"model for pic executables
5413
5414 // If GV is an alias then use the aliasee for determining
5415 // thread-localness.
5416 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5417 GV = GA->resolveAliasedGlobal(false);
5418
5419 TLSModel::Model model
5420 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5421
5422 switch (model) {
5423 case TLSModel::GeneralDynamic:
5424 case TLSModel::LocalDynamic: // not implemented
5425 if (Subtarget->is64Bit())
5426 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5427 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5428
5429 case TLSModel::InitialExec:
5430 case TLSModel::LocalExec:
5431 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5432 Subtarget->is64Bit());
5433 }
5434 } else if (Subtarget->isTargetDarwin()) {
5435 // Darwin only has one model of TLS. Lower to that.
5436 unsigned char OpFlag = 0;
5437 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5438 X86ISD::WrapperRIP : X86ISD::Wrapper;
5439
5440 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5441 // global base reg.
5442 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5443 !Subtarget->is64Bit();
5444 if (PIC32)
5445 OpFlag = X86II::MO_TLVP_PIC_BASE;
5446 else
5447 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005448 DebugLoc DL = Op.getDebugLoc();
5449 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005450 getPointerTy(),
5451 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005452 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5453
5454 // With PIC32, the address is actually $g + Offset.
5455 if (PIC32)
5456 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5457 DAG.getNode(X86ISD::GlobalBaseReg,
5458 DebugLoc(), getPointerTy()),
5459 Offset);
5460
5461 // Lowering the machine isd will make sure everything is in the right
5462 // location.
5463 SDValue Args[] = { Offset };
5464 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5465
5466 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5467 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5468 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005469
Eric Christopher30ef0e52010-06-03 04:07:48 +00005470 // And our return value (tls address) is in the standard call return value
5471 // location.
5472 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5473 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005474 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005475
5476 assert(false &&
5477 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005478
Torok Edwinc23197a2009-07-14 16:55:14 +00005479 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005480 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005481}
5482
Evan Cheng0db9fe62006-04-25 20:13:52 +00005483
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005484/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005485/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005486SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005487 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005488 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005489 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005490 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005491 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005492 SDValue ShOpLo = Op.getOperand(0);
5493 SDValue ShOpHi = Op.getOperand(1);
5494 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005495 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005497 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005498
Dan Gohman475871a2008-07-27 21:46:04 +00005499 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005500 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005501 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5502 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005503 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005504 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5505 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005506 }
Evan Chenge3413162006-01-09 18:33:28 +00005507
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5509 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005510 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005511 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005512
Dan Gohman475871a2008-07-27 21:46:04 +00005513 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005515 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5516 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005517
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005518 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005519 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5520 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005521 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005522 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5523 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005524 }
5525
Dan Gohman475871a2008-07-27 21:46:04 +00005526 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005527 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005528}
Evan Chenga3195e82006-01-12 22:54:21 +00005529
Dan Gohmand858e902010-04-17 15:26:15 +00005530SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5531 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005532 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005533
5534 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005536 return Op;
5537 }
5538 return SDValue();
5539 }
5540
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005542 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005543
Eli Friedman36df4992009-05-27 00:47:34 +00005544 // These are really Legal; return the operand so the caller accepts it as
5545 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005547 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005549 Subtarget->is64Bit()) {
5550 return Op;
5551 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005552
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005553 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005554 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005555 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005556 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005557 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005558 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005559 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005560 PseudoSourceValue::getFixedStack(SSFI), 0,
5561 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005562 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5563}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005564
Owen Andersone50ed302009-08-10 22:56:29 +00005565SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005566 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005567 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005568 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005569 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005570 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005571 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005572 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005574 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005576 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005577 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005578 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005579
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005580 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005581 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005582 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005583
5584 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5585 // shouldn't be necessary except that RFP cannot be live across
5586 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005587 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005588 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005589 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005590 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005591 SDValue Ops[] = {
5592 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5593 };
5594 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005595 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005596 PseudoSourceValue::getFixedStack(SSFI), 0,
5597 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005598 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005599
Evan Cheng0db9fe62006-04-25 20:13:52 +00005600 return Result;
5601}
5602
Bill Wendling8b8a6362009-01-17 03:56:04 +00005603// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005604SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5605 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005606 // This algorithm is not obvious. Here it is in C code, more or less:
5607 /*
5608 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5609 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5610 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005611
Bill Wendling8b8a6362009-01-17 03:56:04 +00005612 // Copy ints to xmm registers.
5613 __m128i xh = _mm_cvtsi32_si128( hi );
5614 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005615
Bill Wendling8b8a6362009-01-17 03:56:04 +00005616 // Combine into low half of a single xmm register.
5617 __m128i x = _mm_unpacklo_epi32( xh, xl );
5618 __m128d d;
5619 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005620
Bill Wendling8b8a6362009-01-17 03:56:04 +00005621 // Merge in appropriate exponents to give the integer bits the right
5622 // magnitude.
5623 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005624
Bill Wendling8b8a6362009-01-17 03:56:04 +00005625 // Subtract away the biases to deal with the IEEE-754 double precision
5626 // implicit 1.
5627 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005628
Bill Wendling8b8a6362009-01-17 03:56:04 +00005629 // All conversions up to here are exact. The correctly rounded result is
5630 // calculated using the current rounding mode using the following
5631 // horizontal add.
5632 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5633 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5634 // store doesn't really need to be here (except
5635 // maybe to zero the other double)
5636 return sd;
5637 }
5638 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005639
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005640 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005641 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005642
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005643 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005644 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005645 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5646 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5647 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5648 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005649 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005650 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005651
Bill Wendling8b8a6362009-01-17 03:56:04 +00005652 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005653 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005654 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005655 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005656 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005657 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005658 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005659
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5661 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005662 Op.getOperand(0),
5663 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5665 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005666 Op.getOperand(0),
5667 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5669 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005670 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005671 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5673 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5674 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005675 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005676 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005678
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005679 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005680 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5682 DAG.getUNDEF(MVT::v2f64), ShufMask);
5683 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5684 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005685 DAG.getIntPtrConstant(0));
5686}
5687
Bill Wendling8b8a6362009-01-17 03:56:04 +00005688// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005689SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5690 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005691 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005692 // FP constant to bias correct the final result.
5693 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005695
5696 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5698 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005699 Op.getOperand(0),
5700 DAG.getIntPtrConstant(0)));
5701
Owen Anderson825b72b2009-08-11 20:47:22 +00005702 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5703 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005704 DAG.getIntPtrConstant(0));
5705
5706 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5708 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005709 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 MVT::v2f64, Load)),
5711 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005712 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 MVT::v2f64, Bias)));
5714 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5715 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005716 DAG.getIntPtrConstant(0));
5717
5718 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005720
5721 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005722 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005723
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005725 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005726 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005728 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005729 }
5730
5731 // Handle final rounding.
5732 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005733}
5734
Dan Gohmand858e902010-04-17 15:26:15 +00005735SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5736 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005737 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005738 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005739
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005740 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005741 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5742 // the optimization here.
5743 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005744 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005745
Owen Andersone50ed302009-08-10 22:56:29 +00005746 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005747 EVT DstVT = Op.getValueType();
5748 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005749 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005750 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005751 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005752
5753 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005755 if (SrcVT == MVT::i32) {
5756 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5757 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5758 getPointerTy(), StackSlot, WordOff);
5759 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5760 StackSlot, NULL, 0, false, false, 0);
5761 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5762 OffsetSlot, NULL, 0, false, false, 0);
5763 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5764 return Fild;
5765 }
5766
5767 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5768 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005769 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005770 // For i64 source, we need to add the appropriate power of 2 if the input
5771 // was negative. This is the same as the optimization in
5772 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5773 // we must be careful to do the computation in x87 extended precision, not
5774 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5775 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5776 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5777 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5778
5779 APInt FF(32, 0x5F800000ULL);
5780
5781 // Check whether the sign bit is set.
5782 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5783 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5784 ISD::SETLT);
5785
5786 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5787 SDValue FudgePtr = DAG.getConstantPool(
5788 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5789 getPointerTy());
5790
5791 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5792 SDValue Zero = DAG.getIntPtrConstant(0);
5793 SDValue Four = DAG.getIntPtrConstant(4);
5794 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5795 Zero, Four);
5796 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5797
5798 // Load the value out, extending it from f32 to f80.
5799 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005800 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005801 FudgePtr, PseudoSourceValue::getConstantPool(),
5802 0, MVT::f32, false, false, 4);
5803 // Extend everything to 80 bits to force it to be done on x87.
5804 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5805 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005806}
5807
Dan Gohman475871a2008-07-27 21:46:04 +00005808std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005809FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005810 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005811
Owen Andersone50ed302009-08-10 22:56:29 +00005812 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005813
5814 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5816 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005817 }
5818
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5820 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005821 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005822
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005823 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005825 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005826 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005827 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005829 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005830 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005831
Evan Cheng87c89352007-10-15 20:11:21 +00005832 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5833 // stack slot.
5834 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005835 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005836 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005837 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005838
Evan Cheng0db9fe62006-04-25 20:13:52 +00005839 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005841 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5843 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5844 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005845 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005846
Dan Gohman475871a2008-07-27 21:46:04 +00005847 SDValue Chain = DAG.getEntryNode();
5848 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005849 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005850 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005851 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005852 PseudoSourceValue::getFixedStack(SSFI), 0,
5853 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005854 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005855 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005856 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5857 };
Dale Johannesenace16102009-02-03 19:33:06 +00005858 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005859 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005860 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005861 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5862 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005863
Evan Cheng0db9fe62006-04-25 20:13:52 +00005864 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005865 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005867
Chris Lattner27a6c732007-11-24 07:07:01 +00005868 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005869}
5870
Dan Gohmand858e902010-04-17 15:26:15 +00005871SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5872 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005873 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005874 if (Op.getValueType() == MVT::v2i32 &&
5875 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005876 return Op;
5877 }
5878 return SDValue();
5879 }
5880
Eli Friedman948e95a2009-05-23 09:59:16 +00005881 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005882 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005883 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5884 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005885
Chris Lattner27a6c732007-11-24 07:07:01 +00005886 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005887 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005888 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005889}
5890
Dan Gohmand858e902010-04-17 15:26:15 +00005891SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5892 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005893 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5894 SDValue FIST = Vals.first, StackSlot = Vals.second;
5895 assert(FIST.getNode() && "Unexpected failure");
5896
5897 // Load the result.
5898 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005899 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005900}
5901
Dan Gohmand858e902010-04-17 15:26:15 +00005902SDValue X86TargetLowering::LowerFABS(SDValue Op,
5903 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005904 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005905 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005906 EVT VT = Op.getValueType();
5907 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005908 if (VT.isVector())
5909 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005910 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005911 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005912 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005913 CV.push_back(C);
5914 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005915 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005916 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005917 CV.push_back(C);
5918 CV.push_back(C);
5919 CV.push_back(C);
5920 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005921 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005922 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005923 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005924 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005925 PseudoSourceValue::getConstantPool(), 0,
5926 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005927 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005928}
5929
Dan Gohmand858e902010-04-17 15:26:15 +00005930SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005931 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005932 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005933 EVT VT = Op.getValueType();
5934 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005935 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005936 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005937 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005938 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005939 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005940 CV.push_back(C);
5941 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005942 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005943 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005944 CV.push_back(C);
5945 CV.push_back(C);
5946 CV.push_back(C);
5947 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005948 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005949 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005950 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005951 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005952 PseudoSourceValue::getConstantPool(), 0,
5953 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005954 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005955 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005956 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5957 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005958 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005959 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005960 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005961 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005962 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005963}
5964
Dan Gohmand858e902010-04-17 15:26:15 +00005965SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005966 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005967 SDValue Op0 = Op.getOperand(0);
5968 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005969 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005970 EVT VT = Op.getValueType();
5971 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005972
5973 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005974 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005975 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005976 SrcVT = VT;
5977 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005978 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005979 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005980 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005981 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005982 }
5983
5984 // At this point the operands and the result should have the same
5985 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005986
Evan Cheng68c47cb2007-01-05 07:55:56 +00005987 // First get the sign bit of second operand.
5988 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005989 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005990 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5991 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005992 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005993 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5994 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5995 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5996 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005997 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005998 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005999 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006000 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006001 PseudoSourceValue::getConstantPool(), 0,
6002 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006003 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006004
6005 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006006 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006007 // Op0 is MVT::f32, Op1 is MVT::f64.
6008 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6009 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6010 DAG.getConstant(32, MVT::i32));
6011 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6012 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006013 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006014 }
6015
Evan Cheng73d6cf12007-01-05 21:37:56 +00006016 // Clear first operand sign bit.
6017 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006018 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006019 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6020 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006021 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006022 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6023 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6024 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6025 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006026 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006027 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006028 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006029 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006030 PseudoSourceValue::getConstantPool(), 0,
6031 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006032 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006033
6034 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006035 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006036}
6037
Dan Gohman076aee32009-03-04 19:44:21 +00006038/// Emit nodes that will be selected as "test Op0,Op0", or something
6039/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006040SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006041 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006042 DebugLoc dl = Op.getDebugLoc();
6043
Dan Gohman31125812009-03-07 01:58:32 +00006044 // CF and OF aren't always set the way we want. Determine which
6045 // of these we need.
6046 bool NeedCF = false;
6047 bool NeedOF = false;
6048 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006049 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006050 case X86::COND_A: case X86::COND_AE:
6051 case X86::COND_B: case X86::COND_BE:
6052 NeedCF = true;
6053 break;
6054 case X86::COND_G: case X86::COND_GE:
6055 case X86::COND_L: case X86::COND_LE:
6056 case X86::COND_O: case X86::COND_NO:
6057 NeedOF = true;
6058 break;
Dan Gohman31125812009-03-07 01:58:32 +00006059 }
6060
Dan Gohman076aee32009-03-04 19:44:21 +00006061 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006062 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6063 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006064 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6065 // Emit a CMP with 0, which is the TEST pattern.
6066 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6067 DAG.getConstant(0, Op.getValueType()));
6068
6069 unsigned Opcode = 0;
6070 unsigned NumOperands = 0;
6071 switch (Op.getNode()->getOpcode()) {
6072 case ISD::ADD:
6073 // Due to an isel shortcoming, be conservative if this add is likely to be
6074 // selected as part of a load-modify-store instruction. When the root node
6075 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6076 // uses of other nodes in the match, such as the ADD in this case. This
6077 // leads to the ADD being left around and reselected, with the result being
6078 // two adds in the output. Alas, even if none our users are stores, that
6079 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6080 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6081 // climbing the DAG back to the root, and it doesn't seem to be worth the
6082 // effort.
6083 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006084 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006085 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6086 goto default_case;
6087
6088 if (ConstantSDNode *C =
6089 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6090 // An add of one will be selected as an INC.
6091 if (C->getAPIntValue() == 1) {
6092 Opcode = X86ISD::INC;
6093 NumOperands = 1;
6094 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006095 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006096
6097 // An add of negative one (subtract of one) will be selected as a DEC.
6098 if (C->getAPIntValue().isAllOnesValue()) {
6099 Opcode = X86ISD::DEC;
6100 NumOperands = 1;
6101 break;
6102 }
Dan Gohman076aee32009-03-04 19:44:21 +00006103 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006104
6105 // Otherwise use a regular EFLAGS-setting add.
6106 Opcode = X86ISD::ADD;
6107 NumOperands = 2;
6108 break;
6109 case ISD::AND: {
6110 // If the primary and result isn't used, don't bother using X86ISD::AND,
6111 // because a TEST instruction will be better.
6112 bool NonFlagUse = false;
6113 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6114 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6115 SDNode *User = *UI;
6116 unsigned UOpNo = UI.getOperandNo();
6117 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6118 // Look pass truncate.
6119 UOpNo = User->use_begin().getOperandNo();
6120 User = *User->use_begin();
6121 }
6122
6123 if (User->getOpcode() != ISD::BRCOND &&
6124 User->getOpcode() != ISD::SETCC &&
6125 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6126 NonFlagUse = true;
6127 break;
6128 }
Dan Gohman076aee32009-03-04 19:44:21 +00006129 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006130
6131 if (!NonFlagUse)
6132 break;
6133 }
6134 // FALL THROUGH
6135 case ISD::SUB:
6136 case ISD::OR:
6137 case ISD::XOR:
6138 // Due to the ISEL shortcoming noted above, be conservative if this op is
6139 // likely to be selected as part of a load-modify-store instruction.
6140 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6141 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6142 if (UI->getOpcode() == ISD::STORE)
6143 goto default_case;
6144
6145 // Otherwise use a regular EFLAGS-setting instruction.
6146 switch (Op.getNode()->getOpcode()) {
6147 default: llvm_unreachable("unexpected operator!");
6148 case ISD::SUB: Opcode = X86ISD::SUB; break;
6149 case ISD::OR: Opcode = X86ISD::OR; break;
6150 case ISD::XOR: Opcode = X86ISD::XOR; break;
6151 case ISD::AND: Opcode = X86ISD::AND; break;
6152 }
6153
6154 NumOperands = 2;
6155 break;
6156 case X86ISD::ADD:
6157 case X86ISD::SUB:
6158 case X86ISD::INC:
6159 case X86ISD::DEC:
6160 case X86ISD::OR:
6161 case X86ISD::XOR:
6162 case X86ISD::AND:
6163 return SDValue(Op.getNode(), 1);
6164 default:
6165 default_case:
6166 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006167 }
6168
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006169 if (Opcode == 0)
6170 // Emit a CMP with 0, which is the TEST pattern.
6171 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6172 DAG.getConstant(0, Op.getValueType()));
6173
6174 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6175 SmallVector<SDValue, 4> Ops;
6176 for (unsigned i = 0; i != NumOperands; ++i)
6177 Ops.push_back(Op.getOperand(i));
6178
6179 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6180 DAG.ReplaceAllUsesWith(Op, New);
6181 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006182}
6183
6184/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6185/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006186SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006187 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006188 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6189 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006190 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006191
6192 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006193 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006194}
6195
Evan Chengd40d03e2010-01-06 19:38:29 +00006196/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6197/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006198SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6199 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006200 SDValue Op0 = And.getOperand(0);
6201 SDValue Op1 = And.getOperand(1);
6202 if (Op0.getOpcode() == ISD::TRUNCATE)
6203 Op0 = Op0.getOperand(0);
6204 if (Op1.getOpcode() == ISD::TRUNCATE)
6205 Op1 = Op1.getOperand(0);
6206
Evan Chengd40d03e2010-01-06 19:38:29 +00006207 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006208 if (Op1.getOpcode() == ISD::SHL)
6209 std::swap(Op0, Op1);
6210 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006211 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6212 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006213 // If we looked past a truncate, check that it's only truncating away
6214 // known zeros.
6215 unsigned BitWidth = Op0.getValueSizeInBits();
6216 unsigned AndBitWidth = And.getValueSizeInBits();
6217 if (BitWidth > AndBitWidth) {
6218 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6219 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6220 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6221 return SDValue();
6222 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006223 LHS = Op1;
6224 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006225 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006226 } else if (Op1.getOpcode() == ISD::Constant) {
6227 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6228 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006229 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6230 LHS = AndLHS.getOperand(0);
6231 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006232 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006233 }
Evan Cheng0488db92007-09-25 01:57:46 +00006234
Evan Chengd40d03e2010-01-06 19:38:29 +00006235 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006236 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006237 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006238 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006239 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006240 // Also promote i16 to i32 for performance / code size reason.
6241 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006242 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006243 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006244
Evan Chengd40d03e2010-01-06 19:38:29 +00006245 // If the operand types disagree, extend the shift amount to match. Since
6246 // BT ignores high bits (like shifts) we can use anyextend.
6247 if (LHS.getValueType() != RHS.getValueType())
6248 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006249
Evan Chengd40d03e2010-01-06 19:38:29 +00006250 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6251 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6252 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6253 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006254 }
6255
Evan Cheng54de3ea2010-01-05 06:52:31 +00006256 return SDValue();
6257}
6258
Dan Gohmand858e902010-04-17 15:26:15 +00006259SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006260 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6261 SDValue Op0 = Op.getOperand(0);
6262 SDValue Op1 = Op.getOperand(1);
6263 DebugLoc dl = Op.getDebugLoc();
6264 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6265
6266 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006267 // Lower (X & (1 << N)) == 0 to BT(X, N).
6268 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6269 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6270 if (Op0.getOpcode() == ISD::AND &&
6271 Op0.hasOneUse() &&
6272 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006273 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006274 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6275 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6276 if (NewSetCC.getNode())
6277 return NewSetCC;
6278 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006279
Evan Cheng2c755ba2010-02-27 07:36:59 +00006280 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6281 if (Op0.getOpcode() == X86ISD::SETCC &&
6282 Op1.getOpcode() == ISD::Constant &&
6283 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6284 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6285 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6286 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6287 bool Invert = (CC == ISD::SETNE) ^
6288 cast<ConstantSDNode>(Op1)->isNullValue();
6289 if (Invert)
6290 CCode = X86::GetOppositeBranchCondition(CCode);
6291 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6292 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6293 }
6294
Evan Chenge5b51ac2010-04-17 06:13:15 +00006295 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006296 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006297 if (X86CC == X86::COND_INVALID)
6298 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006299
Evan Cheng552f09a2010-04-26 19:06:11 +00006300 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006301
6302 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006303 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006304 return DAG.getNode(ISD::AND, dl, MVT::i8,
6305 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6306 DAG.getConstant(X86CC, MVT::i8), Cond),
6307 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006308
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6310 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006311}
6312
Dan Gohmand858e902010-04-17 15:26:15 +00006313SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006314 SDValue Cond;
6315 SDValue Op0 = Op.getOperand(0);
6316 SDValue Op1 = Op.getOperand(1);
6317 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006318 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006319 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6320 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006321 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006322
6323 if (isFP) {
6324 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006325 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006326 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6327 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006328 bool Swap = false;
6329
6330 switch (SetCCOpcode) {
6331 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006332 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006333 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006334 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006335 case ISD::SETGT: Swap = true; // Fallthrough
6336 case ISD::SETLT:
6337 case ISD::SETOLT: SSECC = 1; break;
6338 case ISD::SETOGE:
6339 case ISD::SETGE: Swap = true; // Fallthrough
6340 case ISD::SETLE:
6341 case ISD::SETOLE: SSECC = 2; break;
6342 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006343 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006344 case ISD::SETNE: SSECC = 4; break;
6345 case ISD::SETULE: Swap = true;
6346 case ISD::SETUGE: SSECC = 5; break;
6347 case ISD::SETULT: Swap = true;
6348 case ISD::SETUGT: SSECC = 6; break;
6349 case ISD::SETO: SSECC = 7; break;
6350 }
6351 if (Swap)
6352 std::swap(Op0, Op1);
6353
Nate Begemanfb8ead02008-07-25 19:05:58 +00006354 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006355 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006356 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006357 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006358 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6359 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006360 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006361 }
6362 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006363 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006364 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6365 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006366 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006367 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006368 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006369 }
6370 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006371 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006372 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006373
Nate Begeman30a0de92008-07-17 16:51:19 +00006374 // We are handling one of the integer comparisons here. Since SSE only has
6375 // GT and EQ comparisons for integer, swapping operands and multiple
6376 // operations may be required for some comparisons.
6377 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6378 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006379
Owen Anderson825b72b2009-08-11 20:47:22 +00006380 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006381 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006382 case MVT::v8i8:
6383 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6384 case MVT::v4i16:
6385 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6386 case MVT::v2i32:
6387 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6388 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006389 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006390
Nate Begeman30a0de92008-07-17 16:51:19 +00006391 switch (SetCCOpcode) {
6392 default: break;
6393 case ISD::SETNE: Invert = true;
6394 case ISD::SETEQ: Opc = EQOpc; break;
6395 case ISD::SETLT: Swap = true;
6396 case ISD::SETGT: Opc = GTOpc; break;
6397 case ISD::SETGE: Swap = true;
6398 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6399 case ISD::SETULT: Swap = true;
6400 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6401 case ISD::SETUGE: Swap = true;
6402 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6403 }
6404 if (Swap)
6405 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006406
Nate Begeman30a0de92008-07-17 16:51:19 +00006407 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6408 // bits of the inputs before performing those operations.
6409 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006410 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006411 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6412 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006413 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006414 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6415 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006416 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6417 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006419
Dale Johannesenace16102009-02-03 19:33:06 +00006420 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006421
6422 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006423 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006424 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006425
Nate Begeman30a0de92008-07-17 16:51:19 +00006426 return Result;
6427}
Evan Cheng0488db92007-09-25 01:57:46 +00006428
Evan Cheng370e5342008-12-03 08:38:43 +00006429// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006430static bool isX86LogicalCmp(SDValue Op) {
6431 unsigned Opc = Op.getNode()->getOpcode();
6432 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6433 return true;
6434 if (Op.getResNo() == 1 &&
6435 (Opc == X86ISD::ADD ||
6436 Opc == X86ISD::SUB ||
6437 Opc == X86ISD::SMUL ||
6438 Opc == X86ISD::UMUL ||
6439 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006440 Opc == X86ISD::DEC ||
6441 Opc == X86ISD::OR ||
6442 Opc == X86ISD::XOR ||
6443 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006444 return true;
6445
6446 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006447}
6448
Dan Gohmand858e902010-04-17 15:26:15 +00006449SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006450 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006451 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006452 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006453 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006454
Dan Gohman1a492952009-10-20 16:22:37 +00006455 if (Cond.getOpcode() == ISD::SETCC) {
6456 SDValue NewCond = LowerSETCC(Cond, DAG);
6457 if (NewCond.getNode())
6458 Cond = NewCond;
6459 }
Evan Cheng734503b2006-09-11 02:19:56 +00006460
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006461 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6462 SDValue Op1 = Op.getOperand(1);
6463 SDValue Op2 = Op.getOperand(2);
6464 if (Cond.getOpcode() == X86ISD::SETCC &&
6465 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6466 SDValue Cmp = Cond.getOperand(1);
6467 if (Cmp.getOpcode() == X86ISD::CMP) {
6468 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6469 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6470 ConstantSDNode *RHSC =
6471 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6472 if (N1C && N1C->isAllOnesValue() &&
6473 N2C && N2C->isNullValue() &&
6474 RHSC && RHSC->isNullValue()) {
6475 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006476 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006477 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6478 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6479 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6480 }
6481 }
6482 }
6483
Evan Chengad9c0a32009-12-15 00:53:42 +00006484 // Look pass (and (setcc_carry (cmp ...)), 1).
6485 if (Cond.getOpcode() == ISD::AND &&
6486 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6487 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6488 if (C && C->getAPIntValue() == 1)
6489 Cond = Cond.getOperand(0);
6490 }
6491
Evan Cheng3f41d662007-10-08 22:16:29 +00006492 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6493 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006494 if (Cond.getOpcode() == X86ISD::SETCC ||
6495 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006496 CC = Cond.getOperand(0);
6497
Dan Gohman475871a2008-07-27 21:46:04 +00006498 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006499 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006500 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006501
Evan Cheng3f41d662007-10-08 22:16:29 +00006502 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006503 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006504 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006505 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006506
Chris Lattnerd1980a52009-03-12 06:52:53 +00006507 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6508 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006509 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006510 addTest = false;
6511 }
6512 }
6513
6514 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006515 // Look pass the truncate.
6516 if (Cond.getOpcode() == ISD::TRUNCATE)
6517 Cond = Cond.getOperand(0);
6518
6519 // We know the result of AND is compared against zero. Try to match
6520 // it to BT.
6521 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6522 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6523 if (NewSetCC.getNode()) {
6524 CC = NewSetCC.getOperand(0);
6525 Cond = NewSetCC.getOperand(1);
6526 addTest = false;
6527 }
6528 }
6529 }
6530
6531 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006532 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006533 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006534 }
6535
Evan Cheng0488db92007-09-25 01:57:46 +00006536 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6537 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006538 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6539 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006540 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006541}
6542
Evan Cheng370e5342008-12-03 08:38:43 +00006543// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6544// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6545// from the AND / OR.
6546static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6547 Opc = Op.getOpcode();
6548 if (Opc != ISD::OR && Opc != ISD::AND)
6549 return false;
6550 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6551 Op.getOperand(0).hasOneUse() &&
6552 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6553 Op.getOperand(1).hasOneUse());
6554}
6555
Evan Cheng961d6d42009-02-02 08:19:07 +00006556// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6557// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006558static bool isXor1OfSetCC(SDValue Op) {
6559 if (Op.getOpcode() != ISD::XOR)
6560 return false;
6561 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6562 if (N1C && N1C->getAPIntValue() == 1) {
6563 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6564 Op.getOperand(0).hasOneUse();
6565 }
6566 return false;
6567}
6568
Dan Gohmand858e902010-04-17 15:26:15 +00006569SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006570 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006571 SDValue Chain = Op.getOperand(0);
6572 SDValue Cond = Op.getOperand(1);
6573 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006574 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006575 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006576
Dan Gohman1a492952009-10-20 16:22:37 +00006577 if (Cond.getOpcode() == ISD::SETCC) {
6578 SDValue NewCond = LowerSETCC(Cond, DAG);
6579 if (NewCond.getNode())
6580 Cond = NewCond;
6581 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006582#if 0
6583 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006584 else if (Cond.getOpcode() == X86ISD::ADD ||
6585 Cond.getOpcode() == X86ISD::SUB ||
6586 Cond.getOpcode() == X86ISD::SMUL ||
6587 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006588 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006589#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006590
Evan Chengad9c0a32009-12-15 00:53:42 +00006591 // Look pass (and (setcc_carry (cmp ...)), 1).
6592 if (Cond.getOpcode() == ISD::AND &&
6593 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6594 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6595 if (C && C->getAPIntValue() == 1)
6596 Cond = Cond.getOperand(0);
6597 }
6598
Evan Cheng3f41d662007-10-08 22:16:29 +00006599 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6600 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006601 if (Cond.getOpcode() == X86ISD::SETCC ||
6602 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006603 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006604
Dan Gohman475871a2008-07-27 21:46:04 +00006605 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006606 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006607 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006608 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006609 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006610 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006611 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006612 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006613 default: break;
6614 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006615 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006616 // These can only come from an arithmetic instruction with overflow,
6617 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006618 Cond = Cond.getNode()->getOperand(1);
6619 addTest = false;
6620 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006621 }
Evan Cheng0488db92007-09-25 01:57:46 +00006622 }
Evan Cheng370e5342008-12-03 08:38:43 +00006623 } else {
6624 unsigned CondOpc;
6625 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6626 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006627 if (CondOpc == ISD::OR) {
6628 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6629 // two branches instead of an explicit OR instruction with a
6630 // separate test.
6631 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006632 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006633 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006634 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006635 Chain, Dest, CC, Cmp);
6636 CC = Cond.getOperand(1).getOperand(0);
6637 Cond = Cmp;
6638 addTest = false;
6639 }
6640 } else { // ISD::AND
6641 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6642 // two branches instead of an explicit AND instruction with a
6643 // separate test. However, we only do this if this block doesn't
6644 // have a fall-through edge, because this requires an explicit
6645 // jmp when the condition is false.
6646 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006647 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006648 Op.getNode()->hasOneUse()) {
6649 X86::CondCode CCode =
6650 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6651 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006652 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006653 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006654 // Look for an unconditional branch following this conditional branch.
6655 // We need this because we need to reverse the successors in order
6656 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006657 if (User->getOpcode() == ISD::BR) {
6658 SDValue FalseBB = User->getOperand(1);
6659 SDNode *NewBR =
6660 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006661 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006662 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006663 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006664
Dale Johannesene4d209d2009-02-03 20:21:25 +00006665 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006666 Chain, Dest, CC, Cmp);
6667 X86::CondCode CCode =
6668 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6669 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006671 Cond = Cmp;
6672 addTest = false;
6673 }
6674 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006675 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006676 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6677 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6678 // It should be transformed during dag combiner except when the condition
6679 // is set by a arithmetics with overflow node.
6680 X86::CondCode CCode =
6681 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6682 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006683 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006684 Cond = Cond.getOperand(0).getOperand(1);
6685 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006686 }
Evan Cheng0488db92007-09-25 01:57:46 +00006687 }
6688
6689 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006690 // Look pass the truncate.
6691 if (Cond.getOpcode() == ISD::TRUNCATE)
6692 Cond = Cond.getOperand(0);
6693
6694 // We know the result of AND is compared against zero. Try to match
6695 // it to BT.
6696 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6697 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6698 if (NewSetCC.getNode()) {
6699 CC = NewSetCC.getOperand(0);
6700 Cond = NewSetCC.getOperand(1);
6701 addTest = false;
6702 }
6703 }
6704 }
6705
6706 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006707 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006708 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006709 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006710 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006711 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006712}
6713
Anton Korobeynikove060b532007-04-17 19:34:00 +00006714
6715// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6716// Calls to _alloca is needed to probe the stack when allocating more than 4k
6717// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6718// that the guard pages used by the OS virtual memory manager are allocated in
6719// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006720SDValue
6721X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006722 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006723 assert(Subtarget->isTargetCygMing() &&
6724 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006725 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006726
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006727 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006728 SDValue Chain = Op.getOperand(0);
6729 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006730 // FIXME: Ensure alignment here
6731
Dan Gohman475871a2008-07-27 21:46:04 +00006732 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006733
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006735
Dale Johannesendd64c412009-02-04 00:33:20 +00006736 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006737 Flag = Chain.getValue(1);
6738
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006739 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006740
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006741 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6742 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006743
Dale Johannesendd64c412009-02-04 00:33:20 +00006744 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006745
Dan Gohman475871a2008-07-27 21:46:04 +00006746 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006747 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006748}
6749
Dan Gohmand858e902010-04-17 15:26:15 +00006750SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006751 MachineFunction &MF = DAG.getMachineFunction();
6752 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6753
Dan Gohman69de1932008-02-06 22:27:42 +00006754 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006755 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006756
Evan Cheng25ab6902006-09-08 06:48:29 +00006757 if (!Subtarget->is64Bit()) {
6758 // vastart just stores the address of the VarArgsFrameIndex slot into the
6759 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006760 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6761 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006762 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6763 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006764 }
6765
6766 // __va_list_tag:
6767 // gp_offset (0 - 6 * 8)
6768 // fp_offset (48 - 48 + 8 * 16)
6769 // overflow_arg_area (point to parameters coming in memory).
6770 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006771 SmallVector<SDValue, 8> MemOps;
6772 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006773 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006774 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006775 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6776 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006777 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006778 MemOps.push_back(Store);
6779
6780 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006781 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006782 FIN, DAG.getIntPtrConstant(4));
6783 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006784 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6785 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006786 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006787 MemOps.push_back(Store);
6788
6789 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006790 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006791 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006792 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6793 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006794 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006795 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006796 MemOps.push_back(Store);
6797
6798 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006799 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006800 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006801 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6802 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006803 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006804 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006805 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006806 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006807 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006808}
6809
Dan Gohmand858e902010-04-17 15:26:15 +00006810SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006811 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6812 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006813
Chris Lattner75361b62010-04-07 22:58:41 +00006814 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006815 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006816}
6817
Dan Gohmand858e902010-04-17 15:26:15 +00006818SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006819 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006820 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006821 SDValue Chain = Op.getOperand(0);
6822 SDValue DstPtr = Op.getOperand(1);
6823 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006824 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6825 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006826 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006827
Dale Johannesendd64c412009-02-04 00:33:20 +00006828 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006829 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6830 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006831}
6832
Dan Gohman475871a2008-07-27 21:46:04 +00006833SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006834X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006835 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006836 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006837 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006838 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006839 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006840 case Intrinsic::x86_sse_comieq_ss:
6841 case Intrinsic::x86_sse_comilt_ss:
6842 case Intrinsic::x86_sse_comile_ss:
6843 case Intrinsic::x86_sse_comigt_ss:
6844 case Intrinsic::x86_sse_comige_ss:
6845 case Intrinsic::x86_sse_comineq_ss:
6846 case Intrinsic::x86_sse_ucomieq_ss:
6847 case Intrinsic::x86_sse_ucomilt_ss:
6848 case Intrinsic::x86_sse_ucomile_ss:
6849 case Intrinsic::x86_sse_ucomigt_ss:
6850 case Intrinsic::x86_sse_ucomige_ss:
6851 case Intrinsic::x86_sse_ucomineq_ss:
6852 case Intrinsic::x86_sse2_comieq_sd:
6853 case Intrinsic::x86_sse2_comilt_sd:
6854 case Intrinsic::x86_sse2_comile_sd:
6855 case Intrinsic::x86_sse2_comigt_sd:
6856 case Intrinsic::x86_sse2_comige_sd:
6857 case Intrinsic::x86_sse2_comineq_sd:
6858 case Intrinsic::x86_sse2_ucomieq_sd:
6859 case Intrinsic::x86_sse2_ucomilt_sd:
6860 case Intrinsic::x86_sse2_ucomile_sd:
6861 case Intrinsic::x86_sse2_ucomigt_sd:
6862 case Intrinsic::x86_sse2_ucomige_sd:
6863 case Intrinsic::x86_sse2_ucomineq_sd: {
6864 unsigned Opc = 0;
6865 ISD::CondCode CC = ISD::SETCC_INVALID;
6866 switch (IntNo) {
6867 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006868 case Intrinsic::x86_sse_comieq_ss:
6869 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006870 Opc = X86ISD::COMI;
6871 CC = ISD::SETEQ;
6872 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006873 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006874 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006875 Opc = X86ISD::COMI;
6876 CC = ISD::SETLT;
6877 break;
6878 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006879 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006880 Opc = X86ISD::COMI;
6881 CC = ISD::SETLE;
6882 break;
6883 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006884 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885 Opc = X86ISD::COMI;
6886 CC = ISD::SETGT;
6887 break;
6888 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006889 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006890 Opc = X86ISD::COMI;
6891 CC = ISD::SETGE;
6892 break;
6893 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006894 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006895 Opc = X86ISD::COMI;
6896 CC = ISD::SETNE;
6897 break;
6898 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006899 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006900 Opc = X86ISD::UCOMI;
6901 CC = ISD::SETEQ;
6902 break;
6903 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006904 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006905 Opc = X86ISD::UCOMI;
6906 CC = ISD::SETLT;
6907 break;
6908 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006909 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006910 Opc = X86ISD::UCOMI;
6911 CC = ISD::SETLE;
6912 break;
6913 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006914 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006915 Opc = X86ISD::UCOMI;
6916 CC = ISD::SETGT;
6917 break;
6918 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006919 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006920 Opc = X86ISD::UCOMI;
6921 CC = ISD::SETGE;
6922 break;
6923 case Intrinsic::x86_sse_ucomineq_ss:
6924 case Intrinsic::x86_sse2_ucomineq_sd:
6925 Opc = X86ISD::UCOMI;
6926 CC = ISD::SETNE;
6927 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006928 }
Evan Cheng734503b2006-09-11 02:19:56 +00006929
Dan Gohman475871a2008-07-27 21:46:04 +00006930 SDValue LHS = Op.getOperand(1);
6931 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006932 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006933 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006934 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6935 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6936 DAG.getConstant(X86CC, MVT::i8), Cond);
6937 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006938 }
Eric Christopher71c67532009-07-29 00:28:05 +00006939 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006940 // an integer value, not just an instruction so lower it to the ptest
6941 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006942 case Intrinsic::x86_sse41_ptestz:
6943 case Intrinsic::x86_sse41_ptestc:
6944 case Intrinsic::x86_sse41_ptestnzc:{
6945 unsigned X86CC = 0;
6946 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006947 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006948 case Intrinsic::x86_sse41_ptestz:
6949 // ZF = 1
6950 X86CC = X86::COND_E;
6951 break;
6952 case Intrinsic::x86_sse41_ptestc:
6953 // CF = 1
6954 X86CC = X86::COND_B;
6955 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006956 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006957 // ZF and CF = 0
6958 X86CC = X86::COND_A;
6959 break;
6960 }
Eric Christopherfd179292009-08-27 18:07:15 +00006961
Eric Christopher71c67532009-07-29 00:28:05 +00006962 SDValue LHS = Op.getOperand(1);
6963 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006964 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6965 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6966 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6967 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006968 }
Evan Cheng5759f972008-05-04 09:15:50 +00006969
6970 // Fix vector shift instructions where the last operand is a non-immediate
6971 // i32 value.
6972 case Intrinsic::x86_sse2_pslli_w:
6973 case Intrinsic::x86_sse2_pslli_d:
6974 case Intrinsic::x86_sse2_pslli_q:
6975 case Intrinsic::x86_sse2_psrli_w:
6976 case Intrinsic::x86_sse2_psrli_d:
6977 case Intrinsic::x86_sse2_psrli_q:
6978 case Intrinsic::x86_sse2_psrai_w:
6979 case Intrinsic::x86_sse2_psrai_d:
6980 case Intrinsic::x86_mmx_pslli_w:
6981 case Intrinsic::x86_mmx_pslli_d:
6982 case Intrinsic::x86_mmx_pslli_q:
6983 case Intrinsic::x86_mmx_psrli_w:
6984 case Intrinsic::x86_mmx_psrli_d:
6985 case Intrinsic::x86_mmx_psrli_q:
6986 case Intrinsic::x86_mmx_psrai_w:
6987 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006988 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006989 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006990 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006991
6992 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006993 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006994 switch (IntNo) {
6995 case Intrinsic::x86_sse2_pslli_w:
6996 NewIntNo = Intrinsic::x86_sse2_psll_w;
6997 break;
6998 case Intrinsic::x86_sse2_pslli_d:
6999 NewIntNo = Intrinsic::x86_sse2_psll_d;
7000 break;
7001 case Intrinsic::x86_sse2_pslli_q:
7002 NewIntNo = Intrinsic::x86_sse2_psll_q;
7003 break;
7004 case Intrinsic::x86_sse2_psrli_w:
7005 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7006 break;
7007 case Intrinsic::x86_sse2_psrli_d:
7008 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7009 break;
7010 case Intrinsic::x86_sse2_psrli_q:
7011 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7012 break;
7013 case Intrinsic::x86_sse2_psrai_w:
7014 NewIntNo = Intrinsic::x86_sse2_psra_w;
7015 break;
7016 case Intrinsic::x86_sse2_psrai_d:
7017 NewIntNo = Intrinsic::x86_sse2_psra_d;
7018 break;
7019 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007020 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007021 switch (IntNo) {
7022 case Intrinsic::x86_mmx_pslli_w:
7023 NewIntNo = Intrinsic::x86_mmx_psll_w;
7024 break;
7025 case Intrinsic::x86_mmx_pslli_d:
7026 NewIntNo = Intrinsic::x86_mmx_psll_d;
7027 break;
7028 case Intrinsic::x86_mmx_pslli_q:
7029 NewIntNo = Intrinsic::x86_mmx_psll_q;
7030 break;
7031 case Intrinsic::x86_mmx_psrli_w:
7032 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7033 break;
7034 case Intrinsic::x86_mmx_psrli_d:
7035 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7036 break;
7037 case Intrinsic::x86_mmx_psrli_q:
7038 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7039 break;
7040 case Intrinsic::x86_mmx_psrai_w:
7041 NewIntNo = Intrinsic::x86_mmx_psra_w;
7042 break;
7043 case Intrinsic::x86_mmx_psrai_d:
7044 NewIntNo = Intrinsic::x86_mmx_psra_d;
7045 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007046 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007047 }
7048 break;
7049 }
7050 }
Mon P Wangefa42202009-09-03 19:56:25 +00007051
7052 // The vector shift intrinsics with scalars uses 32b shift amounts but
7053 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7054 // to be zero.
7055 SDValue ShOps[4];
7056 ShOps[0] = ShAmt;
7057 ShOps[1] = DAG.getConstant(0, MVT::i32);
7058 if (ShAmtVT == MVT::v4i32) {
7059 ShOps[2] = DAG.getUNDEF(MVT::i32);
7060 ShOps[3] = DAG.getUNDEF(MVT::i32);
7061 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7062 } else {
7063 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7064 }
7065
Owen Andersone50ed302009-08-10 22:56:29 +00007066 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007067 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007068 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007069 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007070 Op.getOperand(1), ShAmt);
7071 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007072 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007073}
Evan Cheng72261582005-12-20 06:22:03 +00007074
Dan Gohmand858e902010-04-17 15:26:15 +00007075SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7076 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007077 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7078 MFI->setReturnAddressIsTaken(true);
7079
Bill Wendling64e87322009-01-16 19:25:27 +00007080 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007081 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007082
7083 if (Depth > 0) {
7084 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7085 SDValue Offset =
7086 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007087 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007088 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007089 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007090 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007091 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007092 }
7093
7094 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007095 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007096 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007097 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007098}
7099
Dan Gohmand858e902010-04-17 15:26:15 +00007100SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007101 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7102 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007103
Owen Andersone50ed302009-08-10 22:56:29 +00007104 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007105 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007106 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7107 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007108 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007109 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007110 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7111 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007112 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007113}
7114
Dan Gohman475871a2008-07-27 21:46:04 +00007115SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007116 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007117 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007118}
7119
Dan Gohmand858e902010-04-17 15:26:15 +00007120SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007121 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007122 SDValue Chain = Op.getOperand(0);
7123 SDValue Offset = Op.getOperand(1);
7124 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007125 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007126
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007127 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7128 getPointerTy());
7129 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007130
Dale Johannesene4d209d2009-02-03 20:21:25 +00007131 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007132 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007133 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007134 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007135 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007136 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007137
Dale Johannesene4d209d2009-02-03 20:21:25 +00007138 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007139 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007140 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007141}
7142
Dan Gohman475871a2008-07-27 21:46:04 +00007143SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007144 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007145 SDValue Root = Op.getOperand(0);
7146 SDValue Trmp = Op.getOperand(1); // trampoline
7147 SDValue FPtr = Op.getOperand(2); // nested function
7148 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007149 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007150
Dan Gohman69de1932008-02-06 22:27:42 +00007151 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007152
7153 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007154 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007155
7156 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007157 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7158 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007159
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007160 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7161 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007162
7163 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7164
7165 // Load the pointer to the nested function into R11.
7166 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007167 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007168 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007169 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007170
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7172 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007173 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7174 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007175
7176 // Load the 'nest' parameter value into R10.
7177 // R10 is specified in X86CallingConv.td
7178 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007179 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7180 DAG.getConstant(10, MVT::i64));
7181 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007182 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007183
Owen Anderson825b72b2009-08-11 20:47:22 +00007184 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7185 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007186 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7187 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007188
7189 // Jump to the nested function.
7190 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007191 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7192 DAG.getConstant(20, MVT::i64));
7193 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007194 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007195
7196 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007197 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7198 DAG.getConstant(22, MVT::i64));
7199 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007200 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007201
Dan Gohman475871a2008-07-27 21:46:04 +00007202 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007203 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007204 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007206 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007207 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007208 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007209 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007210
7211 switch (CC) {
7212 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007213 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007214 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007215 case CallingConv::X86_StdCall: {
7216 // Pass 'nest' parameter in ECX.
7217 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007218 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007219
7220 // Check that ECX wasn't needed by an 'inreg' parameter.
7221 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007222 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007223
Chris Lattner58d74912008-03-12 17:45:29 +00007224 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007225 unsigned InRegCount = 0;
7226 unsigned Idx = 1;
7227
7228 for (FunctionType::param_iterator I = FTy->param_begin(),
7229 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007230 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007231 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007232 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007233
7234 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007235 report_fatal_error("Nest register in use - reduce number of inreg"
7236 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007237 }
7238 }
7239 break;
7240 }
7241 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007242 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007243 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007244 // Pass 'nest' parameter in EAX.
7245 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007246 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007247 break;
7248 }
7249
Dan Gohman475871a2008-07-27 21:46:04 +00007250 SDValue OutChains[4];
7251 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007252
Owen Anderson825b72b2009-08-11 20:47:22 +00007253 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7254 DAG.getConstant(10, MVT::i32));
7255 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007256
Chris Lattnera62fe662010-02-05 19:20:30 +00007257 // This is storing the opcode for MOV32ri.
7258 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007259 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007260 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007261 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007262 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007263
Owen Anderson825b72b2009-08-11 20:47:22 +00007264 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7265 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007266 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7267 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007268
Chris Lattnera62fe662010-02-05 19:20:30 +00007269 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007270 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7271 DAG.getConstant(5, MVT::i32));
7272 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007273 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007274
Owen Anderson825b72b2009-08-11 20:47:22 +00007275 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7276 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007277 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7278 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007279
Dan Gohman475871a2008-07-27 21:46:04 +00007280 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007281 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007282 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007283 }
7284}
7285
Dan Gohmand858e902010-04-17 15:26:15 +00007286SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7287 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007288 /*
7289 The rounding mode is in bits 11:10 of FPSR, and has the following
7290 settings:
7291 00 Round to nearest
7292 01 Round to -inf
7293 10 Round to +inf
7294 11 Round to 0
7295
7296 FLT_ROUNDS, on the other hand, expects the following:
7297 -1 Undefined
7298 0 Round to 0
7299 1 Round to nearest
7300 2 Round to +inf
7301 3 Round to -inf
7302
7303 To perform the conversion, we do:
7304 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7305 */
7306
7307 MachineFunction &MF = DAG.getMachineFunction();
7308 const TargetMachine &TM = MF.getTarget();
7309 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7310 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007311 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007312 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007313
7314 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007315 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007316 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007317
Owen Anderson825b72b2009-08-11 20:47:22 +00007318 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007319 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007320
7321 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007322 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7323 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007324
7325 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007326 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007327 DAG.getNode(ISD::SRL, dl, MVT::i16,
7328 DAG.getNode(ISD::AND, dl, MVT::i16,
7329 CWD, DAG.getConstant(0x800, MVT::i16)),
7330 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007331 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007332 DAG.getNode(ISD::SRL, dl, MVT::i16,
7333 DAG.getNode(ISD::AND, dl, MVT::i16,
7334 CWD, DAG.getConstant(0x400, MVT::i16)),
7335 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007336
Dan Gohman475871a2008-07-27 21:46:04 +00007337 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007338 DAG.getNode(ISD::AND, dl, MVT::i16,
7339 DAG.getNode(ISD::ADD, dl, MVT::i16,
7340 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7341 DAG.getConstant(1, MVT::i16)),
7342 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007343
7344
Duncan Sands83ec4b62008-06-06 12:08:01 +00007345 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007346 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007347}
7348
Dan Gohmand858e902010-04-17 15:26:15 +00007349SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007350 EVT VT = Op.getValueType();
7351 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007352 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007353 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007354
7355 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007356 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007357 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007358 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007359 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007360 }
Evan Cheng18efe262007-12-14 02:13:44 +00007361
Evan Cheng152804e2007-12-14 08:30:15 +00007362 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007363 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007364 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007365
7366 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007367 SDValue Ops[] = {
7368 Op,
7369 DAG.getConstant(NumBits+NumBits-1, OpVT),
7370 DAG.getConstant(X86::COND_E, MVT::i8),
7371 Op.getValue(1)
7372 };
7373 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007374
7375 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007376 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007377
Owen Anderson825b72b2009-08-11 20:47:22 +00007378 if (VT == MVT::i8)
7379 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007380 return Op;
7381}
7382
Dan Gohmand858e902010-04-17 15:26:15 +00007383SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007384 EVT VT = Op.getValueType();
7385 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007386 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007387 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007388
7389 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007390 if (VT == MVT::i8) {
7391 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007392 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007393 }
Evan Cheng152804e2007-12-14 08:30:15 +00007394
7395 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007396 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007397 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007398
7399 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007400 SDValue Ops[] = {
7401 Op,
7402 DAG.getConstant(NumBits, OpVT),
7403 DAG.getConstant(X86::COND_E, MVT::i8),
7404 Op.getValue(1)
7405 };
7406 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007407
Owen Anderson825b72b2009-08-11 20:47:22 +00007408 if (VT == MVT::i8)
7409 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007410 return Op;
7411}
7412
Dan Gohmand858e902010-04-17 15:26:15 +00007413SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007414 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007415 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007416 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007417
Mon P Wangaf9b9522008-12-18 21:42:19 +00007418 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7419 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7420 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7421 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7422 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7423 //
7424 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7425 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7426 // return AloBlo + AloBhi + AhiBlo;
7427
7428 SDValue A = Op.getOperand(0);
7429 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007430
Dale Johannesene4d209d2009-02-03 20:21:25 +00007431 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7433 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007434 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007435 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7436 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007437 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007439 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007440 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007442 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007443 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007444 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007445 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007447 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7448 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007449 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007450 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7451 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7453 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007454 return Res;
7455}
7456
7457
Dan Gohmand858e902010-04-17 15:26:15 +00007458SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007459 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7460 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007461 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7462 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007463 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007464 SDValue LHS = N->getOperand(0);
7465 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007466 unsigned BaseOp = 0;
7467 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007468 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007469
7470 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007471 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007472 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007473 // A subtract of one will be selected as a INC. Note that INC doesn't
7474 // set CF, so we can't do this for UADDO.
7475 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7476 if (C->getAPIntValue() == 1) {
7477 BaseOp = X86ISD::INC;
7478 Cond = X86::COND_O;
7479 break;
7480 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007481 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007482 Cond = X86::COND_O;
7483 break;
7484 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007485 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007486 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007487 break;
7488 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007489 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7490 // set CF, so we can't do this for USUBO.
7491 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7492 if (C->getAPIntValue() == 1) {
7493 BaseOp = X86ISD::DEC;
7494 Cond = X86::COND_O;
7495 break;
7496 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007497 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007498 Cond = X86::COND_O;
7499 break;
7500 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007501 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007502 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007503 break;
7504 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007505 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007506 Cond = X86::COND_O;
7507 break;
7508 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007509 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007510 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007511 break;
7512 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007513
Bill Wendling61edeb52008-12-02 01:06:39 +00007514 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007516 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007517
Bill Wendling61edeb52008-12-02 01:06:39 +00007518 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007519 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007520 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007521
Bill Wendling61edeb52008-12-02 01:06:39 +00007522 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7523 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007524}
7525
Eric Christopher9a9d2752010-07-22 02:48:34 +00007526SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7527 DebugLoc dl = Op.getDebugLoc();
7528
7529 if (!Subtarget->hasSSE2())
7530 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
7531 DAG.getConstant(0, MVT::i32));
7532
7533 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
7534 if(!isDev)
7535 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
7536 else {
7537 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7538 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7539 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7540 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7541
7542 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7543 if (!Op1 && !Op2 && !Op3 && Op4)
7544 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7545
7546 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
7547 if (Op1 && !Op2 && !Op3 && !Op4)
7548 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
7549
7550 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
7551 // (MFENCE)>;
7552 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
7553 }
7554}
7555
Dan Gohmand858e902010-04-17 15:26:15 +00007556SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007557 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007558 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007559 unsigned Reg = 0;
7560 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007562 default:
7563 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 case MVT::i8: Reg = X86::AL; size = 1; break;
7565 case MVT::i16: Reg = X86::AX; size = 2; break;
7566 case MVT::i32: Reg = X86::EAX; size = 4; break;
7567 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007568 assert(Subtarget->is64Bit() && "Node not type legal!");
7569 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007570 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007571 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007572 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007573 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007574 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007575 Op.getOperand(1),
7576 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007577 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007578 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007579 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007580 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007581 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007582 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007583 return cpOut;
7584}
7585
Duncan Sands1607f052008-12-01 11:39:25 +00007586SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007587 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007588 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007590 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007591 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007592 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007593 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7594 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007595 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007596 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7597 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007598 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007599 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007600 rdx.getValue(1)
7601 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007602 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007603}
7604
Dale Johannesen7d07b482010-05-21 00:52:33 +00007605SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7606 SelectionDAG &DAG) const {
7607 EVT SrcVT = Op.getOperand(0).getValueType();
7608 EVT DstVT = Op.getValueType();
7609 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7610 Subtarget->hasMMX() && !DisableMMX) &&
7611 "Unexpected custom BIT_CONVERT");
7612 assert((DstVT == MVT::i64 ||
7613 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7614 "Unexpected custom BIT_CONVERT");
7615 // i64 <=> MMX conversions are Legal.
7616 if (SrcVT==MVT::i64 && DstVT.isVector())
7617 return Op;
7618 if (DstVT==MVT::i64 && SrcVT.isVector())
7619 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007620 // MMX <=> MMX conversions are Legal.
7621 if (SrcVT.isVector() && DstVT.isVector())
7622 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007623 // All other conversions need to be expanded.
7624 return SDValue();
7625}
Dan Gohmand858e902010-04-17 15:26:15 +00007626SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007627 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007628 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007629 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007630 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007631 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007632 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007633 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007634 Node->getOperand(0),
7635 Node->getOperand(1), negOp,
7636 cast<AtomicSDNode>(Node)->getSrcValue(),
7637 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007638}
7639
Evan Cheng0db9fe62006-04-25 20:13:52 +00007640/// LowerOperation - Provide custom lowering hooks for some operations.
7641///
Dan Gohmand858e902010-04-17 15:26:15 +00007642SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007643 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007644 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00007645 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007646 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7647 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007648 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007649 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007650 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7651 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7652 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7653 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7654 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7655 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007656 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007657 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007658 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007659 case ISD::SHL_PARTS:
7660 case ISD::SRA_PARTS:
7661 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7662 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007663 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007664 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007665 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007666 case ISD::FABS: return LowerFABS(Op, DAG);
7667 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007668 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007669 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007670 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007671 case ISD::SELECT: return LowerSELECT(Op, DAG);
7672 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007673 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007674 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007675 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007676 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007677 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007678 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7679 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007680 case ISD::FRAME_TO_ARGS_OFFSET:
7681 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007682 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007683 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007684 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007685 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007686 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7687 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007688 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007689 case ISD::SADDO:
7690 case ISD::UADDO:
7691 case ISD::SSUBO:
7692 case ISD::USUBO:
7693 case ISD::SMULO:
7694 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007695 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007696 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007697 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007698}
7699
Duncan Sands1607f052008-12-01 11:39:25 +00007700void X86TargetLowering::
7701ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007702 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007703 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007704 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007706
7707 SDValue Chain = Node->getOperand(0);
7708 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007709 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007710 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007711 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007712 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007713 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007715 SDValue Result =
7716 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7717 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007718 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007720 Results.push_back(Result.getValue(2));
7721}
7722
Duncan Sands126d9072008-07-04 11:47:58 +00007723/// ReplaceNodeResults - Replace a node with an illegal result type
7724/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007725void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7726 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007727 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007728 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007729 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007730 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007731 assert(false && "Do not know how to custom type legalize this operation!");
7732 return;
7733 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007734 std::pair<SDValue,SDValue> Vals =
7735 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007736 SDValue FIST = Vals.first, StackSlot = Vals.second;
7737 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007738 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007739 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007740 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7741 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007742 }
7743 return;
7744 }
7745 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007746 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007747 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007748 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007749 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007750 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007751 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007752 eax.getValue(2));
7753 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7754 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007755 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007756 Results.push_back(edx.getValue(1));
7757 return;
7758 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007759 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007760 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007761 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007762 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007763 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7764 DAG.getConstant(0, MVT::i32));
7765 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7766 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007767 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7768 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007769 cpInL.getValue(1));
7770 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007771 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7772 DAG.getConstant(0, MVT::i32));
7773 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7774 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007775 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007776 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007777 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007778 swapInL.getValue(1));
7779 SDValue Ops[] = { swapInH.getValue(0),
7780 N->getOperand(1),
7781 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007782 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007783 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007784 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007785 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007786 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007787 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007788 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007789 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007790 Results.push_back(cpOutH.getValue(1));
7791 return;
7792 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007793 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007794 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7795 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007796 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007797 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7798 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007799 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007800 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7801 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007802 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007803 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7804 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007805 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007806 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7807 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007808 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007809 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7810 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007811 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007812 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7813 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007814 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007815}
7816
Evan Cheng72261582005-12-20 06:22:03 +00007817const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7818 switch (Opcode) {
7819 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007820 case X86ISD::BSF: return "X86ISD::BSF";
7821 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007822 case X86ISD::SHLD: return "X86ISD::SHLD";
7823 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007824 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007825 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007826 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007827 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007828 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007829 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007830 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7831 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7832 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007833 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007834 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007835 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007836 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007837 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007838 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007839 case X86ISD::COMI: return "X86ISD::COMI";
7840 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007841 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007842 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007843 case X86ISD::CMOV: return "X86ISD::CMOV";
7844 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007845 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007846 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7847 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007848 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007849 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007850 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007851 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007852 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007853 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7854 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007855 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007856 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007857 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007858 case X86ISD::FMAX: return "X86ISD::FMAX";
7859 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007860 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7861 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007862 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007863 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007864 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007865 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007866 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007867 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007868 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7869 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007870 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7871 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7872 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7873 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7874 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7875 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007876 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7877 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007878 case X86ISD::VSHL: return "X86ISD::VSHL";
7879 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007880 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7881 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7882 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7883 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7884 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7885 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7886 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7887 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7888 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7889 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007890 case X86ISD::ADD: return "X86ISD::ADD";
7891 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007892 case X86ISD::SMUL: return "X86ISD::SMUL";
7893 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007894 case X86ISD::INC: return "X86ISD::INC";
7895 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007896 case X86ISD::OR: return "X86ISD::OR";
7897 case X86ISD::XOR: return "X86ISD::XOR";
7898 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007899 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007900 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007901 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007902 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007903 }
7904}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007905
Chris Lattnerc9addb72007-03-30 23:15:24 +00007906// isLegalAddressingMode - Return true if the addressing mode represented
7907// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007908bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007909 const Type *Ty) const {
7910 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007911 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007912
Chris Lattnerc9addb72007-03-30 23:15:24 +00007913 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007914 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007915 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007916
Chris Lattnerc9addb72007-03-30 23:15:24 +00007917 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007918 unsigned GVFlags =
7919 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007920
Chris Lattnerdfed4132009-07-10 07:38:24 +00007921 // If a reference to this global requires an extra load, we can't fold it.
7922 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007923 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007924
Chris Lattnerdfed4132009-07-10 07:38:24 +00007925 // If BaseGV requires a register for the PIC base, we cannot also have a
7926 // BaseReg specified.
7927 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007928 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007929
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007930 // If lower 4G is not available, then we must use rip-relative addressing.
7931 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7932 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007933 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007934
Chris Lattnerc9addb72007-03-30 23:15:24 +00007935 switch (AM.Scale) {
7936 case 0:
7937 case 1:
7938 case 2:
7939 case 4:
7940 case 8:
7941 // These scales always work.
7942 break;
7943 case 3:
7944 case 5:
7945 case 9:
7946 // These scales are formed with basereg+scalereg. Only accept if there is
7947 // no basereg yet.
7948 if (AM.HasBaseReg)
7949 return false;
7950 break;
7951 default: // Other stuff never works.
7952 return false;
7953 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007954
Chris Lattnerc9addb72007-03-30 23:15:24 +00007955 return true;
7956}
7957
7958
Evan Cheng2bd122c2007-10-26 01:56:11 +00007959bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007960 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007961 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007962 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7963 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007964 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007965 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007966 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007967}
7968
Owen Andersone50ed302009-08-10 22:56:29 +00007969bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007970 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007971 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007972 unsigned NumBits1 = VT1.getSizeInBits();
7973 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007974 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007975 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007976 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007977}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007978
Dan Gohman97121ba2009-04-08 00:15:30 +00007979bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007980 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007981 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007982}
7983
Owen Andersone50ed302009-08-10 22:56:29 +00007984bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007985 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007986 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007987}
7988
Owen Andersone50ed302009-08-10 22:56:29 +00007989bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007990 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007991 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007992}
7993
Evan Cheng60c07e12006-07-05 22:17:51 +00007994/// isShuffleMaskLegal - Targets can use this to indicate that they only
7995/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7996/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7997/// are assumed to be legal.
7998bool
Eric Christopherfd179292009-08-27 18:07:15 +00007999X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008000 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008001 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008002 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008003 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008004
Nate Begemana09008b2009-10-19 02:17:23 +00008005 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008006 return (VT.getVectorNumElements() == 2 ||
8007 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8008 isMOVLMask(M, VT) ||
8009 isSHUFPMask(M, VT) ||
8010 isPSHUFDMask(M, VT) ||
8011 isPSHUFHWMask(M, VT) ||
8012 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008013 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008014 isUNPCKLMask(M, VT) ||
8015 isUNPCKHMask(M, VT) ||
8016 isUNPCKL_v_undef_Mask(M, VT) ||
8017 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008018}
8019
Dan Gohman7d8143f2008-04-09 20:09:42 +00008020bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008021X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008022 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008023 unsigned NumElts = VT.getVectorNumElements();
8024 // FIXME: This collection of masks seems suspect.
8025 if (NumElts == 2)
8026 return true;
8027 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8028 return (isMOVLMask(Mask, VT) ||
8029 isCommutedMOVLMask(Mask, VT, true) ||
8030 isSHUFPMask(Mask, VT) ||
8031 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008032 }
8033 return false;
8034}
8035
8036//===----------------------------------------------------------------------===//
8037// X86 Scheduler Hooks
8038//===----------------------------------------------------------------------===//
8039
Mon P Wang63307c32008-05-05 19:05:59 +00008040// private utility function
8041MachineBasicBlock *
8042X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8043 MachineBasicBlock *MBB,
8044 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008045 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008046 unsigned LoadOpc,
8047 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008048 unsigned notOpc,
8049 unsigned EAXreg,
8050 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008051 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008052 // For the atomic bitwise operator, we generate
8053 // thisMBB:
8054 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008055 // ld t1 = [bitinstr.addr]
8056 // op t2 = t1, [bitinstr.val]
8057 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008058 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8059 // bz newMBB
8060 // fallthrough -->nextMBB
8061 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8062 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008063 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008064 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008065
Mon P Wang63307c32008-05-05 19:05:59 +00008066 /// First build the CFG
8067 MachineFunction *F = MBB->getParent();
8068 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008069 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8070 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8071 F->insert(MBBIter, newMBB);
8072 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008073
Dan Gohman14152b42010-07-06 20:24:04 +00008074 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8075 nextMBB->splice(nextMBB->begin(), thisMBB,
8076 llvm::next(MachineBasicBlock::iterator(bInstr)),
8077 thisMBB->end());
8078 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008079
Mon P Wang63307c32008-05-05 19:05:59 +00008080 // Update thisMBB to fall through to newMBB
8081 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008082
Mon P Wang63307c32008-05-05 19:05:59 +00008083 // newMBB jumps to itself and fall through to nextMBB
8084 newMBB->addSuccessor(nextMBB);
8085 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008086
Mon P Wang63307c32008-05-05 19:05:59 +00008087 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008088 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008089 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008090 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008091 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008092 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008093 int numArgs = bInstr->getNumOperands() - 1;
8094 for (int i=0; i < numArgs; ++i)
8095 argOpers[i] = &bInstr->getOperand(i+1);
8096
8097 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008098 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008099 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008100
Dale Johannesen140be2d2008-08-19 18:47:28 +00008101 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008102 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008103 for (int i=0; i <= lastAddrIndx; ++i)
8104 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008105
Dale Johannesen140be2d2008-08-19 18:47:28 +00008106 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008107 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008108 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008110 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008111 tt = t1;
8112
Dale Johannesen140be2d2008-08-19 18:47:28 +00008113 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008114 assert((argOpers[valArgIndx]->isReg() ||
8115 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008116 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008117 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008118 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008119 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008120 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008121 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008122 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008123
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008124 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008125 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Dale Johannesene4d209d2009-02-03 20:21:25 +00008127 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008128 for (int i=0; i <= lastAddrIndx; ++i)
8129 (*MIB).addOperand(*argOpers[i]);
8130 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008131 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008132 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8133 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008134
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008135 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008136 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008137
Mon P Wang63307c32008-05-05 19:05:59 +00008138 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008139 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008140
Dan Gohman14152b42010-07-06 20:24:04 +00008141 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008142 return nextMBB;
8143}
8144
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008145// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008146MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008147X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8148 MachineBasicBlock *MBB,
8149 unsigned regOpcL,
8150 unsigned regOpcH,
8151 unsigned immOpcL,
8152 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008153 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008154 // For the atomic bitwise operator, we generate
8155 // thisMBB (instructions are in pairs, except cmpxchg8b)
8156 // ld t1,t2 = [bitinstr.addr]
8157 // newMBB:
8158 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8159 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008160 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008161 // mov ECX, EBX <- t5, t6
8162 // mov EAX, EDX <- t1, t2
8163 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8164 // mov t3, t4 <- EAX, EDX
8165 // bz newMBB
8166 // result in out1, out2
8167 // fallthrough -->nextMBB
8168
8169 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8170 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008171 const unsigned NotOpc = X86::NOT32r;
8172 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8173 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8174 MachineFunction::iterator MBBIter = MBB;
8175 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008176
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008177 /// First build the CFG
8178 MachineFunction *F = MBB->getParent();
8179 MachineBasicBlock *thisMBB = MBB;
8180 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8181 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8182 F->insert(MBBIter, newMBB);
8183 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008184
Dan Gohman14152b42010-07-06 20:24:04 +00008185 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8186 nextMBB->splice(nextMBB->begin(), thisMBB,
8187 llvm::next(MachineBasicBlock::iterator(bInstr)),
8188 thisMBB->end());
8189 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008190
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008191 // Update thisMBB to fall through to newMBB
8192 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008193
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008194 // newMBB jumps to itself and fall through to nextMBB
8195 newMBB->addSuccessor(nextMBB);
8196 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008197
Dale Johannesene4d209d2009-02-03 20:21:25 +00008198 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008199 // Insert instructions into newMBB based on incoming instruction
8200 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008201 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008202 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008203 MachineOperand& dest1Oper = bInstr->getOperand(0);
8204 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008205 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8206 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008207 argOpers[i] = &bInstr->getOperand(i+2);
8208
Dan Gohman71ea4e52010-05-14 21:01:44 +00008209 // We use some of the operands multiple times, so conservatively just
8210 // clear any kill flags that might be present.
8211 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8212 argOpers[i]->setIsKill(false);
8213 }
8214
Evan Chengad5b52f2010-01-08 19:14:57 +00008215 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008216 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008217
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008218 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008219 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008220 for (int i=0; i <= lastAddrIndx; ++i)
8221 (*MIB).addOperand(*argOpers[i]);
8222 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008224 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008225 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008226 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008227 MachineOperand newOp3 = *(argOpers[3]);
8228 if (newOp3.isImm())
8229 newOp3.setImm(newOp3.getImm()+4);
8230 else
8231 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008232 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008233 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008234
8235 // t3/4 are defined later, at the bottom of the loop
8236 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8237 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008238 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008239 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008240 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008241 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8242
Evan Cheng306b4ca2010-01-08 23:41:50 +00008243 // The subsequent operations should be using the destination registers of
8244 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008245 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008246 t1 = F->getRegInfo().createVirtualRegister(RC);
8247 t2 = F->getRegInfo().createVirtualRegister(RC);
8248 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8249 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008250 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008251 t1 = dest1Oper.getReg();
8252 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008253 }
8254
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008255 int valArgIndx = lastAddrIndx + 1;
8256 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008257 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008258 "invalid operand");
8259 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8260 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008261 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008262 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008263 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008264 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008265 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008266 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008267 (*MIB).addOperand(*argOpers[valArgIndx]);
8268 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008269 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008270 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008271 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008272 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008273 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008274 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008275 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008276 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008277 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008278 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008279
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008280 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008281 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008282 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008283 MIB.addReg(t2);
8284
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008285 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008286 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008287 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008288 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008289
Dale Johannesene4d209d2009-02-03 20:21:25 +00008290 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008291 for (int i=0; i <= lastAddrIndx; ++i)
8292 (*MIB).addOperand(*argOpers[i]);
8293
8294 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008295 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8296 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008297
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008298 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008299 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008300 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008301 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008302
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008303 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008304 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008305
Dan Gohman14152b42010-07-06 20:24:04 +00008306 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008307 return nextMBB;
8308}
8309
8310// private utility function
8311MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008312X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8313 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008314 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008315 // For the atomic min/max operator, we generate
8316 // thisMBB:
8317 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008318 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008319 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008320 // cmp t1, t2
8321 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008322 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008323 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8324 // bz newMBB
8325 // fallthrough -->nextMBB
8326 //
8327 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8328 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008329 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008330 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008331
Mon P Wang63307c32008-05-05 19:05:59 +00008332 /// First build the CFG
8333 MachineFunction *F = MBB->getParent();
8334 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008335 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8336 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8337 F->insert(MBBIter, newMBB);
8338 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008339
Dan Gohman14152b42010-07-06 20:24:04 +00008340 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8341 nextMBB->splice(nextMBB->begin(), thisMBB,
8342 llvm::next(MachineBasicBlock::iterator(mInstr)),
8343 thisMBB->end());
8344 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008345
Mon P Wang63307c32008-05-05 19:05:59 +00008346 // Update thisMBB to fall through to newMBB
8347 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008348
Mon P Wang63307c32008-05-05 19:05:59 +00008349 // newMBB jumps to newMBB and fall through to nextMBB
8350 newMBB->addSuccessor(nextMBB);
8351 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008352
Dale Johannesene4d209d2009-02-03 20:21:25 +00008353 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008354 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008355 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008356 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008357 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008358 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008359 int numArgs = mInstr->getNumOperands() - 1;
8360 for (int i=0; i < numArgs; ++i)
8361 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008362
Mon P Wang63307c32008-05-05 19:05:59 +00008363 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008364 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008365 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008366
Mon P Wangab3e7472008-05-05 22:56:23 +00008367 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008368 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008369 for (int i=0; i <= lastAddrIndx; ++i)
8370 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008371
Mon P Wang63307c32008-05-05 19:05:59 +00008372 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008373 assert((argOpers[valArgIndx]->isReg() ||
8374 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008375 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008376
8377 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008378 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008379 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008380 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008381 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008382 (*MIB).addOperand(*argOpers[valArgIndx]);
8383
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008384 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008385 MIB.addReg(t1);
8386
Dale Johannesene4d209d2009-02-03 20:21:25 +00008387 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008388 MIB.addReg(t1);
8389 MIB.addReg(t2);
8390
8391 // Generate movc
8392 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008393 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008394 MIB.addReg(t2);
8395 MIB.addReg(t1);
8396
8397 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008398 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008399 for (int i=0; i <= lastAddrIndx; ++i)
8400 (*MIB).addOperand(*argOpers[i]);
8401 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008402 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008403 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8404 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008405
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008406 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008407 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008408
Mon P Wang63307c32008-05-05 19:05:59 +00008409 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008410 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008411
Dan Gohman14152b42010-07-06 20:24:04 +00008412 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008413 return nextMBB;
8414}
8415
Eric Christopherf83a5de2009-08-27 18:08:16 +00008416// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8417// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008418MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008419X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008420 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008421
Eric Christopherb120ab42009-08-18 22:50:32 +00008422 DebugLoc dl = MI->getDebugLoc();
8423 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8424
8425 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008426 if (memArg)
8427 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8428 else
8429 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008430
8431 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8432
8433 for (unsigned i = 0; i < numArgs; ++i) {
8434 MachineOperand &Op = MI->getOperand(i+1);
8435
8436 if (!(Op.isReg() && Op.isImplicit()))
8437 MIB.addOperand(Op);
8438 }
8439
8440 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8441 .addReg(X86::XMM0);
8442
Dan Gohman14152b42010-07-06 20:24:04 +00008443 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008444
8445 return BB;
8446}
8447
8448MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008449X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8450 MachineInstr *MI,
8451 MachineBasicBlock *MBB) const {
8452 // Emit code to save XMM registers to the stack. The ABI says that the
8453 // number of registers to save is given in %al, so it's theoretically
8454 // possible to do an indirect jump trick to avoid saving all of them,
8455 // however this code takes a simpler approach and just executes all
8456 // of the stores if %al is non-zero. It's less code, and it's probably
8457 // easier on the hardware branch predictor, and stores aren't all that
8458 // expensive anyway.
8459
8460 // Create the new basic blocks. One block contains all the XMM stores,
8461 // and one block is the final destination regardless of whether any
8462 // stores were performed.
8463 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8464 MachineFunction *F = MBB->getParent();
8465 MachineFunction::iterator MBBIter = MBB;
8466 ++MBBIter;
8467 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8468 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8469 F->insert(MBBIter, XMMSaveMBB);
8470 F->insert(MBBIter, EndMBB);
8471
Dan Gohman14152b42010-07-06 20:24:04 +00008472 // Transfer the remainder of MBB and its successor edges to EndMBB.
8473 EndMBB->splice(EndMBB->begin(), MBB,
8474 llvm::next(MachineBasicBlock::iterator(MI)),
8475 MBB->end());
8476 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8477
Dan Gohmand6708ea2009-08-15 01:38:56 +00008478 // The original block will now fall through to the XMM save block.
8479 MBB->addSuccessor(XMMSaveMBB);
8480 // The XMMSaveMBB will fall through to the end block.
8481 XMMSaveMBB->addSuccessor(EndMBB);
8482
8483 // Now add the instructions.
8484 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8485 DebugLoc DL = MI->getDebugLoc();
8486
8487 unsigned CountReg = MI->getOperand(0).getReg();
8488 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8489 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8490
8491 if (!Subtarget->isTargetWin64()) {
8492 // If %al is 0, branch around the XMM save block.
8493 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008494 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008495 MBB->addSuccessor(EndMBB);
8496 }
8497
8498 // In the XMM save block, save all the XMM argument registers.
8499 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8500 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008501 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008502 F->getMachineMemOperand(
8503 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8504 MachineMemOperand::MOStore, Offset,
8505 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008506 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8507 .addFrameIndex(RegSaveFrameIndex)
8508 .addImm(/*Scale=*/1)
8509 .addReg(/*IndexReg=*/0)
8510 .addImm(/*Disp=*/Offset)
8511 .addReg(/*Segment=*/0)
8512 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008513 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008514 }
8515
Dan Gohman14152b42010-07-06 20:24:04 +00008516 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008517
8518 return EndMBB;
8519}
Mon P Wang63307c32008-05-05 19:05:59 +00008520
Evan Cheng60c07e12006-07-05 22:17:51 +00008521MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008522X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008523 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008524 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8525 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008526
Chris Lattner52600972009-09-02 05:57:00 +00008527 // To "insert" a SELECT_CC instruction, we actually have to insert the
8528 // diamond control-flow pattern. The incoming instruction knows the
8529 // destination vreg to set, the condition code register to branch on, the
8530 // true/false values to select between, and a branch opcode to use.
8531 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8532 MachineFunction::iterator It = BB;
8533 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008534
Chris Lattner52600972009-09-02 05:57:00 +00008535 // thisMBB:
8536 // ...
8537 // TrueVal = ...
8538 // cmpTY ccX, r1, r2
8539 // bCC copy1MBB
8540 // fallthrough --> copy0MBB
8541 MachineBasicBlock *thisMBB = BB;
8542 MachineFunction *F = BB->getParent();
8543 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8544 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008545 F->insert(It, copy0MBB);
8546 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008547
Bill Wendling730c07e2010-06-25 20:48:10 +00008548 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8549 // live into the sink and copy blocks.
8550 const MachineFunction *MF = BB->getParent();
8551 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8552 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008553
Dan Gohman14152b42010-07-06 20:24:04 +00008554 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8555 const MachineOperand &MO = MI->getOperand(I);
8556 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008557 unsigned Reg = MO.getReg();
8558 if (Reg != X86::EFLAGS) continue;
8559 copy0MBB->addLiveIn(Reg);
8560 sinkMBB->addLiveIn(Reg);
8561 }
8562
Dan Gohman14152b42010-07-06 20:24:04 +00008563 // Transfer the remainder of BB and its successor edges to sinkMBB.
8564 sinkMBB->splice(sinkMBB->begin(), BB,
8565 llvm::next(MachineBasicBlock::iterator(MI)),
8566 BB->end());
8567 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8568
8569 // Add the true and fallthrough blocks as its successors.
8570 BB->addSuccessor(copy0MBB);
8571 BB->addSuccessor(sinkMBB);
8572
8573 // Create the conditional branch instruction.
8574 unsigned Opc =
8575 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8576 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8577
Chris Lattner52600972009-09-02 05:57:00 +00008578 // copy0MBB:
8579 // %FalseValue = ...
8580 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008581 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008582
Chris Lattner52600972009-09-02 05:57:00 +00008583 // sinkMBB:
8584 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8585 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008586 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8587 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008588 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8589 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8590
Dan Gohman14152b42010-07-06 20:24:04 +00008591 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008592 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008593}
8594
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008595MachineBasicBlock *
8596X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008597 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008598 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8599 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008600
8601 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8602 // non-trivial part is impdef of ESP.
8603 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8604 // mingw-w64.
8605
Dan Gohman14152b42010-07-06 20:24:04 +00008606 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008607 .addExternalSymbol("_alloca")
8608 .addReg(X86::EAX, RegState::Implicit)
8609 .addReg(X86::ESP, RegState::Implicit)
8610 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8611 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8612
Dan Gohman14152b42010-07-06 20:24:04 +00008613 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008614 return BB;
8615}
Chris Lattner52600972009-09-02 05:57:00 +00008616
8617MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008618X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8619 MachineBasicBlock *BB) const {
8620 // This is pretty easy. We're taking the value that we received from
8621 // our load from the relocation, sticking it in either RDI (x86-64)
8622 // or EAX and doing an indirect call. The return value will then
8623 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008624 const X86InstrInfo *TII
8625 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008626 DebugLoc DL = MI->getDebugLoc();
8627 MachineFunction *F = BB->getParent();
8628
Eric Christopher54415362010-06-08 22:04:25 +00008629 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8630
Eric Christopher30ef0e52010-06-03 04:07:48 +00008631 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008632 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8633 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008634 .addReg(X86::RIP)
8635 .addImm(0).addReg(0)
8636 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8637 MI->getOperand(3).getTargetFlags())
8638 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008639 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008640 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008641 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008642 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8643 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008644 .addReg(0)
8645 .addImm(0).addReg(0)
8646 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8647 MI->getOperand(3).getTargetFlags())
8648 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008649 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008650 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008651 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008652 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8653 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008654 .addReg(TII->getGlobalBaseReg(F))
8655 .addImm(0).addReg(0)
8656 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8657 MI->getOperand(3).getTargetFlags())
8658 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008659 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008660 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008661 }
8662
Dan Gohman14152b42010-07-06 20:24:04 +00008663 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008664 return BB;
8665}
8666
8667MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008668X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008669 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008670 switch (MI->getOpcode()) {
8671 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008672 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008673 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008674 case X86::TLSCall_32:
8675 case X86::TLSCall_64:
8676 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008677 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008678 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008679 case X86::CMOV_FR32:
8680 case X86::CMOV_FR64:
8681 case X86::CMOV_V4F32:
8682 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008683 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008684 case X86::CMOV_GR16:
8685 case X86::CMOV_GR32:
8686 case X86::CMOV_RFP32:
8687 case X86::CMOV_RFP64:
8688 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008689 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008690
Dale Johannesen849f2142007-07-03 00:53:03 +00008691 case X86::FP32_TO_INT16_IN_MEM:
8692 case X86::FP32_TO_INT32_IN_MEM:
8693 case X86::FP32_TO_INT64_IN_MEM:
8694 case X86::FP64_TO_INT16_IN_MEM:
8695 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008696 case X86::FP64_TO_INT64_IN_MEM:
8697 case X86::FP80_TO_INT16_IN_MEM:
8698 case X86::FP80_TO_INT32_IN_MEM:
8699 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008700 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8701 DebugLoc DL = MI->getDebugLoc();
8702
Evan Cheng60c07e12006-07-05 22:17:51 +00008703 // Change the floating point control register to use "round towards zero"
8704 // mode when truncating to an integer value.
8705 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008706 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008707 addFrameReference(BuildMI(*BB, MI, DL,
8708 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008709
8710 // Load the old value of the high byte of the control word...
8711 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008712 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008713 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008714 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008715
8716 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008717 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008718 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008719
8720 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008721 addFrameReference(BuildMI(*BB, MI, DL,
8722 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008723
8724 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008725 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008726 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008727
8728 // Get the X86 opcode to use.
8729 unsigned Opc;
8730 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008731 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008732 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8733 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8734 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8735 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8736 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8737 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008738 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8739 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8740 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008741 }
8742
8743 X86AddressMode AM;
8744 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008745 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008746 AM.BaseType = X86AddressMode::RegBase;
8747 AM.Base.Reg = Op.getReg();
8748 } else {
8749 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008750 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008751 }
8752 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008753 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008754 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008755 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008756 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008757 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008758 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008759 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008760 AM.GV = Op.getGlobal();
8761 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008762 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008763 }
Dan Gohman14152b42010-07-06 20:24:04 +00008764 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008765 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008766
8767 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008768 addFrameReference(BuildMI(*BB, MI, DL,
8769 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008770
Dan Gohman14152b42010-07-06 20:24:04 +00008771 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008772 return BB;
8773 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008774 // String/text processing lowering.
8775 case X86::PCMPISTRM128REG:
8776 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8777 case X86::PCMPISTRM128MEM:
8778 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8779 case X86::PCMPESTRM128REG:
8780 return EmitPCMP(MI, BB, 5, false /* in mem */);
8781 case X86::PCMPESTRM128MEM:
8782 return EmitPCMP(MI, BB, 5, true /* in mem */);
8783
8784 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008785 case X86::ATOMAND32:
8786 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008787 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008788 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008789 X86::NOT32r, X86::EAX,
8790 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008791 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008792 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8793 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008794 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008795 X86::NOT32r, X86::EAX,
8796 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008797 case X86::ATOMXOR32:
8798 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008799 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008800 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008801 X86::NOT32r, X86::EAX,
8802 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008803 case X86::ATOMNAND32:
8804 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008805 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008806 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008807 X86::NOT32r, X86::EAX,
8808 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008809 case X86::ATOMMIN32:
8810 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8811 case X86::ATOMMAX32:
8812 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8813 case X86::ATOMUMIN32:
8814 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8815 case X86::ATOMUMAX32:
8816 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008817
8818 case X86::ATOMAND16:
8819 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8820 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008821 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008822 X86::NOT16r, X86::AX,
8823 X86::GR16RegisterClass);
8824 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008825 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008826 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008827 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008828 X86::NOT16r, X86::AX,
8829 X86::GR16RegisterClass);
8830 case X86::ATOMXOR16:
8831 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8832 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008833 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008834 X86::NOT16r, X86::AX,
8835 X86::GR16RegisterClass);
8836 case X86::ATOMNAND16:
8837 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8838 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008839 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008840 X86::NOT16r, X86::AX,
8841 X86::GR16RegisterClass, true);
8842 case X86::ATOMMIN16:
8843 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8844 case X86::ATOMMAX16:
8845 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8846 case X86::ATOMUMIN16:
8847 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8848 case X86::ATOMUMAX16:
8849 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8850
8851 case X86::ATOMAND8:
8852 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8853 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008854 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008855 X86::NOT8r, X86::AL,
8856 X86::GR8RegisterClass);
8857 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008858 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008859 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008860 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008861 X86::NOT8r, X86::AL,
8862 X86::GR8RegisterClass);
8863 case X86::ATOMXOR8:
8864 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8865 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008866 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008867 X86::NOT8r, X86::AL,
8868 X86::GR8RegisterClass);
8869 case X86::ATOMNAND8:
8870 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8871 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008872 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008873 X86::NOT8r, X86::AL,
8874 X86::GR8RegisterClass, true);
8875 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008876 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008877 case X86::ATOMAND64:
8878 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008879 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008880 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008881 X86::NOT64r, X86::RAX,
8882 X86::GR64RegisterClass);
8883 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008884 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8885 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008886 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008887 X86::NOT64r, X86::RAX,
8888 X86::GR64RegisterClass);
8889 case X86::ATOMXOR64:
8890 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008891 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008892 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008893 X86::NOT64r, X86::RAX,
8894 X86::GR64RegisterClass);
8895 case X86::ATOMNAND64:
8896 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8897 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008898 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008899 X86::NOT64r, X86::RAX,
8900 X86::GR64RegisterClass, true);
8901 case X86::ATOMMIN64:
8902 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8903 case X86::ATOMMAX64:
8904 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8905 case X86::ATOMUMIN64:
8906 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8907 case X86::ATOMUMAX64:
8908 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008909
8910 // This group does 64-bit operations on a 32-bit host.
8911 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008912 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008913 X86::AND32rr, X86::AND32rr,
8914 X86::AND32ri, X86::AND32ri,
8915 false);
8916 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008917 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008918 X86::OR32rr, X86::OR32rr,
8919 X86::OR32ri, X86::OR32ri,
8920 false);
8921 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008922 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008923 X86::XOR32rr, X86::XOR32rr,
8924 X86::XOR32ri, X86::XOR32ri,
8925 false);
8926 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008927 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008928 X86::AND32rr, X86::AND32rr,
8929 X86::AND32ri, X86::AND32ri,
8930 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008931 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008932 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008933 X86::ADD32rr, X86::ADC32rr,
8934 X86::ADD32ri, X86::ADC32ri,
8935 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008936 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008937 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008938 X86::SUB32rr, X86::SBB32rr,
8939 X86::SUB32ri, X86::SBB32ri,
8940 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008941 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008942 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008943 X86::MOV32rr, X86::MOV32rr,
8944 X86::MOV32ri, X86::MOV32ri,
8945 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008946 case X86::VASTART_SAVE_XMM_REGS:
8947 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008948 }
8949}
8950
8951//===----------------------------------------------------------------------===//
8952// X86 Optimization Hooks
8953//===----------------------------------------------------------------------===//
8954
Dan Gohman475871a2008-07-27 21:46:04 +00008955void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008956 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008957 APInt &KnownZero,
8958 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008959 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008960 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008961 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008962 assert((Opc >= ISD::BUILTIN_OP_END ||
8963 Opc == ISD::INTRINSIC_WO_CHAIN ||
8964 Opc == ISD::INTRINSIC_W_CHAIN ||
8965 Opc == ISD::INTRINSIC_VOID) &&
8966 "Should use MaskedValueIsZero if you don't know whether Op"
8967 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008968
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008969 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008970 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008971 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008972 case X86ISD::ADD:
8973 case X86ISD::SUB:
8974 case X86ISD::SMUL:
8975 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008976 case X86ISD::INC:
8977 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008978 case X86ISD::OR:
8979 case X86ISD::XOR:
8980 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008981 // These nodes' second result is a boolean.
8982 if (Op.getResNo() == 0)
8983 break;
8984 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008985 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008986 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8987 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008988 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008989 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008990}
Chris Lattner259e97c2006-01-31 19:43:35 +00008991
Evan Cheng206ee9d2006-07-07 08:33:52 +00008992/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008993/// node is a GlobalAddress + offset.
8994bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008995 const GlobalValue* &GA,
8996 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008997 if (N->getOpcode() == X86ISD::Wrapper) {
8998 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008999 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009000 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009001 return true;
9002 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009003 }
Evan Chengad4196b2008-05-12 19:56:52 +00009004 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009005}
9006
Evan Cheng206ee9d2006-07-07 08:33:52 +00009007/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9008/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9009/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009010/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009011static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009012 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009013 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009014 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00009015 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00009016
Eli Friedman7a5e5552009-06-07 06:52:44 +00009017 if (VT.getSizeInBits() != 128)
9018 return SDValue();
9019
Nate Begemanfdea31a2010-03-24 20:49:50 +00009020 SmallVector<SDValue, 16> Elts;
9021 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
9022 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
9023
9024 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009025}
Evan Chengd880b972008-05-09 21:53:03 +00009026
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009027/// PerformShuffleCombine - Detect vector gather/scatter index generation
9028/// and convert it from being a bunch of shuffles and extracts to a simple
9029/// store and scalar loads to extract the elements.
9030static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9031 const TargetLowering &TLI) {
9032 SDValue InputVector = N->getOperand(0);
9033
9034 // Only operate on vectors of 4 elements, where the alternative shuffling
9035 // gets to be more expensive.
9036 if (InputVector.getValueType() != MVT::v4i32)
9037 return SDValue();
9038
9039 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9040 // single use which is a sign-extend or zero-extend, and all elements are
9041 // used.
9042 SmallVector<SDNode *, 4> Uses;
9043 unsigned ExtractedElements = 0;
9044 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9045 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9046 if (UI.getUse().getResNo() != InputVector.getResNo())
9047 return SDValue();
9048
9049 SDNode *Extract = *UI;
9050 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9051 return SDValue();
9052
9053 if (Extract->getValueType(0) != MVT::i32)
9054 return SDValue();
9055 if (!Extract->hasOneUse())
9056 return SDValue();
9057 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9058 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9059 return SDValue();
9060 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9061 return SDValue();
9062
9063 // Record which element was extracted.
9064 ExtractedElements |=
9065 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9066
9067 Uses.push_back(Extract);
9068 }
9069
9070 // If not all the elements were used, this may not be worthwhile.
9071 if (ExtractedElements != 15)
9072 return SDValue();
9073
9074 // Ok, we've now decided to do the transformation.
9075 DebugLoc dl = InputVector.getDebugLoc();
9076
9077 // Store the value to a temporary stack slot.
9078 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009079 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9080 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009081
9082 // Replace each use (extract) with a load of the appropriate element.
9083 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9084 UE = Uses.end(); UI != UE; ++UI) {
9085 SDNode *Extract = *UI;
9086
9087 // Compute the element's address.
9088 SDValue Idx = Extract->getOperand(1);
9089 unsigned EltSize =
9090 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9091 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9092 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9093
Eric Christopher90eb4022010-07-22 00:26:08 +00009094 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9095 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009096
9097 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009098 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9099 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009100
9101 // Replace the exact with the load.
9102 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9103 }
9104
9105 // The replacement was made in place; don't return anything.
9106 return SDValue();
9107}
9108
Chris Lattner83e6c992006-10-04 06:57:07 +00009109/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009110static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009111 const X86Subtarget *Subtarget) {
9112 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009113 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009114 // Get the LHS/RHS of the select.
9115 SDValue LHS = N->getOperand(1);
9116 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009117
Dan Gohman670e5392009-09-21 18:03:22 +00009118 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009119 // instructions match the semantics of the common C idiom x<y?x:y but not
9120 // x<=y?x:y, because of how they handle negative zero (which can be
9121 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009122 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009123 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009124 Cond.getOpcode() == ISD::SETCC) {
9125 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009126
Chris Lattner47b4ce82009-03-11 05:48:52 +00009127 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009128 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009129 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9130 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009131 switch (CC) {
9132 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009133 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009134 // Converting this to a min would handle NaNs incorrectly, and swapping
9135 // the operands would cause it to handle comparisons between positive
9136 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009137 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009138 if (!UnsafeFPMath &&
9139 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9140 break;
9141 std::swap(LHS, RHS);
9142 }
Dan Gohman670e5392009-09-21 18:03:22 +00009143 Opcode = X86ISD::FMIN;
9144 break;
9145 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009146 // Converting this to a min would handle comparisons between positive
9147 // and negative zero incorrectly.
9148 if (!UnsafeFPMath &&
9149 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9150 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009151 Opcode = X86ISD::FMIN;
9152 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009153 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009154 // Converting this to a min would handle both negative zeros and NaNs
9155 // incorrectly, but we can swap the operands to fix both.
9156 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009157 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009158 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009159 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009160 Opcode = X86ISD::FMIN;
9161 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009162
Dan Gohman670e5392009-09-21 18:03:22 +00009163 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009164 // Converting this to a max would handle comparisons between positive
9165 // and negative zero incorrectly.
9166 if (!UnsafeFPMath &&
9167 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9168 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009169 Opcode = X86ISD::FMAX;
9170 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009171 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009172 // Converting this to a max would handle NaNs incorrectly, and swapping
9173 // the operands would cause it to handle comparisons between positive
9174 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009175 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009176 if (!UnsafeFPMath &&
9177 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9178 break;
9179 std::swap(LHS, RHS);
9180 }
Dan Gohman670e5392009-09-21 18:03:22 +00009181 Opcode = X86ISD::FMAX;
9182 break;
9183 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009184 // Converting this to a max would handle both negative zeros and NaNs
9185 // incorrectly, but we can swap the operands to fix both.
9186 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009187 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009188 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009189 case ISD::SETGE:
9190 Opcode = X86ISD::FMAX;
9191 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009192 }
Dan Gohman670e5392009-09-21 18:03:22 +00009193 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009194 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9195 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009196 switch (CC) {
9197 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009198 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009199 // Converting this to a min would handle comparisons between positive
9200 // and negative zero incorrectly, and swapping the operands would
9201 // cause it to handle NaNs incorrectly.
9202 if (!UnsafeFPMath &&
9203 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009204 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009205 break;
9206 std::swap(LHS, RHS);
9207 }
Dan Gohman670e5392009-09-21 18:03:22 +00009208 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009209 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009210 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009211 // Converting this to a min would handle NaNs incorrectly.
9212 if (!UnsafeFPMath &&
9213 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9214 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009215 Opcode = X86ISD::FMIN;
9216 break;
9217 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009218 // Converting this to a min would handle both negative zeros and NaNs
9219 // incorrectly, but we can swap the operands to fix both.
9220 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009221 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009222 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009223 case ISD::SETGE:
9224 Opcode = X86ISD::FMIN;
9225 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009226
Dan Gohman670e5392009-09-21 18:03:22 +00009227 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009228 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009229 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009230 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009231 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009232 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009233 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009234 // Converting this to a max would handle comparisons between positive
9235 // and negative zero incorrectly, and swapping the operands would
9236 // cause it to handle NaNs incorrectly.
9237 if (!UnsafeFPMath &&
9238 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009239 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009240 break;
9241 std::swap(LHS, RHS);
9242 }
Dan Gohman670e5392009-09-21 18:03:22 +00009243 Opcode = X86ISD::FMAX;
9244 break;
9245 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009246 // Converting this to a max would handle both negative zeros and NaNs
9247 // incorrectly, but we can swap the operands to fix both.
9248 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009249 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009250 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009251 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009252 Opcode = X86ISD::FMAX;
9253 break;
9254 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009255 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009256
Chris Lattner47b4ce82009-03-11 05:48:52 +00009257 if (Opcode)
9258 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009259 }
Eric Christopherfd179292009-08-27 18:07:15 +00009260
Chris Lattnerd1980a52009-03-12 06:52:53 +00009261 // If this is a select between two integer constants, try to do some
9262 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009263 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9264 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009265 // Don't do this for crazy integer types.
9266 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9267 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009268 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009269 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009270
Chris Lattnercee56e72009-03-13 05:53:31 +00009271 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009272 // Efficiently invertible.
9273 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9274 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9275 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9276 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009277 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009278 }
Eric Christopherfd179292009-08-27 18:07:15 +00009279
Chris Lattnerd1980a52009-03-12 06:52:53 +00009280 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009281 if (FalseC->getAPIntValue() == 0 &&
9282 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009283 if (NeedsCondInvert) // Invert the condition if needed.
9284 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9285 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009286
Chris Lattnerd1980a52009-03-12 06:52:53 +00009287 // Zero extend the condition if needed.
9288 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009289
Chris Lattnercee56e72009-03-13 05:53:31 +00009290 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009291 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009292 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009293 }
Eric Christopherfd179292009-08-27 18:07:15 +00009294
Chris Lattner97a29a52009-03-13 05:22:11 +00009295 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009296 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009297 if (NeedsCondInvert) // Invert the condition if needed.
9298 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9299 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009300
Chris Lattner97a29a52009-03-13 05:22:11 +00009301 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009302 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9303 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009304 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009305 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009306 }
Eric Christopherfd179292009-08-27 18:07:15 +00009307
Chris Lattnercee56e72009-03-13 05:53:31 +00009308 // Optimize cases that will turn into an LEA instruction. This requires
9309 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009311 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009312 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009313
Chris Lattnercee56e72009-03-13 05:53:31 +00009314 bool isFastMultiplier = false;
9315 if (Diff < 10) {
9316 switch ((unsigned char)Diff) {
9317 default: break;
9318 case 1: // result = add base, cond
9319 case 2: // result = lea base( , cond*2)
9320 case 3: // result = lea base(cond, cond*2)
9321 case 4: // result = lea base( , cond*4)
9322 case 5: // result = lea base(cond, cond*4)
9323 case 8: // result = lea base( , cond*8)
9324 case 9: // result = lea base(cond, cond*8)
9325 isFastMultiplier = true;
9326 break;
9327 }
9328 }
Eric Christopherfd179292009-08-27 18:07:15 +00009329
Chris Lattnercee56e72009-03-13 05:53:31 +00009330 if (isFastMultiplier) {
9331 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9332 if (NeedsCondInvert) // Invert the condition if needed.
9333 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9334 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009335
Chris Lattnercee56e72009-03-13 05:53:31 +00009336 // Zero extend the condition if needed.
9337 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9338 Cond);
9339 // Scale the condition by the difference.
9340 if (Diff != 1)
9341 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9342 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009343
Chris Lattnercee56e72009-03-13 05:53:31 +00009344 // Add the base if non-zero.
9345 if (FalseC->getAPIntValue() != 0)
9346 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9347 SDValue(FalseC, 0));
9348 return Cond;
9349 }
Eric Christopherfd179292009-08-27 18:07:15 +00009350 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009351 }
9352 }
Eric Christopherfd179292009-08-27 18:07:15 +00009353
Dan Gohman475871a2008-07-27 21:46:04 +00009354 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009355}
9356
Chris Lattnerd1980a52009-03-12 06:52:53 +00009357/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9358static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9359 TargetLowering::DAGCombinerInfo &DCI) {
9360 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009361
Chris Lattnerd1980a52009-03-12 06:52:53 +00009362 // If the flag operand isn't dead, don't touch this CMOV.
9363 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9364 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009365
Chris Lattnerd1980a52009-03-12 06:52:53 +00009366 // If this is a select between two integer constants, try to do some
9367 // optimizations. Note that the operands are ordered the opposite of SELECT
9368 // operands.
9369 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9370 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9371 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9372 // larger than FalseC (the false value).
9373 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009374
Chris Lattnerd1980a52009-03-12 06:52:53 +00009375 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9376 CC = X86::GetOppositeBranchCondition(CC);
9377 std::swap(TrueC, FalseC);
9378 }
Eric Christopherfd179292009-08-27 18:07:15 +00009379
Chris Lattnerd1980a52009-03-12 06:52:53 +00009380 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009381 // This is efficient for any integer data type (including i8/i16) and
9382 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009383 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9384 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009385 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9386 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009387
Chris Lattnerd1980a52009-03-12 06:52:53 +00009388 // Zero extend the condition if needed.
9389 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009390
Chris Lattnerd1980a52009-03-12 06:52:53 +00009391 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9392 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009393 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009394 if (N->getNumValues() == 2) // Dead flag value?
9395 return DCI.CombineTo(N, Cond, SDValue());
9396 return Cond;
9397 }
Eric Christopherfd179292009-08-27 18:07:15 +00009398
Chris Lattnercee56e72009-03-13 05:53:31 +00009399 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9400 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009401 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9402 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009403 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9404 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009405
Chris Lattner97a29a52009-03-13 05:22:11 +00009406 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009407 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9408 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009409 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9410 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009411
Chris Lattner97a29a52009-03-13 05:22:11 +00009412 if (N->getNumValues() == 2) // Dead flag value?
9413 return DCI.CombineTo(N, Cond, SDValue());
9414 return Cond;
9415 }
Eric Christopherfd179292009-08-27 18:07:15 +00009416
Chris Lattnercee56e72009-03-13 05:53:31 +00009417 // Optimize cases that will turn into an LEA instruction. This requires
9418 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009419 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009420 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009421 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009422
Chris Lattnercee56e72009-03-13 05:53:31 +00009423 bool isFastMultiplier = false;
9424 if (Diff < 10) {
9425 switch ((unsigned char)Diff) {
9426 default: break;
9427 case 1: // result = add base, cond
9428 case 2: // result = lea base( , cond*2)
9429 case 3: // result = lea base(cond, cond*2)
9430 case 4: // result = lea base( , cond*4)
9431 case 5: // result = lea base(cond, cond*4)
9432 case 8: // result = lea base( , cond*8)
9433 case 9: // result = lea base(cond, cond*8)
9434 isFastMultiplier = true;
9435 break;
9436 }
9437 }
Eric Christopherfd179292009-08-27 18:07:15 +00009438
Chris Lattnercee56e72009-03-13 05:53:31 +00009439 if (isFastMultiplier) {
9440 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9441 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009442 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9443 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009444 // Zero extend the condition if needed.
9445 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9446 Cond);
9447 // Scale the condition by the difference.
9448 if (Diff != 1)
9449 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9450 DAG.getConstant(Diff, Cond.getValueType()));
9451
9452 // Add the base if non-zero.
9453 if (FalseC->getAPIntValue() != 0)
9454 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9455 SDValue(FalseC, 0));
9456 if (N->getNumValues() == 2) // Dead flag value?
9457 return DCI.CombineTo(N, Cond, SDValue());
9458 return Cond;
9459 }
Eric Christopherfd179292009-08-27 18:07:15 +00009460 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009461 }
9462 }
9463 return SDValue();
9464}
9465
9466
Evan Cheng0b0cd912009-03-28 05:57:29 +00009467/// PerformMulCombine - Optimize a single multiply with constant into two
9468/// in order to implement it with two cheaper instructions, e.g.
9469/// LEA + SHL, LEA + LEA.
9470static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9471 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009472 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9473 return SDValue();
9474
Owen Andersone50ed302009-08-10 22:56:29 +00009475 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009476 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009477 return SDValue();
9478
9479 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9480 if (!C)
9481 return SDValue();
9482 uint64_t MulAmt = C->getZExtValue();
9483 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9484 return SDValue();
9485
9486 uint64_t MulAmt1 = 0;
9487 uint64_t MulAmt2 = 0;
9488 if ((MulAmt % 9) == 0) {
9489 MulAmt1 = 9;
9490 MulAmt2 = MulAmt / 9;
9491 } else if ((MulAmt % 5) == 0) {
9492 MulAmt1 = 5;
9493 MulAmt2 = MulAmt / 5;
9494 } else if ((MulAmt % 3) == 0) {
9495 MulAmt1 = 3;
9496 MulAmt2 = MulAmt / 3;
9497 }
9498 if (MulAmt2 &&
9499 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9500 DebugLoc DL = N->getDebugLoc();
9501
9502 if (isPowerOf2_64(MulAmt2) &&
9503 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9504 // If second multiplifer is pow2, issue it first. We want the multiply by
9505 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9506 // is an add.
9507 std::swap(MulAmt1, MulAmt2);
9508
9509 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009510 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009511 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009512 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009513 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009514 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009515 DAG.getConstant(MulAmt1, VT));
9516
Eric Christopherfd179292009-08-27 18:07:15 +00009517 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009518 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009519 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009520 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009521 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009522 DAG.getConstant(MulAmt2, VT));
9523
9524 // Do not add new nodes to DAG combiner worklist.
9525 DCI.CombineTo(N, NewMul, false);
9526 }
9527 return SDValue();
9528}
9529
Evan Chengad9c0a32009-12-15 00:53:42 +00009530static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9531 SDValue N0 = N->getOperand(0);
9532 SDValue N1 = N->getOperand(1);
9533 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9534 EVT VT = N0.getValueType();
9535
9536 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9537 // since the result of setcc_c is all zero's or all ones.
9538 if (N1C && N0.getOpcode() == ISD::AND &&
9539 N0.getOperand(1).getOpcode() == ISD::Constant) {
9540 SDValue N00 = N0.getOperand(0);
9541 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9542 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9543 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9544 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9545 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9546 APInt ShAmt = N1C->getAPIntValue();
9547 Mask = Mask.shl(ShAmt);
9548 if (Mask != 0)
9549 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9550 N00, DAG.getConstant(Mask, VT));
9551 }
9552 }
9553
9554 return SDValue();
9555}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009556
Nate Begeman740ab032009-01-26 00:52:55 +00009557/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9558/// when possible.
9559static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9560 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009561 EVT VT = N->getValueType(0);
9562 if (!VT.isVector() && VT.isInteger() &&
9563 N->getOpcode() == ISD::SHL)
9564 return PerformSHLCombine(N, DAG);
9565
Nate Begeman740ab032009-01-26 00:52:55 +00009566 // On X86 with SSE2 support, we can transform this to a vector shift if
9567 // all elements are shifted by the same amount. We can't do this in legalize
9568 // because the a constant vector is typically transformed to a constant pool
9569 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009570 if (!Subtarget->hasSSE2())
9571 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009572
Owen Anderson825b72b2009-08-11 20:47:22 +00009573 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009574 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009575
Mon P Wang3becd092009-01-28 08:12:05 +00009576 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009577 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009578 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009579 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009580 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9581 unsigned NumElts = VT.getVectorNumElements();
9582 unsigned i = 0;
9583 for (; i != NumElts; ++i) {
9584 SDValue Arg = ShAmtOp.getOperand(i);
9585 if (Arg.getOpcode() == ISD::UNDEF) continue;
9586 BaseShAmt = Arg;
9587 break;
9588 }
9589 for (; i != NumElts; ++i) {
9590 SDValue Arg = ShAmtOp.getOperand(i);
9591 if (Arg.getOpcode() == ISD::UNDEF) continue;
9592 if (Arg != BaseShAmt) {
9593 return SDValue();
9594 }
9595 }
9596 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009597 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009598 SDValue InVec = ShAmtOp.getOperand(0);
9599 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9600 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9601 unsigned i = 0;
9602 for (; i != NumElts; ++i) {
9603 SDValue Arg = InVec.getOperand(i);
9604 if (Arg.getOpcode() == ISD::UNDEF) continue;
9605 BaseShAmt = Arg;
9606 break;
9607 }
9608 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9609 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009610 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009611 if (C->getZExtValue() == SplatIdx)
9612 BaseShAmt = InVec.getOperand(1);
9613 }
9614 }
9615 if (BaseShAmt.getNode() == 0)
9616 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9617 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009618 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009619 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009620
Mon P Wangefa42202009-09-03 19:56:25 +00009621 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009622 if (EltVT.bitsGT(MVT::i32))
9623 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9624 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009625 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009626
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009627 // The shift amount is identical so we can do a vector shift.
9628 SDValue ValOp = N->getOperand(0);
9629 switch (N->getOpcode()) {
9630 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009631 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009632 break;
9633 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009634 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009635 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009636 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009637 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009638 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009639 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009640 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009641 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009642 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009643 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009644 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009645 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009646 break;
9647 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009648 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009649 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009650 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009651 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009652 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009653 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009654 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009655 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009656 break;
9657 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009658 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009659 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009660 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009661 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009662 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009663 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009664 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009665 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009666 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009667 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009668 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009669 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009670 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009671 }
9672 return SDValue();
9673}
9674
Evan Cheng760d1942010-01-04 21:22:48 +00009675static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009676 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009677 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009678 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009679 return SDValue();
9680
Evan Cheng760d1942010-01-04 21:22:48 +00009681 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009682 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009683 return SDValue();
9684
9685 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9686 SDValue N0 = N->getOperand(0);
9687 SDValue N1 = N->getOperand(1);
9688 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9689 std::swap(N0, N1);
9690 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9691 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009692 if (!N0.hasOneUse() || !N1.hasOneUse())
9693 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009694
9695 SDValue ShAmt0 = N0.getOperand(1);
9696 if (ShAmt0.getValueType() != MVT::i8)
9697 return SDValue();
9698 SDValue ShAmt1 = N1.getOperand(1);
9699 if (ShAmt1.getValueType() != MVT::i8)
9700 return SDValue();
9701 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9702 ShAmt0 = ShAmt0.getOperand(0);
9703 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9704 ShAmt1 = ShAmt1.getOperand(0);
9705
9706 DebugLoc DL = N->getDebugLoc();
9707 unsigned Opc = X86ISD::SHLD;
9708 SDValue Op0 = N0.getOperand(0);
9709 SDValue Op1 = N1.getOperand(0);
9710 if (ShAmt0.getOpcode() == ISD::SUB) {
9711 Opc = X86ISD::SHRD;
9712 std::swap(Op0, Op1);
9713 std::swap(ShAmt0, ShAmt1);
9714 }
9715
Evan Cheng8b1190a2010-04-28 01:18:01 +00009716 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009717 if (ShAmt1.getOpcode() == ISD::SUB) {
9718 SDValue Sum = ShAmt1.getOperand(0);
9719 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009720 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9721 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9722 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9723 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009724 return DAG.getNode(Opc, DL, VT,
9725 Op0, Op1,
9726 DAG.getNode(ISD::TRUNCATE, DL,
9727 MVT::i8, ShAmt0));
9728 }
9729 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9730 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9731 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009732 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009733 return DAG.getNode(Opc, DL, VT,
9734 N0.getOperand(0), N1.getOperand(0),
9735 DAG.getNode(ISD::TRUNCATE, DL,
9736 MVT::i8, ShAmt0));
9737 }
9738
9739 return SDValue();
9740}
9741
Chris Lattner149a4e52008-02-22 02:09:43 +00009742/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009743static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009744 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009745 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9746 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009747 // A preferable solution to the general problem is to figure out the right
9748 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009749
9750 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009751 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009752 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009753 if (VT.getSizeInBits() != 64)
9754 return SDValue();
9755
Devang Patel578efa92009-06-05 21:57:13 +00009756 const Function *F = DAG.getMachineFunction().getFunction();
9757 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009758 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009759 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009760 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009761 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009762 isa<LoadSDNode>(St->getValue()) &&
9763 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9764 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009765 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009766 LoadSDNode *Ld = 0;
9767 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009768 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009769 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009770 // Must be a store of a load. We currently handle two cases: the load
9771 // is a direct child, and it's under an intervening TokenFactor. It is
9772 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009773 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009774 Ld = cast<LoadSDNode>(St->getChain());
9775 else if (St->getValue().hasOneUse() &&
9776 ChainVal->getOpcode() == ISD::TokenFactor) {
9777 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009778 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009779 TokenFactorIndex = i;
9780 Ld = cast<LoadSDNode>(St->getValue());
9781 } else
9782 Ops.push_back(ChainVal->getOperand(i));
9783 }
9784 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009785
Evan Cheng536e6672009-03-12 05:59:15 +00009786 if (!Ld || !ISD::isNormalLoad(Ld))
9787 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009788
Evan Cheng536e6672009-03-12 05:59:15 +00009789 // If this is not the MMX case, i.e. we are just turning i64 load/store
9790 // into f64 load/store, avoid the transformation if there are multiple
9791 // uses of the loaded value.
9792 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9793 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009794
Evan Cheng536e6672009-03-12 05:59:15 +00009795 DebugLoc LdDL = Ld->getDebugLoc();
9796 DebugLoc StDL = N->getDebugLoc();
9797 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9798 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9799 // pair instead.
9800 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009801 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009802 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9803 Ld->getBasePtr(), Ld->getSrcValue(),
9804 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009805 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009806 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009807 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009808 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009809 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009810 Ops.size());
9811 }
Evan Cheng536e6672009-03-12 05:59:15 +00009812 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009813 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009814 St->isVolatile(), St->isNonTemporal(),
9815 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009816 }
Evan Cheng536e6672009-03-12 05:59:15 +00009817
9818 // Otherwise, lower to two pairs of 32-bit loads / stores.
9819 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009820 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9821 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009822
Owen Anderson825b72b2009-08-11 20:47:22 +00009823 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009824 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009825 Ld->isVolatile(), Ld->isNonTemporal(),
9826 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009827 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009828 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009829 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009830 MinAlign(Ld->getAlignment(), 4));
9831
9832 SDValue NewChain = LoLd.getValue(1);
9833 if (TokenFactorIndex != -1) {
9834 Ops.push_back(LoLd);
9835 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009836 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009837 Ops.size());
9838 }
9839
9840 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009841 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9842 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009843
9844 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9845 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009846 St->isVolatile(), St->isNonTemporal(),
9847 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009848 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9849 St->getSrcValue(),
9850 St->getSrcValueOffset() + 4,
9851 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009852 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009853 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009854 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009855 }
Dan Gohman475871a2008-07-27 21:46:04 +00009856 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009857}
9858
Chris Lattner6cf73262008-01-25 06:14:17 +00009859/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9860/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009861static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009862 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9863 // F[X]OR(0.0, x) -> x
9864 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009865 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9866 if (C->getValueAPF().isPosZero())
9867 return N->getOperand(1);
9868 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9869 if (C->getValueAPF().isPosZero())
9870 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009871 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009872}
9873
9874/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009875static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009876 // FAND(0.0, x) -> 0.0
9877 // FAND(x, 0.0) -> 0.0
9878 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9879 if (C->getValueAPF().isPosZero())
9880 return N->getOperand(0);
9881 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9882 if (C->getValueAPF().isPosZero())
9883 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009884 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009885}
9886
Dan Gohmane5af2d32009-01-29 01:59:02 +00009887static SDValue PerformBTCombine(SDNode *N,
9888 SelectionDAG &DAG,
9889 TargetLowering::DAGCombinerInfo &DCI) {
9890 // BT ignores high bits in the bit index operand.
9891 SDValue Op1 = N->getOperand(1);
9892 if (Op1.hasOneUse()) {
9893 unsigned BitWidth = Op1.getValueSizeInBits();
9894 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9895 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009896 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9897 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009898 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009899 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9900 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9901 DCI.CommitTargetLoweringOpt(TLO);
9902 }
9903 return SDValue();
9904}
Chris Lattner83e6c992006-10-04 06:57:07 +00009905
Eli Friedman7a5e5552009-06-07 06:52:44 +00009906static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9907 SDValue Op = N->getOperand(0);
9908 if (Op.getOpcode() == ISD::BIT_CONVERT)
9909 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009910 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009911 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009912 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009913 OpVT.getVectorElementType().getSizeInBits()) {
9914 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9915 }
9916 return SDValue();
9917}
9918
Evan Cheng2e489c42009-12-16 00:53:11 +00009919static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9920 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9921 // (and (i32 x86isd::setcc_carry), 1)
9922 // This eliminates the zext. This transformation is necessary because
9923 // ISD::SETCC is always legalized to i8.
9924 DebugLoc dl = N->getDebugLoc();
9925 SDValue N0 = N->getOperand(0);
9926 EVT VT = N->getValueType(0);
9927 if (N0.getOpcode() == ISD::AND &&
9928 N0.hasOneUse() &&
9929 N0.getOperand(0).hasOneUse()) {
9930 SDValue N00 = N0.getOperand(0);
9931 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9932 return SDValue();
9933 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9934 if (!C || C->getZExtValue() != 1)
9935 return SDValue();
9936 return DAG.getNode(ISD::AND, dl, VT,
9937 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9938 N00.getOperand(0), N00.getOperand(1)),
9939 DAG.getConstant(1, VT));
9940 }
9941
9942 return SDValue();
9943}
9944
Dan Gohman475871a2008-07-27 21:46:04 +00009945SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009946 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009947 SelectionDAG &DAG = DCI.DAG;
9948 switch (N->getOpcode()) {
9949 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009950 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009951 case ISD::EXTRACT_VECTOR_ELT:
9952 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009953 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009954 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009955 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009956 case ISD::SHL:
9957 case ISD::SRA:
9958 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009959 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009960 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009961 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009962 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9963 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009964 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009965 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009966 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009967 }
9968
Dan Gohman475871a2008-07-27 21:46:04 +00009969 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009970}
9971
Evan Chenge5b51ac2010-04-17 06:13:15 +00009972/// isTypeDesirableForOp - Return true if the target has native support for
9973/// the specified value type and it is 'desirable' to use the type for the
9974/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9975/// instruction encodings are longer and some i16 instructions are slow.
9976bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9977 if (!isTypeLegal(VT))
9978 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009979 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009980 return true;
9981
9982 switch (Opc) {
9983 default:
9984 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009985 case ISD::LOAD:
9986 case ISD::SIGN_EXTEND:
9987 case ISD::ZERO_EXTEND:
9988 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009989 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009990 case ISD::SRL:
9991 case ISD::SUB:
9992 case ISD::ADD:
9993 case ISD::MUL:
9994 case ISD::AND:
9995 case ISD::OR:
9996 case ISD::XOR:
9997 return false;
9998 }
9999}
10000
Evan Chengc82c20b2010-04-24 04:44:57 +000010001static bool MayFoldLoad(SDValue Op) {
10002 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10003}
10004
10005static bool MayFoldIntoStore(SDValue Op) {
10006 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10007}
10008
Evan Chenge5b51ac2010-04-17 06:13:15 +000010009/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010010/// beneficial for dag combiner to promote the specified node. If true, it
10011/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010012bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010013 EVT VT = Op.getValueType();
10014 if (VT != MVT::i16)
10015 return false;
10016
Evan Cheng4c26e932010-04-19 19:29:22 +000010017 bool Promote = false;
10018 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010019 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010020 default: break;
10021 case ISD::LOAD: {
10022 LoadSDNode *LD = cast<LoadSDNode>(Op);
10023 // If the non-extending load has a single use and it's not live out, then it
10024 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010025 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10026 Op.hasOneUse()*/) {
10027 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10028 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10029 // The only case where we'd want to promote LOAD (rather then it being
10030 // promoted as an operand is when it's only use is liveout.
10031 if (UI->getOpcode() != ISD::CopyToReg)
10032 return false;
10033 }
10034 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010035 Promote = true;
10036 break;
10037 }
10038 case ISD::SIGN_EXTEND:
10039 case ISD::ZERO_EXTEND:
10040 case ISD::ANY_EXTEND:
10041 Promote = true;
10042 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010043 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010044 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010045 SDValue N0 = Op.getOperand(0);
10046 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010047 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010048 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010049 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010050 break;
10051 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010052 case ISD::ADD:
10053 case ISD::MUL:
10054 case ISD::AND:
10055 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010056 case ISD::XOR:
10057 Commute = true;
10058 // fallthrough
10059 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010060 SDValue N0 = Op.getOperand(0);
10061 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010062 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010063 return false;
10064 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010065 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010066 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010067 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010068 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010069 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010070 }
10071 }
10072
10073 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010074 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010075}
10076
Evan Cheng60c07e12006-07-05 22:17:51 +000010077//===----------------------------------------------------------------------===//
10078// X86 Inline Assembly Support
10079//===----------------------------------------------------------------------===//
10080
Chris Lattnerb8105652009-07-20 17:51:36 +000010081static bool LowerToBSwap(CallInst *CI) {
10082 // FIXME: this should verify that we are targetting a 486 or better. If not,
10083 // we will turn this bswap into something that will be lowered to logical ops
10084 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10085 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010086
Chris Lattnerb8105652009-07-20 17:51:36 +000010087 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010088 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010089 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010090 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010091 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010092
Chris Lattnerb8105652009-07-20 17:51:36 +000010093 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10094 if (!Ty || Ty->getBitWidth() % 16 != 0)
10095 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010096
Chris Lattnerb8105652009-07-20 17:51:36 +000010097 // Okay, we can do this xform, do so now.
10098 const Type *Tys[] = { Ty };
10099 Module *M = CI->getParent()->getParent()->getParent();
10100 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010101
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010102 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010103 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010104
Chris Lattnerb8105652009-07-20 17:51:36 +000010105 CI->replaceAllUsesWith(Op);
10106 CI->eraseFromParent();
10107 return true;
10108}
10109
10110bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10111 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10112 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10113
10114 std::string AsmStr = IA->getAsmString();
10115
10116 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010117 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010118 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10119
10120 switch (AsmPieces.size()) {
10121 default: return false;
10122 case 1:
10123 AsmStr = AsmPieces[0];
10124 AsmPieces.clear();
10125 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10126
10127 // bswap $0
10128 if (AsmPieces.size() == 2 &&
10129 (AsmPieces[0] == "bswap" ||
10130 AsmPieces[0] == "bswapq" ||
10131 AsmPieces[0] == "bswapl") &&
10132 (AsmPieces[1] == "$0" ||
10133 AsmPieces[1] == "${0:q}")) {
10134 // No need to check constraints, nothing other than the equivalent of
10135 // "=r,0" would be valid here.
10136 return LowerToBSwap(CI);
10137 }
10138 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010139 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010140 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010141 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010142 AsmPieces[1] == "$$8," &&
10143 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010144 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10145 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010146 const std::string &Constraints = IA->getConstraintString();
10147 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010148 std::sort(AsmPieces.begin(), AsmPieces.end());
10149 if (AsmPieces.size() == 4 &&
10150 AsmPieces[0] == "~{cc}" &&
10151 AsmPieces[1] == "~{dirflag}" &&
10152 AsmPieces[2] == "~{flags}" &&
10153 AsmPieces[3] == "~{fpsr}") {
10154 return LowerToBSwap(CI);
10155 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010156 }
10157 break;
10158 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010159 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010160 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010161 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10162 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10163 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010164 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010165 SplitString(AsmPieces[0], Words, " \t");
10166 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10167 Words.clear();
10168 SplitString(AsmPieces[1], Words, " \t");
10169 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10170 Words.clear();
10171 SplitString(AsmPieces[2], Words, " \t,");
10172 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10173 Words[2] == "%edx") {
10174 return LowerToBSwap(CI);
10175 }
10176 }
10177 }
10178 }
10179 break;
10180 }
10181 return false;
10182}
10183
10184
10185
Chris Lattnerf4dff842006-07-11 02:54:03 +000010186/// getConstraintType - Given a constraint letter, return the type of
10187/// constraint it is for this target.
10188X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010189X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10190 if (Constraint.size() == 1) {
10191 switch (Constraint[0]) {
10192 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010193 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010194 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010195 case 'r':
10196 case 'R':
10197 case 'l':
10198 case 'q':
10199 case 'Q':
10200 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010201 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010202 case 'Y':
10203 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010204 case 'e':
10205 case 'Z':
10206 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010207 default:
10208 break;
10209 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010210 }
Chris Lattner4234f572007-03-25 02:14:49 +000010211 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010212}
10213
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010214/// LowerXConstraint - try to replace an X constraint, which matches anything,
10215/// with another that has more specific requirements based on the type of the
10216/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010217const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010218LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010219 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10220 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010221 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010222 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010223 return "Y";
10224 if (Subtarget->hasSSE1())
10225 return "x";
10226 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010227
Chris Lattner5e764232008-04-26 23:02:14 +000010228 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010229}
10230
Chris Lattner48884cd2007-08-25 00:47:38 +000010231/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10232/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010233void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010234 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010235 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010236 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010237 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010238
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010239 switch (Constraint) {
10240 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010241 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010242 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010243 if (C->getZExtValue() <= 31) {
10244 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010245 break;
10246 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010247 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010248 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010249 case 'J':
10250 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010251 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010252 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10253 break;
10254 }
10255 }
10256 return;
10257 case 'K':
10258 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010259 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010260 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10261 break;
10262 }
10263 }
10264 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010265 case 'N':
10266 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010267 if (C->getZExtValue() <= 255) {
10268 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010269 break;
10270 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010271 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010272 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010273 case 'e': {
10274 // 32-bit signed value
10275 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010276 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10277 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010278 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010279 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010280 break;
10281 }
10282 // FIXME gcc accepts some relocatable values here too, but only in certain
10283 // memory models; it's complicated.
10284 }
10285 return;
10286 }
10287 case 'Z': {
10288 // 32-bit unsigned value
10289 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010290 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10291 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010292 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10293 break;
10294 }
10295 }
10296 // FIXME gcc accepts some relocatable values here too, but only in certain
10297 // memory models; it's complicated.
10298 return;
10299 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010300 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010301 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010302 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010303 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010304 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010305 break;
10306 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010307
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010308 // In any sort of PIC mode addresses need to be computed at runtime by
10309 // adding in a register or some sort of table lookup. These can't
10310 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010311 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010312 return;
10313
Chris Lattnerdc43a882007-05-03 16:52:29 +000010314 // If we are in non-pic codegen mode, we allow the address of a global (with
10315 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010316 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010317 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010318
Chris Lattner49921962009-05-08 18:23:14 +000010319 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10320 while (1) {
10321 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10322 Offset += GA->getOffset();
10323 break;
10324 } else if (Op.getOpcode() == ISD::ADD) {
10325 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10326 Offset += C->getZExtValue();
10327 Op = Op.getOperand(0);
10328 continue;
10329 }
10330 } else if (Op.getOpcode() == ISD::SUB) {
10331 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10332 Offset += -C->getZExtValue();
10333 Op = Op.getOperand(0);
10334 continue;
10335 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010336 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010337
Chris Lattner49921962009-05-08 18:23:14 +000010338 // Otherwise, this isn't something we can handle, reject it.
10339 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010340 }
Eric Christopherfd179292009-08-27 18:07:15 +000010341
Dan Gohman46510a72010-04-15 01:51:59 +000010342 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010343 // If we require an extra load to get this address, as in PIC mode, we
10344 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010345 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10346 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010347 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010348
Devang Patel0d881da2010-07-06 22:08:15 +000010349 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10350 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010351 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010352 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010353 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010354
Gabor Greifba36cb52008-08-28 21:40:38 +000010355 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010356 Ops.push_back(Result);
10357 return;
10358 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010359 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010360}
10361
Chris Lattner259e97c2006-01-31 19:43:35 +000010362std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010363getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010364 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010365 if (Constraint.size() == 1) {
10366 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010367 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010368 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010369 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10370 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010371 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010372 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10373 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10374 X86::R10D,X86::R11D,X86::R12D,
10375 X86::R13D,X86::R14D,X86::R15D,
10376 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010377 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010378 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10379 X86::SI, X86::DI, X86::R8W,X86::R9W,
10380 X86::R10W,X86::R11W,X86::R12W,
10381 X86::R13W,X86::R14W,X86::R15W,
10382 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010383 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010384 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10385 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10386 X86::R10B,X86::R11B,X86::R12B,
10387 X86::R13B,X86::R14B,X86::R15B,
10388 X86::BPL, X86::SPL, 0);
10389
Owen Anderson825b72b2009-08-11 20:47:22 +000010390 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010391 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10392 X86::RSI, X86::RDI, X86::R8, X86::R9,
10393 X86::R10, X86::R11, X86::R12,
10394 X86::R13, X86::R14, X86::R15,
10395 X86::RBP, X86::RSP, 0);
10396
10397 break;
10398 }
Eric Christopherfd179292009-08-27 18:07:15 +000010399 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010400 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010401 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010402 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010403 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010404 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010405 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010406 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010407 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010408 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10409 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010410 }
10411 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010412
Chris Lattner1efa40f2006-02-22 00:56:39 +000010413 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010414}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010415
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010416std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010417X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010418 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010419 // First, see if this is a constraint that directly corresponds to an LLVM
10420 // register class.
10421 if (Constraint.size() == 1) {
10422 // GCC Constraint Letters
10423 switch (Constraint[0]) {
10424 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010425 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010426 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010427 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010428 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010429 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010430 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010431 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010432 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010433 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010434 case 'R': // LEGACY_REGS
10435 if (VT == MVT::i8)
10436 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10437 if (VT == MVT::i16)
10438 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10439 if (VT == MVT::i32 || !Subtarget->is64Bit())
10440 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10441 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010442 case 'f': // FP Stack registers.
10443 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10444 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010445 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010446 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010447 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010448 return std::make_pair(0U, X86::RFP64RegisterClass);
10449 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010450 case 'y': // MMX_REGS if MMX allowed.
10451 if (!Subtarget->hasMMX()) break;
10452 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010453 case 'Y': // SSE_REGS if SSE2 allowed
10454 if (!Subtarget->hasSSE2()) break;
10455 // FALL THROUGH.
10456 case 'x': // SSE_REGS if SSE1 allowed
10457 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010458
Owen Anderson825b72b2009-08-11 20:47:22 +000010459 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010460 default: break;
10461 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010462 case MVT::f32:
10463 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010464 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010465 case MVT::f64:
10466 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010467 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010468 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010469 case MVT::v16i8:
10470 case MVT::v8i16:
10471 case MVT::v4i32:
10472 case MVT::v2i64:
10473 case MVT::v4f32:
10474 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010475 return std::make_pair(0U, X86::VR128RegisterClass);
10476 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010477 break;
10478 }
10479 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010480
Chris Lattnerf76d1802006-07-31 23:26:50 +000010481 // Use the default implementation in TargetLowering to convert the register
10482 // constraint into a member of a register class.
10483 std::pair<unsigned, const TargetRegisterClass*> Res;
10484 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010485
10486 // Not found as a standard register?
10487 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010488 // Map st(0) -> st(7) -> ST0
10489 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10490 tolower(Constraint[1]) == 's' &&
10491 tolower(Constraint[2]) == 't' &&
10492 Constraint[3] == '(' &&
10493 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10494 Constraint[5] == ')' &&
10495 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010496
Chris Lattner56d77c72009-09-13 22:41:48 +000010497 Res.first = X86::ST0+Constraint[4]-'0';
10498 Res.second = X86::RFP80RegisterClass;
10499 return Res;
10500 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010501
Chris Lattner56d77c72009-09-13 22:41:48 +000010502 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010503 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010504 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010505 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010506 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010507 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010508
10509 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010510 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010511 Res.first = X86::EFLAGS;
10512 Res.second = X86::CCRRegisterClass;
10513 return Res;
10514 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010515
Dale Johannesen330169f2008-11-13 21:52:36 +000010516 // 'A' means EAX + EDX.
10517 if (Constraint == "A") {
10518 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010519 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010520 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010521 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010522 return Res;
10523 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010524
Chris Lattnerf76d1802006-07-31 23:26:50 +000010525 // Otherwise, check to see if this is a register class of the wrong value
10526 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10527 // turn into {ax},{dx}.
10528 if (Res.second->hasType(VT))
10529 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010530
Chris Lattnerf76d1802006-07-31 23:26:50 +000010531 // All of the single-register GCC register classes map their values onto
10532 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10533 // really want an 8-bit or 32-bit register, map to the appropriate register
10534 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010535 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010536 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010537 unsigned DestReg = 0;
10538 switch (Res.first) {
10539 default: break;
10540 case X86::AX: DestReg = X86::AL; break;
10541 case X86::DX: DestReg = X86::DL; break;
10542 case X86::CX: DestReg = X86::CL; break;
10543 case X86::BX: DestReg = X86::BL; break;
10544 }
10545 if (DestReg) {
10546 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010547 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010548 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010549 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010550 unsigned DestReg = 0;
10551 switch (Res.first) {
10552 default: break;
10553 case X86::AX: DestReg = X86::EAX; break;
10554 case X86::DX: DestReg = X86::EDX; break;
10555 case X86::CX: DestReg = X86::ECX; break;
10556 case X86::BX: DestReg = X86::EBX; break;
10557 case X86::SI: DestReg = X86::ESI; break;
10558 case X86::DI: DestReg = X86::EDI; break;
10559 case X86::BP: DestReg = X86::EBP; break;
10560 case X86::SP: DestReg = X86::ESP; break;
10561 }
10562 if (DestReg) {
10563 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010564 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010565 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010566 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010567 unsigned DestReg = 0;
10568 switch (Res.first) {
10569 default: break;
10570 case X86::AX: DestReg = X86::RAX; break;
10571 case X86::DX: DestReg = X86::RDX; break;
10572 case X86::CX: DestReg = X86::RCX; break;
10573 case X86::BX: DestReg = X86::RBX; break;
10574 case X86::SI: DestReg = X86::RSI; break;
10575 case X86::DI: DestReg = X86::RDI; break;
10576 case X86::BP: DestReg = X86::RBP; break;
10577 case X86::SP: DestReg = X86::RSP; break;
10578 }
10579 if (DestReg) {
10580 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010581 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010582 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010583 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010584 } else if (Res.second == X86::FR32RegisterClass ||
10585 Res.second == X86::FR64RegisterClass ||
10586 Res.second == X86::VR128RegisterClass) {
10587 // Handle references to XMM physical registers that got mapped into the
10588 // wrong class. This can happen with constraints like {xmm0} where the
10589 // target independent register mapper will just pick the first match it can
10590 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010591 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010592 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010593 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010594 Res.second = X86::FR64RegisterClass;
10595 else if (X86::VR128RegisterClass->hasType(VT))
10596 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010597 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010598
Chris Lattnerf76d1802006-07-31 23:26:50 +000010599 return Res;
10600}