blob: 961649b67497d88e4eab61cacd96ffc554de5db7 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000098
99def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
102def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
103 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000104def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
105 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
Evan Cheng218977b2010-07-13 19:27:42 +0000107def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
108 [SDNPHasChain]>;
109
Evan Chenga8e29892007-01-19 07:51:42 +0000110def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
David Goodwinc0309b42009-06-29 15:33:01 +0000113def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000114 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000115
Evan Chenga8e29892007-01-19 07:51:42 +0000116def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
117
Chris Lattner036609b2010-12-23 18:28:41 +0000118def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
119def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000121
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000123def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
124 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000125def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000126 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
127def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
128 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
129
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000130
Evan Cheng11db0682010-08-11 06:22:01 +0000131def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
132 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000133def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000134 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000135def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000136 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000137
Evan Chengf609bb82010-01-19 00:44:15 +0000138def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
139
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000140def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000141 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000142
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000143
144def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
145
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000146//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000147// ARM Instruction Predicate Definitions.
148//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000149def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
151def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000152def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
153def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000154def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
161def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000162def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000163def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
164def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
165 AssemblerPredicate;
166def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
167 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000168def HasMP : Predicate<"Subtarget->hasMPExtension()">,
169 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000171def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000173def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000174def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
175def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
177def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000179// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000180def UseMovt : Predicate<"Subtarget->useMovt()">;
181def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000182def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000183
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000184//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000185// ARM Flag Definitions.
186
187class RegConstraint<string C> {
188 string Constraints = C;
189}
190
191//===----------------------------------------------------------------------===//
192// ARM specific transformation functions and pattern fragments.
193//
194
Evan Chenga8e29892007-01-19 07:51:42 +0000195// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
196// so_imm_neg def below.
197def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000199}]>;
200
201// so_imm_not_XFORM - Return a so_imm value packed into the format described for
202// so_imm_not def below.
203def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
Evan Chenga8e29892007-01-19 07:51:42 +0000207/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
208def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
212/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
213def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
Jim Grosbach64171712010-02-16 21:07:46 +0000217def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000219 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chenga2515702007-03-19 07:09:02 +0000222def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000224 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000226
227// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
228def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000229 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000230}]>;
231
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000233def hi16 : SDNodeXForm<imm, [{
234 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
235}]>;
236
237def lo16AllZero : PatLeaf<(i32 imm), [{
238 // Returns true if all low 16-bits are 0.
239 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000240}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241
Jim Grosbach64171712010-02-16 21:07:46 +0000242/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243/// [0.65535].
244def imm0_65535 : PatLeaf<(i32 imm), [{
245 return (uint32_t)N->getZExtValue() < 65536;
246}]>;
247
Evan Cheng37f25d92008-08-28 23:39:26 +0000248class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
249class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000250
Jim Grosbach0a145f32010-02-16 20:17:57 +0000251/// adde and sube predicates - True based on whether the carry flag output
252/// will be needed or not.
253def adde_dead_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
255 [{return !N->hasAnyUseOfValue(1);}]>;
256def sube_dead_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
258 [{return !N->hasAnyUseOfValue(1);}]>;
259def adde_live_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return N->hasAnyUseOfValue(1);}]>;
262def sube_live_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return N->hasAnyUseOfValue(1);}]>;
265
Evan Chengc4af4632010-11-17 20:13:28 +0000266// An 'and' node with a single use.
267def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
268 return N->hasOneUse();
269}]>;
270
271// An 'xor' node with a single use.
272def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
273 return N->hasOneUse();
274}]>;
275
Evan Cheng48575f62010-12-05 22:04:16 +0000276// An 'fmul' node with a single use.
277def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
278 return N->hasOneUse();
279}]>;
280
281// An 'fadd' node which checks for single non-hazardous use.
282def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
283 return hasNoVMLxHazardUse(N);
284}]>;
285
286// An 'fsub' node which checks for single non-hazardous use.
287def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
288 return hasNoVMLxHazardUse(N);
289}]>;
290
Evan Chenga8e29892007-01-19 07:51:42 +0000291//===----------------------------------------------------------------------===//
292// Operand Definitions.
293//
294
295// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000296// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000297def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000298 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000299}
Evan Chenga8e29892007-01-19 07:51:42 +0000300
Jason W Kim685c3502011-02-04 19:47:15 +0000301// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000302def uncondbrtarget : Operand<OtherVT> {
303 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
304}
305
Jason W Kim685c3502011-02-04 19:47:15 +0000306// Branch target for ARM. Handles conditional/unconditional
307def br_target : Operand<OtherVT> {
308 let EncoderMethod = "getARMBranchTargetOpValue";
309}
310
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000312// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000313def bltarget : Operand<i32> {
314 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000315 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000316}
317
Jason W Kim685c3502011-02-04 19:47:15 +0000318// Call target for ARM. Handles conditional/unconditional
319// FIXME: rename bl_target to t2_bltarget?
320def bl_target : Operand<i32> {
321 // Encoded the same as branch targets.
322 let EncoderMethod = "getARMBranchTargetOpValue";
323}
324
325
Evan Chenga8e29892007-01-19 07:51:42 +0000326// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000327def RegListAsmOperand : AsmOperandClass {
328 let Name = "RegList";
329 let SuperClasses = [];
330}
331
Bill Wendling0f630752010-11-17 04:32:08 +0000332def DPRRegListAsmOperand : AsmOperandClass {
333 let Name = "DPRRegList";
334 let SuperClasses = [];
335}
336
337def SPRRegListAsmOperand : AsmOperandClass {
338 let Name = "SPRRegList";
339 let SuperClasses = [];
340}
341
Bill Wendling04863d02010-11-13 10:40:19 +0000342def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000343 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000344 let ParserMatchClass = RegListAsmOperand;
345 let PrintMethod = "printRegisterList";
346}
347
Bill Wendling0f630752010-11-17 04:32:08 +0000348def dpr_reglist : Operand<i32> {
349 let EncoderMethod = "getRegisterListOpValue";
350 let ParserMatchClass = DPRRegListAsmOperand;
351 let PrintMethod = "printRegisterList";
352}
353
354def spr_reglist : Operand<i32> {
355 let EncoderMethod = "getRegisterListOpValue";
356 let ParserMatchClass = SPRRegListAsmOperand;
357 let PrintMethod = "printRegisterList";
358}
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
361def cpinst_operand : Operand<i32> {
362 let PrintMethod = "printCPInstOperand";
363}
364
Evan Chenga8e29892007-01-19 07:51:42 +0000365// Local PC labels.
366def pclabel : Operand<i32> {
367 let PrintMethod = "printPCLabel";
368}
369
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000370// ADR instruction labels.
371def adrlabel : Operand<i32> {
372 let EncoderMethod = "getAdrLabelOpValue";
373}
374
Owen Anderson498ec202010-10-27 22:49:00 +0000375def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000376 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000377}
378
Jim Grosbachb35ad412010-10-13 19:56:10 +0000379// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
380def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000381 int32_t v = (int32_t)N->getZExtValue();
382 return v == 8 || v == 16 || v == 24; }]> {
383 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000384}
385
Bob Wilson22f5dc72010-08-16 18:27:34 +0000386// shift_imm: An integer that encodes a shift amount and the type of shift
387// (currently either asr or lsl) using the same encoding used for the
388// immediates in so_reg operands.
389def shift_imm : Operand<i32> {
390 let PrintMethod = "printShiftImmOperand";
391}
392
Evan Chenga8e29892007-01-19 07:51:42 +0000393// shifter_operand operands: so_reg and so_imm.
394def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000395 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000396 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000397 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printSORegOperand";
399 let MIOperandInfo = (ops GPR, GPR, i32imm);
400}
Evan Chengf40deed2010-10-27 23:41:30 +0000401def shift_so_reg : Operand<i32>, // reg reg imm
402 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
403 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000404 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000405 let PrintMethod = "printSORegOperand";
406 let MIOperandInfo = (ops GPR, GPR, i32imm);
407}
Evan Chenga8e29892007-01-19 07:51:42 +0000408
409// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000410// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000411def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000412 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000413 let PrintMethod = "printSOImmOperand";
414}
415
Evan Chengc70d1842007-03-20 08:11:30 +0000416// Break so_imm's up into two pieces. This handles immediates with up to 16
417// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
418// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000419def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000420 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000421}]>;
422
423/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
424///
425def arm_i32imm : PatLeaf<(imm), [{
426 if (Subtarget->hasV6T2Ops())
427 return true;
428 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
429}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000430
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000431/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
432def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
433 return (int32_t)N->getZExtValue() < 32;
434}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000436/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
437def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
438 return (int32_t)N->getZExtValue() < 32;
439}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000440 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000441}
442
Evan Cheng75972122011-01-13 07:58:56 +0000443// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000444// The imm is split into imm{15-12}, imm{11-0}
445//
Evan Cheng75972122011-01-13 07:58:56 +0000446def i32imm_hilo16 : Operand<i32> {
447 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000448}
449
Evan Chenga9688c42010-12-11 04:11:38 +0000450/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
451/// e.g., 0xf000ffff
452def bf_inv_mask_imm : Operand<i32>,
453 PatLeaf<(imm), [{
454 return ARM::isBitFieldInvertedMask(N->getZExtValue());
455}] > {
456 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
457 let PrintMethod = "printBitfieldInvMaskImmOperand";
458}
459
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000460/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
461def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
462 return isInt<5>(N->getSExtValue());
463}]>;
464
465/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
466def width_imm : Operand<i32>, PatLeaf<(imm), [{
467 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
468}] > {
469 let EncoderMethod = "getMsbOpValue";
470}
471
Evan Chenga8e29892007-01-19 07:51:42 +0000472// Define ARM specific addressing modes.
473
Jim Grosbach3e556122010-10-26 22:37:02 +0000474
475// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000476//
Jim Grosbach3e556122010-10-26 22:37:02 +0000477def addrmode_imm12 : Operand<i32>,
478 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000479 // 12-bit immediate operand. Note that instructions using this encode
480 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
481 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000482
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000484 let PrintMethod = "printAddrModeImm12Operand";
485 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000486}
Jim Grosbach3e556122010-10-26 22:37:02 +0000487// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000488//
Jim Grosbach3e556122010-10-26 22:37:02 +0000489def ldst_so_reg : Operand<i32>,
490 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000491 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000492 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000493 let PrintMethod = "printAddrMode2Operand";
494 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
495}
496
Jim Grosbach3e556122010-10-26 22:37:02 +0000497// addrmode2 := reg +/- imm12
498// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000499//
500def addrmode2 : Operand<i32>,
501 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000502 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000503 let PrintMethod = "printAddrMode2Operand";
504 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
505}
506
507def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000508 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
509 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000510 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000511 let PrintMethod = "printAddrMode2OffsetOperand";
512 let MIOperandInfo = (ops GPR, i32imm);
513}
514
515// addrmode3 := reg +/- reg
516// addrmode3 := reg +/- imm8
517//
518def addrmode3 : Operand<i32>,
519 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000520 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000521 let PrintMethod = "printAddrMode3Operand";
522 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
523}
524
525def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000526 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
527 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000528 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000529 let PrintMethod = "printAddrMode3OffsetOperand";
530 let MIOperandInfo = (ops GPR, i32imm);
531}
532
Jim Grosbache6913602010-11-03 01:01:43 +0000533// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000534//
Jim Grosbache6913602010-11-03 01:01:43 +0000535def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000536 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000537 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000538}
539
Bill Wendling59914872010-11-08 00:39:58 +0000540def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000541 let Name = "MemMode5";
542 let SuperClasses = [];
543}
544
Evan Chenga8e29892007-01-19 07:51:42 +0000545// addrmode5 := reg +/- imm8*4
546//
547def addrmode5 : Operand<i32>,
548 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
549 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000550 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000551 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000552 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000553}
554
Bob Wilsond3a07652011-02-07 17:43:09 +0000555// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000556//
557def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000558 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000559 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000560 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000561 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000562}
563
564def am6offset : Operand<i32> {
565 let PrintMethod = "printAddrMode6OffsetOperand";
566 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000567 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000568}
569
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000570// Special version of addrmode6 to handle alignment encoding for VLD-dup
571// instructions, specifically VLD4-dup.
572def addrmode6dup : Operand<i32>,
573 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
574 let PrintMethod = "printAddrMode6Operand";
575 let MIOperandInfo = (ops GPR:$addr, i32imm);
576 let EncoderMethod = "getAddrMode6DupAddressOpValue";
577}
578
Evan Chenga8e29892007-01-19 07:51:42 +0000579// addrmodepc := pc + reg
580//
581def addrmodepc : Operand<i32>,
582 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
583 let PrintMethod = "printAddrModePCOperand";
584 let MIOperandInfo = (ops GPR, i32imm);
585}
586
Bob Wilson4f38b382009-08-21 21:58:55 +0000587def nohash_imm : Operand<i32> {
588 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000589}
590
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000591def CoprocNumAsmOperand : AsmOperandClass {
592 let Name = "CoprocNum";
593 let SuperClasses = [];
594 let ParserMethod = "ParseCoprocNumOperand";
595}
596
597def CoprocRegAsmOperand : AsmOperandClass {
598 let Name = "CoprocReg";
599 let SuperClasses = [];
600 let ParserMethod = "ParseCoprocRegOperand";
601}
602
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000603def p_imm : Operand<i32> {
604 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000605 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000606}
607
608def c_imm : Operand<i32> {
609 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000610 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000611}
612
Evan Chenga8e29892007-01-19 07:51:42 +0000613//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000614
Evan Cheng37f25d92008-08-28 23:39:26 +0000615include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000616
617//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000618// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000619//
620
Evan Cheng3924f782008-08-29 07:36:24 +0000621/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000622/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000623multiclass AsI1_bin_irs<bits<4> opcod, string opc,
624 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
625 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000626 // The register-immediate version is re-materializable. This is useful
627 // in particular for taking the address of a local.
628 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000629 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
630 iii, opc, "\t$Rd, $Rn, $imm",
631 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
632 bits<4> Rd;
633 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000634 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000636 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000637 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000638 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000639 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000640 }
Jim Grosbach62547262010-10-11 18:51:51 +0000641 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
642 iir, opc, "\t$Rd, $Rn, $Rm",
643 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000644 bits<4> Rd;
645 bits<4> Rn;
646 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000647 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000648 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000649 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000650 let Inst{15-12} = Rd;
651 let Inst{11-4} = 0b00000000;
652 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000653 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000654 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
655 iis, opc, "\t$Rd, $Rn, $shift",
656 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000657 bits<4> Rd;
658 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000659 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000660 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000661 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000662 let Inst{15-12} = Rd;
663 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000664 }
Evan Chenga8e29892007-01-19 07:51:42 +0000665}
666
Evan Cheng1e249e32009-06-25 20:59:23 +0000667/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000668/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000669let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000670multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
671 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
672 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000673 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
674 iii, opc, "\t$Rd, $Rn, $imm",
675 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
676 bits<4> Rd;
677 bits<4> Rn;
678 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000679 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000680 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000681 let Inst{19-16} = Rn;
682 let Inst{15-12} = Rd;
683 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000684 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000685 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
686 iir, opc, "\t$Rd, $Rn, $Rm",
687 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
688 bits<4> Rd;
689 bits<4> Rn;
690 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000691 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000692 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000693 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000694 let Inst{19-16} = Rn;
695 let Inst{15-12} = Rd;
696 let Inst{11-4} = 0b00000000;
697 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000698 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000699 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
700 iis, opc, "\t$Rd, $Rn, $shift",
701 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
702 bits<4> Rd;
703 bits<4> Rn;
704 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000705 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000706 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000707 let Inst{19-16} = Rn;
708 let Inst{15-12} = Rd;
709 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000710 }
Evan Cheng071a2792007-09-11 19:55:27 +0000711}
Evan Chengc85e8322007-07-05 07:13:32 +0000712}
713
714/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000715/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000716/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000717let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000718multiclass AI1_cmp_irs<bits<4> opcod, string opc,
719 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
720 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000721 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
722 opc, "\t$Rn, $imm",
723 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000724 bits<4> Rn;
725 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000726 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000727 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000728 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000729 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000730 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000731 }
732 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
733 opc, "\t$Rn, $Rm",
734 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000735 bits<4> Rn;
736 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000737 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000738 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000739 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000740 let Inst{19-16} = Rn;
741 let Inst{15-12} = 0b0000;
742 let Inst{11-4} = 0b00000000;
743 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000744 }
745 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
746 opc, "\t$Rn, $shift",
747 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000748 bits<4> Rn;
749 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000750 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000751 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000752 let Inst{19-16} = Rn;
753 let Inst{15-12} = 0b0000;
754 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000755 }
Evan Cheng071a2792007-09-11 19:55:27 +0000756}
Evan Chenga8e29892007-01-19 07:51:42 +0000757}
758
Evan Cheng576a3962010-09-25 00:49:35 +0000759/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000760/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000761/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000762multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000763 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
764 IIC_iEXTr, opc, "\t$Rd, $Rm",
765 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000766 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000767 bits<4> Rd;
768 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000769 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000770 let Inst{15-12} = Rd;
771 let Inst{11-10} = 0b00;
772 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000773 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000774 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
775 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
776 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000777 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000778 bits<4> Rd;
779 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000780 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000781 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000782 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000783 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000784 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000785 }
Evan Chenga8e29892007-01-19 07:51:42 +0000786}
787
Evan Cheng576a3962010-09-25 00:49:35 +0000788multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000789 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
790 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000791 [/* For disassembly only; pattern left blank */]>,
792 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000793 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000794 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000795 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000796 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
797 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000798 [/* For disassembly only; pattern left blank */]>,
799 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000800 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000801 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000802 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000803 }
804}
805
Evan Cheng576a3962010-09-25 00:49:35 +0000806/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000807/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000808multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000809 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
810 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
811 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000812 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000813 bits<4> Rd;
814 bits<4> Rm;
815 bits<4> Rn;
816 let Inst{19-16} = Rn;
817 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000818 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000819 let Inst{9-4} = 0b000111;
820 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000821 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000822 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
823 rot_imm:$rot),
824 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
825 [(set GPR:$Rd, (opnode GPR:$Rn,
826 (rotr GPR:$Rm, rot_imm:$rot)))]>,
827 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000828 bits<4> Rd;
829 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000830 bits<4> Rn;
831 bits<2> rot;
832 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000833 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000834 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000835 let Inst{9-4} = 0b000111;
836 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000837 }
Evan Chenga8e29892007-01-19 07:51:42 +0000838}
839
Johnny Chen2ec5e492010-02-22 21:50:40 +0000840// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000841multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000842 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
843 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000844 [/* For disassembly only; pattern left blank */]>,
845 Requires<[IsARM, HasV6]> {
846 let Inst{11-10} = 0b00;
847 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000848 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
849 rot_imm:$rot),
850 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000851 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000852 Requires<[IsARM, HasV6]> {
853 bits<4> Rn;
854 bits<2> rot;
855 let Inst{19-16} = Rn;
856 let Inst{11-10} = rot;
857 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000858}
859
Evan Cheng62674222009-06-25 23:34:10 +0000860/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
861let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000862multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
863 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000864 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
865 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
866 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000867 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000868 bits<4> Rd;
869 bits<4> Rn;
870 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000871 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000872 let Inst{15-12} = Rd;
873 let Inst{19-16} = Rn;
874 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000875 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000876 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
877 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
878 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000879 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000880 bits<4> Rd;
881 bits<4> Rn;
882 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000883 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000884 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000885 let isCommutable = Commutable;
886 let Inst{3-0} = Rm;
887 let Inst{15-12} = Rd;
888 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000889 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000890 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
891 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
892 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000893 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000894 bits<4> Rd;
895 bits<4> Rn;
896 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000897 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000898 let Inst{11-0} = shift;
899 let Inst{15-12} = Rd;
900 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000901 }
Jim Grosbache5165492009-11-09 00:11:35 +0000902}
903// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000904let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000905multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
906 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000907 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
908 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
909 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000910 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000911 bits<4> Rd;
912 bits<4> Rn;
913 bits<12> imm;
914 let Inst{15-12} = Rd;
915 let Inst{19-16} = Rn;
916 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000917 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000919 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000920 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
921 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
922 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000923 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000924 bits<4> Rd;
925 bits<4> Rn;
926 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000927 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000928 let isCommutable = Commutable;
929 let Inst{3-0} = Rm;
930 let Inst{15-12} = Rd;
931 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000932 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000933 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000934 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000935 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
936 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
937 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000938 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000939 bits<4> Rd;
940 bits<4> Rn;
941 bits<12> shift;
942 let Inst{11-0} = shift;
943 let Inst{15-12} = Rd;
944 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000945 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000946 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000947 }
Evan Cheng071a2792007-09-11 19:55:27 +0000948}
Evan Chengc85e8322007-07-05 07:13:32 +0000949}
Jim Grosbache5165492009-11-09 00:11:35 +0000950}
Evan Chengc85e8322007-07-05 07:13:32 +0000951
Jim Grosbach3e556122010-10-26 22:37:02 +0000952let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000953multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000954 InstrItinClass iir, PatFrag opnode> {
955 // Note: We use the complex addrmode_imm12 rather than just an input
956 // GPR and a constrained immediate so that we can use this to match
957 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000958 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000959 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
960 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000961 bits<4> Rt;
962 bits<17> addr;
963 let Inst{23} = addr{12}; // U (add = ('U' == 1))
964 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000965 let Inst{15-12} = Rt;
966 let Inst{11-0} = addr{11-0}; // imm12
967 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000968 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000969 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
970 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000971 bits<4> Rt;
972 bits<17> shift;
973 let Inst{23} = shift{12}; // U (add = ('U' == 1))
974 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000975 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000976 let Inst{11-0} = shift{11-0};
977 }
978}
979}
980
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000981multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000982 InstrItinClass iir, PatFrag opnode> {
983 // Note: We use the complex addrmode_imm12 rather than just an input
984 // GPR and a constrained immediate so that we can use this to match
985 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000986 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000987 (ins GPR:$Rt, addrmode_imm12:$addr),
988 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
989 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
990 bits<4> Rt;
991 bits<17> addr;
992 let Inst{23} = addr{12}; // U (add = ('U' == 1))
993 let Inst{19-16} = addr{16-13}; // Rn
994 let Inst{15-12} = Rt;
995 let Inst{11-0} = addr{11-0}; // imm12
996 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000997 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000998 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
999 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1000 bits<4> Rt;
1001 bits<17> shift;
1002 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1003 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001004 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001005 let Inst{11-0} = shift{11-0};
1006 }
1007}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001008//===----------------------------------------------------------------------===//
1009// Instructions
1010//===----------------------------------------------------------------------===//
1011
Evan Chenga8e29892007-01-19 07:51:42 +00001012//===----------------------------------------------------------------------===//
1013// Miscellaneous Instructions.
1014//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001015
Evan Chenga8e29892007-01-19 07:51:42 +00001016/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1017/// the function. The first operand is the ID# for this instruction, the second
1018/// is the index into the MachineConstantPool that this is, the third is the
1019/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001020let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001021def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001022PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001023 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001024
Jim Grosbach4642ad32010-02-22 23:10:38 +00001025// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1026// from removing one half of the matched pairs. That breaks PEI, which assumes
1027// these will always be in pairs, and asserts if it finds otherwise. Better way?
1028let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001029def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001030PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001031 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001032
Jim Grosbach64171712010-02-16 21:07:46 +00001033def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001034PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001035 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001036}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001037
Johnny Chenf4d81052010-02-12 22:53:19 +00001038def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001039 [/* For disassembly only; pattern left blank */]>,
1040 Requires<[IsARM, HasV6T2]> {
1041 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001042 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001043 let Inst{7-0} = 0b00000000;
1044}
1045
Johnny Chenf4d81052010-02-12 22:53:19 +00001046def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1047 [/* For disassembly only; pattern left blank */]>,
1048 Requires<[IsARM, HasV6T2]> {
1049 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001050 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001051 let Inst{7-0} = 0b00000001;
1052}
1053
1054def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1055 [/* For disassembly only; pattern left blank */]>,
1056 Requires<[IsARM, HasV6T2]> {
1057 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001058 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001059 let Inst{7-0} = 0b00000010;
1060}
1061
1062def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1063 [/* For disassembly only; pattern left blank */]>,
1064 Requires<[IsARM, HasV6T2]> {
1065 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001066 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001067 let Inst{7-0} = 0b00000011;
1068}
1069
Johnny Chen2ec5e492010-02-22 21:50:40 +00001070def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1071 "\t$dst, $a, $b",
1072 [/* For disassembly only; pattern left blank */]>,
1073 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001074 bits<4> Rd;
1075 bits<4> Rn;
1076 bits<4> Rm;
1077 let Inst{3-0} = Rm;
1078 let Inst{15-12} = Rd;
1079 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001080 let Inst{27-20} = 0b01101000;
1081 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001082 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001083}
1084
Johnny Chenf4d81052010-02-12 22:53:19 +00001085def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1086 [/* For disassembly only; pattern left blank */]>,
1087 Requires<[IsARM, HasV6T2]> {
1088 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001089 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001090 let Inst{7-0} = 0b00000100;
1091}
1092
Johnny Chenc6f7b272010-02-11 18:12:29 +00001093// The i32imm operand $val can be used by a debugger to store more information
1094// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001095def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001096 [/* For disassembly only; pattern left blank */]>,
1097 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001098 bits<16> val;
1099 let Inst{3-0} = val{3-0};
1100 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001101 let Inst{27-20} = 0b00010010;
1102 let Inst{7-4} = 0b0111;
1103}
1104
Johnny Chenb98e1602010-02-12 18:55:33 +00001105// Change Processor State is a system instruction -- for disassembly only.
1106// The singleton $opt operand contains the following information:
1107// opt{4-0} = mode from Inst{4-0}
1108// opt{5} = changemode from Inst{17}
1109// opt{8-6} = AIF from Inst{8-6}
1110// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001111// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001112def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001113 [/* For disassembly only; pattern left blank */]>,
1114 Requires<[IsARM]> {
1115 let Inst{31-28} = 0b1111;
1116 let Inst{27-20} = 0b00010000;
1117 let Inst{16} = 0;
1118 let Inst{5} = 0;
1119}
1120
Johnny Chenb92a23f2010-02-21 04:42:01 +00001121// Preload signals the memory system of possible future data/instruction access.
1122// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001123multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001124
Evan Chengdfed19f2010-11-03 06:34:55 +00001125 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001126 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001127 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001128 bits<4> Rt;
1129 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001130 let Inst{31-26} = 0b111101;
1131 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001132 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001133 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001134 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001135 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001136 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001137 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001138 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001139 }
1140
Evan Chengdfed19f2010-11-03 06:34:55 +00001141 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001142 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001143 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001144 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001145 let Inst{31-26} = 0b111101;
1146 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001147 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001148 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001149 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001150 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001151 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001152 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001153 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001154 }
1155}
1156
Evan Cheng416941d2010-11-04 05:19:35 +00001157defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1158defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1159defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001160
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001161def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1162 "setend\t$end",
1163 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001164 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001165 bits<1> end;
1166 let Inst{31-10} = 0b1111000100000001000000;
1167 let Inst{9} = end;
1168 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001169}
1170
Johnny Chenf4d81052010-02-12 22:53:19 +00001171def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001172 [/* For disassembly only; pattern left blank */]>,
1173 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001174 bits<4> opt;
1175 let Inst{27-4} = 0b001100100000111100001111;
1176 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001177}
1178
Johnny Chenba6e0332010-02-11 17:14:31 +00001179// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001180let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001181def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001182 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001183 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001184 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001185}
1186
Evan Cheng12c3a532008-11-06 17:48:05 +00001187// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001188let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001189def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1190 Size4Bytes, IIC_iALUr,
1191 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001192
Evan Cheng325474e2008-01-07 23:56:57 +00001193let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001194def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001195 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001196 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001197
Jim Grosbach53694262010-11-18 01:15:56 +00001198def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001199 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001200 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001201
Jim Grosbach53694262010-11-18 01:15:56 +00001202def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001203 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001204 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001205
Jim Grosbach53694262010-11-18 01:15:56 +00001206def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001207 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001208 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001209
Jim Grosbach53694262010-11-18 01:15:56 +00001210def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001211 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001212 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001213}
Chris Lattner13c63102008-01-06 05:55:01 +00001214let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001215def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001216 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001217
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001218def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001219 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1220 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001221
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001222def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001223 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001224}
Evan Cheng12c3a532008-11-06 17:48:05 +00001225} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001226
Evan Chenge07715c2009-06-23 05:25:29 +00001227
1228// LEApcrel - Load a pc-relative address into a register without offending the
1229// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001230let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001231// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001232// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1233// know until then which form of the instruction will be used.
1234def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001235 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001236 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001237 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001238 let Inst{27-25} = 0b001;
1239 let Inst{20} = 0;
1240 let Inst{19-16} = 0b1111;
1241 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001242 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001243}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001244def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1245 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001246
1247def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1248 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1249 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001250
Evan Chenga8e29892007-01-19 07:51:42 +00001251//===----------------------------------------------------------------------===//
1252// Control Flow Instructions.
1253//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001254
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001255let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1256 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001257 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001258 "bx", "\tlr", [(ARMretflag)]>,
1259 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001260 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001261 }
1262
1263 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001264 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001265 "mov", "\tpc, lr", [(ARMretflag)]>,
1266 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001267 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001268 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001269}
Rafael Espindola27185192006-09-29 21:20:16 +00001270
Bob Wilson04ea6e52009-10-28 00:37:03 +00001271// Indirect branches
1272let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001273 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001274 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001275 [(brind GPR:$dst)]>,
1276 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001277 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001278 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001279 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001280 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281
1282 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001283 // FIXME: We would really like to define this as a vanilla ARMPat like:
1284 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1285 // With that, however, we can't set isBranch, isTerminator, etc..
1286 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1287 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1288 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001289}
1290
Evan Cheng1e0eab12010-11-29 22:43:27 +00001291// All calls clobber the non-callee saved registers. SP is marked as
1292// a use to prevent stack-pointer assignments that appear immediately
1293// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001294let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001295 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001296 Defs = [R0, R1, R2, R3, R12, LR,
1297 D0, D1, D2, D3, D4, D5, D6, D7,
1298 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001299 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1300 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001301 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001302 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001303 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001304 Requires<[IsARM, IsNotDarwin]> {
1305 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001306 bits<24> func;
1307 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001308 }
Evan Cheng277f0742007-06-19 21:05:09 +00001309
Jason W Kim685c3502011-02-04 19:47:15 +00001310 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001311 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001312 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001313 Requires<[IsARM, IsNotDarwin]> {
1314 bits<24> func;
1315 let Inst{23-0} = func;
1316 }
Evan Cheng277f0742007-06-19 21:05:09 +00001317
Evan Chenga8e29892007-01-19 07:51:42 +00001318 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001319 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001320 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001321 [(ARMcall GPR:$func)]>,
1322 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001323 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001324 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001325 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001326 }
1327
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001328 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001329 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001330 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1331 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1332 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001333
1334 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001335 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1336 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1337 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001338}
1339
David Goodwin1a8f36e2009-08-12 18:31:53 +00001340let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001341 // On Darwin R9 is call-clobbered.
1342 // R7 is marked as a use to prevent frame-pointer assignments from being
1343 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001344 Defs = [R0, R1, R2, R3, R9, R12, LR,
1345 D0, D1, D2, D3, D4, D5, D6, D7,
1346 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001347 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1348 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001349 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001350 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001351 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1352 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001353 bits<24> func;
1354 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001355 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001356
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001357 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001358 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001359 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001360 Requires<[IsARM, IsDarwin]> {
1361 bits<24> func;
1362 let Inst{23-0} = func;
1363 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001364
1365 // ARMv5T and above
1366 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001367 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001368 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001369 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001370 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001371 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001372 }
1373
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001374 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001375 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001376 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1377 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1378 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001379
1380 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001381 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1382 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1383 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001384}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001385
Dale Johannesen51e28e62010-06-03 21:09:53 +00001386// Tail calls.
1387
Jim Grosbach832859d2010-10-13 22:09:34 +00001388// FIXME: These should probably be xformed into the non-TC versions of the
1389// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001390// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1391// Thumb should have its own version since the instruction is actually
1392// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001393let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1394 // Darwin versions.
1395 let Defs = [R0, R1, R2, R3, R9, R12,
1396 D0, D1, D2, D3, D4, D5, D6, D7,
1397 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1398 D27, D28, D29, D30, D31, PC],
1399 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001400 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1401 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001402
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001403 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1404 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001405
Evan Cheng6523d2f2010-06-19 00:11:54 +00001406 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001407 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001408 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001409
1410 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001411 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001412 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001413
Evan Cheng6523d2f2010-06-19 00:11:54 +00001414 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1415 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1416 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001417 bits<4> dst;
1418 let Inst{31-4} = 0b1110000100101111111111110001;
1419 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001420 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001421 }
1422
1423 // Non-Darwin versions (the difference is R9).
1424 let Defs = [R0, R1, R2, R3, R12,
1425 D0, D1, D2, D3, D4, D5, D6, D7,
1426 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1427 D27, D28, D29, D30, D31, PC],
1428 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001429 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1430 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001431
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001432 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1433 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001434
Evan Cheng6523d2f2010-06-19 00:11:54 +00001435 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1436 IIC_Br, "b\t$dst @ TAILCALL",
1437 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001438
Evan Cheng6523d2f2010-06-19 00:11:54 +00001439 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1440 IIC_Br, "b.w\t$dst @ TAILCALL",
1441 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001442
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001443 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001444 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1445 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001446 bits<4> dst;
1447 let Inst{31-4} = 0b1110000100101111111111110001;
1448 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001449 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001450 }
1451}
1452
David Goodwin1a8f36e2009-08-12 18:31:53 +00001453let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001454 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001455 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001456 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001457 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001458 "b\t$target", [(br bb:$target)]> {
1459 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001460 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001461 let Inst{23-0} = target;
1462 }
Evan Cheng44bec522007-05-15 01:29:07 +00001463
Jim Grosbach2dc77682010-11-29 18:37:44 +00001464 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1465 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001466 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001467 SizeSpecial, IIC_Br,
1468 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001469 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1470 // into i12 and rs suffixed versions.
1471 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001472 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001473 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001474 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001475 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001476 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001477 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001478 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001479 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001480 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001481 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001482 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001483
Evan Chengc85e8322007-07-05 07:13:32 +00001484 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001485 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001486 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001487 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001488 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1489 bits<24> target;
1490 let Inst{23-0} = target;
1491 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001492}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001493
Johnny Chena1e76212010-02-13 02:51:09 +00001494// Branch and Exchange Jazelle -- for disassembly only
1495def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1496 [/* For disassembly only; pattern left blank */]> {
1497 let Inst{23-20} = 0b0010;
1498 //let Inst{19-8} = 0xfff;
1499 let Inst{7-4} = 0b0010;
1500}
1501
Johnny Chen0296f3e2010-02-16 21:59:54 +00001502// Secure Monitor Call is a system instruction -- for disassembly only
1503def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1504 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001505 bits<4> opt;
1506 let Inst{23-4} = 0b01100000000000000111;
1507 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001508}
1509
Johnny Chen64dfb782010-02-16 20:04:27 +00001510// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001511let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001512def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001513 [/* For disassembly only; pattern left blank */]> {
1514 bits<24> svc;
1515 let Inst{23-0} = svc;
1516}
Johnny Chen85d5a892010-02-10 18:02:25 +00001517}
1518
Johnny Chenfb566792010-02-17 21:39:10 +00001519// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001520let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001521def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1522 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001523 [/* For disassembly only; pattern left blank */]> {
1524 let Inst{31-28} = 0b1111;
1525 let Inst{22-20} = 0b110; // W = 1
1526}
1527
Jim Grosbache6913602010-11-03 01:01:43 +00001528def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1529 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001530 [/* For disassembly only; pattern left blank */]> {
1531 let Inst{31-28} = 0b1111;
1532 let Inst{22-20} = 0b100; // W = 0
1533}
1534
Johnny Chenfb566792010-02-17 21:39:10 +00001535// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001536def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1537 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001538 [/* For disassembly only; pattern left blank */]> {
1539 let Inst{31-28} = 0b1111;
1540 let Inst{22-20} = 0b011; // W = 1
1541}
1542
Jim Grosbache6913602010-11-03 01:01:43 +00001543def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1544 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001545 [/* For disassembly only; pattern left blank */]> {
1546 let Inst{31-28} = 0b1111;
1547 let Inst{22-20} = 0b001; // W = 0
1548}
Chris Lattner39ee0362010-10-31 19:10:56 +00001549} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001550
Evan Chenga8e29892007-01-19 07:51:42 +00001551//===----------------------------------------------------------------------===//
1552// Load / store Instructions.
1553//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001554
Evan Chenga8e29892007-01-19 07:51:42 +00001555// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001556
1557
Evan Cheng7e2fe912010-10-28 06:47:08 +00001558defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001559 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001560defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001561 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001562defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001563 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001564defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001565 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001566
Evan Chengfa775d02007-03-19 07:20:03 +00001567// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001568let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1569 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001570def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001571 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1572 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001573 bits<4> Rt;
1574 bits<17> addr;
1575 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1576 let Inst{19-16} = 0b1111;
1577 let Inst{15-12} = Rt;
1578 let Inst{11-0} = addr{11-0}; // imm12
1579}
Evan Chengfa775d02007-03-19 07:20:03 +00001580
Evan Chenga8e29892007-01-19 07:51:42 +00001581// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001582def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001583 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1584 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001585
Evan Chenga8e29892007-01-19 07:51:42 +00001586// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001587def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001588 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1589 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001590
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001591def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001592 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1593 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001594
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001595let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1596 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001597// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1598// how to represent that such that tblgen is happy and we don't
1599// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001600// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001601def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1602 (ins addrmode3:$addr), LdMiscFrm,
1603 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001604 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001605}
Rafael Espindolac391d162006-10-23 20:34:27 +00001606
Evan Chenga8e29892007-01-19 07:51:42 +00001607// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001608multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001609 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1610 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001611 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1612 // {17-14} Rn
1613 // {13} 1 == Rm, 0 == imm12
1614 // {12} isAdd
1615 // {11-0} imm12/Rm
1616 bits<18> addr;
1617 let Inst{25} = addr{13};
1618 let Inst{23} = addr{12};
1619 let Inst{19-16} = addr{17-14};
1620 let Inst{11-0} = addr{11-0};
1621 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001622 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1623 (ins GPR:$Rn, am2offset:$offset),
1624 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001625 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1626 // {13} 1 == Rm, 0 == imm12
1627 // {12} isAdd
1628 // {11-0} imm12/Rm
1629 bits<14> offset;
1630 bits<4> Rn;
1631 let Inst{25} = offset{13};
1632 let Inst{23} = offset{12};
1633 let Inst{19-16} = Rn;
1634 let Inst{11-0} = offset{11-0};
1635 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001636}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001637
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001638let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001639defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1640defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001641}
Rafael Espindola450856d2006-12-12 00:37:38 +00001642
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001643multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1644 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1645 (ins addrmode3:$addr), IndexModePre,
1646 LdMiscFrm, itin,
1647 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1648 bits<14> addr;
1649 let Inst{23} = addr{8}; // U bit
1650 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1651 let Inst{19-16} = addr{12-9}; // Rn
1652 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1653 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1654 }
1655 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1656 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1657 LdMiscFrm, itin,
1658 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001659 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001660 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001661 let Inst{23} = offset{8}; // U bit
1662 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001663 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001664 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1665 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001666 }
1667}
Rafael Espindola4e307642006-09-08 16:59:47 +00001668
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001669let mayLoad = 1, neverHasSideEffects = 1 in {
1670defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1671defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1672defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1673let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1674defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1675} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001676
Johnny Chenadb561d2010-02-18 03:27:42 +00001677// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001678let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001679def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1680 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1681 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001682 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1683 let Inst{21} = 1; // overwrite
1684}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001685def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001686 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001687 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001688 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1689 let Inst{21} = 1; // overwrite
1690}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001691def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1692 (ins GPR:$base, am3offset:$offset), IndexModePost,
1693 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001694 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1695 let Inst{21} = 1; // overwrite
1696}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001697def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1698 (ins GPR:$base, am3offset:$offset), IndexModePost,
1699 LdMiscFrm, IIC_iLoad_bh_ru,
1700 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001701 let Inst{21} = 1; // overwrite
1702}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001703def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1704 (ins GPR:$base, am3offset:$offset), IndexModePost,
1705 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001706 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001707 let Inst{21} = 1; // overwrite
1708}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001709}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001710
Evan Chenga8e29892007-01-19 07:51:42 +00001711// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001712
1713// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001714def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001715 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1716 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001717
Evan Chenga8e29892007-01-19 07:51:42 +00001718// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001719let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1720 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001721def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001722 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001723 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001724
1725// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001726def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001727 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001728 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001729 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1730 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001731 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001732
Jim Grosbach953557f42010-11-19 21:35:06 +00001733def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001734 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001735 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001736 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1737 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001738 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001739
Jim Grosbacha1b41752010-11-19 22:06:57 +00001740def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1741 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1742 IndexModePre, StFrm, IIC_iStore_bh_ru,
1743 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1744 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1745 GPR:$Rn, am2offset:$offset))]>;
1746def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1747 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1748 IndexModePost, StFrm, IIC_iStore_bh_ru,
1749 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1750 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1751 GPR:$Rn, am2offset:$offset))]>;
1752
Jim Grosbach2dc77682010-11-29 18:37:44 +00001753def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1754 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1755 IndexModePre, StMiscFrm, IIC_iStore_ru,
1756 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1757 [(set GPR:$Rn_wb,
1758 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001759
Jim Grosbach2dc77682010-11-29 18:37:44 +00001760def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1761 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1762 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1763 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1764 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1765 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001766
Johnny Chen39a4bb32010-02-18 22:31:18 +00001767// For disassembly only
1768def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1769 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001770 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001771 "strd", "\t$src1, $src2, [$base, $offset]!",
1772 "$base = $base_wb", []>;
1773
1774// For disassembly only
1775def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1776 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001777 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001778 "strd", "\t$src1, $src2, [$base], $offset",
1779 "$base = $base_wb", []>;
1780
Johnny Chenad4df4c2010-03-01 19:22:00 +00001781// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001782
Jim Grosbach953557f42010-11-19 21:35:06 +00001783def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1784 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001785 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001786 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001787 [/* For disassembly only; pattern left blank */]> {
1788 let Inst{21} = 1; // overwrite
1789}
1790
Jim Grosbach953557f42010-11-19 21:35:06 +00001791def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1792 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001793 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001794 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001795 [/* For disassembly only; pattern left blank */]> {
1796 let Inst{21} = 1; // overwrite
1797}
1798
Johnny Chenad4df4c2010-03-01 19:22:00 +00001799def STRHT: AI3sthpo<(outs GPR:$base_wb),
1800 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001801 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001802 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1803 [/* For disassembly only; pattern left blank */]> {
1804 let Inst{21} = 1; // overwrite
1805}
1806
Evan Chenga8e29892007-01-19 07:51:42 +00001807//===----------------------------------------------------------------------===//
1808// Load / store multiple Instructions.
1809//
1810
Bill Wendling6c470b82010-11-13 09:09:38 +00001811multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1812 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001813 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001814 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1815 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001816 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001817 let Inst{24-23} = 0b01; // Increment After
1818 let Inst{21} = 0; // No writeback
1819 let Inst{20} = L_bit;
1820 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001821 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001822 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1823 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001824 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001825 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001826 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001827 let Inst{20} = L_bit;
1828 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001829 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001830 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1831 IndexModeNone, f, itin,
1832 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1833 let Inst{24-23} = 0b00; // Decrement After
1834 let Inst{21} = 0; // No writeback
1835 let Inst{20} = L_bit;
1836 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001837 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001838 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1839 IndexModeUpd, f, itin_upd,
1840 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1841 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001842 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001843 let Inst{20} = L_bit;
1844 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001845 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001846 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1847 IndexModeNone, f, itin,
1848 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1849 let Inst{24-23} = 0b10; // Decrement Before
1850 let Inst{21} = 0; // No writeback
1851 let Inst{20} = L_bit;
1852 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001853 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001854 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1855 IndexModeUpd, f, itin_upd,
1856 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1857 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001858 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001859 let Inst{20} = L_bit;
1860 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001861 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001862 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1863 IndexModeNone, f, itin,
1864 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1865 let Inst{24-23} = 0b11; // Increment Before
1866 let Inst{21} = 0; // No writeback
1867 let Inst{20} = L_bit;
1868 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001869 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001870 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1871 IndexModeUpd, f, itin_upd,
1872 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1873 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001874 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001875 let Inst{20} = L_bit;
1876 }
1877}
1878
Bill Wendlingc93989a2010-11-13 11:20:05 +00001879let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001880
1881let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1882defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1883
1884let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1885defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1886
1887} // neverHasSideEffects
1888
Bob Wilson0fef5842011-01-06 19:24:32 +00001889// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001890def : MnemonicAlias<"ldm", "ldmia">;
1891def : MnemonicAlias<"stm", "stmia">;
1892
1893// FIXME: remove when we have a way to marking a MI with these properties.
1894// FIXME: Should pc be an implicit operand like PICADD, etc?
1895let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1896 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001897// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001898def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001899 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001900 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001901 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001902 "$Rn = $wb", []> {
1903 let Inst{24-23} = 0b01; // Increment After
1904 let Inst{21} = 1; // Writeback
1905 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001906}
Evan Chenga8e29892007-01-19 07:51:42 +00001907
Evan Chenga8e29892007-01-19 07:51:42 +00001908//===----------------------------------------------------------------------===//
1909// Move Instructions.
1910//
1911
Evan Chengcd799b92009-06-12 20:46:18 +00001912let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001913def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1914 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1915 bits<4> Rd;
1916 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001917
Johnny Chen04301522009-11-07 00:54:36 +00001918 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001919 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001920 let Inst{3-0} = Rm;
1921 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001922}
1923
Dale Johannesen38d5f042010-06-15 22:24:08 +00001924// A version for the smaller set of tail call registers.
1925let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001926def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001927 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1928 bits<4> Rd;
1929 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001930
Dale Johannesen38d5f042010-06-15 22:24:08 +00001931 let Inst{11-4} = 0b00000000;
1932 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001933 let Inst{3-0} = Rm;
1934 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001935}
1936
Evan Chengf40deed2010-10-27 23:41:30 +00001937def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001938 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001939 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1940 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001941 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001942 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001943 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001944 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001945 let Inst{25} = 0;
1946}
Evan Chenga2515702007-03-19 07:09:02 +00001947
Evan Chengc4af4632010-11-17 20:13:28 +00001948let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001949def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1950 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001951 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001952 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001953 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001954 let Inst{15-12} = Rd;
1955 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001956 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001957}
1958
Evan Chengc4af4632010-11-17 20:13:28 +00001959let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001960def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001961 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001962 "movw", "\t$Rd, $imm",
1963 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001964 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001965 bits<4> Rd;
1966 bits<16> imm;
1967 let Inst{15-12} = Rd;
1968 let Inst{11-0} = imm{11-0};
1969 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001970 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001971 let Inst{25} = 1;
1972}
1973
Evan Cheng53519f02011-01-21 18:55:51 +00001974def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1975 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001976
1977let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001978def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001979 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001980 "movt", "\t$Rd, $imm",
1981 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001982 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001983 lo16AllZero:$imm))]>, UnaryDP,
1984 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001985 bits<4> Rd;
1986 bits<16> imm;
1987 let Inst{15-12} = Rd;
1988 let Inst{11-0} = imm{11-0};
1989 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001990 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001991 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001992}
Evan Cheng13ab0202007-07-10 18:08:01 +00001993
Evan Cheng53519f02011-01-21 18:55:51 +00001994def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1995 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001996
1997} // Constraints
1998
Evan Cheng20956592009-10-21 08:15:52 +00001999def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2000 Requires<[IsARM, HasV6T2]>;
2001
David Goodwinca01a8d2009-09-01 18:32:09 +00002002let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002003def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002004 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2005 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002006
2007// These aren't really mov instructions, but we have to define them this way
2008// due to flag operands.
2009
Evan Cheng071a2792007-09-11 19:55:27 +00002010let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002011def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002012 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2013 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002014def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002015 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2016 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002017}
Evan Chenga8e29892007-01-19 07:51:42 +00002018
Evan Chenga8e29892007-01-19 07:51:42 +00002019//===----------------------------------------------------------------------===//
2020// Extend Instructions.
2021//
2022
2023// Sign extenders
2024
Evan Cheng576a3962010-09-25 00:49:35 +00002025defm SXTB : AI_ext_rrot<0b01101010,
2026 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2027defm SXTH : AI_ext_rrot<0b01101011,
2028 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002029
Evan Cheng576a3962010-09-25 00:49:35 +00002030defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002031 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002032defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002033 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002034
Johnny Chen2ec5e492010-02-22 21:50:40 +00002035// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002036defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002037
2038// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002039defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002040
2041// Zero extenders
2042
2043let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002044defm UXTB : AI_ext_rrot<0b01101110,
2045 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2046defm UXTH : AI_ext_rrot<0b01101111,
2047 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2048defm UXTB16 : AI_ext_rrot<0b01101100,
2049 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002050
Jim Grosbach542f6422010-07-28 23:25:44 +00002051// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2052// The transformation should probably be done as a combiner action
2053// instead so we can include a check for masking back in the upper
2054// eight bits of the source into the lower eight bits of the result.
2055//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2056// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002057def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002058 (UXTB16r_rot GPR:$Src, 8)>;
2059
Evan Cheng576a3962010-09-25 00:49:35 +00002060defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002061 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002062defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002063 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002064}
2065
Evan Chenga8e29892007-01-19 07:51:42 +00002066// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002067// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002068defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002069
Evan Chenga8e29892007-01-19 07:51:42 +00002070
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002071def SBFX : I<(outs GPR:$Rd),
2072 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002073 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002074 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002075 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002076 bits<4> Rd;
2077 bits<4> Rn;
2078 bits<5> lsb;
2079 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002080 let Inst{27-21} = 0b0111101;
2081 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002082 let Inst{20-16} = width;
2083 let Inst{15-12} = Rd;
2084 let Inst{11-7} = lsb;
2085 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002086}
2087
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002088def UBFX : I<(outs GPR:$Rd),
2089 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002090 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002091 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002092 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002093 bits<4> Rd;
2094 bits<4> Rn;
2095 bits<5> lsb;
2096 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002097 let Inst{27-21} = 0b0111111;
2098 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002099 let Inst{20-16} = width;
2100 let Inst{15-12} = Rd;
2101 let Inst{11-7} = lsb;
2102 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002103}
2104
Evan Chenga8e29892007-01-19 07:51:42 +00002105//===----------------------------------------------------------------------===//
2106// Arithmetic Instructions.
2107//
2108
Jim Grosbach26421962008-10-14 20:36:24 +00002109defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002110 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002111 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002112defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002113 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002114 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002115
Evan Chengc85e8322007-07-05 07:13:32 +00002116// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002117defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002118 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002119 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2120defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002121 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002122 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002123
Evan Cheng62674222009-06-25 23:34:10 +00002124defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002125 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002126defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002127 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002128
2129// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002130defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002131 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002132defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002133 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002134
Jim Grosbach84760882010-10-15 18:42:41 +00002135def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2136 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2137 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2138 bits<4> Rd;
2139 bits<4> Rn;
2140 bits<12> imm;
2141 let Inst{25} = 1;
2142 let Inst{15-12} = Rd;
2143 let Inst{19-16} = Rn;
2144 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002145}
Evan Cheng13ab0202007-07-10 18:08:01 +00002146
Bob Wilsoncff71782010-08-05 18:23:43 +00002147// The reg/reg form is only defined for the disassembler; for codegen it is
2148// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002149def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2150 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002151 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002152 bits<4> Rd;
2153 bits<4> Rn;
2154 bits<4> Rm;
2155 let Inst{11-4} = 0b00000000;
2156 let Inst{25} = 0;
2157 let Inst{3-0} = Rm;
2158 let Inst{15-12} = Rd;
2159 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002160}
2161
Jim Grosbach84760882010-10-15 18:42:41 +00002162def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2163 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2164 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2165 bits<4> Rd;
2166 bits<4> Rn;
2167 bits<12> shift;
2168 let Inst{25} = 0;
2169 let Inst{11-0} = shift;
2170 let Inst{15-12} = Rd;
2171 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002172}
Evan Chengc85e8322007-07-05 07:13:32 +00002173
2174// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002175let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002176def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2177 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2178 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2179 bits<4> Rd;
2180 bits<4> Rn;
2181 bits<12> imm;
2182 let Inst{25} = 1;
2183 let Inst{20} = 1;
2184 let Inst{15-12} = Rd;
2185 let Inst{19-16} = Rn;
2186 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002187}
Jim Grosbach84760882010-10-15 18:42:41 +00002188def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2189 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2190 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2191 bits<4> Rd;
2192 bits<4> Rn;
2193 bits<12> shift;
2194 let Inst{25} = 0;
2195 let Inst{20} = 1;
2196 let Inst{11-0} = shift;
2197 let Inst{15-12} = Rd;
2198 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002199}
Evan Cheng071a2792007-09-11 19:55:27 +00002200}
Evan Chengc85e8322007-07-05 07:13:32 +00002201
Evan Cheng62674222009-06-25 23:34:10 +00002202let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002203def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2204 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2205 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002206 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002207 bits<4> Rd;
2208 bits<4> Rn;
2209 bits<12> imm;
2210 let Inst{25} = 1;
2211 let Inst{15-12} = Rd;
2212 let Inst{19-16} = Rn;
2213 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002214}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002215// The reg/reg form is only defined for the disassembler; for codegen it is
2216// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002217def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2218 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002219 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002220 bits<4> Rd;
2221 bits<4> Rn;
2222 bits<4> Rm;
2223 let Inst{11-4} = 0b00000000;
2224 let Inst{25} = 0;
2225 let Inst{3-0} = Rm;
2226 let Inst{15-12} = Rd;
2227 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002228}
Jim Grosbach84760882010-10-15 18:42:41 +00002229def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2230 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2231 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002232 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002233 bits<4> Rd;
2234 bits<4> Rn;
2235 bits<12> shift;
2236 let Inst{25} = 0;
2237 let Inst{11-0} = shift;
2238 let Inst{15-12} = Rd;
2239 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002240}
Evan Cheng62674222009-06-25 23:34:10 +00002241}
2242
2243// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002244let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002245def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2246 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2247 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002248 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002249 bits<4> Rd;
2250 bits<4> Rn;
2251 bits<12> imm;
2252 let Inst{25} = 1;
2253 let Inst{20} = 1;
2254 let Inst{15-12} = Rd;
2255 let Inst{19-16} = Rn;
2256 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002257}
Jim Grosbach84760882010-10-15 18:42:41 +00002258def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2259 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2260 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002261 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002262 bits<4> Rd;
2263 bits<4> Rn;
2264 bits<12> shift;
2265 let Inst{25} = 0;
2266 let Inst{20} = 1;
2267 let Inst{11-0} = shift;
2268 let Inst{15-12} = Rd;
2269 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002270}
Evan Cheng071a2792007-09-11 19:55:27 +00002271}
Evan Cheng2c614c52007-06-06 10:17:05 +00002272
Evan Chenga8e29892007-01-19 07:51:42 +00002273// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002274// The assume-no-carry-in form uses the negation of the input since add/sub
2275// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2276// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2277// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002278def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2279 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002280def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2281 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2282// The with-carry-in form matches bitwise not instead of the negation.
2283// Effectively, the inverse interpretation of the carry flag already accounts
2284// for part of the negation.
2285def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2286 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002287
2288// Note: These are implemented in C++ code, because they have to generate
2289// ADD/SUBrs instructions, which use a complex pattern that a xform function
2290// cannot produce.
2291// (mul X, 2^n+1) -> (add (X << n), X)
2292// (mul X, 2^n-1) -> (rsb X, (X << n))
2293
Johnny Chen667d1272010-02-22 18:50:54 +00002294// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002295// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002296class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002297 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2298 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2299 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002300 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002301 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002302 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002303 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002304 let Inst{11-4} = op11_4;
2305 let Inst{19-16} = Rn;
2306 let Inst{15-12} = Rd;
2307 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002308}
2309
Johnny Chen667d1272010-02-22 18:50:54 +00002310// Saturating add/subtract -- for disassembly only
2311
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002312def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002313 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2314 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002315def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002316 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2317 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2318def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2319 "\t$Rd, $Rm, $Rn">;
2320def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2321 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002322
2323def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2324def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2325def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2326def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2327def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2328def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2329def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2330def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2331def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2332def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2333def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2334def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002335
2336// Signed/Unsigned add/subtract -- for disassembly only
2337
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002338def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2339def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2340def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2341def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2342def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2343def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2344def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2345def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2346def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2347def USAX : AAI<0b01100101, 0b11110101, "usax">;
2348def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2349def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002350
2351// Signed/Unsigned halving add/subtract -- for disassembly only
2352
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002353def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2354def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2355def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2356def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2357def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2358def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2359def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2360def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2361def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2362def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2363def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2364def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002365
Johnny Chenadc77332010-02-26 22:04:29 +00002366// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002367
Jim Grosbach70987fb2010-10-18 23:35:38 +00002368def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002369 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002370 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002371 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002372 bits<4> Rd;
2373 bits<4> Rn;
2374 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002375 let Inst{27-20} = 0b01111000;
2376 let Inst{15-12} = 0b1111;
2377 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002378 let Inst{19-16} = Rd;
2379 let Inst{11-8} = Rm;
2380 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002381}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002382def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002383 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002384 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002385 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002386 bits<4> Rd;
2387 bits<4> Rn;
2388 bits<4> Rm;
2389 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002390 let Inst{27-20} = 0b01111000;
2391 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002392 let Inst{19-16} = Rd;
2393 let Inst{15-12} = Ra;
2394 let Inst{11-8} = Rm;
2395 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002396}
2397
2398// Signed/Unsigned saturate -- for disassembly only
2399
Jim Grosbach70987fb2010-10-18 23:35:38 +00002400def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2401 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002402 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002403 bits<4> Rd;
2404 bits<5> sat_imm;
2405 bits<4> Rn;
2406 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002407 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002408 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002409 let Inst{20-16} = sat_imm;
2410 let Inst{15-12} = Rd;
2411 let Inst{11-7} = sh{7-3};
2412 let Inst{6} = sh{0};
2413 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002414}
2415
Jim Grosbach70987fb2010-10-18 23:35:38 +00002416def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2417 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002418 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002419 bits<4> Rd;
2420 bits<4> sat_imm;
2421 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002422 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002423 let Inst{11-4} = 0b11110011;
2424 let Inst{15-12} = Rd;
2425 let Inst{19-16} = sat_imm;
2426 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002427}
2428
Jim Grosbach70987fb2010-10-18 23:35:38 +00002429def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2430 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002431 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002432 bits<4> Rd;
2433 bits<5> sat_imm;
2434 bits<4> Rn;
2435 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002436 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002437 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002438 let Inst{15-12} = Rd;
2439 let Inst{11-7} = sh{7-3};
2440 let Inst{6} = sh{0};
2441 let Inst{20-16} = sat_imm;
2442 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002443}
2444
Jim Grosbach70987fb2010-10-18 23:35:38 +00002445def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2446 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002447 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002448 bits<4> Rd;
2449 bits<4> sat_imm;
2450 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002451 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002452 let Inst{11-4} = 0b11110011;
2453 let Inst{15-12} = Rd;
2454 let Inst{19-16} = sat_imm;
2455 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002456}
Evan Chenga8e29892007-01-19 07:51:42 +00002457
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002458def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2459def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002460
Evan Chenga8e29892007-01-19 07:51:42 +00002461//===----------------------------------------------------------------------===//
2462// Bitwise Instructions.
2463//
2464
Jim Grosbach26421962008-10-14 20:36:24 +00002465defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002466 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002467 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002468defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002469 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002470 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002471defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002472 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002473 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002474defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002475 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002476 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002477
Jim Grosbach3fea191052010-10-21 22:03:21 +00002478def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002479 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002480 "bfc", "\t$Rd, $imm", "$src = $Rd",
2481 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002482 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002483 bits<4> Rd;
2484 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002485 let Inst{27-21} = 0b0111110;
2486 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002487 let Inst{15-12} = Rd;
2488 let Inst{11-7} = imm{4-0}; // lsb
2489 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002490}
2491
Johnny Chenb2503c02010-02-17 06:31:48 +00002492// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002493def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002494 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002495 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2496 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002497 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002498 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002499 bits<4> Rd;
2500 bits<4> Rn;
2501 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002502 let Inst{27-21} = 0b0111110;
2503 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002504 let Inst{15-12} = Rd;
2505 let Inst{11-7} = imm{4-0}; // lsb
2506 let Inst{20-16} = imm{9-5}; // width
2507 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002508}
2509
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002510// GNU as only supports this form of bfi (w/ 4 arguments)
2511let isAsmParserOnly = 1 in
2512def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2513 lsb_pos_imm:$lsb, width_imm:$width),
2514 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2515 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2516 []>, Requires<[IsARM, HasV6T2]> {
2517 bits<4> Rd;
2518 bits<4> Rn;
2519 bits<5> lsb;
2520 bits<5> width;
2521 let Inst{27-21} = 0b0111110;
2522 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2523 let Inst{15-12} = Rd;
2524 let Inst{11-7} = lsb;
2525 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2526 let Inst{3-0} = Rn;
2527}
2528
Jim Grosbach36860462010-10-21 22:19:32 +00002529def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2530 "mvn", "\t$Rd, $Rm",
2531 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2532 bits<4> Rd;
2533 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002534 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002535 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002536 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002537 let Inst{15-12} = Rd;
2538 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002539}
Jim Grosbach36860462010-10-21 22:19:32 +00002540def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2541 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2542 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2543 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002544 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002545 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002546 let Inst{19-16} = 0b0000;
2547 let Inst{15-12} = Rd;
2548 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002549}
Evan Chengc4af4632010-11-17 20:13:28 +00002550let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002551def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2552 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2553 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2554 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002555 bits<12> imm;
2556 let Inst{25} = 1;
2557 let Inst{19-16} = 0b0000;
2558 let Inst{15-12} = Rd;
2559 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002560}
Evan Chenga8e29892007-01-19 07:51:42 +00002561
2562def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2563 (BICri GPR:$src, so_imm_not:$imm)>;
2564
2565//===----------------------------------------------------------------------===//
2566// Multiply Instructions.
2567//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002568class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2569 string opc, string asm, list<dag> pattern>
2570 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2571 bits<4> Rd;
2572 bits<4> Rm;
2573 bits<4> Rn;
2574 let Inst{19-16} = Rd;
2575 let Inst{11-8} = Rm;
2576 let Inst{3-0} = Rn;
2577}
2578class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2579 string opc, string asm, list<dag> pattern>
2580 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2581 bits<4> RdLo;
2582 bits<4> RdHi;
2583 bits<4> Rm;
2584 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002585 let Inst{19-16} = RdHi;
2586 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002587 let Inst{11-8} = Rm;
2588 let Inst{3-0} = Rn;
2589}
Evan Chenga8e29892007-01-19 07:51:42 +00002590
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002591let isCommutable = 1 in {
2592let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002593def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2594 pred:$p, cc_out:$s),
2595 Size4Bytes, IIC_iMUL32,
2596 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2597 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002598
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002599def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2600 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002601 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2602 Requires<[IsARM, HasV6]>;
2603}
Evan Chenga8e29892007-01-19 07:51:42 +00002604
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002605let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002606def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2607 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2608 Size4Bytes, IIC_iMAC32,
2609 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2610 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002611 bits<4> Ra;
2612 let Inst{15-12} = Ra;
2613}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002614def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2615 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002616 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2617 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002618 bits<4> Ra;
2619 let Inst{15-12} = Ra;
2620}
Evan Chenga8e29892007-01-19 07:51:42 +00002621
Jim Grosbach65711012010-11-19 22:22:37 +00002622def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2623 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2624 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002625 Requires<[IsARM, HasV6T2]> {
2626 bits<4> Rd;
2627 bits<4> Rm;
2628 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002629 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002630 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002631 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002632 let Inst{11-8} = Rm;
2633 let Inst{3-0} = Rn;
2634}
Evan Chengedcbada2009-07-06 22:05:45 +00002635
Evan Chenga8e29892007-01-19 07:51:42 +00002636// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002637
Evan Chengcd799b92009-06-12 20:46:18 +00002638let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002639let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002640let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002641def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2642 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2643 Size4Bytes, IIC_iMUL64, []>,
2644 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002645
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002646def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2647 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2648 Size4Bytes, IIC_iMUL64, []>,
2649 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002650}
2651
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002652def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2653 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002654 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2655 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002656
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002657def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2658 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002659 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2660 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002661}
Evan Chenga8e29892007-01-19 07:51:42 +00002662
2663// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002664let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002665def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2666 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2667 Size4Bytes, IIC_iMAC64, []>,
2668 Requires<[IsARM, NoV6]>;
2669def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2670 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2671 Size4Bytes, IIC_iMAC64, []>,
2672 Requires<[IsARM, NoV6]>;
2673def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2674 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2675 Size4Bytes, IIC_iMAC64, []>,
2676 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002677
2678}
2679
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002680def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2681 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002682 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2683 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002684def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2685 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002686 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2687 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002688
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002689def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2690 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2691 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2692 Requires<[IsARM, HasV6]> {
2693 bits<4> RdLo;
2694 bits<4> RdHi;
2695 bits<4> Rm;
2696 bits<4> Rn;
2697 let Inst{19-16} = RdLo;
2698 let Inst{15-12} = RdHi;
2699 let Inst{11-8} = Rm;
2700 let Inst{3-0} = Rn;
2701}
Evan Chengcd799b92009-06-12 20:46:18 +00002702} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002703
2704// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002705def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2706 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2707 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002708 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002709 let Inst{15-12} = 0b1111;
2710}
Evan Cheng13ab0202007-07-10 18:08:01 +00002711
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002712def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2713 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002714 [/* For disassembly only; pattern left blank */]>,
2715 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002716 let Inst{15-12} = 0b1111;
2717}
2718
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002719def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2720 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2721 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2722 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2723 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002724
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002725def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2726 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2727 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002728 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002729 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002730
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002731def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2732 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2733 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2734 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2735 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002736
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002737def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2738 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2739 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002740 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002741 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002742
Raul Herbster37fb5b12007-08-30 23:25:47 +00002743multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002744 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2745 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2746 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2747 (sext_inreg GPR:$Rm, i16)))]>,
2748 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002749
Jim Grosbach3870b752010-10-22 18:35:16 +00002750 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2751 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2752 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2753 (sra GPR:$Rm, (i32 16))))]>,
2754 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002755
Jim Grosbach3870b752010-10-22 18:35:16 +00002756 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2757 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2758 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2759 (sext_inreg GPR:$Rm, i16)))]>,
2760 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002761
Jim Grosbach3870b752010-10-22 18:35:16 +00002762 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2763 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2764 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2765 (sra GPR:$Rm, (i32 16))))]>,
2766 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002767
Jim Grosbach3870b752010-10-22 18:35:16 +00002768 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2769 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2770 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2771 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2772 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002773
Jim Grosbach3870b752010-10-22 18:35:16 +00002774 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2775 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2776 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2777 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2778 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002779}
2780
Raul Herbster37fb5b12007-08-30 23:25:47 +00002781
2782multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002783 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002784 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2785 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2786 [(set GPR:$Rd, (add GPR:$Ra,
2787 (opnode (sext_inreg GPR:$Rn, i16),
2788 (sext_inreg GPR:$Rm, i16))))]>,
2789 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002790
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002791 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002792 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2793 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2794 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2795 (sra GPR:$Rm, (i32 16)))))]>,
2796 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002797
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002798 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002799 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2800 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2801 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2802 (sext_inreg GPR:$Rm, i16))))]>,
2803 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002804
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002805 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002806 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2807 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2808 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2809 (sra GPR:$Rm, (i32 16)))))]>,
2810 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002811
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002812 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002813 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2814 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2815 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2816 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2817 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002818
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002819 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002820 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2821 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2822 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2823 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2824 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002825}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002826
Raul Herbster37fb5b12007-08-30 23:25:47 +00002827defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2828defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002829
Johnny Chen83498e52010-02-12 21:59:23 +00002830// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002831def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2832 (ins GPR:$Rn, GPR:$Rm),
2833 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002834 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002835 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002836
Jim Grosbach3870b752010-10-22 18:35:16 +00002837def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2838 (ins GPR:$Rn, GPR:$Rm),
2839 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002840 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002841 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002842
Jim Grosbach3870b752010-10-22 18:35:16 +00002843def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2844 (ins GPR:$Rn, GPR:$Rm),
2845 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002846 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002847 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002848
Jim Grosbach3870b752010-10-22 18:35:16 +00002849def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2850 (ins GPR:$Rn, GPR:$Rm),
2851 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002852 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002853 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002854
Johnny Chen667d1272010-02-22 18:50:54 +00002855// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002856class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2857 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002858 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002859 bits<4> Rn;
2860 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002861 let Inst{4} = 1;
2862 let Inst{5} = swap;
2863 let Inst{6} = sub;
2864 let Inst{7} = 0;
2865 let Inst{21-20} = 0b00;
2866 let Inst{22} = long;
2867 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002868 let Inst{11-8} = Rm;
2869 let Inst{3-0} = Rn;
2870}
2871class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2872 InstrItinClass itin, string opc, string asm>
2873 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2874 bits<4> Rd;
2875 let Inst{15-12} = 0b1111;
2876 let Inst{19-16} = Rd;
2877}
2878class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2879 InstrItinClass itin, string opc, string asm>
2880 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2881 bits<4> Ra;
2882 let Inst{15-12} = Ra;
2883}
2884class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2885 InstrItinClass itin, string opc, string asm>
2886 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2887 bits<4> RdLo;
2888 bits<4> RdHi;
2889 let Inst{19-16} = RdHi;
2890 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002891}
2892
2893multiclass AI_smld<bit sub, string opc> {
2894
Jim Grosbach385e1362010-10-22 19:15:30 +00002895 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2896 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002897
Jim Grosbach385e1362010-10-22 19:15:30 +00002898 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2899 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002900
Jim Grosbach385e1362010-10-22 19:15:30 +00002901 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2902 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2903 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002904
Jim Grosbach385e1362010-10-22 19:15:30 +00002905 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2906 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2907 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002908
2909}
2910
2911defm SMLA : AI_smld<0, "smla">;
2912defm SMLS : AI_smld<1, "smls">;
2913
Johnny Chen2ec5e492010-02-22 21:50:40 +00002914multiclass AI_sdml<bit sub, string opc> {
2915
Jim Grosbach385e1362010-10-22 19:15:30 +00002916 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2917 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2918 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2919 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002920}
2921
2922defm SMUA : AI_sdml<0, "smua">;
2923defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002924
Evan Chenga8e29892007-01-19 07:51:42 +00002925//===----------------------------------------------------------------------===//
2926// Misc. Arithmetic Instructions.
2927//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002928
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002929def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2930 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2931 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002932
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002933def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2934 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2935 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2936 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002937
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002938def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2939 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2940 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002941
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002942def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2943 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2944 [(set GPR:$Rd,
2945 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2946 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2947 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2948 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2949 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002950
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002951def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2952 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2953 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002954 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002955 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2956 (shl GPR:$Rm, (i32 8))), i16))]>,
2957 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002958
Bob Wilsonf955f292010-08-17 17:23:19 +00002959def lsl_shift_imm : SDNodeXForm<imm, [{
2960 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2961 return CurDAG->getTargetConstant(Sh, MVT::i32);
2962}]>;
2963
2964def lsl_amt : PatLeaf<(i32 imm), [{
2965 return (N->getZExtValue() < 32);
2966}], lsl_shift_imm>;
2967
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002968def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2969 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2970 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2971 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2972 (and (shl GPR:$Rm, lsl_amt:$sh),
2973 0xFFFF0000)))]>,
2974 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002975
Evan Chenga8e29892007-01-19 07:51:42 +00002976// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002977def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2978 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2979def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2980 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002981
Bob Wilsonf955f292010-08-17 17:23:19 +00002982def asr_shift_imm : SDNodeXForm<imm, [{
2983 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2984 return CurDAG->getTargetConstant(Sh, MVT::i32);
2985}]>;
2986
2987def asr_amt : PatLeaf<(i32 imm), [{
2988 return (N->getZExtValue() <= 32);
2989}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002990
Bob Wilsondc66eda2010-08-16 22:26:55 +00002991// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2992// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002993def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2994 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2995 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2996 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2997 (and (sra GPR:$Rm, asr_amt:$sh),
2998 0xFFFF)))]>,
2999 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003000
Evan Chenga8e29892007-01-19 07:51:42 +00003001// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3002// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003003def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003004 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003005def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003006 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3007 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003008
Evan Chenga8e29892007-01-19 07:51:42 +00003009//===----------------------------------------------------------------------===//
3010// Comparison Instructions...
3011//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003012
Jim Grosbach26421962008-10-14 20:36:24 +00003013defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003014 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003015 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003016
Jim Grosbach97a884d2010-12-07 20:41:06 +00003017// ARMcmpZ can re-use the above instruction definitions.
3018def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3019 (CMPri GPR:$src, so_imm:$imm)>;
3020def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3021 (CMPrr GPR:$src, GPR:$rhs)>;
3022def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3023 (CMPrs GPR:$src, so_reg:$rhs)>;
3024
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003025// FIXME: We have to be careful when using the CMN instruction and comparison
3026// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003027// results:
3028//
3029// rsbs r1, r1, 0
3030// cmp r0, r1
3031// mov r0, #0
3032// it ls
3033// mov r0, #1
3034//
3035// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003036//
Bill Wendling6165e872010-08-26 18:33:51 +00003037// cmn r0, r1
3038// mov r0, #0
3039// it ls
3040// mov r0, #1
3041//
3042// However, the CMN gives the *opposite* result when r1 is 0. This is because
3043// the carry flag is set in the CMP case but not in the CMN case. In short, the
3044// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3045// value of r0 and the carry bit (because the "carry bit" parameter to
3046// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3047// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3048// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3049// parameter to AddWithCarry is defined as 0).
3050//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003051// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003052//
3053// x = 0
3054// ~x = 0xFFFF FFFF
3055// ~x + 1 = 0x1 0000 0000
3056// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3057//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003058// Therefore, we should disable CMN when comparing against zero, until we can
3059// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3060// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003061//
3062// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3063//
3064// This is related to <rdar://problem/7569620>.
3065//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003066//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3067// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003068
Evan Chenga8e29892007-01-19 07:51:42 +00003069// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003070defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003071 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003072 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003073defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003074 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003075 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003076
David Goodwinc0309b42009-06-29 15:33:01 +00003077defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003078 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003079 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003080
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003081//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3082// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003083
David Goodwinc0309b42009-06-29 15:33:01 +00003084def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003085 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003086
Evan Cheng218977b2010-07-13 19:27:42 +00003087// Pseudo i64 compares for some floating point compares.
3088let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3089 Defs = [CPSR] in {
3090def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003091 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003092 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003093 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3094
3095def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003096 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003097 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3098} // usesCustomInserter
3099
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003100
Evan Chenga8e29892007-01-19 07:51:42 +00003101// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003102// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003103// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003104// FIXME: These should all be pseudo-instructions that get expanded to
3105// the normal MOV instructions. That would fix the dependency on
3106// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003107let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003108def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3109 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3110 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3111 RegConstraint<"$false = $Rd">, UnaryDP {
3112 bits<4> Rd;
3113 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003114 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003115 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003116 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003117 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003118 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003119}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003120
Jim Grosbach27e90082010-10-29 19:28:17 +00003121def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3122 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3123 "mov", "\t$Rd, $shift",
3124 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3125 RegConstraint<"$false = $Rd">, UnaryDP {
3126 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003127 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003128 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003129 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003130 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003131 let Inst{15-12} = Rd;
3132 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003133}
3134
Evan Chengc4af4632010-11-17 20:13:28 +00003135let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00003136def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm_hilo16:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003137 DPFrm, IIC_iMOVi,
3138 "movw", "\t$Rd, $imm",
3139 []>,
3140 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3141 UnaryDP {
3142 bits<4> Rd;
3143 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003144 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003145 let Inst{20} = 0;
3146 let Inst{19-16} = imm{15-12};
3147 let Inst{15-12} = Rd;
3148 let Inst{11-0} = imm{11-0};
3149}
3150
Evan Chengc4af4632010-11-17 20:13:28 +00003151let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003152def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3153 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3154 "mov", "\t$Rd, $imm",
3155 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3156 RegConstraint<"$false = $Rd">, UnaryDP {
3157 bits<4> Rd;
3158 bits<12> imm;
3159 let Inst{25} = 1;
3160 let Inst{20} = 0;
3161 let Inst{19-16} = 0b0000;
3162 let Inst{15-12} = Rd;
3163 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003164}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003165
Evan Cheng63f35442010-11-13 02:25:14 +00003166// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003167let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003168def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3169 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003170 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003171
Evan Chengc4af4632010-11-17 20:13:28 +00003172let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003173def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3174 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3175 "mvn", "\t$Rd, $imm",
3176 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3177 RegConstraint<"$false = $Rd">, UnaryDP {
3178 bits<4> Rd;
3179 bits<12> imm;
3180 let Inst{25} = 1;
3181 let Inst{20} = 0;
3182 let Inst{19-16} = 0b0000;
3183 let Inst{15-12} = Rd;
3184 let Inst{11-0} = imm;
3185}
Owen Andersonf523e472010-09-23 23:45:25 +00003186} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003187
Jim Grosbach3728e962009-12-10 00:11:09 +00003188//===----------------------------------------------------------------------===//
3189// Atomic operations intrinsics
3190//
3191
Bob Wilsonf74a4292010-10-30 00:54:37 +00003192def memb_opt : Operand<i32> {
3193 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003194 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003195}
Jim Grosbach3728e962009-12-10 00:11:09 +00003196
Bob Wilsonf74a4292010-10-30 00:54:37 +00003197// memory barriers protect the atomic sequences
3198let hasSideEffects = 1 in {
3199def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3200 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3201 Requires<[IsARM, HasDB]> {
3202 bits<4> opt;
3203 let Inst{31-4} = 0xf57ff05;
3204 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003205}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003206
Johnny Chen7def14f2010-08-11 23:35:12 +00003207def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003208 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003209 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003210 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003211 // FIXME: add encoding
3212}
Jim Grosbach3728e962009-12-10 00:11:09 +00003213}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003214
Bob Wilsonf74a4292010-10-30 00:54:37 +00003215def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3216 "dsb", "\t$opt",
3217 [/* For disassembly only; pattern left blank */]>,
3218 Requires<[IsARM, HasDB]> {
3219 bits<4> opt;
3220 let Inst{31-4} = 0xf57ff04;
3221 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003222}
3223
Johnny Chenfd6037d2010-02-18 00:19:08 +00003224// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003225def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3226 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003227 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003228 let Inst{3-0} = 0b1111;
3229}
3230
Jim Grosbach66869102009-12-11 18:52:41 +00003231let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003232 let Uses = [CPSR] in {
3233 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003234 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003235 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3236 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003237 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003238 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3239 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003240 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003241 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3242 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003243 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003244 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3245 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003246 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003247 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3248 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003249 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003250 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3251 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003252 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003253 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3254 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003255 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003256 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3257 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003258 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003259 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3260 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003261 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003262 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3263 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003264 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003265 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3266 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003267 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003268 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3269 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003270 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003271 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3272 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003273 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003274 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3275 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003276 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003277 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3278 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003279 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003280 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3281 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003282 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003283 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3284 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003285 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003286 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3287
3288 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3291 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3294 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3297
Jim Grosbache801dc42009-12-12 01:40:06 +00003298 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003299 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003300 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3301 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003302 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003303 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3304 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003305 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003306 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3307}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003308}
3309
3310let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003311def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3312 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003313 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003314def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3315 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003316 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003317def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3318 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003319 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003320def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003321 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003322 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003323 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003324}
3325
Jim Grosbach86875a22010-10-29 19:58:57 +00003326let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3327def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003328 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003329 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003330 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003331def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003332 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003333 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003334 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003335def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003336 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003337 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003338 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003339def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3340 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003341 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003342 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003343 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003344}
3345
Johnny Chenb9436272010-02-17 22:37:58 +00003346// Clear-Exclusive is for disassembly only.
3347def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3348 [/* For disassembly only; pattern left blank */]>,
3349 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003350 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003351}
3352
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003353// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3354let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003355def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3356 [/* For disassembly only; pattern left blank */]>;
3357def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3358 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003359}
3360
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003361//===----------------------------------------------------------------------===//
3362// TLS Instructions
3363//
3364
3365// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003366// This is a pseudo inst so that we can get the encoding right,
3367// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003368let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003369 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003370 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003371 [(set R0, ARMthread_pointer)]>;
3372}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003373
Evan Chenga8e29892007-01-19 07:51:42 +00003374//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003375// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003376// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003377// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003378// Since by its nature we may be coming from some other function to get
3379// here, and we're using the stack frame for the containing function to
3380// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003381// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003382// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003383// except for our own input by listing the relevant registers in Defs. By
3384// doing so, we also cause the prologue/epilogue code to actively preserve
3385// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003386// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003387//
3388// These are pseudo-instructions and are lowered to individual MC-insts, so
3389// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003390let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003391 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3392 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003393 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003394 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003395 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3396 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003397 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3398 Requires<[IsARM, HasVFP2]>;
3399}
3400
3401let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003402 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3403 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003404 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3405 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003406 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3407 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003408}
3409
Jim Grosbach5eb19512010-05-22 01:06:18 +00003410// FIXME: Non-Darwin version(s)
3411let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3412 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003413def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3414 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003415 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3416 Requires<[IsARM, IsDarwin]>;
3417}
3418
Jim Grosbache4ad3872010-10-19 23:27:08 +00003419// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003420// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003421// handled when the pseudo is expanded (which happens before any passes
3422// that need the instruction size).
3423let isBarrier = 1, hasSideEffects = 1 in
3424def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003425 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003426 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3427 Requires<[IsDarwin]>;
3428
Jim Grosbach0e0da732009-05-12 23:59:14 +00003429//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003430// Non-Instruction Patterns
3431//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003432
Evan Chenga8e29892007-01-19 07:51:42 +00003433// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003434
Evan Cheng893d7fe2010-11-12 23:03:38 +00003435// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003436// This is a single pseudo instruction, the benefit is that it can be remat'd
3437// as a single unit instead of having to handle reg inputs.
3438// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003439let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003440def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003441 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003442 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003443
Evan Cheng53519f02011-01-21 18:55:51 +00003444// Pseudo instruction that combines movw + movt + add pc (if PIC).
Evan Cheng9fe20092011-01-20 08:34:58 +00003445// It also makes it possible to rematerialize the instructions.
3446// FIXME: Remove this when we can do generalized remat and when machine licm
3447// can properly the instructions.
3448let isReMaterializable = 1 in {
Evan Cheng53519f02011-01-21 18:55:51 +00003449def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3450 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003451 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3452 Requires<[IsARM, UseMovt]>;
3453
Evan Cheng53519f02011-01-21 18:55:51 +00003454def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3455 IIC_iMOVix2,
3456 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3457 Requires<[IsARM, UseMovt]>;
3458
Evan Cheng9fe20092011-01-20 08:34:58 +00003459let AddedComplexity = 10 in
Evan Cheng53519f02011-01-21 18:55:51 +00003460def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
Evan Cheng9fe20092011-01-20 08:34:58 +00003461 IIC_iMOVix2ld,
3462 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3463 Requires<[IsARM, UseMovt]>;
3464} // isReMaterializable
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003465
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003466// ConstantPool, GlobalAddress, and JumpTable
3467def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3468 Requires<[IsARM, DontUseMovt]>;
3469def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3470def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3471 Requires<[IsARM, UseMovt]>;
3472def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3473 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3474
Evan Chenga8e29892007-01-19 07:51:42 +00003475// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003476
Dale Johannesen51e28e62010-06-03 21:09:53 +00003477// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003478def : ARMPat<(ARMtcret tcGPR:$dst),
3479 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003480
3481def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3482 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3483
3484def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3485 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3486
Dale Johannesen38d5f042010-06-15 22:24:08 +00003487def : ARMPat<(ARMtcret tcGPR:$dst),
3488 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003489
3490def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3491 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3492
3493def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3494 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003495
Evan Chenga8e29892007-01-19 07:51:42 +00003496// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003497def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003498 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003499def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003500 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003501
Evan Chenga8e29892007-01-19 07:51:42 +00003502// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003503def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3504def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003505
Evan Chenga8e29892007-01-19 07:51:42 +00003506// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003507def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3508def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3509def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3510def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3511
Evan Chenga8e29892007-01-19 07:51:42 +00003512def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003513
Evan Cheng83b5cf02008-11-05 23:22:34 +00003514def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3515def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3516
Evan Cheng34b12d22007-01-19 20:27:35 +00003517// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003518def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3519 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003520 (SMULBB GPR:$a, GPR:$b)>;
3521def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3522 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003523def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3524 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003525 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003526def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003527 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003528def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3529 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003530 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003531def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003532 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003533def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3534 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003535 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003536def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003537 (SMULWB GPR:$a, GPR:$b)>;
3538
3539def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003540 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3541 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003542 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3543def : ARMV5TEPat<(add GPR:$acc,
3544 (mul sext_16_node:$a, sext_16_node:$b)),
3545 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3546def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003547 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3548 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003549 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3550def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003551 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003552 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3553def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003554 (mul (sra GPR:$a, (i32 16)),
3555 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003556 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3557def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003558 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003559 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3560def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003561 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3562 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003563 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3564def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003565 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003566 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3567
Evan Chenga8e29892007-01-19 07:51:42 +00003568//===----------------------------------------------------------------------===//
3569// Thumb Support
3570//
3571
3572include "ARMInstrThumb.td"
3573
3574//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003575// Thumb2 Support
3576//
3577
3578include "ARMInstrThumb2.td"
3579
3580//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003581// Floating Point Support
3582//
3583
3584include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003585
3586//===----------------------------------------------------------------------===//
3587// Advanced SIMD (NEON) Support
3588//
3589
3590include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003591
3592//===----------------------------------------------------------------------===//
3593// Coprocessor Instructions. For disassembly only.
3594//
3595
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003596def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3597 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3598 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3599 [/* For disassembly only; pattern left blank */]> {
3600 bits<4> opc1;
3601 bits<4> CRn;
3602 bits<4> CRd;
3603 bits<4> cop;
3604 bits<3> opc2;
3605 bits<4> CRm;
3606
3607 let Inst{3-0} = CRm;
3608 let Inst{4} = 0;
3609 let Inst{7-5} = opc2;
3610 let Inst{11-8} = cop;
3611 let Inst{15-12} = CRd;
3612 let Inst{19-16} = CRn;
3613 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003614}
3615
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003616def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3617 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3618 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003619 [/* For disassembly only; pattern left blank */]> {
3620 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003621 bits<4> opc1;
3622 bits<4> CRn;
3623 bits<4> CRd;
3624 bits<4> cop;
3625 bits<3> opc2;
3626 bits<4> CRm;
3627
3628 let Inst{3-0} = CRm;
3629 let Inst{4} = 0;
3630 let Inst{7-5} = opc2;
3631 let Inst{11-8} = cop;
3632 let Inst{15-12} = CRd;
3633 let Inst{19-16} = CRn;
3634 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003635}
3636
Johnny Chen64dfb782010-02-16 20:04:27 +00003637class ACI<dag oops, dag iops, string opc, string asm>
3638 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3639 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3640 let Inst{27-25} = 0b110;
3641}
3642
3643multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3644
3645 def _OFFSET : ACI<(outs),
3646 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3647 opc, "\tp$cop, cr$CRd, $addr"> {
3648 let Inst{31-28} = op31_28;
3649 let Inst{24} = 1; // P = 1
3650 let Inst{21} = 0; // W = 0
3651 let Inst{22} = 0; // D = 0
3652 let Inst{20} = load;
3653 }
3654
3655 def _PRE : ACI<(outs),
3656 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3657 opc, "\tp$cop, cr$CRd, $addr!"> {
3658 let Inst{31-28} = op31_28;
3659 let Inst{24} = 1; // P = 1
3660 let Inst{21} = 1; // W = 1
3661 let Inst{22} = 0; // D = 0
3662 let Inst{20} = load;
3663 }
3664
3665 def _POST : ACI<(outs),
3666 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3667 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3668 let Inst{31-28} = op31_28;
3669 let Inst{24} = 0; // P = 0
3670 let Inst{21} = 1; // W = 1
3671 let Inst{22} = 0; // D = 0
3672 let Inst{20} = load;
3673 }
3674
3675 def _OPTION : ACI<(outs),
3676 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3677 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3678 let Inst{31-28} = op31_28;
3679 let Inst{24} = 0; // P = 0
3680 let Inst{23} = 1; // U = 1
3681 let Inst{21} = 0; // W = 0
3682 let Inst{22} = 0; // D = 0
3683 let Inst{20} = load;
3684 }
3685
3686 def L_OFFSET : ACI<(outs),
3687 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003688 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003689 let Inst{31-28} = op31_28;
3690 let Inst{24} = 1; // P = 1
3691 let Inst{21} = 0; // W = 0
3692 let Inst{22} = 1; // D = 1
3693 let Inst{20} = load;
3694 }
3695
3696 def L_PRE : ACI<(outs),
3697 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003698 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003699 let Inst{31-28} = op31_28;
3700 let Inst{24} = 1; // P = 1
3701 let Inst{21} = 1; // W = 1
3702 let Inst{22} = 1; // D = 1
3703 let Inst{20} = load;
3704 }
3705
3706 def L_POST : ACI<(outs),
3707 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003708 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003709 let Inst{31-28} = op31_28;
3710 let Inst{24} = 0; // P = 0
3711 let Inst{21} = 1; // W = 1
3712 let Inst{22} = 1; // D = 1
3713 let Inst{20} = load;
3714 }
3715
3716 def L_OPTION : ACI<(outs),
3717 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003718 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003719 let Inst{31-28} = op31_28;
3720 let Inst{24} = 0; // P = 0
3721 let Inst{23} = 1; // U = 1
3722 let Inst{21} = 0; // W = 0
3723 let Inst{22} = 1; // D = 1
3724 let Inst{20} = load;
3725 }
3726}
3727
3728defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3729defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3730defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3731defm STC2 : LdStCop<0b1111, 0, "stc2">;
3732
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003733//===----------------------------------------------------------------------===//
3734// Move between coprocessor and ARM core register -- for disassembly only
3735//
3736
3737class MovRCopro<string opc, bit direction>
3738 : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3739 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3740 NoItinerary, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
3741 [/* For disassembly only; pattern left blank */]> {
3742 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003743 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003744
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003745 bits<4> Rt;
3746 bits<4> cop;
3747 bits<3> opc1;
3748 bits<3> opc2;
3749 bits<4> CRm;
3750 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003751
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003752 let Inst{15-12} = Rt;
3753 let Inst{11-8} = cop;
3754 let Inst{23-21} = opc1;
3755 let Inst{7-5} = opc2;
3756 let Inst{3-0} = CRm;
3757 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003758}
3759
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003760def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */>;
3761def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */>;
3762
3763class MovRCopro2<string opc, bit direction>
3764 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3765 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3766 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3767 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003768 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003769 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003770 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003771
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003772 bits<4> Rt;
3773 bits<4> cop;
3774 bits<3> opc1;
3775 bits<3> opc2;
3776 bits<4> CRm;
3777 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003778
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003779 let Inst{15-12} = Rt;
3780 let Inst{11-8} = cop;
3781 let Inst{23-21} = opc1;
3782 let Inst{7-5} = opc2;
3783 let Inst{3-0} = CRm;
3784 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003785}
3786
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003787def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */>;
3788def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */>;
3789
3790class MovRRCopro<string opc, bit direction>
3791 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3792 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3793 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3794 [/* For disassembly only; pattern left blank */]> {
3795 let Inst{23-21} = 0b010;
3796 let Inst{20} = direction;
3797
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003798 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003799 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003800 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003801 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003802 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003803
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003804 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003805 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003806 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003807 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003808 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003809}
3810
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003811def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3812def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3813
3814class MovRRCopro2<string opc, bit direction>
3815 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3816 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3817 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3818 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003819 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003820 let Inst{23-21} = 0b010;
3821 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003822
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003823 bits<4> Rt;
3824 bits<4> Rt2;
3825 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003826 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003827 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003828
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003829 let Inst{15-12} = Rt;
3830 let Inst{19-16} = Rt2;
3831 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003832 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003833 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003834}
3835
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003836def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3837def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003838
Johnny Chenb98e1602010-02-12 18:55:33 +00003839//===----------------------------------------------------------------------===//
3840// Move between special register and ARM core register -- for disassembly only
3841//
3842
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003843def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003844 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003845 bits<4> Rd;
3846 let Inst{23-16} = 0b00001111;
3847 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003848 let Inst{7-4} = 0b0000;
3849}
3850
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003851def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003852 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003853 bits<4> Rd;
3854 let Inst{23-16} = 0b01001111;
3855 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003856 let Inst{7-4} = 0b0000;
3857}
3858
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003859def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3860 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003861 [/* For disassembly only; pattern left blank */]> {
3862 let Inst{23-20} = 0b0010;
3863 let Inst{7-4} = 0b0000;
3864}
3865
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003866def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3867 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003868 [/* For disassembly only; pattern left blank */]> {
3869 let Inst{23-20} = 0b0010;
3870 let Inst{7-4} = 0b0000;
3871}
3872
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003873def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3874 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003875 [/* For disassembly only; pattern left blank */]> {
3876 let Inst{23-20} = 0b0110;
3877 let Inst{7-4} = 0b0000;
3878}
3879
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003880def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3881 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003882 [/* For disassembly only; pattern left blank */]> {
3883 let Inst{23-20} = 0b0110;
3884 let Inst{7-4} = 0b0000;
3885}