blob: 6ff8c723f5f9e6161c80c196398c67e9df92095d [file] [log] [blame]
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001//===-- X86ISelPattern.cpp - A pattern matching inst selector for X86 -----===//
Chris Lattner24aad1b2005-01-10 22:10:13 +00002//
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
Chris Lattner8acb1ba2005-01-07 07:49:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for X86.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
15#include "X86InstrBuilder.h"
16#include "X86RegisterInfo.h"
Nate Begemanfb5792f2005-07-12 01:41:54 +000017#include "X86Subtarget.h"
Chris Lattnerc6f41812005-05-12 23:06:28 +000018#include "llvm/CallingConv.h"
Chris Lattnere3e0f272005-05-09 03:36:39 +000019#include "llvm/Constants.h"
20#include "llvm/Instructions.h"
Chris Lattner8acb1ba2005-01-07 07:49:41 +000021#include "llvm/Function.h"
Chris Lattnere3e0f272005-05-09 03:36:39 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8acb1ba2005-01-07 07:49:41 +000023#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/TargetData.h"
29#include "llvm/Target/TargetLowering.h"
Nate Begemanfb5792f2005-07-12 01:41:54 +000030#include "llvm/Target/TargetMachine.h"
Chris Lattnerc5dcb532005-04-30 04:25:35 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattnere3e0f272005-05-09 03:36:39 +000032#include "llvm/Support/CFG.h"
Chris Lattner8acb1ba2005-01-07 07:49:41 +000033#include "llvm/Support/MathExtras.h"
34#include "llvm/ADT/Statistic.h"
35#include <set>
Jeff Cohen603fea92005-01-12 04:29:05 +000036#include <algorithm>
Chris Lattner8acb1ba2005-01-07 07:49:41 +000037using namespace llvm;
38
Chris Lattnerc6f41812005-05-12 23:06:28 +000039// FIXME: temporary.
40#include "llvm/Support/CommandLine.h"
41static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
42 cl::desc("Enable fastcc on X86"));
43
Chris Lattner67649df2005-05-14 06:52:07 +000044namespace {
45 // X86 Specific DAG Nodes
46 namespace X86ISD {
47 enum NodeType {
48 // Start the numbering where the builtin ops leave off.
49 FIRST_NUMBER = ISD::BUILTIN_OP_END,
50
51 /// FILD64m - This instruction implements SINT_TO_FP with a
52 /// 64-bit source in memory and a FP reg result. This corresponds to
53 /// the X86::FILD64m instruction. It has two inputs (token chain and
54 /// address) and two outputs (FP value and token chain).
55 FILD64m,
Chris Lattner239738a2005-05-14 08:48:15 +000056
Chris Lattnerf7443da2005-07-29 00:54:34 +000057 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
58 /// integer destination in memory and a FP reg source. This corresponds
59 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
60 /// has two inputs (token chain and address) and two outputs (FP value and
61 /// token chain).
Chris Lattner01546c52005-07-30 00:05:54 +000062 FP_TO_INT16_IN_MEM,
63 FP_TO_INT32_IN_MEM,
Chris Lattnerf7443da2005-07-29 00:54:34 +000064 FP_TO_INT64_IN_MEM,
Jeff Cohend29b6aa2005-07-30 18:33:25 +000065
Chris Lattner239738a2005-05-14 08:48:15 +000066 /// CALL/TAILCALL - These operations represent an abstract X86 call
67 /// instruction, which includes a bunch of information. In particular the
68 /// operands of these node are:
69 ///
70 /// #0 - The incoming token chain
71 /// #1 - The callee
72 /// #2 - The number of arg bytes the caller pushes on the stack.
73 /// #3 - The number of arg bytes the callee pops off the stack.
74 /// #4 - The value to pass in AL/AX/EAX (optional)
75 /// #5 - The value to pass in DL/DX/EDX (optional)
76 ///
77 /// The result values of these nodes are:
78 ///
79 /// #0 - The outgoing token chain
80 /// #1 - The first register result value (optional)
81 /// #2 - The second register result value (optional)
82 ///
83 /// The CALL vs TAILCALL distinction boils down to whether the callee is
84 /// known not to modify the caller's stack frame, as is standard with
85 /// LLVM.
86 CALL,
87 TAILCALL,
Chris Lattner67649df2005-05-14 06:52:07 +000088 };
89 }
90}
91
Chris Lattner8acb1ba2005-01-07 07:49:41 +000092//===----------------------------------------------------------------------===//
93// X86TargetLowering - X86 Implementation of the TargetLowering interface
94namespace {
95 class X86TargetLowering : public TargetLowering {
96 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Chris Lattner14824582005-01-09 00:01:27 +000097 int ReturnAddrIndex; // FrameIndex for return slot.
Chris Lattner381e8872005-05-15 05:46:45 +000098 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
99 int BytesCallerReserves; // Number of arg bytes caller makes.
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000100 public:
101 X86TargetLowering(TargetMachine &TM) : TargetLowering(TM) {
102 // Set up the TargetLowering object.
Chris Lattner4df0de92005-01-17 00:00:33 +0000103
Chris Lattner653f7232005-05-13 22:46:57 +0000104 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Chris Lattner4df0de92005-01-17 00:00:33 +0000105 setShiftAmountType(MVT::i8);
106 setSetCCResultType(MVT::i8);
Chris Lattner6659bd72005-04-07 19:41:46 +0000107 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner009b55b2005-01-19 03:36:30 +0000108 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Chris Lattner4df0de92005-01-17 00:00:33 +0000109
110 // Set up the register classes.
Nate Begemanf63be7d2005-07-06 18:59:04 +0000111 // FIXME: Eliminate these two classes when legalize can handle promotions
112 // well.
113 addRegisterClass(MVT::i1, X86::R8RegisterClass);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000114 addRegisterClass(MVT::i8, X86::R8RegisterClass);
115 addRegisterClass(MVT::i16, X86::R16RegisterClass);
116 addRegisterClass(MVT::i32, X86::R32RegisterClass);
Jeff Cohen00b168892005-07-27 06:12:32 +0000117
Chris Lattnera28381c2005-07-16 00:28:20 +0000118 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
119 // operation.
120 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
121 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
122 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
123 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Nate Begeman5a8441e2005-07-16 02:02:34 +0000124
125 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
126 // this operation.
127 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Jeff Cohen00b168892005-07-27 06:12:32 +0000129
Chris Lattner745d5382005-07-29 00:40:01 +0000130 if (!X86ScalarSSE) {
131 // We can handle SINT_TO_FP and FP_TO_SINT from/TO i64 even though i64
132 // isn't legal.
Chris Lattner01546c52005-07-30 00:05:54 +0000133 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
134 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
135 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
136 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Chris Lattner745d5382005-07-29 00:40:01 +0000137 }
Jeff Cohend29b6aa2005-07-30 18:33:25 +0000138
Chris Lattner5d06b8c2005-07-29 01:00:29 +0000139 // Handle FP_TO_UINT by promoting the destination to a larger signed
140 // conversion.
141 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
142 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
143 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Nate Begeman875f3602005-08-14 04:36:51 +0000144
145 if (!X86ScalarSSE)
146 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Chris Lattner5d06b8c2005-07-29 01:00:29 +0000147
148 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
149 // this operation.
150 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
151 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Nate Begeman875f3602005-08-14 04:36:51 +0000152 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
153
Chris Lattnerda4d4692005-04-09 03:22:37 +0000154 setOperationAction(ISD::BRCONDTWOWAY , MVT::Other, Expand);
Nate Begeman7cbd5252005-08-16 19:49:35 +0000155 setOperationAction(ISD::BRTWOWAY_CC , MVT::Other, Expand);
Chris Lattnerda2ce112005-01-16 07:34:08 +0000156 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
157 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattnerda2ce112005-01-16 07:34:08 +0000158 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattnerda2ce112005-01-16 07:34:08 +0000159 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
160 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
161 setOperationAction(ISD::SREM , MVT::f64 , Expand);
Chris Lattnerc610d422005-05-11 05:00:34 +0000162 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
164 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
165 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
166 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
167 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
Andrew Lenharth691ef2b2005-05-03 17:19:30 +0000168 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
169 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Andrew Lenharthb5884d32005-05-04 19:25:37 +0000170 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Jeff Cohen00b168892005-07-27 06:12:32 +0000171
Chris Lattner4e6ce5f2005-05-09 20:37:29 +0000172 setOperationAction(ISD::READIO , MVT::i1 , Expand);
173 setOperationAction(ISD::READIO , MVT::i8 , Expand);
174 setOperationAction(ISD::READIO , MVT::i16 , Expand);
175 setOperationAction(ISD::READIO , MVT::i32 , Expand);
176 setOperationAction(ISD::WRITEIO , MVT::i1 , Expand);
177 setOperationAction(ISD::WRITEIO , MVT::i8 , Expand);
178 setOperationAction(ISD::WRITEIO , MVT::i16 , Expand);
179 setOperationAction(ISD::WRITEIO , MVT::i32 , Expand);
Jeff Cohen00b168892005-07-27 06:12:32 +0000180
Chris Lattnerda2ce112005-01-16 07:34:08 +0000181 // These should be promoted to a larger select which is supported.
Nate Begemanf63be7d2005-07-06 18:59:04 +0000182 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Chris Lattnerda2ce112005-01-16 07:34:08 +0000183 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Jeff Cohen00b168892005-07-27 06:12:32 +0000184
Nate Begemanf63be7d2005-07-06 18:59:04 +0000185 if (X86ScalarSSE) {
186 // Set up the FP register classes.
187 addRegisterClass(MVT::f32, X86::RXMMRegisterClass);
188 addRegisterClass(MVT::f64, X86::RXMMRegisterClass);
Jeff Cohen00b168892005-07-27 06:12:32 +0000189
Nate Begeman5a8441e2005-07-16 02:02:34 +0000190 // SSE has no load+extend ops
Nate Begemanf63be7d2005-07-06 18:59:04 +0000191 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
192 setOperationAction(ISD::ZEXTLOAD, MVT::f32, Expand);
Nate Begeman5a8441e2005-07-16 02:02:34 +0000193
194 // SSE has no i16 to fp conversion, only i32
195 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
Nate Begeman1c73c7b2005-08-03 23:26:28 +0000196 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
Nate Begeman5a8441e2005-07-16 02:02:34 +0000197
Nate Begeman889f2c12005-08-14 18:37:02 +0000198 // Expand FP_TO_UINT into a select.
199 // FIXME: We would like to use a Custom expander here eventually to do
200 // the optimal thing for SSE vs. the default expansion in the legalizer.
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
202
Nate Begemanf63be7d2005-07-06 18:59:04 +0000203 // We don't support sin/cos/sqrt/fmod
204 setOperationAction(ISD::FSIN , MVT::f64, Expand);
205 setOperationAction(ISD::FCOS , MVT::f64, Expand);
206 setOperationAction(ISD::FABS , MVT::f64, Expand);
207 setOperationAction(ISD::FNEG , MVT::f64, Expand);
208 setOperationAction(ISD::SREM , MVT::f64, Expand);
209 setOperationAction(ISD::FSIN , MVT::f32, Expand);
210 setOperationAction(ISD::FCOS , MVT::f32, Expand);
211 setOperationAction(ISD::FABS , MVT::f32, Expand);
212 setOperationAction(ISD::FNEG , MVT::f32, Expand);
213 setOperationAction(ISD::SREM , MVT::f32, Expand);
Nate Begeman1c73c7b2005-08-03 23:26:28 +0000214
215 addLegalFPImmediate(+0.0); // xorps / xorpd
Nate Begemanf63be7d2005-07-06 18:59:04 +0000216 } else {
217 // Set up the FP register classes.
218 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Jeff Cohen00b168892005-07-27 06:12:32 +0000219
Nate Begemanf63be7d2005-07-06 18:59:04 +0000220 if (!UnsafeFPMath) {
221 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
222 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
223 }
Jeff Cohen00b168892005-07-27 06:12:32 +0000224
Nate Begemanf63be7d2005-07-06 18:59:04 +0000225 addLegalFPImmediate(+0.0); // FLD0
226 addLegalFPImmediate(+1.0); // FLD1
227 addLegalFPImmediate(-0.0); // FLD0/FCHS
228 addLegalFPImmediate(-1.0); // FLD1/FCHS
229 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000230 computeRegisterProperties();
Reid Spencera0f5bf32005-07-19 04:52:44 +0000231
232 maxStoresPerMemSet = 8; // For %llvm.memset -> sequence of stores
233 maxStoresPerMemCpy = 8; // For %llvm.memcpy -> sequence of stores
234 maxStoresPerMemMove = 8; // For %llvm.memmove -> sequence of stores
235 allowUnalignedStores = true; // x86 supports it!
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000236 }
Jeff Cohen00b168892005-07-27 06:12:32 +0000237
Chris Lattner3648c672005-05-13 21:44:04 +0000238 // Return the number of bytes that a function should pop when it returns (in
239 // addition to the space used by the return address).
240 //
241 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
242
Chris Lattner381e8872005-05-15 05:46:45 +0000243 // Return the number of bytes that the caller reserves for arguments passed
244 // to this function.
245 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
246
Chris Lattner67649df2005-05-14 06:52:07 +0000247 /// LowerOperation - Provide custom lowering hooks for some operations.
248 ///
249 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
250
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000251 /// LowerArguments - This hook must be implemented to indicate how we should
252 /// lower the arguments for the specified function, into the specified DAG.
253 virtual std::vector<SDOperand>
254 LowerArguments(Function &F, SelectionDAG &DAG);
255
256 /// LowerCallTo - This hook lowers an abstract call to a function into an
257 /// actual call.
Chris Lattner5188ad72005-01-08 19:28:19 +0000258 virtual std::pair<SDOperand, SDOperand>
Jeff Cohen00b168892005-07-27 06:12:32 +0000259 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
Chris Lattneradf6a962005-05-13 18:50:42 +0000260 bool isTailCall, SDOperand Callee, ArgListTy &Args,
261 SelectionDAG &DAG);
Chris Lattner14824582005-01-09 00:01:27 +0000262
Chris Lattnere0fe2252005-07-05 19:58:54 +0000263 virtual SDOperand LowerVAStart(SDOperand Chain, SDOperand VAListP,
264 Value *VAListV, SelectionDAG &DAG);
Chris Lattner14824582005-01-09 00:01:27 +0000265 virtual std::pair<SDOperand,SDOperand>
Chris Lattnere0fe2252005-07-05 19:58:54 +0000266 LowerVAArg(SDOperand Chain, SDOperand VAListP, Value *VAListV,
267 const Type *ArgTy, SelectionDAG &DAG);
Jeff Cohen00b168892005-07-27 06:12:32 +0000268
Chris Lattner14824582005-01-09 00:01:27 +0000269 virtual std::pair<SDOperand, SDOperand>
270 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
271 SelectionDAG &DAG);
Chris Lattner381e8872005-05-15 05:46:45 +0000272
273 SDOperand getReturnAddressFrameIndex(SelectionDAG &DAG);
274
Chris Lattnerc6f41812005-05-12 23:06:28 +0000275 private:
276 // C Calling Convention implementation.
277 std::vector<SDOperand> LowerCCCArguments(Function &F, SelectionDAG &DAG);
278 std::pair<SDOperand, SDOperand>
279 LowerCCCCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
Chris Lattner2e7714a2005-05-13 20:29:13 +0000280 bool isTailCall,
Chris Lattnerc6f41812005-05-12 23:06:28 +0000281 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG);
Jeff Cohen00b168892005-07-27 06:12:32 +0000282
Chris Lattnerc6f41812005-05-12 23:06:28 +0000283 // Fast Calling Convention implementation.
284 std::vector<SDOperand> LowerFastCCArguments(Function &F, SelectionDAG &DAG);
285 std::pair<SDOperand, SDOperand>
Chris Lattner2e7714a2005-05-13 20:29:13 +0000286 LowerFastCCCallTo(SDOperand Chain, const Type *RetTy, bool isTailCall,
Chris Lattnerc6f41812005-05-12 23:06:28 +0000287 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000288 };
289}
290
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000291std::vector<SDOperand>
292X86TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Chris Lattnerc6f41812005-05-12 23:06:28 +0000293 if (F.getCallingConv() == CallingConv::Fast && EnableFastCC)
294 return LowerFastCCArguments(F, DAG);
295 return LowerCCCArguments(F, DAG);
296}
297
298std::pair<SDOperand, SDOperand>
299X86TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
300 bool isVarArg, unsigned CallingConv,
Jeff Cohen00b168892005-07-27 06:12:32 +0000301 bool isTailCall,
Chris Lattnerc6f41812005-05-12 23:06:28 +0000302 SDOperand Callee, ArgListTy &Args,
303 SelectionDAG &DAG) {
304 assert((!isVarArg || CallingConv == CallingConv::C) &&
305 "Only C takes varargs!");
306 if (CallingConv == CallingConv::Fast && EnableFastCC)
Chris Lattner2e7714a2005-05-13 20:29:13 +0000307 return LowerFastCCCallTo(Chain, RetTy, isTailCall, Callee, Args, DAG);
308 return LowerCCCCallTo(Chain, RetTy, isVarArg, isTailCall, Callee, Args, DAG);
Chris Lattnerc6f41812005-05-12 23:06:28 +0000309}
310
311//===----------------------------------------------------------------------===//
Chris Lattner653f7232005-05-13 22:46:57 +0000312// C Calling Convention implementation
Chris Lattnerc6f41812005-05-12 23:06:28 +0000313//===----------------------------------------------------------------------===//
314
315std::vector<SDOperand>
316X86TargetLowering::LowerCCCArguments(Function &F, SelectionDAG &DAG) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000317 std::vector<SDOperand> ArgValues;
318
Chris Lattner6415bb42005-05-10 03:53:18 +0000319 MachineFunction &MF = DAG.getMachineFunction();
320 MachineFrameInfo *MFI = MF.getFrameInfo();
321
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000322 // Add DAG nodes to load the arguments... On entry to a function on the X86,
323 // the stack frame looks like this:
324 //
325 // [ESP] -- return address
326 // [ESP + 4] -- first argument (leftmost lexically)
327 // [ESP + 8] -- second argument, if first argument is four bytes in size
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000328 // ...
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000329 //
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000330 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Chris Lattnere4d5c442005-03-15 04:54:21 +0000331 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000332 MVT::ValueType ObjectVT = getValueType(I->getType());
333 unsigned ArgIncrement = 4;
334 unsigned ObjSize;
335 switch (ObjectVT) {
336 default: assert(0 && "Unhandled argument type!");
337 case MVT::i1:
338 case MVT::i8: ObjSize = 1; break;
339 case MVT::i16: ObjSize = 2; break;
340 case MVT::i32: ObjSize = 4; break;
341 case MVT::i64: ObjSize = ArgIncrement = 8; break;
342 case MVT::f32: ObjSize = 4; break;
343 case MVT::f64: ObjSize = ArgIncrement = 8; break;
344 }
345 // Create the frame index object for this incoming parameter...
346 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000347
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000348 // Create the SelectionDAG nodes corresponding to a load from this parameter
349 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
350
351 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
352 // dead loads.
353 SDOperand ArgValue;
354 if (!I->use_empty())
Chris Lattnera80d2bd2005-05-09 05:40:26 +0000355 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
356 DAG.getSrcValue(NULL));
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000357 else {
358 if (MVT::isInteger(ObjectVT))
359 ArgValue = DAG.getConstant(0, ObjectVT);
360 else
361 ArgValue = DAG.getConstantFP(0, ObjectVT);
362 }
363 ArgValues.push_back(ArgValue);
364
365 ArgOffset += ArgIncrement; // Move on to the next argument...
366 }
367
368 // If the function takes variable number of arguments, make a frame index for
369 // the start of the first vararg value... for expansion of llvm.va_start.
370 if (F.isVarArg())
371 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Chris Lattner3648c672005-05-13 21:44:04 +0000372 ReturnAddrIndex = 0; // No return address slot generated yet.
373 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattner381e8872005-05-15 05:46:45 +0000374 BytesCallerReserves = ArgOffset;
Chris Lattner4c52f0e2005-04-09 15:23:56 +0000375
376 // Finally, inform the code generator which regs we return values in.
377 switch (getValueType(F.getReturnType())) {
378 default: assert(0 && "Unknown type!");
379 case MVT::isVoid: break;
380 case MVT::i1:
381 case MVT::i8:
382 case MVT::i16:
383 case MVT::i32:
384 MF.addLiveOut(X86::EAX);
385 break;
386 case MVT::i64:
387 MF.addLiveOut(X86::EAX);
388 MF.addLiveOut(X86::EDX);
389 break;
390 case MVT::f32:
391 case MVT::f64:
392 MF.addLiveOut(X86::ST0);
393 break;
394 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000395 return ArgValues;
396}
397
Chris Lattner5188ad72005-01-08 19:28:19 +0000398std::pair<SDOperand, SDOperand>
Chris Lattnerc6f41812005-05-12 23:06:28 +0000399X86TargetLowering::LowerCCCCallTo(SDOperand Chain, const Type *RetTy,
Chris Lattner2e7714a2005-05-13 20:29:13 +0000400 bool isVarArg, bool isTailCall,
401 SDOperand Callee, ArgListTy &Args,
402 SelectionDAG &DAG) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000403 // Count how many bytes are to be pushed on the stack.
404 unsigned NumBytes = 0;
405
406 if (Args.empty()) {
407 // Save zero bytes.
Chris Lattner16cd04d2005-05-12 23:24:06 +0000408 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Chris Lattner5188ad72005-01-08 19:28:19 +0000409 DAG.getConstant(0, getPointerTy()));
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000410 } else {
411 for (unsigned i = 0, e = Args.size(); i != e; ++i)
412 switch (getValueType(Args[i].second)) {
413 default: assert(0 && "Unknown value type!");
414 case MVT::i1:
415 case MVT::i8:
416 case MVT::i16:
417 case MVT::i32:
418 case MVT::f32:
419 NumBytes += 4;
420 break;
421 case MVT::i64:
422 case MVT::f64:
423 NumBytes += 8;
424 break;
425 }
426
Chris Lattner16cd04d2005-05-12 23:24:06 +0000427 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Chris Lattner5188ad72005-01-08 19:28:19 +0000428 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000429
430 // Arguments go on the stack in reverse order, as specified by the ABI.
431 unsigned ArgOffset = 0;
Chris Lattner7f2afac2005-01-14 22:37:41 +0000432 SDOperand StackPtr = DAG.getCopyFromReg(X86::ESP, MVT::i32,
433 DAG.getEntryNode());
Chris Lattnerb62e1e22005-01-21 19:46:38 +0000434 std::vector<SDOperand> Stores;
435
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000436 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000437 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
438 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
439
440 switch (getValueType(Args[i].second)) {
441 default: assert(0 && "Unexpected ValueType for argument!");
442 case MVT::i1:
443 case MVT::i8:
444 case MVT::i16:
445 // Promote the integer to 32 bits. If the input type is signed use a
446 // sign extend, otherwise use a zero extend.
447 if (Args[i].second->isSigned())
448 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
449 else
450 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
451
452 // FALL THROUGH
453 case MVT::i32:
454 case MVT::f32:
Chris Lattnerb62e1e22005-01-21 19:46:38 +0000455 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattnera80d2bd2005-05-09 05:40:26 +0000456 Args[i].first, PtrOff,
457 DAG.getSrcValue(NULL)));
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000458 ArgOffset += 4;
459 break;
460 case MVT::i64:
461 case MVT::f64:
Chris Lattnerb62e1e22005-01-21 19:46:38 +0000462 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattnera80d2bd2005-05-09 05:40:26 +0000463 Args[i].first, PtrOff,
464 DAG.getSrcValue(NULL)));
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000465 ArgOffset += 8;
466 break;
467 }
468 }
Chris Lattnerb62e1e22005-01-21 19:46:38 +0000469 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000470 }
471
472 std::vector<MVT::ValueType> RetVals;
473 MVT::ValueType RetTyVT = getValueType(RetTy);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000474 RetVals.push_back(MVT::Other);
475
Chris Lattner239738a2005-05-14 08:48:15 +0000476 // The result values produced have to be legal. Promote the result.
477 switch (RetTyVT) {
478 case MVT::isVoid: break;
479 default:
480 RetVals.push_back(RetTyVT);
481 break;
482 case MVT::i1:
483 case MVT::i8:
484 case MVT::i16:
485 RetVals.push_back(MVT::i32);
486 break;
487 case MVT::f32:
Nate Begemanf63be7d2005-07-06 18:59:04 +0000488 if (X86ScalarSSE)
489 RetVals.push_back(MVT::f32);
490 else
491 RetVals.push_back(MVT::f64);
Chris Lattner239738a2005-05-14 08:48:15 +0000492 break;
493 case MVT::i64:
494 RetVals.push_back(MVT::i32);
495 RetVals.push_back(MVT::i32);
496 break;
497 }
498 std::vector<SDOperand> Ops;
499 Ops.push_back(Chain);
500 Ops.push_back(Callee);
501 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
502 Ops.push_back(DAG.getConstant(0, getPointerTy()));
503 SDOperand TheCall = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
504 RetVals, Ops);
505 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, TheCall);
506
507 SDOperand ResultVal;
508 switch (RetTyVT) {
509 case MVT::isVoid: break;
510 default:
511 ResultVal = TheCall.getValue(1);
512 break;
513 case MVT::i1:
514 case MVT::i8:
515 case MVT::i16:
516 ResultVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, TheCall.getValue(1));
517 break;
518 case MVT::f32:
519 // FIXME: we would really like to remember that this FP_ROUND operation is
520 // okay to eliminate if we allow excess FP precision.
521 ResultVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, TheCall.getValue(1));
522 break;
523 case MVT::i64:
524 ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, TheCall.getValue(1),
525 TheCall.getValue(2));
526 break;
527 }
528
529 return std::make_pair(ResultVal, Chain);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000530}
531
Chris Lattnere0fe2252005-07-05 19:58:54 +0000532SDOperand
533X86TargetLowering::LowerVAStart(SDOperand Chain, SDOperand VAListP,
534 Value *VAListV, SelectionDAG &DAG) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000535 // vastart just stores the address of the VarArgsFrameIndex slot.
536 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
Chris Lattnere0fe2252005-07-05 19:58:54 +0000537 return DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, VAListP,
538 DAG.getSrcValue(VAListV));
Chris Lattner14824582005-01-09 00:01:27 +0000539}
540
Chris Lattnere0fe2252005-07-05 19:58:54 +0000541
542std::pair<SDOperand,SDOperand>
543X86TargetLowering::LowerVAArg(SDOperand Chain, SDOperand VAListP,
544 Value *VAListV, const Type *ArgTy,
545 SelectionDAG &DAG) {
Chris Lattner14824582005-01-09 00:01:27 +0000546 MVT::ValueType ArgVT = getValueType(ArgTy);
Chris Lattnere0fe2252005-07-05 19:58:54 +0000547 SDOperand Val = DAG.getLoad(MVT::i32, Chain,
548 VAListP, DAG.getSrcValue(VAListV));
549 SDOperand Result = DAG.getLoad(ArgVT, Chain, Val,
Chris Lattner08568cf2005-07-05 17:50:16 +0000550 DAG.getSrcValue(NULL));
Andrew Lenharth558bc882005-06-18 18:34:52 +0000551 unsigned Amt;
552 if (ArgVT == MVT::i32)
553 Amt = 4;
554 else {
555 assert((ArgVT == MVT::i64 || ArgVT == MVT::f64) &&
556 "Other types should have been promoted for varargs!");
557 Amt = 8;
Chris Lattner14824582005-01-09 00:01:27 +0000558 }
Andrew Lenharth558bc882005-06-18 18:34:52 +0000559 Val = DAG.getNode(ISD::ADD, Val.getValueType(), Val,
560 DAG.getConstant(Amt, Val.getValueType()));
561 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattnere0fe2252005-07-05 19:58:54 +0000562 Val, VAListP, DAG.getSrcValue(VAListV));
Chris Lattner14824582005-01-09 00:01:27 +0000563 return std::make_pair(Result, Chain);
564}
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000565
Chris Lattnerc6f41812005-05-12 23:06:28 +0000566//===----------------------------------------------------------------------===//
Chris Lattner653f7232005-05-13 22:46:57 +0000567// Fast Calling Convention implementation
Chris Lattnerc6f41812005-05-12 23:06:28 +0000568//===----------------------------------------------------------------------===//
569//
570// The X86 'fast' calling convention passes up to two integer arguments in
571// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
572// and requires that the callee pop its arguments off the stack (allowing proper
573// tail calls), and has the same return value conventions as C calling convs.
574//
Chris Lattner10d26452005-05-13 23:49:10 +0000575// This calling convention always arranges for the callee pop value to be 8n+4
576// bytes, which is needed for tail recursion elimination and stack alignment
577// reasons.
578//
Chris Lattnerc6f41812005-05-12 23:06:28 +0000579// Note that this can be enhanced in the future to pass fp vals in registers
580// (when we have a global fp allocator) and do other tricks.
581//
Chris Lattner63602fb2005-05-13 07:38:09 +0000582
583/// AddLiveIn - This helper function adds the specified physical register to the
584/// MachineFunction as a live in value. It also creates a corresponding virtual
585/// register for it.
586static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
587 TargetRegisterClass *RC) {
588 assert(RC->contains(PReg) && "Not the correct regclass!");
589 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
590 MF.addLiveIn(PReg, VReg);
591 return VReg;
592}
593
594
Chris Lattnerc6f41812005-05-12 23:06:28 +0000595std::vector<SDOperand>
596X86TargetLowering::LowerFastCCArguments(Function &F, SelectionDAG &DAG) {
597 std::vector<SDOperand> ArgValues;
598
599 MachineFunction &MF = DAG.getMachineFunction();
600 MachineFrameInfo *MFI = MF.getFrameInfo();
601
602 // Add DAG nodes to load the arguments... On entry to a function the stack
603 // frame looks like this:
604 //
605 // [ESP] -- return address
606 // [ESP + 4] -- first nonreg argument (leftmost lexically)
607 // [ESP + 8] -- second nonreg argument, if first argument is 4 bytes in size
608 // ...
609 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
610
611 // Keep track of the number of integer regs passed so far. This can be either
612 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
613 // used).
614 unsigned NumIntRegs = 0;
615
616 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
617 MVT::ValueType ObjectVT = getValueType(I->getType());
618 unsigned ArgIncrement = 4;
619 unsigned ObjSize = 0;
620 SDOperand ArgValue;
Jeff Cohen00b168892005-07-27 06:12:32 +0000621
Chris Lattnerc6f41812005-05-12 23:06:28 +0000622 switch (ObjectVT) {
623 default: assert(0 && "Unhandled argument type!");
624 case MVT::i1:
625 case MVT::i8:
626 if (NumIntRegs < 2) {
627 if (!I->use_empty()) {
Chris Lattner63602fb2005-05-13 07:38:09 +0000628 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::AL,
629 X86::R8RegisterClass);
630 ArgValue = DAG.getCopyFromReg(VReg, MVT::i8, DAG.getRoot());
Chris Lattnerc6f41812005-05-12 23:06:28 +0000631 DAG.setRoot(ArgValue.getValue(1));
632 }
633 ++NumIntRegs;
634 break;
635 }
636
637 ObjSize = 1;
638 break;
639 case MVT::i16:
640 if (NumIntRegs < 2) {
641 if (!I->use_empty()) {
Chris Lattner63602fb2005-05-13 07:38:09 +0000642 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::AX,
643 X86::R16RegisterClass);
644 ArgValue = DAG.getCopyFromReg(VReg, MVT::i16, DAG.getRoot());
Chris Lattnerc6f41812005-05-12 23:06:28 +0000645 DAG.setRoot(ArgValue.getValue(1));
646 }
647 ++NumIntRegs;
648 break;
649 }
650 ObjSize = 2;
651 break;
652 case MVT::i32:
653 if (NumIntRegs < 2) {
654 if (!I->use_empty()) {
Chris Lattner63602fb2005-05-13 07:38:09 +0000655 unsigned VReg = AddLiveIn(MF,NumIntRegs ? X86::EDX : X86::EAX,
656 X86::R32RegisterClass);
657 ArgValue = DAG.getCopyFromReg(VReg, MVT::i32, DAG.getRoot());
Chris Lattnerc6f41812005-05-12 23:06:28 +0000658 DAG.setRoot(ArgValue.getValue(1));
659 }
660 ++NumIntRegs;
661 break;
662 }
663 ObjSize = 4;
664 break;
665 case MVT::i64:
666 if (NumIntRegs == 0) {
667 if (!I->use_empty()) {
Chris Lattner63602fb2005-05-13 07:38:09 +0000668 unsigned BotReg = AddLiveIn(MF, X86::EAX, X86::R32RegisterClass);
669 unsigned TopReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
Chris Lattnerc6f41812005-05-12 23:06:28 +0000670
Chris Lattner63602fb2005-05-13 07:38:09 +0000671 SDOperand Low=DAG.getCopyFromReg(BotReg, MVT::i32, DAG.getRoot());
672 SDOperand Hi =DAG.getCopyFromReg(TopReg, MVT::i32, Low.getValue(1));
Chris Lattnerc6f41812005-05-12 23:06:28 +0000673 DAG.setRoot(Hi.getValue(1));
674
675 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
676 }
677 NumIntRegs = 2;
678 break;
679 } else if (NumIntRegs == 1) {
680 if (!I->use_empty()) {
Chris Lattner63602fb2005-05-13 07:38:09 +0000681 unsigned BotReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
682 SDOperand Low = DAG.getCopyFromReg(BotReg, MVT::i32, DAG.getRoot());
Chris Lattnerc6f41812005-05-12 23:06:28 +0000683 DAG.setRoot(Low.getValue(1));
684
685 // Load the high part from memory.
686 // Create the frame index object for this incoming parameter...
687 int FI = MFI->CreateFixedObject(4, ArgOffset);
688 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
689 SDOperand Hi = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
690 DAG.getSrcValue(NULL));
691 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
692 }
693 ArgOffset += 4;
694 NumIntRegs = 2;
695 break;
696 }
697 ObjSize = ArgIncrement = 8;
698 break;
699 case MVT::f32: ObjSize = 4; break;
700 case MVT::f64: ObjSize = ArgIncrement = 8; break;
701 }
702
703 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
704 // dead loads.
705 if (ObjSize && !I->use_empty()) {
706 // Create the frame index object for this incoming parameter...
707 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
708
709 // Create the SelectionDAG nodes corresponding to a load from this
710 // parameter.
711 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
712
713 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
714 DAG.getSrcValue(NULL));
715 } else if (ArgValue.Val == 0) {
716 if (MVT::isInteger(ObjectVT))
717 ArgValue = DAG.getConstant(0, ObjectVT);
718 else
719 ArgValue = DAG.getConstantFP(0, ObjectVT);
720 }
721 ArgValues.push_back(ArgValue);
722
723 if (ObjSize)
724 ArgOffset += ArgIncrement; // Move on to the next argument.
725 }
726
Chris Lattner10d26452005-05-13 23:49:10 +0000727 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
728 // arguments and the arguments after the retaddr has been pushed are aligned.
729 if ((ArgOffset & 7) == 0)
730 ArgOffset += 4;
731
Chris Lattner3648c672005-05-13 21:44:04 +0000732 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
733 ReturnAddrIndex = 0; // No return address slot generated yet.
734 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
Chris Lattner381e8872005-05-15 05:46:45 +0000735 BytesCallerReserves = 0;
Chris Lattnerc6f41812005-05-12 23:06:28 +0000736
737 // Finally, inform the code generator which regs we return values in.
738 switch (getValueType(F.getReturnType())) {
739 default: assert(0 && "Unknown type!");
740 case MVT::isVoid: break;
741 case MVT::i1:
742 case MVT::i8:
743 case MVT::i16:
744 case MVT::i32:
745 MF.addLiveOut(X86::EAX);
746 break;
747 case MVT::i64:
748 MF.addLiveOut(X86::EAX);
749 MF.addLiveOut(X86::EDX);
750 break;
751 case MVT::f32:
752 case MVT::f64:
753 MF.addLiveOut(X86::ST0);
754 break;
755 }
756 return ArgValues;
757}
758
759std::pair<SDOperand, SDOperand>
760X86TargetLowering::LowerFastCCCallTo(SDOperand Chain, const Type *RetTy,
Chris Lattner2e7714a2005-05-13 20:29:13 +0000761 bool isTailCall, SDOperand Callee,
Chris Lattnerc6f41812005-05-12 23:06:28 +0000762 ArgListTy &Args, SelectionDAG &DAG) {
763 // Count how many bytes are to be pushed on the stack.
764 unsigned NumBytes = 0;
765
766 // Keep track of the number of integer regs passed so far. This can be either
767 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
768 // used).
769 unsigned NumIntRegs = 0;
770
771 for (unsigned i = 0, e = Args.size(); i != e; ++i)
772 switch (getValueType(Args[i].second)) {
773 default: assert(0 && "Unknown value type!");
774 case MVT::i1:
775 case MVT::i8:
776 case MVT::i16:
777 case MVT::i32:
778 if (NumIntRegs < 2) {
779 ++NumIntRegs;
780 break;
781 }
782 // fall through
783 case MVT::f32:
784 NumBytes += 4;
785 break;
786 case MVT::i64:
787 if (NumIntRegs == 0) {
788 NumIntRegs = 2;
789 break;
790 } else if (NumIntRegs == 1) {
791 NumIntRegs = 2;
792 NumBytes += 4;
793 break;
794 }
795
796 // fall through
797 case MVT::f64:
798 NumBytes += 8;
799 break;
800 }
801
Chris Lattner10d26452005-05-13 23:49:10 +0000802 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
803 // arguments and the arguments after the retaddr has been pushed are aligned.
804 if ((NumBytes & 7) == 0)
805 NumBytes += 4;
806
Chris Lattner16cd04d2005-05-12 23:24:06 +0000807 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Chris Lattnerc6f41812005-05-12 23:06:28 +0000808 DAG.getConstant(NumBytes, getPointerTy()));
809
810 // Arguments go on the stack in reverse order, as specified by the ABI.
811 unsigned ArgOffset = 0;
812 SDOperand StackPtr = DAG.getCopyFromReg(X86::ESP, MVT::i32,
813 DAG.getEntryNode());
814 NumIntRegs = 0;
815 std::vector<SDOperand> Stores;
816 std::vector<SDOperand> RegValuesToPass;
817 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
818 switch (getValueType(Args[i].second)) {
819 default: assert(0 && "Unexpected ValueType for argument!");
820 case MVT::i1:
821 case MVT::i8:
822 case MVT::i16:
823 case MVT::i32:
824 if (NumIntRegs < 2) {
825 RegValuesToPass.push_back(Args[i].first);
826 ++NumIntRegs;
827 break;
828 }
829 // Fall through
830 case MVT::f32: {
831 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
832 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
833 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
834 Args[i].first, PtrOff,
835 DAG.getSrcValue(NULL)));
836 ArgOffset += 4;
837 break;
838 }
839 case MVT::i64:
840 if (NumIntRegs < 2) { // Can pass part of it in regs?
841 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
842 Args[i].first, DAG.getConstant(1, MVT::i32));
843 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
844 Args[i].first, DAG.getConstant(0, MVT::i32));
845 RegValuesToPass.push_back(Lo);
846 ++NumIntRegs;
847 if (NumIntRegs < 2) { // Pass both parts in regs?
848 RegValuesToPass.push_back(Hi);
849 ++NumIntRegs;
850 } else {
851 // Pass the high part in memory.
852 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
853 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
854 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner920c0aa2005-05-14 12:03:10 +0000855 Hi, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattnerc6f41812005-05-12 23:06:28 +0000856 ArgOffset += 4;
857 }
858 break;
859 }
860 // Fall through
861 case MVT::f64:
862 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
863 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
864 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
865 Args[i].first, PtrOff,
866 DAG.getSrcValue(NULL)));
867 ArgOffset += 8;
868 break;
869 }
870 }
871 if (!Stores.empty())
872 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
873
Chris Lattner10d26452005-05-13 23:49:10 +0000874 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
875 // arguments and the arguments after the retaddr has been pushed are aligned.
876 if ((ArgOffset & 7) == 0)
877 ArgOffset += 4;
878
Chris Lattner239738a2005-05-14 08:48:15 +0000879 std::vector<MVT::ValueType> RetVals;
880 MVT::ValueType RetTyVT = getValueType(RetTy);
881
882 RetVals.push_back(MVT::Other);
883
884 // The result values produced have to be legal. Promote the result.
885 switch (RetTyVT) {
886 case MVT::isVoid: break;
887 default:
888 RetVals.push_back(RetTyVT);
889 break;
890 case MVT::i1:
891 case MVT::i8:
892 case MVT::i16:
893 RetVals.push_back(MVT::i32);
894 break;
895 case MVT::f32:
Nate Begemanf63be7d2005-07-06 18:59:04 +0000896 if (X86ScalarSSE)
897 RetVals.push_back(MVT::f32);
898 else
899 RetVals.push_back(MVT::f64);
Chris Lattner239738a2005-05-14 08:48:15 +0000900 break;
901 case MVT::i64:
902 RetVals.push_back(MVT::i32);
903 RetVals.push_back(MVT::i32);
904 break;
905 }
906
907 std::vector<SDOperand> Ops;
908 Ops.push_back(Chain);
909 Ops.push_back(Callee);
910 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
911 // Callee pops all arg values on the stack.
912 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
913
914 // Pass register arguments as needed.
915 Ops.insert(Ops.end(), RegValuesToPass.begin(), RegValuesToPass.end());
916
917 SDOperand TheCall = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
918 RetVals, Ops);
919 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, TheCall);
920
921 SDOperand ResultVal;
922 switch (RetTyVT) {
923 case MVT::isVoid: break;
924 default:
925 ResultVal = TheCall.getValue(1);
926 break;
927 case MVT::i1:
928 case MVT::i8:
929 case MVT::i16:
930 ResultVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, TheCall.getValue(1));
931 break;
932 case MVT::f32:
933 // FIXME: we would really like to remember that this FP_ROUND operation is
934 // okay to eliminate if we allow excess FP precision.
935 ResultVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, TheCall.getValue(1));
936 break;
937 case MVT::i64:
938 ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, TheCall.getValue(1),
939 TheCall.getValue(2));
940 break;
941 }
942
943 return std::make_pair(ResultVal, Chain);
Chris Lattnerc6f41812005-05-12 23:06:28 +0000944}
945
Chris Lattner381e8872005-05-15 05:46:45 +0000946SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
947 if (ReturnAddrIndex == 0) {
948 // Set up a frame object for the return address.
949 MachineFunction &MF = DAG.getMachineFunction();
950 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
951 }
952
953 return DAG.getFrameIndex(ReturnAddrIndex, MVT::i32);
954}
Chris Lattnerc6f41812005-05-12 23:06:28 +0000955
956
Chris Lattner14824582005-01-09 00:01:27 +0000957
958std::pair<SDOperand, SDOperand> X86TargetLowering::
959LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
960 SelectionDAG &DAG) {
961 SDOperand Result;
962 if (Depth) // Depths > 0 not supported yet!
963 Result = DAG.getConstant(0, getPointerTy());
964 else {
Chris Lattner381e8872005-05-15 05:46:45 +0000965 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
Chris Lattner14824582005-01-09 00:01:27 +0000966 if (!isFrameAddress)
967 // Just load the return address
Chris Lattnerc6f41812005-05-12 23:06:28 +0000968 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(), RetAddrFI,
969 DAG.getSrcValue(NULL));
Chris Lattner14824582005-01-09 00:01:27 +0000970 else
971 Result = DAG.getNode(ISD::SUB, MVT::i32, RetAddrFI,
972 DAG.getConstant(4, MVT::i32));
973 }
974 return std::make_pair(Result, Chain);
975}
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000976
Chris Lattnera28381c2005-07-16 00:28:20 +0000977//===----------------------------------------------------------------------===//
978// X86 Custom Lowering Hooks
979//===----------------------------------------------------------------------===//
980
Chris Lattner67649df2005-05-14 06:52:07 +0000981/// LowerOperation - Provide custom lowering hooks for some operations.
982///
983SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
984 switch (Op.getOpcode()) {
985 default: assert(0 && "Should not custom lower this!");
Chris Lattner745d5382005-07-29 00:40:01 +0000986 case ISD::SINT_TO_FP: {
Chris Lattner67649df2005-05-14 06:52:07 +0000987 assert(Op.getValueType() == MVT::f64 &&
988 Op.getOperand(0).getValueType() == MVT::i64 &&
989 "Unknown SINT_TO_FP to lower!");
990 // We lower sint64->FP into a store to a temporary stack slot, followed by a
991 // FILD64m node.
992 MachineFunction &MF = DAG.getMachineFunction();
993 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
994 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
995 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
996 Op.getOperand(0), StackSlot, DAG.getSrcValue(NULL));
997 std::vector<MVT::ValueType> RTs;
998 RTs.push_back(MVT::f64);
999 RTs.push_back(MVT::Other);
1000 std::vector<SDOperand> Ops;
1001 Ops.push_back(Store);
1002 Ops.push_back(StackSlot);
1003 return DAG.getNode(X86ISD::FILD64m, RTs, Ops);
1004 }
Chris Lattner745d5382005-07-29 00:40:01 +00001005 case ISD::FP_TO_SINT: {
Chris Lattner01546c52005-07-30 00:05:54 +00001006 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
Chris Lattner745d5382005-07-29 00:40:01 +00001007 Op.getOperand(0).getValueType() == MVT::f64 &&
1008 "Unknown FP_TO_SINT to lower!");
1009 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
1010 // stack slot.
1011 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner01546c52005-07-30 00:05:54 +00001012 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
1013 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Chris Lattner745d5382005-07-29 00:40:01 +00001014 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1015
Chris Lattner01546c52005-07-30 00:05:54 +00001016 unsigned Opc;
1017 switch (Op.getValueType()) {
1018 default: assert(0 && "Invalid FP_TO_SINT to lower!");
1019 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
1020 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
1021 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
1022 }
Jeff Cohend29b6aa2005-07-30 18:33:25 +00001023
Chris Lattner01546c52005-07-30 00:05:54 +00001024 // Build the FP_TO_INT*_IN_MEM
Chris Lattner745d5382005-07-29 00:40:01 +00001025 std::vector<SDOperand> Ops;
1026 Ops.push_back(DAG.getEntryNode());
1027 Ops.push_back(Op.getOperand(0));
1028 Ops.push_back(StackSlot);
Chris Lattner01546c52005-07-30 00:05:54 +00001029 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops);
Jeff Cohend29b6aa2005-07-30 18:33:25 +00001030
Chris Lattner745d5382005-07-29 00:40:01 +00001031 // Load the result.
Chris Lattner01546c52005-07-30 00:05:54 +00001032 return DAG.getLoad(Op.getValueType(), FIST, StackSlot,
1033 DAG.getSrcValue(NULL));
Chris Lattner745d5382005-07-29 00:40:01 +00001034 }
1035 }
Chris Lattner67649df2005-05-14 06:52:07 +00001036}
1037
1038
1039//===----------------------------------------------------------------------===//
1040// Pattern Matcher Implementation
1041//===----------------------------------------------------------------------===//
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001042
Chris Lattner98a8ba02005-01-18 01:06:26 +00001043namespace {
1044 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
1045 /// SDOperand's instead of register numbers for the leaves of the matched
1046 /// tree.
1047 struct X86ISelAddressMode {
1048 enum {
1049 RegBase,
1050 FrameIndexBase,
1051 } BaseType;
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001052
Chris Lattner98a8ba02005-01-18 01:06:26 +00001053 struct { // This is really a union, discriminated by BaseType!
1054 SDOperand Reg;
1055 int FrameIndex;
1056 } Base;
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001057
Chris Lattner98a8ba02005-01-18 01:06:26 +00001058 unsigned Scale;
1059 SDOperand IndexReg;
1060 unsigned Disp;
1061 GlobalValue *GV;
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001062
Chris Lattner98a8ba02005-01-18 01:06:26 +00001063 X86ISelAddressMode()
1064 : BaseType(RegBase), Scale(1), IndexReg(), Disp(), GV(0) {
1065 }
1066 };
1067}
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001068
1069
1070namespace {
1071 Statistic<>
1072 NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added");
1073
1074 //===--------------------------------------------------------------------===//
1075 /// ISel - X86 specific code to select X86 machine instructions for
1076 /// SelectionDAG operations.
1077 ///
1078 class ISel : public SelectionDAGISel {
1079 /// ContainsFPCode - Every instruction we select that uses or defines a FP
1080 /// register should set this to true.
1081 bool ContainsFPCode;
1082
1083 /// X86Lowering - This object fully describes how to lower LLVM code to an
1084 /// X86-specific SelectionDAG.
1085 X86TargetLowering X86Lowering;
1086
Chris Lattner11333092005-01-11 03:11:44 +00001087 /// RegPressureMap - This keeps an approximate count of the number of
1088 /// registers required to evaluate each node in the graph.
1089 std::map<SDNode*, unsigned> RegPressureMap;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001090
1091 /// ExprMap - As shared expressions are codegen'd, we keep track of which
1092 /// vreg the value is produced in, so we only emit one copy of each compiled
1093 /// tree.
1094 std::map<SDOperand, unsigned> ExprMap;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001095
Chris Lattner381e8872005-05-15 05:46:45 +00001096 /// TheDAG - The DAG being selected during Select* operations.
1097 SelectionDAG *TheDAG;
Jeff Cohen00b168892005-07-27 06:12:32 +00001098
1099 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
Nate Begemanfb5792f2005-07-12 01:41:54 +00001100 /// make the right decision when generating code for different targets.
1101 const X86Subtarget *Subtarget;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001102 public:
1103 ISel(TargetMachine &TM) : SelectionDAGISel(X86Lowering), X86Lowering(TM) {
Chris Lattner8c4a8732005-08-05 21:54:27 +00001104 Subtarget = &TM.getSubtarget<X86Subtarget>();
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001105 }
1106
Chris Lattner67b1c3c2005-01-21 21:35:14 +00001107 virtual const char *getPassName() const {
1108 return "X86 Pattern Instruction Selection";
1109 }
1110
Chris Lattner11333092005-01-11 03:11:44 +00001111 unsigned getRegPressure(SDOperand O) {
1112 return RegPressureMap[O.Val];
1113 }
1114 unsigned ComputeRegPressure(SDOperand O);
1115
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001116 /// InstructionSelectBasicBlock - This callback is invoked by
1117 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Chris Lattner7dbcb752005-01-12 04:21:28 +00001118 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001119
Chris Lattner63602fb2005-05-13 07:38:09 +00001120 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
1121
Chris Lattner44129b52005-01-25 20:03:11 +00001122 bool isFoldableLoad(SDOperand Op, SDOperand OtherOp,
1123 bool FloatPromoteOk = false);
Chris Lattnera5ade062005-01-11 21:19:59 +00001124 void EmitFoldedLoad(SDOperand Op, X86AddressMode &AM);
Chris Lattnere10269b2005-01-17 19:25:26 +00001125 bool TryToFoldLoadOpStore(SDNode *Node);
Chris Lattner30ea1e92005-01-19 07:37:26 +00001126 bool EmitOrOpOp(SDOperand Op1, SDOperand Op2, unsigned DestReg);
Chris Lattnercb1aa8d2005-01-17 01:34:14 +00001127 void EmitCMP(SDOperand LHS, SDOperand RHS, bool isOnlyUse);
Chris Lattner6c07aee2005-01-11 04:06:27 +00001128 bool EmitBranchCC(MachineBasicBlock *Dest, SDOperand Chain, SDOperand Cond);
Nate Begeman1c73c7b2005-08-03 23:26:28 +00001129 void EmitSelectCC(SDOperand Cond, SDOperand True, SDOperand False,
1130 MVT::ValueType SVT, unsigned RDest);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001131 unsigned SelectExpr(SDOperand N);
Chris Lattner98a8ba02005-01-18 01:06:26 +00001132
1133 X86AddressMode SelectAddrExprs(const X86ISelAddressMode &IAM);
1134 bool MatchAddress(SDOperand N, X86ISelAddressMode &AM);
1135 void SelectAddress(SDOperand N, X86AddressMode &AM);
Chris Lattner381e8872005-05-15 05:46:45 +00001136 bool EmitPotentialTailCall(SDNode *Node);
1137 void EmitFastCCToFastCCTailCall(SDNode *TailCallNode);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001138 void Select(SDOperand N);
1139 };
1140}
1141
Chris Lattner6415bb42005-05-10 03:53:18 +00001142/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
1143/// the main function.
1144static void EmitSpecialCodeForMain(MachineBasicBlock *BB,
1145 MachineFrameInfo *MFI) {
1146 // Switch the FPU to 64-bit precision mode for better compatibility and speed.
1147 int CWFrameIdx = MFI->CreateStackObject(2, 2);
1148 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
1149
1150 // Set the high part to be 64-bit precision.
1151 addFrameReference(BuildMI(BB, X86::MOV8mi, 5),
1152 CWFrameIdx, 1).addImm(2);
1153
1154 // Reload the modified control word now.
1155 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
1156}
1157
Chris Lattner63602fb2005-05-13 07:38:09 +00001158void ISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
1159 // If this function has live-in values, emit the copies from pregs to vregs at
1160 // the top of the function, before anything else.
1161 MachineBasicBlock *BB = MF.begin();
1162 if (MF.livein_begin() != MF.livein_end()) {
1163 SSARegMap *RegMap = MF.getSSARegMap();
1164 for (MachineFunction::livein_iterator LI = MF.livein_begin(),
1165 E = MF.livein_end(); LI != E; ++LI) {
1166 const TargetRegisterClass *RC = RegMap->getRegClass(LI->second);
1167 if (RC == X86::R8RegisterClass) {
1168 BuildMI(BB, X86::MOV8rr, 1, LI->second).addReg(LI->first);
1169 } else if (RC == X86::R16RegisterClass) {
1170 BuildMI(BB, X86::MOV16rr, 1, LI->second).addReg(LI->first);
1171 } else if (RC == X86::R32RegisterClass) {
1172 BuildMI(BB, X86::MOV32rr, 1, LI->second).addReg(LI->first);
1173 } else if (RC == X86::RFPRegisterClass) {
1174 BuildMI(BB, X86::FpMOV, 1, LI->second).addReg(LI->first);
Nate Begemanf63be7d2005-07-06 18:59:04 +00001175 } else if (RC == X86::RXMMRegisterClass) {
1176 BuildMI(BB, X86::MOVAPDrr, 1, LI->second).addReg(LI->first);
Chris Lattner63602fb2005-05-13 07:38:09 +00001177 } else {
1178 assert(0 && "Unknown regclass!");
1179 }
1180 }
1181 }
1182
1183
1184 // If this is main, emit special code for main.
1185 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
1186 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
1187}
1188
1189
Chris Lattner7dbcb752005-01-12 04:21:28 +00001190/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
1191/// when it has created a SelectionDAG for us to codegen.
1192void ISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
1193 // While we're doing this, keep track of whether we see any FP code for
1194 // FP_REG_KILL insertion.
1195 ContainsFPCode = false;
Chris Lattner6415bb42005-05-10 03:53:18 +00001196 MachineFunction *MF = BB->getParent();
Chris Lattner7dbcb752005-01-12 04:21:28 +00001197
1198 // Scan the PHI nodes that already are inserted into this basic block. If any
1199 // of them is a PHI of a floating point value, we need to insert an
1200 // FP_REG_KILL.
Chris Lattner6415bb42005-05-10 03:53:18 +00001201 SSARegMap *RegMap = MF->getSSARegMap();
Chris Lattner63602fb2005-05-13 07:38:09 +00001202 if (BB != MF->begin())
1203 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end();
1204 I != E; ++I) {
1205 assert(I->getOpcode() == X86::PHI &&
1206 "Isn't just PHI nodes?");
1207 if (RegMap->getRegClass(I->getOperand(0).getReg()) ==
1208 X86::RFPRegisterClass) {
1209 ContainsFPCode = true;
1210 break;
1211 }
Chris Lattner7dbcb752005-01-12 04:21:28 +00001212 }
Chris Lattner6415bb42005-05-10 03:53:18 +00001213
Chris Lattner7dbcb752005-01-12 04:21:28 +00001214 // Compute the RegPressureMap, which is an approximation for the number of
1215 // registers required to compute each node.
1216 ComputeRegPressure(DAG.getRoot());
1217
Chris Lattner381e8872005-05-15 05:46:45 +00001218 TheDAG = &DAG;
1219
Chris Lattner7dbcb752005-01-12 04:21:28 +00001220 // Codegen the basic block.
1221 Select(DAG.getRoot());
1222
Chris Lattner381e8872005-05-15 05:46:45 +00001223 TheDAG = 0;
1224
Chris Lattner7dbcb752005-01-12 04:21:28 +00001225 // Finally, look at all of the successors of this block. If any contain a PHI
1226 // node of FP type, we need to insert an FP_REG_KILL in this block.
1227 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
1228 E = BB->succ_end(); SI != E && !ContainsFPCode; ++SI)
1229 for (MachineBasicBlock::iterator I = (*SI)->begin(), E = (*SI)->end();
1230 I != E && I->getOpcode() == X86::PHI; ++I) {
1231 if (RegMap->getRegClass(I->getOperand(0).getReg()) ==
1232 X86::RFPRegisterClass) {
1233 ContainsFPCode = true;
1234 break;
1235 }
1236 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001237
Chris Lattnere3e0f272005-05-09 03:36:39 +00001238 // Final check, check LLVM BB's that are successors to the LLVM BB
1239 // corresponding to BB for FP PHI nodes.
1240 const BasicBlock *LLVMBB = BB->getBasicBlock();
1241 const PHINode *PN;
1242 if (!ContainsFPCode)
1243 for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB);
1244 SI != E && !ContainsFPCode; ++SI)
1245 for (BasicBlock::const_iterator II = SI->begin();
1246 (PN = dyn_cast<PHINode>(II)); ++II)
1247 if (PN->getType()->isFloatingPoint()) {
1248 ContainsFPCode = true;
1249 break;
1250 }
1251
1252
Chris Lattner7dbcb752005-01-12 04:21:28 +00001253 // Insert FP_REG_KILL instructions into basic blocks that need them. This
1254 // only occurs due to the floating point stackifier not being aggressive
1255 // enough to handle arbitrary global stackification.
1256 //
1257 // Currently we insert an FP_REG_KILL instruction into each block that uses or
1258 // defines a floating point virtual register.
1259 //
1260 // When the global register allocators (like linear scan) finally update live
1261 // variable analysis, we can keep floating point values in registers across
1262 // basic blocks. This will be a huge win, but we are waiting on the global
1263 // allocators before we can do this.
1264 //
Chris Lattner71df3f82005-03-30 01:10:00 +00001265 if (ContainsFPCode) {
Chris Lattner7dbcb752005-01-12 04:21:28 +00001266 BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0);
1267 ++NumFPKill;
1268 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001269
Chris Lattner7dbcb752005-01-12 04:21:28 +00001270 // Clear state used for selection.
1271 ExprMap.clear();
Chris Lattner7dbcb752005-01-12 04:21:28 +00001272 RegPressureMap.clear();
1273}
1274
1275
Chris Lattner11333092005-01-11 03:11:44 +00001276// ComputeRegPressure - Compute the RegPressureMap, which is an approximation
1277// for the number of registers required to compute each node. This is basically
1278// computing a generalized form of the Sethi-Ullman number for each node.
1279unsigned ISel::ComputeRegPressure(SDOperand O) {
1280 SDNode *N = O.Val;
1281 unsigned &Result = RegPressureMap[N];
1282 if (Result) return Result;
1283
Chris Lattnera3aa2e22005-01-11 03:37:59 +00001284 // FIXME: Should operations like CALL (which clobber lots o regs) have a
1285 // higher fixed cost??
1286
Chris Lattnerc4b6a782005-01-11 22:29:12 +00001287 if (N->getNumOperands() == 0) {
1288 Result = 1;
1289 } else {
1290 unsigned MaxRegUse = 0;
1291 unsigned NumExtraMaxRegUsers = 0;
1292 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1293 unsigned Regs;
1294 if (N->getOperand(i).getOpcode() == ISD::Constant)
1295 Regs = 0;
1296 else
1297 Regs = ComputeRegPressure(N->getOperand(i));
1298 if (Regs > MaxRegUse) {
1299 MaxRegUse = Regs;
1300 NumExtraMaxRegUsers = 0;
1301 } else if (Regs == MaxRegUse &&
1302 N->getOperand(i).getValueType() != MVT::Other) {
1303 ++NumExtraMaxRegUsers;
1304 }
Chris Lattner11333092005-01-11 03:11:44 +00001305 }
Chris Lattner90d1be72005-01-17 22:56:09 +00001306
1307 if (O.getOpcode() != ISD::TokenFactor)
1308 Result = MaxRegUse+NumExtraMaxRegUsers;
1309 else
Chris Lattner869e0432005-01-17 23:02:13 +00001310 Result = MaxRegUse == 1 ? 0 : MaxRegUse-1;
Chris Lattnerc4b6a782005-01-11 22:29:12 +00001311 }
Chris Lattnerafce4302005-01-12 02:19:06 +00001312
Chris Lattner837caa72005-01-11 23:21:30 +00001313 //std::cerr << " WEIGHT: " << Result << " "; N->dump(); std::cerr << "\n";
Chris Lattnerc4b6a782005-01-11 22:29:12 +00001314 return Result;
Chris Lattner11333092005-01-11 03:11:44 +00001315}
1316
Chris Lattnerbf52d492005-01-20 16:50:16 +00001317/// NodeTransitivelyUsesValue - Return true if N or any of its uses uses Op.
1318/// The DAG cannot have cycles in it, by definition, so the visited set is not
1319/// needed to prevent infinite loops. The DAG CAN, however, have unbounded
1320/// reuse, so it prevents exponential cases.
1321///
1322static bool NodeTransitivelyUsesValue(SDOperand N, SDOperand Op,
1323 std::set<SDNode*> &Visited) {
1324 if (N == Op) return true; // Found it.
1325 SDNode *Node = N.Val;
Chris Lattnerfb0f53f2005-01-21 21:43:02 +00001326 if (Node->getNumOperands() == 0 || // Leaf?
1327 Node->getNodeDepth() <= Op.getNodeDepth()) return false; // Can't find it?
Chris Lattnerbf52d492005-01-20 16:50:16 +00001328 if (!Visited.insert(Node).second) return false; // Already visited?
1329
1330 // Recurse for the first N-1 operands.
1331 for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i)
1332 if (NodeTransitivelyUsesValue(Node->getOperand(i), Op, Visited))
1333 return true;
1334
1335 // Tail recurse for the last operand.
1336 return NodeTransitivelyUsesValue(Node->getOperand(0), Op, Visited);
1337}
1338
Chris Lattner98a8ba02005-01-18 01:06:26 +00001339X86AddressMode ISel::SelectAddrExprs(const X86ISelAddressMode &IAM) {
1340 X86AddressMode Result;
1341
1342 // If we need to emit two register operands, emit the one with the highest
1343 // register pressure first.
1344 if (IAM.BaseType == X86ISelAddressMode::RegBase &&
1345 IAM.Base.Reg.Val && IAM.IndexReg.Val) {
Chris Lattnerbf52d492005-01-20 16:50:16 +00001346 bool EmitBaseThenIndex;
Chris Lattner98a8ba02005-01-18 01:06:26 +00001347 if (getRegPressure(IAM.Base.Reg) > getRegPressure(IAM.IndexReg)) {
Chris Lattnerbf52d492005-01-20 16:50:16 +00001348 std::set<SDNode*> Visited;
1349 EmitBaseThenIndex = true;
1350 // If Base ends up pointing to Index, we must emit index first. This is
1351 // because of the way we fold loads, we may end up doing bad things with
1352 // the folded add.
1353 if (NodeTransitivelyUsesValue(IAM.Base.Reg, IAM.IndexReg, Visited))
1354 EmitBaseThenIndex = false;
1355 } else {
1356 std::set<SDNode*> Visited;
1357 EmitBaseThenIndex = false;
1358 // If Base ends up pointing to Index, we must emit index first. This is
1359 // because of the way we fold loads, we may end up doing bad things with
1360 // the folded add.
1361 if (NodeTransitivelyUsesValue(IAM.IndexReg, IAM.Base.Reg, Visited))
1362 EmitBaseThenIndex = true;
1363 }
1364
1365 if (EmitBaseThenIndex) {
Chris Lattner98a8ba02005-01-18 01:06:26 +00001366 Result.Base.Reg = SelectExpr(IAM.Base.Reg);
1367 Result.IndexReg = SelectExpr(IAM.IndexReg);
1368 } else {
1369 Result.IndexReg = SelectExpr(IAM.IndexReg);
1370 Result.Base.Reg = SelectExpr(IAM.Base.Reg);
1371 }
Chris Lattnerbf52d492005-01-20 16:50:16 +00001372
Chris Lattner98a8ba02005-01-18 01:06:26 +00001373 } else if (IAM.BaseType == X86ISelAddressMode::RegBase && IAM.Base.Reg.Val) {
1374 Result.Base.Reg = SelectExpr(IAM.Base.Reg);
1375 } else if (IAM.IndexReg.Val) {
1376 Result.IndexReg = SelectExpr(IAM.IndexReg);
1377 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001378
Chris Lattner98a8ba02005-01-18 01:06:26 +00001379 switch (IAM.BaseType) {
1380 case X86ISelAddressMode::RegBase:
1381 Result.BaseType = X86AddressMode::RegBase;
1382 break;
1383 case X86ISelAddressMode::FrameIndexBase:
1384 Result.BaseType = X86AddressMode::FrameIndexBase;
1385 Result.Base.FrameIndex = IAM.Base.FrameIndex;
1386 break;
1387 default:
1388 assert(0 && "Unknown base type!");
1389 break;
1390 }
1391 Result.Scale = IAM.Scale;
1392 Result.Disp = IAM.Disp;
1393 Result.GV = IAM.GV;
1394 return Result;
1395}
1396
1397/// SelectAddress - Pattern match the maximal addressing mode for this node and
1398/// emit all of the leaf registers.
1399void ISel::SelectAddress(SDOperand N, X86AddressMode &AM) {
1400 X86ISelAddressMode IAM;
1401 MatchAddress(N, IAM);
1402 AM = SelectAddrExprs(IAM);
1403}
1404
1405/// MatchAddress - Add the specified node to the specified addressing mode,
1406/// returning true if it cannot be done. This just pattern matches for the
1407/// addressing mode, it does not cause any code to be emitted. For that, use
1408/// SelectAddress.
1409bool ISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001410 switch (N.getOpcode()) {
1411 default: break;
1412 case ISD::FrameIndex:
Chris Lattner98a8ba02005-01-18 01:06:26 +00001413 if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) {
1414 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001415 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
1416 return false;
1417 }
1418 break;
1419 case ISD::GlobalAddress:
1420 if (AM.GV == 0) {
Nate Begemanfb5792f2005-07-12 01:41:54 +00001421 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
1422 // For Darwin, external and weak symbols are indirect, so we want to load
1423 // the value at address GV, not the value of GV itself. This means that
1424 // the GlobalAddress must be in the base or index register of the address,
1425 // not the GV offset field.
Jeff Cohen00b168892005-07-27 06:12:32 +00001426 if (Subtarget->getIndirectExternAndWeakGlobals() &&
Nate Begemanfb5792f2005-07-12 01:41:54 +00001427 (GV->hasWeakLinkage() || GV->isExternal())) {
1428 break;
1429 } else {
1430 AM.GV = GV;
1431 return false;
1432 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001433 }
1434 break;
1435 case ISD::Constant:
1436 AM.Disp += cast<ConstantSDNode>(N)->getValue();
1437 return false;
1438 case ISD::SHL:
Chris Lattner636e79a2005-01-13 05:53:16 +00001439 // We might have folded the load into this shift, so don't regen the value
1440 // if so.
1441 if (ExprMap.count(N)) break;
1442
Chris Lattner98a8ba02005-01-18 01:06:26 +00001443 if (AM.IndexReg.Val == 0 && AM.Scale == 1)
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001444 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) {
1445 unsigned Val = CN->getValue();
1446 if (Val == 1 || Val == 2 || Val == 3) {
1447 AM.Scale = 1 << Val;
Chris Lattner51a26342005-01-11 06:36:20 +00001448 SDOperand ShVal = N.Val->getOperand(0);
1449
1450 // Okay, we know that we have a scale by now. However, if the scaled
1451 // value is an add of something and a constant, we can fold the
1452 // constant into the disp field here.
Chris Lattner811482a2005-01-18 04:18:32 +00001453 if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
Chris Lattner51a26342005-01-11 06:36:20 +00001454 isa<ConstantSDNode>(ShVal.Val->getOperand(1))) {
Chris Lattner98a8ba02005-01-18 01:06:26 +00001455 AM.IndexReg = ShVal.Val->getOperand(0);
Chris Lattner51a26342005-01-11 06:36:20 +00001456 ConstantSDNode *AddVal =
1457 cast<ConstantSDNode>(ShVal.Val->getOperand(1));
1458 AM.Disp += AddVal->getValue() << Val;
Chris Lattner636e79a2005-01-13 05:53:16 +00001459 } else {
Chris Lattner98a8ba02005-01-18 01:06:26 +00001460 AM.IndexReg = ShVal;
Chris Lattner51a26342005-01-11 06:36:20 +00001461 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001462 return false;
1463 }
1464 }
1465 break;
Chris Lattner947d5442005-01-11 19:37:02 +00001466 case ISD::MUL:
Chris Lattner636e79a2005-01-13 05:53:16 +00001467 // We might have folded the load into this mul, so don't regen the value if
1468 // so.
1469 if (ExprMap.count(N)) break;
1470
Chris Lattner947d5442005-01-11 19:37:02 +00001471 // X*[3,5,9] -> X+X*[2,4,8]
Chris Lattner98a8ba02005-01-18 01:06:26 +00001472 if (AM.IndexReg.Val == 0 && AM.BaseType == X86ISelAddressMode::RegBase &&
1473 AM.Base.Reg.Val == 0)
Chris Lattner947d5442005-01-11 19:37:02 +00001474 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1)))
1475 if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) {
1476 AM.Scale = unsigned(CN->getValue())-1;
1477
1478 SDOperand MulVal = N.Val->getOperand(0);
Chris Lattner98a8ba02005-01-18 01:06:26 +00001479 SDOperand Reg;
Chris Lattner947d5442005-01-11 19:37:02 +00001480
1481 // Okay, we know that we have a scale by now. However, if the scaled
1482 // value is an add of something and a constant, we can fold the
1483 // constant into the disp field here.
Chris Lattner811482a2005-01-18 04:18:32 +00001484 if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
Chris Lattner947d5442005-01-11 19:37:02 +00001485 isa<ConstantSDNode>(MulVal.Val->getOperand(1))) {
Chris Lattner98a8ba02005-01-18 01:06:26 +00001486 Reg = MulVal.Val->getOperand(0);
Chris Lattner947d5442005-01-11 19:37:02 +00001487 ConstantSDNode *AddVal =
1488 cast<ConstantSDNode>(MulVal.Val->getOperand(1));
1489 AM.Disp += AddVal->getValue() * CN->getValue();
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001490 } else {
Chris Lattner98a8ba02005-01-18 01:06:26 +00001491 Reg = N.Val->getOperand(0);
Chris Lattner947d5442005-01-11 19:37:02 +00001492 }
1493
1494 AM.IndexReg = AM.Base.Reg = Reg;
1495 return false;
1496 }
1497 break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001498
1499 case ISD::ADD: {
Chris Lattner636e79a2005-01-13 05:53:16 +00001500 // We might have folded the load into this mul, so don't regen the value if
1501 // so.
1502 if (ExprMap.count(N)) break;
1503
Chris Lattner98a8ba02005-01-18 01:06:26 +00001504 X86ISelAddressMode Backup = AM;
1505 if (!MatchAddress(N.Val->getOperand(0), AM) &&
1506 !MatchAddress(N.Val->getOperand(1), AM))
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001507 return false;
1508 AM = Backup;
Chris Lattner98a8ba02005-01-18 01:06:26 +00001509 if (!MatchAddress(N.Val->getOperand(1), AM) &&
1510 !MatchAddress(N.Val->getOperand(0), AM))
Chris Lattner9bbd9922005-01-12 18:08:53 +00001511 return false;
1512 AM = Backup;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001513 break;
1514 }
1515 }
1516
Chris Lattnera95589b2005-01-11 04:40:19 +00001517 // Is the base register already occupied?
Chris Lattner98a8ba02005-01-18 01:06:26 +00001518 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) {
Chris Lattnera95589b2005-01-11 04:40:19 +00001519 // If so, check to see if the scale index register is set.
Chris Lattner98a8ba02005-01-18 01:06:26 +00001520 if (AM.IndexReg.Val == 0) {
1521 AM.IndexReg = N;
Chris Lattnera95589b2005-01-11 04:40:19 +00001522 AM.Scale = 1;
1523 return false;
1524 }
1525
1526 // Otherwise, we cannot select it.
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001527 return true;
Chris Lattnera95589b2005-01-11 04:40:19 +00001528 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001529
1530 // Default, generate it as a register.
Chris Lattner98a8ba02005-01-18 01:06:26 +00001531 AM.BaseType = X86ISelAddressMode::RegBase;
1532 AM.Base.Reg = N;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001533 return false;
1534}
1535
1536/// Emit2SetCCsAndLogical - Emit the following sequence of instructions,
1537/// assuming that the temporary registers are in the 8-bit register class.
1538///
1539/// Tmp1 = setcc1
1540/// Tmp2 = setcc2
1541/// DestReg = logicalop Tmp1, Tmp2
1542///
1543static void Emit2SetCCsAndLogical(MachineBasicBlock *BB, unsigned SetCC1,
1544 unsigned SetCC2, unsigned LogicalOp,
1545 unsigned DestReg) {
1546 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
1547 unsigned Tmp1 = RegMap->createVirtualRegister(X86::R8RegisterClass);
1548 unsigned Tmp2 = RegMap->createVirtualRegister(X86::R8RegisterClass);
1549 BuildMI(BB, SetCC1, 0, Tmp1);
1550 BuildMI(BB, SetCC2, 0, Tmp2);
1551 BuildMI(BB, LogicalOp, 2, DestReg).addReg(Tmp1).addReg(Tmp2);
1552}
1553
1554/// EmitSetCC - Emit the code to set the specified 8-bit register to 1 if the
1555/// condition codes match the specified SetCCOpcode. Note that some conditions
1556/// require multiple instructions to generate the correct value.
1557static void EmitSetCC(MachineBasicBlock *BB, unsigned DestReg,
1558 ISD::CondCode SetCCOpcode, bool isFP) {
1559 unsigned Opc;
1560 if (!isFP) {
1561 switch (SetCCOpcode) {
1562 default: assert(0 && "Illegal integer SetCC!");
1563 case ISD::SETEQ: Opc = X86::SETEr; break;
1564 case ISD::SETGT: Opc = X86::SETGr; break;
1565 case ISD::SETGE: Opc = X86::SETGEr; break;
1566 case ISD::SETLT: Opc = X86::SETLr; break;
1567 case ISD::SETLE: Opc = X86::SETLEr; break;
1568 case ISD::SETNE: Opc = X86::SETNEr; break;
1569 case ISD::SETULT: Opc = X86::SETBr; break;
1570 case ISD::SETUGT: Opc = X86::SETAr; break;
1571 case ISD::SETULE: Opc = X86::SETBEr; break;
1572 case ISD::SETUGE: Opc = X86::SETAEr; break;
1573 }
1574 } else {
1575 // On a floating point condition, the flags are set as follows:
1576 // ZF PF CF op
1577 // 0 | 0 | 0 | X > Y
1578 // 0 | 0 | 1 | X < Y
1579 // 1 | 0 | 0 | X == Y
1580 // 1 | 1 | 1 | unordered
1581 //
1582 switch (SetCCOpcode) {
1583 default: assert(0 && "Invalid FP setcc!");
1584 case ISD::SETUEQ:
1585 case ISD::SETEQ:
1586 Opc = X86::SETEr; // True if ZF = 1
1587 break;
1588 case ISD::SETOGT:
1589 case ISD::SETGT:
1590 Opc = X86::SETAr; // True if CF = 0 and ZF = 0
1591 break;
1592 case ISD::SETOGE:
1593 case ISD::SETGE:
1594 Opc = X86::SETAEr; // True if CF = 0
1595 break;
1596 case ISD::SETULT:
1597 case ISD::SETLT:
1598 Opc = X86::SETBr; // True if CF = 1
1599 break;
1600 case ISD::SETULE:
1601 case ISD::SETLE:
1602 Opc = X86::SETBEr; // True if CF = 1 or ZF = 1
1603 break;
1604 case ISD::SETONE:
1605 case ISD::SETNE:
1606 Opc = X86::SETNEr; // True if ZF = 0
1607 break;
1608 case ISD::SETUO:
1609 Opc = X86::SETPr; // True if PF = 1
1610 break;
1611 case ISD::SETO:
1612 Opc = X86::SETNPr; // True if PF = 0
1613 break;
1614 case ISD::SETOEQ: // !PF & ZF
1615 Emit2SetCCsAndLogical(BB, X86::SETNPr, X86::SETEr, X86::AND8rr, DestReg);
1616 return;
1617 case ISD::SETOLT: // !PF & CF
1618 Emit2SetCCsAndLogical(BB, X86::SETNPr, X86::SETBr, X86::AND8rr, DestReg);
1619 return;
1620 case ISD::SETOLE: // !PF & (CF || ZF)
1621 Emit2SetCCsAndLogical(BB, X86::SETNPr, X86::SETBEr, X86::AND8rr, DestReg);
1622 return;
1623 case ISD::SETUGT: // PF | (!ZF & !CF)
1624 Emit2SetCCsAndLogical(BB, X86::SETPr, X86::SETAr, X86::OR8rr, DestReg);
1625 return;
1626 case ISD::SETUGE: // PF | !CF
1627 Emit2SetCCsAndLogical(BB, X86::SETPr, X86::SETAEr, X86::OR8rr, DestReg);
1628 return;
1629 case ISD::SETUNE: // PF | !ZF
1630 Emit2SetCCsAndLogical(BB, X86::SETPr, X86::SETNEr, X86::OR8rr, DestReg);
1631 return;
1632 }
1633 }
1634 BuildMI(BB, Opc, 0, DestReg);
1635}
1636
1637
1638/// EmitBranchCC - Emit code into BB that arranges for control to transfer to
1639/// the Dest block if the Cond condition is true. If we cannot fold this
1640/// condition into the branch, return true.
1641///
Chris Lattner6c07aee2005-01-11 04:06:27 +00001642bool ISel::EmitBranchCC(MachineBasicBlock *Dest, SDOperand Chain,
1643 SDOperand Cond) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001644 // FIXME: Evaluate whether it would be good to emit code like (X < Y) | (A >
1645 // B) using two conditional branches instead of one condbr, two setcc's, and
1646 // an or.
1647 if ((Cond.getOpcode() == ISD::OR ||
1648 Cond.getOpcode() == ISD::AND) && Cond.Val->hasOneUse()) {
1649 // And and or set the flags for us, so there is no need to emit a TST of the
1650 // result. It is only safe to do this if there is only a single use of the
1651 // AND/OR though, otherwise we don't know it will be emitted here.
Chris Lattner6c07aee2005-01-11 04:06:27 +00001652 Select(Chain);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001653 SelectExpr(Cond);
1654 BuildMI(BB, X86::JNE, 1).addMBB(Dest);
1655 return false;
1656 }
1657
1658 // Codegen br not C -> JE.
1659 if (Cond.getOpcode() == ISD::XOR)
1660 if (ConstantSDNode *NC = dyn_cast<ConstantSDNode>(Cond.Val->getOperand(1)))
1661 if (NC->isAllOnesValue()) {
Chris Lattner6c07aee2005-01-11 04:06:27 +00001662 unsigned CondR;
1663 if (getRegPressure(Chain) > getRegPressure(Cond)) {
1664 Select(Chain);
1665 CondR = SelectExpr(Cond.Val->getOperand(0));
1666 } else {
1667 CondR = SelectExpr(Cond.Val->getOperand(0));
1668 Select(Chain);
1669 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001670 BuildMI(BB, X86::TEST8rr, 2).addReg(CondR).addReg(CondR);
1671 BuildMI(BB, X86::JE, 1).addMBB(Dest);
1672 return false;
1673 }
1674
Chris Lattner88ac32c2005-08-09 20:21:10 +00001675 if (Cond.getOpcode() != ISD::SETCC)
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001676 return true; // Can only handle simple setcc's so far.
Chris Lattner88ac32c2005-08-09 20:21:10 +00001677 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001678
1679 unsigned Opc;
1680
1681 // Handle integer conditions first.
Chris Lattner88ac32c2005-08-09 20:21:10 +00001682 if (MVT::isInteger(Cond.getOperand(0).getValueType())) {
1683 switch (CC) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001684 default: assert(0 && "Illegal integer SetCC!");
1685 case ISD::SETEQ: Opc = X86::JE; break;
1686 case ISD::SETGT: Opc = X86::JG; break;
1687 case ISD::SETGE: Opc = X86::JGE; break;
1688 case ISD::SETLT: Opc = X86::JL; break;
1689 case ISD::SETLE: Opc = X86::JLE; break;
1690 case ISD::SETNE: Opc = X86::JNE; break;
1691 case ISD::SETULT: Opc = X86::JB; break;
1692 case ISD::SETUGT: Opc = X86::JA; break;
1693 case ISD::SETULE: Opc = X86::JBE; break;
1694 case ISD::SETUGE: Opc = X86::JAE; break;
1695 }
Chris Lattner6c07aee2005-01-11 04:06:27 +00001696 Select(Chain);
Chris Lattner88ac32c2005-08-09 20:21:10 +00001697 EmitCMP(Cond.getOperand(0), Cond.getOperand(1), Cond.hasOneUse());
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001698 BuildMI(BB, Opc, 1).addMBB(Dest);
1699 return false;
1700 }
1701
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001702 unsigned Opc2 = 0; // Second branch if needed.
1703
1704 // On a floating point condition, the flags are set as follows:
1705 // ZF PF CF op
1706 // 0 | 0 | 0 | X > Y
1707 // 0 | 0 | 1 | X < Y
1708 // 1 | 0 | 0 | X == Y
1709 // 1 | 1 | 1 | unordered
1710 //
Chris Lattner88ac32c2005-08-09 20:21:10 +00001711 switch (CC) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001712 default: assert(0 && "Invalid FP setcc!");
1713 case ISD::SETUEQ:
1714 case ISD::SETEQ: Opc = X86::JE; break; // True if ZF = 1
1715 case ISD::SETOGT:
1716 case ISD::SETGT: Opc = X86::JA; break; // True if CF = 0 and ZF = 0
1717 case ISD::SETOGE:
1718 case ISD::SETGE: Opc = X86::JAE; break; // True if CF = 0
1719 case ISD::SETULT:
1720 case ISD::SETLT: Opc = X86::JB; break; // True if CF = 1
1721 case ISD::SETULE:
1722 case ISD::SETLE: Opc = X86::JBE; break; // True if CF = 1 or ZF = 1
1723 case ISD::SETONE:
1724 case ISD::SETNE: Opc = X86::JNE; break; // True if ZF = 0
1725 case ISD::SETUO: Opc = X86::JP; break; // True if PF = 1
1726 case ISD::SETO: Opc = X86::JNP; break; // True if PF = 0
1727 case ISD::SETUGT: // PF = 1 | (ZF = 0 & CF = 0)
1728 Opc = X86::JA; // ZF = 0 & CF = 0
1729 Opc2 = X86::JP; // PF = 1
1730 break;
1731 case ISD::SETUGE: // PF = 1 | CF = 0
1732 Opc = X86::JAE; // CF = 0
1733 Opc2 = X86::JP; // PF = 1
1734 break;
1735 case ISD::SETUNE: // PF = 1 | ZF = 0
1736 Opc = X86::JNE; // ZF = 0
1737 Opc2 = X86::JP; // PF = 1
1738 break;
1739 case ISD::SETOEQ: // PF = 0 & ZF = 1
1740 //X86::JNP, X86::JE
1741 //X86::AND8rr
1742 return true; // FIXME: Emit more efficient code for this branch.
1743 case ISD::SETOLT: // PF = 0 & CF = 1
1744 //X86::JNP, X86::JB
1745 //X86::AND8rr
1746 return true; // FIXME: Emit more efficient code for this branch.
1747 case ISD::SETOLE: // PF = 0 & (CF = 1 || ZF = 1)
1748 //X86::JNP, X86::JBE
1749 //X86::AND8rr
1750 return true; // FIXME: Emit more efficient code for this branch.
1751 }
1752
Chris Lattner6c07aee2005-01-11 04:06:27 +00001753 Select(Chain);
Chris Lattner88ac32c2005-08-09 20:21:10 +00001754 EmitCMP(Cond.getOperand(0), Cond.getOperand(1), Cond.hasOneUse());
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001755 BuildMI(BB, Opc, 1).addMBB(Dest);
1756 if (Opc2)
1757 BuildMI(BB, Opc2, 1).addMBB(Dest);
1758 return false;
1759}
1760
Chris Lattner24aad1b2005-01-10 22:10:13 +00001761/// EmitSelectCC - Emit code into BB that performs a select operation between
Nate Begeman1c73c7b2005-08-03 23:26:28 +00001762/// the two registers RTrue and RFalse, generating a result into RDest.
Chris Lattner24aad1b2005-01-10 22:10:13 +00001763///
Nate Begeman1c73c7b2005-08-03 23:26:28 +00001764void ISel::EmitSelectCC(SDOperand Cond, SDOperand True, SDOperand False,
1765 MVT::ValueType SVT, unsigned RDest) {
1766 unsigned RTrue, RFalse;
Chris Lattner24aad1b2005-01-10 22:10:13 +00001767 enum Condition {
1768 EQ, NE, LT, LE, GT, GE, B, BE, A, AE, P, NP,
1769 NOT_SET
1770 } CondCode = NOT_SET;
1771
1772 static const unsigned CMOVTAB16[] = {
1773 X86::CMOVE16rr, X86::CMOVNE16rr, X86::CMOVL16rr, X86::CMOVLE16rr,
1774 X86::CMOVG16rr, X86::CMOVGE16rr, X86::CMOVB16rr, X86::CMOVBE16rr,
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001775 X86::CMOVA16rr, X86::CMOVAE16rr, X86::CMOVP16rr, X86::CMOVNP16rr,
Chris Lattner24aad1b2005-01-10 22:10:13 +00001776 };
1777 static const unsigned CMOVTAB32[] = {
1778 X86::CMOVE32rr, X86::CMOVNE32rr, X86::CMOVL32rr, X86::CMOVLE32rr,
1779 X86::CMOVG32rr, X86::CMOVGE32rr, X86::CMOVB32rr, X86::CMOVBE32rr,
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001780 X86::CMOVA32rr, X86::CMOVAE32rr, X86::CMOVP32rr, X86::CMOVNP32rr,
Chris Lattner24aad1b2005-01-10 22:10:13 +00001781 };
1782 static const unsigned CMOVTABFP[] = {
1783 X86::FCMOVE , X86::FCMOVNE, /*missing*/0, /*missing*/0,
1784 /*missing*/0, /*missing*/0, X86::FCMOVB , X86::FCMOVBE,
1785 X86::FCMOVA , X86::FCMOVAE, X86::FCMOVP , X86::FCMOVNP
1786 };
Nate Begeman16b04f32005-07-15 00:38:55 +00001787 static const int SSE_CMOVTAB[] = {
Nate Begeman1c73c7b2005-08-03 23:26:28 +00001788 /*CMPEQ*/ 0, /*CMPNEQ*/ 4, /*missing*/ 0, /*missing*/ 0,
1789 /*missing*/ 0, /*missing*/ 0, /*CMPLT*/ 1, /*CMPLE*/ 2,
1790 /*CMPNLE*/ 6, /*CMPNLT*/ 5, /*CMPUNORD*/ 3, /*CMPORD*/ 7
Nate Begemanf63be7d2005-07-06 18:59:04 +00001791 };
Nate Begeman1c73c7b2005-08-03 23:26:28 +00001792
Chris Lattner88ac32c2005-08-09 20:21:10 +00001793 if (Cond.getOpcode() == ISD::SETCC) {
1794 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
1795 if (MVT::isInteger(Cond.getOperand(0).getValueType())) {
1796 switch (CC) {
Chris Lattner24aad1b2005-01-10 22:10:13 +00001797 default: assert(0 && "Unknown integer comparison!");
1798 case ISD::SETEQ: CondCode = EQ; break;
1799 case ISD::SETGT: CondCode = GT; break;
1800 case ISD::SETGE: CondCode = GE; break;
1801 case ISD::SETLT: CondCode = LT; break;
1802 case ISD::SETLE: CondCode = LE; break;
1803 case ISD::SETNE: CondCode = NE; break;
1804 case ISD::SETULT: CondCode = B; break;
1805 case ISD::SETUGT: CondCode = A; break;
1806 case ISD::SETULE: CondCode = BE; break;
1807 case ISD::SETUGE: CondCode = AE; break;
1808 }
1809 } else {
1810 // On a floating point condition, the flags are set as follows:
1811 // ZF PF CF op
1812 // 0 | 0 | 0 | X > Y
1813 // 0 | 0 | 1 | X < Y
1814 // 1 | 0 | 0 | X == Y
1815 // 1 | 1 | 1 | unordered
1816 //
Chris Lattner88ac32c2005-08-09 20:21:10 +00001817 switch (CC) {
Chris Lattner24aad1b2005-01-10 22:10:13 +00001818 default: assert(0 && "Unknown FP comparison!");
1819 case ISD::SETUEQ:
1820 case ISD::SETEQ: CondCode = EQ; break; // True if ZF = 1
1821 case ISD::SETOGT:
1822 case ISD::SETGT: CondCode = A; break; // True if CF = 0 and ZF = 0
1823 case ISD::SETOGE:
1824 case ISD::SETGE: CondCode = AE; break; // True if CF = 0
1825 case ISD::SETULT:
1826 case ISD::SETLT: CondCode = B; break; // True if CF = 1
1827 case ISD::SETULE:
1828 case ISD::SETLE: CondCode = BE; break; // True if CF = 1 or ZF = 1
1829 case ISD::SETONE:
1830 case ISD::SETNE: CondCode = NE; break; // True if ZF = 0
1831 case ISD::SETUO: CondCode = P; break; // True if PF = 1
1832 case ISD::SETO: CondCode = NP; break; // True if PF = 0
1833 case ISD::SETUGT: // PF = 1 | (ZF = 0 & CF = 0)
1834 case ISD::SETUGE: // PF = 1 | CF = 0
1835 case ISD::SETUNE: // PF = 1 | ZF = 0
1836 case ISD::SETOEQ: // PF = 0 & ZF = 1
1837 case ISD::SETOLT: // PF = 0 & CF = 1
1838 case ISD::SETOLE: // PF = 0 & (CF = 1 || ZF = 1)
1839 // We cannot emit this comparison as a single cmov.
1840 break;
1841 }
1842 }
Chris Lattner88ac32c2005-08-09 20:21:10 +00001843
Chris Lattner24aad1b2005-01-10 22:10:13 +00001844
Chris Lattner88ac32c2005-08-09 20:21:10 +00001845 // There's no SSE equivalent of FCMOVE. For cases where we set a condition
1846 // code above and one of the results of the select is +0.0, then we can fake
1847 // it up through a clever AND with mask. Otherwise, we will fall through to
1848 // the code below that will use a PHI node to select the right value.
1849 if (X86ScalarSSE && (SVT == MVT::f32 || SVT == MVT::f64)) {
1850 if (Cond.getOperand(0).getValueType() == SVT &&
1851 NOT_SET != CondCode) {
1852 ConstantFPSDNode *CT = dyn_cast<ConstantFPSDNode>(True);
1853 ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(False);
1854 bool TrueZero = CT && CT->isExactlyValue(0.0);
1855 bool FalseZero = CF && CF->isExactlyValue(0.0);
1856 if (TrueZero || FalseZero) {
1857 SDOperand LHS = Cond.getOperand(0);
1858 SDOperand RHS = Cond.getOperand(1);
1859
1860 // Select the two halves of the condition
1861 unsigned RLHS, RRHS;
1862 if (getRegPressure(LHS) > getRegPressure(RHS)) {
1863 RLHS = SelectExpr(LHS);
1864 RRHS = SelectExpr(RHS);
1865 } else {
1866 RRHS = SelectExpr(RHS);
1867 RLHS = SelectExpr(LHS);
1868 }
1869
1870 // Emit the comparison and generate a mask from it
1871 unsigned MaskReg = MakeReg(SVT);
1872 unsigned Opc = (SVT == MVT::f32) ? X86::CMPSSrr : X86::CMPSDrr;
1873 BuildMI(BB, Opc, 3, MaskReg).addReg(RLHS).addReg(RRHS)
1874 .addImm(SSE_CMOVTAB[CondCode]);
1875
1876 if (TrueZero) {
1877 RFalse = SelectExpr(False);
1878 Opc = (SVT == MVT::f32) ? X86::ANDNPSrr : X86::ANDNPDrr;
1879 BuildMI(BB, Opc, 2, RDest).addReg(MaskReg).addReg(RFalse);
1880 } else {
1881 RTrue = SelectExpr(True);
1882 Opc = (SVT == MVT::f32) ? X86::ANDPSrr : X86::ANDPDrr;
1883 BuildMI(BB, Opc, 2, RDest).addReg(MaskReg).addReg(RTrue);
1884 }
1885 return;
Nate Begeman1c73c7b2005-08-03 23:26:28 +00001886 }
Nate Begeman1c73c7b2005-08-03 23:26:28 +00001887 }
Nate Begemanf63be7d2005-07-06 18:59:04 +00001888 }
Nate Begeman1c73c7b2005-08-03 23:26:28 +00001889 }
1890
1891 // Select the true and false values for use in both the SSE PHI case, and the
1892 // integer or x87 cmov cases below.
1893 if (getRegPressure(True) > getRegPressure(False)) {
1894 RTrue = SelectExpr(True);
1895 RFalse = SelectExpr(False);
1896 } else {
1897 RFalse = SelectExpr(False);
1898 RTrue = SelectExpr(True);
1899 }
1900
1901 // Since there's no SSE equivalent of FCMOVE, and we couldn't generate an
1902 // AND with mask, we'll have to do the normal RISC thing and generate a PHI
1903 // node to select between the true and false values.
1904 if (X86ScalarSSE && (SVT == MVT::f32 || SVT == MVT::f64)) {
1905 // FIXME: emit a direct compare and branch rather than setting a cond reg
1906 // and testing it.
1907 unsigned CondReg = SelectExpr(Cond);
1908 BuildMI(BB, X86::TEST8rr, 2).addReg(CondReg).addReg(CondReg);
1909
1910 // Create an iterator with which to insert the MBB for copying the false
1911 // value and the MBB to hold the PHI instruction for this SetCC.
1912 MachineBasicBlock *thisMBB = BB;
1913 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1914 ilist<MachineBasicBlock>::iterator It = BB;
1915 ++It;
1916
1917 // thisMBB:
1918 // ...
1919 // TrueVal = ...
1920 // cmpTY ccX, r1, r2
1921 // bCC sinkMBB
1922 // fallthrough --> copy0MBB
1923 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1924 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1925 BuildMI(BB, X86::JNE, 1).addMBB(sinkMBB);
1926 MachineFunction *F = BB->getParent();
1927 F->getBasicBlockList().insert(It, copy0MBB);
1928 F->getBasicBlockList().insert(It, sinkMBB);
1929 // Update machine-CFG edges
1930 BB->addSuccessor(copy0MBB);
1931 BB->addSuccessor(sinkMBB);
1932
1933 // copy0MBB:
1934 // %FalseValue = ...
1935 // # fallthrough to sinkMBB
1936 BB = copy0MBB;
1937 // Update machine-CFG edges
1938 BB->addSuccessor(sinkMBB);
1939
1940 // sinkMBB:
1941 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1942 // ...
1943 BB = sinkMBB;
1944 BuildMI(BB, X86::PHI, 4, RDest).addReg(RFalse)
1945 .addMBB(copy0MBB).addReg(RTrue).addMBB(thisMBB);
Nate Begemanf63be7d2005-07-06 18:59:04 +00001946 return;
1947 }
1948
Chris Lattner24aad1b2005-01-10 22:10:13 +00001949 unsigned Opc = 0;
1950 if (CondCode != NOT_SET) {
1951 switch (SVT) {
1952 default: assert(0 && "Cannot select this type!");
1953 case MVT::i16: Opc = CMOVTAB16[CondCode]; break;
1954 case MVT::i32: Opc = CMOVTAB32[CondCode]; break;
Chris Lattneref7ba072005-01-11 03:50:45 +00001955 case MVT::f64: Opc = CMOVTABFP[CondCode]; break;
Chris Lattner24aad1b2005-01-10 22:10:13 +00001956 }
1957 }
Jeff Cohen00b168892005-07-27 06:12:32 +00001958
Chris Lattner24aad1b2005-01-10 22:10:13 +00001959 // Finally, if we weren't able to fold this, just emit the condition and test
1960 // it.
1961 if (CondCode == NOT_SET || Opc == 0) {
1962 // Get the condition into the zero flag.
1963 unsigned CondReg = SelectExpr(Cond);
1964 BuildMI(BB, X86::TEST8rr, 2).addReg(CondReg).addReg(CondReg);
1965
1966 switch (SVT) {
1967 default: assert(0 && "Cannot select this type!");
1968 case MVT::i16: Opc = X86::CMOVE16rr; break;
1969 case MVT::i32: Opc = X86::CMOVE32rr; break;
Chris Lattneref7ba072005-01-11 03:50:45 +00001970 case MVT::f64: Opc = X86::FCMOVE; break;
Chris Lattner24aad1b2005-01-10 22:10:13 +00001971 }
1972 } else {
1973 // FIXME: CMP R, 0 -> TEST R, R
Chris Lattnercb1aa8d2005-01-17 01:34:14 +00001974 EmitCMP(Cond.getOperand(0), Cond.getOperand(1), Cond.Val->hasOneUse());
Chris Lattnera3aa2e22005-01-11 03:37:59 +00001975 std::swap(RTrue, RFalse);
Chris Lattner24aad1b2005-01-10 22:10:13 +00001976 }
1977 BuildMI(BB, Opc, 2, RDest).addReg(RTrue).addReg(RFalse);
1978}
1979
Chris Lattnercb1aa8d2005-01-17 01:34:14 +00001980void ISel::EmitCMP(SDOperand LHS, SDOperand RHS, bool HasOneUse) {
Chris Lattner11333092005-01-11 03:11:44 +00001981 unsigned Opc;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001982 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(RHS)) {
1983 Opc = 0;
Chris Lattner4ff348b2005-01-17 06:26:58 +00001984 if (HasOneUse && isFoldableLoad(LHS, RHS)) {
Chris Lattneref6806c2005-01-12 02:02:48 +00001985 switch (RHS.getValueType()) {
1986 default: break;
1987 case MVT::i1:
1988 case MVT::i8: Opc = X86::CMP8mi; break;
1989 case MVT::i16: Opc = X86::CMP16mi; break;
1990 case MVT::i32: Opc = X86::CMP32mi; break;
1991 }
1992 if (Opc) {
1993 X86AddressMode AM;
1994 EmitFoldedLoad(LHS, AM);
1995 addFullAddress(BuildMI(BB, Opc, 5), AM).addImm(CN->getValue());
1996 return;
1997 }
1998 }
1999
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002000 switch (RHS.getValueType()) {
2001 default: break;
2002 case MVT::i1:
2003 case MVT::i8: Opc = X86::CMP8ri; break;
2004 case MVT::i16: Opc = X86::CMP16ri; break;
2005 case MVT::i32: Opc = X86::CMP32ri; break;
2006 }
2007 if (Opc) {
Chris Lattner11333092005-01-11 03:11:44 +00002008 unsigned Tmp1 = SelectExpr(LHS);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002009 BuildMI(BB, Opc, 2).addReg(Tmp1).addImm(CN->getValue());
2010 return;
2011 }
Chris Lattner7f2afac2005-01-14 22:37:41 +00002012 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(RHS)) {
Nate Begemanf63be7d2005-07-06 18:59:04 +00002013 if (!X86ScalarSSE && (CN->isExactlyValue(+0.0) ||
2014 CN->isExactlyValue(-0.0))) {
Chris Lattner7f2afac2005-01-14 22:37:41 +00002015 unsigned Reg = SelectExpr(LHS);
2016 BuildMI(BB, X86::FTST, 1).addReg(Reg);
2017 BuildMI(BB, X86::FNSTSW8r, 0);
2018 BuildMI(BB, X86::SAHF, 1);
Chris Lattner7805fa42005-03-17 16:29:26 +00002019 return;
Chris Lattner7f2afac2005-01-14 22:37:41 +00002020 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002021 }
2022
Chris Lattneref6806c2005-01-12 02:02:48 +00002023 Opc = 0;
Chris Lattner4ff348b2005-01-17 06:26:58 +00002024 if (HasOneUse && isFoldableLoad(LHS, RHS)) {
Chris Lattneref6806c2005-01-12 02:02:48 +00002025 switch (RHS.getValueType()) {
2026 default: break;
2027 case MVT::i1:
2028 case MVT::i8: Opc = X86::CMP8mr; break;
2029 case MVT::i16: Opc = X86::CMP16mr; break;
2030 case MVT::i32: Opc = X86::CMP32mr; break;
2031 }
2032 if (Opc) {
2033 X86AddressMode AM;
Chris Lattner636e79a2005-01-13 05:53:16 +00002034 EmitFoldedLoad(LHS, AM);
2035 unsigned Reg = SelectExpr(RHS);
Chris Lattneref6806c2005-01-12 02:02:48 +00002036 addFullAddress(BuildMI(BB, Opc, 5), AM).addReg(Reg);
2037 return;
2038 }
2039 }
2040
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002041 switch (LHS.getValueType()) {
2042 default: assert(0 && "Cannot compare this value!");
2043 case MVT::i1:
2044 case MVT::i8: Opc = X86::CMP8rr; break;
2045 case MVT::i16: Opc = X86::CMP16rr; break;
2046 case MVT::i32: Opc = X86::CMP32rr; break;
Nate Begemanf63be7d2005-07-06 18:59:04 +00002047 case MVT::f32: Opc = X86::UCOMISSrr; break;
2048 case MVT::f64: Opc = X86ScalarSSE ? X86::UCOMISDrr : X86::FUCOMIr; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002049 }
Chris Lattner11333092005-01-11 03:11:44 +00002050 unsigned Tmp1, Tmp2;
2051 if (getRegPressure(LHS) > getRegPressure(RHS)) {
2052 Tmp1 = SelectExpr(LHS);
2053 Tmp2 = SelectExpr(RHS);
2054 } else {
2055 Tmp2 = SelectExpr(RHS);
2056 Tmp1 = SelectExpr(LHS);
2057 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002058 BuildMI(BB, Opc, 2).addReg(Tmp1).addReg(Tmp2);
2059}
2060
Chris Lattnera5ade062005-01-11 21:19:59 +00002061/// isFoldableLoad - Return true if this is a load instruction that can safely
2062/// be folded into an operation that uses it.
Chris Lattner44129b52005-01-25 20:03:11 +00002063bool ISel::isFoldableLoad(SDOperand Op, SDOperand OtherOp, bool FloatPromoteOk){
2064 if (Op.getOpcode() == ISD::LOAD) {
2065 // FIXME: currently can't fold constant pool indexes.
2066 if (isa<ConstantPoolSDNode>(Op.getOperand(1)))
2067 return false;
2068 } else if (FloatPromoteOk && Op.getOpcode() == ISD::EXTLOAD &&
Chris Lattnerbce81ae2005-07-10 01:56:13 +00002069 cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::f32) {
Chris Lattner44129b52005-01-25 20:03:11 +00002070 // FIXME: currently can't fold constant pool indexes.
2071 if (isa<ConstantPoolSDNode>(Op.getOperand(1)))
2072 return false;
2073 } else {
Chris Lattnera5ade062005-01-11 21:19:59 +00002074 return false;
Chris Lattner44129b52005-01-25 20:03:11 +00002075 }
Chris Lattnera5ade062005-01-11 21:19:59 +00002076
2077 // If this load has already been emitted, we clearly can't fold it.
Chris Lattner636e79a2005-01-13 05:53:16 +00002078 assert(Op.ResNo == 0 && "Not a use of the value of the load?");
2079 if (ExprMap.count(Op.getValue(1))) return false;
2080 assert(!ExprMap.count(Op.getValue(0)) && "Value in map but not token chain?");
Chris Lattner4a108662005-01-18 03:51:59 +00002081 assert(!ExprMap.count(Op.getValue(1))&&"Token lowered but value not in map?");
Chris Lattnera5ade062005-01-11 21:19:59 +00002082
Chris Lattner4ff348b2005-01-17 06:26:58 +00002083 // If there is not just one use of its value, we cannot fold.
2084 if (!Op.Val->hasNUsesOfValue(1, 0)) return false;
2085
2086 // Finally, we cannot fold the load into the operation if this would induce a
2087 // cycle into the resultant dag. To check for this, see if OtherOp (the other
2088 // operand of the operation we are folding the load into) can possible use the
2089 // chain node defined by the load.
2090 if (OtherOp.Val && !Op.Val->hasNUsesOfValue(0, 1)) { // Has uses of chain?
2091 std::set<SDNode*> Visited;
2092 if (NodeTransitivelyUsesValue(OtherOp, Op.getValue(1), Visited))
2093 return false;
2094 }
2095 return true;
Chris Lattnera5ade062005-01-11 21:19:59 +00002096}
2097
Chris Lattner4ff348b2005-01-17 06:26:58 +00002098
Chris Lattnera5ade062005-01-11 21:19:59 +00002099/// EmitFoldedLoad - Ensure that the arguments of the load are code generated,
2100/// and compute the address being loaded into AM.
2101void ISel::EmitFoldedLoad(SDOperand Op, X86AddressMode &AM) {
2102 SDOperand Chain = Op.getOperand(0);
2103 SDOperand Address = Op.getOperand(1);
Chris Lattner98a8ba02005-01-18 01:06:26 +00002104
Chris Lattnera5ade062005-01-11 21:19:59 +00002105 if (getRegPressure(Chain) > getRegPressure(Address)) {
2106 Select(Chain);
2107 SelectAddress(Address, AM);
2108 } else {
2109 SelectAddress(Address, AM);
2110 Select(Chain);
2111 }
2112
2113 // The chain for this load is now lowered.
Chris Lattner636e79a2005-01-13 05:53:16 +00002114 assert(ExprMap.count(SDOperand(Op.Val, 1)) == 0 &&
2115 "Load emitted more than once?");
Chris Lattner4a108662005-01-18 03:51:59 +00002116 if (!ExprMap.insert(std::make_pair(Op.getValue(1), 1)).second)
Chris Lattner636e79a2005-01-13 05:53:16 +00002117 assert(0 && "Load emitted more than once!");
Chris Lattnera5ade062005-01-11 21:19:59 +00002118}
2119
Chris Lattner30ea1e92005-01-19 07:37:26 +00002120// EmitOrOpOp - Pattern match the expression (Op1|Op2), where we know that op1
2121// and op2 are i8/i16/i32 values with one use each (the or). If we can form a
2122// SHLD or SHRD, emit the instruction (generating the value into DestReg) and
2123// return true.
2124bool ISel::EmitOrOpOp(SDOperand Op1, SDOperand Op2, unsigned DestReg) {
Chris Lattner85716372005-01-19 06:18:43 +00002125 if (Op1.getOpcode() == ISD::SHL && Op2.getOpcode() == ISD::SRL) {
2126 // good!
2127 } else if (Op2.getOpcode() == ISD::SHL && Op1.getOpcode() == ISD::SRL) {
2128 std::swap(Op1, Op2); // Op1 is the SHL now.
2129 } else {
2130 return false; // No match
2131 }
2132
2133 SDOperand ShlVal = Op1.getOperand(0);
2134 SDOperand ShlAmt = Op1.getOperand(1);
2135 SDOperand ShrVal = Op2.getOperand(0);
2136 SDOperand ShrAmt = Op2.getOperand(1);
2137
Chris Lattner30ea1e92005-01-19 07:37:26 +00002138 unsigned RegSize = MVT::getSizeInBits(Op1.getValueType());
2139
Chris Lattner85716372005-01-19 06:18:43 +00002140 // Find out if ShrAmt = 32-ShlAmt or ShlAmt = 32-ShrAmt.
2141 if (ShlAmt.getOpcode() == ISD::SUB && ShlAmt.getOperand(1) == ShrAmt)
2142 if (ConstantSDNode *SubCST = dyn_cast<ConstantSDNode>(ShlAmt.getOperand(0)))
Chris Lattner4053b1e2005-01-19 08:07:05 +00002143 if (SubCST->getValue() == RegSize) {
2144 // (A >> ShrAmt) | (A << (32-ShrAmt)) ==> ROR A, ShrAmt
Chris Lattner85716372005-01-19 06:18:43 +00002145 // (A >> ShrAmt) | (B << (32-ShrAmt)) ==> SHRD A, B, ShrAmt
Chris Lattner4053b1e2005-01-19 08:07:05 +00002146 if (ShrVal == ShlVal) {
2147 unsigned Reg, ShAmt;
2148 if (getRegPressure(ShrVal) > getRegPressure(ShrAmt)) {
2149 Reg = SelectExpr(ShrVal);
2150 ShAmt = SelectExpr(ShrAmt);
2151 } else {
2152 ShAmt = SelectExpr(ShrAmt);
2153 Reg = SelectExpr(ShrVal);
2154 }
2155 BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(ShAmt);
2156 unsigned Opc = RegSize == 8 ? X86::ROR8rCL :
2157 (RegSize == 16 ? X86::ROR16rCL : X86::ROR32rCL);
2158 BuildMI(BB, Opc, 1, DestReg).addReg(Reg);
2159 return true;
2160 } else if (RegSize != 8) {
Chris Lattner85716372005-01-19 06:18:43 +00002161 unsigned AReg, BReg;
2162 if (getRegPressure(ShlVal) > getRegPressure(ShrVal)) {
Chris Lattner85716372005-01-19 06:18:43 +00002163 BReg = SelectExpr(ShlVal);
Chris Lattnerc3c021b2005-01-19 17:24:34 +00002164 AReg = SelectExpr(ShrVal);
Chris Lattner85716372005-01-19 06:18:43 +00002165 } else {
Chris Lattner85716372005-01-19 06:18:43 +00002166 AReg = SelectExpr(ShrVal);
Chris Lattnerc3c021b2005-01-19 17:24:34 +00002167 BReg = SelectExpr(ShlVal);
Chris Lattner85716372005-01-19 06:18:43 +00002168 }
Chris Lattner4053b1e2005-01-19 08:07:05 +00002169 unsigned ShAmt = SelectExpr(ShrAmt);
2170 BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(ShAmt);
2171 unsigned Opc = RegSize == 16 ? X86::SHRD16rrCL : X86::SHRD32rrCL;
2172 BuildMI(BB, Opc, 2, DestReg).addReg(AReg).addReg(BReg);
Chris Lattner85716372005-01-19 06:18:43 +00002173 return true;
2174 }
2175 }
2176
Chris Lattner4053b1e2005-01-19 08:07:05 +00002177 if (ShrAmt.getOpcode() == ISD::SUB && ShrAmt.getOperand(1) == ShlAmt)
2178 if (ConstantSDNode *SubCST = dyn_cast<ConstantSDNode>(ShrAmt.getOperand(0)))
2179 if (SubCST->getValue() == RegSize) {
2180 // (A << ShlAmt) | (A >> (32-ShlAmt)) ==> ROL A, ShrAmt
2181 // (A << ShlAmt) | (B >> (32-ShlAmt)) ==> SHLD A, B, ShrAmt
2182 if (ShrVal == ShlVal) {
2183 unsigned Reg, ShAmt;
2184 if (getRegPressure(ShrVal) > getRegPressure(ShlAmt)) {
2185 Reg = SelectExpr(ShrVal);
2186 ShAmt = SelectExpr(ShlAmt);
2187 } else {
2188 ShAmt = SelectExpr(ShlAmt);
2189 Reg = SelectExpr(ShrVal);
2190 }
2191 BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(ShAmt);
2192 unsigned Opc = RegSize == 8 ? X86::ROL8rCL :
2193 (RegSize == 16 ? X86::ROL16rCL : X86::ROL32rCL);
2194 BuildMI(BB, Opc, 1, DestReg).addReg(Reg);
2195 return true;
2196 } else if (RegSize != 8) {
2197 unsigned AReg, BReg;
2198 if (getRegPressure(ShlVal) > getRegPressure(ShrVal)) {
Chris Lattnerc3c021b2005-01-19 17:24:34 +00002199 AReg = SelectExpr(ShlVal);
2200 BReg = SelectExpr(ShrVal);
Chris Lattner4053b1e2005-01-19 08:07:05 +00002201 } else {
Chris Lattnerc3c021b2005-01-19 17:24:34 +00002202 BReg = SelectExpr(ShrVal);
2203 AReg = SelectExpr(ShlVal);
Chris Lattner4053b1e2005-01-19 08:07:05 +00002204 }
2205 unsigned ShAmt = SelectExpr(ShlAmt);
2206 BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(ShAmt);
2207 unsigned Opc = RegSize == 16 ? X86::SHLD16rrCL : X86::SHLD32rrCL;
2208 BuildMI(BB, Opc, 2, DestReg).addReg(AReg).addReg(BReg);
2209 return true;
2210 }
2211 }
Chris Lattner85716372005-01-19 06:18:43 +00002212
Chris Lattner4053b1e2005-01-19 08:07:05 +00002213 if (ConstantSDNode *ShrCst = dyn_cast<ConstantSDNode>(ShrAmt))
2214 if (ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(ShlAmt))
2215 if (ShrCst->getValue() < RegSize && ShlCst->getValue() < RegSize)
2216 if (ShrCst->getValue() == RegSize-ShlCst->getValue()) {
2217 // (A >> 5) | (A << 27) --> ROR A, 5
2218 // (A >> 5) | (B << 27) --> SHRD A, B, 5
2219 if (ShrVal == ShlVal) {
2220 unsigned Reg = SelectExpr(ShrVal);
2221 unsigned Opc = RegSize == 8 ? X86::ROR8ri :
2222 (RegSize == 16 ? X86::ROR16ri : X86::ROR32ri);
2223 BuildMI(BB, Opc, 2, DestReg).addReg(Reg).addImm(ShrCst->getValue());
2224 return true;
2225 } else if (RegSize != 8) {
2226 unsigned AReg, BReg;
2227 if (getRegPressure(ShlVal) > getRegPressure(ShrVal)) {
Chris Lattner4053b1e2005-01-19 08:07:05 +00002228 BReg = SelectExpr(ShlVal);
Chris Lattnerc3c021b2005-01-19 17:24:34 +00002229 AReg = SelectExpr(ShrVal);
Chris Lattner4053b1e2005-01-19 08:07:05 +00002230 } else {
Chris Lattner4053b1e2005-01-19 08:07:05 +00002231 AReg = SelectExpr(ShrVal);
Chris Lattnerc3c021b2005-01-19 17:24:34 +00002232 BReg = SelectExpr(ShlVal);
Chris Lattner4053b1e2005-01-19 08:07:05 +00002233 }
2234 unsigned Opc = RegSize == 16 ? X86::SHRD16rri8 : X86::SHRD32rri8;
2235 BuildMI(BB, Opc, 3, DestReg).addReg(AReg).addReg(BReg)
2236 .addImm(ShrCst->getValue());
2237 return true;
2238 }
2239 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002240
Chris Lattner85716372005-01-19 06:18:43 +00002241 return false;
2242}
2243
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002244unsigned ISel::SelectExpr(SDOperand N) {
2245 unsigned Result;
2246 unsigned Tmp1, Tmp2, Tmp3;
2247 unsigned Opc = 0;
Chris Lattner5188ad72005-01-08 19:28:19 +00002248 SDNode *Node = N.Val;
Chris Lattnera5ade062005-01-11 21:19:59 +00002249 SDOperand Op0, Op1;
Chris Lattner5188ad72005-01-08 19:28:19 +00002250
Chris Lattner7f2afac2005-01-14 22:37:41 +00002251 if (Node->getOpcode() == ISD::CopyFromReg) {
Chris Lattnerc6f41812005-05-12 23:06:28 +00002252 if (MRegisterInfo::isVirtualRegister(cast<RegSDNode>(Node)->getReg()) ||
2253 cast<RegSDNode>(Node)->getReg() == X86::ESP) {
2254 // Just use the specified register as our input.
2255 return cast<RegSDNode>(Node)->getReg();
2256 }
Chris Lattner7f2afac2005-01-14 22:37:41 +00002257 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002258
Chris Lattnera5ade062005-01-11 21:19:59 +00002259 unsigned &Reg = ExprMap[N];
2260 if (Reg) return Reg;
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002261
Chris Lattnerb38a7492005-04-02 04:01:14 +00002262 switch (N.getOpcode()) {
2263 default:
Chris Lattnera5ade062005-01-11 21:19:59 +00002264 Reg = Result = (N.getValueType() != MVT::Other) ?
Chris Lattnerb38a7492005-04-02 04:01:14 +00002265 MakeReg(N.getValueType()) : 1;
2266 break;
Chris Lattner239738a2005-05-14 08:48:15 +00002267 case X86ISD::TAILCALL:
2268 case X86ISD::CALL:
Chris Lattnera5ade062005-01-11 21:19:59 +00002269 // If this is a call instruction, make sure to prepare ALL of the result
2270 // values as well as the chain.
Chris Lattner239738a2005-05-14 08:48:15 +00002271 ExprMap[N.getValue(0)] = 1;
2272 if (Node->getNumValues() > 1) {
2273 Result = MakeReg(Node->getValueType(1));
2274 ExprMap[N.getValue(1)] = Result;
2275 for (unsigned i = 2, e = Node->getNumValues(); i != e; ++i)
Chris Lattnera5ade062005-01-11 21:19:59 +00002276 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Chris Lattner239738a2005-05-14 08:48:15 +00002277 } else {
2278 Result = 1;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002279 }
Chris Lattnerb38a7492005-04-02 04:01:14 +00002280 break;
2281 case ISD::ADD_PARTS:
2282 case ISD::SUB_PARTS:
2283 case ISD::SHL_PARTS:
2284 case ISD::SRL_PARTS:
2285 case ISD::SRA_PARTS:
2286 Result = MakeReg(Node->getValueType(0));
2287 ExprMap[N.getValue(0)] = Result;
2288 for (unsigned i = 1, e = N.Val->getNumValues(); i != e; ++i)
2289 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
2290 break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002291 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002292
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002293 switch (N.getOpcode()) {
2294 default:
Chris Lattner5188ad72005-01-08 19:28:19 +00002295 Node->dump();
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002296 assert(0 && "Node not handled!\n");
Nate Begemanf63be7d2005-07-06 18:59:04 +00002297 case ISD::FP_EXTEND:
Jeff Cohen00b168892005-07-27 06:12:32 +00002298 assert(X86ScalarSSE && "Scalar SSE FP must be enabled to use f32");
Nate Begemanf63be7d2005-07-06 18:59:04 +00002299 Tmp1 = SelectExpr(N.getOperand(0));
2300 BuildMI(BB, X86::CVTSS2SDrr, 1, Result).addReg(Tmp1);
2301 return Result;
Nate Begeman16b04f32005-07-15 00:38:55 +00002302 case ISD::FP_ROUND:
Jeff Cohen00b168892005-07-27 06:12:32 +00002303 assert(X86ScalarSSE && "Scalar SSE FP must be enabled to use f32");
Nate Begeman16b04f32005-07-15 00:38:55 +00002304 Tmp1 = SelectExpr(N.getOperand(0));
2305 BuildMI(BB, X86::CVTSD2SSrr, 1, Result).addReg(Tmp1);
2306 return Result;
Chris Lattnerc6f41812005-05-12 23:06:28 +00002307 case ISD::CopyFromReg:
2308 Select(N.getOperand(0));
2309 if (Result == 1) {
2310 Reg = Result = ExprMap[N.getValue(0)] =
2311 MakeReg(N.getValue(0).getValueType());
2312 }
2313 switch (Node->getValueType(0)) {
2314 default: assert(0 && "Cannot CopyFromReg this!");
2315 case MVT::i1:
2316 case MVT::i8:
2317 BuildMI(BB, X86::MOV8rr, 1,
2318 Result).addReg(cast<RegSDNode>(Node)->getReg());
2319 return Result;
2320 case MVT::i16:
2321 BuildMI(BB, X86::MOV16rr, 1,
2322 Result).addReg(cast<RegSDNode>(Node)->getReg());
2323 return Result;
2324 case MVT::i32:
2325 BuildMI(BB, X86::MOV32rr, 1,
2326 Result).addReg(cast<RegSDNode>(Node)->getReg());
2327 return Result;
Jeff Cohen00b168892005-07-27 06:12:32 +00002328 }
Chris Lattnerc6f41812005-05-12 23:06:28 +00002329
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002330 case ISD::FrameIndex:
2331 Tmp1 = cast<FrameIndexSDNode>(N)->getIndex();
2332 addFrameReference(BuildMI(BB, X86::LEA32r, 4, Result), (int)Tmp1);
2333 return Result;
2334 case ISD::ConstantPool:
2335 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
2336 addConstantPoolReference(BuildMI(BB, X86::LEA32r, 4, Result), Tmp1);
2337 return Result;
2338 case ISD::ConstantFP:
Nate Begeman1c73c7b2005-08-03 23:26:28 +00002339 if (X86ScalarSSE) {
2340 assert(cast<ConstantFPSDNode>(N)->isExactlyValue(+0.0) &&
2341 "SSE only supports +0.0");
2342 Opc = (N.getValueType() == MVT::f32) ? X86::FLD0SS : X86::FLD0SD;
2343 BuildMI(BB, Opc, 0, Result);
2344 return Result;
2345 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002346 ContainsFPCode = true;
2347 Tmp1 = Result; // Intermediate Register
2348 if (cast<ConstantFPSDNode>(N)->getValue() < 0.0 ||
2349 cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0))
2350 Tmp1 = MakeReg(MVT::f64);
2351
2352 if (cast<ConstantFPSDNode>(N)->isExactlyValue(+0.0) ||
2353 cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0))
2354 BuildMI(BB, X86::FLD0, 0, Tmp1);
2355 else if (cast<ConstantFPSDNode>(N)->isExactlyValue(+1.0) ||
2356 cast<ConstantFPSDNode>(N)->isExactlyValue(-1.0))
2357 BuildMI(BB, X86::FLD1, 0, Tmp1);
2358 else
2359 assert(0 && "Unexpected constant!");
2360 if (Tmp1 != Result)
2361 BuildMI(BB, X86::FCHS, 1, Result).addReg(Tmp1);
2362 return Result;
2363 case ISD::Constant:
2364 switch (N.getValueType()) {
2365 default: assert(0 && "Cannot use constants of this type!");
2366 case MVT::i1:
2367 case MVT::i8: Opc = X86::MOV8ri; break;
2368 case MVT::i16: Opc = X86::MOV16ri; break;
2369 case MVT::i32: Opc = X86::MOV32ri; break;
2370 }
2371 BuildMI(BB, Opc, 1,Result).addImm(cast<ConstantSDNode>(N)->getValue());
2372 return Result;
Chris Lattner7ce7eff2005-04-01 22:46:45 +00002373 case ISD::UNDEF:
2374 if (Node->getValueType(0) == MVT::f64) {
2375 // FIXME: SHOULD TEACH STACKIFIER ABOUT UNDEF VALUES!
2376 BuildMI(BB, X86::FLD0, 0, Result);
2377 } else {
2378 BuildMI(BB, X86::IMPLICIT_DEF, 0, Result);
2379 }
2380 return Result;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002381 case ISD::GlobalAddress: {
2382 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
Nate Begemanfb5792f2005-07-12 01:41:54 +00002383 // For Darwin, external and weak symbols are indirect, so we want to load
2384 // the value at address GV, not the value of GV itself.
Jeff Cohen00b168892005-07-27 06:12:32 +00002385 if (Subtarget->getIndirectExternAndWeakGlobals() &&
Nate Begemanfb5792f2005-07-12 01:41:54 +00002386 (GV->hasWeakLinkage() || GV->isExternal())) {
2387 BuildMI(BB, X86::MOV32rm, 4, Result).addReg(0).addZImm(1).addReg(0)
2388 .addGlobalAddress(GV, false, 0);
2389 } else {
2390 BuildMI(BB, X86::MOV32ri, 1, Result).addGlobalAddress(GV);
2391 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002392 return Result;
2393 }
2394 case ISD::ExternalSymbol: {
2395 const char *Sym = cast<ExternalSymbolSDNode>(N)->getSymbol();
2396 BuildMI(BB, X86::MOV32ri, 1, Result).addExternalSymbol(Sym);
2397 return Result;
2398 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002399 case ISD::ZERO_EXTEND: {
2400 int DestIs16 = N.getValueType() == MVT::i16;
2401 int SrcIs16 = N.getOperand(0).getValueType() == MVT::i16;
Chris Lattner590d8002005-01-09 18:52:44 +00002402
2403 // FIXME: This hack is here for zero extension casts from bool to i8. This
2404 // would not be needed if bools were promoted by Legalize.
2405 if (N.getValueType() == MVT::i8) {
Chris Lattnerdbba22f2005-01-11 23:33:00 +00002406 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner590d8002005-01-09 18:52:44 +00002407 BuildMI(BB, X86::MOV8rr, 1, Result).addReg(Tmp1);
2408 return Result;
2409 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002410
Chris Lattner4ff348b2005-01-17 06:26:58 +00002411 if (isFoldableLoad(N.getOperand(0), SDOperand())) {
Chris Lattnerdbba22f2005-01-11 23:33:00 +00002412 static const unsigned Opc[3] = {
2413 X86::MOVZX32rm8, X86::MOVZX32rm16, X86::MOVZX16rm8
2414 };
2415
2416 X86AddressMode AM;
2417 EmitFoldedLoad(N.getOperand(0), AM);
2418 addFullAddress(BuildMI(BB, Opc[SrcIs16+DestIs16*2], 4, Result), AM);
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002419
Chris Lattnerdbba22f2005-01-11 23:33:00 +00002420 return Result;
2421 }
2422
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002423 static const unsigned Opc[3] = {
2424 X86::MOVZX32rr8, X86::MOVZX32rr16, X86::MOVZX16rr8
2425 };
Chris Lattnerdbba22f2005-01-11 23:33:00 +00002426 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002427 BuildMI(BB, Opc[SrcIs16+DestIs16*2], 1, Result).addReg(Tmp1);
2428 return Result;
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002429 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002430 case ISD::SIGN_EXTEND: {
2431 int DestIs16 = N.getValueType() == MVT::i16;
2432 int SrcIs16 = N.getOperand(0).getValueType() == MVT::i16;
2433
Chris Lattner590d8002005-01-09 18:52:44 +00002434 // FIXME: Legalize should promote bools to i8!
2435 assert(N.getOperand(0).getValueType() != MVT::i1 &&
2436 "Sign extend from bool not implemented!");
2437
Chris Lattner4ff348b2005-01-17 06:26:58 +00002438 if (isFoldableLoad(N.getOperand(0), SDOperand())) {
Chris Lattnerdbba22f2005-01-11 23:33:00 +00002439 static const unsigned Opc[3] = {
2440 X86::MOVSX32rm8, X86::MOVSX32rm16, X86::MOVSX16rm8
2441 };
2442
2443 X86AddressMode AM;
2444 EmitFoldedLoad(N.getOperand(0), AM);
2445 addFullAddress(BuildMI(BB, Opc[SrcIs16+DestIs16*2], 4, Result), AM);
2446 return Result;
2447 }
2448
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002449 static const unsigned Opc[3] = {
2450 X86::MOVSX32rr8, X86::MOVSX32rr16, X86::MOVSX16rr8
2451 };
2452 Tmp1 = SelectExpr(N.getOperand(0));
2453 BuildMI(BB, Opc[SrcIs16+DestIs16*2], 1, Result).addReg(Tmp1);
2454 return Result;
2455 }
2456 case ISD::TRUNCATE:
Chris Lattnerafce4302005-01-12 02:19:06 +00002457 // Fold TRUNCATE (LOAD P) into a smaller load from P.
Chris Lattner477c9312005-01-18 20:05:56 +00002458 // FIXME: This should be performed by the DAGCombiner.
Chris Lattner4ff348b2005-01-17 06:26:58 +00002459 if (isFoldableLoad(N.getOperand(0), SDOperand())) {
Chris Lattnerafce4302005-01-12 02:19:06 +00002460 switch (N.getValueType()) {
2461 default: assert(0 && "Unknown truncate!");
2462 case MVT::i1:
2463 case MVT::i8: Opc = X86::MOV8rm; break;
2464 case MVT::i16: Opc = X86::MOV16rm; break;
2465 }
2466 X86AddressMode AM;
2467 EmitFoldedLoad(N.getOperand(0), AM);
2468 addFullAddress(BuildMI(BB, Opc, 4, Result), AM);
2469 return Result;
2470 }
2471
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002472 // Handle cast of LARGER int to SMALLER int using a move to EAX followed by
2473 // a move out of AX or AL.
2474 switch (N.getOperand(0).getValueType()) {
2475 default: assert(0 && "Unknown truncate!");
2476 case MVT::i8: Tmp2 = X86::AL; Opc = X86::MOV8rr; break;
2477 case MVT::i16: Tmp2 = X86::AX; Opc = X86::MOV16rr; break;
2478 case MVT::i32: Tmp2 = X86::EAX; Opc = X86::MOV32rr; break;
2479 }
2480 Tmp1 = SelectExpr(N.getOperand(0));
2481 BuildMI(BB, Opc, 1, Tmp2).addReg(Tmp1);
2482
2483 switch (N.getValueType()) {
2484 default: assert(0 && "Unknown truncate!");
2485 case MVT::i1:
2486 case MVT::i8: Tmp2 = X86::AL; Opc = X86::MOV8rr; break;
2487 case MVT::i16: Tmp2 = X86::AX; Opc = X86::MOV16rr; break;
2488 }
2489 BuildMI(BB, Opc, 1, Result).addReg(Tmp2);
2490 return Result;
2491
Chris Lattnera28381c2005-07-16 00:28:20 +00002492 case ISD::SINT_TO_FP: {
Nate Begemanf63be7d2005-07-06 18:59:04 +00002493 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
2494 unsigned PromoteOpcode = 0;
2495
Nate Begeman5a8441e2005-07-16 02:02:34 +00002496 // We can handle any sint to fp with the direct sse conversion instructions.
Nate Begemanf63be7d2005-07-06 18:59:04 +00002497 if (X86ScalarSSE) {
Nate Begeman5a8441e2005-07-16 02:02:34 +00002498 Opc = (N.getValueType() == MVT::f64) ? X86::CVTSI2SDrr : X86::CVTSI2SSrr;
Nate Begemanf63be7d2005-07-06 18:59:04 +00002499 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
2500 return Result;
2501 }
Jeff Cohen00b168892005-07-27 06:12:32 +00002502
Chris Lattneref7ba072005-01-11 03:50:45 +00002503 ContainsFPCode = true;
Chris Lattner590d8002005-01-09 18:52:44 +00002504
Chris Lattner590d8002005-01-09 18:52:44 +00002505 // Spill the integer to memory and reload it from there.
Nate Begeman5a8441e2005-07-16 02:02:34 +00002506 MVT::ValueType SrcTy = N.getOperand(0).getValueType();
Chris Lattner590d8002005-01-09 18:52:44 +00002507 unsigned Size = MVT::getSizeInBits(SrcTy)/8;
2508 MachineFunction *F = BB->getParent();
2509 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, Size);
2510
2511 switch (SrcTy) {
Chris Lattner590d8002005-01-09 18:52:44 +00002512 case MVT::i32:
Chris Lattnera28381c2005-07-16 00:28:20 +00002513 addFrameReference(BuildMI(BB, X86::MOV32mr, 5), FrameIdx).addReg(Tmp1);
Chris Lattner590d8002005-01-09 18:52:44 +00002514 addFrameReference(BuildMI(BB, X86::FILD32m, 5, Result), FrameIdx);
2515 break;
2516 case MVT::i16:
Chris Lattnera28381c2005-07-16 00:28:20 +00002517 addFrameReference(BuildMI(BB, X86::MOV16mr, 5), FrameIdx).addReg(Tmp1);
Chris Lattner590d8002005-01-09 18:52:44 +00002518 addFrameReference(BuildMI(BB, X86::FILD16m, 5, Result), FrameIdx);
2519 break;
2520 default: break; // No promotion required.
2521 }
Chris Lattnera28381c2005-07-16 00:28:20 +00002522 return Result;
Chris Lattner590d8002005-01-09 18:52:44 +00002523 }
Chris Lattner01546c52005-07-30 00:05:54 +00002524 case ISD::FP_TO_SINT:
Chris Lattner590d8002005-01-09 18:52:44 +00002525 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
2526
Nate Begemanf63be7d2005-07-06 18:59:04 +00002527 // If the target supports SSE2 and is performing FP operations in SSE regs
2528 // instead of the FP stack, then we can use the efficient CVTSS2SI and
2529 // CVTSD2SI instructions.
Chris Lattner01546c52005-07-30 00:05:54 +00002530 assert(X86ScalarSSE);
2531 if (MVT::f32 == N.getOperand(0).getValueType()) {
2532 BuildMI(BB, X86::CVTTSS2SIrr, 1, Result).addReg(Tmp1);
2533 } else if (MVT::f64 == N.getOperand(0).getValueType()) {
2534 BuildMI(BB, X86::CVTTSD2SIrr, 1, Result).addReg(Tmp1);
2535 } else {
2536 assert(0 && "Not an f32 or f64?");
2537 abort();
Jeff Cohen00b168892005-07-27 06:12:32 +00002538 }
Chris Lattner590d8002005-01-09 18:52:44 +00002539 return Result;
Chris Lattner01546c52005-07-30 00:05:54 +00002540
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002541 case ISD::ADD:
Chris Lattnera5ade062005-01-11 21:19:59 +00002542 Op0 = N.getOperand(0);
2543 Op1 = N.getOperand(1);
2544
Chris Lattner44129b52005-01-25 20:03:11 +00002545 if (isFoldableLoad(Op0, Op1, true)) {
Chris Lattnera5ade062005-01-11 21:19:59 +00002546 std::swap(Op0, Op1);
Chris Lattner4ff348b2005-01-17 06:26:58 +00002547 goto FoldAdd;
2548 }
Chris Lattnera5ade062005-01-11 21:19:59 +00002549
Chris Lattner44129b52005-01-25 20:03:11 +00002550 if (isFoldableLoad(Op1, Op0, true)) {
Chris Lattner4ff348b2005-01-17 06:26:58 +00002551 FoldAdd:
Chris Lattnera5ade062005-01-11 21:19:59 +00002552 switch (N.getValueType()) {
2553 default: assert(0 && "Cannot add this type!");
2554 case MVT::i1:
2555 case MVT::i8: Opc = X86::ADD8rm; break;
2556 case MVT::i16: Opc = X86::ADD16rm; break;
2557 case MVT::i32: Opc = X86::ADD32rm; break;
Nate Begemanf63be7d2005-07-06 18:59:04 +00002558 case MVT::f32: Opc = X86::ADDSSrm; break;
Chris Lattner44129b52005-01-25 20:03:11 +00002559 case MVT::f64:
2560 // For F64, handle promoted load operations (from F32) as well!
Nate Begemanf63be7d2005-07-06 18:59:04 +00002561 if (X86ScalarSSE) {
2562 assert(Op1.getOpcode() == ISD::LOAD && "SSE load not promoted");
2563 Opc = X86::ADDSDrm;
2564 } else {
2565 Opc = Op1.getOpcode() == ISD::LOAD ? X86::FADD64m : X86::FADD32m;
2566 }
Chris Lattner44129b52005-01-25 20:03:11 +00002567 break;
Chris Lattnera5ade062005-01-11 21:19:59 +00002568 }
2569 X86AddressMode AM;
Chris Lattner636e79a2005-01-13 05:53:16 +00002570 EmitFoldedLoad(Op1, AM);
2571 Tmp1 = SelectExpr(Op0);
Chris Lattnera5ade062005-01-11 21:19:59 +00002572 addFullAddress(BuildMI(BB, Opc, 5, Result).addReg(Tmp1), AM);
2573 return Result;
2574 }
2575
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002576 // See if we can codegen this as an LEA to fold operations together.
2577 if (N.getValueType() == MVT::i32) {
Chris Lattner883c86f2005-01-18 02:25:52 +00002578 ExprMap.erase(N);
Chris Lattner98a8ba02005-01-18 01:06:26 +00002579 X86ISelAddressMode AM;
Chris Lattner883c86f2005-01-18 02:25:52 +00002580 MatchAddress(N, AM);
2581 ExprMap[N] = Result;
2582
2583 // If this is not just an add, emit the LEA. For a simple add (like
2584 // reg+reg or reg+imm), we just emit an add. It might be a good idea to
2585 // leave this as LEA, then peephole it to 'ADD' after two address elim
2586 // happens.
2587 if (AM.Scale != 1 || AM.BaseType == X86ISelAddressMode::FrameIndexBase||
2588 AM.GV || (AM.Base.Reg.Val && AM.IndexReg.Val && AM.Disp)) {
2589 X86AddressMode XAM = SelectAddrExprs(AM);
2590 addFullAddress(BuildMI(BB, X86::LEA32r, 4, Result), XAM);
2591 return Result;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002592 }
2593 }
Chris Lattner11333092005-01-11 03:11:44 +00002594
Chris Lattnera5ade062005-01-11 21:19:59 +00002595 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002596 Opc = 0;
2597 if (CN->getValue() == 1) { // add X, 1 -> inc X
2598 switch (N.getValueType()) {
2599 default: assert(0 && "Cannot integer add this type!");
2600 case MVT::i8: Opc = X86::INC8r; break;
2601 case MVT::i16: Opc = X86::INC16r; break;
2602 case MVT::i32: Opc = X86::INC32r; break;
2603 }
2604 } else if (CN->isAllOnesValue()) { // add X, -1 -> dec X
2605 switch (N.getValueType()) {
2606 default: assert(0 && "Cannot integer add this type!");
2607 case MVT::i8: Opc = X86::DEC8r; break;
2608 case MVT::i16: Opc = X86::DEC16r; break;
2609 case MVT::i32: Opc = X86::DEC32r; break;
2610 }
2611 }
2612
2613 if (Opc) {
Chris Lattnera5ade062005-01-11 21:19:59 +00002614 Tmp1 = SelectExpr(Op0);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002615 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
2616 return Result;
2617 }
2618
2619 switch (N.getValueType()) {
2620 default: assert(0 && "Cannot add this type!");
2621 case MVT::i8: Opc = X86::ADD8ri; break;
2622 case MVT::i16: Opc = X86::ADD16ri; break;
2623 case MVT::i32: Opc = X86::ADD32ri; break;
2624 }
2625 if (Opc) {
Chris Lattnera5ade062005-01-11 21:19:59 +00002626 Tmp1 = SelectExpr(Op0);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002627 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
2628 return Result;
2629 }
2630 }
2631
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002632 switch (N.getValueType()) {
2633 default: assert(0 && "Cannot add this type!");
2634 case MVT::i8: Opc = X86::ADD8rr; break;
2635 case MVT::i16: Opc = X86::ADD16rr; break;
2636 case MVT::i32: Opc = X86::ADD32rr; break;
Nate Begemanf63be7d2005-07-06 18:59:04 +00002637 case MVT::f32: Opc = X86::ADDSSrr; break;
2638 case MVT::f64: Opc = X86ScalarSSE ? X86::ADDSDrr : X86::FpADD; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002639 }
Chris Lattner11333092005-01-11 03:11:44 +00002640
Chris Lattnera5ade062005-01-11 21:19:59 +00002641 if (getRegPressure(Op0) > getRegPressure(Op1)) {
2642 Tmp1 = SelectExpr(Op0);
2643 Tmp2 = SelectExpr(Op1);
Chris Lattner11333092005-01-11 03:11:44 +00002644 } else {
Chris Lattnera5ade062005-01-11 21:19:59 +00002645 Tmp2 = SelectExpr(Op1);
2646 Tmp1 = SelectExpr(Op0);
Chris Lattner11333092005-01-11 03:11:44 +00002647 }
2648
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002649 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
2650 return Result;
Chris Lattnerb7edaa12005-04-02 05:30:17 +00002651
Nate Begemanf63be7d2005-07-06 18:59:04 +00002652 case ISD::FSQRT:
2653 Tmp1 = SelectExpr(Node->getOperand(0));
2654 if (X86ScalarSSE) {
2655 Opc = (N.getValueType() == MVT::f32) ? X86::SQRTSSrr : X86::SQRTSDrr;
2656 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
2657 } else {
2658 BuildMI(BB, X86::FSQRT, 1, Result).addReg(Tmp1);
2659 }
2660 return Result;
2661
2662 // FIXME:
2663 // Once we can spill 16 byte constants into the constant pool, we can
2664 // implement SSE equivalents of FABS and FCHS.
Chris Lattnerb7edaa12005-04-02 05:30:17 +00002665 case ISD::FABS:
Chris Lattnerb7edaa12005-04-02 05:30:17 +00002666 case ISD::FNEG:
Chris Lattnerc5dcb532005-04-30 04:25:35 +00002667 case ISD::FSIN:
2668 case ISD::FCOS:
Chris Lattner2c56e8a2005-04-28 22:07:18 +00002669 assert(N.getValueType()==MVT::f64 && "Illegal type for this operation");
Chris Lattnerb7edaa12005-04-02 05:30:17 +00002670 Tmp1 = SelectExpr(Node->getOperand(0));
Chris Lattner2c56e8a2005-04-28 22:07:18 +00002671 switch (N.getOpcode()) {
2672 default: assert(0 && "Unreachable!");
2673 case ISD::FABS: BuildMI(BB, X86::FABS, 1, Result).addReg(Tmp1); break;
2674 case ISD::FNEG: BuildMI(BB, X86::FCHS, 1, Result).addReg(Tmp1); break;
Chris Lattnerc5dcb532005-04-30 04:25:35 +00002675 case ISD::FSIN: BuildMI(BB, X86::FSIN, 1, Result).addReg(Tmp1); break;
2676 case ISD::FCOS: BuildMI(BB, X86::FCOS, 1, Result).addReg(Tmp1); break;
Chris Lattner2c56e8a2005-04-28 22:07:18 +00002677 }
Chris Lattnerb7edaa12005-04-02 05:30:17 +00002678 return Result;
2679
Chris Lattner8db0af12005-04-06 04:21:07 +00002680 case ISD::MULHU:
2681 switch (N.getValueType()) {
2682 default: assert(0 && "Unsupported VT!");
2683 case MVT::i8: Tmp2 = X86::MUL8r; break;
2684 case MVT::i16: Tmp2 = X86::MUL16r; break;
2685 case MVT::i32: Tmp2 = X86::MUL32r; break;
2686 }
2687 // FALL THROUGH
2688 case ISD::MULHS: {
2689 unsigned MovOpc, LowReg, HiReg;
2690 switch (N.getValueType()) {
2691 default: assert(0 && "Unsupported VT!");
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002692 case MVT::i8:
Chris Lattner8db0af12005-04-06 04:21:07 +00002693 MovOpc = X86::MOV8rr;
2694 LowReg = X86::AL;
2695 HiReg = X86::AH;
2696 Opc = X86::IMUL8r;
2697 break;
2698 case MVT::i16:
2699 MovOpc = X86::MOV16rr;
2700 LowReg = X86::AX;
2701 HiReg = X86::DX;
2702 Opc = X86::IMUL16r;
2703 break;
2704 case MVT::i32:
2705 MovOpc = X86::MOV32rr;
2706 LowReg = X86::EAX;
2707 HiReg = X86::EDX;
2708 Opc = X86::IMUL32r;
2709 break;
2710 }
2711 if (Node->getOpcode() != ISD::MULHS)
2712 Opc = Tmp2; // Get the MULHU opcode.
2713
2714 Op0 = Node->getOperand(0);
2715 Op1 = Node->getOperand(1);
2716 if (getRegPressure(Op0) > getRegPressure(Op1)) {
2717 Tmp1 = SelectExpr(Op0);
2718 Tmp2 = SelectExpr(Op1);
2719 } else {
2720 Tmp2 = SelectExpr(Op1);
2721 Tmp1 = SelectExpr(Op0);
2722 }
2723
2724 // FIXME: Implement folding of loads into the memory operands here!
2725 BuildMI(BB, MovOpc, 1, LowReg).addReg(Tmp1);
2726 BuildMI(BB, Opc, 1).addReg(Tmp2);
2727 BuildMI(BB, MovOpc, 1, Result).addReg(HiReg);
2728 return Result;
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002729 }
Chris Lattner8db0af12005-04-06 04:21:07 +00002730
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002731 case ISD::SUB:
Chris Lattnera5ade062005-01-11 21:19:59 +00002732 case ISD::MUL:
2733 case ISD::AND:
2734 case ISD::OR:
Chris Lattnera56cea42005-01-12 04:23:22 +00002735 case ISD::XOR: {
Chris Lattnera5ade062005-01-11 21:19:59 +00002736 static const unsigned SUBTab[] = {
2737 X86::SUB8ri, X86::SUB16ri, X86::SUB32ri, 0, 0,
2738 X86::SUB8rm, X86::SUB16rm, X86::SUB32rm, X86::FSUB32m, X86::FSUB64m,
2739 X86::SUB8rr, X86::SUB16rr, X86::SUB32rr, X86::FpSUB , X86::FpSUB,
2740 };
Nate Begemanf63be7d2005-07-06 18:59:04 +00002741 static const unsigned SSE_SUBTab[] = {
2742 X86::SUB8ri, X86::SUB16ri, X86::SUB32ri, 0, 0,
2743 X86::SUB8rm, X86::SUB16rm, X86::SUB32rm, X86::SUBSSrm, X86::SUBSDrm,
2744 X86::SUB8rr, X86::SUB16rr, X86::SUB32rr, X86::SUBSSrr, X86::SUBSDrr,
2745 };
Chris Lattnera5ade062005-01-11 21:19:59 +00002746 static const unsigned MULTab[] = {
2747 0, X86::IMUL16rri, X86::IMUL32rri, 0, 0,
2748 0, X86::IMUL16rm , X86::IMUL32rm, X86::FMUL32m, X86::FMUL64m,
2749 0, X86::IMUL16rr , X86::IMUL32rr, X86::FpMUL , X86::FpMUL,
2750 };
Nate Begemanf63be7d2005-07-06 18:59:04 +00002751 static const unsigned SSE_MULTab[] = {
2752 0, X86::IMUL16rri, X86::IMUL32rri, 0, 0,
2753 0, X86::IMUL16rm , X86::IMUL32rm, X86::MULSSrm, X86::MULSDrm,
2754 0, X86::IMUL16rr , X86::IMUL32rr, X86::MULSSrr, X86::MULSDrr,
2755 };
Chris Lattnera5ade062005-01-11 21:19:59 +00002756 static const unsigned ANDTab[] = {
2757 X86::AND8ri, X86::AND16ri, X86::AND32ri, 0, 0,
2758 X86::AND8rm, X86::AND16rm, X86::AND32rm, 0, 0,
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002759 X86::AND8rr, X86::AND16rr, X86::AND32rr, 0, 0,
Chris Lattnera5ade062005-01-11 21:19:59 +00002760 };
2761 static const unsigned ORTab[] = {
2762 X86::OR8ri, X86::OR16ri, X86::OR32ri, 0, 0,
2763 X86::OR8rm, X86::OR16rm, X86::OR32rm, 0, 0,
2764 X86::OR8rr, X86::OR16rr, X86::OR32rr, 0, 0,
2765 };
2766 static const unsigned XORTab[] = {
2767 X86::XOR8ri, X86::XOR16ri, X86::XOR32ri, 0, 0,
2768 X86::XOR8rm, X86::XOR16rm, X86::XOR32rm, 0, 0,
2769 X86::XOR8rr, X86::XOR16rr, X86::XOR32rr, 0, 0,
2770 };
2771
2772 Op0 = Node->getOperand(0);
2773 Op1 = Node->getOperand(1);
2774
Chris Lattner30ea1e92005-01-19 07:37:26 +00002775 if (Node->getOpcode() == ISD::OR && Op0.hasOneUse() && Op1.hasOneUse())
2776 if (EmitOrOpOp(Op0, Op1, Result)) // Match SHLD, SHRD, and rotates.
Chris Lattner85716372005-01-19 06:18:43 +00002777 return Result;
2778
2779 if (Node->getOpcode() == ISD::SUB)
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002780 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(0)))
2781 if (CN->isNullValue()) { // 0 - N -> neg N
2782 switch (N.getValueType()) {
2783 default: assert(0 && "Cannot sub this type!");
2784 case MVT::i1:
2785 case MVT::i8: Opc = X86::NEG8r; break;
2786 case MVT::i16: Opc = X86::NEG16r; break;
2787 case MVT::i32: Opc = X86::NEG32r; break;
2788 }
2789 Tmp1 = SelectExpr(N.getOperand(1));
2790 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
2791 return Result;
2792 }
2793
Chris Lattnera5ade062005-01-11 21:19:59 +00002794 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2795 if (CN->isAllOnesValue() && Node->getOpcode() == ISD::XOR) {
Chris Lattnerc98279d2005-01-17 00:23:16 +00002796 Opc = 0;
Chris Lattnerd4dab922005-01-11 04:31:30 +00002797 switch (N.getValueType()) {
2798 default: assert(0 && "Cannot add this type!");
Chris Lattnerc98279d2005-01-17 00:23:16 +00002799 case MVT::i1: break; // Not supported, don't invert upper bits!
Chris Lattnerd4dab922005-01-11 04:31:30 +00002800 case MVT::i8: Opc = X86::NOT8r; break;
2801 case MVT::i16: Opc = X86::NOT16r; break;
2802 case MVT::i32: Opc = X86::NOT32r; break;
2803 }
Chris Lattnerc98279d2005-01-17 00:23:16 +00002804 if (Opc) {
2805 Tmp1 = SelectExpr(Op0);
2806 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
2807 return Result;
2808 }
Chris Lattnerd4dab922005-01-11 04:31:30 +00002809 }
2810
Chris Lattner2a4e5082005-01-17 06:48:02 +00002811 // Fold common multiplies into LEA instructions.
2812 if (Node->getOpcode() == ISD::MUL && N.getValueType() == MVT::i32) {
2813 switch ((int)CN->getValue()) {
2814 default: break;
2815 case 3:
2816 case 5:
2817 case 9:
Chris Lattner2a4e5082005-01-17 06:48:02 +00002818 // Remove N from exprmap so SelectAddress doesn't get confused.
2819 ExprMap.erase(N);
Chris Lattner98a8ba02005-01-18 01:06:26 +00002820 X86AddressMode AM;
Chris Lattner2a4e5082005-01-17 06:48:02 +00002821 SelectAddress(N, AM);
2822 // Restore it to the map.
2823 ExprMap[N] = Result;
2824 addFullAddress(BuildMI(BB, X86::LEA32r, 4, Result), AM);
2825 return Result;
2826 }
2827 }
2828
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002829 switch (N.getValueType()) {
Chris Lattnerd4dab922005-01-11 04:31:30 +00002830 default: assert(0 && "Cannot xor this type!");
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002831 case MVT::i1:
Chris Lattnera5ade062005-01-11 21:19:59 +00002832 case MVT::i8: Opc = 0; break;
2833 case MVT::i16: Opc = 1; break;
2834 case MVT::i32: Opc = 2; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002835 }
Chris Lattnera5ade062005-01-11 21:19:59 +00002836 switch (Node->getOpcode()) {
2837 default: assert(0 && "Unreachable!");
Nate Begemanf63be7d2005-07-06 18:59:04 +00002838 case ISD::SUB: Opc = X86ScalarSSE ? SSE_SUBTab[Opc] : SUBTab[Opc]; break;
2839 case ISD::MUL: Opc = X86ScalarSSE ? SSE_MULTab[Opc] : MULTab[Opc]; break;
Chris Lattnera5ade062005-01-11 21:19:59 +00002840 case ISD::AND: Opc = ANDTab[Opc]; break;
2841 case ISD::OR: Opc = ORTab[Opc]; break;
2842 case ISD::XOR: Opc = XORTab[Opc]; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002843 }
Chris Lattnera5ade062005-01-11 21:19:59 +00002844 if (Opc) { // Can't fold MUL:i8 R, imm
2845 Tmp1 = SelectExpr(Op0);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002846 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
2847 return Result;
2848 }
2849 }
Chris Lattner11333092005-01-11 03:11:44 +00002850
Chris Lattner44129b52005-01-25 20:03:11 +00002851 if (isFoldableLoad(Op0, Op1, true))
Chris Lattnera5ade062005-01-11 21:19:59 +00002852 if (Node->getOpcode() != ISD::SUB) {
2853 std::swap(Op0, Op1);
Chris Lattner4ff348b2005-01-17 06:26:58 +00002854 goto FoldOps;
Chris Lattnera5ade062005-01-11 21:19:59 +00002855 } else {
Chris Lattner44129b52005-01-25 20:03:11 +00002856 // For FP, emit 'reverse' subract, with a memory operand.
Nate Begemanf63be7d2005-07-06 18:59:04 +00002857 if (N.getValueType() == MVT::f64 && !X86ScalarSSE) {
Chris Lattner44129b52005-01-25 20:03:11 +00002858 if (Op0.getOpcode() == ISD::EXTLOAD)
2859 Opc = X86::FSUBR32m;
2860 else
2861 Opc = X86::FSUBR64m;
2862
Chris Lattnera5ade062005-01-11 21:19:59 +00002863 X86AddressMode AM;
Chris Lattner636e79a2005-01-13 05:53:16 +00002864 EmitFoldedLoad(Op0, AM);
2865 Tmp1 = SelectExpr(Op1);
Chris Lattnera5ade062005-01-11 21:19:59 +00002866 addFullAddress(BuildMI(BB, Opc, 5, Result).addReg(Tmp1), AM);
2867 return Result;
2868 }
2869 }
2870
Chris Lattner44129b52005-01-25 20:03:11 +00002871 if (isFoldableLoad(Op1, Op0, true)) {
Chris Lattner4ff348b2005-01-17 06:26:58 +00002872 FoldOps:
Chris Lattnera5ade062005-01-11 21:19:59 +00002873 switch (N.getValueType()) {
2874 default: assert(0 && "Cannot operate on this type!");
2875 case MVT::i1:
2876 case MVT::i8: Opc = 5; break;
2877 case MVT::i16: Opc = 6; break;
2878 case MVT::i32: Opc = 7; break;
Nate Begemanf63be7d2005-07-06 18:59:04 +00002879 case MVT::f32: Opc = 8; break;
Chris Lattner44129b52005-01-25 20:03:11 +00002880 // For F64, handle promoted load operations (from F32) as well!
Jeff Cohen00b168892005-07-27 06:12:32 +00002881 case MVT::f64:
2882 assert((!X86ScalarSSE || Op1.getOpcode() == ISD::LOAD) &&
Nate Begemanf63be7d2005-07-06 18:59:04 +00002883 "SSE load should have been promoted");
2884 Opc = Op1.getOpcode() == ISD::LOAD ? 9 : 8; break;
Chris Lattnera5ade062005-01-11 21:19:59 +00002885 }
2886 switch (Node->getOpcode()) {
2887 default: assert(0 && "Unreachable!");
Nate Begemanf63be7d2005-07-06 18:59:04 +00002888 case ISD::SUB: Opc = X86ScalarSSE ? SSE_SUBTab[Opc] : SUBTab[Opc]; break;
2889 case ISD::MUL: Opc = X86ScalarSSE ? SSE_MULTab[Opc] : MULTab[Opc]; break;
Chris Lattnera5ade062005-01-11 21:19:59 +00002890 case ISD::AND: Opc = ANDTab[Opc]; break;
2891 case ISD::OR: Opc = ORTab[Opc]; break;
2892 case ISD::XOR: Opc = XORTab[Opc]; break;
2893 }
2894
2895 X86AddressMode AM;
Chris Lattner636e79a2005-01-13 05:53:16 +00002896 EmitFoldedLoad(Op1, AM);
2897 Tmp1 = SelectExpr(Op0);
Chris Lattnera5ade062005-01-11 21:19:59 +00002898 if (Opc) {
2899 addFullAddress(BuildMI(BB, Opc, 5, Result).addReg(Tmp1), AM);
2900 } else {
2901 assert(Node->getOpcode() == ISD::MUL &&
2902 N.getValueType() == MVT::i8 && "Unexpected situation!");
2903 // Must use the MUL instruction, which forces use of AL.
2904 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(Tmp1);
2905 addFullAddress(BuildMI(BB, X86::MUL8m, 1), AM);
2906 BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL);
2907 }
2908 return Result;
Chris Lattner11333092005-01-11 03:11:44 +00002909 }
Chris Lattnera5ade062005-01-11 21:19:59 +00002910
2911 if (getRegPressure(Op0) > getRegPressure(Op1)) {
2912 Tmp1 = SelectExpr(Op0);
2913 Tmp2 = SelectExpr(Op1);
2914 } else {
2915 Tmp2 = SelectExpr(Op1);
2916 Tmp1 = SelectExpr(Op0);
2917 }
2918
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002919 switch (N.getValueType()) {
2920 default: assert(0 && "Cannot add this type!");
Chris Lattnera5ade062005-01-11 21:19:59 +00002921 case MVT::i1:
2922 case MVT::i8: Opc = 10; break;
2923 case MVT::i16: Opc = 11; break;
2924 case MVT::i32: Opc = 12; break;
2925 case MVT::f32: Opc = 13; break;
2926 case MVT::f64: Opc = 14; break;
2927 }
2928 switch (Node->getOpcode()) {
2929 default: assert(0 && "Unreachable!");
Nate Begemanf63be7d2005-07-06 18:59:04 +00002930 case ISD::SUB: Opc = X86ScalarSSE ? SSE_SUBTab[Opc] : SUBTab[Opc]; break;
2931 case ISD::MUL: Opc = X86ScalarSSE ? SSE_MULTab[Opc] : MULTab[Opc]; break;
Chris Lattnera5ade062005-01-11 21:19:59 +00002932 case ISD::AND: Opc = ANDTab[Opc]; break;
2933 case ISD::OR: Opc = ORTab[Opc]; break;
2934 case ISD::XOR: Opc = XORTab[Opc]; break;
2935 }
2936 if (Opc) {
2937 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
2938 } else {
2939 assert(Node->getOpcode() == ISD::MUL &&
2940 N.getValueType() == MVT::i8 && "Unexpected situation!");
Chris Lattnera13d3232005-01-10 20:55:48 +00002941 // Must use the MUL instruction, which forces use of AL.
2942 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(Tmp1);
2943 BuildMI(BB, X86::MUL8r, 1).addReg(Tmp2);
2944 BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002945 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002946 return Result;
Chris Lattnera56cea42005-01-12 04:23:22 +00002947 }
Chris Lattner19ad0622005-01-20 18:53:00 +00002948 case ISD::ADD_PARTS:
2949 case ISD::SUB_PARTS: {
2950 assert(N.getNumOperands() == 4 && N.getValueType() == MVT::i32 &&
2951 "Not an i64 add/sub!");
2952 // Emit all of the operands.
2953 std::vector<unsigned> InVals;
2954 for (unsigned i = 0, e = N.getNumOperands(); i != e; ++i)
2955 InVals.push_back(SelectExpr(N.getOperand(i)));
2956 if (N.getOpcode() == ISD::ADD_PARTS) {
2957 BuildMI(BB, X86::ADD32rr, 2, Result).addReg(InVals[0]).addReg(InVals[2]);
2958 BuildMI(BB, X86::ADC32rr,2,Result+1).addReg(InVals[1]).addReg(InVals[3]);
2959 } else {
2960 BuildMI(BB, X86::SUB32rr, 2, Result).addReg(InVals[0]).addReg(InVals[2]);
2961 BuildMI(BB, X86::SBB32rr, 2,Result+1).addReg(InVals[1]).addReg(InVals[3]);
2962 }
2963 return Result+N.ResNo;
2964 }
2965
Chris Lattnerb38a7492005-04-02 04:01:14 +00002966 case ISD::SHL_PARTS:
2967 case ISD::SRA_PARTS:
2968 case ISD::SRL_PARTS: {
2969 assert(N.getNumOperands() == 3 && N.getValueType() == MVT::i32 &&
2970 "Not an i64 shift!");
2971 unsigned ShiftOpLo = SelectExpr(N.getOperand(0));
2972 unsigned ShiftOpHi = SelectExpr(N.getOperand(1));
2973 unsigned TmpReg = MakeReg(MVT::i32);
2974 if (N.getOpcode() == ISD::SRA_PARTS) {
2975 // If this is a SHR of a Long, then we need to do funny sign extension
2976 // stuff. TmpReg gets the value to use as the high-part if we are
2977 // shifting more than 32 bits.
2978 BuildMI(BB, X86::SAR32ri, 2, TmpReg).addReg(ShiftOpHi).addImm(31);
2979 } else {
2980 // Other shifts use a fixed zero value if the shift is more than 32 bits.
2981 BuildMI(BB, X86::MOV32ri, 1, TmpReg).addImm(0);
2982 }
2983
2984 // Initialize CL with the shift amount.
2985 unsigned ShiftAmountReg = SelectExpr(N.getOperand(2));
2986 BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg);
2987
2988 unsigned TmpReg2 = MakeReg(MVT::i32);
2989 unsigned TmpReg3 = MakeReg(MVT::i32);
2990 if (N.getOpcode() == ISD::SHL_PARTS) {
2991 // TmpReg2 = shld inHi, inLo
2992 BuildMI(BB, X86::SHLD32rrCL, 2,TmpReg2).addReg(ShiftOpHi)
2993 .addReg(ShiftOpLo);
2994 // TmpReg3 = shl inLo, CL
2995 BuildMI(BB, X86::SHL32rCL, 1, TmpReg3).addReg(ShiftOpLo);
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002996
Chris Lattnerb38a7492005-04-02 04:01:14 +00002997 // Set the flags to indicate whether the shift was by more than 32 bits.
2998 BuildMI(BB, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002999
Chris Lattnerb38a7492005-04-02 04:01:14 +00003000 // DestHi = (>32) ? TmpReg3 : TmpReg2;
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003001 BuildMI(BB, X86::CMOVNE32rr, 2,
Chris Lattnerb38a7492005-04-02 04:01:14 +00003002 Result+1).addReg(TmpReg2).addReg(TmpReg3);
3003 // DestLo = (>32) ? TmpReg : TmpReg3;
3004 BuildMI(BB, X86::CMOVNE32rr, 2,
3005 Result).addReg(TmpReg3).addReg(TmpReg);
3006 } else {
3007 // TmpReg2 = shrd inLo, inHi
3008 BuildMI(BB, X86::SHRD32rrCL,2,TmpReg2).addReg(ShiftOpLo)
3009 .addReg(ShiftOpHi);
3010 // TmpReg3 = s[ah]r inHi, CL
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003011 BuildMI(BB, N.getOpcode() == ISD::SRA_PARTS ? X86::SAR32rCL
Chris Lattnerb38a7492005-04-02 04:01:14 +00003012 : X86::SHR32rCL, 1, TmpReg3)
3013 .addReg(ShiftOpHi);
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003014
Chris Lattnerb38a7492005-04-02 04:01:14 +00003015 // Set the flags to indicate whether the shift was by more than 32 bits.
3016 BuildMI(BB, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003017
Chris Lattnerb38a7492005-04-02 04:01:14 +00003018 // DestLo = (>32) ? TmpReg3 : TmpReg2;
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003019 BuildMI(BB, X86::CMOVNE32rr, 2,
Chris Lattnerb38a7492005-04-02 04:01:14 +00003020 Result).addReg(TmpReg2).addReg(TmpReg3);
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003021
Chris Lattnerb38a7492005-04-02 04:01:14 +00003022 // DestHi = (>32) ? TmpReg : TmpReg3;
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003023 BuildMI(BB, X86::CMOVNE32rr, 2,
Chris Lattnerb38a7492005-04-02 04:01:14 +00003024 Result+1).addReg(TmpReg3).addReg(TmpReg);
3025 }
3026 return Result+N.ResNo;
3027 }
3028
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003029 case ISD::SELECT:
Nate Begeman1c73c7b2005-08-03 23:26:28 +00003030 EmitSelectCC(N.getOperand(0), N.getOperand(1), N.getOperand(2),
3031 N.getValueType(), Result);
Chris Lattnerda2ce112005-01-16 07:34:08 +00003032 return Result;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003033
3034 case ISD::SDIV:
3035 case ISD::UDIV:
3036 case ISD::SREM:
3037 case ISD::UREM: {
Chris Lattnerda2ce112005-01-16 07:34:08 +00003038 assert((N.getOpcode() != ISD::SREM || MVT::isInteger(N.getValueType())) &&
3039 "We don't support this operator!");
3040
Chris Lattner5bf26862005-04-13 03:29:53 +00003041 if (N.getOpcode() == ISD::SDIV) {
Chris Lattner3576c842005-01-25 20:35:10 +00003042 // We can fold loads into FpDIVs, but not really into any others.
Nate Begemanb8aa3ac2005-07-07 06:32:01 +00003043 if (N.getValueType() == MVT::f64 && !X86ScalarSSE) {
Chris Lattner3576c842005-01-25 20:35:10 +00003044 // Check for reversed and unreversed DIV.
3045 if (isFoldableLoad(N.getOperand(0), N.getOperand(1), true)) {
3046 if (N.getOperand(0).getOpcode() == ISD::EXTLOAD)
3047 Opc = X86::FDIVR32m;
3048 else
3049 Opc = X86::FDIVR64m;
3050 X86AddressMode AM;
3051 EmitFoldedLoad(N.getOperand(0), AM);
3052 Tmp1 = SelectExpr(N.getOperand(1));
3053 addFullAddress(BuildMI(BB, Opc, 5, Result).addReg(Tmp1), AM);
3054 return Result;
3055 } else if (isFoldableLoad(N.getOperand(1), N.getOperand(0), true) &&
3056 N.getOperand(1).getOpcode() == ISD::LOAD) {
3057 if (N.getOperand(1).getOpcode() == ISD::EXTLOAD)
3058 Opc = X86::FDIV32m;
3059 else
3060 Opc = X86::FDIV64m;
3061 X86AddressMode AM;
3062 EmitFoldedLoad(N.getOperand(1), AM);
3063 Tmp1 = SelectExpr(N.getOperand(0));
3064 addFullAddress(BuildMI(BB, Opc, 5, Result).addReg(Tmp1), AM);
3065 return Result;
3066 }
3067 }
3068
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003069 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
3070 // FIXME: These special cases should be handled by the lowering impl!
3071 unsigned RHS = CN->getValue();
3072 bool isNeg = false;
3073 if ((int)RHS < 0) {
3074 isNeg = true;
3075 RHS = -RHS;
3076 }
3077 if (RHS && (RHS & (RHS-1)) == 0) { // Signed division by power of 2?
Chris Lattner0561b3f2005-08-02 19:26:06 +00003078 unsigned Log = Log2_32(RHS);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003079 unsigned SAROpc, SHROpc, ADDOpc, NEGOpc;
3080 switch (N.getValueType()) {
3081 default: assert("Unknown type to signed divide!");
3082 case MVT::i8:
3083 SAROpc = X86::SAR8ri;
3084 SHROpc = X86::SHR8ri;
3085 ADDOpc = X86::ADD8rr;
3086 NEGOpc = X86::NEG8r;
3087 break;
3088 case MVT::i16:
3089 SAROpc = X86::SAR16ri;
3090 SHROpc = X86::SHR16ri;
3091 ADDOpc = X86::ADD16rr;
3092 NEGOpc = X86::NEG16r;
3093 break;
3094 case MVT::i32:
3095 SAROpc = X86::SAR32ri;
3096 SHROpc = X86::SHR32ri;
3097 ADDOpc = X86::ADD32rr;
3098 NEGOpc = X86::NEG32r;
3099 break;
3100 }
Chris Lattnera96e5772005-05-13 21:48:20 +00003101 unsigned RegSize = MVT::getSizeInBits(N.getValueType());
Chris Lattner11333092005-01-11 03:11:44 +00003102 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattnerca96c822005-05-13 21:50:27 +00003103 unsigned TmpReg;
3104 if (Log != 1) {
3105 TmpReg = MakeReg(N.getValueType());
3106 BuildMI(BB, SAROpc, 2, TmpReg).addReg(Tmp1).addImm(Log-1);
3107 } else {
3108 TmpReg = Tmp1;
3109 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003110 unsigned TmpReg2 = MakeReg(N.getValueType());
Chris Lattnera96e5772005-05-13 21:48:20 +00003111 BuildMI(BB, SHROpc, 2, TmpReg2).addReg(TmpReg).addImm(RegSize-Log);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003112 unsigned TmpReg3 = MakeReg(N.getValueType());
3113 BuildMI(BB, ADDOpc, 2, TmpReg3).addReg(Tmp1).addReg(TmpReg2);
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003114
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003115 unsigned TmpReg4 = isNeg ? MakeReg(N.getValueType()) : Result;
3116 BuildMI(BB, SAROpc, 2, TmpReg4).addReg(TmpReg3).addImm(Log);
3117 if (isNeg)
3118 BuildMI(BB, NEGOpc, 1, Result).addReg(TmpReg4);
3119 return Result;
3120 }
3121 }
Chris Lattner5bf26862005-04-13 03:29:53 +00003122 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003123
Chris Lattner11333092005-01-11 03:11:44 +00003124 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
3125 Tmp1 = SelectExpr(N.getOperand(0));
3126 Tmp2 = SelectExpr(N.getOperand(1));
3127 } else {
3128 Tmp2 = SelectExpr(N.getOperand(1));
3129 Tmp1 = SelectExpr(N.getOperand(0));
3130 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003131
3132 bool isSigned = N.getOpcode() == ISD::SDIV || N.getOpcode() == ISD::SREM;
3133 bool isDiv = N.getOpcode() == ISD::SDIV || N.getOpcode() == ISD::UDIV;
3134 unsigned LoReg, HiReg, DivOpcode, MovOpcode, ClrOpcode, SExtOpcode;
3135 switch (N.getValueType()) {
3136 default: assert(0 && "Cannot sdiv this type!");
3137 case MVT::i8:
3138 DivOpcode = isSigned ? X86::IDIV8r : X86::DIV8r;
3139 LoReg = X86::AL;
3140 HiReg = X86::AH;
3141 MovOpcode = X86::MOV8rr;
3142 ClrOpcode = X86::MOV8ri;
3143 SExtOpcode = X86::CBW;
3144 break;
3145 case MVT::i16:
3146 DivOpcode = isSigned ? X86::IDIV16r : X86::DIV16r;
3147 LoReg = X86::AX;
3148 HiReg = X86::DX;
3149 MovOpcode = X86::MOV16rr;
3150 ClrOpcode = X86::MOV16ri;
3151 SExtOpcode = X86::CWD;
3152 break;
3153 case MVT::i32:
3154 DivOpcode = isSigned ? X86::IDIV32r : X86::DIV32r;
Chris Lattner42928302005-01-12 03:16:09 +00003155 LoReg = X86::EAX;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003156 HiReg = X86::EDX;
3157 MovOpcode = X86::MOV32rr;
3158 ClrOpcode = X86::MOV32ri;
3159 SExtOpcode = X86::CDQ;
3160 break;
Nate Begemanf63be7d2005-07-06 18:59:04 +00003161 case MVT::f32:
3162 BuildMI(BB, X86::DIVSSrr, 2, Result).addReg(Tmp1).addReg(Tmp2);
3163 return Result;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003164 case MVT::f64:
Nate Begemanf63be7d2005-07-06 18:59:04 +00003165 Opc = X86ScalarSSE ? X86::DIVSDrr : X86::FpDIV;
3166 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003167 return Result;
3168 }
3169
3170 // Set up the low part.
3171 BuildMI(BB, MovOpcode, 1, LoReg).addReg(Tmp1);
3172
3173 if (isSigned) {
3174 // Sign extend the low part into the high part.
3175 BuildMI(BB, SExtOpcode, 0);
3176 } else {
3177 // Zero out the high part, effectively zero extending the input.
3178 BuildMI(BB, ClrOpcode, 1, HiReg).addImm(0);
3179 }
3180
3181 // Emit the DIV/IDIV instruction.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003182 BuildMI(BB, DivOpcode, 1).addReg(Tmp2);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003183
3184 // Get the result of the divide or rem.
3185 BuildMI(BB, MovOpcode, 1, Result).addReg(isDiv ? LoReg : HiReg);
3186 return Result;
3187 }
3188
3189 case ISD::SHL:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003190 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Chris Lattnera5ade062005-01-11 21:19:59 +00003191 if (CN->getValue() == 1) { // X = SHL Y, 1 -> X = ADD Y, Y
3192 switch (N.getValueType()) {
3193 default: assert(0 && "Cannot shift this type!");
3194 case MVT::i8: Opc = X86::ADD8rr; break;
3195 case MVT::i16: Opc = X86::ADD16rr; break;
3196 case MVT::i32: Opc = X86::ADD32rr; break;
3197 }
3198 Tmp1 = SelectExpr(N.getOperand(0));
3199 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp1);
3200 return Result;
3201 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003202
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003203 switch (N.getValueType()) {
3204 default: assert(0 && "Cannot shift this type!");
3205 case MVT::i8: Opc = X86::SHL8ri; break;
3206 case MVT::i16: Opc = X86::SHL16ri; break;
3207 case MVT::i32: Opc = X86::SHL32ri; break;
3208 }
Chris Lattner11333092005-01-11 03:11:44 +00003209 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003210 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
3211 return Result;
3212 }
Chris Lattner11333092005-01-11 03:11:44 +00003213
3214 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
3215 Tmp1 = SelectExpr(N.getOperand(0));
3216 Tmp2 = SelectExpr(N.getOperand(1));
3217 } else {
3218 Tmp2 = SelectExpr(N.getOperand(1));
3219 Tmp1 = SelectExpr(N.getOperand(0));
3220 }
3221
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003222 switch (N.getValueType()) {
3223 default: assert(0 && "Cannot shift this type!");
3224 case MVT::i8 : Opc = X86::SHL8rCL; break;
3225 case MVT::i16: Opc = X86::SHL16rCL; break;
3226 case MVT::i32: Opc = X86::SHL32rCL; break;
3227 }
3228 BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(Tmp2);
3229 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
3230 return Result;
3231 case ISD::SRL:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003232 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
3233 switch (N.getValueType()) {
3234 default: assert(0 && "Cannot shift this type!");
3235 case MVT::i8: Opc = X86::SHR8ri; break;
3236 case MVT::i16: Opc = X86::SHR16ri; break;
3237 case MVT::i32: Opc = X86::SHR32ri; break;
3238 }
Chris Lattner11333092005-01-11 03:11:44 +00003239 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003240 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
3241 return Result;
3242 }
Chris Lattner11333092005-01-11 03:11:44 +00003243
3244 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
3245 Tmp1 = SelectExpr(N.getOperand(0));
3246 Tmp2 = SelectExpr(N.getOperand(1));
3247 } else {
3248 Tmp2 = SelectExpr(N.getOperand(1));
3249 Tmp1 = SelectExpr(N.getOperand(0));
3250 }
3251
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003252 switch (N.getValueType()) {
3253 default: assert(0 && "Cannot shift this type!");
3254 case MVT::i8 : Opc = X86::SHR8rCL; break;
3255 case MVT::i16: Opc = X86::SHR16rCL; break;
3256 case MVT::i32: Opc = X86::SHR32rCL; break;
3257 }
3258 BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(Tmp2);
3259 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
3260 return Result;
3261 case ISD::SRA:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003262 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
3263 switch (N.getValueType()) {
3264 default: assert(0 && "Cannot shift this type!");
3265 case MVT::i8: Opc = X86::SAR8ri; break;
3266 case MVT::i16: Opc = X86::SAR16ri; break;
3267 case MVT::i32: Opc = X86::SAR32ri; break;
3268 }
Chris Lattner11333092005-01-11 03:11:44 +00003269 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003270 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
3271 return Result;
3272 }
Chris Lattner11333092005-01-11 03:11:44 +00003273
3274 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
3275 Tmp1 = SelectExpr(N.getOperand(0));
3276 Tmp2 = SelectExpr(N.getOperand(1));
3277 } else {
3278 Tmp2 = SelectExpr(N.getOperand(1));
3279 Tmp1 = SelectExpr(N.getOperand(0));
3280 }
3281
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003282 switch (N.getValueType()) {
3283 default: assert(0 && "Cannot shift this type!");
3284 case MVT::i8 : Opc = X86::SAR8rCL; break;
3285 case MVT::i16: Opc = X86::SAR16rCL; break;
3286 case MVT::i32: Opc = X86::SAR32rCL; break;
3287 }
3288 BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(Tmp2);
3289 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
3290 return Result;
3291
3292 case ISD::SETCC:
Chris Lattnercb1aa8d2005-01-17 01:34:14 +00003293 EmitCMP(N.getOperand(0), N.getOperand(1), Node->hasOneUse());
Chris Lattner88ac32c2005-08-09 20:21:10 +00003294 EmitSetCC(BB, Result, cast<CondCodeSDNode>(N.getOperand(2))->get(),
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003295 MVT::isFloatingPoint(N.getOperand(1).getValueType()));
3296 return Result;
Chris Lattnere9ef81d2005-01-15 05:22:24 +00003297 case ISD::LOAD:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003298 // Make sure we generate both values.
Chris Lattner4a108662005-01-18 03:51:59 +00003299 if (Result != 1) { // Generate the token
3300 if (!ExprMap.insert(std::make_pair(N.getValue(1), 1)).second)
3301 assert(0 && "Load already emitted!?");
3302 } else
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003303 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
3304
Chris Lattner5188ad72005-01-08 19:28:19 +00003305 switch (Node->getValueType(0)) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003306 default: assert(0 && "Cannot load this type!");
3307 case MVT::i1:
3308 case MVT::i8: Opc = X86::MOV8rm; break;
3309 case MVT::i16: Opc = X86::MOV16rm; break;
3310 case MVT::i32: Opc = X86::MOV32rm; break;
Nate Begemanf63be7d2005-07-06 18:59:04 +00003311 case MVT::f32: Opc = X86::MOVSSrm; break;
Jeff Cohen00b168892005-07-27 06:12:32 +00003312 case MVT::f64:
Nate Begemanf63be7d2005-07-06 18:59:04 +00003313 if (X86ScalarSSE) {
3314 Opc = X86::MOVSDrm;
3315 } else {
3316 Opc = X86::FLD64m;
Jeff Cohen00b168892005-07-27 06:12:32 +00003317 ContainsFPCode = true;
Nate Begemanf63be7d2005-07-06 18:59:04 +00003318 }
3319 break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003320 }
Chris Lattner11333092005-01-11 03:11:44 +00003321
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003322 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N.getOperand(1))){
Chris Lattner11333092005-01-11 03:11:44 +00003323 Select(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003324 addConstantPoolReference(BuildMI(BB, Opc, 4, Result), CP->getIndex());
3325 } else {
3326 X86AddressMode AM;
Chris Lattner636e79a2005-01-13 05:53:16 +00003327
3328 SDOperand Chain = N.getOperand(0);
3329 SDOperand Address = N.getOperand(1);
3330 if (getRegPressure(Chain) > getRegPressure(Address)) {
3331 Select(Chain);
3332 SelectAddress(Address, AM);
3333 } else {
3334 SelectAddress(Address, AM);
3335 Select(Chain);
3336 }
3337
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003338 addFullAddress(BuildMI(BB, Opc, 4, Result), AM);
3339 }
3340 return Result;
Chris Lattner67649df2005-05-14 06:52:07 +00003341 case X86ISD::FILD64m:
3342 // Make sure we generate both values.
3343 assert(Result != 1 && N.getValueType() == MVT::f64);
3344 if (!ExprMap.insert(std::make_pair(N.getValue(1), 1)).second)
3345 assert(0 && "Load already emitted!?");
3346
3347 {
3348 X86AddressMode AM;
3349
3350 SDOperand Chain = N.getOperand(0);
3351 SDOperand Address = N.getOperand(1);
3352 if (getRegPressure(Chain) > getRegPressure(Address)) {
3353 Select(Chain);
3354 SelectAddress(Address, AM);
3355 } else {
3356 SelectAddress(Address, AM);
3357 Select(Chain);
3358 }
Chris Lattner745d5382005-07-29 00:40:01 +00003359
3360 addFullAddress(BuildMI(BB, X86::FILD64m, 4, Result), AM);
Chris Lattner67649df2005-05-14 06:52:07 +00003361 }
3362 return Result;
Jeff Cohend29b6aa2005-07-30 18:33:25 +00003363
Chris Lattnere9ef81d2005-01-15 05:22:24 +00003364 case ISD::EXTLOAD: // Arbitrarily codegen extloads as MOVZX*
3365 case ISD::ZEXTLOAD: {
3366 // Make sure we generate both values.
3367 if (Result != 1)
3368 ExprMap[N.getValue(1)] = 1; // Generate the token
3369 else
3370 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
3371
Chris Lattnerda2ce112005-01-16 07:34:08 +00003372 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N.getOperand(1)))
3373 if (Node->getValueType(0) == MVT::f64) {
Chris Lattnerbce81ae2005-07-10 01:56:13 +00003374 assert(cast<VTSDNode>(Node->getOperand(3))->getVT() == MVT::f32 &&
Chris Lattnerda2ce112005-01-16 07:34:08 +00003375 "Bad EXTLOAD!");
3376 addConstantPoolReference(BuildMI(BB, X86::FLD32m, 4, Result),
3377 CP->getIndex());
3378 return Result;
3379 }
3380
Chris Lattnere9ef81d2005-01-15 05:22:24 +00003381 X86AddressMode AM;
3382 if (getRegPressure(Node->getOperand(0)) >
3383 getRegPressure(Node->getOperand(1))) {
3384 Select(Node->getOperand(0)); // chain
3385 SelectAddress(Node->getOperand(1), AM);
3386 } else {
3387 SelectAddress(Node->getOperand(1), AM);
3388 Select(Node->getOperand(0)); // chain
3389 }
3390
3391 switch (Node->getValueType(0)) {
3392 default: assert(0 && "Unknown type to sign extend to.");
3393 case MVT::f64:
Chris Lattnerbce81ae2005-07-10 01:56:13 +00003394 assert(cast<VTSDNode>(Node->getOperand(3))->getVT() == MVT::f32 &&
Chris Lattnere9ef81d2005-01-15 05:22:24 +00003395 "Bad EXTLOAD!");
3396 addFullAddress(BuildMI(BB, X86::FLD32m, 5, Result), AM);
3397 break;
3398 case MVT::i32:
Chris Lattnerbce81ae2005-07-10 01:56:13 +00003399 switch (cast<VTSDNode>(Node->getOperand(3))->getVT()) {
Chris Lattnere9ef81d2005-01-15 05:22:24 +00003400 default:
3401 assert(0 && "Bad zero extend!");
3402 case MVT::i1:
3403 case MVT::i8:
3404 addFullAddress(BuildMI(BB, X86::MOVZX32rm8, 5, Result), AM);
3405 break;
3406 case MVT::i16:
3407 addFullAddress(BuildMI(BB, X86::MOVZX32rm16, 5, Result), AM);
3408 break;
3409 }
3410 break;
3411 case MVT::i16:
Chris Lattnerbce81ae2005-07-10 01:56:13 +00003412 assert(cast<VTSDNode>(Node->getOperand(3))->getVT() <= MVT::i8 &&
Chris Lattnere9ef81d2005-01-15 05:22:24 +00003413 "Bad zero extend!");
3414 addFullAddress(BuildMI(BB, X86::MOVSX16rm8, 5, Result), AM);
3415 break;
3416 case MVT::i8:
Chris Lattnerbce81ae2005-07-10 01:56:13 +00003417 assert(cast<VTSDNode>(Node->getOperand(3))->getVT() == MVT::i1 &&
Chris Lattnere9ef81d2005-01-15 05:22:24 +00003418 "Bad zero extend!");
3419 addFullAddress(BuildMI(BB, X86::MOV8rm, 5, Result), AM);
3420 break;
3421 }
3422 return Result;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003423 }
Chris Lattnere9ef81d2005-01-15 05:22:24 +00003424 case ISD::SEXTLOAD: {
3425 // Make sure we generate both values.
3426 if (Result != 1)
3427 ExprMap[N.getValue(1)] = 1; // Generate the token
3428 else
3429 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
3430
3431 X86AddressMode AM;
3432 if (getRegPressure(Node->getOperand(0)) >
3433 getRegPressure(Node->getOperand(1))) {
3434 Select(Node->getOperand(0)); // chain
3435 SelectAddress(Node->getOperand(1), AM);
3436 } else {
3437 SelectAddress(Node->getOperand(1), AM);
3438 Select(Node->getOperand(0)); // chain
3439 }
3440
3441 switch (Node->getValueType(0)) {
3442 case MVT::i8: assert(0 && "Cannot sign extend from bool!");
3443 default: assert(0 && "Unknown type to sign extend to.");
3444 case MVT::i32:
Chris Lattnerbce81ae2005-07-10 01:56:13 +00003445 switch (cast<VTSDNode>(Node->getOperand(3))->getVT()) {
Chris Lattnere9ef81d2005-01-15 05:22:24 +00003446 default:
3447 case MVT::i1: assert(0 && "Cannot sign extend from bool!");
3448 case MVT::i8:
3449 addFullAddress(BuildMI(BB, X86::MOVSX32rm8, 5, Result), AM);
3450 break;
3451 case MVT::i16:
3452 addFullAddress(BuildMI(BB, X86::MOVSX32rm16, 5, Result), AM);
3453 break;
3454 }
3455 break;
3456 case MVT::i16:
Chris Lattnerbce81ae2005-07-10 01:56:13 +00003457 assert(cast<VTSDNode>(Node->getOperand(3))->getVT() == MVT::i8 &&
Chris Lattnere9ef81d2005-01-15 05:22:24 +00003458 "Cannot sign extend from bool!");
3459 addFullAddress(BuildMI(BB, X86::MOVSX16rm8, 5, Result), AM);
3460 break;
3461 }
3462 return Result;
3463 }
3464
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003465 case ISD::DYNAMIC_STACKALLOC:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003466 // Generate both result values.
3467 if (Result != 1)
3468 ExprMap[N.getValue(1)] = 1; // Generate the token
3469 else
3470 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
3471
3472 // FIXME: We are currently ignoring the requested alignment for handling
3473 // greater than the stack alignment. This will need to be revisited at some
3474 // point. Align = N.getOperand(2);
3475
3476 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
3477 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
3478 std::cerr << "Cannot allocate stack object with greater alignment than"
3479 << " the stack alignment yet!";
3480 abort();
3481 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003482
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003483 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Chris Lattner11333092005-01-11 03:11:44 +00003484 Select(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003485 BuildMI(BB, X86::SUB32ri, 2, X86::ESP).addReg(X86::ESP)
3486 .addImm(CN->getValue());
3487 } else {
Chris Lattner11333092005-01-11 03:11:44 +00003488 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
3489 Select(N.getOperand(0));
3490 Tmp1 = SelectExpr(N.getOperand(1));
3491 } else {
3492 Tmp1 = SelectExpr(N.getOperand(1));
3493 Select(N.getOperand(0));
3494 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003495
3496 // Subtract size from stack pointer, thereby allocating some space.
3497 BuildMI(BB, X86::SUB32rr, 2, X86::ESP).addReg(X86::ESP).addReg(Tmp1);
3498 }
3499
3500 // Put a pointer to the space into the result register, by copying the stack
3501 // pointer.
3502 BuildMI(BB, X86::MOV32rr, 1, Result).addReg(X86::ESP);
3503 return Result;
3504
Chris Lattner239738a2005-05-14 08:48:15 +00003505 case X86ISD::TAILCALL:
3506 case X86ISD::CALL: {
Chris Lattner5188ad72005-01-08 19:28:19 +00003507 // The chain for this call is now lowered.
Chris Lattner239738a2005-05-14 08:48:15 +00003508 ExprMap.insert(std::make_pair(N.getValue(0), 1));
Chris Lattner5188ad72005-01-08 19:28:19 +00003509
Chris Lattnerc6f41812005-05-12 23:06:28 +00003510 bool isDirect = isa<GlobalAddressSDNode>(N.getOperand(1)) ||
3511 isa<ExternalSymbolSDNode>(N.getOperand(1));
3512 unsigned Callee = 0;
3513 if (isDirect) {
3514 Select(N.getOperand(0));
3515 } else {
3516 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
3517 Select(N.getOperand(0));
3518 Callee = SelectExpr(N.getOperand(1));
3519 } else {
3520 Callee = SelectExpr(N.getOperand(1));
3521 Select(N.getOperand(0));
3522 }
3523 }
3524
3525 // If this call has values to pass in registers, do so now.
Chris Lattner239738a2005-05-14 08:48:15 +00003526 if (Node->getNumOperands() > 4) {
Chris Lattnerc6f41812005-05-12 23:06:28 +00003527 // The first value is passed in (a part of) EAX, the second in EDX.
Chris Lattner239738a2005-05-14 08:48:15 +00003528 unsigned RegOp1 = SelectExpr(N.getOperand(4));
Chris Lattnerc6f41812005-05-12 23:06:28 +00003529 unsigned RegOp2 =
Chris Lattner239738a2005-05-14 08:48:15 +00003530 Node->getNumOperands() > 5 ? SelectExpr(N.getOperand(5)) : 0;
Jeff Cohen00b168892005-07-27 06:12:32 +00003531
Chris Lattner239738a2005-05-14 08:48:15 +00003532 switch (N.getOperand(4).getValueType()) {
Chris Lattnerc6f41812005-05-12 23:06:28 +00003533 default: assert(0 && "Bad thing to pass in regs");
3534 case MVT::i1:
3535 case MVT::i8: BuildMI(BB, X86::MOV8rr , 1,X86::AL).addReg(RegOp1); break;
3536 case MVT::i16: BuildMI(BB, X86::MOV16rr, 1,X86::AX).addReg(RegOp1); break;
3537 case MVT::i32: BuildMI(BB, X86::MOV32rr, 1,X86::EAX).addReg(RegOp1);break;
3538 }
3539 if (RegOp2)
Chris Lattner239738a2005-05-14 08:48:15 +00003540 switch (N.getOperand(5).getValueType()) {
Chris Lattnerc6f41812005-05-12 23:06:28 +00003541 default: assert(0 && "Bad thing to pass in regs");
3542 case MVT::i1:
3543 case MVT::i8:
3544 BuildMI(BB, X86::MOV8rr , 1, X86::DL).addReg(RegOp2);
3545 break;
3546 case MVT::i16:
3547 BuildMI(BB, X86::MOV16rr, 1, X86::DX).addReg(RegOp2);
3548 break;
3549 case MVT::i32:
3550 BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(RegOp2);
3551 break;
3552 }
3553 }
3554
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003555 if (GlobalAddressSDNode *GASD =
3556 dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) {
3557 BuildMI(BB, X86::CALLpcrel32, 1).addGlobalAddress(GASD->getGlobal(),true);
3558 } else if (ExternalSymbolSDNode *ESSDN =
3559 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1))) {
3560 BuildMI(BB, X86::CALLpcrel32,
3561 1).addExternalSymbol(ESSDN->getSymbol(), true);
3562 } else {
Chris Lattner11333092005-01-11 03:11:44 +00003563 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
3564 Select(N.getOperand(0));
3565 Tmp1 = SelectExpr(N.getOperand(1));
3566 } else {
3567 Tmp1 = SelectExpr(N.getOperand(1));
3568 Select(N.getOperand(0));
3569 }
3570
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003571 BuildMI(BB, X86::CALL32r, 1).addReg(Tmp1);
3572 }
Chris Lattner239738a2005-05-14 08:48:15 +00003573
3574 // Get caller stack amount and amount the callee added to the stack pointer.
3575 Tmp1 = cast<ConstantSDNode>(N.getOperand(2))->getValue();
3576 Tmp2 = cast<ConstantSDNode>(N.getOperand(3))->getValue();
3577 BuildMI(BB, X86::ADJCALLSTACKUP, 2).addImm(Tmp1).addImm(Tmp2);
3578
3579 if (Node->getNumValues() != 1)
3580 switch (Node->getValueType(1)) {
3581 default: assert(0 && "Unknown value type for call result!");
3582 case MVT::Other: return 1;
3583 case MVT::i1:
3584 case MVT::i8:
3585 BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL);
3586 break;
3587 case MVT::i16:
3588 BuildMI(BB, X86::MOV16rr, 1, Result).addReg(X86::AX);
3589 break;
3590 case MVT::i32:
3591 BuildMI(BB, X86::MOV32rr, 1, Result).addReg(X86::EAX);
3592 if (Node->getNumValues() == 3 && Node->getValueType(2) == MVT::i32)
3593 BuildMI(BB, X86::MOV32rr, 1, Result+1).addReg(X86::EDX);
3594 break;
3595 case MVT::f64: // Floating-point return values live in %ST(0)
Nate Begemanf63be7d2005-07-06 18:59:04 +00003596 if (X86ScalarSSE) {
3597 ContainsFPCode = true;
3598 BuildMI(BB, X86::FpGETRESULT, 1, X86::FP0);
3599
3600 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
3601 MachineFunction *F = BB->getParent();
3602 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, Size);
3603 addFrameReference(BuildMI(BB, X86::FST64m, 5), FrameIdx).addReg(X86::FP0);
3604 addFrameReference(BuildMI(BB, X86::MOVSDrm, 4, Result), FrameIdx);
3605 break;
3606 } else {
3607 ContainsFPCode = true;
3608 BuildMI(BB, X86::FpGETRESULT, 1, Result);
3609 break;
3610 }
Chris Lattner239738a2005-05-14 08:48:15 +00003611 }
3612 return Result+N.ResNo-1;
Chris Lattnerc6f41812005-05-12 23:06:28 +00003613 }
Chris Lattner966cdfb2005-05-09 21:17:38 +00003614 case ISD::READPORT:
3615 // First, determine that the size of the operand falls within the acceptable
3616 // range for this architecture.
3617 //
3618 if (Node->getOperand(1).getValueType() != MVT::i16) {
3619 std::cerr << "llvm.readport: Address size is not 16 bits\n";
3620 exit(1);
3621 }
3622
3623 // Make sure we generate both values.
3624 if (Result != 1) { // Generate the token
3625 if (!ExprMap.insert(std::make_pair(N.getValue(1), 1)).second)
3626 assert(0 && "readport already emitted!?");
3627 } else
3628 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
Jeff Cohen00b168892005-07-27 06:12:32 +00003629
Chris Lattner966cdfb2005-05-09 21:17:38 +00003630 Select(Node->getOperand(0)); // Select the chain.
3631
3632 // If the port is a single-byte constant, use the immediate form.
3633 if (ConstantSDNode *Port = dyn_cast<ConstantSDNode>(Node->getOperand(1)))
3634 if ((Port->getValue() & 255) == Port->getValue()) {
3635 switch (Node->getValueType(0)) {
3636 case MVT::i8:
3637 BuildMI(BB, X86::IN8ri, 1).addImm(Port->getValue());
3638 BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL);
3639 return Result;
3640 case MVT::i16:
3641 BuildMI(BB, X86::IN16ri, 1).addImm(Port->getValue());
3642 BuildMI(BB, X86::MOV16rr, 1, Result).addReg(X86::AX);
3643 return Result;
3644 case MVT::i32:
3645 BuildMI(BB, X86::IN32ri, 1).addImm(Port->getValue());
3646 BuildMI(BB, X86::MOV32rr, 1, Result).addReg(X86::EAX);
3647 return Result;
3648 default: break;
3649 }
3650 }
3651
3652 // Now, move the I/O port address into the DX register and use the IN
3653 // instruction to get the input data.
3654 //
3655 Tmp1 = SelectExpr(Node->getOperand(1));
3656 BuildMI(BB, X86::MOV16rr, 1, X86::DX).addReg(Tmp1);
3657 switch (Node->getValueType(0)) {
3658 case MVT::i8:
3659 BuildMI(BB, X86::IN8rr, 0);
3660 BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL);
3661 return Result;
3662 case MVT::i16:
3663 BuildMI(BB, X86::IN16rr, 0);
3664 BuildMI(BB, X86::MOV16rr, 1, Result).addReg(X86::AX);
3665 return Result;
3666 case MVT::i32:
3667 BuildMI(BB, X86::IN32rr, 0);
3668 BuildMI(BB, X86::MOV32rr, 1, Result).addReg(X86::EAX);
3669 return Result;
3670 default:
3671 std::cerr << "Cannot do input on this data type";
3672 exit(1);
3673 }
Jeff Cohen00b168892005-07-27 06:12:32 +00003674
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003675 }
3676
3677 return 0;
3678}
3679
Chris Lattnere10269b2005-01-17 19:25:26 +00003680/// TryToFoldLoadOpStore - Given a store node, try to fold together a
3681/// load/op/store instruction. If successful return true.
3682bool ISel::TryToFoldLoadOpStore(SDNode *Node) {
3683 assert(Node->getOpcode() == ISD::STORE && "Can only do this for stores!");
3684 SDOperand Chain = Node->getOperand(0);
3685 SDOperand StVal = Node->getOperand(1);
Chris Lattner5c659812005-01-17 22:10:42 +00003686 SDOperand StPtr = Node->getOperand(2);
Chris Lattnere10269b2005-01-17 19:25:26 +00003687
3688 // The chain has to be a load, the stored value must be an integer binary
3689 // operation with one use.
Chris Lattner5c659812005-01-17 22:10:42 +00003690 if (!StVal.Val->hasOneUse() || StVal.Val->getNumOperands() != 2 ||
Chris Lattnere10269b2005-01-17 19:25:26 +00003691 MVT::isFloatingPoint(StVal.getValueType()))
3692 return false;
3693
Chris Lattner5c659812005-01-17 22:10:42 +00003694 // Token chain must either be a factor node or the load to fold.
3695 if (Chain.getOpcode() != ISD::LOAD && Chain.getOpcode() != ISD::TokenFactor)
3696 return false;
Chris Lattnere10269b2005-01-17 19:25:26 +00003697
Chris Lattner5c659812005-01-17 22:10:42 +00003698 SDOperand TheLoad;
3699
3700 // Check to see if there is a load from the same pointer that we're storing
3701 // to in either operand of the binop.
3702 if (StVal.getOperand(0).getOpcode() == ISD::LOAD &&
3703 StVal.getOperand(0).getOperand(1) == StPtr)
3704 TheLoad = StVal.getOperand(0);
3705 else if (StVal.getOperand(1).getOpcode() == ISD::LOAD &&
3706 StVal.getOperand(1).getOperand(1) == StPtr)
3707 TheLoad = StVal.getOperand(1);
3708 else
3709 return false; // No matching load operand.
3710
3711 // We can only fold the load if there are no intervening side-effecting
3712 // operations. This means that the store uses the load as its token chain, or
3713 // there are only token factor nodes in between the store and load.
3714 if (Chain != TheLoad.getValue(1)) {
3715 // Okay, the other option is that we have a store referring to (possibly
3716 // nested) token factor nodes. For now, just try peeking through one level
3717 // of token factors to see if this is the case.
3718 bool ChainOk = false;
3719 if (Chain.getOpcode() == ISD::TokenFactor) {
3720 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
3721 if (Chain.getOperand(i) == TheLoad.getValue(1)) {
3722 ChainOk = true;
3723 break;
3724 }
3725 }
3726
3727 if (!ChainOk) return false;
3728 }
3729
3730 if (TheLoad.getOperand(1) != StPtr)
Chris Lattnere10269b2005-01-17 19:25:26 +00003731 return false;
3732
3733 // Make sure that one of the operands of the binop is the load, and that the
3734 // load folds into the binop.
3735 if (((StVal.getOperand(0) != TheLoad ||
3736 !isFoldableLoad(TheLoad, StVal.getOperand(1))) &&
3737 (StVal.getOperand(1) != TheLoad ||
3738 !isFoldableLoad(TheLoad, StVal.getOperand(0)))))
3739 return false;
3740
3741 // Finally, check to see if this is one of the ops we can handle!
3742 static const unsigned ADDTAB[] = {
3743 X86::ADD8mi, X86::ADD16mi, X86::ADD32mi,
3744 X86::ADD8mr, X86::ADD16mr, X86::ADD32mr,
3745 };
3746 static const unsigned SUBTAB[] = {
3747 X86::SUB8mi, X86::SUB16mi, X86::SUB32mi,
3748 X86::SUB8mr, X86::SUB16mr, X86::SUB32mr,
3749 };
3750 static const unsigned ANDTAB[] = {
3751 X86::AND8mi, X86::AND16mi, X86::AND32mi,
3752 X86::AND8mr, X86::AND16mr, X86::AND32mr,
3753 };
3754 static const unsigned ORTAB[] = {
3755 X86::OR8mi, X86::OR16mi, X86::OR32mi,
3756 X86::OR8mr, X86::OR16mr, X86::OR32mr,
3757 };
3758 static const unsigned XORTAB[] = {
3759 X86::XOR8mi, X86::XOR16mi, X86::XOR32mi,
3760 X86::XOR8mr, X86::XOR16mr, X86::XOR32mr,
3761 };
3762 static const unsigned SHLTAB[] = {
3763 X86::SHL8mi, X86::SHL16mi, X86::SHL32mi,
3764 /*Have to put the reg in CL*/0, 0, 0,
3765 };
3766 static const unsigned SARTAB[] = {
3767 X86::SAR8mi, X86::SAR16mi, X86::SAR32mi,
3768 /*Have to put the reg in CL*/0, 0, 0,
3769 };
3770 static const unsigned SHRTAB[] = {
3771 X86::SHR8mi, X86::SHR16mi, X86::SHR32mi,
3772 /*Have to put the reg in CL*/0, 0, 0,
3773 };
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003774
Chris Lattnere10269b2005-01-17 19:25:26 +00003775 const unsigned *TabPtr = 0;
3776 switch (StVal.getOpcode()) {
3777 default:
3778 std::cerr << "CANNOT [mem] op= val: ";
3779 StVal.Val->dump(); std::cerr << "\n";
3780 case ISD::MUL:
3781 case ISD::SDIV:
3782 case ISD::UDIV:
3783 case ISD::SREM:
3784 case ISD::UREM: return false;
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003785
Chris Lattnere10269b2005-01-17 19:25:26 +00003786 case ISD::ADD: TabPtr = ADDTAB; break;
3787 case ISD::SUB: TabPtr = SUBTAB; break;
3788 case ISD::AND: TabPtr = ANDTAB; break;
3789 case ISD:: OR: TabPtr = ORTAB; break;
3790 case ISD::XOR: TabPtr = XORTAB; break;
3791 case ISD::SHL: TabPtr = SHLTAB; break;
3792 case ISD::SRA: TabPtr = SARTAB; break;
3793 case ISD::SRL: TabPtr = SHRTAB; break;
3794 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003795
Chris Lattnere10269b2005-01-17 19:25:26 +00003796 // Handle: [mem] op= CST
3797 SDOperand Op0 = StVal.getOperand(0);
3798 SDOperand Op1 = StVal.getOperand(1);
Chris Lattner0a078832005-01-23 23:20:06 +00003799 unsigned Opc = 0;
Chris Lattnere10269b2005-01-17 19:25:26 +00003800 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3801 switch (Op0.getValueType()) { // Use Op0's type because of shifts.
3802 default: break;
3803 case MVT::i1:
3804 case MVT::i8: Opc = TabPtr[0]; break;
3805 case MVT::i16: Opc = TabPtr[1]; break;
3806 case MVT::i32: Opc = TabPtr[2]; break;
3807 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003808
Chris Lattnere10269b2005-01-17 19:25:26 +00003809 if (Opc) {
Chris Lattner4a108662005-01-18 03:51:59 +00003810 if (!ExprMap.insert(std::make_pair(TheLoad.getValue(1), 1)).second)
3811 assert(0 && "Already emitted?");
Chris Lattner5c659812005-01-17 22:10:42 +00003812 Select(Chain);
3813
Chris Lattnere10269b2005-01-17 19:25:26 +00003814 X86AddressMode AM;
3815 if (getRegPressure(TheLoad.getOperand(0)) >
3816 getRegPressure(TheLoad.getOperand(1))) {
3817 Select(TheLoad.getOperand(0));
3818 SelectAddress(TheLoad.getOperand(1), AM);
3819 } else {
3820 SelectAddress(TheLoad.getOperand(1), AM);
3821 Select(TheLoad.getOperand(0));
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003822 }
Chris Lattner5c659812005-01-17 22:10:42 +00003823
3824 if (StVal.getOpcode() == ISD::ADD) {
3825 if (CN->getValue() == 1) {
3826 switch (Op0.getValueType()) {
3827 default: break;
3828 case MVT::i8:
3829 addFullAddress(BuildMI(BB, X86::INC8m, 4), AM);
3830 return true;
3831 case MVT::i16: Opc = TabPtr[1];
3832 addFullAddress(BuildMI(BB, X86::INC16m, 4), AM);
3833 return true;
3834 case MVT::i32: Opc = TabPtr[2];
3835 addFullAddress(BuildMI(BB, X86::INC32m, 4), AM);
3836 return true;
3837 }
3838 } else if (CN->getValue()+1 == 0) { // [X] += -1 -> DEC [X]
3839 switch (Op0.getValueType()) {
3840 default: break;
3841 case MVT::i8:
3842 addFullAddress(BuildMI(BB, X86::DEC8m, 4), AM);
3843 return true;
3844 case MVT::i16: Opc = TabPtr[1];
3845 addFullAddress(BuildMI(BB, X86::DEC16m, 4), AM);
3846 return true;
3847 case MVT::i32: Opc = TabPtr[2];
3848 addFullAddress(BuildMI(BB, X86::DEC32m, 4), AM);
3849 return true;
3850 }
3851 }
3852 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003853
Chris Lattnere10269b2005-01-17 19:25:26 +00003854 addFullAddress(BuildMI(BB, Opc, 4+1),AM).addImm(CN->getValue());
3855 return true;
3856 }
3857 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003858
Chris Lattnere10269b2005-01-17 19:25:26 +00003859 // If we have [mem] = V op [mem], try to turn it into:
3860 // [mem] = [mem] op V.
3861 if (Op1 == TheLoad && StVal.getOpcode() != ISD::SUB &&
3862 StVal.getOpcode() != ISD::SHL && StVal.getOpcode() != ISD::SRA &&
3863 StVal.getOpcode() != ISD::SRL)
3864 std::swap(Op0, Op1);
Misha Brukman0e0a7a452005-04-21 23:38:14 +00003865
Chris Lattnere10269b2005-01-17 19:25:26 +00003866 if (Op0 != TheLoad) return false;
3867
3868 switch (Op0.getValueType()) {
3869 default: return false;
3870 case MVT::i1:
3871 case MVT::i8: Opc = TabPtr[3]; break;
3872 case MVT::i16: Opc = TabPtr[4]; break;
3873 case MVT::i32: Opc = TabPtr[5]; break;
3874 }
Chris Lattner5c659812005-01-17 22:10:42 +00003875
Chris Lattnerb422aea2005-01-18 17:35:28 +00003876 // Table entry doesn't exist?
3877 if (Opc == 0) return false;
3878
Chris Lattner4a108662005-01-18 03:51:59 +00003879 if (!ExprMap.insert(std::make_pair(TheLoad.getValue(1), 1)).second)
3880 assert(0 && "Already emitted?");
Chris Lattner5c659812005-01-17 22:10:42 +00003881 Select(Chain);
Chris Lattnere10269b2005-01-17 19:25:26 +00003882 Select(TheLoad.getOperand(0));
Chris Lattner98a8ba02005-01-18 01:06:26 +00003883
Chris Lattnere10269b2005-01-17 19:25:26 +00003884 X86AddressMode AM;
3885 SelectAddress(TheLoad.getOperand(1), AM);
3886 unsigned Reg = SelectExpr(Op1);
Chris Lattner98a8ba02005-01-18 01:06:26 +00003887 addFullAddress(BuildMI(BB, Opc, 4+1), AM).addReg(Reg);
Chris Lattnere10269b2005-01-17 19:25:26 +00003888 return true;
3889}
3890
Chris Lattner381e8872005-05-15 05:46:45 +00003891/// If node is a ret(tailcall) node, emit the specified tail call and return
3892/// true, otherwise return false.
3893///
3894/// FIXME: This whole thing should be a post-legalize optimization pass which
3895/// recognizes and transforms the dag. We don't want the selection phase doing
3896/// this stuff!!
3897///
3898bool ISel::EmitPotentialTailCall(SDNode *RetNode) {
3899 assert(RetNode->getOpcode() == ISD::RET && "Not a return");
3900
3901 SDOperand Chain = RetNode->getOperand(0);
3902
3903 // If this is a token factor node where one operand is a call, dig into it.
3904 SDOperand TokFactor;
3905 unsigned TokFactorOperand = 0;
3906 if (Chain.getOpcode() == ISD::TokenFactor) {
3907 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
3908 if (Chain.getOperand(i).getOpcode() == ISD::CALLSEQ_END ||
3909 Chain.getOperand(i).getOpcode() == X86ISD::TAILCALL) {
3910 TokFactorOperand = i;
3911 TokFactor = Chain;
3912 Chain = Chain.getOperand(i);
3913 break;
3914 }
3915 if (TokFactor.Val == 0) return false; // No call operand.
3916 }
3917
3918 // Skip the CALLSEQ_END node if present.
3919 if (Chain.getOpcode() == ISD::CALLSEQ_END)
3920 Chain = Chain.getOperand(0);
3921
3922 // Is a tailcall the last control operation that occurs before the return?
3923 if (Chain.getOpcode() != X86ISD::TAILCALL)
3924 return false;
3925
3926 // If we return a value, is it the value produced by the call?
3927 if (RetNode->getNumOperands() > 1) {
3928 // Not returning the ret val of the call?
3929 if (Chain.Val->getNumValues() == 1 ||
3930 RetNode->getOperand(1) != Chain.getValue(1))
3931 return false;
3932
3933 if (RetNode->getNumOperands() > 2) {
3934 if (Chain.Val->getNumValues() == 2 ||
3935 RetNode->getOperand(2) != Chain.getValue(2))
3936 return false;
3937 }
3938 assert(RetNode->getNumOperands() <= 3);
3939 }
3940
3941 // CalleeCallArgAmt - The total number of bytes used for the callee arg area.
3942 // For FastCC, this will always be > 0.
3943 unsigned CalleeCallArgAmt =
3944 cast<ConstantSDNode>(Chain.getOperand(2))->getValue();
3945
3946 // CalleeCallArgPopAmt - The number of bytes in the call area popped by the
3947 // callee. For FastCC this will always be > 0, for CCC this is always 0.
3948 unsigned CalleeCallArgPopAmt =
3949 cast<ConstantSDNode>(Chain.getOperand(3))->getValue();
3950
3951 // There are several cases we can handle here. First, if the caller and
3952 // callee are both CCC functions, we can tailcall if the callee takes <= the
3953 // number of argument bytes that the caller does.
3954 if (CalleeCallArgPopAmt == 0 && // Callee is C CallingConv?
3955 X86Lowering.getBytesToPopOnReturn() == 0) { // Caller is C CallingConv?
3956 // Check to see if caller arg area size >= callee arg area size.
3957 if (X86Lowering.getBytesCallerReserves() >= CalleeCallArgAmt) {
3958 //std::cerr << "CCC TAILCALL UNIMP!\n";
3959 // If TokFactor is non-null, emit all operands.
3960
3961 //EmitCCCToCCCTailCall(Chain.Val);
3962 //return true;
3963 }
3964 return false;
3965 }
3966
3967 // Second, if both are FastCC functions, we can always perform the tail call.
3968 if (CalleeCallArgPopAmt && X86Lowering.getBytesToPopOnReturn()) {
3969 // If TokFactor is non-null, emit all operands before the call.
3970 if (TokFactor.Val) {
3971 for (unsigned i = 0, e = TokFactor.getNumOperands(); i != e; ++i)
3972 if (i != TokFactorOperand)
3973 Select(TokFactor.getOperand(i));
3974 }
3975
3976 EmitFastCCToFastCCTailCall(Chain.Val);
3977 return true;
3978 }
3979
3980 // We don't support mixed calls, due to issues with alignment. We could in
3981 // theory handle some mixed calls from CCC -> FastCC if the stack is properly
3982 // aligned (which depends on the number of arguments to the callee). TODO.
3983 return false;
3984}
3985
3986static SDOperand GetAdjustedArgumentStores(SDOperand Chain, int Offset,
3987 SelectionDAG &DAG) {
3988 MVT::ValueType StoreVT;
3989 switch (Chain.getOpcode()) {
3990 case ISD::CALLSEQ_START:
Chris Lattnerea035432005-05-15 06:07:10 +00003991 // If we found the start of the call sequence, we're done. We actually
3992 // strip off the CALLSEQ_START node, to avoid generating the
3993 // ADJCALLSTACKDOWN marker for the tail call.
3994 return Chain.getOperand(0);
Chris Lattner381e8872005-05-15 05:46:45 +00003995 case ISD::TokenFactor: {
3996 std::vector<SDOperand> Ops;
3997 Ops.reserve(Chain.getNumOperands());
3998 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
3999 Ops.push_back(GetAdjustedArgumentStores(Chain.getOperand(i), Offset,DAG));
4000 return DAG.getNode(ISD::TokenFactor, MVT::Other, Ops);
4001 }
4002 case ISD::STORE: // Normal store
4003 StoreVT = Chain.getOperand(1).getValueType();
4004 break;
4005 case ISD::TRUNCSTORE: // FLOAT store
Chris Lattner9fadb4c2005-07-10 00:29:18 +00004006 StoreVT = cast<VTSDNode>(Chain.getOperand(4))->getVT();
Chris Lattner381e8872005-05-15 05:46:45 +00004007 break;
4008 }
4009
4010 SDOperand OrigDest = Chain.getOperand(2);
4011 unsigned OrigOffset;
4012
4013 if (OrigDest.getOpcode() == ISD::CopyFromReg) {
4014 OrigOffset = 0;
4015 assert(cast<RegSDNode>(OrigDest)->getReg() == X86::ESP);
4016 } else {
4017 // We expect only (ESP+C)
4018 assert(OrigDest.getOpcode() == ISD::ADD &&
4019 isa<ConstantSDNode>(OrigDest.getOperand(1)) &&
4020 OrigDest.getOperand(0).getOpcode() == ISD::CopyFromReg &&
4021 cast<RegSDNode>(OrigDest.getOperand(0))->getReg() == X86::ESP);
4022 OrigOffset = cast<ConstantSDNode>(OrigDest.getOperand(1))->getValue();
4023 }
4024
4025 // Compute the new offset from the incoming ESP value we wish to use.
4026 unsigned NewOffset = OrigOffset + Offset;
4027
4028 unsigned OpSize = (MVT::getSizeInBits(StoreVT)+7)/8; // Bits -> Bytes
4029 MachineFunction &MF = DAG.getMachineFunction();
4030 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, NewOffset);
4031 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
4032
4033 SDOperand InChain = GetAdjustedArgumentStores(Chain.getOperand(0), Offset,
4034 DAG);
4035 if (Chain.getOpcode() == ISD::STORE)
4036 return DAG.getNode(ISD::STORE, MVT::Other, InChain, Chain.getOperand(1),
4037 FIN);
4038 assert(Chain.getOpcode() == ISD::TRUNCSTORE);
4039 return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, InChain, Chain.getOperand(1),
Chris Lattner9fadb4c2005-07-10 00:29:18 +00004040 FIN, DAG.getSrcValue(NULL), DAG.getValueType(StoreVT));
Chris Lattner381e8872005-05-15 05:46:45 +00004041}
4042
4043
4044/// EmitFastCCToFastCCTailCall - Given a tailcall in the tail position to a
4045/// fastcc function from a fastcc function, emit the code to emit a 'proper'
4046/// tail call.
4047void ISel::EmitFastCCToFastCCTailCall(SDNode *TailCallNode) {
4048 unsigned CalleeCallArgSize =
4049 cast<ConstantSDNode>(TailCallNode->getOperand(2))->getValue();
4050 unsigned CallerArgSize = X86Lowering.getBytesToPopOnReturn();
4051
4052 //std::cerr << "****\n*** EMITTING TAIL CALL!\n****\n";
4053
4054 // Adjust argument stores. Instead of storing to [ESP], f.e., store to frame
4055 // indexes that are relative to the incoming ESP. If the incoming and
4056 // outgoing arg sizes are the same we will store to [InESP] instead of
4057 // [CurESP] and the ESP referenced will be relative to the incoming function
4058 // ESP.
4059 int ESPOffset = CallerArgSize-CalleeCallArgSize;
4060 SDOperand AdjustedArgStores =
4061 GetAdjustedArgumentStores(TailCallNode->getOperand(0), ESPOffset, *TheDAG);
4062
4063 // Copy the return address of the caller into a virtual register so we don't
4064 // clobber it.
4065 SDOperand RetVal;
4066 if (ESPOffset) {
4067 SDOperand RetValAddr = X86Lowering.getReturnAddressFrameIndex(*TheDAG);
4068 RetVal = TheDAG->getLoad(MVT::i32, TheDAG->getEntryNode(),
4069 RetValAddr, TheDAG->getSrcValue(NULL));
4070 SelectExpr(RetVal);
4071 }
4072
4073 // Codegen all of the argument stores.
4074 Select(AdjustedArgStores);
4075
4076 if (RetVal.Val) {
4077 // Emit a store of the saved ret value to the new location.
4078 MachineFunction &MF = TheDAG->getMachineFunction();
4079 int ReturnAddrFI = MF.getFrameInfo()->CreateFixedObject(4, ESPOffset-4);
4080 SDOperand RetValAddr = TheDAG->getFrameIndex(ReturnAddrFI, MVT::i32);
4081 Select(TheDAG->getNode(ISD::STORE, MVT::Other, TheDAG->getEntryNode(),
4082 RetVal, RetValAddr));
4083 }
4084
4085 // Get the destination value.
4086 SDOperand Callee = TailCallNode->getOperand(1);
4087 bool isDirect = isa<GlobalAddressSDNode>(Callee) ||
4088 isa<ExternalSymbolSDNode>(Callee);
Chris Lattner9cb2d612005-06-17 13:23:32 +00004089 unsigned CalleeReg = 0;
Chris Lattner381e8872005-05-15 05:46:45 +00004090 if (!isDirect) CalleeReg = SelectExpr(Callee);
4091
4092 unsigned RegOp1 = 0;
4093 unsigned RegOp2 = 0;
4094
4095 if (TailCallNode->getNumOperands() > 4) {
4096 // The first value is passed in (a part of) EAX, the second in EDX.
4097 RegOp1 = SelectExpr(TailCallNode->getOperand(4));
4098 if (TailCallNode->getNumOperands() > 5)
4099 RegOp2 = SelectExpr(TailCallNode->getOperand(5));
Jeff Cohen00b168892005-07-27 06:12:32 +00004100
Chris Lattner381e8872005-05-15 05:46:45 +00004101 switch (TailCallNode->getOperand(4).getValueType()) {
4102 default: assert(0 && "Bad thing to pass in regs");
4103 case MVT::i1:
4104 case MVT::i8:
4105 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(RegOp1);
4106 RegOp1 = X86::AL;
4107 break;
4108 case MVT::i16:
4109 BuildMI(BB, X86::MOV16rr, 1,X86::AX).addReg(RegOp1);
4110 RegOp1 = X86::AX;
4111 break;
4112 case MVT::i32:
4113 BuildMI(BB, X86::MOV32rr, 1,X86::EAX).addReg(RegOp1);
4114 RegOp1 = X86::EAX;
4115 break;
4116 }
4117 if (RegOp2)
4118 switch (TailCallNode->getOperand(5).getValueType()) {
4119 default: assert(0 && "Bad thing to pass in regs");
4120 case MVT::i1:
4121 case MVT::i8:
4122 BuildMI(BB, X86::MOV8rr, 1, X86::DL).addReg(RegOp2);
4123 RegOp2 = X86::DL;
4124 break;
4125 case MVT::i16:
4126 BuildMI(BB, X86::MOV16rr, 1, X86::DX).addReg(RegOp2);
4127 RegOp2 = X86::DX;
4128 break;
4129 case MVT::i32:
4130 BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(RegOp2);
4131 RegOp2 = X86::EDX;
4132 break;
4133 }
4134 }
4135
4136 // Adjust ESP.
4137 if (ESPOffset)
4138 BuildMI(BB, X86::ADJSTACKPTRri, 2,
4139 X86::ESP).addReg(X86::ESP).addImm(ESPOffset);
4140
4141 // TODO: handle jmp [mem]
4142 if (!isDirect) {
4143 BuildMI(BB, X86::TAILJMPr, 1).addReg(CalleeReg);
4144 } else if (GlobalAddressSDNode *GASD = dyn_cast<GlobalAddressSDNode>(Callee)){
Chris Lattner16cb6f82005-05-19 05:54:33 +00004145 BuildMI(BB, X86::TAILJMPd, 1).addGlobalAddress(GASD->getGlobal(), true);
Chris Lattner381e8872005-05-15 05:46:45 +00004146 } else {
4147 ExternalSymbolSDNode *ESSDN = cast<ExternalSymbolSDNode>(Callee);
4148 BuildMI(BB, X86::TAILJMPd, 1).addExternalSymbol(ESSDN->getSymbol(), true);
4149 }
4150 // ADD IMPLICIT USE RegOp1/RegOp2's
4151}
4152
Chris Lattnere10269b2005-01-17 19:25:26 +00004153
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004154void ISel::Select(SDOperand N) {
4155 unsigned Tmp1, Tmp2, Opc;
4156
Nate Begeman85fdeb22005-03-24 04:39:54 +00004157 if (!ExprMap.insert(std::make_pair(N, 1)).second)
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004158 return; // Already selected.
4159
Chris Lattner989de032005-01-11 06:14:36 +00004160 SDNode *Node = N.Val;
4161
4162 switch (Node->getOpcode()) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004163 default:
Chris Lattner989de032005-01-11 06:14:36 +00004164 Node->dump(); std::cerr << "\n";
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004165 assert(0 && "Node not handled yet!");
4166 case ISD::EntryToken: return; // Noop
Chris Lattnerc3580712005-01-13 18:01:36 +00004167 case ISD::TokenFactor:
Chris Lattner1d50b7f2005-01-13 19:56:00 +00004168 if (Node->getNumOperands() == 2) {
Misha Brukman0e0a7a452005-04-21 23:38:14 +00004169 bool OneFirst =
Chris Lattner1d50b7f2005-01-13 19:56:00 +00004170 getRegPressure(Node->getOperand(1))>getRegPressure(Node->getOperand(0));
4171 Select(Node->getOperand(OneFirst));
4172 Select(Node->getOperand(!OneFirst));
4173 } else {
4174 std::vector<std::pair<unsigned, unsigned> > OpsP;
4175 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
4176 OpsP.push_back(std::make_pair(getRegPressure(Node->getOperand(i)), i));
4177 std::sort(OpsP.begin(), OpsP.end());
4178 std::reverse(OpsP.begin(), OpsP.end());
4179 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
4180 Select(Node->getOperand(OpsP[i].second));
4181 }
Chris Lattnerc3580712005-01-13 18:01:36 +00004182 return;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004183 case ISD::CopyToReg:
Chris Lattneref6806c2005-01-12 02:02:48 +00004184 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
4185 Select(N.getOperand(0));
4186 Tmp1 = SelectExpr(N.getOperand(1));
4187 } else {
4188 Tmp1 = SelectExpr(N.getOperand(1));
4189 Select(N.getOperand(0));
4190 }
Chris Lattner18c2f132005-01-13 20:50:02 +00004191 Tmp2 = cast<RegSDNode>(N)->getReg();
Misha Brukman0e0a7a452005-04-21 23:38:14 +00004192
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004193 if (Tmp1 != Tmp2) {
4194 switch (N.getOperand(1).getValueType()) {
4195 default: assert(0 && "Invalid type for operation!");
4196 case MVT::i1:
4197 case MVT::i8: Opc = X86::MOV8rr; break;
4198 case MVT::i16: Opc = X86::MOV16rr; break;
4199 case MVT::i32: Opc = X86::MOV32rr; break;
Nate Begemanf63be7d2005-07-06 18:59:04 +00004200 case MVT::f32: Opc = X86::MOVAPSrr; break;
Jeff Cohen00b168892005-07-27 06:12:32 +00004201 case MVT::f64:
Nate Begemanf63be7d2005-07-06 18:59:04 +00004202 if (X86ScalarSSE) {
4203 Opc = X86::MOVAPDrr;
4204 } else {
Jeff Cohen00b168892005-07-27 06:12:32 +00004205 Opc = X86::FpMOV;
4206 ContainsFPCode = true;
Nate Begemanf63be7d2005-07-06 18:59:04 +00004207 }
4208 break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004209 }
4210 BuildMI(BB, Opc, 1, Tmp2).addReg(Tmp1);
4211 }
4212 return;
4213 case ISD::RET:
Chris Lattner381e8872005-05-15 05:46:45 +00004214 if (N.getOperand(0).getOpcode() == ISD::CALLSEQ_END ||
4215 N.getOperand(0).getOpcode() == X86ISD::TAILCALL ||
4216 N.getOperand(0).getOpcode() == ISD::TokenFactor)
4217 if (EmitPotentialTailCall(Node))
4218 return;
4219
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004220 switch (N.getNumOperands()) {
4221 default:
4222 assert(0 && "Unknown return instruction!");
4223 case 3:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004224 assert(N.getOperand(1).getValueType() == MVT::i32 &&
Jeff Cohen00b168892005-07-27 06:12:32 +00004225 N.getOperand(2).getValueType() == MVT::i32 &&
4226 "Unknown two-register value!");
Chris Lattner11333092005-01-11 03:11:44 +00004227 if (getRegPressure(N.getOperand(1)) > getRegPressure(N.getOperand(2))) {
4228 Tmp1 = SelectExpr(N.getOperand(1));
4229 Tmp2 = SelectExpr(N.getOperand(2));
4230 } else {
4231 Tmp2 = SelectExpr(N.getOperand(2));
4232 Tmp1 = SelectExpr(N.getOperand(1));
4233 }
4234 Select(N.getOperand(0));
4235
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004236 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Tmp1);
4237 BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(Tmp2);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004238 break;
4239 case 2:
Chris Lattner11333092005-01-11 03:11:44 +00004240 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
4241 Select(N.getOperand(0));
4242 Tmp1 = SelectExpr(N.getOperand(1));
4243 } else {
4244 Tmp1 = SelectExpr(N.getOperand(1));
4245 Select(N.getOperand(0));
4246 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004247 switch (N.getOperand(1).getValueType()) {
4248 default: assert(0 && "All other types should have been promoted!!");
Nate Begemanf63be7d2005-07-06 18:59:04 +00004249 case MVT::f32:
4250 if (X86ScalarSSE) {
4251 // Spill the value to memory and reload it into top of stack.
4252 unsigned Size = MVT::getSizeInBits(MVT::f32)/8;
4253 MachineFunction *F = BB->getParent();
4254 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, Size);
4255 addFrameReference(BuildMI(BB, X86::MOVSSmr, 5), FrameIdx).addReg(Tmp1);
4256 addFrameReference(BuildMI(BB, X86::FLD32m, 4, X86::FP0), FrameIdx);
4257 BuildMI(BB, X86::FpSETRESULT, 1).addReg(X86::FP0);
Jeff Cohen00b168892005-07-27 06:12:32 +00004258 ContainsFPCode = true;
Nate Begemanf63be7d2005-07-06 18:59:04 +00004259 } else {
4260 assert(0 && "MVT::f32 only legal with scalar sse fp");
4261 abort();
4262 }
4263 break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004264 case MVT::f64:
Nate Begemanf63be7d2005-07-06 18:59:04 +00004265 if (X86ScalarSSE) {
4266 // Spill the value to memory and reload it into top of stack.
4267 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
4268 MachineFunction *F = BB->getParent();
4269 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, Size);
4270 addFrameReference(BuildMI(BB, X86::MOVSDmr, 5), FrameIdx).addReg(Tmp1);
4271 addFrameReference(BuildMI(BB, X86::FLD64m, 4, X86::FP0), FrameIdx);
4272 BuildMI(BB, X86::FpSETRESULT, 1).addReg(X86::FP0);
Jeff Cohen00b168892005-07-27 06:12:32 +00004273 ContainsFPCode = true;
Nate Begemanf63be7d2005-07-06 18:59:04 +00004274 } else {
4275 BuildMI(BB, X86::FpSETRESULT, 1).addReg(Tmp1);
4276 }
4277 break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004278 case MVT::i32:
Nate Begemanf63be7d2005-07-06 18:59:04 +00004279 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Tmp1);
4280 break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004281 }
4282 break;
4283 case 1:
Chris Lattner11333092005-01-11 03:11:44 +00004284 Select(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004285 break;
4286 }
Chris Lattner3648c672005-05-13 21:44:04 +00004287 if (X86Lowering.getBytesToPopOnReturn() == 0)
4288 BuildMI(BB, X86::RET, 0); // Just emit a 'ret' instruction
4289 else
4290 BuildMI(BB, X86::RETI, 1).addImm(X86Lowering.getBytesToPopOnReturn());
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004291 return;
4292 case ISD::BR: {
4293 Select(N.getOperand(0));
4294 MachineBasicBlock *Dest =
4295 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
4296 BuildMI(BB, X86::JMP, 1).addMBB(Dest);
4297 return;
4298 }
4299
4300 case ISD::BRCOND: {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004301 MachineBasicBlock *Dest =
4302 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
Chris Lattner11333092005-01-11 03:11:44 +00004303
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004304 // Try to fold a setcc into the branch. If this fails, emit a test/jne
4305 // pair.
Chris Lattner6c07aee2005-01-11 04:06:27 +00004306 if (EmitBranchCC(Dest, N.getOperand(0), N.getOperand(1))) {
4307 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
4308 Select(N.getOperand(0));
4309 Tmp1 = SelectExpr(N.getOperand(1));
4310 } else {
4311 Tmp1 = SelectExpr(N.getOperand(1));
4312 Select(N.getOperand(0));
4313 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004314 BuildMI(BB, X86::TEST8rr, 2).addReg(Tmp1).addReg(Tmp1);
4315 BuildMI(BB, X86::JNE, 1).addMBB(Dest);
4316 }
Chris Lattner11333092005-01-11 03:11:44 +00004317
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004318 return;
4319 }
Chris Lattnere9ef81d2005-01-15 05:22:24 +00004320
Chris Lattner4df0de92005-01-17 00:00:33 +00004321 case ISD::LOAD:
4322 // If this load could be folded into the only using instruction, and if it
4323 // is safe to emit the instruction here, try to do so now.
4324 if (Node->hasNUsesOfValue(1, 0)) {
4325 SDOperand TheVal = N.getValue(0);
4326 SDNode *User = 0;
4327 for (SDNode::use_iterator UI = Node->use_begin(); ; ++UI) {
4328 assert(UI != Node->use_end() && "Didn't find use!");
4329 SDNode *UN = *UI;
4330 for (unsigned i = 0, e = UN->getNumOperands(); i != e; ++i)
4331 if (UN->getOperand(i) == TheVal) {
4332 User = UN;
4333 goto FoundIt;
4334 }
4335 }
4336 FoundIt:
4337 // Only handle unary operators right now.
4338 if (User->getNumOperands() == 1) {
Chris Lattner4a108662005-01-18 03:51:59 +00004339 ExprMap.erase(N);
Chris Lattner4df0de92005-01-17 00:00:33 +00004340 SelectExpr(SDOperand(User, 0));
4341 return;
4342 }
4343 }
Chris Lattnerb71f8fc2005-01-18 04:00:54 +00004344 ExprMap.erase(N);
Chris Lattner4df0de92005-01-17 00:00:33 +00004345 SelectExpr(N);
4346 return;
Chris Lattner966cdfb2005-05-09 21:17:38 +00004347 case ISD::READPORT:
Chris Lattnere9ef81d2005-01-15 05:22:24 +00004348 case ISD::EXTLOAD:
4349 case ISD::SEXTLOAD:
4350 case ISD::ZEXTLOAD:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004351 case ISD::DYNAMIC_STACKALLOC:
Chris Lattner239738a2005-05-14 08:48:15 +00004352 case X86ISD::TAILCALL:
4353 case X86ISD::CALL:
Chris Lattnerb71f8fc2005-01-18 04:00:54 +00004354 ExprMap.erase(N);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004355 SelectExpr(N);
4356 return;
Chris Lattnerc6f41812005-05-12 23:06:28 +00004357 case ISD::CopyFromReg:
Chris Lattner67649df2005-05-14 06:52:07 +00004358 case X86ISD::FILD64m:
Chris Lattnerc6f41812005-05-12 23:06:28 +00004359 ExprMap.erase(N);
4360 SelectExpr(N.getValue(0));
4361 return;
Jeff Cohend29b6aa2005-07-30 18:33:25 +00004362
Chris Lattner01546c52005-07-30 00:05:54 +00004363 case X86ISD::FP_TO_INT16_IN_MEM:
4364 case X86ISD::FP_TO_INT32_IN_MEM:
Chris Lattnerf7443da2005-07-29 00:54:34 +00004365 case X86ISD::FP_TO_INT64_IN_MEM: {
Chris Lattner745d5382005-07-29 00:40:01 +00004366 assert(N.getOperand(1).getValueType() == MVT::f64);
4367 X86AddressMode AM;
4368 Select(N.getOperand(0)); // Select the token chain
4369
4370 unsigned ValReg;
4371 if (getRegPressure(N.getOperand(1)) > getRegPressure(N.getOperand(2))) {
4372 ValReg = SelectExpr(N.getOperand(1));
4373 SelectAddress(N.getOperand(2), AM);
4374 } else {
4375 SelectAddress(N.getOperand(2), AM);
4376 ValReg = SelectExpr(N.getOperand(1));
4377 }
Jeff Cohend29b6aa2005-07-30 18:33:25 +00004378
Chris Lattnerf7443da2005-07-29 00:54:34 +00004379 // Change the floating point control register to use "round towards zero"
4380 // mode when truncating to an integer value.
4381 //
4382 MachineFunction *F = BB->getParent();
4383 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
4384 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
Jeff Cohend29b6aa2005-07-30 18:33:25 +00004385
Chris Lattnerf7443da2005-07-29 00:54:34 +00004386 // Load the old value of the high byte of the control word...
Chris Lattnera35e1df2005-07-30 00:17:52 +00004387 unsigned OldCW = MakeReg(MVT::i16);
4388 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, OldCW), CWFrameIdx);
Jeff Cohend29b6aa2005-07-30 18:33:25 +00004389
Chris Lattnerf7443da2005-07-29 00:54:34 +00004390 // Set the high part to be round to zero...
Chris Lattnera88da082005-07-30 00:43:00 +00004391 addFrameReference(BuildMI(BB, X86::MOV16mi, 5), CWFrameIdx).addImm(0xC7F);
Jeff Cohend29b6aa2005-07-30 18:33:25 +00004392
Chris Lattnerf7443da2005-07-29 00:54:34 +00004393 // Reload the modified control word now...
4394 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
Jeff Cohend29b6aa2005-07-30 18:33:25 +00004395
Chris Lattnerf7443da2005-07-29 00:54:34 +00004396 // Restore the memory image of control word to original value
Chris Lattnera35e1df2005-07-30 00:17:52 +00004397 addFrameReference(BuildMI(BB, X86::MOV16mr, 5), CWFrameIdx).addReg(OldCW);
Chris Lattner01546c52005-07-30 00:05:54 +00004398
4399 // Get the X86 opcode to use.
4400 switch (N.getOpcode()) {
4401 case X86ISD::FP_TO_INT16_IN_MEM: Tmp1 = X86::FIST16m; break;
4402 case X86ISD::FP_TO_INT32_IN_MEM: Tmp1 = X86::FIST32m; break;
4403 case X86ISD::FP_TO_INT64_IN_MEM: Tmp1 = X86::FISTP64m; break;
4404 }
Jeff Cohend29b6aa2005-07-30 18:33:25 +00004405
Chris Lattner01546c52005-07-30 00:05:54 +00004406 addFullAddress(BuildMI(BB, Tmp1, 5), AM).addReg(ValReg);
Jeff Cohend29b6aa2005-07-30 18:33:25 +00004407
Chris Lattnerf7443da2005-07-29 00:54:34 +00004408 // Reload the original control word now.
4409 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
Chris Lattner745d5382005-07-29 00:40:01 +00004410 return;
4411 }
Chris Lattnere9ef81d2005-01-15 05:22:24 +00004412
Chris Lattner9fadb4c2005-07-10 00:29:18 +00004413 case ISD::TRUNCSTORE: { // truncstore chain, val, ptr, SRCVALUE, storety
Chris Lattnere9ef81d2005-01-15 05:22:24 +00004414 X86AddressMode AM;
Chris Lattner9fadb4c2005-07-10 00:29:18 +00004415 MVT::ValueType StoredTy = cast<VTSDNode>(N.getOperand(4))->getVT();
Chris Lattnerda2ce112005-01-16 07:34:08 +00004416 assert((StoredTy == MVT::i1 || StoredTy == MVT::f32 ||
4417 StoredTy == MVT::i16 /*FIXME: THIS IS JUST FOR TESTING!*/)
4418 && "Unsupported TRUNCSTORE for this target!");
4419
4420 if (StoredTy == MVT::i16) {
4421 // FIXME: This is here just to allow testing. X86 doesn't really have a
4422 // TRUNCSTORE i16 operation, but this is required for targets that do not
4423 // have 16-bit integer registers. We occasionally disable 16-bit integer
4424 // registers to test the promotion code.
4425 Select(N.getOperand(0));
4426 Tmp1 = SelectExpr(N.getOperand(1));
4427 SelectAddress(N.getOperand(2), AM);
4428
4429 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Tmp1);
4430 addFullAddress(BuildMI(BB, X86::MOV16mr, 5), AM).addReg(X86::AX);
4431 return;
4432 }
Chris Lattnere9ef81d2005-01-15 05:22:24 +00004433
4434 // Store of constant bool?
4435 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
4436 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(2))) {
4437 Select(N.getOperand(0));
4438 SelectAddress(N.getOperand(2), AM);
4439 } else {
4440 SelectAddress(N.getOperand(2), AM);
4441 Select(N.getOperand(0));
4442 }
4443 addFullAddress(BuildMI(BB, X86::MOV8mi, 5), AM).addImm(CN->getValue());
4444 return;
4445 }
4446
4447 switch (StoredTy) {
4448 default: assert(0 && "Cannot truncstore this type!");
4449 case MVT::i1: Opc = X86::MOV8mr; break;
Nate Begemanf63be7d2005-07-06 18:59:04 +00004450 case MVT::f32:
Jeff Cohen00b168892005-07-27 06:12:32 +00004451 assert(!X86ScalarSSE && "Cannot truncstore scalar SSE regs");
Nate Begemanf63be7d2005-07-06 18:59:04 +00004452 Opc = X86::FST32m; break;
Chris Lattnere9ef81d2005-01-15 05:22:24 +00004453 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00004454
Chris Lattnere9ef81d2005-01-15 05:22:24 +00004455 std::vector<std::pair<unsigned, unsigned> > RP;
4456 RP.push_back(std::make_pair(getRegPressure(N.getOperand(0)), 0));
4457 RP.push_back(std::make_pair(getRegPressure(N.getOperand(1)), 1));
4458 RP.push_back(std::make_pair(getRegPressure(N.getOperand(2)), 2));
4459 std::sort(RP.begin(), RP.end());
4460
Chris Lattner572dd082005-02-23 05:57:21 +00004461 Tmp1 = 0; // Silence a warning.
Chris Lattnere9ef81d2005-01-15 05:22:24 +00004462 for (unsigned i = 0; i != 3; ++i)
4463 switch (RP[2-i].second) {
4464 default: assert(0 && "Unknown operand number!");
4465 case 0: Select(N.getOperand(0)); break;
4466 case 1: Tmp1 = SelectExpr(N.getOperand(1)); break;
4467 case 2: SelectAddress(N.getOperand(2), AM); break;
4468 }
4469
4470 addFullAddress(BuildMI(BB, Opc, 4+1), AM).addReg(Tmp1);
4471 return;
4472 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004473 case ISD::STORE: {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004474 X86AddressMode AM;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004475
4476 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
4477 Opc = 0;
4478 switch (CN->getValueType(0)) {
4479 default: assert(0 && "Invalid type for operation!");
4480 case MVT::i1:
4481 case MVT::i8: Opc = X86::MOV8mi; break;
4482 case MVT::i16: Opc = X86::MOV16mi; break;
4483 case MVT::i32: Opc = X86::MOV32mi; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004484 }
4485 if (Opc) {
Chris Lattner11333092005-01-11 03:11:44 +00004486 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(2))) {
4487 Select(N.getOperand(0));
4488 SelectAddress(N.getOperand(2), AM);
4489 } else {
4490 SelectAddress(N.getOperand(2), AM);
4491 Select(N.getOperand(0));
4492 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004493 addFullAddress(BuildMI(BB, Opc, 4+1), AM).addImm(CN->getValue());
4494 return;
4495 }
Chris Lattner75f354b2005-04-21 19:03:24 +00004496 } else if (GlobalAddressSDNode *GA =
4497 dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) {
4498 assert(GA->getValueType(0) == MVT::i32 && "Bad pointer operand");
4499
4500 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(2))) {
4501 Select(N.getOperand(0));
4502 SelectAddress(N.getOperand(2), AM);
4503 } else {
4504 SelectAddress(N.getOperand(2), AM);
4505 Select(N.getOperand(0));
4506 }
Nate Begeman16b04f32005-07-15 00:38:55 +00004507 GlobalValue *GV = GA->getGlobal();
4508 // For Darwin, external and weak symbols are indirect, so we want to load
4509 // the value at address GV, not the value of GV itself.
Jeff Cohen00b168892005-07-27 06:12:32 +00004510 if (Subtarget->getIndirectExternAndWeakGlobals() &&
Nate Begeman16b04f32005-07-15 00:38:55 +00004511 (GV->hasWeakLinkage() || GV->isExternal())) {
4512 Tmp1 = MakeReg(MVT::i32);
4513 BuildMI(BB, X86::MOV32rm, 4, Tmp1).addReg(0).addZImm(1).addReg(0)
4514 .addGlobalAddress(GV, false, 0);
4515 addFullAddress(BuildMI(BB, X86::MOV32mr, 4+1),AM).addReg(Tmp1);
4516 } else {
4517 addFullAddress(BuildMI(BB, X86::MOV32mi, 4+1),AM).addGlobalAddress(GV);
4518 }
Chris Lattner75f354b2005-04-21 19:03:24 +00004519 return;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004520 }
Chris Lattner837caa72005-01-11 23:21:30 +00004521
4522 // Check to see if this is a load/op/store combination.
Chris Lattnere10269b2005-01-17 19:25:26 +00004523 if (TryToFoldLoadOpStore(Node))
4524 return;
Chris Lattner837caa72005-01-11 23:21:30 +00004525
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004526 switch (N.getOperand(1).getValueType()) {
4527 default: assert(0 && "Cannot store this type!");
4528 case MVT::i1:
4529 case MVT::i8: Opc = X86::MOV8mr; break;
4530 case MVT::i16: Opc = X86::MOV16mr; break;
4531 case MVT::i32: Opc = X86::MOV32mr; break;
Nate Begemanf63be7d2005-07-06 18:59:04 +00004532 case MVT::f32: Opc = X86::MOVSSmr; break;
4533 case MVT::f64: Opc = X86ScalarSSE ? X86::MOVSDmr : X86::FST64m; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004534 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00004535
Chris Lattner11333092005-01-11 03:11:44 +00004536 std::vector<std::pair<unsigned, unsigned> > RP;
4537 RP.push_back(std::make_pair(getRegPressure(N.getOperand(0)), 0));
4538 RP.push_back(std::make_pair(getRegPressure(N.getOperand(1)), 1));
4539 RP.push_back(std::make_pair(getRegPressure(N.getOperand(2)), 2));
4540 std::sort(RP.begin(), RP.end());
4541
Chris Lattner572dd082005-02-23 05:57:21 +00004542 Tmp1 = 0; // Silence a warning.
Chris Lattner11333092005-01-11 03:11:44 +00004543 for (unsigned i = 0; i != 3; ++i)
4544 switch (RP[2-i].second) {
4545 default: assert(0 && "Unknown operand number!");
4546 case 0: Select(N.getOperand(0)); break;
4547 case 1: Tmp1 = SelectExpr(N.getOperand(1)); break;
Chris Lattnera3aa2e22005-01-11 03:37:59 +00004548 case 2: SelectAddress(N.getOperand(2), AM); break;
Chris Lattner11333092005-01-11 03:11:44 +00004549 }
4550
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004551 addFullAddress(BuildMI(BB, Opc, 4+1), AM).addReg(Tmp1);
4552 return;
4553 }
Chris Lattner16cd04d2005-05-12 23:24:06 +00004554 case ISD::CALLSEQ_START:
Chris Lattner3648c672005-05-13 21:44:04 +00004555 Select(N.getOperand(0));
4556 // Stack amount
4557 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
4558 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(Tmp1);
4559 return;
Chris Lattner16cd04d2005-05-12 23:24:06 +00004560 case ISD::CALLSEQ_END:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004561 Select(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004562 return;
Chris Lattner989de032005-01-11 06:14:36 +00004563 case ISD::MEMSET: {
4564 Select(N.getOperand(0)); // Select the chain.
4565 unsigned Align =
4566 (unsigned)cast<ConstantSDNode>(Node->getOperand(4))->getValue();
4567 if (Align == 0) Align = 1;
4568
4569 // Turn the byte code into # iterations
4570 unsigned CountReg;
4571 unsigned Opcode;
4572 if (ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Node->getOperand(2))) {
4573 unsigned Val = ValC->getValue() & 255;
4574
4575 // If the value is a constant, then we can potentially use larger sets.
4576 switch (Align & 3) {
4577 case 2: // WORD aligned
4578 CountReg = MakeReg(MVT::i32);
4579 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) {
4580 BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/2);
4581 } else {
4582 unsigned ByteReg = SelectExpr(Node->getOperand(3));
4583 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
4584 }
4585 BuildMI(BB, X86::MOV16ri, 1, X86::AX).addImm((Val << 8) | Val);
4586 Opcode = X86::REP_STOSW;
4587 break;
4588 case 0: // DWORD aligned
4589 CountReg = MakeReg(MVT::i32);
4590 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) {
4591 BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/4);
4592 } else {
4593 unsigned ByteReg = SelectExpr(Node->getOperand(3));
4594 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
4595 }
4596 Val = (Val << 8) | Val;
4597 BuildMI(BB, X86::MOV32ri, 1, X86::EAX).addImm((Val << 16) | Val);
4598 Opcode = X86::REP_STOSD;
4599 break;
4600 default: // BYTE aligned
4601 CountReg = SelectExpr(Node->getOperand(3));
4602 BuildMI(BB, X86::MOV8ri, 1, X86::AL).addImm(Val);
4603 Opcode = X86::REP_STOSB;
4604 break;
4605 }
4606 } else {
4607 // If it's not a constant value we are storing, just fall back. We could
4608 // try to be clever to form 16 bit and 32 bit values, but we don't yet.
4609 unsigned ValReg = SelectExpr(Node->getOperand(2));
4610 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(ValReg);
4611 CountReg = SelectExpr(Node->getOperand(3));
4612 Opcode = X86::REP_STOSB;
4613 }
4614
4615 // No matter what the alignment is, we put the source in ESI, the
4616 // destination in EDI, and the count in ECX.
4617 unsigned TmpReg1 = SelectExpr(Node->getOperand(1));
4618 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
4619 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
4620 BuildMI(BB, Opcode, 0);
4621 return;
4622 }
Chris Lattner966cdfb2005-05-09 21:17:38 +00004623 case ISD::MEMCPY: {
Chris Lattner31805bf2005-01-11 06:19:26 +00004624 Select(N.getOperand(0)); // Select the chain.
4625 unsigned Align =
4626 (unsigned)cast<ConstantSDNode>(Node->getOperand(4))->getValue();
4627 if (Align == 0) Align = 1;
4628
4629 // Turn the byte code into # iterations
4630 unsigned CountReg;
4631 unsigned Opcode;
4632 switch (Align & 3) {
4633 case 2: // WORD aligned
4634 CountReg = MakeReg(MVT::i32);
4635 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) {
4636 BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/2);
4637 } else {
4638 unsigned ByteReg = SelectExpr(Node->getOperand(3));
4639 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
4640 }
4641 Opcode = X86::REP_MOVSW;
4642 break;
4643 case 0: // DWORD aligned
4644 CountReg = MakeReg(MVT::i32);
4645 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) {
4646 BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/4);
4647 } else {
4648 unsigned ByteReg = SelectExpr(Node->getOperand(3));
4649 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
4650 }
4651 Opcode = X86::REP_MOVSD;
4652 break;
4653 default: // BYTE aligned
4654 CountReg = SelectExpr(Node->getOperand(3));
4655 Opcode = X86::REP_MOVSB;
4656 break;
4657 }
4658
4659 // No matter what the alignment is, we put the source in ESI, the
4660 // destination in EDI, and the count in ECX.
4661 unsigned TmpReg1 = SelectExpr(Node->getOperand(1));
4662 unsigned TmpReg2 = SelectExpr(Node->getOperand(2));
4663 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
4664 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
4665 BuildMI(BB, X86::MOV32rr, 1, X86::ESI).addReg(TmpReg2);
4666 BuildMI(BB, Opcode, 0);
4667 return;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004668 }
Chris Lattner966cdfb2005-05-09 21:17:38 +00004669 case ISD::WRITEPORT:
4670 if (Node->getOperand(2).getValueType() != MVT::i16) {
4671 std::cerr << "llvm.writeport: Address size is not 16 bits\n";
4672 exit(1);
4673 }
4674 Select(Node->getOperand(0)); // Emit the chain.
4675
4676 Tmp1 = SelectExpr(Node->getOperand(1));
4677 switch (Node->getOperand(1).getValueType()) {
4678 case MVT::i8:
4679 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(Tmp1);
4680 Tmp2 = X86::OUT8ir; Opc = X86::OUT8rr;
4681 break;
4682 case MVT::i16:
4683 BuildMI(BB, X86::MOV16rr, 1, X86::AX).addReg(Tmp1);
4684 Tmp2 = X86::OUT16ir; Opc = X86::OUT16rr;
4685 break;
4686 case MVT::i32:
4687 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Tmp1);
4688 Tmp2 = X86::OUT32ir; Opc = X86::OUT32rr;
4689 break;
4690 default:
4691 std::cerr << "llvm.writeport: invalid data type for X86 target";
4692 exit(1);
4693 }
4694
4695 // If the port is a single-byte constant, use the immediate form.
4696 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Node->getOperand(2)))
4697 if ((CN->getValue() & 255) == CN->getValue()) {
4698 BuildMI(BB, Tmp2, 1).addImm(CN->getValue());
4699 return;
4700 }
4701
4702 // Otherwise, move the I/O port address into the DX register.
4703 unsigned Reg = SelectExpr(Node->getOperand(2));
4704 BuildMI(BB, X86::MOV16rr, 1, X86::DX).addReg(Reg);
4705 BuildMI(BB, Opc, 0);
4706 return;
4707 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004708 assert(0 && "Should not be reached!");
4709}
4710
4711
4712/// createX86PatternInstructionSelector - This pass converts an LLVM function
4713/// into a machine code representation using pattern matching and a machine
4714/// description file.
4715///
4716FunctionPass *llvm::createX86PatternInstructionSelector(TargetMachine &TM) {
Misha Brukman0e0a7a452005-04-21 23:38:14 +00004717 return new ISel(TM);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00004718}