blob: 611d61ace026c46ef85f9f3a8c8e953a1de4c906 [file] [log] [blame]
Vincent Lejeune08001a52013-04-01 21:48:05 +00001//===-- R600ControlFlowFinalizer.cpp - Finalize Control Flow Inst----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// This pass compute turns all control flow pseudo instructions into native one
12/// computing their address on the fly ; it also sets STACK_SIZE info.
13//===----------------------------------------------------------------------===//
14
Vincent Lejeune375d7672013-04-03 16:24:09 +000015#define DEBUG_TYPE "r600cf"
16#include "llvm/Support/Debug.h"
17#include "llvm/Support/raw_ostream.h"
18
Vincent Lejeune08001a52013-04-01 21:48:05 +000019#include "AMDGPU.h"
20#include "R600Defines.h"
21#include "R600InstrInfo.h"
22#include "R600MachineFunctionInfo.h"
23#include "R600RegisterInfo.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27
28namespace llvm {
29
30class R600ControlFlowFinalizer : public MachineFunctionPass {
31
32private:
Vincent Lejeuneb6379de2013-04-30 00:13:53 +000033 typedef std::pair<MachineInstr *, std::vector<MachineInstr *> > ClauseFile;
34
Vincent Lejeunebd7c6342013-04-08 13:05:49 +000035 enum ControlFlowInstruction {
36 CF_TC,
Vincent Lejeune631591e2013-04-30 00:13:39 +000037 CF_VC,
Vincent Lejeunebd7c6342013-04-08 13:05:49 +000038 CF_CALL_FS,
39 CF_WHILE_LOOP,
40 CF_END_LOOP,
41 CF_LOOP_BREAK,
42 CF_LOOP_CONTINUE,
43 CF_JUMP,
44 CF_ELSE,
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +000045 CF_POP,
46 CF_END
Vincent Lejeunebd7c6342013-04-08 13:05:49 +000047 };
NAKAMURA Takumie7a040f2013-04-11 04:16:22 +000048
Vincent Lejeune08001a52013-04-01 21:48:05 +000049 static char ID;
50 const R600InstrInfo *TII;
51 unsigned MaxFetchInst;
Vincent Lejeunebd7c6342013-04-08 13:05:49 +000052 const AMDGPUSubtarget &ST;
Vincent Lejeune08001a52013-04-01 21:48:05 +000053
Vincent Lejeune08001a52013-04-01 21:48:05 +000054 bool IsTrivialInst(MachineInstr *MI) const {
55 switch (MI->getOpcode()) {
56 case AMDGPU::KILL:
57 case AMDGPU::RETURN:
58 return true;
59 default:
60 return false;
61 }
62 }
63
Vincent Lejeunebd7c6342013-04-08 13:05:49 +000064 const MCInstrDesc &getHWInstrDesc(ControlFlowInstruction CFI) const {
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +000065 unsigned Opcode = 0;
66 bool isEg = (ST.device()->getGeneration() >= AMDGPUDeviceInfo::HD5XXX);
67 switch (CFI) {
68 case CF_TC:
69 Opcode = isEg ? AMDGPU::CF_TC_EG : AMDGPU::CF_TC_R600;
70 break;
Vincent Lejeune631591e2013-04-30 00:13:39 +000071 case CF_VC:
72 Opcode = isEg ? AMDGPU::CF_VC_EG : AMDGPU::CF_VC_R600;
73 break;
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +000074 case CF_CALL_FS:
75 Opcode = isEg ? AMDGPU::CF_CALL_FS_EG : AMDGPU::CF_CALL_FS_R600;
76 break;
77 case CF_WHILE_LOOP:
78 Opcode = isEg ? AMDGPU::WHILE_LOOP_EG : AMDGPU::WHILE_LOOP_R600;
79 break;
80 case CF_END_LOOP:
81 Opcode = isEg ? AMDGPU::END_LOOP_EG : AMDGPU::END_LOOP_R600;
82 break;
83 case CF_LOOP_BREAK:
84 Opcode = isEg ? AMDGPU::LOOP_BREAK_EG : AMDGPU::LOOP_BREAK_R600;
85 break;
86 case CF_LOOP_CONTINUE:
87 Opcode = isEg ? AMDGPU::CF_CONTINUE_EG : AMDGPU::CF_CONTINUE_R600;
88 break;
89 case CF_JUMP:
90 Opcode = isEg ? AMDGPU::CF_JUMP_EG : AMDGPU::CF_JUMP_R600;
91 break;
92 case CF_ELSE:
93 Opcode = isEg ? AMDGPU::CF_ELSE_EG : AMDGPU::CF_ELSE_R600;
94 break;
95 case CF_POP:
96 Opcode = isEg ? AMDGPU::POP_EG : AMDGPU::POP_R600;
97 break;
98 case CF_END:
Tom Stellardd8b2da12013-04-29 22:23:58 +000099 if (ST.device()->getDeviceFlag() == OCL_DEVICE_CAYMAN) {
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000100 Opcode = AMDGPU::CF_END_CM;
101 break;
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000102 }
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000103 Opcode = isEg ? AMDGPU::CF_END_EG : AMDGPU::CF_END_R600;
104 break;
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000105 }
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000106 assert (Opcode && "No opcode selected");
107 return TII->get(Opcode);
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000108 }
109
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000110 ClauseFile
111 MakeFetchClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
112 const {
Vincent Lejeune08001a52013-04-01 21:48:05 +0000113 MachineBasicBlock::iterator ClauseHead = I;
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000114 std::vector<MachineInstr *> ClauseContent;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000115 unsigned AluInstCount = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +0000116 bool IsTex = TII->usesTextureCache(ClauseHead);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000117 for (MachineBasicBlock::iterator E = MBB.end(); I != E; ++I) {
118 if (IsTrivialInst(I))
119 continue;
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000120 if (AluInstCount > MaxFetchInst)
121 break;
Vincent Lejeune631591e2013-04-30 00:13:39 +0000122 if ((IsTex && !TII->usesTextureCache(I)) ||
123 (!IsTex && !TII->usesVertexCache(I)))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000124 break;
125 AluInstCount ++;
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000126 ClauseContent.push_back(I);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000127 }
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000128 MachineInstr *MIb = BuildMI(MBB, ClauseHead, MBB.findDebugLoc(ClauseHead),
Vincent Lejeune631591e2013-04-30 00:13:39 +0000129 getHWInstrDesc(IsTex?CF_TC:CF_VC))
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000130 .addImm(0) // ADDR
131 .addImm(AluInstCount - 1); // COUNT
132 return ClauseFile(MIb, ClauseContent);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000133 }
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000134
135 void
136 EmitFetchClause(MachineBasicBlock::iterator InsertPos, ClauseFile &Clause,
137 unsigned &CfCount) {
138 CounterPropagateAddr(Clause.first, CfCount);
139 MachineBasicBlock *BB = Clause.first->getParent();
140 BuildMI(BB, InsertPos->getDebugLoc(), TII->get(AMDGPU::FETCH_CLAUSE))
141 .addImm(CfCount);
142 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
143 BB->splice(InsertPos, BB, Clause.second[i]);
144 }
145 CfCount += 2 * Clause.second.size();
146 }
147
Vincent Lejeune08001a52013-04-01 21:48:05 +0000148 void CounterPropagateAddr(MachineInstr *MI, unsigned Addr) const {
Vincent Lejeune375d7672013-04-03 16:24:09 +0000149 MI->getOperand(0).setImm(Addr + MI->getOperand(0).getImm());
Vincent Lejeune08001a52013-04-01 21:48:05 +0000150 }
151 void CounterPropagateAddr(std::set<MachineInstr *> MIs, unsigned Addr)
152 const {
153 for (std::set<MachineInstr *>::iterator It = MIs.begin(), E = MIs.end();
154 It != E; ++It) {
155 MachineInstr *MI = *It;
156 CounterPropagateAddr(MI, Addr);
157 }
158 }
159
Vincent Lejeune2a746392013-04-23 17:34:12 +0000160 unsigned getHWStackSize(unsigned StackSubEntry, bool hasPush) const {
161 switch (ST.device()->getGeneration()) {
162 case AMDGPUDeviceInfo::HD4XXX:
163 if (hasPush)
164 StackSubEntry += 2;
165 break;
166 case AMDGPUDeviceInfo::HD5XXX:
167 if (hasPush)
168 StackSubEntry ++;
169 case AMDGPUDeviceInfo::HD6XXX:
170 StackSubEntry += 2;
171 break;
172 }
173 return (StackSubEntry + 3)/4; // Need ceil value of StackSubEntry/4
174 }
175
Vincent Lejeune08001a52013-04-01 21:48:05 +0000176public:
177 R600ControlFlowFinalizer(TargetMachine &tm) : MachineFunctionPass(ID),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000178 TII (static_cast<const R600InstrInfo *>(tm.getInstrInfo())),
179 ST(tm.getSubtarget<AMDGPUSubtarget>()) {
Vincent Lejeune08001a52013-04-01 21:48:05 +0000180 const AMDGPUSubtarget &ST = tm.getSubtarget<AMDGPUSubtarget>();
181 if (ST.device()->getGeneration() <= AMDGPUDeviceInfo::HD4XXX)
182 MaxFetchInst = 8;
183 else
184 MaxFetchInst = 16;
185 }
186
187 virtual bool runOnMachineFunction(MachineFunction &MF) {
188 unsigned MaxStack = 0;
189 unsigned CurrentStack = 0;
Vincent Lejeune2a746392013-04-23 17:34:12 +0000190 bool hasPush;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000191 for (MachineFunction::iterator MB = MF.begin(), ME = MF.end(); MB != ME;
192 ++MB) {
193 MachineBasicBlock &MBB = *MB;
194 unsigned CfCount = 0;
195 std::vector<std::pair<unsigned, std::set<MachineInstr *> > > LoopStack;
Vincent Lejeune375d7672013-04-03 16:24:09 +0000196 std::vector<MachineInstr * > IfThenElseStack;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000197 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
198 if (MFI->ShaderType == 1) {
199 BuildMI(MBB, MBB.begin(), MBB.findDebugLoc(MBB.begin()),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000200 getHWInstrDesc(CF_CALL_FS));
Vincent Lejeune08001a52013-04-01 21:48:05 +0000201 CfCount++;
202 }
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000203 std::vector<ClauseFile> FetchClauses;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000204 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
205 I != E;) {
Vincent Lejeune631591e2013-04-30 00:13:39 +0000206 if (TII->usesTextureCache(I) || TII->usesVertexCache(I)) {
Vincent Lejeune375d7672013-04-03 16:24:09 +0000207 DEBUG(dbgs() << CfCount << ":"; I->dump(););
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000208 FetchClauses.push_back(MakeFetchClause(MBB, I));
Vincent Lejeune08001a52013-04-01 21:48:05 +0000209 CfCount++;
210 continue;
211 }
212
213 MachineBasicBlock::iterator MI = I;
214 I++;
215 switch (MI->getOpcode()) {
216 case AMDGPU::CF_ALU_PUSH_BEFORE:
217 CurrentStack++;
218 MaxStack = std::max(MaxStack, CurrentStack);
Vincent Lejeune2a746392013-04-23 17:34:12 +0000219 hasPush = true;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000220 case AMDGPU::CF_ALU:
Vincent Lejeune39cd6fa2013-04-04 13:59:59 +0000221 case AMDGPU::EG_ExportBuf:
222 case AMDGPU::EG_ExportSwz:
223 case AMDGPU::R600_ExportBuf:
224 case AMDGPU::R600_ExportSwz:
Vincent Lejeunedaefc0f2013-04-10 13:29:20 +0000225 case AMDGPU::RAT_WRITE_CACHELESS_32_eg:
226 case AMDGPU::RAT_WRITE_CACHELESS_128_eg:
Vincent Lejeune375d7672013-04-03 16:24:09 +0000227 DEBUG(dbgs() << CfCount << ":"; MI->dump(););
Vincent Lejeune08001a52013-04-01 21:48:05 +0000228 CfCount++;
229 break;
230 case AMDGPU::WHILELOOP: {
Vincent Lejeune2a746392013-04-23 17:34:12 +0000231 CurrentStack+=4;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000232 MaxStack = std::max(MaxStack, CurrentStack);
233 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000234 getHWInstrDesc(CF_WHILE_LOOP))
Vincent Lejeunedaefc0f2013-04-10 13:29:20 +0000235 .addImm(1);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000236 std::pair<unsigned, std::set<MachineInstr *> > Pair(CfCount,
237 std::set<MachineInstr *>());
238 Pair.second.insert(MIb);
239 LoopStack.push_back(Pair);
240 MI->eraseFromParent();
241 CfCount++;
242 break;
243 }
244 case AMDGPU::ENDLOOP: {
Vincent Lejeune2a746392013-04-23 17:34:12 +0000245 CurrentStack-=4;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000246 std::pair<unsigned, std::set<MachineInstr *> > Pair =
247 LoopStack.back();
248 LoopStack.pop_back();
249 CounterPropagateAddr(Pair.second, CfCount);
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000250 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END_LOOP))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000251 .addImm(Pair.first + 1);
252 MI->eraseFromParent();
253 CfCount++;
254 break;
255 }
256 case AMDGPU::IF_PREDICATE_SET: {
257 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000258 getHWInstrDesc(CF_JUMP))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000259 .addImm(0)
260 .addImm(0);
Vincent Lejeune375d7672013-04-03 16:24:09 +0000261 IfThenElseStack.push_back(MIb);
262 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeune08001a52013-04-01 21:48:05 +0000263 MI->eraseFromParent();
264 CfCount++;
265 break;
266 }
267 case AMDGPU::ELSE: {
Vincent Lejeune375d7672013-04-03 16:24:09 +0000268 MachineInstr * JumpInst = IfThenElseStack.back();
Vincent Lejeune08001a52013-04-01 21:48:05 +0000269 IfThenElseStack.pop_back();
Vincent Lejeune375d7672013-04-03 16:24:09 +0000270 CounterPropagateAddr(JumpInst, CfCount);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000271 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000272 getHWInstrDesc(CF_ELSE))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000273 .addImm(0)
274 .addImm(1);
Vincent Lejeune375d7672013-04-03 16:24:09 +0000275 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
276 IfThenElseStack.push_back(MIb);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000277 MI->eraseFromParent();
278 CfCount++;
279 break;
280 }
281 case AMDGPU::ENDIF: {
282 CurrentStack--;
Vincent Lejeune375d7672013-04-03 16:24:09 +0000283 MachineInstr *IfOrElseInst = IfThenElseStack.back();
Vincent Lejeune08001a52013-04-01 21:48:05 +0000284 IfThenElseStack.pop_back();
Vincent Lejeune51f72252013-04-04 14:00:03 +0000285 CounterPropagateAddr(IfOrElseInst, CfCount + 1);
Vincent Lejeune375d7672013-04-03 16:24:09 +0000286 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000287 getHWInstrDesc(CF_POP))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000288 .addImm(CfCount + 1)
289 .addImm(1);
NAKAMURA Takumi4eb5f182013-04-11 04:16:27 +0000290 (void)MIb;
Vincent Lejeune375d7672013-04-03 16:24:09 +0000291 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeune08001a52013-04-01 21:48:05 +0000292 MI->eraseFromParent();
293 CfCount++;
294 break;
295 }
296 case AMDGPU::PREDICATED_BREAK: {
297 CurrentStack--;
298 CfCount += 3;
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000299 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_JUMP))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000300 .addImm(CfCount)
301 .addImm(1);
302 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000303 getHWInstrDesc(CF_LOOP_BREAK))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000304 .addImm(0);
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000305 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_POP))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000306 .addImm(CfCount)
307 .addImm(1);
308 LoopStack.back().second.insert(MIb);
309 MI->eraseFromParent();
310 break;
311 }
312 case AMDGPU::CONTINUE: {
313 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000314 getHWInstrDesc(CF_LOOP_CONTINUE))
Vincent Lejeune375d7672013-04-03 16:24:09 +0000315 .addImm(0);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000316 LoopStack.back().second.insert(MIb);
317 MI->eraseFromParent();
318 CfCount++;
319 break;
320 }
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000321 case AMDGPU::RETURN: {
322 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END));
323 CfCount++;
324 MI->eraseFromParent();
325 if (CfCount % 2) {
326 BuildMI(MBB, I, MBB.findDebugLoc(MI), TII->get(AMDGPU::PAD));
327 CfCount++;
328 }
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000329 for (unsigned i = 0, e = FetchClauses.size(); i < e; i++)
330 EmitFetchClause(I, FetchClauses[i], CfCount);
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000331 }
Vincent Lejeune08001a52013-04-01 21:48:05 +0000332 default:
333 break;
334 }
335 }
Vincent Lejeune2a746392013-04-23 17:34:12 +0000336 MFI->StackSize = getHWStackSize(MaxStack, hasPush);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000337 }
338
339 return false;
340 }
341
342 const char *getPassName() const {
343 return "R600 Control Flow Finalizer Pass";
344 }
345};
346
347char R600ControlFlowFinalizer::ID = 0;
348
349}
350
351
352llvm::FunctionPass *llvm::createR600ControlFlowFinalizer(TargetMachine &TM) {
353 return new R600ControlFlowFinalizer(TM);
354}