Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 61 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>; |
| 62 | def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>; |
| 63 | def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 64 | def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 65 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 66 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 67 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 68 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 69 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 70 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 71 | // Node definitions. |
| 72 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 74 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 75 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 76 | [SDNPHasChain, SDNPOutFlag]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 77 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 78 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 79 | |
| 80 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 81 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 82 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 83 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 84 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 85 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 87 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 88 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 89 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 90 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 91 | [SDNPHasChain, SDNPOptInFlag]>; |
| 92 | |
| 93 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
| 94 | [SDNPInFlag]>; |
| 95 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
| 96 | [SDNPInFlag]>; |
| 97 | |
| 98 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
| 99 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 100 | |
| 101 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 102 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 103 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 104 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 105 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 106 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 107 | [SDNPHasChain]>; |
| 108 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 109 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
| 110 | [SDNPOutFlag]>; |
| 111 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 112 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 113 | [SDNPOutFlag, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 114 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 115 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 116 | |
| 117 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 118 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 119 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 120 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 121 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 122 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 123 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 124 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
| 125 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 126 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 127 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 128 | [SDNPHasChain]>; |
| 129 | def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER, |
| 130 | [SDNPHasChain]>; |
| 131 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR, |
| 132 | [SDNPHasChain]>; |
| 133 | def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR, |
| 134 | [SDNPHasChain]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 135 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 136 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 137 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 138 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
| 139 | [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>; |
| 140 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 141 | |
| 142 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 143 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 144 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 145 | // ARM Instruction Predicate Definitions. |
| 146 | // |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 147 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">; |
| 148 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 149 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
| 150 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">; |
| 151 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">; |
| 152 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">; |
| 153 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
| 154 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">; |
| 155 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
| 156 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">; |
| 157 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">; |
| 158 | def HasNEON : Predicate<"Subtarget->hasNEON()">; |
| 159 | def HasDivide : Predicate<"Subtarget->hasDivide()">; |
Jim Grosbach | 2940213 | 2010-05-05 23:44:43 +0000 | [diff] [blame] | 160 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 161 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">; |
| 162 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 163 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 164 | def IsThumb : Predicate<"Subtarget->isThumb()">; |
| 165 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
| 166 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">; |
| 167 | def IsARM : Predicate<"!Subtarget->isThumb()">; |
| 168 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 169 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 170 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 171 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 172 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 173 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
| 174 | def UseVMLx : Predicate<"Subtarget->useVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 175 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 176 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 177 | // ARM Flag Definitions. |
| 178 | |
| 179 | class RegConstraint<string C> { |
| 180 | string Constraints = C; |
| 181 | } |
| 182 | |
| 183 | //===----------------------------------------------------------------------===// |
| 184 | // ARM specific transformation functions and pattern fragments. |
| 185 | // |
| 186 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 187 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 188 | // so_imm_neg def below. |
| 189 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 190 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 191 | }]>; |
| 192 | |
| 193 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 194 | // so_imm_not def below. |
| 195 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 196 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 197 | }]>; |
| 198 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 199 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 200 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 201 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 202 | }]>; |
| 203 | |
| 204 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 205 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 206 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 207 | }]>; |
| 208 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 209 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 210 | PatLeaf<(imm), [{ |
| 211 | return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1; |
| 212 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 213 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 214 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 215 | PatLeaf<(imm), [{ |
| 216 | return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1; |
| 217 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 218 | |
| 219 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 220 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 221 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 222 | }]>; |
| 223 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 224 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 225 | /// e.g., 0xf000ffff |
| 226 | def bf_inv_mask_imm : Operand<i32>, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 227 | PatLeaf<(imm), [{ |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 228 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 229 | }] > { |
| 230 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 231 | } |
| 232 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 233 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 234 | def hi16 : SDNodeXForm<imm, [{ |
| 235 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 236 | }]>; |
| 237 | |
| 238 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 239 | // Returns true if all low 16-bits are 0. |
| 240 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 241 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 242 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 243 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 244 | /// [0.65535]. |
| 245 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 246 | return (uint32_t)N->getZExtValue() < 65536; |
| 247 | }]>; |
| 248 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 249 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 250 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 251 | |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 252 | /// adde and sube predicates - True based on whether the carry flag output |
| 253 | /// will be needed or not. |
| 254 | def adde_dead_carry : |
| 255 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 256 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 257 | def sube_dead_carry : |
| 258 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 259 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 260 | def adde_live_carry : |
| 261 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 262 | [{return N->hasAnyUseOfValue(1);}]>; |
| 263 | def sube_live_carry : |
| 264 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 265 | [{return N->hasAnyUseOfValue(1);}]>; |
| 266 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 267 | //===----------------------------------------------------------------------===// |
| 268 | // Operand Definitions. |
| 269 | // |
| 270 | |
| 271 | // Branch target. |
| 272 | def brtarget : Operand<OtherVT>; |
| 273 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 274 | // A list of registers separated by comma. Used by load/store multiple. |
| 275 | def reglist : Operand<i32> { |
| 276 | let PrintMethod = "printRegisterList"; |
| 277 | } |
| 278 | |
| 279 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 280 | def cpinst_operand : Operand<i32> { |
| 281 | let PrintMethod = "printCPInstOperand"; |
| 282 | } |
| 283 | |
| 284 | def jtblock_operand : Operand<i32> { |
| 285 | let PrintMethod = "printJTBlockOperand"; |
| 286 | } |
Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 287 | def jt2block_operand : Operand<i32> { |
| 288 | let PrintMethod = "printJT2BlockOperand"; |
| 289 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 290 | |
| 291 | // Local PC labels. |
| 292 | def pclabel : Operand<i32> { |
| 293 | let PrintMethod = "printPCLabel"; |
| 294 | } |
| 295 | |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 296 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
| 297 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ |
| 298 | int32_t v = (int32_t)N->getZExtValue(); |
| 299 | return v == 8 || v == 16 || v == 24; }]> { |
| 300 | string EncoderMethod = "getRotImmOpValue"; |
| 301 | } |
| 302 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 303 | // shift_imm: An integer that encodes a shift amount and the type of shift |
| 304 | // (currently either asr or lsl) using the same encoding used for the |
| 305 | // immediates in so_reg operands. |
| 306 | def shift_imm : Operand<i32> { |
| 307 | let PrintMethod = "printShiftImmOperand"; |
| 308 | } |
| 309 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 310 | // shifter_operand operands: so_reg and so_imm. |
| 311 | def so_reg : Operand<i32>, // reg reg imm |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 312 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 313 | [shl,srl,sra,rotr]> { |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 314 | string EncoderMethod = "getSORegOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 315 | let PrintMethod = "printSORegOperand"; |
| 316 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 317 | } |
| 318 | |
| 319 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 320 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 321 | // represented in the imm field in the same 12-bit form that they are encoded |
| 322 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 323 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
Jakob Stoklund Olesen | 00d3dda | 2010-08-17 20:39:04 +0000 | [diff] [blame] | 324 | def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> { |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 325 | string EncoderMethod = "getSOImmOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 326 | let PrintMethod = "printSOImmOperand"; |
| 327 | } |
| 328 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 329 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 330 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 331 | // get the first/second pieces. |
| 332 | def so_imm2part : Operand<i32>, |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 333 | PatLeaf<(imm), [{ |
| 334 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 335 | }]> { |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 336 | let PrintMethod = "printSOImm2PartOperand"; |
| 337 | } |
| 338 | |
| 339 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 340 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 341 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 342 | }]>; |
| 343 | |
| 344 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 345 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 346 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 347 | }]>; |
| 348 | |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 349 | def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ |
| 350 | return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue()); |
| 351 | }]> { |
| 352 | let PrintMethod = "printSOImm2PartOperand"; |
| 353 | } |
| 354 | |
| 355 | def so_neg_imm2part_1 : SDNodeXForm<imm, [{ |
| 356 | unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue()); |
| 357 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 358 | }]>; |
| 359 | |
| 360 | def so_neg_imm2part_2 : SDNodeXForm<imm, [{ |
| 361 | unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue()); |
| 362 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 363 | }]>; |
| 364 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 365 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
| 366 | def imm0_31 : Operand<i32>, PatLeaf<(imm), [{ |
| 367 | return (int32_t)N->getZExtValue() < 32; |
| 368 | }]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 369 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 370 | /// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'. |
| 371 | def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{ |
| 372 | return (int32_t)N->getZExtValue() < 32; |
| 373 | }]> { |
| 374 | string EncoderMethod = "getImmMinusOneOpValue"; |
| 375 | } |
| 376 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 377 | // Define ARM specific addressing modes. |
| 378 | |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 379 | // addrmode2base := reg +/- imm12 |
| 380 | // |
| 381 | def addrmode2base : Operand<i32>, |
| 382 | ComplexPattern<i32, 3, "SelectAddrMode2Base", []> { |
| 383 | let PrintMethod = "printAddrMode2Operand"; |
| 384 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 385 | } |
| 386 | // addrmode2shop := reg +/- reg shop imm |
| 387 | // |
| 388 | def addrmode2shop : Operand<i32>, |
| 389 | ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> { |
| 390 | let PrintMethod = "printAddrMode2Operand"; |
| 391 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 392 | } |
| 393 | |
| 394 | // addrmode2 := (addrmode2base || addrmode2shop) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 395 | // |
| 396 | def addrmode2 : Operand<i32>, |
| 397 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
| 398 | let PrintMethod = "printAddrMode2Operand"; |
| 399 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 400 | } |
| 401 | |
| 402 | def am2offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 403 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", |
| 404 | [], [SDNPWantRoot]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 405 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 406 | let MIOperandInfo = (ops GPR, i32imm); |
| 407 | } |
| 408 | |
| 409 | // addrmode3 := reg +/- reg |
| 410 | // addrmode3 := reg +/- imm8 |
| 411 | // |
| 412 | def addrmode3 : Operand<i32>, |
| 413 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
| 414 | let PrintMethod = "printAddrMode3Operand"; |
| 415 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 416 | } |
| 417 | |
| 418 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 419 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 420 | [], [SDNPWantRoot]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 421 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 422 | let MIOperandInfo = (ops GPR, i32imm); |
| 423 | } |
| 424 | |
| 425 | // addrmode4 := reg, <mode|W> |
| 426 | // |
| 427 | def addrmode4 : Operand<i32>, |
Anton Korobeynikov | baf3108 | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 428 | ComplexPattern<i32, 2, "SelectAddrMode4", []> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 429 | let PrintMethod = "printAddrMode4Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 430 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 431 | } |
| 432 | |
| 433 | // addrmode5 := reg +/- imm8*4 |
| 434 | // |
| 435 | def addrmode5 : Operand<i32>, |
| 436 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 437 | let PrintMethod = "printAddrMode5Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 438 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 439 | } |
| 440 | |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 441 | // addrmode6 := reg with optional writeback |
| 442 | // |
| 443 | def addrmode6 : Operand<i32>, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 444 | ComplexPattern<i32, 2, "SelectAddrMode6", []> { |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 445 | let PrintMethod = "printAddrMode6Operand"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 446 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 447 | } |
| 448 | |
| 449 | def am6offset : Operand<i32> { |
| 450 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 451 | let MIOperandInfo = (ops GPR); |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 452 | } |
| 453 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 454 | // addrmodepc := pc + reg |
| 455 | // |
| 456 | def addrmodepc : Operand<i32>, |
| 457 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 458 | let PrintMethod = "printAddrModePCOperand"; |
| 459 | let MIOperandInfo = (ops GPR, i32imm); |
| 460 | } |
| 461 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 462 | def nohash_imm : Operand<i32> { |
| 463 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 464 | } |
| 465 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 466 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 467 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 468 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 469 | |
| 470 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 471 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 472 | // |
| 473 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 474 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 475 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 476 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 477 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 478 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 479 | // The register-immediate version is re-materializable. This is useful |
| 480 | // in particular for taking the address of a local. |
| 481 | let isReMaterializable = 1 in { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 482 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 483 | iii, opc, "\t$Rd, $Rn, $imm", |
| 484 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 485 | bits<4> Rd; |
| 486 | bits<4> Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 487 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 488 | let Inst{25} = 1; |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 489 | let Inst{15-12} = Rd; |
| 490 | let Inst{19-16} = Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 491 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 492 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 493 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 494 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 495 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 496 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 497 | bits<4> Rd; |
| 498 | bits<4> Rn; |
| 499 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 500 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 501 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 502 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 503 | let Inst{3-0} = Rm; |
| 504 | let Inst{15-12} = Rd; |
| 505 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 506 | } |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 507 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 508 | iis, opc, "\t$Rd, $Rn, $shift", |
| 509 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 510 | bits<4> Rd; |
| 511 | bits<4> Rn; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 512 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 513 | let Inst{25} = 0; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 514 | let Inst{11-0} = shift; |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 515 | let Inst{15-12} = Rd; |
| 516 | let Inst{19-16} = Rn; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 517 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 518 | } |
| 519 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 520 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 521 | /// instruction modifies the CPSR register. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 522 | let Defs = [CPSR] in { |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 523 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, |
| 524 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 525 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 526 | def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 527 | iii, opc, "\t$Rd, $Rn, $imm", |
| 528 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 529 | bits<4> Rd; |
| 530 | bits<4> Rn; |
| 531 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 532 | let Inst{25} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 533 | let Inst{15-12} = Rd; |
| 534 | let Inst{19-16} = Rn; |
| 535 | let Inst{11-0} = imm; |
| 536 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 537 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 538 | def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 539 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 540 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 541 | bits<4> Rd; |
| 542 | bits<4> Rn; |
| 543 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 544 | let Inst{11-4} = 0b00000000; |
Bob Wilson | a7fcb9b | 2009-10-13 15:27:23 +0000 | [diff] [blame] | 545 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 546 | let isCommutable = Commutable; |
| 547 | let Inst{3-0} = Rm; |
| 548 | let Inst{15-12} = Rd; |
| 549 | let Inst{19-16} = Rn; |
| 550 | let Inst{20} = 1; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 551 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 552 | def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 553 | iis, opc, "\t$Rd, $Rn, $shift", |
| 554 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
| 555 | bits<4> Rd; |
| 556 | bits<4> Rn; |
| 557 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 558 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 559 | let Inst{11-0} = shift; |
| 560 | let Inst{15-12} = Rd; |
| 561 | let Inst{19-16} = Rn; |
| 562 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 563 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 564 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 565 | } |
| 566 | |
| 567 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 568 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 569 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 570 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 571 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 572 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 573 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 574 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 575 | opc, "\t$Rn, $imm", |
| 576 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 577 | bits<4> Rn; |
| 578 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 579 | let Inst{25} = 1; |
Jim Grosbach | e822f94 | 2010-10-13 18:05:25 +0000 | [diff] [blame] | 580 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 581 | let Inst{19-16} = Rn; |
| 582 | let Inst{11-0} = imm; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 583 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 584 | let Inst{20} = 1; |
| 585 | } |
| 586 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 587 | opc, "\t$Rn, $Rm", |
| 588 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 589 | bits<4> Rn; |
| 590 | bits<4> Rm; |
| 591 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 592 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 593 | let isCommutable = Commutable; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 594 | let Inst{3-0} = Rm; |
Jim Grosbach | e822f94 | 2010-10-13 18:05:25 +0000 | [diff] [blame] | 595 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 596 | let Inst{19-16} = Rn; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 597 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 598 | } |
| 599 | def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis, |
| 600 | opc, "\t$Rn, $shift", |
| 601 | [(opnode GPR:$Rn, so_reg:$shift)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 602 | bits<4> Rn; |
| 603 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 604 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 605 | let Inst{11-0} = shift; |
Jim Grosbach | e822f94 | 2010-10-13 18:05:25 +0000 | [diff] [blame] | 606 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 607 | let Inst{19-16} = Rn; |
| 608 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 609 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 610 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 611 | } |
| 612 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 613 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 614 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 615 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 616 | multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 617 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 618 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
| 619 | [(set GPR:$Rd, (opnode GPR:$Rm))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 620 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 621 | bits<4> Rd; |
| 622 | bits<4> Rm; |
| 623 | let Inst{15-12} = Rd; |
| 624 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 625 | let Inst{11-10} = 0b00; |
| 626 | let Inst{19-16} = 0b1111; |
| 627 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 628 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 629 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
| 630 | [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 631 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 632 | bits<4> Rd; |
| 633 | bits<4> Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 634 | bits<2> rot; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 635 | let Inst{15-12} = Rd; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 636 | let Inst{11-10} = rot; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 637 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 638 | let Inst{19-16} = 0b1111; |
| 639 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 640 | } |
| 641 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 642 | multiclass AI_ext_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 643 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 644 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 645 | [/* For disassembly only; pattern left blank */]>, |
| 646 | Requires<[IsARM, HasV6]> { |
| 647 | let Inst{11-10} = 0b00; |
| 648 | let Inst{19-16} = 0b1111; |
| 649 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 650 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 651 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 652 | [/* For disassembly only; pattern left blank */]>, |
| 653 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 654 | bits<2> rot; |
| 655 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 656 | let Inst{19-16} = 0b1111; |
| 657 | } |
| 658 | } |
| 659 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 660 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 661 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 662 | multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 663 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 664 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
| 665 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 666 | Requires<[IsARM, HasV6]> { |
| 667 | let Inst{11-10} = 0b00; |
| 668 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 669 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 670 | rot_imm:$rot), |
| 671 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
| 672 | [(set GPR:$Rd, (opnode GPR:$Rn, |
| 673 | (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 674 | Requires<[IsARM, HasV6]> { |
| 675 | bits<4> Rn; |
| 676 | bits<2> rot; |
| 677 | let Inst{19-16} = Rn; |
| 678 | let Inst{11-10} = rot; |
| 679 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 680 | } |
| 681 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 682 | // For disassembly only. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 683 | multiclass AI_exta_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 684 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 685 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 686 | [/* For disassembly only; pattern left blank */]>, |
| 687 | Requires<[IsARM, HasV6]> { |
| 688 | let Inst{11-10} = 0b00; |
| 689 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 690 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 691 | rot_imm:$rot), |
| 692 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 693 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 694 | Requires<[IsARM, HasV6]> { |
| 695 | bits<4> Rn; |
| 696 | bits<2> rot; |
| 697 | let Inst{19-16} = Rn; |
| 698 | let Inst{11-10} = rot; |
| 699 | } |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 700 | } |
| 701 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 702 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 703 | let Uses = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 704 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 705 | bit Commutable = 0> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 706 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 707 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 708 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 709 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 710 | bits<4> Rd; |
| 711 | bits<4> Rn; |
| 712 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 713 | let Inst{25} = 1; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 714 | let Inst{15-12} = Rd; |
| 715 | let Inst{19-16} = Rn; |
| 716 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 717 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 718 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 719 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 720 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 721 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 722 | bits<4> Rd; |
| 723 | bits<4> Rn; |
| 724 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 725 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 726 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 727 | let isCommutable = Commutable; |
| 728 | let Inst{3-0} = Rm; |
| 729 | let Inst{15-12} = Rd; |
| 730 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 731 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 732 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 733 | DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 734 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 735 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 736 | bits<4> Rd; |
| 737 | bits<4> Rn; |
| 738 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 739 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 740 | let Inst{11-0} = shift; |
| 741 | let Inst{15-12} = Rd; |
| 742 | let Inst{19-16} = Rn; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 743 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 744 | } |
| 745 | // Carry setting variants |
| 746 | let Defs = [CPSR] in { |
| 747 | multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 748 | bit Commutable = 0> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 749 | def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 750 | DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"), |
| 751 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 752 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 753 | bits<4> Rd; |
| 754 | bits<4> Rn; |
| 755 | bits<12> imm; |
| 756 | let Inst{15-12} = Rd; |
| 757 | let Inst{19-16} = Rn; |
| 758 | let Inst{11-0} = imm; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 759 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 760 | let Inst{25} = 1; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 761 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 762 | def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 763 | DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"), |
| 764 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 765 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 766 | bits<4> Rd; |
| 767 | bits<4> Rn; |
| 768 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 769 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 770 | let isCommutable = Commutable; |
| 771 | let Inst{3-0} = Rm; |
| 772 | let Inst{15-12} = Rd; |
| 773 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 774 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 775 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 776 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 777 | def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 778 | DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"), |
| 779 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 780 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 781 | bits<4> Rd; |
| 782 | bits<4> Rn; |
| 783 | bits<12> shift; |
| 784 | let Inst{11-0} = shift; |
| 785 | let Inst{15-12} = Rd; |
| 786 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 787 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 788 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 789 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 790 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 791 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 792 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 793 | |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 794 | //===----------------------------------------------------------------------===// |
| 795 | // Instructions |
| 796 | //===----------------------------------------------------------------------===// |
| 797 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 798 | //===----------------------------------------------------------------------===// |
| 799 | // Miscellaneous Instructions. |
| 800 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 801 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 802 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 803 | /// the function. The first operand is the ID# for this instruction, the second |
| 804 | /// is the index into the MachineConstantPool that this is, the third is the |
| 805 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 806 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 807 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 808 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 809 | i32imm:$size), NoItinerary, "", []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 810 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 811 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 812 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 813 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 814 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 815 | def ADJCALLSTACKUP : |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 816 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 817 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 818 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 819 | def ADJCALLSTACKDOWN : |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 820 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 821 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 822 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 823 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 824 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 825 | [/* For disassembly only; pattern left blank */]>, |
| 826 | Requires<[IsARM, HasV6T2]> { |
| 827 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 828 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 829 | let Inst{7-0} = 0b00000000; |
| 830 | } |
| 831 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 832 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 833 | [/* For disassembly only; pattern left blank */]>, |
| 834 | Requires<[IsARM, HasV6T2]> { |
| 835 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 836 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 837 | let Inst{7-0} = 0b00000001; |
| 838 | } |
| 839 | |
| 840 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 841 | [/* For disassembly only; pattern left blank */]>, |
| 842 | Requires<[IsARM, HasV6T2]> { |
| 843 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 844 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 845 | let Inst{7-0} = 0b00000010; |
| 846 | } |
| 847 | |
| 848 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 849 | [/* For disassembly only; pattern left blank */]>, |
| 850 | Requires<[IsARM, HasV6T2]> { |
| 851 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 852 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 853 | let Inst{7-0} = 0b00000011; |
| 854 | } |
| 855 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 856 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
| 857 | "\t$dst, $a, $b", |
| 858 | [/* For disassembly only; pattern left blank */]>, |
| 859 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 860 | bits<4> Rd; |
| 861 | bits<4> Rn; |
| 862 | bits<4> Rm; |
| 863 | let Inst{3-0} = Rm; |
| 864 | let Inst{15-12} = Rd; |
| 865 | let Inst{19-16} = Rn; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 866 | let Inst{27-20} = 0b01101000; |
| 867 | let Inst{7-4} = 0b1011; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 868 | let Inst{11-8} = 0b1111; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 869 | } |
| 870 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 871 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
| 872 | [/* For disassembly only; pattern left blank */]>, |
| 873 | Requires<[IsARM, HasV6T2]> { |
| 874 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 875 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 876 | let Inst{7-0} = 0b00000100; |
| 877 | } |
| 878 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 879 | // The i32imm operand $val can be used by a debugger to store more information |
| 880 | // about the breakpoint. |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 881 | def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val", |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 882 | [/* For disassembly only; pattern left blank */]>, |
| 883 | Requires<[IsARM]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 884 | bits<16> val; |
| 885 | let Inst{3-0} = val{3-0}; |
| 886 | let Inst{19-8} = val{15-4}; |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 887 | let Inst{27-20} = 0b00010010; |
| 888 | let Inst{7-4} = 0b0111; |
| 889 | } |
| 890 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 891 | // Change Processor State is a system instruction -- for disassembly only. |
| 892 | // The singleton $opt operand contains the following information: |
| 893 | // opt{4-0} = mode from Inst{4-0} |
| 894 | // opt{5} = changemode from Inst{17} |
| 895 | // opt{8-6} = AIF from Inst{8-6} |
| 896 | // opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable |
Jim Grosbach | 596307e | 2010-10-13 20:38:04 +0000 | [diff] [blame] | 897 | // FIXME: Integrated assembler will need these split out. |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 898 | def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 899 | [/* For disassembly only; pattern left blank */]>, |
| 900 | Requires<[IsARM]> { |
| 901 | let Inst{31-28} = 0b1111; |
| 902 | let Inst{27-20} = 0b00010000; |
| 903 | let Inst{16} = 0; |
| 904 | let Inst{5} = 0; |
| 905 | } |
| 906 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 907 | // Preload signals the memory system of possible future data/instruction access. |
| 908 | // These are for disassembly only. |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 909 | // |
| 910 | // A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0. |
| 911 | // The neg_zero operand translates -0 to -1, -1 to -2, ..., etc. |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 912 | multiclass APreLoad<bit data, bit read, string opc> { |
| 913 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 914 | def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary, |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 915 | !strconcat(opc, "\t[$base, $imm]"), []> { |
| 916 | let Inst{31-26} = 0b111101; |
| 917 | let Inst{25} = 0; // 0 for immediate form |
| 918 | let Inst{24} = data; |
| 919 | let Inst{22} = read; |
| 920 | let Inst{21-20} = 0b01; |
| 921 | } |
| 922 | |
| 923 | def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary, |
| 924 | !strconcat(opc, "\t$addr"), []> { |
| 925 | let Inst{31-26} = 0b111101; |
| 926 | let Inst{25} = 1; // 1 for register form |
| 927 | let Inst{24} = data; |
| 928 | let Inst{22} = read; |
| 929 | let Inst{21-20} = 0b01; |
| 930 | let Inst{4} = 0; |
| 931 | } |
| 932 | } |
| 933 | |
| 934 | defm PLD : APreLoad<1, 1, "pld">; |
| 935 | defm PLDW : APreLoad<1, 0, "pldw">; |
| 936 | defm PLI : APreLoad<0, 1, "pli">; |
| 937 | |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 938 | def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary, |
| 939 | "setend\t$end", |
| 940 | [/* For disassembly only; pattern left blank */]>, |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 941 | Requires<[IsARM]> { |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 942 | bits<1> end; |
| 943 | let Inst{31-10} = 0b1111000100000001000000; |
| 944 | let Inst{9} = end; |
| 945 | let Inst{8-0} = 0; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 946 | } |
| 947 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 948 | def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 949 | [/* For disassembly only; pattern left blank */]>, |
| 950 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 951 | bits<4> opt; |
| 952 | let Inst{27-4} = 0b001100100000111100001111; |
| 953 | let Inst{3-0} = opt; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 954 | } |
| 955 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 956 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 957 | let isBarrier = 1, isTerminator = 1 in |
Anton Korobeynikov | 418d1d9 | 2010-05-15 17:19:20 +0000 | [diff] [blame] | 958 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 959 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 960 | Requires<[IsARM]> { |
| 961 | let Inst{27-25} = 0b011; |
| 962 | let Inst{24-20} = 0b11111; |
| 963 | let Inst{7-5} = 0b111; |
| 964 | let Inst{4} = 0b1; |
| 965 | } |
| 966 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 967 | // Address computation and loads and stores in PIC mode. |
Jim Grosbach | b4b07b9 | 2010-10-13 22:55:33 +0000 | [diff] [blame] | 968 | // FIXME: These PIC insn patterns are pseudos, but derive from the normal insn |
| 969 | // classes (AXI1, et.al.) and so have encoding information and such, |
| 970 | // which is suboptimal. Once the rest of the code emitter (including |
| 971 | // JIT) is MC-ized we should look at refactoring these into true |
| 972 | // pseudos. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 973 | let isNotDuplicable = 1 in { |
Evan Cheng | c072966 | 2008-10-31 19:11:09 +0000 | [diff] [blame] | 974 | def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 975 | Pseudo, IIC_iALUr, "", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 976 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 977 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 978 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 979 | def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 980 | Pseudo, IIC_iLoad_r, "", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 981 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 982 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 983 | def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 984 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 985 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; |
| 986 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 987 | def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 988 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 989 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; |
| 990 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 991 | def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 992 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 993 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; |
| 994 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 995 | def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 996 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 997 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; |
| 998 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 999 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1000 | def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1001 | Pseudo, IIC_iStore_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1002 | [(store GPR:$src, addrmodepc:$addr)]>; |
| 1003 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1004 | def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1005 | Pseudo, IIC_iStore_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1006 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; |
| 1007 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1008 | def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1009 | Pseudo, IIC_iStore_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1010 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
| 1011 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1012 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1013 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1014 | |
| 1015 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1016 | // assembler. |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1017 | // FIXME: These are marked as pseudos, but they're really not(?). They're just |
| 1018 | // the ADR instruction. Is this the right way to handle that? They need |
| 1019 | // encoding information regardless. |
Evan Cheng | ea420b2 | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 1020 | let neverHasSideEffects = 1 in { |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 1021 | let isReMaterializable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1022 | def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1023 | Pseudo, IIC_iALUi, |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 1024 | "adr$p\t$dst, #$label", []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1025 | |
Jim Grosbach | a967d11 | 2010-06-21 21:27:27 +0000 | [diff] [blame] | 1026 | } // neverHasSideEffects |
Evan Cheng | 023dd3f | 2009-06-24 23:14:45 +0000 | [diff] [blame] | 1027 | def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 1028 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 1029 | Pseudo, IIC_iALUi, |
| 1030 | "adr$p\t$dst, #${label}_${id}", []> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1031 | let Inst{25} = 1; |
| 1032 | } |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1033 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1034 | //===----------------------------------------------------------------------===// |
| 1035 | // Control Flow Instructions. |
| 1036 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1037 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1038 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1039 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1040 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1041 | "bx", "\tlr", [(ARMretflag)]>, |
| 1042 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1043 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1044 | } |
| 1045 | |
| 1046 | // ARMV4 only |
| 1047 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
| 1048 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1049 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1050 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1051 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1052 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1053 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1054 | // Indirect branches |
| 1055 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1056 | // ARMV4T and above |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 1057 | def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1058 | [(brind GPR:$dst)]>, |
| 1059 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1060 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1061 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1062 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1063 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1064 | |
| 1065 | // ARMV4 only |
| 1066 | def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst", |
| 1067 | [(brind GPR:$dst)]>, |
| 1068 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1069 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1070 | let Inst{31-4} = 0b1110000110100000111100000000; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1071 | let Inst{3-0} = dst; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1072 | } |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1073 | } |
| 1074 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1075 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1076 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1077 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 1078 | hasExtraDefRegAllocReq = 1 in |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1079 | def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 1080 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1081 | IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr, |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1082 | "ldm${addr:submode}${p}\t$addr!, $dsts", |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1083 | "$addr.addr = $wb", []>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 1084 | |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1085 | // On non-Darwin platforms R9 is callee-saved. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1086 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1087 | Defs = [R0, R1, R2, R3, R12, LR, |
| 1088 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1089 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 1090 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1091 | def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1092 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1093 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1094 | Requires<[IsARM, IsNotDarwin]> { |
| 1095 | let Inst{31-28} = 0b1110; |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1096 | // FIXME: Encoding info for $func. Needs fixups bits. |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1097 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1098 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1099 | def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1100 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1101 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 1102 | Requires<[IsARM, IsNotDarwin]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1103 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1104 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1105 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1106 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1107 | [(ARMcall GPR:$func)]>, |
| 1108 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1109 | bits<4> func; |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1110 | let Inst{27-4} = 0b000100101111111111110011; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1111 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1112 | } |
| 1113 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1114 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1115 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 1116 | def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1117 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1118 | [(ARMcall_nolink tGPR:$func)]>, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1119 | Requires<[IsARM, HasV4T, IsNotDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1120 | bits<4> func; |
| 1121 | let Inst{27-4} = 0b000100101111111111110001; |
| 1122 | let Inst{3-0} = func; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1123 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1124 | |
| 1125 | // ARMv4 |
| 1126 | def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
| 1127 | IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func", |
| 1128 | [(ARMcall_nolink tGPR:$func)]>, |
| 1129 | Requires<[IsARM, NoV4T, IsNotDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1130 | bits<4> func; |
| 1131 | let Inst{27-4} = 0b000110100000111100000000; |
| 1132 | let Inst{3-0} = func; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1133 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1134 | } |
| 1135 | |
| 1136 | // On Darwin R9 is call-clobbered. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1137 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1138 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 1139 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1140 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 1141 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1142 | def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1143 | IIC_Br, "bl\t$func", |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1144 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> { |
| 1145 | let Inst{31-28} = 0b1110; |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1146 | // FIXME: Encoding info for $func. Needs fixups bits. |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1147 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1148 | |
| 1149 | def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1150 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1151 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 1152 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1153 | |
| 1154 | // ARMv5T and above |
| 1155 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1156 | IIC_Br, "blx\t$func", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1157 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1158 | bits<4> func; |
| 1159 | let Inst{27-4} = 0b000100101111111111110011; |
| 1160 | let Inst{3-0} = func; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1161 | } |
| 1162 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1163 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1164 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 1165 | def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1166 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1167 | [(ARMcall_nolink tGPR:$func)]>, |
| 1168 | Requires<[IsARM, HasV4T, IsDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1169 | bits<4> func; |
| 1170 | let Inst{27-4} = 0b000100101111111111110001; |
| 1171 | let Inst{3-0} = func; |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 1172 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1173 | |
| 1174 | // ARMv4 |
| 1175 | def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
| 1176 | IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func", |
| 1177 | [(ARMcall_nolink tGPR:$func)]>, |
| 1178 | Requires<[IsARM, NoV4T, IsDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1179 | bits<4> func; |
| 1180 | let Inst{27-4} = 0b000110100000111100000000; |
| 1181 | let Inst{3-0} = func; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1182 | } |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1183 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1184 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1185 | // Tail calls. |
| 1186 | |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1187 | // FIXME: These should probably be xformed into the non-TC versions of the |
| 1188 | // instructions as part of MC lowering. |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1189 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 1190 | // Darwin versions. |
| 1191 | let Defs = [R0, R1, R2, R3, R9, R12, |
| 1192 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1193 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1194 | D27, D28, D29, D30, D31, PC], |
| 1195 | Uses = [SP] in { |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1196 | def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops), |
| 1197 | Pseudo, IIC_Br, |
| 1198 | "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1199 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1200 | def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops), |
| 1201 | Pseudo, IIC_Br, |
| 1202 | "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1203 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1204 | def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1205 | IIC_Br, "b\t$dst @ TAILCALL", |
| 1206 | []>, Requires<[IsDarwin]>; |
| 1207 | |
| 1208 | def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1209 | IIC_Br, "b.w\t$dst @ TAILCALL", |
| 1210 | []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1211 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1212 | def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
| 1213 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1214 | []>, Requires<[IsDarwin]> { |
Jim Grosbach | 2d294f5 | 2010-10-14 17:24:28 +0000 | [diff] [blame] | 1215 | bits<4> dst; |
| 1216 | let Inst{31-4} = 0b1110000100101111111111110001; |
| 1217 | let Inst{3-0} = dst; |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1218 | } |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1219 | } |
| 1220 | |
| 1221 | // Non-Darwin versions (the difference is R9). |
| 1222 | let Defs = [R0, R1, R2, R3, R12, |
| 1223 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1224 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1225 | D27, D28, D29, D30, D31, PC], |
| 1226 | Uses = [SP] in { |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1227 | def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops), |
| 1228 | Pseudo, IIC_Br, |
| 1229 | "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1230 | |
Dale Johannesen | b0ccb75 | 2010-06-21 18:21:49 +0000 | [diff] [blame] | 1231 | def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1232 | Pseudo, IIC_Br, |
| 1233 | "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1234 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1235 | def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1236 | IIC_Br, "b\t$dst @ TAILCALL", |
| 1237 | []>, Requires<[IsARM, IsNotDarwin]>; |
Dale Johannesen | 1041680 | 2010-06-18 20:44:28 +0000 | [diff] [blame] | 1238 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1239 | def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1240 | IIC_Br, "b.w\t$dst @ TAILCALL", |
| 1241 | []>, Requires<[IsThumb, IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1242 | |
Dale Johannesen | b0ccb75 | 2010-06-21 18:21:49 +0000 | [diff] [blame] | 1243 | def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1244 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1245 | []>, Requires<[IsNotDarwin]> { |
Jim Grosbach | 2d294f5 | 2010-10-14 17:24:28 +0000 | [diff] [blame] | 1246 | bits<4> dst; |
| 1247 | let Inst{31-4} = 0b1110000100101111111111110001; |
| 1248 | let Inst{3-0} = dst; |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1249 | } |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1250 | } |
| 1251 | } |
| 1252 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1253 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1254 | // B is "predicable" since it can be xformed into a Bcc. |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1255 | let isBarrier = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1256 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1257 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1258 | "b\t$target", [(br bb:$target)]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1259 | |
Owen Anderson | 20ab290 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 1260 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1261 | def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | d4d188e | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1262 | IIC_Br, "mov\tpc, $target$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1263 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> { |
Johnny Chen | ec68915 | 2009-12-14 21:51:34 +0000 | [diff] [blame] | 1264 | let Inst{11-4} = 0b00000000; |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1265 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1266 | let Inst{20} = 0; // S Bit |
| 1267 | let Inst{24-21} = 0b1101; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1268 | let Inst{27-25} = 0b000; |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1269 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1270 | def BR_JTm : JTI<(outs), |
| 1271 | (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | d4d188e | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1272 | IIC_Br, "ldr\tpc, $target$jt", |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1273 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
| 1274 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1275 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1276 | let Inst{20} = 1; // L bit |
| 1277 | let Inst{21} = 0; // W bit |
| 1278 | let Inst{22} = 0; // B bit |
| 1279 | let Inst{24} = 1; // P bit |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1280 | let Inst{27-25} = 0b011; |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1281 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1282 | def BR_JTadd : JTI<(outs), |
| 1283 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | d4d188e | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1284 | IIC_Br, "add\tpc, $target, $idx$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1285 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
| 1286 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1287 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1288 | let Inst{20} = 0; // S bit |
| 1289 | let Inst{24-21} = 0b0100; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1290 | let Inst{27-25} = 0b000; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1291 | } |
| 1292 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
| 1293 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1294 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1295 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1296 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1297 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1298 | IIC_Br, "b", "\t$target", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1299 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>; |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1300 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1301 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1302 | // Branch and Exchange Jazelle -- for disassembly only |
| 1303 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
| 1304 | [/* For disassembly only; pattern left blank */]> { |
| 1305 | let Inst{23-20} = 0b0010; |
| 1306 | //let Inst{19-8} = 0xfff; |
| 1307 | let Inst{7-4} = 0b0010; |
| 1308 | } |
| 1309 | |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1310 | // Secure Monitor Call is a system instruction -- for disassembly only |
| 1311 | def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", |
| 1312 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1313 | bits<4> opt; |
| 1314 | let Inst{23-4} = 0b01100000000000000111; |
| 1315 | let Inst{3-0} = opt; |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1316 | } |
| 1317 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1318 | // Supervisor Call (Software Interrupt) -- for disassembly only |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1319 | let isCall = 1 in { |
| 1320 | def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1321 | [/* For disassembly only; pattern left blank */]> { |
| 1322 | bits<24> svc; |
| 1323 | let Inst{23-0} = svc; |
| 1324 | } |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1325 | } |
| 1326 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1327 | // Store Return State is a system instruction -- for disassembly only |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1328 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 1329 | NoItinerary, "srs${addr:submode}\tsp!, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1330 | [/* For disassembly only; pattern left blank */]> { |
| 1331 | let Inst{31-28} = 0b1111; |
| 1332 | let Inst{22-20} = 0b110; // W = 1 |
| 1333 | } |
| 1334 | |
| 1335 | def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 1336 | NoItinerary, "srs${addr:submode}\tsp, $mode", |
| 1337 | [/* For disassembly only; pattern left blank */]> { |
| 1338 | let Inst{31-28} = 0b1111; |
| 1339 | let Inst{22-20} = 0b100; // W = 0 |
| 1340 | } |
| 1341 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1342 | // Return From Exception is a system instruction -- for disassembly only |
| 1343 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 1344 | NoItinerary, "rfe${addr:submode}\t$base!", |
| 1345 | [/* For disassembly only; pattern left blank */]> { |
| 1346 | let Inst{31-28} = 0b1111; |
| 1347 | let Inst{22-20} = 0b011; // W = 1 |
| 1348 | } |
| 1349 | |
| 1350 | def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 1351 | NoItinerary, "rfe${addr:submode}\t$base", |
| 1352 | [/* For disassembly only; pattern left blank */]> { |
| 1353 | let Inst{31-28} = 0b1111; |
| 1354 | let Inst{22-20} = 0b001; // W = 0 |
| 1355 | } |
| 1356 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1357 | //===----------------------------------------------------------------------===// |
| 1358 | // Load / store Instructions. |
| 1359 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1360 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1361 | // Load |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 1362 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1363 | def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1364 | "ldr", "\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1365 | [(set GPR:$dst, (load addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1366 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1367 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1368 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 1369 | isReMaterializable = 1 in |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1370 | def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1371 | "ldr", "\t$dst, $addr", []>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1372 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1373 | // Loads with zero extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1374 | def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1375 | IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1376 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1377 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1378 | def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1379 | IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1380 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1381 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1382 | // Loads with sign extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1383 | def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1384 | IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1385 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1386 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1387 | def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1388 | IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1389 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1390 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1391 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1392 | // Load doubleword |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1393 | def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1394 | IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1395 | []>, Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1396 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1397 | // Indexed loads |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1398 | def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1399 | (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1400 | "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1401 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1402 | def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1403 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1404 | "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1405 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1406 | def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1407 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1408 | "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1409 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1410 | def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1411 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1412 | "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1413 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1414 | def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1415 | (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1416 | "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1417 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1418 | def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1419 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1420 | "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1421 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1422 | def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1423 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1424 | "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1425 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1426 | def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1427 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1428 | "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1429 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1430 | def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1431 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1432 | "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1433 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1434 | def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1435 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1436 | "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1437 | |
| 1438 | // For disassembly only |
| 1439 | def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1440 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1441 | "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>, |
| 1442 | Requires<[IsARM, HasV5TE]>; |
| 1443 | |
| 1444 | // For disassembly only |
| 1445 | def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1446 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1447 | "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>, |
| 1448 | Requires<[IsARM, HasV5TE]>; |
| 1449 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1450 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1451 | |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1452 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1453 | |
| 1454 | def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1455 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1456 | "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1457 | let Inst{21} = 1; // overwrite |
| 1458 | } |
| 1459 | |
| 1460 | def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1461 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1462 | "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1463 | let Inst{21} = 1; // overwrite |
| 1464 | } |
| 1465 | |
| 1466 | def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1467 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1468 | "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1469 | let Inst{21} = 1; // overwrite |
| 1470 | } |
| 1471 | |
| 1472 | def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1473 | (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1474 | "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1475 | let Inst{21} = 1; // overwrite |
| 1476 | } |
| 1477 | |
| 1478 | def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1479 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1480 | "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1481 | let Inst{21} = 1; // overwrite |
| 1482 | } |
| 1483 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1484 | // Store |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1485 | def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1486 | "str", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1487 | [(store GPR:$src, addrmode2:$addr)]>; |
| 1488 | |
| 1489 | // Stores with truncate |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1490 | def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1491 | IIC_iStore_bh_r, "strh", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1492 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; |
| 1493 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1494 | def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, |
| 1495 | IIC_iStore_bh_r, "strb", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1496 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; |
| 1497 | |
| 1498 | // Store doubleword |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1499 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1500 | def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1501 | StMiscFrm, IIC_iStore_d_r, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1502 | "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1503 | |
| 1504 | // Indexed stores |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1505 | def STR_PRE : AI2stwpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1506 | (ins GPR:$src, GPR:$base, am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1507 | StFrm, IIC_iStore_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1508 | "str", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1509 | [(set GPR:$base_wb, |
| 1510 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1511 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1512 | def STR_POST : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1513 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1514 | StFrm, IIC_iStore_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1515 | "str", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1516 | [(set GPR:$base_wb, |
| 1517 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1518 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1519 | def STRH_PRE : AI3sthpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1520 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1521 | StMiscFrm, IIC_iStore_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1522 | "strh", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1523 | [(set GPR:$base_wb, |
| 1524 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; |
| 1525 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1526 | def STRH_POST: AI3sthpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1527 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1528 | StMiscFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1529 | "strh", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1530 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, |
| 1531 | GPR:$base, am3offset:$offset))]>; |
| 1532 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1533 | def STRB_PRE : AI2stbpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1534 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1535 | StFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1536 | "strb", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1537 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, |
| 1538 | GPR:$base, am2offset:$offset))]>; |
| 1539 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1540 | def STRB_POST: AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1541 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1542 | StFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1543 | "strb", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1544 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, |
| 1545 | GPR:$base, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1546 | |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1547 | // For disassembly only |
| 1548 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 1549 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1550 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1551 | "strd", "\t$src1, $src2, [$base, $offset]!", |
| 1552 | "$base = $base_wb", []>; |
| 1553 | |
| 1554 | // For disassembly only |
| 1555 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 1556 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1557 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1558 | "strd", "\t$src1, $src2, [$base], $offset", |
| 1559 | "$base = $base_wb", []>; |
| 1560 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1561 | // STRT, STRBT, and STRHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1562 | |
| 1563 | def STRT : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1564 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1565 | StFrm, IIC_iStore_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1566 | "strt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1567 | [/* For disassembly only; pattern left blank */]> { |
| 1568 | let Inst{21} = 1; // overwrite |
| 1569 | } |
| 1570 | |
| 1571 | def STRBT : AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1572 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1573 | StFrm, IIC_iStore_bh_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1574 | "strbt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1575 | [/* For disassembly only; pattern left blank */]> { |
| 1576 | let Inst{21} = 1; // overwrite |
| 1577 | } |
| 1578 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1579 | def STRHT: AI3sthpo<(outs GPR:$base_wb), |
| 1580 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1581 | StMiscFrm, IIC_iStore_bh_ru, |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1582 | "strht", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1583 | [/* For disassembly only; pattern left blank */]> { |
| 1584 | let Inst{21} = 1; // overwrite |
| 1585 | } |
| 1586 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1587 | //===----------------------------------------------------------------------===// |
| 1588 | // Load / store multiple Instructions. |
| 1589 | // |
| 1590 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1591 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1592 | def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1593 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1594 | IndexModeNone, LdStMulFrm, IIC_iLoad_m, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1595 | "ldm${addr:submode}${p}\t$addr, $dsts", "", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1596 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1597 | def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 1598 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1599 | IndexModeUpd, LdStMulFrm, IIC_iLoad_mu, |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1600 | "ldm${addr:submode}${p}\t$addr!, $dsts", |
Johnny Chen | e86425f | 2010-03-19 23:50:27 +0000 | [diff] [blame] | 1601 | "$addr.addr = $wb", []>; |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1602 | } // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1603 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1604 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1605 | def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1606 | reglist:$srcs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1607 | IndexModeNone, LdStMulFrm, IIC_iStore_m, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1608 | "stm${addr:submode}${p}\t$addr, $srcs", "", []>; |
| 1609 | |
| 1610 | def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 1611 | reglist:$srcs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1612 | IndexModeUpd, LdStMulFrm, IIC_iStore_mu, |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1613 | "stm${addr:submode}${p}\t$addr!, $srcs", |
Johnny Chen | e86425f | 2010-03-19 23:50:27 +0000 | [diff] [blame] | 1614 | "$addr.addr = $wb", []>; |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1615 | } // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1616 | |
| 1617 | //===----------------------------------------------------------------------===// |
| 1618 | // Move Instructions. |
| 1619 | // |
| 1620 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1621 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1622 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 1623 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 1624 | bits<4> Rd; |
| 1625 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1626 | |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1627 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1628 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1629 | let Inst{3-0} = Rm; |
| 1630 | let Inst{15-12} = Rd; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1631 | } |
| 1632 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1633 | // A version for the smaller set of tail call registers. |
| 1634 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1635 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
| 1636 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 1637 | bits<4> Rd; |
| 1638 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1639 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1640 | let Inst{11-4} = 0b00000000; |
| 1641 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1642 | let Inst{3-0} = Rm; |
| 1643 | let Inst{15-12} = Rd; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1644 | } |
| 1645 | |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1646 | def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1647 | DPSoRegFrm, IIC_iMOVsr, |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1648 | "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP { |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 1649 | bits<4> Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1650 | bits<12> src; |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 1651 | let Inst{15-12} = Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1652 | let Inst{11-0} = src; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1653 | let Inst{25} = 0; |
| 1654 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 1655 | |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1656 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1657 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 1658 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1659 | bits<4> Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1660 | bits<12> imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1661 | let Inst{25} = 1; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1662 | let Inst{15-12} = Rd; |
| 1663 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1664 | let Inst{11-0} = imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1665 | } |
| 1666 | |
| 1667 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1668 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1669 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1670 | "movw", "\t$Rd, $imm", |
| 1671 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 1672 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1673 | bits<4> Rd; |
| 1674 | bits<16> imm; |
| 1675 | let Inst{15-12} = Rd; |
| 1676 | let Inst{11-0} = imm{11-0}; |
| 1677 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1678 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1679 | let Inst{25} = 1; |
| 1680 | } |
| 1681 | |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1682 | let Constraints = "$src = $Rd" in |
| 1683 | def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1684 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1685 | "movt", "\t$Rd, $imm", |
| 1686 | [(set GPR:$Rd, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1687 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1688 | lo16AllZero:$imm))]>, UnaryDP, |
| 1689 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1690 | bits<4> Rd; |
| 1691 | bits<16> imm; |
| 1692 | let Inst{15-12} = Rd; |
| 1693 | let Inst{11-0} = imm{11-0}; |
| 1694 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1695 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1696 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1697 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1698 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1699 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 1700 | Requires<[IsARM, HasV6T2]>; |
| 1701 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1702 | let Uses = [CPSR] in |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1703 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "", |
| 1704 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 1705 | Requires<[IsARM]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1706 | |
| 1707 | // These aren't really mov instructions, but we have to define them this way |
| 1708 | // due to flag operands. |
| 1709 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1710 | let Defs = [CPSR] in { |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1711 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "", |
| 1712 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 1713 | Requires<[IsARM]>; |
| 1714 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "", |
| 1715 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 1716 | Requires<[IsARM]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1717 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1718 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1719 | //===----------------------------------------------------------------------===// |
| 1720 | // Extend Instructions. |
| 1721 | // |
| 1722 | |
| 1723 | // Sign extenders |
| 1724 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1725 | defm SXTB : AI_ext_rrot<0b01101010, |
| 1726 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 1727 | defm SXTH : AI_ext_rrot<0b01101011, |
| 1728 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1729 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1730 | defm SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1731 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1732 | defm SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1733 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1734 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1735 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1736 | defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1737 | |
| 1738 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1739 | defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1740 | |
| 1741 | // Zero extenders |
| 1742 | |
| 1743 | let AddedComplexity = 16 in { |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1744 | defm UXTB : AI_ext_rrot<0b01101110, |
| 1745 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 1746 | defm UXTH : AI_ext_rrot<0b01101111, |
| 1747 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 1748 | defm UXTB16 : AI_ext_rrot<0b01101100, |
| 1749 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1750 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 1751 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 1752 | // The transformation should probably be done as a combiner action |
| 1753 | // instead so we can include a check for masking back in the upper |
| 1754 | // eight bits of the source into the lower eight bits of the result. |
| 1755 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
| 1756 | // (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1757 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1758 | (UXTB16r_rot GPR:$Src, 8)>; |
| 1759 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1760 | defm UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1761 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1762 | defm UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1763 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1764 | } |
| 1765 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1766 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1767 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1768 | defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 1769 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1770 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1771 | def SBFX : I<(outs GPR:$Rd), |
| 1772 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1773 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1774 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1775 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1776 | bits<4> Rd; |
| 1777 | bits<4> Rn; |
| 1778 | bits<5> lsb; |
| 1779 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1780 | let Inst{27-21} = 0b0111101; |
| 1781 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1782 | let Inst{20-16} = width; |
| 1783 | let Inst{15-12} = Rd; |
| 1784 | let Inst{11-7} = lsb; |
| 1785 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1786 | } |
| 1787 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1788 | def UBFX : I<(outs GPR:$Rd), |
| 1789 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1790 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1791 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1792 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1793 | bits<4> Rd; |
| 1794 | bits<4> Rn; |
| 1795 | bits<5> lsb; |
| 1796 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1797 | let Inst{27-21} = 0b0111111; |
| 1798 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1799 | let Inst{20-16} = width; |
| 1800 | let Inst{15-12} = Rd; |
| 1801 | let Inst{11-7} = lsb; |
| 1802 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1803 | } |
| 1804 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1805 | //===----------------------------------------------------------------------===// |
| 1806 | // Arithmetic Instructions. |
| 1807 | // |
| 1808 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1809 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1810 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1811 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1812 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1813 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1814 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1815 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1816 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1817 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1818 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1819 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 1820 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1821 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1822 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1823 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1824 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1825 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1826 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1827 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1828 | defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1829 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1830 | defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1831 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1832 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1833 | def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 1834 | IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm", |
| 1835 | [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> { |
| 1836 | bits<4> Rd; |
| 1837 | bits<4> Rn; |
| 1838 | bits<12> imm; |
| 1839 | let Inst{25} = 1; |
| 1840 | let Inst{15-12} = Rd; |
| 1841 | let Inst{19-16} = Rn; |
| 1842 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1843 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1844 | |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 1845 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 1846 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1847 | def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 1848 | IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", |
Bob Wilson | 751aaf8 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 1849 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1850 | bits<4> Rd; |
| 1851 | bits<4> Rn; |
| 1852 | bits<4> Rm; |
| 1853 | let Inst{11-4} = 0b00000000; |
| 1854 | let Inst{25} = 0; |
| 1855 | let Inst{3-0} = Rm; |
| 1856 | let Inst{15-12} = Rd; |
| 1857 | let Inst{19-16} = Rn; |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 1858 | } |
| 1859 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1860 | def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 1861 | DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
| 1862 | [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> { |
| 1863 | bits<4> Rd; |
| 1864 | bits<4> Rn; |
| 1865 | bits<12> shift; |
| 1866 | let Inst{25} = 0; |
| 1867 | let Inst{11-0} = shift; |
| 1868 | let Inst{15-12} = Rd; |
| 1869 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1870 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1871 | |
| 1872 | // RSB with 's' bit set. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1873 | let Defs = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1874 | def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 1875 | IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm", |
| 1876 | [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> { |
| 1877 | bits<4> Rd; |
| 1878 | bits<4> Rn; |
| 1879 | bits<12> imm; |
| 1880 | let Inst{25} = 1; |
| 1881 | let Inst{20} = 1; |
| 1882 | let Inst{15-12} = Rd; |
| 1883 | let Inst{19-16} = Rn; |
| 1884 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1885 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1886 | def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 1887 | DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift", |
| 1888 | [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> { |
| 1889 | bits<4> Rd; |
| 1890 | bits<4> Rn; |
| 1891 | bits<12> shift; |
| 1892 | let Inst{25} = 0; |
| 1893 | let Inst{20} = 1; |
| 1894 | let Inst{11-0} = shift; |
| 1895 | let Inst{15-12} = Rd; |
| 1896 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1897 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1898 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1899 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1900 | let Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1901 | def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1902 | DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm", |
| 1903 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1904 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1905 | bits<4> Rd; |
| 1906 | bits<4> Rn; |
| 1907 | bits<12> imm; |
| 1908 | let Inst{25} = 1; |
| 1909 | let Inst{15-12} = Rd; |
| 1910 | let Inst{19-16} = Rn; |
| 1911 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1912 | } |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 1913 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 1914 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1915 | def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 1916 | DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 1917 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1918 | bits<4> Rd; |
| 1919 | bits<4> Rn; |
| 1920 | bits<4> Rm; |
| 1921 | let Inst{11-4} = 0b00000000; |
| 1922 | let Inst{25} = 0; |
| 1923 | let Inst{3-0} = Rm; |
| 1924 | let Inst{15-12} = Rd; |
| 1925 | let Inst{19-16} = Rn; |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 1926 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1927 | def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 1928 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
| 1929 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1930 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1931 | bits<4> Rd; |
| 1932 | bits<4> Rn; |
| 1933 | bits<12> shift; |
| 1934 | let Inst{25} = 0; |
| 1935 | let Inst{11-0} = shift; |
| 1936 | let Inst{15-12} = Rd; |
| 1937 | let Inst{19-16} = Rn; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1938 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1939 | } |
| 1940 | |
| 1941 | // FIXME: Allow these to be predicated. |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1942 | let Defs = [CPSR], Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1943 | def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1944 | DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm", |
| 1945 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1946 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1947 | bits<4> Rd; |
| 1948 | bits<4> Rn; |
| 1949 | bits<12> imm; |
| 1950 | let Inst{25} = 1; |
| 1951 | let Inst{20} = 1; |
| 1952 | let Inst{15-12} = Rd; |
| 1953 | let Inst{19-16} = Rn; |
| 1954 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1955 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1956 | def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 1957 | DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift", |
| 1958 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1959 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1960 | bits<4> Rd; |
| 1961 | bits<4> Rn; |
| 1962 | bits<12> shift; |
| 1963 | let Inst{25} = 0; |
| 1964 | let Inst{20} = 1; |
| 1965 | let Inst{11-0} = shift; |
| 1966 | let Inst{15-12} = Rd; |
| 1967 | let Inst{19-16} = Rn; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1968 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1969 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1970 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1971 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1972 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 1973 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 1974 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 1975 | // details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1976 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 1977 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1978 | def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 1979 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 1980 | // The with-carry-in form matches bitwise not instead of the negation. |
| 1981 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 1982 | // for part of the negation. |
| 1983 | def : ARMPat<(adde GPR:$src, so_imm_not:$imm), |
| 1984 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1985 | |
| 1986 | // Note: These are implemented in C++ code, because they have to generate |
| 1987 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 1988 | // cannot produce. |
| 1989 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 1990 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 1991 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1992 | // ARM Arithmetic Instruction -- for disassembly only |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1993 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 1994 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1995 | list<dag> pattern = [/* For disassembly only; pattern left blank */]> |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 1996 | : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr, |
| 1997 | opc, "\t$Rd, $Rn, $Rm", pattern> { |
| 1998 | bits<4> Rd; |
| 1999 | bits<4> Rn; |
| 2000 | bits<4> Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2001 | let Inst{27-20} = op27_20; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2002 | let Inst{11-4} = op11_4; |
| 2003 | let Inst{19-16} = Rn; |
| 2004 | let Inst{15-12} = Rd; |
| 2005 | let Inst{3-0} = Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2006 | } |
| 2007 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2008 | // Saturating add/subtract -- for disassembly only |
| 2009 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2010 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
| 2011 | [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>; |
| 2012 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
| 2013 | [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>; |
| 2014 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd">; |
| 2015 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">; |
| 2016 | |
| 2017 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 2018 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 2019 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 2020 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 2021 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 2022 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 2023 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 2024 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 2025 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 2026 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 2027 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 2028 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2029 | |
| 2030 | // Signed/Unsigned add/subtract -- for disassembly only |
| 2031 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2032 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 2033 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 2034 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 2035 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 2036 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 2037 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 2038 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 2039 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 2040 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 2041 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 2042 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 2043 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2044 | |
| 2045 | // Signed/Unsigned halving add/subtract -- for disassembly only |
| 2046 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2047 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 2048 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 2049 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 2050 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 2051 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 2052 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 2053 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 2054 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 2055 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 2056 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 2057 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 2058 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2059 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2060 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2061 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2062 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2063 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2064 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2065 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2066 | bits<4> Rd; |
| 2067 | bits<4> Rn; |
| 2068 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2069 | let Inst{27-20} = 0b01111000; |
| 2070 | let Inst{15-12} = 0b1111; |
| 2071 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2072 | let Inst{19-16} = Rd; |
| 2073 | let Inst{11-8} = Rm; |
| 2074 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2075 | } |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2076 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2077 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2078 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2079 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2080 | bits<4> Rd; |
| 2081 | bits<4> Rn; |
| 2082 | bits<4> Rm; |
| 2083 | bits<4> Ra; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2084 | let Inst{27-20} = 0b01111000; |
| 2085 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2086 | let Inst{19-16} = Rd; |
| 2087 | let Inst{15-12} = Ra; |
| 2088 | let Inst{11-8} = Rm; |
| 2089 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2090 | } |
| 2091 | |
| 2092 | // Signed/Unsigned saturate -- for disassembly only |
| 2093 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2094 | def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2095 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2096 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2097 | bits<4> Rd; |
| 2098 | bits<5> sat_imm; |
| 2099 | bits<4> Rn; |
| 2100 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2101 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2102 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2103 | let Inst{20-16} = sat_imm; |
| 2104 | let Inst{15-12} = Rd; |
| 2105 | let Inst{11-7} = sh{7-3}; |
| 2106 | let Inst{6} = sh{0}; |
| 2107 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2108 | } |
| 2109 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2110 | def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm, |
| 2111 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2112 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2113 | bits<4> Rd; |
| 2114 | bits<4> sat_imm; |
| 2115 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2116 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2117 | let Inst{11-4} = 0b11110011; |
| 2118 | let Inst{15-12} = Rd; |
| 2119 | let Inst{19-16} = sat_imm; |
| 2120 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2121 | } |
| 2122 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2123 | def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2124 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2125 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2126 | bits<4> Rd; |
| 2127 | bits<5> sat_imm; |
| 2128 | bits<4> Rn; |
| 2129 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2130 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2131 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2132 | let Inst{15-12} = Rd; |
| 2133 | let Inst{11-7} = sh{7-3}; |
| 2134 | let Inst{6} = sh{0}; |
| 2135 | let Inst{20-16} = sat_imm; |
| 2136 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2137 | } |
| 2138 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2139 | def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm, |
| 2140 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $a", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2141 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2142 | bits<4> Rd; |
| 2143 | bits<4> sat_imm; |
| 2144 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2145 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame^] | 2146 | let Inst{11-4} = 0b11110011; |
| 2147 | let Inst{15-12} = Rd; |
| 2148 | let Inst{19-16} = sat_imm; |
| 2149 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2150 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2151 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2152 | def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>; |
| 2153 | def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 2154 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2155 | //===----------------------------------------------------------------------===// |
| 2156 | // Bitwise Instructions. |
| 2157 | // |
| 2158 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2159 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2160 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2161 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2162 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2163 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2164 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2165 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2166 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2167 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2168 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2169 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 2170 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2171 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2172 | def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 2f54a2f | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 2173 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2174 | "bfc", "\t$dst, $imm", "$src = $dst", |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2175 | [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
| 2176 | Requires<[IsARM, HasV6T2]> { |
| 2177 | let Inst{27-21} = 0b0111110; |
| 2178 | let Inst{6-0} = 0b0011111; |
| 2179 | } |
| 2180 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2181 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 2182 | def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm), |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2183 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 2184 | "bfi", "\t$dst, $val, $imm", "$src = $dst", |
| 2185 | [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val, |
| 2186 | bf_inv_mask_imm:$imm))]>, |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2187 | Requires<[IsARM, HasV6T2]> { |
| 2188 | let Inst{27-21} = 0b0111110; |
| 2189 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
| 2190 | } |
| 2191 | |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2192 | def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2193 | "mvn", "\t$dst, $src", |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2194 | [(set GPR:$dst, (not GPR:$src))]>, UnaryDP { |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2195 | let Inst{25} = 0; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2196 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2197 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 2198 | def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm, |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2199 | IIC_iMVNsr, "mvn", "\t$dst, $src", |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2200 | [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP { |
| 2201 | let Inst{25} = 0; |
| 2202 | } |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 2203 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2204 | def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm, |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2205 | IIC_iMVNi, "mvn", "\t$dst, $imm", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2206 | [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP { |
| 2207 | let Inst{25} = 1; |
| 2208 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2209 | |
| 2210 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 2211 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 2212 | |
| 2213 | //===----------------------------------------------------------------------===// |
| 2214 | // Multiply Instructions. |
| 2215 | // |
| 2216 | |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2217 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2218 | def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2219 | IIC_iMUL32, "mul", "\t$dst, $a, $b", |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 2220 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2221 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2222 | def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2223 | IIC_iMAC32, "mla", "\t$dst, $a, $b, $c", |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 2224 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2225 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2226 | def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2227 | IIC_iMAC32, "mls", "\t$dst, $a, $b, $c", |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 2228 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>, |
| 2229 | Requires<[IsARM, HasV6T2]>; |
| 2230 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2231 | // Extra precision multiplies with low / high results |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2232 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2233 | let isCommutable = 1 in { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2234 | def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2235 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2236 | "smull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2237 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2238 | def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2239 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2240 | "umull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2241 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2242 | |
| 2243 | // Multiply + accumulate |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2244 | def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2245 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2246 | "smlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2247 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2248 | def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2249 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2250 | "umlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2251 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2252 | def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2253 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2254 | "umaal", "\t$ldst, $hdst, $a, $b", []>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2255 | Requires<[IsARM, HasV6]>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2256 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2257 | |
| 2258 | // Most significant word multiply |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2259 | def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2260 | IIC_iMUL32, "smmul", "\t$dst, $a, $b", |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2261 | [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2262 | Requires<[IsARM, HasV6]> { |
| 2263 | let Inst{7-4} = 0b0001; |
| 2264 | let Inst{15-12} = 0b1111; |
| 2265 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2266 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2267 | def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 2268 | IIC_iMUL32, "smmulr", "\t$dst, $a, $b", |
| 2269 | [/* For disassembly only; pattern left blank */]>, |
| 2270 | Requires<[IsARM, HasV6]> { |
| 2271 | let Inst{7-4} = 0b0011; // R = 1 |
| 2272 | let Inst{15-12} = 0b1111; |
| 2273 | } |
| 2274 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2275 | def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2276 | IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c", |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2277 | [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2278 | Requires<[IsARM, HasV6]> { |
| 2279 | let Inst{7-4} = 0b0001; |
| 2280 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2281 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2282 | def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
| 2283 | IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c", |
| 2284 | [/* For disassembly only; pattern left blank */]>, |
| 2285 | Requires<[IsARM, HasV6]> { |
| 2286 | let Inst{7-4} = 0b0011; // R = 1 |
| 2287 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2288 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2289 | def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2290 | IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2291 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2292 | Requires<[IsARM, HasV6]> { |
| 2293 | let Inst{7-4} = 0b1101; |
| 2294 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2295 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2296 | def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
| 2297 | IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c", |
| 2298 | [/* For disassembly only; pattern left blank */]>, |
| 2299 | Requires<[IsARM, HasV6]> { |
| 2300 | let Inst{7-4} = 0b1111; // R = 1 |
| 2301 | } |
| 2302 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2303 | multiclass AI_smul<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2304 | def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2305 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2306 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 2307 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2308 | Requires<[IsARM, HasV5TE]> { |
| 2309 | let Inst{5} = 0; |
| 2310 | let Inst{6} = 0; |
| 2311 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2312 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2313 | def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2314 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2315 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2316 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2317 | Requires<[IsARM, HasV5TE]> { |
| 2318 | let Inst{5} = 0; |
| 2319 | let Inst{6} = 1; |
| 2320 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2321 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2322 | def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2323 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2324 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2325 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2326 | Requires<[IsARM, HasV5TE]> { |
| 2327 | let Inst{5} = 1; |
| 2328 | let Inst{6} = 0; |
| 2329 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2330 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2331 | def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2332 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2333 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
| 2334 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2335 | Requires<[IsARM, HasV5TE]> { |
| 2336 | let Inst{5} = 1; |
| 2337 | let Inst{6} = 1; |
| 2338 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2339 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2340 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2341 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2342 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2343 | (sext_inreg GPR:$b, i16)), (i32 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2344 | Requires<[IsARM, HasV5TE]> { |
| 2345 | let Inst{5} = 1; |
| 2346 | let Inst{6} = 0; |
| 2347 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2348 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2349 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2350 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2351 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2352 | (sra GPR:$b, (i32 16))), (i32 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2353 | Requires<[IsARM, HasV5TE]> { |
| 2354 | let Inst{5} = 1; |
| 2355 | let Inst{6} = 1; |
| 2356 | } |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 2357 | } |
| 2358 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2359 | |
| 2360 | multiclass AI_smla<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2361 | def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2362 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2363 | [(set GPR:$dst, (add GPR:$acc, |
| 2364 | (opnode (sext_inreg GPR:$a, i16), |
| 2365 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2366 | Requires<[IsARM, HasV5TE]> { |
| 2367 | let Inst{5} = 0; |
| 2368 | let Inst{6} = 0; |
| 2369 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2370 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2371 | def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2372 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2373 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 2374 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2375 | Requires<[IsARM, HasV5TE]> { |
| 2376 | let Inst{5} = 0; |
| 2377 | let Inst{6} = 1; |
| 2378 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2379 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2380 | def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2381 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2382 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2383 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2384 | Requires<[IsARM, HasV5TE]> { |
| 2385 | let Inst{5} = 1; |
| 2386 | let Inst{6} = 0; |
| 2387 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2388 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2389 | def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2390 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc", |
| 2391 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
| 2392 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2393 | Requires<[IsARM, HasV5TE]> { |
| 2394 | let Inst{5} = 1; |
| 2395 | let Inst{6} = 1; |
| 2396 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2397 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2398 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2399 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2400 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2401 | (sext_inreg GPR:$b, i16)), (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2402 | Requires<[IsARM, HasV5TE]> { |
| 2403 | let Inst{5} = 0; |
| 2404 | let Inst{6} = 0; |
| 2405 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2406 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2407 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2408 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2409 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2410 | (sra GPR:$b, (i32 16))), (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2411 | Requires<[IsARM, HasV5TE]> { |
| 2412 | let Inst{5} = 0; |
| 2413 | let Inst{6} = 1; |
| 2414 | } |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 2415 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 2416 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2417 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2418 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2419 | |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2420 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
| 2421 | def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2422 | IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b", |
| 2423 | [/* For disassembly only; pattern left blank */]>, |
| 2424 | Requires<[IsARM, HasV5TE]> { |
| 2425 | let Inst{5} = 0; |
| 2426 | let Inst{6} = 0; |
| 2427 | } |
| 2428 | |
| 2429 | def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2430 | IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b", |
| 2431 | [/* For disassembly only; pattern left blank */]>, |
| 2432 | Requires<[IsARM, HasV5TE]> { |
| 2433 | let Inst{5} = 0; |
| 2434 | let Inst{6} = 1; |
| 2435 | } |
| 2436 | |
| 2437 | def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2438 | IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b", |
| 2439 | [/* For disassembly only; pattern left blank */]>, |
| 2440 | Requires<[IsARM, HasV5TE]> { |
| 2441 | let Inst{5} = 1; |
| 2442 | let Inst{6} = 0; |
| 2443 | } |
| 2444 | |
| 2445 | def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2446 | IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b", |
| 2447 | [/* For disassembly only; pattern left blank */]>, |
| 2448 | Requires<[IsARM, HasV5TE]> { |
| 2449 | let Inst{5} = 1; |
| 2450 | let Inst{6} = 1; |
| 2451 | } |
| 2452 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2453 | // Helper class for AI_smld -- for disassembly only |
| 2454 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2455 | InstrItinClass itin, string opc, string asm> |
| 2456 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
| 2457 | let Inst{4} = 1; |
| 2458 | let Inst{5} = swap; |
| 2459 | let Inst{6} = sub; |
| 2460 | let Inst{7} = 0; |
| 2461 | let Inst{21-20} = 0b00; |
| 2462 | let Inst{22} = long; |
| 2463 | let Inst{27-23} = 0b01110; |
| 2464 | } |
| 2465 | |
| 2466 | multiclass AI_smld<bit sub, string opc> { |
| 2467 | |
| 2468 | def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
| 2469 | NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">; |
| 2470 | |
| 2471 | def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
| 2472 | NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">; |
| 2473 | |
| 2474 | def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b), |
| 2475 | NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">; |
| 2476 | |
| 2477 | def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2478 | NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">; |
| 2479 | |
| 2480 | } |
| 2481 | |
| 2482 | defm SMLA : AI_smld<0, "smla">; |
| 2483 | defm SMLS : AI_smld<1, "smls">; |
| 2484 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2485 | multiclass AI_sdml<bit sub, string opc> { |
| 2486 | |
| 2487 | def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 2488 | NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> { |
| 2489 | let Inst{15-12} = 0b1111; |
| 2490 | } |
| 2491 | |
| 2492 | def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 2493 | NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> { |
| 2494 | let Inst{15-12} = 0b1111; |
| 2495 | } |
| 2496 | |
| 2497 | } |
| 2498 | |
| 2499 | defm SMUA : AI_sdml<0, "smua">; |
| 2500 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 2501 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2502 | //===----------------------------------------------------------------------===// |
| 2503 | // Misc. Arithmetic Instructions. |
| 2504 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 2505 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2506 | def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2507 | "clz", "\t$dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2508 | [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> { |
| 2509 | let Inst{7-4} = 0b0001; |
| 2510 | let Inst{11-8} = 0b1111; |
| 2511 | let Inst{19-16} = 0b1111; |
| 2512 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2513 | |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2514 | def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 2515 | "rbit", "\t$dst, $src", |
| 2516 | [(set GPR:$dst, (ARMrbit GPR:$src))]>, |
| 2517 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2518 | let Inst{7-4} = 0b0011; |
| 2519 | let Inst{11-8} = 0b1111; |
| 2520 | let Inst{19-16} = 0b1111; |
| 2521 | } |
| 2522 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2523 | def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2524 | "rev", "\t$dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2525 | [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> { |
| 2526 | let Inst{7-4} = 0b0011; |
| 2527 | let Inst{11-8} = 0b1111; |
| 2528 | let Inst{19-16} = 0b1111; |
| 2529 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2530 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2531 | def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2532 | "rev16", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2533 | [(set GPR:$dst, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2534 | (or (and (srl GPR:$src, (i32 8)), 0xFF), |
| 2535 | (or (and (shl GPR:$src, (i32 8)), 0xFF00), |
| 2536 | (or (and (srl GPR:$src, (i32 8)), 0xFF0000), |
| 2537 | (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2538 | Requires<[IsARM, HasV6]> { |
| 2539 | let Inst{7-4} = 0b1011; |
| 2540 | let Inst{11-8} = 0b1111; |
| 2541 | let Inst{19-16} = 0b1111; |
| 2542 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2543 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2544 | def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2545 | "revsh", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2546 | [(set GPR:$dst, |
| 2547 | (sext_inreg |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2548 | (or (srl (and GPR:$src, 0xFF00), (i32 8)), |
| 2549 | (shl GPR:$src, (i32 8))), i16))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2550 | Requires<[IsARM, HasV6]> { |
| 2551 | let Inst{7-4} = 0b1011; |
| 2552 | let Inst{11-8} = 0b1111; |
| 2553 | let Inst{19-16} = 0b1111; |
| 2554 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2555 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2556 | def lsl_shift_imm : SDNodeXForm<imm, [{ |
| 2557 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue()); |
| 2558 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2559 | }]>; |
| 2560 | |
| 2561 | def lsl_amt : PatLeaf<(i32 imm), [{ |
| 2562 | return (N->getZExtValue() < 32); |
| 2563 | }], lsl_shift_imm>; |
| 2564 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2565 | def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2566 | (ins GPR:$src1, GPR:$src2, shift_imm:$sh), |
| 2567 | IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2568 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2569 | (and (shl GPR:$src2, lsl_amt:$sh), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2570 | 0xFFFF0000)))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2571 | Requires<[IsARM, HasV6]> { |
| 2572 | let Inst{6-4} = 0b001; |
| 2573 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2574 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2575 | // Alternate cases for PKHBT where identities eliminate some nodes. |
| 2576 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), |
| 2577 | (PKHBT GPR:$src1, GPR:$src2, 0)>; |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2578 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)), |
| 2579 | (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2580 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2581 | def asr_shift_imm : SDNodeXForm<imm, [{ |
| 2582 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue()); |
| 2583 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2584 | }]>; |
| 2585 | |
| 2586 | def asr_amt : PatLeaf<(i32 imm), [{ |
| 2587 | return (N->getZExtValue() <= 32); |
| 2588 | }], asr_shift_imm>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 2589 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2590 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 2591 | // will match the pattern below. |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2592 | def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2593 | (ins GPR:$src1, GPR:$src2, shift_imm:$sh), |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2594 | IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2595 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2596 | (and (sra GPR:$src2, asr_amt:$sh), |
| 2597 | 0xFFFF)))]>, |
| 2598 | Requires<[IsARM, HasV6]> { |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2599 | let Inst{6-4} = 0b101; |
| 2600 | } |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2601 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2602 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 2603 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2604 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2605 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2606 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2607 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), |
| 2608 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2609 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2610 | //===----------------------------------------------------------------------===// |
| 2611 | // Comparison Instructions... |
| 2612 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2613 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2614 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2615 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 2616 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2617 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2618 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 2619 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2620 | // results: |
| 2621 | // |
| 2622 | // rsbs r1, r1, 0 |
| 2623 | // cmp r0, r1 |
| 2624 | // mov r0, #0 |
| 2625 | // it ls |
| 2626 | // mov r0, #1 |
| 2627 | // |
| 2628 | // and: |
| 2629 | // |
| 2630 | // cmn r0, r1 |
| 2631 | // mov r0, #0 |
| 2632 | // it ls |
| 2633 | // mov r0, #1 |
| 2634 | // |
| 2635 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 2636 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 2637 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 2638 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 2639 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 2640 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 2641 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 2642 | // parameter to AddWithCarry is defined as 0). |
| 2643 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2644 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2645 | // |
| 2646 | // x = 0 |
| 2647 | // ~x = 0xFFFF FFFF |
| 2648 | // ~x + 1 = 0x1 0000 0000 |
| 2649 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 2650 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2651 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 2652 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 2653 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2654 | // |
| 2655 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 2656 | // |
| 2657 | // This is related to <rdar://problem/7569620>. |
| 2658 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2659 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 2660 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2661 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2662 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2663 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2664 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2665 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2666 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2667 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2668 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2669 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2670 | defm CMPz : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2671 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2672 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
| 2673 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2674 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2675 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2676 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2677 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 2678 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2679 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2680 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2681 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2682 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2683 | // Pseudo i64 compares for some floating point compares. |
| 2684 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 2685 | Defs = [CPSR] in { |
| 2686 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 2687 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2688 | IIC_Br, "", |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2689 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 2690 | |
| 2691 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2692 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "", |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2693 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 2694 | } // usesCustomInserter |
| 2695 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2696 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2697 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2698 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2699 | // a two-value operand where a dag node expects two operands. :( |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2700 | // FIXME: These should all be pseudo-instructions that get expanded to |
| 2701 | // the normal MOV instructions. That would fix the dependency on |
| 2702 | // special casing them in tblgen. |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 2703 | let neverHasSideEffects = 1 in { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 2704 | def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm, |
| 2705 | IIC_iCMOVr, "mov", "\t$Rd, $Rm", |
| 2706 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 2707 | RegConstraint<"$false = $Rd">, UnaryDP { |
| 2708 | bits<4> Rd; |
| 2709 | bits<4> Rm; |
| 2710 | |
| 2711 | let Inst{11-4} = 0b00000000; |
| 2712 | let Inst{25} = 0; |
| 2713 | let Inst{3-0} = Rm; |
| 2714 | let Inst{15-12} = Rd; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2715 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2716 | let Inst{25} = 0; |
| 2717 | } |
Rafael Espindola | 493a7fc | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 2718 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2719 | def MOVCCs : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2720 | (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2721 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2722 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2723 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2724 | let Inst{25} = 0; |
| 2725 | } |
Rafael Espindola | 2dc0f2b | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 2726 | |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2727 | def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src), |
| 2728 | DPFrm, IIC_iMOVi, |
| 2729 | "movw", "\t$dst, $src", |
| 2730 | []>, |
| 2731 | RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>, |
| 2732 | UnaryDP { |
| 2733 | let Inst{20} = 0; |
| 2734 | let Inst{25} = 1; |
| 2735 | } |
| 2736 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2737 | def MOVCCi : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2738 | (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2739 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2740 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2741 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2742 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2743 | } |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 2744 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 2745 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2746 | //===----------------------------------------------------------------------===// |
| 2747 | // Atomic operations intrinsics |
| 2748 | // |
| 2749 | |
| 2750 | // memory barriers protect the atomic sequences |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 2751 | let hasSideEffects = 1 in { |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2752 | def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "", |
Evan Cheng | ee34987 | 2010-08-11 06:36:31 +0000 | [diff] [blame] | 2753 | [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> { |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2754 | let Inst{31-4} = 0xf57ff05; |
| 2755 | // FIXME: add support for options other than a full system DMB |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2756 | // See DMB disassembly-only variants below. |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2757 | let Inst{3-0} = 0b1111; |
| 2758 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2759 | |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2760 | def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "", |
Evan Cheng | ee34987 | 2010-08-11 06:36:31 +0000 | [diff] [blame] | 2761 | [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> { |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2762 | let Inst{31-4} = 0xf57ff04; |
| 2763 | // FIXME: add support for options other than a full system DSB |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2764 | // See DSB disassembly-only variants below. |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2765 | let Inst{3-0} = 0b1111; |
| 2766 | } |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2767 | |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2768 | def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2769 | "mcr", "\tp15, 0, $zero, c7, c10, 5", |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 2770 | [(ARMMemBarrierMCR GPR:$zero)]>, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2771 | Requires<[IsARM, HasV6]> { |
| 2772 | // FIXME: add support for options other than a full system DMB |
| 2773 | // FIXME: add encoding |
| 2774 | } |
| 2775 | |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2776 | def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary, |
Jim Grosbach | 80dd125 | 2009-12-14 21:33:32 +0000 | [diff] [blame] | 2777 | "mcr", "\tp15, 0, $zero, c7, c10, 4", |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 2778 | [(ARMSyncBarrierMCR GPR:$zero)]>, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2779 | Requires<[IsARM, HasV6]> { |
| 2780 | // FIXME: add support for options other than a full system DSB |
| 2781 | // FIXME: add encoding |
| 2782 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2783 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 2784 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2785 | // Memory Barrier Operations Variants -- for disassembly only |
| 2786 | |
| 2787 | def memb_opt : Operand<i32> { |
| 2788 | let PrintMethod = "printMemBOption"; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2789 | } |
| 2790 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2791 | class AMBI<bits<4> op7_4, string opc> |
| 2792 | : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt", |
| 2793 | [/* For disassembly only; pattern left blank */]>, |
| 2794 | Requires<[IsARM, HasDB]> { |
| 2795 | let Inst{31-8} = 0xf57ff0; |
| 2796 | let Inst{7-4} = op7_4; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2797 | } |
| 2798 | |
| 2799 | // These DMB variants are for disassembly only. |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2800 | def DMBvar : AMBI<0b0101, "dmb">; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2801 | |
| 2802 | // These DSB variants are for disassembly only. |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2803 | def DSBvar : AMBI<0b0100, "dsb">; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2804 | |
| 2805 | // ISB has only full system option -- for disassembly only |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2806 | def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>, |
| 2807 | Requires<[IsARM, HasDB]> { |
| 2808 | let Inst{31-4} = 0xf57ff06; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2809 | let Inst{3-0} = 0b1111; |
| 2810 | } |
| 2811 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 2812 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2813 | let Uses = [CPSR] in { |
| 2814 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2815 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2816 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 2817 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2818 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2819 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 2820 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2821 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2822 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 2823 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2824 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2825 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 2826 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2827 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2828 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 2829 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2830 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2831 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
| 2832 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2833 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2834 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 2835 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2836 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2837 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 2838 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2839 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2840 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 2841 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2842 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2843 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 2844 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2845 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2846 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 2847 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2848 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2849 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
| 2850 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2851 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2852 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 2853 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2854 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2855 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 2856 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2857 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2858 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 2859 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2860 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2861 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 2862 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2863 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2864 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 2865 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2866 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2867 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
| 2868 | |
| 2869 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2870 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2871 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 2872 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2873 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2874 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 2875 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2876 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2877 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 2878 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2879 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2880 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2881 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2882 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2883 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2884 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2885 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2886 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2887 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2888 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2889 | } |
| 2890 | |
| 2891 | let mayLoad = 1 in { |
| 2892 | def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2893 | "ldrexb", "\t$dest, [$ptr]", |
| 2894 | []>; |
| 2895 | def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2896 | "ldrexh", "\t$dest, [$ptr]", |
| 2897 | []>; |
| 2898 | def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2899 | "ldrex", "\t$dest, [$ptr]", |
| 2900 | []>; |
Johnny Chen | c474796 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2901 | def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2902 | NoItinerary, |
| 2903 | "ldrexd", "\t$dest, $dest2, [$ptr]", |
| 2904 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2905 | } |
| 2906 | |
Jim Grosbach | 587b072 | 2009-12-16 19:44:06 +0000 | [diff] [blame] | 2907 | let mayStore = 1, Constraints = "@earlyclobber $success" in { |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2908 | def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2909 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2910 | "strexb", "\t$success, $src, [$ptr]", |
| 2911 | []>; |
| 2912 | def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
| 2913 | NoItinerary, |
| 2914 | "strexh", "\t$success, $src, [$ptr]", |
| 2915 | []>; |
| 2916 | def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2917 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2918 | "strex", "\t$success, $src, [$ptr]", |
| 2919 | []>; |
Johnny Chen | c474796 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2920 | def STREXD : AIstrex<0b01, (outs GPR:$success), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2921 | (ins GPR:$src, GPR:$src2, GPR:$ptr), |
| 2922 | NoItinerary, |
| 2923 | "strexd", "\t$success, $src, $src2, [$ptr]", |
| 2924 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2925 | } |
| 2926 | |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 2927 | // Clear-Exclusive is for disassembly only. |
| 2928 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 2929 | [/* For disassembly only; pattern left blank */]>, |
| 2930 | Requires<[IsARM, HasV7]> { |
| 2931 | let Inst{31-20} = 0xf57; |
| 2932 | let Inst{7-4} = 0b0001; |
| 2933 | } |
| 2934 | |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 2935 | // SWP/SWPB are deprecated in V6/V7 and for disassembly only. |
| 2936 | let mayLoad = 1 in { |
| 2937 | def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2938 | "swp", "\t$dst, $src, [$ptr]", |
| 2939 | [/* For disassembly only; pattern left blank */]> { |
| 2940 | let Inst{27-23} = 0b00010; |
| 2941 | let Inst{22} = 0; // B = 0 |
| 2942 | let Inst{21-20} = 0b00; |
| 2943 | let Inst{7-4} = 0b1001; |
| 2944 | } |
| 2945 | |
| 2946 | def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2947 | "swpb", "\t$dst, $src, [$ptr]", |
| 2948 | [/* For disassembly only; pattern left blank */]> { |
| 2949 | let Inst{27-23} = 0b00010; |
| 2950 | let Inst{22} = 1; // B = 1 |
| 2951 | let Inst{21-20} = 0b00; |
| 2952 | let Inst{7-4} = 0b1001; |
| 2953 | } |
| 2954 | } |
| 2955 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2956 | //===----------------------------------------------------------------------===// |
| 2957 | // TLS Instructions |
| 2958 | // |
| 2959 | |
| 2960 | // __aeabi_read_tp preserves the registers r1-r3. |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2961 | let isCall = 1, |
| 2962 | Defs = [R0, R12, LR, CPSR] in { |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2963 | def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2964 | "bl\t__aeabi_read_tp", |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2965 | [(set R0, ARMthread_pointer)]>; |
| 2966 | } |
Rafael Espindola | c01c87c | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 2967 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2968 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2969 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 1add659 | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 2970 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2971 | // address and save #0 in R0 for the non-longjmp case. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2972 | // Since by its nature we may be coming from some other function to get |
| 2973 | // here, and we're using the stack frame for the containing function to |
| 2974 | // save/restore registers, we can't keep anything live in regs across |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2975 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2976 | // when we get here from a longjmp(). We force everthing out of registers |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2977 | // except for our own input by listing the relevant registers in Defs. By |
| 2978 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 2979 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2980 | // A constant value is passed in $val, and we use the location as a scratch. |
| 2981 | let Defs = |
Jim Grosbach | f35d216 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 2982 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 2983 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Evan Cheng | 0531d04 | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 2984 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 2985 | D31 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2986 | def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2987 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 2988 | Pseudo, NoItinerary, "", "", |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2989 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 2990 | Requires<[IsARM, HasVFP2]>; |
| 2991 | } |
| 2992 | |
| 2993 | let Defs = |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 2994 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ], |
| 2995 | hasSideEffects = 1, isBarrier = 1 in { |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2996 | def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val), |
| 2997 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 2998 | Pseudo, NoItinerary, "", "", |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2999 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 3000 | Requires<[IsARM, NoVFP]>; |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3001 | } |
| 3002 | |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 3003 | // FIXME: Non-Darwin version(s) |
| 3004 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 3005 | Defs = [ R7, LR, SP ] in { |
| 3006 | def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), |
| 3007 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 3008 | Pseudo, NoItinerary, "", "", |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 3009 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 3010 | Requires<[IsARM, IsDarwin]>; |
| 3011 | } |
| 3012 | |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3013 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3014 | // Non-Instruction Patterns |
| 3015 | // |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 3016 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3017 | // Large immediate handling. |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 3018 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3019 | // Two piece so_imms. |
Evan Cheng | 5be3922 | 2010-09-24 22:03:46 +0000 | [diff] [blame] | 3020 | // FIXME: Expand this in ARMExpandPseudoInsts. |
| 3021 | // FIXME: Remove this when we can do generalized remat. |
Dan Gohman | d45eddd | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 3022 | let isReMaterializable = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 3023 | def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), |
Evan Cheng | 5be3922 | 2010-09-24 22:03:46 +0000 | [diff] [blame] | 3024 | Pseudo, IIC_iMOVix2, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 3025 | "mov", "\t$dst, $src", |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 3026 | [(set GPR:$dst, so_imm2part:$src)]>, |
| 3027 | Requires<[IsARM, NoV6T2]>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 3028 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3029 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 3030 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 3031 | (so_imm2part_2 imm:$RHS))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3032 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 3033 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 3034 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 65b7f3a | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 3035 | def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS), |
| 3036 | (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 3037 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 3038 | def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS), |
| 3039 | (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)), |
| 3040 | (so_neg_imm2part_2 imm:$RHS))>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 3041 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 3042 | // 32-bit immediate using movw + movt. |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 3043 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 3044 | // as a single unit instead of having to handle reg inputs. |
| 3045 | // FIXME: Remove this when we can do generalized remat. |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 3046 | let isReMaterializable = 1 in |
Jim Grosbach | 3c38f96 | 2010-10-06 22:01:26 +0000 | [diff] [blame] | 3047 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "", |
| 3048 | [(set GPR:$dst, (i32 imm:$src))]>, |
| 3049 | Requires<[IsARM, HasV6T2]>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 3050 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 3051 | // ConstantPool, GlobalAddress, and JumpTable |
| 3052 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 3053 | Requires<[IsARM, DontUseMovt]>; |
| 3054 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 3055 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 3056 | Requires<[IsARM, UseMovt]>; |
| 3057 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 3058 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 3059 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3060 | // TODO: add,sub,and, 3-instr forms? |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 3061 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3062 | // Tail calls |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 3063 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3064 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3065 | |
| 3066 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3067 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3068 | |
| 3069 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3070 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3071 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 3072 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3073 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3074 | |
| 3075 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3076 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 3077 | |
| 3078 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3079 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
Rafael Espindola | 2435786 | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 3080 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3081 | // Direct calls |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 3082 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 3083 | Requires<[IsARM, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 3084 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 3085 | Requires<[IsARM, IsDarwin]>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 3086 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3087 | // zextload i1 -> zextload i8 |
| 3088 | def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
Lauro Ramos Venancio | a8f9f4a | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 3089 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3090 | // extload -> zextload |
| 3091 | def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 3092 | def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 3093 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 3094 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 3095 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 3096 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 3097 | |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3098 | // smul* and smla* |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3099 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3100 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3101 | (SMULBB GPR:$a, GPR:$b)>; |
| 3102 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 3103 | (SMULBB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3104 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3105 | (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3106 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3107 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3108 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3109 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 3110 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3111 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3112 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3113 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3114 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3115 | (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3116 | (SMULWB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3117 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3118 | (SMULWB GPR:$a, GPR:$b)>; |
| 3119 | |
| 3120 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3121 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3122 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3123 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3124 | def : ARMV5TEPat<(add GPR:$acc, |
| 3125 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 3126 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3127 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3128 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3129 | (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3130 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3131 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3132 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3133 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3134 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3135 | (mul (sra GPR:$a, (i32 16)), |
| 3136 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3137 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3138 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3139 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3140 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3141 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3142 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3143 | (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3144 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3145 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3146 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3147 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3148 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3149 | //===----------------------------------------------------------------------===// |
| 3150 | // Thumb Support |
| 3151 | // |
| 3152 | |
| 3153 | include "ARMInstrThumb.td" |
| 3154 | |
| 3155 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 3156 | // Thumb2 Support |
| 3157 | // |
| 3158 | |
| 3159 | include "ARMInstrThumb2.td" |
| 3160 | |
| 3161 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3162 | // Floating Point Support |
| 3163 | // |
| 3164 | |
| 3165 | include "ARMInstrVFP.td" |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3166 | |
| 3167 | //===----------------------------------------------------------------------===// |
| 3168 | // Advanced SIMD (NEON) Support |
| 3169 | // |
| 3170 | |
| 3171 | include "ARMInstrNEON.td" |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3172 | |
| 3173 | //===----------------------------------------------------------------------===// |
| 3174 | // Coprocessor Instructions. For disassembly only. |
| 3175 | // |
| 3176 | |
| 3177 | def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3178 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3179 | NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 3180 | [/* For disassembly only; pattern left blank */]> { |
| 3181 | let Inst{4} = 0; |
| 3182 | } |
| 3183 | |
| 3184 | def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3185 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3186 | NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 3187 | [/* For disassembly only; pattern left blank */]> { |
| 3188 | let Inst{31-28} = 0b1111; |
| 3189 | let Inst{4} = 0; |
| 3190 | } |
| 3191 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3192 | class ACI<dag oops, dag iops, string opc, string asm> |
| 3193 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary, |
| 3194 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
| 3195 | let Inst{27-25} = 0b110; |
| 3196 | } |
| 3197 | |
| 3198 | multiclass LdStCop<bits<4> op31_28, bit load, string opc> { |
| 3199 | |
| 3200 | def _OFFSET : ACI<(outs), |
| 3201 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 3202 | opc, "\tp$cop, cr$CRd, $addr"> { |
| 3203 | let Inst{31-28} = op31_28; |
| 3204 | let Inst{24} = 1; // P = 1 |
| 3205 | let Inst{21} = 0; // W = 0 |
| 3206 | let Inst{22} = 0; // D = 0 |
| 3207 | let Inst{20} = load; |
| 3208 | } |
| 3209 | |
| 3210 | def _PRE : ACI<(outs), |
| 3211 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 3212 | opc, "\tp$cop, cr$CRd, $addr!"> { |
| 3213 | let Inst{31-28} = op31_28; |
| 3214 | let Inst{24} = 1; // P = 1 |
| 3215 | let Inst{21} = 1; // W = 1 |
| 3216 | let Inst{22} = 0; // D = 0 |
| 3217 | let Inst{20} = load; |
| 3218 | } |
| 3219 | |
| 3220 | def _POST : ACI<(outs), |
| 3221 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
| 3222 | opc, "\tp$cop, cr$CRd, [$base], $offset"> { |
| 3223 | let Inst{31-28} = op31_28; |
| 3224 | let Inst{24} = 0; // P = 0 |
| 3225 | let Inst{21} = 1; // W = 1 |
| 3226 | let Inst{22} = 0; // D = 0 |
| 3227 | let Inst{20} = load; |
| 3228 | } |
| 3229 | |
| 3230 | def _OPTION : ACI<(outs), |
| 3231 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option), |
| 3232 | opc, "\tp$cop, cr$CRd, [$base], $option"> { |
| 3233 | let Inst{31-28} = op31_28; |
| 3234 | let Inst{24} = 0; // P = 0 |
| 3235 | let Inst{23} = 1; // U = 1 |
| 3236 | let Inst{21} = 0; // W = 0 |
| 3237 | let Inst{22} = 0; // D = 0 |
| 3238 | let Inst{20} = load; |
| 3239 | } |
| 3240 | |
| 3241 | def L_OFFSET : ACI<(outs), |
| 3242 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3243 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3244 | let Inst{31-28} = op31_28; |
| 3245 | let Inst{24} = 1; // P = 1 |
| 3246 | let Inst{21} = 0; // W = 0 |
| 3247 | let Inst{22} = 1; // D = 1 |
| 3248 | let Inst{20} = load; |
| 3249 | } |
| 3250 | |
| 3251 | def L_PRE : ACI<(outs), |
| 3252 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3253 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3254 | let Inst{31-28} = op31_28; |
| 3255 | let Inst{24} = 1; // P = 1 |
| 3256 | let Inst{21} = 1; // W = 1 |
| 3257 | let Inst{22} = 1; // D = 1 |
| 3258 | let Inst{20} = load; |
| 3259 | } |
| 3260 | |
| 3261 | def L_POST : ACI<(outs), |
| 3262 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3263 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3264 | let Inst{31-28} = op31_28; |
| 3265 | let Inst{24} = 0; // P = 0 |
| 3266 | let Inst{21} = 1; // W = 1 |
| 3267 | let Inst{22} = 1; // D = 1 |
| 3268 | let Inst{20} = load; |
| 3269 | } |
| 3270 | |
| 3271 | def L_OPTION : ACI<(outs), |
| 3272 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3273 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3274 | let Inst{31-28} = op31_28; |
| 3275 | let Inst{24} = 0; // P = 0 |
| 3276 | let Inst{23} = 1; // U = 1 |
| 3277 | let Inst{21} = 0; // W = 0 |
| 3278 | let Inst{22} = 1; // D = 1 |
| 3279 | let Inst{20} = load; |
| 3280 | } |
| 3281 | } |
| 3282 | |
| 3283 | defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">; |
| 3284 | defm LDC2 : LdStCop<0b1111, 1, "ldc2">; |
| 3285 | defm STC : LdStCop<{?,?,?,?}, 0, "stc">; |
| 3286 | defm STC2 : LdStCop<0b1111, 0, "stc2">; |
| 3287 | |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3288 | def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3289 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3290 | NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3291 | [/* For disassembly only; pattern left blank */]> { |
| 3292 | let Inst{20} = 0; |
| 3293 | let Inst{4} = 1; |
| 3294 | } |
| 3295 | |
| 3296 | def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3297 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3298 | NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3299 | [/* For disassembly only; pattern left blank */]> { |
| 3300 | let Inst{31-28} = 0b1111; |
| 3301 | let Inst{20} = 0; |
| 3302 | let Inst{4} = 1; |
| 3303 | } |
| 3304 | |
| 3305 | def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3306 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3307 | NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3308 | [/* For disassembly only; pattern left blank */]> { |
| 3309 | let Inst{20} = 1; |
| 3310 | let Inst{4} = 1; |
| 3311 | } |
| 3312 | |
| 3313 | def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3314 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3315 | NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3316 | [/* For disassembly only; pattern left blank */]> { |
| 3317 | let Inst{31-28} = 0b1111; |
| 3318 | let Inst{20} = 1; |
| 3319 | let Inst{4} = 1; |
| 3320 | } |
| 3321 | |
| 3322 | def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3323 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3324 | NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3325 | [/* For disassembly only; pattern left blank */]> { |
| 3326 | let Inst{23-20} = 0b0100; |
| 3327 | } |
| 3328 | |
| 3329 | def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3330 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3331 | NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3332 | [/* For disassembly only; pattern left blank */]> { |
| 3333 | let Inst{31-28} = 0b1111; |
| 3334 | let Inst{23-20} = 0b0100; |
| 3335 | } |
| 3336 | |
| 3337 | def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3338 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3339 | NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3340 | [/* For disassembly only; pattern left blank */]> { |
| 3341 | let Inst{23-20} = 0b0101; |
| 3342 | } |
| 3343 | |
| 3344 | def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3345 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3346 | NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3347 | [/* For disassembly only; pattern left blank */]> { |
| 3348 | let Inst{31-28} = 0b1111; |
| 3349 | let Inst{23-20} = 0b0101; |
| 3350 | } |
| 3351 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3352 | //===----------------------------------------------------------------------===// |
| 3353 | // Move between special register and ARM core register -- for disassembly only |
| 3354 | // |
| 3355 | |
| 3356 | def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr", |
| 3357 | [/* For disassembly only; pattern left blank */]> { |
| 3358 | let Inst{23-20} = 0b0000; |
| 3359 | let Inst{7-4} = 0b0000; |
| 3360 | } |
| 3361 | |
| 3362 | def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr", |
| 3363 | [/* For disassembly only; pattern left blank */]> { |
| 3364 | let Inst{23-20} = 0b0100; |
| 3365 | let Inst{7-4} = 0b0000; |
| 3366 | } |
| 3367 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3368 | def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3369 | "msr", "\tcpsr$mask, $src", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3370 | [/* For disassembly only; pattern left blank */]> { |
| 3371 | let Inst{23-20} = 0b0010; |
| 3372 | let Inst{7-4} = 0b0000; |
| 3373 | } |
| 3374 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3375 | def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3376 | "msr", "\tcpsr$mask, $a", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3377 | [/* For disassembly only; pattern left blank */]> { |
| 3378 | let Inst{23-20} = 0b0010; |
| 3379 | let Inst{7-4} = 0b0000; |
| 3380 | } |
| 3381 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3382 | def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3383 | "msr", "\tspsr$mask, $src", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3384 | [/* For disassembly only; pattern left blank */]> { |
| 3385 | let Inst{23-20} = 0b0110; |
| 3386 | let Inst{7-4} = 0b0000; |
| 3387 | } |
| 3388 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3389 | def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3390 | "msr", "\tspsr$mask, $a", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3391 | [/* For disassembly only; pattern left blank */]> { |
| 3392 | let Inst{23-20} = 0b0110; |
| 3393 | let Inst{7-4} = 0b0000; |
| 3394 | } |