Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1 | //===- SparcInstrInfo.cpp - Sparc Instruction Information -------*- C++ -*-===// |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 2 | // |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 7 | // |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 10 | // This file contains the Sparc implementation of the TargetInstrInfo class. |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 14 | #include "SparcInstrInfo.h" |
| 15 | #include "Sparc.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame^] | 16 | #include "llvm/ADT/STLExtras.h" |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 18 | #include "SparcGenInstrInfo.inc" |
Chris Lattner | 1ddf475 | 2004-02-29 05:59:33 +0000 | [diff] [blame] | 19 | using namespace llvm; |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 20 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 21 | SparcInstrInfo::SparcInstrInfo(SparcSubtarget &ST) |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame^] | 22 | : TargetInstrInfo(SparcInsts, array_lengthof(SparcInsts)), |
Evan Cheng | 7ce4578 | 2006-11-13 23:36:35 +0000 | [diff] [blame] | 23 | RI(ST, *this) { |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 24 | } |
| 25 | |
Chris Lattner | 69d3909 | 2006-02-04 06:58:46 +0000 | [diff] [blame] | 26 | static bool isZeroImm(const MachineOperand &op) { |
| 27 | return op.isImmediate() && op.getImmedValue() == 0; |
Brian Gaeke | 4658ba1 | 2004-12-11 05:19:03 +0000 | [diff] [blame] | 28 | } |
| 29 | |
Chris Lattner | 1d6dc97 | 2004-07-25 06:19:04 +0000 | [diff] [blame] | 30 | /// Return true if the instruction is a register to register move and |
| 31 | /// leave the source and dest operands in the passed parameters. |
| 32 | /// |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 33 | bool SparcInstrInfo::isMoveInstr(const MachineInstr &MI, |
| 34 | unsigned &SrcReg, unsigned &DstReg) const { |
Brian Gaeke | 4658ba1 | 2004-12-11 05:19:03 +0000 | [diff] [blame] | 35 | // We look for 3 kinds of patterns here: |
| 36 | // or with G0 or 0 |
| 37 | // add with G0 or 0 |
| 38 | // fmovs or FpMOVD (pseudo double move). |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 39 | if (MI.getOpcode() == SP::ORrr || MI.getOpcode() == SP::ADDrr) { |
| 40 | if (MI.getOperand(1).getReg() == SP::G0) { |
Chris Lattner | 1d6dc97 | 2004-07-25 06:19:04 +0000 | [diff] [blame] | 41 | DstReg = MI.getOperand(0).getReg(); |
| 42 | SrcReg = MI.getOperand(2).getReg(); |
Brian Gaeke | 9b8ed0e | 2004-09-29 03:28:15 +0000 | [diff] [blame] | 43 | return true; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 44 | } else if (MI.getOperand(2).getReg() == SP::G0) { |
Brian Gaeke | 4658ba1 | 2004-12-11 05:19:03 +0000 | [diff] [blame] | 45 | DstReg = MI.getOperand(0).getReg(); |
| 46 | SrcReg = MI.getOperand(1).getReg(); |
| 47 | return true; |
| 48 | } |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 49 | } else if ((MI.getOpcode() == SP::ORri || MI.getOpcode() == SP::ADDri) && |
Chris Lattner | 69d3909 | 2006-02-04 06:58:46 +0000 | [diff] [blame] | 50 | isZeroImm(MI.getOperand(2)) && MI.getOperand(1).isRegister()) { |
| 51 | DstReg = MI.getOperand(0).getReg(); |
| 52 | SrcReg = MI.getOperand(1).getReg(); |
| 53 | return true; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 54 | } else if (MI.getOpcode() == SP::FMOVS || MI.getOpcode() == SP::FpMOVD || |
| 55 | MI.getOpcode() == SP::FMOVD) { |
Chris Lattner | 1d6dc97 | 2004-07-25 06:19:04 +0000 | [diff] [blame] | 56 | SrcReg = MI.getOperand(1).getReg(); |
| 57 | DstReg = MI.getOperand(0).getReg(); |
| 58 | return true; |
| 59 | } |
| 60 | return false; |
| 61 | } |
Chris Lattner | 5ccc722 | 2006-02-03 06:44:54 +0000 | [diff] [blame] | 62 | |
| 63 | /// isLoadFromStackSlot - If the specified machine instruction is a direct |
| 64 | /// load from a stack slot, return the virtual or physical register number of |
| 65 | /// the destination along with the FrameIndex of the loaded stack slot. If |
| 66 | /// not, return 0. This predicate must return 0 if the instruction has |
| 67 | /// any side effects other than loading from the stack slot. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 68 | unsigned SparcInstrInfo::isLoadFromStackSlot(MachineInstr *MI, |
| 69 | int &FrameIndex) const { |
| 70 | if (MI->getOpcode() == SP::LDri || |
| 71 | MI->getOpcode() == SP::LDFri || |
| 72 | MI->getOpcode() == SP::LDDFri) { |
Chris Lattner | 5ccc722 | 2006-02-03 06:44:54 +0000 | [diff] [blame] | 73 | if (MI->getOperand(1).isFrameIndex() && MI->getOperand(2).isImmediate() && |
| 74 | MI->getOperand(2).getImmedValue() == 0) { |
| 75 | FrameIndex = MI->getOperand(1).getFrameIndex(); |
| 76 | return MI->getOperand(0).getReg(); |
| 77 | } |
| 78 | } |
| 79 | return 0; |
| 80 | } |
| 81 | |
| 82 | /// isStoreToStackSlot - If the specified machine instruction is a direct |
| 83 | /// store to a stack slot, return the virtual or physical register number of |
| 84 | /// the source reg along with the FrameIndex of the loaded stack slot. If |
| 85 | /// not, return 0. This predicate must return 0 if the instruction has |
| 86 | /// any side effects other than storing to the stack slot. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 87 | unsigned SparcInstrInfo::isStoreToStackSlot(MachineInstr *MI, |
| 88 | int &FrameIndex) const { |
| 89 | if (MI->getOpcode() == SP::STri || |
| 90 | MI->getOpcode() == SP::STFri || |
| 91 | MI->getOpcode() == SP::STDFri) { |
Chris Lattner | 5ccc722 | 2006-02-03 06:44:54 +0000 | [diff] [blame] | 92 | if (MI->getOperand(0).isFrameIndex() && MI->getOperand(1).isImmediate() && |
| 93 | MI->getOperand(1).getImmedValue() == 0) { |
| 94 | FrameIndex = MI->getOperand(0).getFrameIndex(); |
| 95 | return MI->getOperand(2).getReg(); |
| 96 | } |
| 97 | } |
| 98 | return 0; |
| 99 | } |
Chris Lattner | e87146a | 2006-10-24 16:39:19 +0000 | [diff] [blame] | 100 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 101 | unsigned |
| 102 | SparcInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB, |
| 103 | MachineBasicBlock *FBB, |
| 104 | const std::vector<MachineOperand> &Cond)const{ |
Chris Lattner | e87146a | 2006-10-24 16:39:19 +0000 | [diff] [blame] | 105 | // Can only insert uncond branches so far. |
| 106 | assert(Cond.empty() && !FBB && TBB && "Can only handle uncond branches!"); |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 107 | BuildMI(&MBB, get(SP::BA)).addMBB(TBB); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 108 | return 1; |
Rafael Espindola | 3d7d39a | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 109 | } |