blob: bb80ace3c247f22f9eeffb2c5cc18a3f0e62f1cd [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
65 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
66 default: llvm_unreachable("unknown subtarget type");
67 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000068 if (TM.getSubtarget<X86Subtarget>().is64Bit())
69 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000071 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000072 if (TM.getSubtarget<X86Subtarget>().is64Bit())
73 return new X8664_ELFTargetObjectFile(TM);
74 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000075 case X86Subtarget::isMingw:
76 case X86Subtarget::isCygwin:
77 case X86Subtarget::isWindows:
78 return new TargetLoweringObjectFileCOFF();
79 }
Chris Lattnerf0144122009-07-28 03:13:23 +000080}
81
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000085 X86ScalarSSEf64 = Subtarget->hasSSE2();
86 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000090 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000091
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000092 // Set up the TargetLowering object.
93
94 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000096 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000097 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000098 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000099
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000101 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 setUseUnderscoreSetJmp(false);
103 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000104 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 // MS runtime is weird: it exports _setjmp, but longjmp!
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(false);
108 } else {
109 setUseUnderscoreSetJmp(true);
110 setUseUnderscoreLongJmp(true);
111 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000112
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000113 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000115 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000117 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000121
Scott Michelfdc40a02009-02-17 22:15:04 +0000122 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000148 // We have an algorithm for SSE2->double, and we turn this into a
149 // 64-bit FILD followed by conditional FADD for other targets.
150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000151 // We have an algorithm for SSE2, and we turn this into a 64-bit
152 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000154 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000155
156 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
157 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
159 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160
Devang Patel6a784892009-06-05 18:48:29 +0000161 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 // SSE has no i16 to fp conversion, only i32
163 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000167 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000171 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
173 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000174 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000175
Dale Johannesen73328d12007-09-19 23:55:34 +0000176 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
177 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000180
Evan Cheng02568ff2006-01-30 22:13:22 +0000181 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
182 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
184 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000185
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000186 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000188 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
192 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000193 }
194
195 // Handle FP_TO_UINT by promoting the destination to a larger signed
196 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000200
Evan Cheng25ab6902006-09-08 06:48:29 +0000201 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
203 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000204 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000206 // Expand FP_TO_UINT into a select.
207 // FIXME: We would like to use a Custom expander here eventually to do
208 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000211 // With SSE3 we can use fisttpll to convert to a signed i64; without
212 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000214 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000215
Chris Lattner399610a2006-12-05 18:22:22 +0000216 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000217 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
219 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000221 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000222 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
223 if (Subtarget->hasMMX() && !DisableMMX)
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
225 else
226 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000227 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000228 }
Chris Lattner21f66852005-12-23 05:15:23 +0000229
Dan Gohmanb00ee212008-02-18 19:34:53 +0000230 // Scalar integer divide and remainder are lowered to use operations that
231 // produce two results, to match the available instructions. This exposes
232 // the two-result form to trivial CSE, which is able to combine x/y and x%y
233 // into a single instruction.
234 //
235 // Scalar integer multiply-high is also lowered to use two-result
236 // operations, to match the available instructions. However, plain multiply
237 // (low) operations are left as Legal, as there are single-result
238 // instructions for this in x86. Using the two-result multiply instructions
239 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
241 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
242 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::SREM , MVT::i8 , Expand);
245 setOperationAction(ISD::UREM , MVT::i8 , Expand);
246 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
247 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
248 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::SREM , MVT::i16 , Expand);
251 setOperationAction(ISD::UREM , MVT::i16 , Expand);
252 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
253 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
254 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::SREM , MVT::i32 , Expand);
257 setOperationAction(ISD::UREM , MVT::i32 , Expand);
258 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
259 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
260 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::SREM , MVT::i64 , Expand);
263 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000264
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
266 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
267 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
268 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
274 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f64 , Expand);
277 setOperationAction(ISD::FREM , MVT::f80 , Expand);
278 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000279
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000284 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
285 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
287 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
288 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
291 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
292 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 }
294
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
296 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000297
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000300 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000301 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000302 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
307 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000308 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
312 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000318
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000319 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
321 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
323 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000324 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
326 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000327 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
330 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
331 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
332 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000333 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000335 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
338 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000339 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000344
Evan Chengd2cde682008-03-10 19:38:10 +0000345 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000347
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000348 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000350
Mon P Wang63307c32008-05-05 19:05:59 +0000351 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
353 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000356
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000362 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000370 }
371
Evan Cheng3c992d22006-03-07 02:02:57 +0000372 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000373 if (!Subtarget->isTargetDarwin() &&
374 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000375 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000377 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
380 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
381 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
382 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000383 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000384 setExceptionPointerRegister(X86::RAX);
385 setExceptionSelectorRegister(X86::RDX);
386 } else {
387 setExceptionPointerRegister(X86::EAX);
388 setExceptionSelectorRegister(X86::EDX);
389 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
391 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000396
Nate Begemanacc398c2006-01-25 18:21:52 +0000397 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::VASTART , MVT::Other, Custom);
399 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000400 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::VAARG , MVT::Other, Custom);
402 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000403 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VAARG , MVT::Other, Expand);
405 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 }
Evan Chengae642192007-03-02 23:16:35 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000410 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000412 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000414 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000416
Evan Chengc7ce29b2009-02-13 22:36:38 +0000417 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000418 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
421 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000422
Evan Cheng223547a2006-01-31 22:28:30 +0000423 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::FABS , MVT::f64, Custom);
425 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000426
427 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FNEG , MVT::f64, Custom);
429 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
Evan Cheng68c47cb2007-01-05 07:55:56 +0000431 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
433 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000434
Evan Chengd25e9e82006-02-02 00:28:23 +0000435 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FSIN , MVT::f64, Expand);
437 setOperationAction(ISD::FCOS , MVT::f64, Expand);
438 setOperationAction(ISD::FSIN , MVT::f32, Expand);
439 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440
Chris Lattnera54aa942006-01-29 06:26:08 +0000441 // Expand FP immediates into loads from the stack, except for the special
442 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443 addLegalFPImmediate(APFloat(+0.0)); // xorpd
444 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000445 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000446 // Use SSE for f32, x87 for f64.
447 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
449 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450
451 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453
454 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
461 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FSIN , MVT::f32, Expand);
465 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
Nate Begemane1795842008-02-14 08:57:00 +0000467 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468 addLegalFPImmediate(APFloat(+0.0f)); // xorps
469 addLegalFPImmediate(APFloat(+0.0)); // FLD0
470 addLegalFPImmediate(APFloat(+1.0)); // FLD1
471 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
472 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
473
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
476 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000478 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
482 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
485 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
486 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
487 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000488
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000493 addLegalFPImmediate(APFloat(+0.0)); // FLD0
494 addLegalFPImmediate(APFloat(+1.0)); // FLD1
495 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
496 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000497 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000502
Dale Johannesen59a58732007-08-05 18:49:15 +0000503 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000504 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
506 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
507 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000508 {
509 bool ignored;
510 APFloat TmpFlt(+0.0);
511 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
512 &ignored);
513 addLegalFPImmediate(TmpFlt); // FLD0
514 TmpFlt.changeSign();
515 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
516 APFloat TmpFlt2(+1.0);
517 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt2); // FLD1
520 TmpFlt2.changeSign();
521 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
522 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000523
Evan Chengc7ce29b2009-02-13 22:36:38 +0000524 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
526 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000527 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000528 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000529
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000530 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
532 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
533 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FLOG, MVT::f80, Expand);
536 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
537 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
538 setOperationAction(ISD::FEXP, MVT::f80, Expand);
539 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000540
Mon P Wangf007a8b2008-11-06 05:31:54 +0000541 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000542 // (for widening) or expand (for scalarization). Then we will selectively
543 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
545 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
546 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
561 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
562 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000594 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000595 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
599 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
600 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
601 setTruncStoreAction((MVT::SimpleValueType)VT,
602 (MVT::SimpleValueType)InnerVT, Expand);
603 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
604 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
605 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000606 }
607
Evan Chengc7ce29b2009-02-13 22:36:38 +0000608 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
609 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000610 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000611 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
612 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
613 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
614 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass, false);
615 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
618 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
619 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
620 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
623 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
624 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
625 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
628 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::AND, MVT::v8i8, Promote);
631 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
632 setOperationAction(ISD::AND, MVT::v4i16, Promote);
633 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
634 setOperationAction(ISD::AND, MVT::v2i32, Promote);
635 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::OR, MVT::v8i8, Promote);
639 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
640 setOperationAction(ISD::OR, MVT::v4i16, Promote);
641 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
642 setOperationAction(ISD::OR, MVT::v2i32, Promote);
643 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000645
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
647 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
648 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
649 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
650 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000653
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
655 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
656 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
657 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
658 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000663
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
665 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000669
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2f32, Custom);
695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
795 if (!VT.is128BitVector()) {
796 continue;
797 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000798
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000809 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000810
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000812
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
815 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
816 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
817 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
820 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000821 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000825 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000826
Nate Begeman14d12ca2008-02-11 04:19:36 +0000827 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000828 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
829 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
830 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
831 setOperationAction(ISD::FRINT, MVT::f32, Legal);
832 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
833 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
834 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
835 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
836 setOperationAction(ISD::FRINT, MVT::f64, Legal);
837 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
838
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000841
842 // i8 and i16 vectors are custom , because the source register and source
843 // source memory operand types are not the same width. f32 vectors are
844 // custom since the immediate controlling the insert encodes additional
845 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000850
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000855
856 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000859 }
860 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000861
Nate Begeman30a0de92008-07-17 16:51:19 +0000862 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000864 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000865
David Greene9b9838d2009-06-29 16:47:10 +0000866 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
870 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
875 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
876 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
877 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
878 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
879 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
880 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
881 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
882 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
883 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
884 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
886 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000887
888 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
890 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
891 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
892 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
893 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
894 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
895 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
896 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
897 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
898 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
899 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
900 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
901 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
902 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000903
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
906 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
907 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000908
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
910 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
911 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
913 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
916 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
918 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
919 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
920 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000921
922#if 0
923 // Not sure we want to do this since there are no 256-bit integer
924 // operations in AVX
925
926 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
927 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
929 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000930
931 // Do not attempt to custom lower non-power-of-2 vectors
932 if (!isPowerOf2_32(VT.getVectorNumElements()))
933 continue;
934
935 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
936 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
937 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
938 }
939
940 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000943 }
David Greene9b9838d2009-06-29 16:47:10 +0000944#endif
945
946#if 0
947 // Not sure we want to do this since there are no 256-bit integer
948 // operations in AVX
949
950 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
951 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
953 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000954
955 if (!VT.is256BitVector()) {
956 continue;
957 }
958 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 }
969
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000971#endif
972 }
973
Evan Cheng6be2c582006-04-05 23:38:46 +0000974 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000976
Bill Wendling74c37652008-12-09 22:08:41 +0000977 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +0000983 if (Subtarget->is64Bit()) {
984 setOperationAction(ISD::SADDO, MVT::i64, Custom);
985 setOperationAction(ISD::UADDO, MVT::i64, Custom);
986 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
987 setOperationAction(ISD::USUBO, MVT::i64, Custom);
988 setOperationAction(ISD::SMULO, MVT::i64, Custom);
989 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000990
Evan Chengd54f2d52009-03-31 19:38:51 +0000991 if (!Subtarget->is64Bit()) {
992 // These libcalls are not available in 32-bit.
993 setLibcallName(RTLIB::SHL_I128, 0);
994 setLibcallName(RTLIB::SRL_I128, 0);
995 setLibcallName(RTLIB::SRA_I128, 0);
996 }
997
Evan Cheng206ee9d2006-07-07 08:33:52 +0000998 // We have target-specific dag combine patterns for the following nodes:
999 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001000 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001001 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001002 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001003 setTargetDAGCombine(ISD::SHL);
1004 setTargetDAGCombine(ISD::SRA);
1005 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001006 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001007 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001008 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001009 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001010 if (Subtarget->is64Bit())
1011 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001012
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001013 computeRegisterProperties();
1014
Evan Cheng87ed7162006-02-14 08:25:08 +00001015 // FIXME: These should be based on subtarget info. Plus, the values should
1016 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001017 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001018 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001020 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001021 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001022}
1023
Scott Michel5b8f82e2008-03-10 15:42:14 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1026 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001027}
1028
1029
Evan Cheng29286502008-01-23 23:17:41 +00001030/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1031/// the desired ByVal argument alignment.
1032static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1033 if (MaxAlign == 16)
1034 return;
1035 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1036 if (VTy->getBitWidth() == 128)
1037 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001038 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1039 unsigned EltAlign = 0;
1040 getMaxByValAlign(ATy->getElementType(), EltAlign);
1041 if (EltAlign > MaxAlign)
1042 MaxAlign = EltAlign;
1043 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1044 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1045 unsigned EltAlign = 0;
1046 getMaxByValAlign(STy->getElementType(i), EltAlign);
1047 if (EltAlign > MaxAlign)
1048 MaxAlign = EltAlign;
1049 if (MaxAlign == 16)
1050 break;
1051 }
1052 }
1053 return;
1054}
1055
1056/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1057/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001058/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1059/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001060unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001061 if (Subtarget->is64Bit()) {
1062 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001063 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001064 if (TyAlign > 8)
1065 return TyAlign;
1066 return 8;
1067 }
1068
Evan Cheng29286502008-01-23 23:17:41 +00001069 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001070 if (Subtarget->hasSSE1())
1071 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001072 return Align;
1073}
Chris Lattner2b02a442007-02-25 08:29:00 +00001074
Evan Chengf0df0312008-05-15 08:39:06 +00001075/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001076/// and store operations as a result of memset, memcpy, and memmove
1077/// lowering. If DstAlign is zero that means it's safe to destination
1078/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1079/// means there isn't a need to check it against alignment requirement,
1080/// probably because the source does not need to be loaded. If
1081/// 'NonScalarIntSafe' is true, that means it's safe to return a
1082/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1083/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1084/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001085/// It returns EVT::Other if the type should be determined using generic
1086/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001087EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001088X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1089 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001090 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001091 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001092 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1094 // linux. This is because the stack realignment code can't handle certain
1095 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001096 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001097 if (NonScalarIntSafe &&
1098 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001099 if (Size >= 16 &&
1100 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001101 ((DstAlign == 0 || DstAlign >= 16) &&
1102 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001103 Subtarget->getStackAlignment() >= 16) {
1104 if (Subtarget->hasSSE2())
1105 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001106 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001108 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001109 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001110 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001111 Subtarget->hasSSE2()) {
1112 // Do not use f64 to lower memcpy if source is string constant. It's
1113 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001115 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001116 }
Evan Chengf0df0312008-05-15 08:39:06 +00001117 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001118 return MVT::i64;
1119 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001120}
1121
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001122/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1123/// current function. The returned value is a member of the
1124/// MachineJumpTableInfo::JTEntryKind enum.
1125unsigned X86TargetLowering::getJumpTableEncoding() const {
1126 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1127 // symbol.
1128 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1129 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001130 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001131
1132 // Otherwise, use the normal jump table encoding heuristics.
1133 return TargetLowering::getJumpTableEncoding();
1134}
1135
Chris Lattner589c6f62010-01-26 06:28:43 +00001136/// getPICBaseSymbol - Return the X86-32 PIC base.
1137MCSymbol *
1138X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1139 MCContext &Ctx) const {
1140 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001141 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1142 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001143}
1144
1145
Chris Lattnerc64daab2010-01-26 05:02:42 +00001146const MCExpr *
1147X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1148 const MachineBasicBlock *MBB,
1149 unsigned uid,MCContext &Ctx) const{
1150 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1151 Subtarget->isPICStyleGOT());
1152 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1153 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001154 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1155 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001156}
1157
Evan Chengcc415862007-11-09 01:32:10 +00001158/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1159/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001160SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001161 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001162 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001163 // This doesn't have DebugLoc associated with it, but is not really the
1164 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001165 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001166 return Table;
1167}
1168
Chris Lattner589c6f62010-01-26 06:28:43 +00001169/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1170/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1171/// MCExpr.
1172const MCExpr *X86TargetLowering::
1173getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1174 MCContext &Ctx) const {
1175 // X86-64 uses RIP relative addressing based on the jump table label.
1176 if (Subtarget->isPICStyleRIPRel())
1177 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1178
1179 // Otherwise, the reference is relative to the PIC base.
1180 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1181}
1182
Bill Wendlingb4202b82009-07-01 18:50:55 +00001183/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001184unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001185 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001186}
1187
Chris Lattner2b02a442007-02-25 08:29:00 +00001188//===----------------------------------------------------------------------===//
1189// Return Value Calling Convention Implementation
1190//===----------------------------------------------------------------------===//
1191
Chris Lattner59ed56b2007-02-28 04:55:35 +00001192#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001193
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001194bool
1195X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1196 const SmallVectorImpl<EVT> &OutTys,
1197 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmand858e902010-04-17 15:26:15 +00001198 SelectionDAG &DAG) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001199 SmallVector<CCValAssign, 16> RVLocs;
1200 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1201 RVLocs, *DAG.getContext());
1202 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1203}
1204
Dan Gohman98ca4f22009-08-05 01:29:28 +00001205SDValue
1206X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001207 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001208 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001209 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001210 MachineFunction &MF = DAG.getMachineFunction();
1211 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Chris Lattner9774c912007-02-27 05:28:59 +00001213 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001214 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1215 RVLocs, *DAG.getContext());
1216 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001217
Evan Chengdcea1632010-02-04 02:40:39 +00001218 // Add the regs to the liveout set for the function.
1219 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1220 for (unsigned i = 0; i != RVLocs.size(); ++i)
1221 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1222 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001223
Dan Gohman475871a2008-07-27 21:46:04 +00001224 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001225
Dan Gohman475871a2008-07-27 21:46:04 +00001226 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001227 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1228 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001229 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1230 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001232 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001233 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1234 CCValAssign &VA = RVLocs[i];
1235 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001236 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001237
Chris Lattner447ff682008-03-11 03:23:40 +00001238 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1239 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001240 if (VA.getLocReg() == X86::ST0 ||
1241 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001242 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1243 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001244 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001245 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001246 RetOps.push_back(ValToCopy);
1247 // Don't emit a copytoreg.
1248 continue;
1249 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001250
Evan Cheng242b38b2009-02-23 09:03:22 +00001251 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1252 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001253 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001254 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001255 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001257 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001259 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001260 }
1261
Dale Johannesendd64c412009-02-04 00:33:20 +00001262 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001263 Flag = Chain.getValue(1);
1264 }
Dan Gohman61a92132008-04-21 23:59:07 +00001265
1266 // The x86-64 ABI for returning structs by value requires that we copy
1267 // the sret argument into %rax for the return. We saved the argument into
1268 // a virtual register in the entry block, so now we copy the value out
1269 // and into %rax.
1270 if (Subtarget->is64Bit() &&
1271 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1272 MachineFunction &MF = DAG.getMachineFunction();
1273 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1274 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001275 assert(Reg &&
1276 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001277 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001278
Dale Johannesendd64c412009-02-04 00:33:20 +00001279 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001280 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001281
1282 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001283 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001284 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001285
Chris Lattner447ff682008-03-11 03:23:40 +00001286 RetOps[0] = Chain; // Update chain.
1287
1288 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001289 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001290 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001291
1292 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001293 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001294}
1295
Dan Gohman98ca4f22009-08-05 01:29:28 +00001296/// LowerCallResult - Lower the result values of a call into the
1297/// appropriate copies out of appropriate physical registers.
1298///
1299SDValue
1300X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001301 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001302 const SmallVectorImpl<ISD::InputArg> &Ins,
1303 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001304 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001305
Chris Lattnere32bbf62007-02-28 07:09:55 +00001306 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001307 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001308 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001309 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001310 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001311 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001312
Chris Lattner3085e152007-02-25 08:59:22 +00001313 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001314 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001315 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001316 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001317
Torok Edwin3f142c32009-02-01 18:15:56 +00001318 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001320 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001321 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001322 }
1323
Chris Lattner8e6da152008-03-10 21:08:41 +00001324 // If this is a call to a function that returns an fp value on the floating
1325 // point stack, but where we prefer to use the value in xmm registers, copy
1326 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001327 if ((VA.getLocReg() == X86::ST0 ||
1328 VA.getLocReg() == X86::ST1) &&
1329 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001331 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001332
Evan Cheng79fb3b42009-02-20 20:43:02 +00001333 SDValue Val;
1334 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001335 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1336 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1337 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001338 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001339 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1341 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001342 } else {
1343 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001345 Val = Chain.getValue(0);
1346 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001347 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1348 } else {
1349 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1350 CopyVT, InFlag).getValue(1);
1351 Val = Chain.getValue(0);
1352 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001353 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001354
Dan Gohman37eed792009-02-04 17:28:58 +00001355 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001356 // Round the F80 the right size, which also moves to the appropriate xmm
1357 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001358 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001359 // This truncation won't change the value.
1360 DAG.getIntPtrConstant(1));
1361 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001364 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001365
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001367}
1368
1369
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001370//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001371// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001372//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001373// StdCall calling convention seems to be standard for many Windows' API
1374// routines and around. It differs from C calling convention just a little:
1375// callee should clean up the stack, not caller. Symbols should be also
1376// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001377// For info on fast calling convention see Fast Calling Convention (tail call)
1378// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001379
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001381/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001382static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1383 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001384 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001385
Dan Gohman98ca4f22009-08-05 01:29:28 +00001386 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001387}
1388
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001389/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001390/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391static bool
1392ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1393 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001394 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001395
Dan Gohman98ca4f22009-08-05 01:29:28 +00001396 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001397}
1398
Dan Gohman095cc292008-09-13 01:54:27 +00001399/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1400/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001401CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001402 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001403 if (CC == CallingConv::GHC)
1404 return CC_X86_64_GHC;
1405 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001406 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001407 else
1408 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001409 }
1410
Gordon Henriksen86737662008-01-05 16:56:59 +00001411 if (CC == CallingConv::X86_FastCall)
1412 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001413 else if (CC == CallingConv::X86_ThisCall)
1414 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001415 else if (CC == CallingConv::Fast)
1416 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001417 else if (CC == CallingConv::GHC)
1418 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001419 else
1420 return CC_X86_32_C;
1421}
1422
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001423/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1424/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001425/// the specific parameter attribute. The copy will be passed as a byval
1426/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001427static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001428CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001429 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1430 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001431 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001432 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001433 /*isVolatile*/false, /*AlwaysInline=*/true,
1434 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001435}
1436
Chris Lattner29689432010-03-11 00:22:57 +00001437/// IsTailCallConvention - Return true if the calling convention is one that
1438/// supports tail call optimization.
1439static bool IsTailCallConvention(CallingConv::ID CC) {
1440 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1441}
1442
Evan Cheng0c439eb2010-01-27 00:07:07 +00001443/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1444/// a tailcall target by changing its ABI.
1445static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001446 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001447}
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449SDValue
1450X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::InputArg> &Ins,
1453 DebugLoc dl, SelectionDAG &DAG,
1454 const CCValAssign &VA,
1455 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001456 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001457 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001459 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001461 EVT ValVT;
1462
1463 // If value is passed by pointer we have address passed instead of the value
1464 // itself.
1465 if (VA.getLocInfo() == CCValAssign::Indirect)
1466 ValVT = VA.getLocVT();
1467 else
1468 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001469
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001471 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001472 // In case of tail call optimization mark all arguments mutable. Since they
1473 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001474 if (Flags.isByVal()) {
1475 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1476 VA.getLocMemOffset(), isImmutable, false);
1477 return DAG.getFrameIndex(FI, getPointerTy());
1478 } else {
1479 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1480 VA.getLocMemOffset(), isImmutable, false);
1481 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1482 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001483 PseudoSourceValue::getFixedStack(FI), 0,
1484 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001485 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001486}
1487
Dan Gohman475871a2008-07-27 21:46:04 +00001488SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001490 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001491 bool isVarArg,
1492 const SmallVectorImpl<ISD::InputArg> &Ins,
1493 DebugLoc dl,
1494 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001495 SmallVectorImpl<SDValue> &InVals)
1496 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001497 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001498 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 const Function* Fn = MF.getFunction();
1501 if (Fn->hasExternalLinkage() &&
1502 Subtarget->isTargetCygMing() &&
1503 Fn->getName() == "main")
1504 FuncInfo->setForceFramePointer(true);
1505
Evan Cheng1bc78042006-04-26 01:20:17 +00001506 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001508 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509
Chris Lattner29689432010-03-11 00:22:57 +00001510 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1511 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001512
Chris Lattner638402b2007-02-28 07:00:42 +00001513 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001514 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001515 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1516 ArgLocs, *DAG.getContext());
1517 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001520 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001521 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1522 CCValAssign &VA = ArgLocs[i];
1523 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1524 // places.
1525 assert(VA.getValNo() != LastVal &&
1526 "Don't support value assigned to multiple locs yet");
1527 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Chris Lattnerf39f7712007-02-28 05:46:49 +00001529 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001530 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001531 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001533 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001541 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001542 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1543 RC = X86::VR64RegisterClass;
1544 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001545 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001546
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001547 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001548 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001549
Chris Lattnerf39f7712007-02-28 05:46:49 +00001550 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1551 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1552 // right size.
1553 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001554 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001555 DAG.getValueType(VA.getValVT()));
1556 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001557 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001558 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001559 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001560 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001562 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001563 // Handle MMX values passed in XMM regs.
1564 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1566 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001567 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1568 } else
1569 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001570 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001571 } else {
1572 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001573 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001574 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001575
1576 // If value is passed via pointer - do a load.
1577 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001578 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1579 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001580
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001582 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001583
Dan Gohman61a92132008-04-21 23:59:07 +00001584 // The x86-64 ABI for returning structs by value requires that we copy
1585 // the sret argument into %rax for the return. Save the argument into
1586 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001587 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001588 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1589 unsigned Reg = FuncInfo->getSRetReturnReg();
1590 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001592 FuncInfo->setSRetReturnReg(Reg);
1593 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001596 }
1597
Chris Lattnerf39f7712007-02-28 05:46:49 +00001598 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001599 // Align stack specially for tail calls.
1600 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001601 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001602
Evan Cheng1bc78042006-04-26 01:20:17 +00001603 // If the function takes variable number of arguments, make a frame index for
1604 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001605 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001606 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1607 CallConv != CallingConv::X86_ThisCall)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001608 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,
1609 true, false));
Gordon Henriksen86737662008-01-05 16:56:59 +00001610 }
1611 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001612 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1613
1614 // FIXME: We should really autogenerate these arrays
1615 static const unsigned GPR64ArgRegsWin64[] = {
1616 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001617 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001618 static const unsigned XMMArgRegsWin64[] = {
1619 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1620 };
1621 static const unsigned GPR64ArgRegs64Bit[] = {
1622 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1623 };
1624 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001625 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1626 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1627 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001628 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1629
1630 if (IsWin64) {
1631 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1632 GPR64ArgRegs = GPR64ArgRegsWin64;
1633 XMMArgRegs = XMMArgRegsWin64;
1634 } else {
1635 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1636 GPR64ArgRegs = GPR64ArgRegs64Bit;
1637 XMMArgRegs = XMMArgRegs64Bit;
1638 }
1639 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1640 TotalNumIntRegs);
1641 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1642 TotalNumXMMRegs);
1643
Devang Patel578efa92009-06-05 21:57:13 +00001644 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001645 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001646 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001647 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001648 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001649 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001650 // Kernel mode asks for SSE to be disabled, so don't push them
1651 // on the stack.
1652 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001653
Gordon Henriksen86737662008-01-05 16:56:59 +00001654 // For X86-64, if there are vararg parameters that are passed via
1655 // registers, then we must store them to their spots on the stack so they
1656 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001657 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1658 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1659 FuncInfo->setRegSaveFrameIndex(
1660 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1661 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001664 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001665 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1666 getPointerTy());
1667 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001668 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001669 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1670 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001671 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1672 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001674 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001675 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001676 PseudoSourceValue::getFixedStack(
1677 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001678 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001679 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001680 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001681 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001682
Dan Gohmanface41a2009-08-16 21:24:25 +00001683 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1684 // Now store the XMM (fp + vector) parameter registers.
1685 SmallVector<SDValue, 11> SaveXMMOps;
1686 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001687
Dan Gohmanface41a2009-08-16 21:24:25 +00001688 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1689 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1690 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001691
Dan Gohman1e93df62010-04-17 14:41:14 +00001692 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1693 FuncInfo->getRegSaveFrameIndex()));
1694 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1695 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001696
Dan Gohmanface41a2009-08-16 21:24:25 +00001697 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1698 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1699 X86::VR128RegisterClass);
1700 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1701 SaveXMMOps.push_back(Val);
1702 }
1703 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1704 MVT::Other,
1705 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001707
1708 if (!MemOps.empty())
1709 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1710 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001712 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001713
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001715 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001716 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001717 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001718 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001719 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001720 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001721 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001722 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001723
Gordon Henriksen86737662008-01-05 16:56:59 +00001724 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001725 // RegSaveFrameIndex is X86-64 only.
1726 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001727 if (CallConv == CallingConv::X86_FastCall ||
1728 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001729 // fastcc functions can't have varargs.
1730 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001731 }
Evan Cheng25caf632006-05-23 21:06:34 +00001732
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001734}
1735
Dan Gohman475871a2008-07-27 21:46:04 +00001736SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001737X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1738 SDValue StackPtr, SDValue Arg,
1739 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001740 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001741 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001742 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001743 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001744 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001745 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001746 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001747 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001748 }
Dale Johannesenace16102009-02-03 19:33:06 +00001749 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001750 PseudoSourceValue::getStack(), LocMemOffset,
1751 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001752}
1753
Bill Wendling64e87322009-01-16 19:25:27 +00001754/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001756SDValue
1757X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001758 SDValue &OutRetAddr, SDValue Chain,
1759 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001761 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001762 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001763 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001764
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001765 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001766 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001767 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001768}
1769
1770/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1771/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001772static SDValue
1773EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001775 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001776 // Store the return address to the appropriate stack slot.
1777 if (!FPDiff) return Chain;
1778 // Calculate the new stack slot for the return address.
1779 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001780 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001781 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001783 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001784 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001785 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1786 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001787 return Chain;
1788}
1789
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001791X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001792 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001793 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794 const SmallVectorImpl<ISD::OutputArg> &Outs,
1795 const SmallVectorImpl<ISD::InputArg> &Ins,
1796 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001797 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001798 MachineFunction &MF = DAG.getMachineFunction();
1799 bool Is64Bit = Subtarget->is64Bit();
1800 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001801 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802
Evan Cheng5f941932010-02-05 02:21:12 +00001803 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001804 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001805 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1806 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001807 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001808
1809 // Sibcalls are automatically detected tailcalls which do not require
1810 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001811 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001812 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001813
1814 if (isTailCall)
1815 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001816 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001817
Chris Lattner29689432010-03-11 00:22:57 +00001818 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1819 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001820
Chris Lattner638402b2007-02-28 07:00:42 +00001821 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001822 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1824 ArgLocs, *DAG.getContext());
1825 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattner423c5f42007-02-28 05:31:48 +00001827 // Get a count of how many bytes are to be pushed on the stack.
1828 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001829 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001830 // This is a sibcall. The memory operands are available in caller's
1831 // own caller's stack.
1832 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001833 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001834 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001835
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001837 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001839 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001840 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1841 FPDiff = NumBytesCallerPushed - NumBytes;
1842
1843 // Set the delta of movement of the returnaddr stackslot.
1844 // But only set if delta is greater than previous delta.
1845 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1846 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1847 }
1848
Evan Chengf22f9b32010-02-06 03:28:46 +00001849 if (!IsSibcall)
1850 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001851
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001853 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001854 if (isTailCall && FPDiff)
1855 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1856 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001857
Dan Gohman475871a2008-07-27 21:46:04 +00001858 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1859 SmallVector<SDValue, 8> MemOpChains;
1860 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001861
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001862 // Walk the register/memloc assignments, inserting copies/loads. In the case
1863 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001864 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1865 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001866 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001867 SDValue Arg = Outs[i].Val;
1868 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001869 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001870
Chris Lattner423c5f42007-02-28 05:31:48 +00001871 // Promote the value if needed.
1872 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001873 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001874 case CCValAssign::Full: break;
1875 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001876 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001877 break;
1878 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001880 break;
1881 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001882 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1883 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1885 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1886 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001887 } else
1888 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1889 break;
1890 case CCValAssign::BCvt:
1891 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001892 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001893 case CCValAssign::Indirect: {
1894 // Store the argument.
1895 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001896 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001897 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001898 PseudoSourceValue::getFixedStack(FI), 0,
1899 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001900 Arg = SpillSlot;
1901 break;
1902 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001903 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001904
Chris Lattner423c5f42007-02-28 05:31:48 +00001905 if (VA.isRegLoc()) {
1906 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001907 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001908 assert(VA.isMemLoc());
1909 if (StackPtr.getNode() == 0)
1910 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1911 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1912 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001913 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001914 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001915
Evan Cheng32fe1032006-05-25 00:59:30 +00001916 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001918 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001919
Evan Cheng347d5f72006-04-28 21:29:37 +00001920 // Build a sequence of copy-to-reg nodes chained together with token chain
1921 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001923 // Tail call byval lowering might overwrite argument registers so in case of
1924 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001925 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001926 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001927 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001928 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001929 InFlag = Chain.getValue(1);
1930 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001931
Chris Lattner88e1fd52009-07-09 04:24:46 +00001932 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001933 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1934 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001935 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001936 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1937 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001938 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001939 InFlag);
1940 InFlag = Chain.getValue(1);
1941 } else {
1942 // If we are tail calling and generating PIC/GOT style code load the
1943 // address of the callee into ECX. The value in ecx is used as target of
1944 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1945 // for tail calls on PIC/GOT architectures. Normally we would just put the
1946 // address of GOT into ebx and then call target@PLT. But for tail calls
1947 // ebx would be restored (since ebx is callee saved) before jumping to the
1948 // target@PLT.
1949
1950 // Note: The actual moving to ECX is done further down.
1951 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1952 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1953 !G->getGlobal()->hasProtectedVisibility())
1954 Callee = LowerGlobalAddress(Callee, DAG);
1955 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001956 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001957 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001958 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001959
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 if (Is64Bit && isVarArg) {
1961 // From AMD64 ABI document:
1962 // For calls that may call functions that use varargs or stdargs
1963 // (prototype-less calls or calls to functions containing ellipsis (...) in
1964 // the declaration) %al is used as hidden argument to specify the number
1965 // of SSE registers used. The contents of %al do not need to match exactly
1966 // the number of registers, but must be an ubound on the number of SSE
1967 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968
1969 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001970 // Count the number of XMM registers allocated.
1971 static const unsigned XMMArgRegs[] = {
1972 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1973 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1974 };
1975 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001976 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001977 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001978
Dale Johannesendd64c412009-02-04 00:33:20 +00001979 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001981 InFlag = Chain.getValue(1);
1982 }
1983
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001984
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001985 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001986 if (isTailCall) {
1987 // Force all the incoming stack arguments to be loaded from the stack
1988 // before any new outgoing arguments are stored to the stack, because the
1989 // outgoing stack slots may alias the incoming argument stack slots, and
1990 // the alias isn't otherwise explicit. This is slightly more conservative
1991 // than necessary, because it means that each store effectively depends
1992 // on every argument instead of just those arguments it would clobber.
1993 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1994
Dan Gohman475871a2008-07-27 21:46:04 +00001995 SmallVector<SDValue, 8> MemOpChains2;
1996 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001998 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001999 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002000 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002001 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2002 CCValAssign &VA = ArgLocs[i];
2003 if (VA.isRegLoc())
2004 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002005 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 SDValue Arg = Outs[i].Val;
2007 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 // Create frame index.
2009 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002010 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002011 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002012 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002013
Duncan Sands276dcbd2008-03-21 09:14:45 +00002014 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002015 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002016 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002017 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002018 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002019 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002020 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002021
Dan Gohman98ca4f22009-08-05 01:29:28 +00002022 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2023 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002024 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002025 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002026 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002027 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002028 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002029 PseudoSourceValue::getFixedStack(FI), 0,
2030 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002031 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 }
2033 }
2034
2035 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002037 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002038
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002039 // Copy arguments to their registers.
2040 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002041 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002042 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002043 InFlag = Chain.getValue(1);
2044 }
Dan Gohman475871a2008-07-27 21:46:04 +00002045 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002046
Gordon Henriksen86737662008-01-05 16:56:59 +00002047 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002048 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002049 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 }
2051
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002052 bool WasGlobalOrExternal = false;
2053 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2054 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2055 // In the 64-bit large code model, we have to make all calls
2056 // through a register, since the call instruction's 32-bit
2057 // pc-relative offset may not be large enough to hold the whole
2058 // address.
2059 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2060 WasGlobalOrExternal = true;
2061 // If the callee is a GlobalAddress node (quite common, every direct call
2062 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2063 // it.
2064
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002065 // We should use extra load for direct calls to dllimported functions in
2066 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002067 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002068 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002070
Chris Lattner48a7d022009-07-09 05:02:21 +00002071 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2072 // external symbols most go through the PLT in PIC mode. If the symbol
2073 // has hidden or protected visibility, or if it is static or local, then
2074 // we don't need to use the PLT - we can directly call it.
2075 if (Subtarget->isTargetELF() &&
2076 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002077 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002078 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002079 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002080 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2081 Subtarget->getDarwinVers() < 9) {
2082 // PC-relative references to external symbols should go through $stub,
2083 // unless we're building with the leopard linker or later, which
2084 // automatically synthesizes these stubs.
2085 OpFlags = X86II::MO_DARWIN_STUB;
2086 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002087
Chris Lattner74e726e2009-07-09 05:27:35 +00002088 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002089 G->getOffset(), OpFlags);
2090 }
Bill Wendling056292f2008-09-16 21:48:12 +00002091 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002092 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002093 unsigned char OpFlags = 0;
2094
2095 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2096 // symbols should go through the PLT.
2097 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002098 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002099 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002100 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002101 Subtarget->getDarwinVers() < 9) {
2102 // PC-relative references to external symbols should go through $stub,
2103 // unless we're building with the leopard linker or later, which
2104 // automatically synthesizes these stubs.
2105 OpFlags = X86II::MO_DARWIN_STUB;
2106 }
Eric Christopherfd179292009-08-27 18:07:15 +00002107
Chris Lattner48a7d022009-07-09 05:02:21 +00002108 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2109 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002110 }
2111
Chris Lattnerd96d0722007-02-25 06:40:16 +00002112 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002114 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002115
Evan Chengf22f9b32010-02-06 03:28:46 +00002116 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002117 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2118 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002119 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002121
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002122 Ops.push_back(Chain);
2123 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002124
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002127
Gordon Henriksen86737662008-01-05 16:56:59 +00002128 // Add argument registers to the end of the list so that they are known live
2129 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002130 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2131 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2132 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002133
Evan Cheng586ccac2008-03-18 23:36:35 +00002134 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002136 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2137
2138 // Add an implicit use of AL for x86 vararg functions.
2139 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002140 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002141
Gabor Greifba36cb52008-08-28 21:40:38 +00002142 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002143 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002144
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 if (isTailCall) {
2146 // If this is the first return lowered for this function, add the regs
2147 // to the liveout set for the function.
2148 if (MF.getRegInfo().liveout_empty()) {
2149 SmallVector<CCValAssign, 16> RVLocs;
2150 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2151 *DAG.getContext());
2152 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2153 for (unsigned i = 0; i != RVLocs.size(); ++i)
2154 if (RVLocs[i].isRegLoc())
2155 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2156 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 return DAG.getNode(X86ISD::TC_RETURN, dl,
2158 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002159 }
2160
Dale Johannesenace16102009-02-03 19:33:06 +00002161 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002162 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002163
Chris Lattner2d297092006-05-23 18:50:38 +00002164 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002165 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002166 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002167 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002168 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002169 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002170 // pops the hidden struct pointer, so we have to push it back.
2171 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002172 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002173 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002174 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002175
Gordon Henriksenae636f82008-01-03 16:47:34 +00002176 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002177 if (!IsSibcall) {
2178 Chain = DAG.getCALLSEQ_END(Chain,
2179 DAG.getIntPtrConstant(NumBytes, true),
2180 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2181 true),
2182 InFlag);
2183 InFlag = Chain.getValue(1);
2184 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002185
Chris Lattner3085e152007-02-25 08:59:22 +00002186 // Handle result values, copying them out of physregs into vregs that we
2187 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002188 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2189 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002190}
2191
Evan Cheng25ab6902006-09-08 06:48:29 +00002192
2193//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002194// Fast Calling Convention (tail call) implementation
2195//===----------------------------------------------------------------------===//
2196
2197// Like std call, callee cleans arguments, convention except that ECX is
2198// reserved for storing the tail called function address. Only 2 registers are
2199// free for argument passing (inreg). Tail call optimization is performed
2200// provided:
2201// * tailcallopt is enabled
2202// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002203// On X86_64 architecture with GOT-style position independent code only local
2204// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002205// To keep the stack aligned according to platform abi the function
2206// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2207// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002208// If a tail called function callee has more arguments than the caller the
2209// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002210// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// original REtADDR, but before the saved framepointer or the spilled registers
2212// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2213// stack layout:
2214// arg1
2215// arg2
2216// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002217// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002218// move area ]
2219// (possible EBP)
2220// ESI
2221// EDI
2222// local1 ..
2223
2224/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2225/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002226unsigned
2227X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2228 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002229 MachineFunction &MF = DAG.getMachineFunction();
2230 const TargetMachine &TM = MF.getTarget();
2231 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2232 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002233 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002234 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002235 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2237 // Number smaller than 12 so just add the difference.
2238 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2239 } else {
2240 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002241 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002242 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002243 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002244 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002245}
2246
Evan Cheng5f941932010-02-05 02:21:12 +00002247/// MatchingStackOffset - Return true if the given stack call argument is
2248/// already available in the same position (relatively) of the caller's
2249/// incoming argument stack.
2250static
2251bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2252 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2253 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002254 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2255 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002256 if (Arg.getOpcode() == ISD::CopyFromReg) {
2257 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2258 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2259 return false;
2260 MachineInstr *Def = MRI->getVRegDef(VR);
2261 if (!Def)
2262 return false;
2263 if (!Flags.isByVal()) {
2264 if (!TII->isLoadFromStackSlot(Def, FI))
2265 return false;
2266 } else {
2267 unsigned Opcode = Def->getOpcode();
2268 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2269 Def->getOperand(1).isFI()) {
2270 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002271 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002272 } else
2273 return false;
2274 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002275 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2276 if (Flags.isByVal())
2277 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002278 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002279 // define @foo(%struct.X* %A) {
2280 // tail call @bar(%struct.X* byval %A)
2281 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002282 return false;
2283 SDValue Ptr = Ld->getBasePtr();
2284 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2285 if (!FINode)
2286 return false;
2287 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002288 } else
2289 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002290
Evan Cheng4cae1332010-03-05 08:38:04 +00002291 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002292 if (!MFI->isFixedObjectIndex(FI))
2293 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002294 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002295}
2296
Dan Gohman98ca4f22009-08-05 01:29:28 +00002297/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2298/// for tail call optimization. Targets which want to do tail call
2299/// optimization should implement this function.
2300bool
2301X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002302 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002304 bool isCalleeStructRet,
2305 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002306 const SmallVectorImpl<ISD::OutputArg> &Outs,
2307 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002308 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002309 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002310 CalleeCC != CallingConv::C)
2311 return false;
2312
Evan Cheng7096ae42010-01-29 06:45:59 +00002313 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002314 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002315 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002316 CallingConv::ID CallerCC = CallerF->getCallingConv();
2317 bool CCMatch = CallerCC == CalleeCC;
2318
Dan Gohman1797ed52010-02-08 20:27:50 +00002319 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002320 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002321 return true;
2322 return false;
2323 }
2324
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002325 // Look for obvious safe cases to perform tail call optimization that do not
2326 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002327
Evan Cheng2c12cb42010-03-26 16:26:03 +00002328 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2329 // emit a special epilogue.
2330 if (RegInfo->needsStackRealignment(MF))
2331 return false;
2332
Evan Cheng3c262ee2010-03-26 02:13:13 +00002333 // Do not sibcall optimize vararg calls unless the call site is not passing any
2334 // arguments.
2335 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002336 return false;
2337
Evan Chenga375d472010-03-15 18:54:48 +00002338 // Also avoid sibcall optimization if either caller or callee uses struct
2339 // return semantics.
2340 if (isCalleeStructRet || isCallerStructRet)
2341 return false;
2342
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002343 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2344 // Therefore if it's not used by the call it is not safe to optimize this into
2345 // a sibcall.
2346 bool Unused = false;
2347 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2348 if (!Ins[i].Used) {
2349 Unused = true;
2350 break;
2351 }
2352 }
2353 if (Unused) {
2354 SmallVector<CCValAssign, 16> RVLocs;
2355 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2356 RVLocs, *DAG.getContext());
2357 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002358 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002359 CCValAssign &VA = RVLocs[i];
2360 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2361 return false;
2362 }
2363 }
2364
Evan Cheng13617962010-04-30 01:12:32 +00002365 // If the calling conventions do not match, then we'd better make sure the
2366 // results are returned in the same way as what the caller expects.
2367 if (!CCMatch) {
2368 SmallVector<CCValAssign, 16> RVLocs1;
2369 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2370 RVLocs1, *DAG.getContext());
2371 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2372
2373 SmallVector<CCValAssign, 16> RVLocs2;
2374 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2375 RVLocs2, *DAG.getContext());
2376 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2377
2378 if (RVLocs1.size() != RVLocs2.size())
2379 return false;
2380 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2381 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2382 return false;
2383 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2384 return false;
2385 if (RVLocs1[i].isRegLoc()) {
2386 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2387 return false;
2388 } else {
2389 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2390 return false;
2391 }
2392 }
2393 }
2394
Evan Chenga6bff982010-01-30 01:22:00 +00002395 // If the callee takes no arguments then go on to check the results of the
2396 // call.
2397 if (!Outs.empty()) {
2398 // Check if stack adjustment is needed. For now, do not do this if any
2399 // argument is passed on the stack.
2400 SmallVector<CCValAssign, 16> ArgLocs;
2401 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2402 ArgLocs, *DAG.getContext());
2403 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002404 if (CCInfo.getNextStackOffset()) {
2405 MachineFunction &MF = DAG.getMachineFunction();
2406 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2407 return false;
2408 if (Subtarget->isTargetWin64())
2409 // Win64 ABI has additional complications.
2410 return false;
2411
2412 // Check if the arguments are already laid out in the right way as
2413 // the caller's fixed stack objects.
2414 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002415 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2416 const X86InstrInfo *TII =
2417 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002418 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2419 CCValAssign &VA = ArgLocs[i];
2420 EVT RegVT = VA.getLocVT();
2421 SDValue Arg = Outs[i].Val;
2422 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002423 if (VA.getLocInfo() == CCValAssign::Indirect)
2424 return false;
2425 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002426 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2427 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002428 return false;
2429 }
2430 }
2431 }
Evan Cheng9c044672010-05-29 01:35:22 +00002432
2433 // If the tailcall address may be in a register, then make sure it's
2434 // possible to register allocate for it. In 32-bit, the call address can
2435 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2436 // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI,
2437 // RDI, R8, R9, R11.
2438 if (!isa<GlobalAddressSDNode>(Callee) &&
2439 !isa<ExternalSymbolSDNode>(Callee)) {
2440 unsigned Limit = Subtarget->is64Bit() ? 8 : 3;
2441 unsigned NumInRegs = 0;
2442 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2443 CCValAssign &VA = ArgLocs[i];
2444 if (VA.isRegLoc()) {
2445 if (++NumInRegs == Limit)
2446 return false;
2447 }
2448 }
2449 }
Evan Chenga6bff982010-01-30 01:22:00 +00002450 }
Evan Chengb1712452010-01-27 06:25:16 +00002451
Evan Cheng86809cc2010-02-03 03:28:02 +00002452 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002453}
2454
Dan Gohman3df24e62008-09-03 23:12:08 +00002455FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002456X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002457 DenseMap<const Value *, unsigned> &vm,
2458 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +00002459 DenseMap<const AllocaInst *, int> &am,
2460 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002461#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002462 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002463#endif
Dan Gohmand858e902010-04-17 15:26:15 +00002464 ) const {
Dan Gohmanf81eca02010-04-22 20:46:50 +00002465 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002466#ifndef NDEBUG
2467 , cil
2468#endif
2469 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002470}
2471
2472
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002473//===----------------------------------------------------------------------===//
2474// Other Lowering Hooks
2475//===----------------------------------------------------------------------===//
2476
2477
Dan Gohmand858e902010-04-17 15:26:15 +00002478SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002479 MachineFunction &MF = DAG.getMachineFunction();
2480 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2481 int ReturnAddrIndex = FuncInfo->getRAIndex();
2482
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002483 if (ReturnAddrIndex == 0) {
2484 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002485 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002486 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002487 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002488 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002489 }
2490
Evan Cheng25ab6902006-09-08 06:48:29 +00002491 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002492}
2493
2494
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002495bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2496 bool hasSymbolicDisplacement) {
2497 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002498 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002499 return false;
2500
2501 // If we don't have a symbolic displacement - we don't have any extra
2502 // restrictions.
2503 if (!hasSymbolicDisplacement)
2504 return true;
2505
2506 // FIXME: Some tweaks might be needed for medium code model.
2507 if (M != CodeModel::Small && M != CodeModel::Kernel)
2508 return false;
2509
2510 // For small code model we assume that latest object is 16MB before end of 31
2511 // bits boundary. We may also accept pretty large negative constants knowing
2512 // that all objects are in the positive half of address space.
2513 if (M == CodeModel::Small && Offset < 16*1024*1024)
2514 return true;
2515
2516 // For kernel code model we know that all object resist in the negative half
2517 // of 32bits address space. We may not accept negative offsets, since they may
2518 // be just off and we may accept pretty large positive ones.
2519 if (M == CodeModel::Kernel && Offset > 0)
2520 return true;
2521
2522 return false;
2523}
2524
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002525/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2526/// specific condition code, returning the condition code and the LHS/RHS of the
2527/// comparison to make.
2528static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2529 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002530 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002531 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2532 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2533 // X > -1 -> X == 0, jump !sign.
2534 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002535 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002536 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2537 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002538 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002539 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002540 // X < 1 -> X <= 0
2541 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002542 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002543 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002544 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002545
Evan Chengd9558e02006-01-06 00:43:03 +00002546 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002547 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002548 case ISD::SETEQ: return X86::COND_E;
2549 case ISD::SETGT: return X86::COND_G;
2550 case ISD::SETGE: return X86::COND_GE;
2551 case ISD::SETLT: return X86::COND_L;
2552 case ISD::SETLE: return X86::COND_LE;
2553 case ISD::SETNE: return X86::COND_NE;
2554 case ISD::SETULT: return X86::COND_B;
2555 case ISD::SETUGT: return X86::COND_A;
2556 case ISD::SETULE: return X86::COND_BE;
2557 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002558 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002559 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002560
Chris Lattner4c78e022008-12-23 23:42:27 +00002561 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002562
Chris Lattner4c78e022008-12-23 23:42:27 +00002563 // If LHS is a foldable load, but RHS is not, flip the condition.
2564 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2565 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2566 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2567 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002568 }
2569
Chris Lattner4c78e022008-12-23 23:42:27 +00002570 switch (SetCCOpcode) {
2571 default: break;
2572 case ISD::SETOLT:
2573 case ISD::SETOLE:
2574 case ISD::SETUGT:
2575 case ISD::SETUGE:
2576 std::swap(LHS, RHS);
2577 break;
2578 }
2579
2580 // On a floating point condition, the flags are set as follows:
2581 // ZF PF CF op
2582 // 0 | 0 | 0 | X > Y
2583 // 0 | 0 | 1 | X < Y
2584 // 1 | 0 | 0 | X == Y
2585 // 1 | 1 | 1 | unordered
2586 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002587 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002588 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002589 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002590 case ISD::SETOLT: // flipped
2591 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002592 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002593 case ISD::SETOLE: // flipped
2594 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002595 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002596 case ISD::SETUGT: // flipped
2597 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002598 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002599 case ISD::SETUGE: // flipped
2600 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002601 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002602 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002603 case ISD::SETNE: return X86::COND_NE;
2604 case ISD::SETUO: return X86::COND_P;
2605 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002606 case ISD::SETOEQ:
2607 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002608 }
Evan Chengd9558e02006-01-06 00:43:03 +00002609}
2610
Evan Cheng4a460802006-01-11 00:33:36 +00002611/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2612/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002613/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002614static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002615 switch (X86CC) {
2616 default:
2617 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002618 case X86::COND_B:
2619 case X86::COND_BE:
2620 case X86::COND_E:
2621 case X86::COND_P:
2622 case X86::COND_A:
2623 case X86::COND_AE:
2624 case X86::COND_NE:
2625 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002626 return true;
2627 }
2628}
2629
Evan Chengeb2f9692009-10-27 19:56:55 +00002630/// isFPImmLegal - Returns true if the target can instruction select the
2631/// specified FP immediate natively. If false, the legalizer will
2632/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002633bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002634 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2635 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2636 return true;
2637 }
2638 return false;
2639}
2640
Nate Begeman9008ca62009-04-27 18:41:29 +00002641/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2642/// the specified range (L, H].
2643static bool isUndefOrInRange(int Val, int Low, int Hi) {
2644 return (Val < 0) || (Val >= Low && Val < Hi);
2645}
2646
2647/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2648/// specified value.
2649static bool isUndefOrEqual(int Val, int CmpVal) {
2650 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002651 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002652 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002653}
2654
Nate Begeman9008ca62009-04-27 18:41:29 +00002655/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2656/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2657/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002658static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002659 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002660 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002661 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 return (Mask[0] < 2 && Mask[1] < 2);
2663 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002664}
2665
Nate Begeman9008ca62009-04-27 18:41:29 +00002666bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002667 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002668 N->getMask(M);
2669 return ::isPSHUFDMask(M, N->getValueType(0));
2670}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002671
Nate Begeman9008ca62009-04-27 18:41:29 +00002672/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2673/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002674static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002676 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002677
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 // Lower quadword copied in order or undef.
2679 for (int i = 0; i != 4; ++i)
2680 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002681 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002682
Evan Cheng506d3df2006-03-29 23:07:14 +00002683 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002684 for (int i = 4; i != 8; ++i)
2685 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002686 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002687
Evan Cheng506d3df2006-03-29 23:07:14 +00002688 return true;
2689}
2690
Nate Begeman9008ca62009-04-27 18:41:29 +00002691bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002692 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 N->getMask(M);
2694 return ::isPSHUFHWMask(M, N->getValueType(0));
2695}
Evan Cheng506d3df2006-03-29 23:07:14 +00002696
Nate Begeman9008ca62009-04-27 18:41:29 +00002697/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2698/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002699static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002700 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002701 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002702
Rafael Espindola15684b22009-04-24 12:40:33 +00002703 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 for (int i = 4; i != 8; ++i)
2705 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002706 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002707
Rafael Espindola15684b22009-04-24 12:40:33 +00002708 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 for (int i = 0; i != 4; ++i)
2710 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002711 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002712
Rafael Espindola15684b22009-04-24 12:40:33 +00002713 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002714}
2715
Nate Begeman9008ca62009-04-27 18:41:29 +00002716bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002717 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002718 N->getMask(M);
2719 return ::isPSHUFLWMask(M, N->getValueType(0));
2720}
2721
Nate Begemana09008b2009-10-19 02:17:23 +00002722/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2723/// is suitable for input to PALIGNR.
2724static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2725 bool hasSSSE3) {
2726 int i, e = VT.getVectorNumElements();
2727
2728 // Do not handle v2i64 / v2f64 shuffles with palignr.
2729 if (e < 4 || !hasSSSE3)
2730 return false;
2731
2732 for (i = 0; i != e; ++i)
2733 if (Mask[i] >= 0)
2734 break;
2735
2736 // All undef, not a palignr.
2737 if (i == e)
2738 return false;
2739
2740 // Determine if it's ok to perform a palignr with only the LHS, since we
2741 // don't have access to the actual shuffle elements to see if RHS is undef.
2742 bool Unary = Mask[i] < (int)e;
2743 bool NeedsUnary = false;
2744
2745 int s = Mask[i] - i;
2746
2747 // Check the rest of the elements to see if they are consecutive.
2748 for (++i; i != e; ++i) {
2749 int m = Mask[i];
2750 if (m < 0)
2751 continue;
2752
2753 Unary = Unary && (m < (int)e);
2754 NeedsUnary = NeedsUnary || (m < s);
2755
2756 if (NeedsUnary && !Unary)
2757 return false;
2758 if (Unary && m != ((s+i) & (e-1)))
2759 return false;
2760 if (!Unary && m != (s+i))
2761 return false;
2762 }
2763 return true;
2764}
2765
2766bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2767 SmallVector<int, 8> M;
2768 N->getMask(M);
2769 return ::isPALIGNRMask(M, N->getValueType(0), true);
2770}
2771
Evan Cheng14aed5e2006-03-24 01:18:28 +00002772/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2773/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002774static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 int NumElems = VT.getVectorNumElements();
2776 if (NumElems != 2 && NumElems != 4)
2777 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002778
Nate Begeman9008ca62009-04-27 18:41:29 +00002779 int Half = NumElems / 2;
2780 for (int i = 0; i < Half; ++i)
2781 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002782 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002783 for (int i = Half; i < NumElems; ++i)
2784 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002785 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002786
Evan Cheng14aed5e2006-03-24 01:18:28 +00002787 return true;
2788}
2789
Nate Begeman9008ca62009-04-27 18:41:29 +00002790bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2791 SmallVector<int, 8> M;
2792 N->getMask(M);
2793 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002794}
2795
Evan Cheng213d2cf2007-05-17 18:45:50 +00002796/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002797/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2798/// half elements to come from vector 1 (which would equal the dest.) and
2799/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002800static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002801 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002802
2803 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002805
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 int Half = NumElems / 2;
2807 for (int i = 0; i < Half; ++i)
2808 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002809 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002810 for (int i = Half; i < NumElems; ++i)
2811 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002812 return false;
2813 return true;
2814}
2815
Nate Begeman9008ca62009-04-27 18:41:29 +00002816static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2817 SmallVector<int, 8> M;
2818 N->getMask(M);
2819 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002820}
2821
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002822/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2823/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002824bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2825 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002826 return false;
2827
Evan Cheng2064a2b2006-03-28 06:50:32 +00002828 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2830 isUndefOrEqual(N->getMaskElt(1), 7) &&
2831 isUndefOrEqual(N->getMaskElt(2), 2) &&
2832 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002833}
2834
Nate Begeman0b10b912009-11-07 23:17:15 +00002835/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2836/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2837/// <2, 3, 2, 3>
2838bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2839 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2840
2841 if (NumElems != 4)
2842 return false;
2843
2844 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2845 isUndefOrEqual(N->getMaskElt(1), 3) &&
2846 isUndefOrEqual(N->getMaskElt(2), 2) &&
2847 isUndefOrEqual(N->getMaskElt(3), 3);
2848}
2849
Evan Cheng5ced1d82006-04-06 23:23:56 +00002850/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2851/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002852bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2853 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002854
Evan Cheng5ced1d82006-04-06 23:23:56 +00002855 if (NumElems != 2 && NumElems != 4)
2856 return false;
2857
Evan Chengc5cdff22006-04-07 21:53:05 +00002858 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002860 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002861
Evan Chengc5cdff22006-04-07 21:53:05 +00002862 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002864 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002865
2866 return true;
2867}
2868
Nate Begeman0b10b912009-11-07 23:17:15 +00002869/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2870/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2871bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002873
Evan Cheng5ced1d82006-04-06 23:23:56 +00002874 if (NumElems != 2 && NumElems != 4)
2875 return false;
2876
Evan Chengc5cdff22006-04-07 21:53:05 +00002877 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002879 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002880
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 for (unsigned i = 0; i < NumElems/2; ++i)
2882 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002883 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002884
2885 return true;
2886}
2887
Evan Cheng0038e592006-03-28 00:39:58 +00002888/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2889/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002890static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002891 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002893 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002894 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002895
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2897 int BitI = Mask[i];
2898 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002899 if (!isUndefOrEqual(BitI, j))
2900 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002901 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002902 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002903 return false;
2904 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002905 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002906 return false;
2907 }
Evan Cheng0038e592006-03-28 00:39:58 +00002908 }
Evan Cheng0038e592006-03-28 00:39:58 +00002909 return true;
2910}
2911
Nate Begeman9008ca62009-04-27 18:41:29 +00002912bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2913 SmallVector<int, 8> M;
2914 N->getMask(M);
2915 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002916}
2917
Evan Cheng4fcb9222006-03-28 02:43:26 +00002918/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2919/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002920static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002921 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002923 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002924 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002925
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2927 int BitI = Mask[i];
2928 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002929 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002930 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002931 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002932 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002933 return false;
2934 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002935 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002936 return false;
2937 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002938 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002939 return true;
2940}
2941
Nate Begeman9008ca62009-04-27 18:41:29 +00002942bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2943 SmallVector<int, 8> M;
2944 N->getMask(M);
2945 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002946}
2947
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002948/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2949/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2950/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002951static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002953 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002954 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002955
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2957 int BitI = Mask[i];
2958 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002959 if (!isUndefOrEqual(BitI, j))
2960 return false;
2961 if (!isUndefOrEqual(BitI1, j))
2962 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002963 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002964 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002965}
2966
Nate Begeman9008ca62009-04-27 18:41:29 +00002967bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2968 SmallVector<int, 8> M;
2969 N->getMask(M);
2970 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2971}
2972
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002973/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2974/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2975/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002976static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002978 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2979 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002980
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2982 int BitI = Mask[i];
2983 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002984 if (!isUndefOrEqual(BitI, j))
2985 return false;
2986 if (!isUndefOrEqual(BitI1, j))
2987 return false;
2988 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002989 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002990}
2991
Nate Begeman9008ca62009-04-27 18:41:29 +00002992bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2993 SmallVector<int, 8> M;
2994 N->getMask(M);
2995 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2996}
2997
Evan Cheng017dcc62006-04-21 01:05:10 +00002998/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2999/// specifies a shuffle of elements that is suitable for input to MOVSS,
3000/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003001static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003002 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003003 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003004
3005 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003006
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003008 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003009
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 for (int i = 1; i < NumElts; ++i)
3011 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003012 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003013
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003014 return true;
3015}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003016
Nate Begeman9008ca62009-04-27 18:41:29 +00003017bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3018 SmallVector<int, 8> M;
3019 N->getMask(M);
3020 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003021}
3022
Evan Cheng017dcc62006-04-21 01:05:10 +00003023/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3024/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003025/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003026static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 bool V2IsSplat = false, bool V2IsUndef = false) {
3028 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003029 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003030 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003031
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003033 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003034
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 for (int i = 1; i < NumOps; ++i)
3036 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3037 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3038 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003039 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003040
Evan Cheng39623da2006-04-20 08:58:49 +00003041 return true;
3042}
3043
Nate Begeman9008ca62009-04-27 18:41:29 +00003044static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003045 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 SmallVector<int, 8> M;
3047 N->getMask(M);
3048 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003049}
3050
Evan Chengd9539472006-04-14 21:59:03 +00003051/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3052/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003053bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3054 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003055 return false;
3056
3057 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003058 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003059 int Elt = N->getMaskElt(i);
3060 if (Elt >= 0 && Elt != 1)
3061 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003062 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003063
3064 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003065 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003066 int Elt = N->getMaskElt(i);
3067 if (Elt >= 0 && Elt != 3)
3068 return false;
3069 if (Elt == 3)
3070 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003071 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003072 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003074 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003075}
3076
3077/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3078/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003079bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3080 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003081 return false;
3082
3083 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 for (unsigned i = 0; i < 2; ++i)
3085 if (N->getMaskElt(i) > 0)
3086 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003087
3088 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003089 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 int Elt = N->getMaskElt(i);
3091 if (Elt >= 0 && Elt != 2)
3092 return false;
3093 if (Elt == 2)
3094 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003095 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003097 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003098}
3099
Evan Cheng0b457f02008-09-25 20:50:48 +00003100/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3101/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003102bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3103 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003104
Nate Begeman9008ca62009-04-27 18:41:29 +00003105 for (int i = 0; i < e; ++i)
3106 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003107 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 for (int i = 0; i < e; ++i)
3109 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003110 return false;
3111 return true;
3112}
3113
Evan Cheng63d33002006-03-22 08:01:21 +00003114/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003115/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003116unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003117 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3118 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3119
Evan Chengb9df0ca2006-03-22 02:53:00 +00003120 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3121 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003122 for (int i = 0; i < NumOperands; ++i) {
3123 int Val = SVOp->getMaskElt(NumOperands-i-1);
3124 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003125 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003126 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003127 if (i != NumOperands - 1)
3128 Mask <<= Shift;
3129 }
Evan Cheng63d33002006-03-22 08:01:21 +00003130 return Mask;
3131}
3132
Evan Cheng506d3df2006-03-29 23:07:14 +00003133/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003134/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003135unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003137 unsigned Mask = 0;
3138 // 8 nodes, but we only care about the last 4.
3139 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 int Val = SVOp->getMaskElt(i);
3141 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003142 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003143 if (i != 4)
3144 Mask <<= 2;
3145 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003146 return Mask;
3147}
3148
3149/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003150/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003151unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003152 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003153 unsigned Mask = 0;
3154 // 8 nodes, but we only care about the first 4.
3155 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 int Val = SVOp->getMaskElt(i);
3157 if (Val >= 0)
3158 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003159 if (i != 0)
3160 Mask <<= 2;
3161 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003162 return Mask;
3163}
3164
Nate Begemana09008b2009-10-19 02:17:23 +00003165/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3166/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3167unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3168 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3169 EVT VVT = N->getValueType(0);
3170 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3171 int Val = 0;
3172
3173 unsigned i, e;
3174 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3175 Val = SVOp->getMaskElt(i);
3176 if (Val >= 0)
3177 break;
3178 }
3179 return (Val - i) * EltSize;
3180}
3181
Evan Cheng37b73872009-07-30 08:33:02 +00003182/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3183/// constant +0.0.
3184bool X86::isZeroNode(SDValue Elt) {
3185 return ((isa<ConstantSDNode>(Elt) &&
3186 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3187 (isa<ConstantFPSDNode>(Elt) &&
3188 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3189}
3190
Nate Begeman9008ca62009-04-27 18:41:29 +00003191/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3192/// their permute mask.
3193static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3194 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003195 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003196 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003198
Nate Begeman5a5ca152009-04-29 05:20:52 +00003199 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 int idx = SVOp->getMaskElt(i);
3201 if (idx < 0)
3202 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003203 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003205 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003207 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3209 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003210}
3211
Evan Cheng779ccea2007-12-07 21:30:01 +00003212/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3213/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003214static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003215 unsigned NumElems = VT.getVectorNumElements();
3216 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 int idx = Mask[i];
3218 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003219 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003220 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003222 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003224 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003225}
3226
Evan Cheng533a0aa2006-04-19 20:35:22 +00003227/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3228/// match movhlps. The lower half elements should come from upper half of
3229/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003230/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003231static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3232 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003233 return false;
3234 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003235 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003236 return false;
3237 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003239 return false;
3240 return true;
3241}
3242
Evan Cheng5ced1d82006-04-06 23:23:56 +00003243/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003244/// is promoted to a vector. It also returns the LoadSDNode by reference if
3245/// required.
3246static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003247 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3248 return false;
3249 N = N->getOperand(0).getNode();
3250 if (!ISD::isNON_EXTLoad(N))
3251 return false;
3252 if (LD)
3253 *LD = cast<LoadSDNode>(N);
3254 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003255}
3256
Evan Cheng533a0aa2006-04-19 20:35:22 +00003257/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3258/// match movlp{s|d}. The lower half elements should come from lower half of
3259/// V1 (and in order), and the upper half elements should come from the upper
3260/// half of V2 (and in order). And since V1 will become the source of the
3261/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003262static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3263 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003264 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003265 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003266 // Is V2 is a vector load, don't do this transformation. We will try to use
3267 // load folding shufps op.
3268 if (ISD::isNON_EXTLoad(V2))
3269 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003270
Nate Begeman5a5ca152009-04-29 05:20:52 +00003271 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003272
Evan Cheng533a0aa2006-04-19 20:35:22 +00003273 if (NumElems != 2 && NumElems != 4)
3274 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003275 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003276 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003277 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003278 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003279 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003280 return false;
3281 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003282}
3283
Evan Cheng39623da2006-04-20 08:58:49 +00003284/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3285/// all the same.
3286static bool isSplatVector(SDNode *N) {
3287 if (N->getOpcode() != ISD::BUILD_VECTOR)
3288 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003289
Dan Gohman475871a2008-07-27 21:46:04 +00003290 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003291 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3292 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003293 return false;
3294 return true;
3295}
3296
Evan Cheng213d2cf2007-05-17 18:45:50 +00003297/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003298/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003299/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003300static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003301 SDValue V1 = N->getOperand(0);
3302 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003303 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3304 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003306 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003308 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3309 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003310 if (Opc != ISD::BUILD_VECTOR ||
3311 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 return false;
3313 } else if (Idx >= 0) {
3314 unsigned Opc = V1.getOpcode();
3315 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3316 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003317 if (Opc != ISD::BUILD_VECTOR ||
3318 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003319 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003320 }
3321 }
3322 return true;
3323}
3324
3325/// getZeroVector - Returns a vector of specified type with all zero elements.
3326///
Owen Andersone50ed302009-08-10 22:56:29 +00003327static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003328 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003329 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003330
Chris Lattner8a594482007-11-25 00:24:49 +00003331 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3332 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003333 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003334 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3336 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003337 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3339 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003340 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3342 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003343 }
Dale Johannesenace16102009-02-03 19:33:06 +00003344 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003345}
3346
Chris Lattner8a594482007-11-25 00:24:49 +00003347/// getOnesVector - Returns a vector of specified type with all bits set.
3348///
Owen Andersone50ed302009-08-10 22:56:29 +00003349static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003350 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003351
Chris Lattner8a594482007-11-25 00:24:49 +00003352 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3353 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003354 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003355 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003356 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003358 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003360 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003361}
3362
3363
Evan Cheng39623da2006-04-20 08:58:49 +00003364/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3365/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003366static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003367 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003368 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003369
Evan Cheng39623da2006-04-20 08:58:49 +00003370 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 SmallVector<int, 8> MaskVec;
3372 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003373
Nate Begeman5a5ca152009-04-29 05:20:52 +00003374 for (unsigned i = 0; i != NumElems; ++i) {
3375 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 MaskVec[i] = NumElems;
3377 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003378 }
Evan Cheng39623da2006-04-20 08:58:49 +00003379 }
Evan Cheng39623da2006-04-20 08:58:49 +00003380 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3382 SVOp->getOperand(1), &MaskVec[0]);
3383 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003384}
3385
Evan Cheng017dcc62006-04-21 01:05:10 +00003386/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3387/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003388static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 SDValue V2) {
3390 unsigned NumElems = VT.getVectorNumElements();
3391 SmallVector<int, 8> Mask;
3392 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003393 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 Mask.push_back(i);
3395 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003396}
3397
Nate Begeman9008ca62009-04-27 18:41:29 +00003398/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003399static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 SDValue V2) {
3401 unsigned NumElems = VT.getVectorNumElements();
3402 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003403 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 Mask.push_back(i);
3405 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003406 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003408}
3409
Nate Begeman9008ca62009-04-27 18:41:29 +00003410/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003411static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 SDValue V2) {
3413 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003414 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003416 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 Mask.push_back(i + Half);
3418 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003419 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003421}
3422
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003423/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003424static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 bool HasSSE2) {
3426 if (SV->getValueType(0).getVectorNumElements() <= 4)
3427 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003428
Owen Anderson825b72b2009-08-11 20:47:22 +00003429 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003430 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 DebugLoc dl = SV->getDebugLoc();
3432 SDValue V1 = SV->getOperand(0);
3433 int NumElems = VT.getVectorNumElements();
3434 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003435
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 // unpack elements to the correct location
3437 while (NumElems > 4) {
3438 if (EltNo < NumElems/2) {
3439 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3440 } else {
3441 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3442 EltNo -= NumElems/2;
3443 }
3444 NumElems >>= 1;
3445 }
Eric Christopherfd179292009-08-27 18:07:15 +00003446
Nate Begeman9008ca62009-04-27 18:41:29 +00003447 // Perform the splat.
3448 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003449 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3451 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003452}
3453
Evan Chengba05f722006-04-21 23:03:30 +00003454/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003455/// vector of zero or undef vector. This produces a shuffle where the low
3456/// element of V2 is swizzled into the zero/undef vector, landing at element
3457/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003458static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003459 bool isZero, bool HasSSE2,
3460 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003461 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003462 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003463 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3464 unsigned NumElems = VT.getVectorNumElements();
3465 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003466 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003467 // If this is the insertion idx, put the low elt of V2 here.
3468 MaskVec.push_back(i == Idx ? NumElems : i);
3469 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003470}
3471
Evan Chengf26ffe92008-05-29 08:22:04 +00003472/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3473/// a shuffle that is zero.
3474static
Nate Begeman9008ca62009-04-27 18:41:29 +00003475unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3476 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003477 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003479 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 int Idx = SVOp->getMaskElt(Index);
3481 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003482 ++NumZeros;
3483 continue;
3484 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003485 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003486 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003487 ++NumZeros;
3488 else
3489 break;
3490 }
3491 return NumZeros;
3492}
3493
3494/// isVectorShift - Returns true if the shuffle can be implemented as a
3495/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003496/// FIXME: split into pslldqi, psrldqi, palignr variants.
3497static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003498 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003499 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003500
3501 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003502 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003503 if (!NumZeros) {
3504 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003505 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003506 if (!NumZeros)
3507 return false;
3508 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003509 bool SeenV1 = false;
3510 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003511 for (unsigned i = NumZeros; i < NumElems; ++i) {
3512 unsigned Val = isLeft ? (i - NumZeros) : i;
3513 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3514 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003515 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003516 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003517 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003518 SeenV1 = true;
3519 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003520 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003521 SeenV2 = true;
3522 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003524 return false;
3525 }
3526 if (SeenV1 && SeenV2)
3527 return false;
3528
Nate Begeman9008ca62009-04-27 18:41:29 +00003529 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003530 ShAmt = NumZeros;
3531 return true;
3532}
3533
3534
Evan Chengc78d3b42006-04-24 18:01:45 +00003535/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3536///
Dan Gohman475871a2008-07-27 21:46:04 +00003537static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003538 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003539 SelectionDAG &DAG,
3540 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003541 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003542 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003543
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003544 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003545 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003546 bool First = true;
3547 for (unsigned i = 0; i < 16; ++i) {
3548 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3549 if (ThisIsNonZero && First) {
3550 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003552 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003554 First = false;
3555 }
3556
3557 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003558 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003559 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3560 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003561 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003563 }
3564 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3566 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3567 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003568 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003570 } else
3571 ThisElt = LastElt;
3572
Gabor Greifba36cb52008-08-28 21:40:38 +00003573 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003575 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003576 }
3577 }
3578
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003580}
3581
Bill Wendlinga348c562007-03-22 18:42:45 +00003582/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003583///
Dan Gohman475871a2008-07-27 21:46:04 +00003584static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003585 unsigned NumNonZero, unsigned NumZero,
3586 SelectionDAG &DAG,
3587 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003588 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003589 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003590
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003591 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003592 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003593 bool First = true;
3594 for (unsigned i = 0; i < 8; ++i) {
3595 bool isNonZero = (NonZeros & (1 << i)) != 0;
3596 if (isNonZero) {
3597 if (First) {
3598 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003600 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003602 First = false;
3603 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003604 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003606 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003607 }
3608 }
3609
3610 return V;
3611}
3612
Evan Chengf26ffe92008-05-29 08:22:04 +00003613/// getVShift - Return a vector logical shift node.
3614///
Owen Andersone50ed302009-08-10 22:56:29 +00003615static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 unsigned NumBits, SelectionDAG &DAG,
3617 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003618 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003620 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003621 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3622 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3623 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003624 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003625}
3626
Dan Gohman475871a2008-07-27 21:46:04 +00003627SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003628X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003629 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003630
3631 // Check if the scalar load can be widened into a vector load. And if
3632 // the address is "base + cst" see if the cst can be "absorbed" into
3633 // the shuffle mask.
3634 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3635 SDValue Ptr = LD->getBasePtr();
3636 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3637 return SDValue();
3638 EVT PVT = LD->getValueType(0);
3639 if (PVT != MVT::i32 && PVT != MVT::f32)
3640 return SDValue();
3641
3642 int FI = -1;
3643 int64_t Offset = 0;
3644 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3645 FI = FINode->getIndex();
3646 Offset = 0;
3647 } else if (Ptr.getOpcode() == ISD::ADD &&
3648 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3649 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3650 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3651 Offset = Ptr.getConstantOperandVal(1);
3652 Ptr = Ptr.getOperand(0);
3653 } else {
3654 return SDValue();
3655 }
3656
3657 SDValue Chain = LD->getChain();
3658 // Make sure the stack object alignment is at least 16.
3659 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3660 if (DAG.InferPtrAlignment(Ptr) < 16) {
3661 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003662 // Can't change the alignment. FIXME: It's possible to compute
3663 // the exact stack offset and reference FI + adjust offset instead.
3664 // If someone *really* cares about this. That's the way to implement it.
3665 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003666 } else {
3667 MFI->setObjectAlignment(FI, 16);
3668 }
3669 }
3670
3671 // (Offset % 16) must be multiple of 4. Then address is then
3672 // Ptr + (Offset & ~15).
3673 if (Offset < 0)
3674 return SDValue();
3675 if ((Offset % 16) & 3)
3676 return SDValue();
3677 int64_t StartOffset = Offset & ~15;
3678 if (StartOffset)
3679 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3680 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3681
3682 int EltNo = (Offset - StartOffset) >> 2;
3683 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3684 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003685 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3686 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003687 // Canonicalize it to a v4i32 shuffle.
3688 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3689 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3690 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3691 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3692 }
3693
3694 return SDValue();
3695}
3696
Nate Begeman1449f292010-03-24 22:19:06 +00003697/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3698/// vector of type 'VT', see if the elements can be replaced by a single large
3699/// load which has the same value as a build_vector whose operands are 'elts'.
3700///
3701/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3702///
3703/// FIXME: we'd also like to handle the case where the last elements are zero
3704/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3705/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003706static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3707 DebugLoc &dl, SelectionDAG &DAG) {
3708 EVT EltVT = VT.getVectorElementType();
3709 unsigned NumElems = Elts.size();
3710
Nate Begemanfdea31a2010-03-24 20:49:50 +00003711 LoadSDNode *LDBase = NULL;
3712 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003713
3714 // For each element in the initializer, see if we've found a load or an undef.
3715 // If we don't find an initial load element, or later load elements are
3716 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003717 for (unsigned i = 0; i < NumElems; ++i) {
3718 SDValue Elt = Elts[i];
3719
3720 if (!Elt.getNode() ||
3721 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3722 return SDValue();
3723 if (!LDBase) {
3724 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3725 return SDValue();
3726 LDBase = cast<LoadSDNode>(Elt.getNode());
3727 LastLoadedElt = i;
3728 continue;
3729 }
3730 if (Elt.getOpcode() == ISD::UNDEF)
3731 continue;
3732
3733 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3734 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3735 return SDValue();
3736 LastLoadedElt = i;
3737 }
Nate Begeman1449f292010-03-24 22:19:06 +00003738
3739 // If we have found an entire vector of loads and undefs, then return a large
3740 // load of the entire vector width starting at the base pointer. If we found
3741 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003742 if (LastLoadedElt == NumElems - 1) {
3743 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3744 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3745 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3746 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3747 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3748 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3749 LDBase->isVolatile(), LDBase->isNonTemporal(),
3750 LDBase->getAlignment());
3751 } else if (NumElems == 4 && LastLoadedElt == 1) {
3752 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3753 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3754 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3755 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3756 }
3757 return SDValue();
3758}
3759
Evan Chengc3630942009-12-09 21:00:30 +00003760SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003761X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003762 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003763 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003764 if (ISD::isBuildVectorAllZeros(Op.getNode())
3765 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003766 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3767 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3768 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003770 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003771
Gabor Greifba36cb52008-08-28 21:40:38 +00003772 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003773 return getOnesVector(Op.getValueType(), DAG, dl);
3774 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003775 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003776
Owen Andersone50ed302009-08-10 22:56:29 +00003777 EVT VT = Op.getValueType();
3778 EVT ExtVT = VT.getVectorElementType();
3779 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003780
3781 unsigned NumElems = Op.getNumOperands();
3782 unsigned NumZero = 0;
3783 unsigned NumNonZero = 0;
3784 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003785 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003786 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003787 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003788 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003789 if (Elt.getOpcode() == ISD::UNDEF)
3790 continue;
3791 Values.insert(Elt);
3792 if (Elt.getOpcode() != ISD::Constant &&
3793 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003794 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003795 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003796 NumZero++;
3797 else {
3798 NonZeros |= (1 << i);
3799 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003800 }
3801 }
3802
Dan Gohman7f321562007-06-25 16:23:39 +00003803 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003804 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003805 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003806 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003807
Chris Lattner67f453a2008-03-09 05:42:06 +00003808 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003809 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003810 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003811 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003812
Chris Lattner62098042008-03-09 01:05:04 +00003813 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3814 // the value are obviously zero, truncate the value to i32 and do the
3815 // insertion that way. Only do this if the value is non-constant or if the
3816 // value is a constant being inserted into element 0. It is cheaper to do
3817 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003819 (!IsAllConstants || Idx == 0)) {
3820 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3821 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3823 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003824
Chris Lattner62098042008-03-09 01:05:04 +00003825 // Truncate the value (which may itself be a constant) to i32, and
3826 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003828 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003829 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3830 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003831
Chris Lattner62098042008-03-09 01:05:04 +00003832 // Now we have our 32-bit value zero extended in the low element of
3833 // a vector. If Idx != 0, swizzle it into place.
3834 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003835 SmallVector<int, 4> Mask;
3836 Mask.push_back(Idx);
3837 for (unsigned i = 1; i != VecElts; ++i)
3838 Mask.push_back(i);
3839 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003840 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003841 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003842 }
Dale Johannesenace16102009-02-03 19:33:06 +00003843 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003844 }
3845 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003846
Chris Lattner19f79692008-03-08 22:59:52 +00003847 // If we have a constant or non-constant insertion into the low element of
3848 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3849 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003850 // depending on what the source datatype is.
3851 if (Idx == 0) {
3852 if (NumZero == 0) {
3853 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3855 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003856 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3857 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3858 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3859 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3861 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3862 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003863 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3864 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3865 Subtarget->hasSSE2(), DAG);
3866 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3867 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003868 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003869
3870 // Is it a vector logical left shift?
3871 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003872 X86::isZeroNode(Op.getOperand(0)) &&
3873 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003874 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003875 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003876 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003877 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003878 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003879 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003880
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003881 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003882 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003883
Chris Lattner19f79692008-03-08 22:59:52 +00003884 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3885 // is a non-constant being inserted into an element other than the low one,
3886 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3887 // movd/movss) to move this into the low element, then shuffle it into
3888 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003889 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003890 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003891
Evan Cheng0db9fe62006-04-25 20:13:52 +00003892 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003893 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3894 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003895 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003896 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 MaskVec.push_back(i == Idx ? 0 : 1);
3898 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003899 }
3900 }
3901
Chris Lattner67f453a2008-03-09 05:42:06 +00003902 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003903 if (Values.size() == 1) {
3904 if (EVTBits == 32) {
3905 // Instead of a shuffle like this:
3906 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3907 // Check if it's possible to issue this instead.
3908 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3909 unsigned Idx = CountTrailingZeros_32(NonZeros);
3910 SDValue Item = Op.getOperand(Idx);
3911 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3912 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3913 }
Dan Gohman475871a2008-07-27 21:46:04 +00003914 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003915 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003916
Dan Gohmana3941172007-07-24 22:55:08 +00003917 // A vector full of immediates; various special cases are already
3918 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003919 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003920 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003921
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003922 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003923 if (EVTBits == 64) {
3924 if (NumNonZero == 1) {
3925 // One half is zero or undef.
3926 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003927 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003928 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003929 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3930 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003931 }
Dan Gohman475871a2008-07-27 21:46:04 +00003932 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003933 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003934
3935 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003936 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003937 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003938 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003939 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003940 }
3941
Bill Wendling826f36f2007-03-28 00:57:11 +00003942 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003943 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003944 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003945 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003946 }
3947
3948 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003949 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003950 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003951 if (NumElems == 4 && NumZero > 0) {
3952 for (unsigned i = 0; i < 4; ++i) {
3953 bool isZero = !(NonZeros & (1 << i));
3954 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003955 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003956 else
Dale Johannesenace16102009-02-03 19:33:06 +00003957 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003958 }
3959
3960 for (unsigned i = 0; i < 2; ++i) {
3961 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3962 default: break;
3963 case 0:
3964 V[i] = V[i*2]; // Must be a zero vector.
3965 break;
3966 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003968 break;
3969 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003970 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003971 break;
3972 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003974 break;
3975 }
3976 }
3977
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003979 bool Reverse = (NonZeros & 0x3) == 2;
3980 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003982 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3983 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3985 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003986 }
3987
Nate Begemanfdea31a2010-03-24 20:49:50 +00003988 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3989 // Check for a build vector of consecutive loads.
3990 for (unsigned i = 0; i < NumElems; ++i)
3991 V[i] = Op.getOperand(i);
3992
3993 // Check for elements which are consecutive loads.
3994 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3995 if (LD.getNode())
3996 return LD;
3997
3998 // For SSE 4.1, use inserts into undef.
3999 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 V[0] = DAG.getUNDEF(VT);
4001 for (unsigned i = 0; i < NumElems; ++i)
4002 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4003 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4004 Op.getOperand(i), DAG.getIntPtrConstant(i));
4005 return V[0];
4006 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004007
4008 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004009 // e.g. for v4f32
4010 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4011 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4012 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004013 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004014 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004015 NumElems >>= 1;
4016 while (NumElems != 0) {
4017 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004019 NumElems >>= 1;
4020 }
4021 return V[0];
4022 }
Dan Gohman475871a2008-07-27 21:46:04 +00004023 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004024}
4025
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004026SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004027X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004028 // We support concatenate two MMX registers and place them in a MMX
4029 // register. This is better than doing a stack convert.
4030 DebugLoc dl = Op.getDebugLoc();
4031 EVT ResVT = Op.getValueType();
4032 assert(Op.getNumOperands() == 2);
4033 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4034 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4035 int Mask[2];
4036 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4037 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4038 InVec = Op.getOperand(1);
4039 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4040 unsigned NumElts = ResVT.getVectorNumElements();
4041 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4042 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4043 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4044 } else {
4045 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4046 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4047 Mask[0] = 0; Mask[1] = 2;
4048 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4049 }
4050 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4051}
4052
Nate Begemanb9a47b82009-02-23 08:49:38 +00004053// v8i16 shuffles - Prefer shuffles in the following order:
4054// 1. [all] pshuflw, pshufhw, optional move
4055// 2. [ssse3] 1 x pshufb
4056// 3. [ssse3] 2 x pshufb + 1 x por
4057// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004058static
Nate Begeman9008ca62009-04-27 18:41:29 +00004059SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004060 SelectionDAG &DAG,
4061 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 SDValue V1 = SVOp->getOperand(0);
4063 SDValue V2 = SVOp->getOperand(1);
4064 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004065 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004066
Nate Begemanb9a47b82009-02-23 08:49:38 +00004067 // Determine if more than 1 of the words in each of the low and high quadwords
4068 // of the result come from the same quadword of one of the two inputs. Undef
4069 // mask values count as coming from any quadword, for better codegen.
4070 SmallVector<unsigned, 4> LoQuad(4);
4071 SmallVector<unsigned, 4> HiQuad(4);
4072 BitVector InputQuads(4);
4073 for (unsigned i = 0; i < 8; ++i) {
4074 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004076 MaskVals.push_back(EltIdx);
4077 if (EltIdx < 0) {
4078 ++Quad[0];
4079 ++Quad[1];
4080 ++Quad[2];
4081 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004082 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004083 }
4084 ++Quad[EltIdx / 4];
4085 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004086 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004087
Nate Begemanb9a47b82009-02-23 08:49:38 +00004088 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004089 unsigned MaxQuad = 1;
4090 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 if (LoQuad[i] > MaxQuad) {
4092 BestLoQuad = i;
4093 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004094 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004095 }
4096
Nate Begemanb9a47b82009-02-23 08:49:38 +00004097 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004098 MaxQuad = 1;
4099 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 if (HiQuad[i] > MaxQuad) {
4101 BestHiQuad = i;
4102 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004103 }
4104 }
4105
Nate Begemanb9a47b82009-02-23 08:49:38 +00004106 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004107 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004108 // single pshufb instruction is necessary. If There are more than 2 input
4109 // quads, disable the next transformation since it does not help SSSE3.
4110 bool V1Used = InputQuads[0] || InputQuads[1];
4111 bool V2Used = InputQuads[2] || InputQuads[3];
4112 if (TLI.getSubtarget()->hasSSSE3()) {
4113 if (InputQuads.count() == 2 && V1Used && V2Used) {
4114 BestLoQuad = InputQuads.find_first();
4115 BestHiQuad = InputQuads.find_next(BestLoQuad);
4116 }
4117 if (InputQuads.count() > 2) {
4118 BestLoQuad = -1;
4119 BestHiQuad = -1;
4120 }
4121 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004122
Nate Begemanb9a47b82009-02-23 08:49:38 +00004123 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4124 // the shuffle mask. If a quad is scored as -1, that means that it contains
4125 // words from all 4 input quadwords.
4126 SDValue NewV;
4127 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004128 SmallVector<int, 8> MaskV;
4129 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4130 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004131 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4133 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4134 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004135
Nate Begemanb9a47b82009-02-23 08:49:38 +00004136 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4137 // source words for the shuffle, to aid later transformations.
4138 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004139 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004140 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004142 if (idx != (int)i)
4143 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004144 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004145 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004146 AllWordsInNewV = false;
4147 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004148 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004149
Nate Begemanb9a47b82009-02-23 08:49:38 +00004150 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4151 if (AllWordsInNewV) {
4152 for (int i = 0; i != 8; ++i) {
4153 int idx = MaskVals[i];
4154 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004155 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004156 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004157 if ((idx != i) && idx < 4)
4158 pshufhw = false;
4159 if ((idx != i) && idx > 3)
4160 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004161 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 V1 = NewV;
4163 V2Used = false;
4164 BestLoQuad = 0;
4165 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004166 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004167
Nate Begemanb9a47b82009-02-23 08:49:38 +00004168 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4169 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004170 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004171 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004173 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004174 }
Eric Christopherfd179292009-08-27 18:07:15 +00004175
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 // If we have SSSE3, and all words of the result are from 1 input vector,
4177 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4178 // is present, fall back to case 4.
4179 if (TLI.getSubtarget()->hasSSSE3()) {
4180 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004181
Nate Begemanb9a47b82009-02-23 08:49:38 +00004182 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004183 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 // mask, and elements that come from V1 in the V2 mask, so that the two
4185 // results can be OR'd together.
4186 bool TwoInputs = V1Used && V2Used;
4187 for (unsigned i = 0; i != 8; ++i) {
4188 int EltIdx = MaskVals[i] * 2;
4189 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4191 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004192 continue;
4193 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4195 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004198 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004199 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004203
Nate Begemanb9a47b82009-02-23 08:49:38 +00004204 // Calculate the shuffle mask for the second input, shuffle it, and
4205 // OR it with the first shuffled input.
4206 pshufbMask.clear();
4207 for (unsigned i = 0; i != 8; ++i) {
4208 int EltIdx = MaskVals[i] * 2;
4209 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4211 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 continue;
4213 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4215 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004218 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004219 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 MVT::v16i8, &pshufbMask[0], 16));
4221 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4222 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 }
4224
4225 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4226 // and update MaskVals with new element order.
4227 BitVector InOrder(8);
4228 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 for (int i = 0; i != 4; ++i) {
4231 int idx = MaskVals[i];
4232 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 InOrder.set(i);
4235 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 InOrder.set(i);
4238 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 }
4241 }
4242 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 }
Eric Christopherfd179292009-08-27 18:07:15 +00004247
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4249 // and update MaskVals with the new element order.
4250 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 for (unsigned i = 4; i != 8; ++i) {
4255 int idx = MaskVals[i];
4256 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 InOrder.set(i);
4259 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004261 InOrder.set(i);
4262 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 }
4265 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004267 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004268 }
Eric Christopherfd179292009-08-27 18:07:15 +00004269
Nate Begemanb9a47b82009-02-23 08:49:38 +00004270 // In case BestHi & BestLo were both -1, which means each quadword has a word
4271 // from each of the four input quadwords, calculate the InOrder bitvector now
4272 // before falling through to the insert/extract cleanup.
4273 if (BestLoQuad == -1 && BestHiQuad == -1) {
4274 NewV = V1;
4275 for (int i = 0; i != 8; ++i)
4276 if (MaskVals[i] < 0 || MaskVals[i] == i)
4277 InOrder.set(i);
4278 }
Eric Christopherfd179292009-08-27 18:07:15 +00004279
Nate Begemanb9a47b82009-02-23 08:49:38 +00004280 // The other elements are put in the right place using pextrw and pinsrw.
4281 for (unsigned i = 0; i != 8; ++i) {
4282 if (InOrder[i])
4283 continue;
4284 int EltIdx = MaskVals[i];
4285 if (EltIdx < 0)
4286 continue;
4287 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004289 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004291 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004293 DAG.getIntPtrConstant(i));
4294 }
4295 return NewV;
4296}
4297
4298// v16i8 shuffles - Prefer shuffles in the following order:
4299// 1. [ssse3] 1 x pshufb
4300// 2. [ssse3] 2 x pshufb + 1 x por
4301// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4302static
Nate Begeman9008ca62009-04-27 18:41:29 +00004303SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004304 SelectionDAG &DAG,
4305 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004306 SDValue V1 = SVOp->getOperand(0);
4307 SDValue V2 = SVOp->getOperand(1);
4308 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004309 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004311
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004313 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 // present, fall back to case 3.
4315 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4316 bool V1Only = true;
4317 bool V2Only = true;
4318 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004320 if (EltIdx < 0)
4321 continue;
4322 if (EltIdx < 16)
4323 V2Only = false;
4324 else
4325 V1Only = false;
4326 }
Eric Christopherfd179292009-08-27 18:07:15 +00004327
Nate Begemanb9a47b82009-02-23 08:49:38 +00004328 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4329 if (TLI.getSubtarget()->hasSSSE3()) {
4330 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004331
Nate Begemanb9a47b82009-02-23 08:49:38 +00004332 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004333 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004334 //
4335 // Otherwise, we have elements from both input vectors, and must zero out
4336 // elements that come from V2 in the first mask, and V1 in the second mask
4337 // so that we can OR them together.
4338 bool TwoInputs = !(V1Only || V2Only);
4339 for (unsigned i = 0; i != 16; ++i) {
4340 int EltIdx = MaskVals[i];
4341 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004343 continue;
4344 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004345 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004346 }
4347 // If all the elements are from V2, assign it to V1 and return after
4348 // building the first pshufb.
4349 if (V2Only)
4350 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004351 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004352 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004354 if (!TwoInputs)
4355 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004356
Nate Begemanb9a47b82009-02-23 08:49:38 +00004357 // Calculate the shuffle mask for the second input, shuffle it, and
4358 // OR it with the first shuffled input.
4359 pshufbMask.clear();
4360 for (unsigned i = 0; i != 16; ++i) {
4361 int EltIdx = MaskVals[i];
4362 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004363 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004364 continue;
4365 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004367 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004369 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004370 MVT::v16i8, &pshufbMask[0], 16));
4371 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004372 }
Eric Christopherfd179292009-08-27 18:07:15 +00004373
Nate Begemanb9a47b82009-02-23 08:49:38 +00004374 // No SSSE3 - Calculate in place words and then fix all out of place words
4375 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4376 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004377 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4378 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004379 SDValue NewV = V2Only ? V2 : V1;
4380 for (int i = 0; i != 8; ++i) {
4381 int Elt0 = MaskVals[i*2];
4382 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004383
Nate Begemanb9a47b82009-02-23 08:49:38 +00004384 // This word of the result is all undef, skip it.
4385 if (Elt0 < 0 && Elt1 < 0)
4386 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004387
Nate Begemanb9a47b82009-02-23 08:49:38 +00004388 // This word of the result is already in the correct place, skip it.
4389 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4390 continue;
4391 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4392 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004393
Nate Begemanb9a47b82009-02-23 08:49:38 +00004394 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4395 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4396 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004397
4398 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4399 // using a single extract together, load it and store it.
4400 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004401 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004402 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004403 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004404 DAG.getIntPtrConstant(i));
4405 continue;
4406 }
4407
Nate Begemanb9a47b82009-02-23 08:49:38 +00004408 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004409 // source byte is not also odd, shift the extracted word left 8 bits
4410 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004411 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004413 DAG.getIntPtrConstant(Elt1 / 2));
4414 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004415 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004416 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004417 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4419 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004420 }
4421 // If Elt0 is defined, extract it from the appropriate source. If the
4422 // source byte is not also even, shift the extracted word right 8 bits. If
4423 // Elt1 was also defined, OR the extracted values together before
4424 // inserting them in the result.
4425 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004427 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4428 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004430 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004431 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4433 DAG.getConstant(0x00FF, MVT::i16));
4434 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004435 : InsElt0;
4436 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004438 DAG.getIntPtrConstant(i));
4439 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004441}
4442
Evan Cheng7a831ce2007-12-15 03:00:47 +00004443/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4444/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4445/// done when every pair / quad of shuffle mask elements point to elements in
4446/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004447/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4448static
Nate Begeman9008ca62009-04-27 18:41:29 +00004449SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4450 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004451 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004452 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 SDValue V1 = SVOp->getOperand(0);
4454 SDValue V2 = SVOp->getOperand(1);
4455 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004456 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004457 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004458 EVT MaskEltVT = MaskVT.getVectorElementType();
4459 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004460 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004461 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 case MVT::v4f32: NewVT = MVT::v2f64; break;
4463 case MVT::v4i32: NewVT = MVT::v2i64; break;
4464 case MVT::v8i16: NewVT = MVT::v4i32; break;
4465 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004466 }
4467
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004468 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004469 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004471 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004473 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004474 int Scale = NumElems / NewWidth;
4475 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004476 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 int StartIdx = -1;
4478 for (int j = 0; j < Scale; ++j) {
4479 int EltIdx = SVOp->getMaskElt(i+j);
4480 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004481 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004482 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004483 StartIdx = EltIdx - (EltIdx % Scale);
4484 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004485 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004486 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 if (StartIdx == -1)
4488 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004489 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004490 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004491 }
4492
Dale Johannesenace16102009-02-03 19:33:06 +00004493 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4494 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004496}
4497
Evan Chengd880b972008-05-09 21:53:03 +00004498/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004499///
Owen Andersone50ed302009-08-10 22:56:29 +00004500static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 SDValue SrcOp, SelectionDAG &DAG,
4502 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004503 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004504 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004505 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004506 LD = dyn_cast<LoadSDNode>(SrcOp);
4507 if (!LD) {
4508 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4509 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004510 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4511 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004512 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4513 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004514 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004515 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004517 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4518 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4519 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4520 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004521 SrcOp.getOperand(0)
4522 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004523 }
4524 }
4525 }
4526
Dale Johannesenace16102009-02-03 19:33:06 +00004527 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4528 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004529 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004530 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004531}
4532
Evan Chengace3c172008-07-22 21:13:36 +00004533/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4534/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004535static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004536LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4537 SDValue V1 = SVOp->getOperand(0);
4538 SDValue V2 = SVOp->getOperand(1);
4539 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004540 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004541
Evan Chengace3c172008-07-22 21:13:36 +00004542 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004543 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 SmallVector<int, 8> Mask1(4U, -1);
4545 SmallVector<int, 8> PermMask;
4546 SVOp->getMask(PermMask);
4547
Evan Chengace3c172008-07-22 21:13:36 +00004548 unsigned NumHi = 0;
4549 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004550 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 int Idx = PermMask[i];
4552 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004553 Locs[i] = std::make_pair(-1, -1);
4554 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004555 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4556 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004557 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004559 NumLo++;
4560 } else {
4561 Locs[i] = std::make_pair(1, NumHi);
4562 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004563 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004564 NumHi++;
4565 }
4566 }
4567 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004568
Evan Chengace3c172008-07-22 21:13:36 +00004569 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004570 // If no more than two elements come from either vector. This can be
4571 // implemented with two shuffles. First shuffle gather the elements.
4572 // The second shuffle, which takes the first shuffle as both of its
4573 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004575
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004577
Evan Chengace3c172008-07-22 21:13:36 +00004578 for (unsigned i = 0; i != 4; ++i) {
4579 if (Locs[i].first == -1)
4580 continue;
4581 else {
4582 unsigned Idx = (i < 2) ? 0 : 4;
4583 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004584 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004585 }
4586 }
4587
Nate Begeman9008ca62009-04-27 18:41:29 +00004588 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004589 } else if (NumLo == 3 || NumHi == 3) {
4590 // Otherwise, we must have three elements from one vector, call it X, and
4591 // one element from the other, call it Y. First, use a shufps to build an
4592 // intermediate vector with the one element from Y and the element from X
4593 // that will be in the same half in the final destination (the indexes don't
4594 // matter). Then, use a shufps to build the final vector, taking the half
4595 // containing the element from Y from the intermediate, and the other half
4596 // from X.
4597 if (NumHi == 3) {
4598 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004599 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004600 std::swap(V1, V2);
4601 }
4602
4603 // Find the element from V2.
4604 unsigned HiIndex;
4605 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 int Val = PermMask[HiIndex];
4607 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004608 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004609 if (Val >= 4)
4610 break;
4611 }
4612
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 Mask1[0] = PermMask[HiIndex];
4614 Mask1[1] = -1;
4615 Mask1[2] = PermMask[HiIndex^1];
4616 Mask1[3] = -1;
4617 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004618
4619 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 Mask1[0] = PermMask[0];
4621 Mask1[1] = PermMask[1];
4622 Mask1[2] = HiIndex & 1 ? 6 : 4;
4623 Mask1[3] = HiIndex & 1 ? 4 : 6;
4624 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004625 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 Mask1[0] = HiIndex & 1 ? 2 : 0;
4627 Mask1[1] = HiIndex & 1 ? 0 : 2;
4628 Mask1[2] = PermMask[2];
4629 Mask1[3] = PermMask[3];
4630 if (Mask1[2] >= 0)
4631 Mask1[2] += 4;
4632 if (Mask1[3] >= 0)
4633 Mask1[3] += 4;
4634 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004635 }
Evan Chengace3c172008-07-22 21:13:36 +00004636 }
4637
4638 // Break it into (shuffle shuffle_hi, shuffle_lo).
4639 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 SmallVector<int,8> LoMask(4U, -1);
4641 SmallVector<int,8> HiMask(4U, -1);
4642
4643 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004644 unsigned MaskIdx = 0;
4645 unsigned LoIdx = 0;
4646 unsigned HiIdx = 2;
4647 for (unsigned i = 0; i != 4; ++i) {
4648 if (i == 2) {
4649 MaskPtr = &HiMask;
4650 MaskIdx = 1;
4651 LoIdx = 0;
4652 HiIdx = 2;
4653 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004654 int Idx = PermMask[i];
4655 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004656 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004657 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004658 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004660 LoIdx++;
4661 } else {
4662 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004664 HiIdx++;
4665 }
4666 }
4667
Nate Begeman9008ca62009-04-27 18:41:29 +00004668 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4669 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4670 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004671 for (unsigned i = 0; i != 4; ++i) {
4672 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004673 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004674 } else {
4675 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004677 }
4678 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004679 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004680}
4681
Dan Gohman475871a2008-07-27 21:46:04 +00004682SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004683X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004684 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004685 SDValue V1 = Op.getOperand(0);
4686 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004687 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004688 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004690 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004691 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4692 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004693 bool V1IsSplat = false;
4694 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004695
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004697 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004698
Nate Begeman9008ca62009-04-27 18:41:29 +00004699 // Promote splats to v4f32.
4700 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004701 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004702 return Op;
4703 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004704 }
4705
Evan Cheng7a831ce2007-12-15 03:00:47 +00004706 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4707 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004709 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004710 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004711 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004712 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004714 // FIXME: Figure out a cleaner way to do this.
4715 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004716 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004717 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004718 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004719 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4720 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4721 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004722 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004723 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004724 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4725 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004726 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004727 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004728 }
4729 }
Eric Christopherfd179292009-08-27 18:07:15 +00004730
Nate Begeman9008ca62009-04-27 18:41:29 +00004731 if (X86::isPSHUFDMask(SVOp))
4732 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004733
Evan Chengf26ffe92008-05-29 08:22:04 +00004734 // Check if this can be converted into a logical shift.
4735 bool isLeft = false;
4736 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004737 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004738 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004739 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004740 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004741 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004742 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004743 EVT EltVT = VT.getVectorElementType();
4744 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004745 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004746 }
Eric Christopherfd179292009-08-27 18:07:15 +00004747
Nate Begeman9008ca62009-04-27 18:41:29 +00004748 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004749 if (V1IsUndef)
4750 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004751 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004752 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004753 if (!isMMX)
4754 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004755 }
Eric Christopherfd179292009-08-27 18:07:15 +00004756
Nate Begeman9008ca62009-04-27 18:41:29 +00004757 // FIXME: fold these into legal mask.
4758 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4759 X86::isMOVSLDUPMask(SVOp) ||
4760 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004761 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004762 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004763 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004764
Nate Begeman9008ca62009-04-27 18:41:29 +00004765 if (ShouldXformToMOVHLPS(SVOp) ||
4766 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4767 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004768
Evan Chengf26ffe92008-05-29 08:22:04 +00004769 if (isShift) {
4770 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004771 EVT EltVT = VT.getVectorElementType();
4772 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004773 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004774 }
Eric Christopherfd179292009-08-27 18:07:15 +00004775
Evan Cheng9eca5e82006-10-25 21:49:50 +00004776 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004777 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4778 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004779 V1IsSplat = isSplatVector(V1.getNode());
4780 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004781
Chris Lattner8a594482007-11-25 00:24:49 +00004782 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004783 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004784 Op = CommuteVectorShuffle(SVOp, DAG);
4785 SVOp = cast<ShuffleVectorSDNode>(Op);
4786 V1 = SVOp->getOperand(0);
4787 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004788 std::swap(V1IsSplat, V2IsSplat);
4789 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004790 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004791 }
4792
Nate Begeman9008ca62009-04-27 18:41:29 +00004793 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4794 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004795 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004796 return V1;
4797 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4798 // the instruction selector will not match, so get a canonical MOVL with
4799 // swapped operands to undo the commute.
4800 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004801 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004802
Nate Begeman9008ca62009-04-27 18:41:29 +00004803 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4804 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4805 X86::isUNPCKLMask(SVOp) ||
4806 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004807 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004808
Evan Cheng9bbbb982006-10-25 20:48:19 +00004809 if (V2IsSplat) {
4810 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004811 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004812 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004813 SDValue NewMask = NormalizeMask(SVOp, DAG);
4814 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4815 if (NSVOp != SVOp) {
4816 if (X86::isUNPCKLMask(NSVOp, true)) {
4817 return NewMask;
4818 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4819 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004820 }
4821 }
4822 }
4823
Evan Cheng9eca5e82006-10-25 21:49:50 +00004824 if (Commuted) {
4825 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004826 // FIXME: this seems wrong.
4827 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4828 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4829 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4830 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4831 X86::isUNPCKLMask(NewSVOp) ||
4832 X86::isUNPCKHMask(NewSVOp))
4833 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004834 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004835
Nate Begemanb9a47b82009-02-23 08:49:38 +00004836 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004837
4838 // Normalize the node to match x86 shuffle ops if needed
4839 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4840 return CommuteVectorShuffle(SVOp, DAG);
4841
4842 // Check for legal shuffle and return?
4843 SmallVector<int, 16> PermMask;
4844 SVOp->getMask(PermMask);
4845 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004846 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004847
Evan Cheng14b32e12007-12-11 01:46:18 +00004848 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004849 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004850 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004851 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004852 return NewOp;
4853 }
4854
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004856 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004857 if (NewOp.getNode())
4858 return NewOp;
4859 }
Eric Christopherfd179292009-08-27 18:07:15 +00004860
Evan Chengace3c172008-07-22 21:13:36 +00004861 // Handle all 4 wide cases with a number of shuffles except for MMX.
4862 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004863 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004864
Dan Gohman475871a2008-07-27 21:46:04 +00004865 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866}
4867
Dan Gohman475871a2008-07-27 21:46:04 +00004868SDValue
4869X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004870 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004871 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004872 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004873 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004874 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004875 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004877 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004878 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004879 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004880 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4881 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4882 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4884 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004885 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004886 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004887 Op.getOperand(0)),
4888 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004889 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004890 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004892 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004893 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004895 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4896 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004897 // result has a single use which is a store or a bitcast to i32. And in
4898 // the case of a store, it's not worth it if the index is a constant 0,
4899 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004900 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004901 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004902 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004903 if ((User->getOpcode() != ISD::STORE ||
4904 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4905 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004906 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004908 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004909 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4910 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004911 Op.getOperand(0)),
4912 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004913 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4914 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004915 // ExtractPS works with constant index.
4916 if (isa<ConstantSDNode>(Op.getOperand(1)))
4917 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004918 }
Dan Gohman475871a2008-07-27 21:46:04 +00004919 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004920}
4921
4922
Dan Gohman475871a2008-07-27 21:46:04 +00004923SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004924X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4925 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004926 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004927 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004928
Evan Cheng62a3f152008-03-24 21:52:23 +00004929 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004930 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004931 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004932 return Res;
4933 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004934
Owen Andersone50ed302009-08-10 22:56:29 +00004935 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004936 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004937 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004938 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004939 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004940 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004941 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004942 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4943 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004944 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004945 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004946 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004947 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004948 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004949 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004950 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004951 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004952 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004953 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004954 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004955 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004956 if (Idx == 0)
4957 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004958
Evan Cheng0db9fe62006-04-25 20:13:52 +00004959 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004960 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004961 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004962 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004963 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004964 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004965 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004966 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004967 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4968 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4969 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004970 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004971 if (Idx == 0)
4972 return Op;
4973
4974 // UNPCKHPD the element to the lowest double word, then movsd.
4975 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4976 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004977 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004978 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004979 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004980 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004981 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004982 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004983 }
4984
Dan Gohman475871a2008-07-27 21:46:04 +00004985 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004986}
4987
Dan Gohman475871a2008-07-27 21:46:04 +00004988SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004989X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4990 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004991 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004992 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004993 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004994
Dan Gohman475871a2008-07-27 21:46:04 +00004995 SDValue N0 = Op.getOperand(0);
4996 SDValue N1 = Op.getOperand(1);
4997 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004998
Dan Gohman8a55ce42009-09-23 21:02:20 +00004999 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005000 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005001 unsigned Opc;
5002 if (VT == MVT::v8i16)
5003 Opc = X86ISD::PINSRW;
5004 else if (VT == MVT::v4i16)
5005 Opc = X86ISD::MMX_PINSRW;
5006 else if (VT == MVT::v16i8)
5007 Opc = X86ISD::PINSRB;
5008 else
5009 Opc = X86ISD::PINSRB;
5010
Nate Begeman14d12ca2008-02-11 04:19:36 +00005011 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5012 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005013 if (N1.getValueType() != MVT::i32)
5014 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5015 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005016 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005017 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005018 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005019 // Bits [7:6] of the constant are the source select. This will always be
5020 // zero here. The DAG Combiner may combine an extract_elt index into these
5021 // bits. For example (insert (extract, 3), 2) could be matched by putting
5022 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005023 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005024 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005025 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005026 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005027 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005028 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005029 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005030 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005031 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005032 // PINSR* works with constant index.
5033 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005034 }
Dan Gohman475871a2008-07-27 21:46:04 +00005035 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005036}
5037
Dan Gohman475871a2008-07-27 21:46:04 +00005038SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005039X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005040 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005041 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005042
5043 if (Subtarget->hasSSE41())
5044 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5045
Dan Gohman8a55ce42009-09-23 21:02:20 +00005046 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005047 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005048
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005049 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005050 SDValue N0 = Op.getOperand(0);
5051 SDValue N1 = Op.getOperand(1);
5052 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005053
Dan Gohman8a55ce42009-09-23 21:02:20 +00005054 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005055 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5056 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 if (N1.getValueType() != MVT::i32)
5058 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5059 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005060 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005061 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5062 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005063 }
Dan Gohman475871a2008-07-27 21:46:04 +00005064 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065}
5066
Dan Gohman475871a2008-07-27 21:46:04 +00005067SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005068X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005069 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005070 if (Op.getValueType() == MVT::v2f32)
5071 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5072 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5073 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005074 Op.getOperand(0))));
5075
Owen Anderson825b72b2009-08-11 20:47:22 +00005076 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5077 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005078
Owen Anderson825b72b2009-08-11 20:47:22 +00005079 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5080 EVT VT = MVT::v2i32;
5081 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005082 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005083 case MVT::v16i8:
5084 case MVT::v8i16:
5085 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005086 break;
5087 }
Dale Johannesenace16102009-02-03 19:33:06 +00005088 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5089 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090}
5091
Bill Wendling056292f2008-09-16 21:48:12 +00005092// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5093// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5094// one of the above mentioned nodes. It has to be wrapped because otherwise
5095// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5096// be used to form addressing mode. These wrapped nodes will be selected
5097// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005098SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005099X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005100 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005101
Chris Lattner41621a22009-06-26 19:22:52 +00005102 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5103 // global base reg.
5104 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005105 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005106 CodeModel::Model M = getTargetMachine().getCodeModel();
5107
Chris Lattner4f066492009-07-11 20:29:19 +00005108 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005109 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005110 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005111 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005112 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005113 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005114 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005115
Evan Cheng1606e8e2009-03-13 07:51:59 +00005116 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005117 CP->getAlignment(),
5118 CP->getOffset(), OpFlag);
5119 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005120 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005121 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005122 if (OpFlag) {
5123 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005124 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005125 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005126 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005127 }
5128
5129 return Result;
5130}
5131
Dan Gohmand858e902010-04-17 15:26:15 +00005132SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005133 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005134
Chris Lattner18c59872009-06-27 04:16:01 +00005135 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5136 // global base reg.
5137 unsigned char OpFlag = 0;
5138 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005139 CodeModel::Model M = getTargetMachine().getCodeModel();
5140
Chris Lattner4f066492009-07-11 20:29:19 +00005141 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005142 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005143 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005144 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005145 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005146 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005147 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005148
Chris Lattner18c59872009-06-27 04:16:01 +00005149 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5150 OpFlag);
5151 DebugLoc DL = JT->getDebugLoc();
5152 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005153
Chris Lattner18c59872009-06-27 04:16:01 +00005154 // With PIC, the address is actually $g + Offset.
5155 if (OpFlag) {
5156 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5157 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005158 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005159 Result);
5160 }
Eric Christopherfd179292009-08-27 18:07:15 +00005161
Chris Lattner18c59872009-06-27 04:16:01 +00005162 return Result;
5163}
5164
5165SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005166X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005167 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005168
Chris Lattner18c59872009-06-27 04:16:01 +00005169 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5170 // global base reg.
5171 unsigned char OpFlag = 0;
5172 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005173 CodeModel::Model M = getTargetMachine().getCodeModel();
5174
Chris Lattner4f066492009-07-11 20:29:19 +00005175 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005176 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005177 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005178 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005179 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005180 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005181 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005182
Chris Lattner18c59872009-06-27 04:16:01 +00005183 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005184
Chris Lattner18c59872009-06-27 04:16:01 +00005185 DebugLoc DL = Op.getDebugLoc();
5186 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005187
5188
Chris Lattner18c59872009-06-27 04:16:01 +00005189 // With PIC, the address is actually $g + Offset.
5190 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005191 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005192 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5193 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005194 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005195 Result);
5196 }
Eric Christopherfd179292009-08-27 18:07:15 +00005197
Chris Lattner18c59872009-06-27 04:16:01 +00005198 return Result;
5199}
5200
Dan Gohman475871a2008-07-27 21:46:04 +00005201SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005202X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005203 // Create the TargetBlockAddressAddress node.
5204 unsigned char OpFlags =
5205 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005206 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005207 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005208 DebugLoc dl = Op.getDebugLoc();
5209 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5210 /*isTarget=*/true, OpFlags);
5211
Dan Gohmanf705adb2009-10-30 01:28:02 +00005212 if (Subtarget->isPICStyleRIPRel() &&
5213 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005214 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5215 else
5216 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005217
Dan Gohman29cbade2009-11-20 23:18:13 +00005218 // With PIC, the address is actually $g + Offset.
5219 if (isGlobalRelativeToPICBase(OpFlags)) {
5220 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5221 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5222 Result);
5223 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005224
5225 return Result;
5226}
5227
5228SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005229X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005230 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005231 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005232 // Create the TargetGlobalAddress node, folding in the constant
5233 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005234 unsigned char OpFlags =
5235 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005236 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005237 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005238 if (OpFlags == X86II::MO_NO_FLAG &&
5239 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005240 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005241 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005242 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005243 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005244 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005245 }
Eric Christopherfd179292009-08-27 18:07:15 +00005246
Chris Lattner4f066492009-07-11 20:29:19 +00005247 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005248 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005249 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5250 else
5251 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005252
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005253 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005254 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005255 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5256 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005257 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005259
Chris Lattner36c25012009-07-10 07:34:39 +00005260 // For globals that require a load from a stub to get the address, emit the
5261 // load.
5262 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005263 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005264 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265
Dan Gohman6520e202008-10-18 02:06:02 +00005266 // If there was a non-zero offset that we didn't fold, create an explicit
5267 // addition for it.
5268 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005269 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005270 DAG.getConstant(Offset, getPointerTy()));
5271
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 return Result;
5273}
5274
Evan Chengda43bcf2008-09-24 00:05:32 +00005275SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005276X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005277 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005278 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005279 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005280}
5281
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005282static SDValue
5283GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005284 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005285 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005286 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005287 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005288 DebugLoc dl = GA->getDebugLoc();
5289 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5290 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005291 GA->getOffset(),
5292 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005293 if (InFlag) {
5294 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005295 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005296 } else {
5297 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005298 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005299 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005300
5301 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005302 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005303
Rafael Espindola15f1b662009-04-24 12:59:40 +00005304 SDValue Flag = Chain.getValue(1);
5305 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005306}
5307
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005308// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005309static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005310LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005311 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005312 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005313 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5314 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005315 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005316 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005317 InFlag = Chain.getValue(1);
5318
Chris Lattnerb903bed2009-06-26 21:20:29 +00005319 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005320}
5321
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005322// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005323static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005324LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005325 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005326 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5327 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005328}
5329
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005330// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5331// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005332static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005333 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005334 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005335 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005336 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005337 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005338 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005339 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005340 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005341
5342 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005343 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005344
Chris Lattnerb903bed2009-06-26 21:20:29 +00005345 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005346 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5347 // initialexec.
5348 unsigned WrapperKind = X86ISD::Wrapper;
5349 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005350 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005351 } else if (is64Bit) {
5352 assert(model == TLSModel::InitialExec);
5353 OperandFlags = X86II::MO_GOTTPOFF;
5354 WrapperKind = X86ISD::WrapperRIP;
5355 } else {
5356 assert(model == TLSModel::InitialExec);
5357 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005358 }
Eric Christopherfd179292009-08-27 18:07:15 +00005359
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005360 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5361 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005362 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005363 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005364 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005365
Rafael Espindola9a580232009-02-27 13:37:18 +00005366 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005367 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005368 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005369
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005370 // The address of the thread local variable is the add of the thread
5371 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005372 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005373}
5374
Dan Gohman475871a2008-07-27 21:46:04 +00005375SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005376X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005377 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005378 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005379 assert(Subtarget->isTargetELF() &&
5380 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005381 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005382 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005383
Chris Lattnerb903bed2009-06-26 21:20:29 +00005384 // If GV is an alias then use the aliasee for determining
5385 // thread-localness.
5386 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5387 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005388
Chris Lattnerb903bed2009-06-26 21:20:29 +00005389 TLSModel::Model model = getTLSModel(GV,
5390 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005391
Chris Lattnerb903bed2009-06-26 21:20:29 +00005392 switch (model) {
5393 case TLSModel::GeneralDynamic:
5394 case TLSModel::LocalDynamic: // not implemented
5395 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005396 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005397 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005398
Chris Lattnerb903bed2009-06-26 21:20:29 +00005399 case TLSModel::InitialExec:
5400 case TLSModel::LocalExec:
5401 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5402 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005403 }
Eric Christopherfd179292009-08-27 18:07:15 +00005404
Torok Edwinc23197a2009-07-14 16:55:14 +00005405 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005406 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005407}
5408
Evan Cheng0db9fe62006-04-25 20:13:52 +00005409
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005410/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005411/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005412SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005413 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005414 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005415 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005416 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005417 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005418 SDValue ShOpLo = Op.getOperand(0);
5419 SDValue ShOpHi = Op.getOperand(1);
5420 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005421 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005423 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005424
Dan Gohman475871a2008-07-27 21:46:04 +00005425 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005426 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005427 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5428 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005429 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005430 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5431 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005432 }
Evan Chenge3413162006-01-09 18:33:28 +00005433
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5435 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005436 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005438
Dan Gohman475871a2008-07-27 21:46:04 +00005439 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005441 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5442 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005443
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005444 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005445 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5446 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005447 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005448 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5449 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005450 }
5451
Dan Gohman475871a2008-07-27 21:46:04 +00005452 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005453 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005454}
Evan Chenga3195e82006-01-12 22:54:21 +00005455
Dan Gohmand858e902010-04-17 15:26:15 +00005456SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5457 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005458 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005459
5460 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005462 return Op;
5463 }
5464 return SDValue();
5465 }
5466
Owen Anderson825b72b2009-08-11 20:47:22 +00005467 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005468 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005469
Eli Friedman36df4992009-05-27 00:47:34 +00005470 // These are really Legal; return the operand so the caller accepts it as
5471 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005473 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005474 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005475 Subtarget->is64Bit()) {
5476 return Op;
5477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005478
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005479 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005480 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005481 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005482 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005483 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005484 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005485 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005486 PseudoSourceValue::getFixedStack(SSFI), 0,
5487 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005488 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5489}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005490
Owen Andersone50ed302009-08-10 22:56:29 +00005491SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005492 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005493 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005494 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005495 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005496 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005497 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005498 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005500 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005502 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005503 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005504 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005505
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005506 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005507 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005508 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005509
5510 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5511 // shouldn't be necessary except that RFP cannot be live across
5512 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005513 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005514 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005515 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005517 SDValue Ops[] = {
5518 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5519 };
5520 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005521 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005522 PseudoSourceValue::getFixedStack(SSFI), 0,
5523 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005524 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005525
Evan Cheng0db9fe62006-04-25 20:13:52 +00005526 return Result;
5527}
5528
Bill Wendling8b8a6362009-01-17 03:56:04 +00005529// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005530SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5531 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005532 // This algorithm is not obvious. Here it is in C code, more or less:
5533 /*
5534 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5535 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5536 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005537
Bill Wendling8b8a6362009-01-17 03:56:04 +00005538 // Copy ints to xmm registers.
5539 __m128i xh = _mm_cvtsi32_si128( hi );
5540 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005541
Bill Wendling8b8a6362009-01-17 03:56:04 +00005542 // Combine into low half of a single xmm register.
5543 __m128i x = _mm_unpacklo_epi32( xh, xl );
5544 __m128d d;
5545 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005546
Bill Wendling8b8a6362009-01-17 03:56:04 +00005547 // Merge in appropriate exponents to give the integer bits the right
5548 // magnitude.
5549 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005550
Bill Wendling8b8a6362009-01-17 03:56:04 +00005551 // Subtract away the biases to deal with the IEEE-754 double precision
5552 // implicit 1.
5553 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005554
Bill Wendling8b8a6362009-01-17 03:56:04 +00005555 // All conversions up to here are exact. The correctly rounded result is
5556 // calculated using the current rounding mode using the following
5557 // horizontal add.
5558 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5559 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5560 // store doesn't really need to be here (except
5561 // maybe to zero the other double)
5562 return sd;
5563 }
5564 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005565
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005566 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005567 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005568
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005569 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005570 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005571 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5572 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5573 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5574 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005575 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005576 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005577
Bill Wendling8b8a6362009-01-17 03:56:04 +00005578 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005579 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005580 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005581 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005582 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005583 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005584 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005585
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5587 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005588 Op.getOperand(0),
5589 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005590 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5591 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005592 Op.getOperand(0),
5593 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5595 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005596 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005597 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5599 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5600 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005601 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005602 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005604
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005605 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005606 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005607 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5608 DAG.getUNDEF(MVT::v2f64), ShufMask);
5609 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5610 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005611 DAG.getIntPtrConstant(0));
5612}
5613
Bill Wendling8b8a6362009-01-17 03:56:04 +00005614// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005615SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5616 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005617 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005618 // FP constant to bias correct the final result.
5619 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005621
5622 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005623 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5624 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005625 Op.getOperand(0),
5626 DAG.getIntPtrConstant(0)));
5627
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5629 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005630 DAG.getIntPtrConstant(0));
5631
5632 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5634 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005635 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 MVT::v2f64, Load)),
5637 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005638 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 MVT::v2f64, Bias)));
5640 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5641 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005642 DAG.getIntPtrConstant(0));
5643
5644 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005646
5647 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005648 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005649
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005651 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005652 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005654 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005655 }
5656
5657 // Handle final rounding.
5658 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005659}
5660
Dan Gohmand858e902010-04-17 15:26:15 +00005661SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5662 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005663 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005664 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005665
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005666 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005667 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5668 // the optimization here.
5669 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005670 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005671
Owen Andersone50ed302009-08-10 22:56:29 +00005672 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005673 EVT DstVT = Op.getValueType();
5674 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005675 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005676 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005677 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005678
5679 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005681 if (SrcVT == MVT::i32) {
5682 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5683 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5684 getPointerTy(), StackSlot, WordOff);
5685 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5686 StackSlot, NULL, 0, false, false, 0);
5687 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5688 OffsetSlot, NULL, 0, false, false, 0);
5689 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5690 return Fild;
5691 }
5692
5693 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5694 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005695 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005696 // For i64 source, we need to add the appropriate power of 2 if the input
5697 // was negative. This is the same as the optimization in
5698 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5699 // we must be careful to do the computation in x87 extended precision, not
5700 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5701 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5702 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5703 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5704
5705 APInt FF(32, 0x5F800000ULL);
5706
5707 // Check whether the sign bit is set.
5708 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5709 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5710 ISD::SETLT);
5711
5712 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5713 SDValue FudgePtr = DAG.getConstantPool(
5714 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5715 getPointerTy());
5716
5717 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5718 SDValue Zero = DAG.getIntPtrConstant(0);
5719 SDValue Four = DAG.getIntPtrConstant(4);
5720 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5721 Zero, Four);
5722 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5723
5724 // Load the value out, extending it from f32 to f80.
5725 // FIXME: Avoid the extend by constructing the right constant pool?
5726 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
5727 FudgePtr, PseudoSourceValue::getConstantPool(),
5728 0, MVT::f32, false, false, 4);
5729 // Extend everything to 80 bits to force it to be done on x87.
5730 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5731 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005732}
5733
Dan Gohman475871a2008-07-27 21:46:04 +00005734std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005735FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005736 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005737
Owen Andersone50ed302009-08-10 22:56:29 +00005738 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005739
5740 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5742 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005743 }
5744
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5746 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005747 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005748
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005749 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005750 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005751 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005752 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005753 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005755 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005756 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005757
Evan Cheng87c89352007-10-15 20:11:21 +00005758 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5759 // stack slot.
5760 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005761 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005762 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005763 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005764
Evan Cheng0db9fe62006-04-25 20:13:52 +00005765 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005766 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005767 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5769 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5770 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005771 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005772
Dan Gohman475871a2008-07-27 21:46:04 +00005773 SDValue Chain = DAG.getEntryNode();
5774 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005775 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005776 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005777 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005778 PseudoSourceValue::getFixedStack(SSFI), 0,
5779 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005781 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005782 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5783 };
Dale Johannesenace16102009-02-03 19:33:06 +00005784 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005785 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005786 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005787 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5788 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005789
Evan Cheng0db9fe62006-04-25 20:13:52 +00005790 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005791 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005793
Chris Lattner27a6c732007-11-24 07:07:01 +00005794 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005795}
5796
Dan Gohmand858e902010-04-17 15:26:15 +00005797SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5798 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005799 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 if (Op.getValueType() == MVT::v2i32 &&
5801 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005802 return Op;
5803 }
5804 return SDValue();
5805 }
5806
Eli Friedman948e95a2009-05-23 09:59:16 +00005807 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005808 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005809 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5810 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005811
Chris Lattner27a6c732007-11-24 07:07:01 +00005812 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005813 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005814 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005815}
5816
Dan Gohmand858e902010-04-17 15:26:15 +00005817SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5818 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005819 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5820 SDValue FIST = Vals.first, StackSlot = Vals.second;
5821 assert(FIST.getNode() && "Unexpected failure");
5822
5823 // Load the result.
5824 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005825 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005826}
5827
Dan Gohmand858e902010-04-17 15:26:15 +00005828SDValue X86TargetLowering::LowerFABS(SDValue Op,
5829 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005830 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005831 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005832 EVT VT = Op.getValueType();
5833 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005834 if (VT.isVector())
5835 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005836 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005838 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005839 CV.push_back(C);
5840 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005841 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005842 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005843 CV.push_back(C);
5844 CV.push_back(C);
5845 CV.push_back(C);
5846 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005847 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005848 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005849 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005850 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005851 PseudoSourceValue::getConstantPool(), 0,
5852 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005853 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005854}
5855
Dan Gohmand858e902010-04-17 15:26:15 +00005856SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005857 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005858 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005859 EVT VT = Op.getValueType();
5860 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005861 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005862 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005863 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005865 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005866 CV.push_back(C);
5867 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005868 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005869 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005870 CV.push_back(C);
5871 CV.push_back(C);
5872 CV.push_back(C);
5873 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005874 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005875 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005876 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005877 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005878 PseudoSourceValue::getConstantPool(), 0,
5879 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005880 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005881 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5883 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005884 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005886 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005887 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005888 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005889}
5890
Dan Gohmand858e902010-04-17 15:26:15 +00005891SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005892 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005893 SDValue Op0 = Op.getOperand(0);
5894 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005895 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005896 EVT VT = Op.getValueType();
5897 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005898
5899 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005900 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005901 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005902 SrcVT = VT;
5903 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005904 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005905 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005906 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005907 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005908 }
5909
5910 // At this point the operands and the result should have the same
5911 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005912
Evan Cheng68c47cb2007-01-05 07:55:56 +00005913 // First get the sign bit of second operand.
5914 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005915 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005916 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5917 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005918 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005919 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5920 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5921 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5922 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005923 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005924 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005925 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005926 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005927 PseudoSourceValue::getConstantPool(), 0,
5928 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005929 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005930
5931 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005932 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005933 // Op0 is MVT::f32, Op1 is MVT::f64.
5934 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5935 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5936 DAG.getConstant(32, MVT::i32));
5937 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5938 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005939 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005940 }
5941
Evan Cheng73d6cf12007-01-05 21:37:56 +00005942 // Clear first operand sign bit.
5943 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005945 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5946 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005947 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005948 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5949 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5950 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5951 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005952 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005953 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005954 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005955 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005956 PseudoSourceValue::getConstantPool(), 0,
5957 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005958 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005959
5960 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005961 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005962}
5963
Dan Gohman076aee32009-03-04 19:44:21 +00005964/// Emit nodes that will be selected as "test Op0,Op0", or something
5965/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005966SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00005967 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00005968 DebugLoc dl = Op.getDebugLoc();
5969
Dan Gohman31125812009-03-07 01:58:32 +00005970 // CF and OF aren't always set the way we want. Determine which
5971 // of these we need.
5972 bool NeedCF = false;
5973 bool NeedOF = false;
5974 switch (X86CC) {
5975 case X86::COND_A: case X86::COND_AE:
5976 case X86::COND_B: case X86::COND_BE:
5977 NeedCF = true;
5978 break;
5979 case X86::COND_G: case X86::COND_GE:
5980 case X86::COND_L: case X86::COND_LE:
5981 case X86::COND_O: case X86::COND_NO:
5982 NeedOF = true;
5983 break;
5984 default: break;
5985 }
5986
Dan Gohman076aee32009-03-04 19:44:21 +00005987 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005988 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5989 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5990 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005991 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005992 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005993 switch (Op.getNode()->getOpcode()) {
5994 case ISD::ADD:
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00005995 // Due to an isel shortcoming, be conservative if this add is
5996 // likely to be selected as part of a load-modify-store
5997 // instruction. When the root node in a match is a store, isel
5998 // doesn't know how to remap non-chain non-flag uses of other
5999 // nodes in the match, such as the ADD in this case. This leads
6000 // to the ADD being left around and reselected, with the result
6001 // being two adds in the output. Alas, even if none our users
6002 // are stores, that doesn't prove we're O.K. Ergo, if we have
6003 // any parents that aren't CopyToReg or SETCC, eschew INC/DEC.
6004 // A better fix seems to require climbing the DAG back to the
6005 // root, and it doesn't seem to be worth the effort.
Dan Gohman076aee32009-03-04 19:44:21 +00006006 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00006007 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6008 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
Dan Gohman076aee32009-03-04 19:44:21 +00006009 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00006010 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006011 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6012 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00006013 if (C->getAPIntValue() == 1) {
6014 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00006015 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00006016 break;
6017 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006018 // An add of negative one (subtract of one) will be selected as a DEC.
6019 if (C->getAPIntValue().isAllOnesValue()) {
6020 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00006021 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006022 break;
6023 }
6024 }
Dan Gohman076aee32009-03-04 19:44:21 +00006025 // Otherwise use a regular EFLAGS-setting add.
6026 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00006027 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006028 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006029 case ISD::AND: {
6030 // If the primary and result isn't used, don't bother using X86ISD::AND,
6031 // because a TEST instruction will be better.
6032 bool NonFlagUse = false;
6033 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00006034 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6035 SDNode *User = *UI;
6036 unsigned UOpNo = UI.getOperandNo();
6037 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6038 // Look pass truncate.
6039 UOpNo = User->use_begin().getOperandNo();
6040 User = *User->use_begin();
6041 }
6042 if (User->getOpcode() != ISD::BRCOND &&
6043 User->getOpcode() != ISD::SETCC &&
6044 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00006045 NonFlagUse = true;
6046 break;
6047 }
Evan Cheng17751da2010-01-07 00:54:06 +00006048 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00006049 if (!NonFlagUse)
6050 break;
6051 }
6052 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00006053 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006054 case ISD::OR:
6055 case ISD::XOR:
6056 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00006057 // likely to be selected as part of a load-modify-store instruction.
6058 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6059 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6060 if (UI->getOpcode() == ISD::STORE)
6061 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006062 // Otherwise use a regular EFLAGS-setting instruction.
6063 switch (Op.getNode()->getOpcode()) {
6064 case ISD::SUB: Opcode = X86ISD::SUB; break;
6065 case ISD::OR: Opcode = X86ISD::OR; break;
6066 case ISD::XOR: Opcode = X86ISD::XOR; break;
6067 case ISD::AND: Opcode = X86ISD::AND; break;
6068 default: llvm_unreachable("unexpected operator!");
6069 }
Dan Gohman51bb4742009-03-05 21:29:28 +00006070 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006071 break;
6072 case X86ISD::ADD:
6073 case X86ISD::SUB:
6074 case X86ISD::INC:
6075 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006076 case X86ISD::OR:
6077 case X86ISD::XOR:
6078 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00006079 return SDValue(Op.getNode(), 1);
6080 default:
6081 default_case:
6082 break;
6083 }
6084 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006085 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00006086 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00006087 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00006088 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00006089 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00006090 DAG.ReplaceAllUsesWith(Op, New);
6091 return SDValue(New.getNode(), 1);
6092 }
6093 }
6094
6095 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00006096 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00006097 DAG.getConstant(0, Op.getValueType()));
6098}
6099
6100/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6101/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006102SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006103 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006104 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6105 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006106 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006107
6108 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006109 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006110}
6111
Evan Chengd40d03e2010-01-06 19:38:29 +00006112/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6113/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006114SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6115 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006116 SDValue Op0 = And.getOperand(0);
6117 SDValue Op1 = And.getOperand(1);
6118 if (Op0.getOpcode() == ISD::TRUNCATE)
6119 Op0 = Op0.getOperand(0);
6120 if (Op1.getOpcode() == ISD::TRUNCATE)
6121 Op1 = Op1.getOperand(0);
6122
Evan Chengd40d03e2010-01-06 19:38:29 +00006123 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006124 if (Op1.getOpcode() == ISD::SHL) {
6125 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6126 if (And10C->getZExtValue() == 1) {
6127 LHS = Op0;
6128 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006129 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006130 } else if (Op0.getOpcode() == ISD::SHL) {
6131 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6132 if (And00C->getZExtValue() == 1) {
6133 LHS = Op1;
6134 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006135 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006136 } else if (Op1.getOpcode() == ISD::Constant) {
6137 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6138 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006139 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6140 LHS = AndLHS.getOperand(0);
6141 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006142 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006143 }
Evan Cheng0488db92007-09-25 01:57:46 +00006144
Evan Chengd40d03e2010-01-06 19:38:29 +00006145 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006146 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006147 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006148 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006149 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006150 // Also promote i16 to i32 for performance / code size reason.
6151 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006152 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006153 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006154
Evan Chengd40d03e2010-01-06 19:38:29 +00006155 // If the operand types disagree, extend the shift amount to match. Since
6156 // BT ignores high bits (like shifts) we can use anyextend.
6157 if (LHS.getValueType() != RHS.getValueType())
6158 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006159
Evan Chengd40d03e2010-01-06 19:38:29 +00006160 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6161 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6162 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6163 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006164 }
6165
Evan Cheng54de3ea2010-01-05 06:52:31 +00006166 return SDValue();
6167}
6168
Dan Gohmand858e902010-04-17 15:26:15 +00006169SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006170 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6171 SDValue Op0 = Op.getOperand(0);
6172 SDValue Op1 = Op.getOperand(1);
6173 DebugLoc dl = Op.getDebugLoc();
6174 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6175
6176 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006177 // Lower (X & (1 << N)) == 0 to BT(X, N).
6178 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6179 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6180 if (Op0.getOpcode() == ISD::AND &&
6181 Op0.hasOneUse() &&
6182 Op1.getOpcode() == ISD::Constant &&
6183 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6184 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6185 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6186 if (NewSetCC.getNode())
6187 return NewSetCC;
6188 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006189
Evan Cheng2c755ba2010-02-27 07:36:59 +00006190 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6191 if (Op0.getOpcode() == X86ISD::SETCC &&
6192 Op1.getOpcode() == ISD::Constant &&
6193 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6194 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6195 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6196 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6197 bool Invert = (CC == ISD::SETNE) ^
6198 cast<ConstantSDNode>(Op1)->isNullValue();
6199 if (Invert)
6200 CCode = X86::GetOppositeBranchCondition(CCode);
6201 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6202 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6203 }
6204
Evan Chenge5b51ac2010-04-17 06:13:15 +00006205 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006206 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006207 if (X86CC == X86::COND_INVALID)
6208 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006209
Evan Cheng552f09a2010-04-26 19:06:11 +00006210 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006211
6212 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006213 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006214 return DAG.getNode(ISD::AND, dl, MVT::i8,
6215 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6216 DAG.getConstant(X86CC, MVT::i8), Cond),
6217 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006218
Owen Anderson825b72b2009-08-11 20:47:22 +00006219 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6220 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006221}
6222
Dan Gohmand858e902010-04-17 15:26:15 +00006223SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006224 SDValue Cond;
6225 SDValue Op0 = Op.getOperand(0);
6226 SDValue Op1 = Op.getOperand(1);
6227 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006228 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006229 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6230 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006231 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006232
6233 if (isFP) {
6234 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006235 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006236 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6237 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006238 bool Swap = false;
6239
6240 switch (SetCCOpcode) {
6241 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006242 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006243 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006244 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006245 case ISD::SETGT: Swap = true; // Fallthrough
6246 case ISD::SETLT:
6247 case ISD::SETOLT: SSECC = 1; break;
6248 case ISD::SETOGE:
6249 case ISD::SETGE: Swap = true; // Fallthrough
6250 case ISD::SETLE:
6251 case ISD::SETOLE: SSECC = 2; break;
6252 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006253 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006254 case ISD::SETNE: SSECC = 4; break;
6255 case ISD::SETULE: Swap = true;
6256 case ISD::SETUGE: SSECC = 5; break;
6257 case ISD::SETULT: Swap = true;
6258 case ISD::SETUGT: SSECC = 6; break;
6259 case ISD::SETO: SSECC = 7; break;
6260 }
6261 if (Swap)
6262 std::swap(Op0, Op1);
6263
Nate Begemanfb8ead02008-07-25 19:05:58 +00006264 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006265 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006266 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006267 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006268 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6269 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006270 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006271 }
6272 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006273 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006274 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6275 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006276 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006277 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006278 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006279 }
6280 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006281 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006283
Nate Begeman30a0de92008-07-17 16:51:19 +00006284 // We are handling one of the integer comparisons here. Since SSE only has
6285 // GT and EQ comparisons for integer, swapping operands and multiple
6286 // operations may be required for some comparisons.
6287 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6288 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006289
Owen Anderson825b72b2009-08-11 20:47:22 +00006290 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006291 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006292 case MVT::v8i8:
6293 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6294 case MVT::v4i16:
6295 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6296 case MVT::v2i32:
6297 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6298 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006299 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006300
Nate Begeman30a0de92008-07-17 16:51:19 +00006301 switch (SetCCOpcode) {
6302 default: break;
6303 case ISD::SETNE: Invert = true;
6304 case ISD::SETEQ: Opc = EQOpc; break;
6305 case ISD::SETLT: Swap = true;
6306 case ISD::SETGT: Opc = GTOpc; break;
6307 case ISD::SETGE: Swap = true;
6308 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6309 case ISD::SETULT: Swap = true;
6310 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6311 case ISD::SETUGE: Swap = true;
6312 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6313 }
6314 if (Swap)
6315 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006316
Nate Begeman30a0de92008-07-17 16:51:19 +00006317 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6318 // bits of the inputs before performing those operations.
6319 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006320 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006321 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6322 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006323 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006324 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6325 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006326 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6327 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006328 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006329
Dale Johannesenace16102009-02-03 19:33:06 +00006330 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006331
6332 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006333 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006334 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006335
Nate Begeman30a0de92008-07-17 16:51:19 +00006336 return Result;
6337}
Evan Cheng0488db92007-09-25 01:57:46 +00006338
Evan Cheng370e5342008-12-03 08:38:43 +00006339// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006340static bool isX86LogicalCmp(SDValue Op) {
6341 unsigned Opc = Op.getNode()->getOpcode();
6342 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6343 return true;
6344 if (Op.getResNo() == 1 &&
6345 (Opc == X86ISD::ADD ||
6346 Opc == X86ISD::SUB ||
6347 Opc == X86ISD::SMUL ||
6348 Opc == X86ISD::UMUL ||
6349 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006350 Opc == X86ISD::DEC ||
6351 Opc == X86ISD::OR ||
6352 Opc == X86ISD::XOR ||
6353 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006354 return true;
6355
6356 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006357}
6358
Dan Gohmand858e902010-04-17 15:26:15 +00006359SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006360 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006361 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006362 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006363 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006364
Dan Gohman1a492952009-10-20 16:22:37 +00006365 if (Cond.getOpcode() == ISD::SETCC) {
6366 SDValue NewCond = LowerSETCC(Cond, DAG);
6367 if (NewCond.getNode())
6368 Cond = NewCond;
6369 }
Evan Cheng734503b2006-09-11 02:19:56 +00006370
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006371 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6372 SDValue Op1 = Op.getOperand(1);
6373 SDValue Op2 = Op.getOperand(2);
6374 if (Cond.getOpcode() == X86ISD::SETCC &&
6375 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6376 SDValue Cmp = Cond.getOperand(1);
6377 if (Cmp.getOpcode() == X86ISD::CMP) {
6378 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6379 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6380 ConstantSDNode *RHSC =
6381 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6382 if (N1C && N1C->isAllOnesValue() &&
6383 N2C && N2C->isNullValue() &&
6384 RHSC && RHSC->isNullValue()) {
6385 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006386 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006387 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6388 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6389 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6390 }
6391 }
6392 }
6393
Evan Chengad9c0a32009-12-15 00:53:42 +00006394 // Look pass (and (setcc_carry (cmp ...)), 1).
6395 if (Cond.getOpcode() == ISD::AND &&
6396 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6397 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6398 if (C && C->getAPIntValue() == 1)
6399 Cond = Cond.getOperand(0);
6400 }
6401
Evan Cheng3f41d662007-10-08 22:16:29 +00006402 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6403 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006404 if (Cond.getOpcode() == X86ISD::SETCC ||
6405 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006406 CC = Cond.getOperand(0);
6407
Dan Gohman475871a2008-07-27 21:46:04 +00006408 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006409 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006410 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006411
Evan Cheng3f41d662007-10-08 22:16:29 +00006412 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006413 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006414 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006415 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006416
Chris Lattnerd1980a52009-03-12 06:52:53 +00006417 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6418 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006419 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006420 addTest = false;
6421 }
6422 }
6423
6424 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006425 // Look pass the truncate.
6426 if (Cond.getOpcode() == ISD::TRUNCATE)
6427 Cond = Cond.getOperand(0);
6428
6429 // We know the result of AND is compared against zero. Try to match
6430 // it to BT.
6431 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6432 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6433 if (NewSetCC.getNode()) {
6434 CC = NewSetCC.getOperand(0);
6435 Cond = NewSetCC.getOperand(1);
6436 addTest = false;
6437 }
6438 }
6439 }
6440
6441 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006442 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006443 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006444 }
6445
Evan Cheng0488db92007-09-25 01:57:46 +00006446 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6447 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006448 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6449 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006450 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006451}
6452
Evan Cheng370e5342008-12-03 08:38:43 +00006453// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6454// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6455// from the AND / OR.
6456static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6457 Opc = Op.getOpcode();
6458 if (Opc != ISD::OR && Opc != ISD::AND)
6459 return false;
6460 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6461 Op.getOperand(0).hasOneUse() &&
6462 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6463 Op.getOperand(1).hasOneUse());
6464}
6465
Evan Cheng961d6d42009-02-02 08:19:07 +00006466// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6467// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006468static bool isXor1OfSetCC(SDValue Op) {
6469 if (Op.getOpcode() != ISD::XOR)
6470 return false;
6471 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6472 if (N1C && N1C->getAPIntValue() == 1) {
6473 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6474 Op.getOperand(0).hasOneUse();
6475 }
6476 return false;
6477}
6478
Dan Gohmand858e902010-04-17 15:26:15 +00006479SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006480 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006481 SDValue Chain = Op.getOperand(0);
6482 SDValue Cond = Op.getOperand(1);
6483 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006484 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006485 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006486
Dan Gohman1a492952009-10-20 16:22:37 +00006487 if (Cond.getOpcode() == ISD::SETCC) {
6488 SDValue NewCond = LowerSETCC(Cond, DAG);
6489 if (NewCond.getNode())
6490 Cond = NewCond;
6491 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006492#if 0
6493 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006494 else if (Cond.getOpcode() == X86ISD::ADD ||
6495 Cond.getOpcode() == X86ISD::SUB ||
6496 Cond.getOpcode() == X86ISD::SMUL ||
6497 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006498 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006499#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006500
Evan Chengad9c0a32009-12-15 00:53:42 +00006501 // Look pass (and (setcc_carry (cmp ...)), 1).
6502 if (Cond.getOpcode() == ISD::AND &&
6503 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6504 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6505 if (C && C->getAPIntValue() == 1)
6506 Cond = Cond.getOperand(0);
6507 }
6508
Evan Cheng3f41d662007-10-08 22:16:29 +00006509 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6510 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006511 if (Cond.getOpcode() == X86ISD::SETCC ||
6512 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006513 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006514
Dan Gohman475871a2008-07-27 21:46:04 +00006515 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006516 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006517 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006518 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006519 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006520 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006521 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006522 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006523 default: break;
6524 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006525 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006526 // These can only come from an arithmetic instruction with overflow,
6527 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006528 Cond = Cond.getNode()->getOperand(1);
6529 addTest = false;
6530 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006531 }
Evan Cheng0488db92007-09-25 01:57:46 +00006532 }
Evan Cheng370e5342008-12-03 08:38:43 +00006533 } else {
6534 unsigned CondOpc;
6535 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6536 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006537 if (CondOpc == ISD::OR) {
6538 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6539 // two branches instead of an explicit OR instruction with a
6540 // separate test.
6541 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006542 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006543 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006544 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006545 Chain, Dest, CC, Cmp);
6546 CC = Cond.getOperand(1).getOperand(0);
6547 Cond = Cmp;
6548 addTest = false;
6549 }
6550 } else { // ISD::AND
6551 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6552 // two branches instead of an explicit AND instruction with a
6553 // separate test. However, we only do this if this block doesn't
6554 // have a fall-through edge, because this requires an explicit
6555 // jmp when the condition is false.
6556 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006557 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006558 Op.getNode()->hasOneUse()) {
6559 X86::CondCode CCode =
6560 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6561 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006562 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006563 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6564 // Look for an unconditional branch following this conditional branch.
6565 // We need this because we need to reverse the successors in order
6566 // to implement FCMP_OEQ.
6567 if (User.getOpcode() == ISD::BR) {
6568 SDValue FalseBB = User.getOperand(1);
6569 SDValue NewBR =
6570 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6571 assert(NewBR == User);
6572 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006573
Dale Johannesene4d209d2009-02-03 20:21:25 +00006574 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006575 Chain, Dest, CC, Cmp);
6576 X86::CondCode CCode =
6577 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6578 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006579 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006580 Cond = Cmp;
6581 addTest = false;
6582 }
6583 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006584 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006585 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6586 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6587 // It should be transformed during dag combiner except when the condition
6588 // is set by a arithmetics with overflow node.
6589 X86::CondCode CCode =
6590 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6591 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006592 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006593 Cond = Cond.getOperand(0).getOperand(1);
6594 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006595 }
Evan Cheng0488db92007-09-25 01:57:46 +00006596 }
6597
6598 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006599 // Look pass the truncate.
6600 if (Cond.getOpcode() == ISD::TRUNCATE)
6601 Cond = Cond.getOperand(0);
6602
6603 // We know the result of AND is compared against zero. Try to match
6604 // it to BT.
6605 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6606 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6607 if (NewSetCC.getNode()) {
6608 CC = NewSetCC.getOperand(0);
6609 Cond = NewSetCC.getOperand(1);
6610 addTest = false;
6611 }
6612 }
6613 }
6614
6615 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006616 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006617 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006618 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006619 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006620 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006621}
6622
Anton Korobeynikove060b532007-04-17 19:34:00 +00006623
6624// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6625// Calls to _alloca is needed to probe the stack when allocating more than 4k
6626// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6627// that the guard pages used by the OS virtual memory manager are allocated in
6628// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006629SDValue
6630X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006631 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006632 assert(Subtarget->isTargetCygMing() &&
6633 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006634 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006635
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006636 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006637 SDValue Chain = Op.getOperand(0);
6638 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006639 // FIXME: Ensure alignment here
6640
Dan Gohman475871a2008-07-27 21:46:04 +00006641 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006642
Owen Andersone50ed302009-08-10 22:56:29 +00006643 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006644 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006645
Dale Johannesendd64c412009-02-04 00:33:20 +00006646 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006647 Flag = Chain.getValue(1);
6648
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006649 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006650
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006651 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6652 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006653
Dale Johannesendd64c412009-02-04 00:33:20 +00006654 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006655
Dan Gohman475871a2008-07-27 21:46:04 +00006656 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006657 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006658}
6659
Dan Gohmand858e902010-04-17 15:26:15 +00006660SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006661 MachineFunction &MF = DAG.getMachineFunction();
6662 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6663
Dan Gohman69de1932008-02-06 22:27:42 +00006664 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006665 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006666
Evan Cheng25ab6902006-09-08 06:48:29 +00006667 if (!Subtarget->is64Bit()) {
6668 // vastart just stores the address of the VarArgsFrameIndex slot into the
6669 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006670 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6671 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006672 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6673 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006674 }
6675
6676 // __va_list_tag:
6677 // gp_offset (0 - 6 * 8)
6678 // fp_offset (48 - 48 + 8 * 16)
6679 // overflow_arg_area (point to parameters coming in memory).
6680 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006681 SmallVector<SDValue, 8> MemOps;
6682 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006683 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006684 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006685 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6686 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006687 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006688 MemOps.push_back(Store);
6689
6690 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006691 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006692 FIN, DAG.getIntPtrConstant(4));
6693 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006694 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6695 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006696 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006697 MemOps.push_back(Store);
6698
6699 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006700 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006701 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006702 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6703 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006704 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6705 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006706 MemOps.push_back(Store);
6707
6708 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006709 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006710 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006711 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6712 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006713 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6714 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006715 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006716 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006717 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006718}
6719
Dan Gohmand858e902010-04-17 15:26:15 +00006720SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006721 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6722 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006723 SDValue Chain = Op.getOperand(0);
6724 SDValue SrcPtr = Op.getOperand(1);
6725 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006726
Chris Lattner75361b62010-04-07 22:58:41 +00006727 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006728 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006729}
6730
Dan Gohmand858e902010-04-17 15:26:15 +00006731SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006732 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006733 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006734 SDValue Chain = Op.getOperand(0);
6735 SDValue DstPtr = Op.getOperand(1);
6736 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006737 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6738 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006739 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006740
Dale Johannesendd64c412009-02-04 00:33:20 +00006741 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006742 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6743 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006744}
6745
Dan Gohman475871a2008-07-27 21:46:04 +00006746SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006747X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006748 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006749 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006751 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006752 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006753 case Intrinsic::x86_sse_comieq_ss:
6754 case Intrinsic::x86_sse_comilt_ss:
6755 case Intrinsic::x86_sse_comile_ss:
6756 case Intrinsic::x86_sse_comigt_ss:
6757 case Intrinsic::x86_sse_comige_ss:
6758 case Intrinsic::x86_sse_comineq_ss:
6759 case Intrinsic::x86_sse_ucomieq_ss:
6760 case Intrinsic::x86_sse_ucomilt_ss:
6761 case Intrinsic::x86_sse_ucomile_ss:
6762 case Intrinsic::x86_sse_ucomigt_ss:
6763 case Intrinsic::x86_sse_ucomige_ss:
6764 case Intrinsic::x86_sse_ucomineq_ss:
6765 case Intrinsic::x86_sse2_comieq_sd:
6766 case Intrinsic::x86_sse2_comilt_sd:
6767 case Intrinsic::x86_sse2_comile_sd:
6768 case Intrinsic::x86_sse2_comigt_sd:
6769 case Intrinsic::x86_sse2_comige_sd:
6770 case Intrinsic::x86_sse2_comineq_sd:
6771 case Intrinsic::x86_sse2_ucomieq_sd:
6772 case Intrinsic::x86_sse2_ucomilt_sd:
6773 case Intrinsic::x86_sse2_ucomile_sd:
6774 case Intrinsic::x86_sse2_ucomigt_sd:
6775 case Intrinsic::x86_sse2_ucomige_sd:
6776 case Intrinsic::x86_sse2_ucomineq_sd: {
6777 unsigned Opc = 0;
6778 ISD::CondCode CC = ISD::SETCC_INVALID;
6779 switch (IntNo) {
6780 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006781 case Intrinsic::x86_sse_comieq_ss:
6782 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783 Opc = X86ISD::COMI;
6784 CC = ISD::SETEQ;
6785 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006786 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006787 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788 Opc = X86ISD::COMI;
6789 CC = ISD::SETLT;
6790 break;
6791 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006792 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006793 Opc = X86ISD::COMI;
6794 CC = ISD::SETLE;
6795 break;
6796 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006797 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006798 Opc = X86ISD::COMI;
6799 CC = ISD::SETGT;
6800 break;
6801 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006802 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006803 Opc = X86ISD::COMI;
6804 CC = ISD::SETGE;
6805 break;
6806 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006807 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006808 Opc = X86ISD::COMI;
6809 CC = ISD::SETNE;
6810 break;
6811 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006812 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006813 Opc = X86ISD::UCOMI;
6814 CC = ISD::SETEQ;
6815 break;
6816 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006817 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818 Opc = X86ISD::UCOMI;
6819 CC = ISD::SETLT;
6820 break;
6821 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006822 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823 Opc = X86ISD::UCOMI;
6824 CC = ISD::SETLE;
6825 break;
6826 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006827 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006828 Opc = X86ISD::UCOMI;
6829 CC = ISD::SETGT;
6830 break;
6831 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006832 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006833 Opc = X86ISD::UCOMI;
6834 CC = ISD::SETGE;
6835 break;
6836 case Intrinsic::x86_sse_ucomineq_ss:
6837 case Intrinsic::x86_sse2_ucomineq_sd:
6838 Opc = X86ISD::UCOMI;
6839 CC = ISD::SETNE;
6840 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006841 }
Evan Cheng734503b2006-09-11 02:19:56 +00006842
Dan Gohman475871a2008-07-27 21:46:04 +00006843 SDValue LHS = Op.getOperand(1);
6844 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006845 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006846 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006847 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6848 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6849 DAG.getConstant(X86CC, MVT::i8), Cond);
6850 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006851 }
Eric Christopher71c67532009-07-29 00:28:05 +00006852 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006853 // an integer value, not just an instruction so lower it to the ptest
6854 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006855 case Intrinsic::x86_sse41_ptestz:
6856 case Intrinsic::x86_sse41_ptestc:
6857 case Intrinsic::x86_sse41_ptestnzc:{
6858 unsigned X86CC = 0;
6859 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006860 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006861 case Intrinsic::x86_sse41_ptestz:
6862 // ZF = 1
6863 X86CC = X86::COND_E;
6864 break;
6865 case Intrinsic::x86_sse41_ptestc:
6866 // CF = 1
6867 X86CC = X86::COND_B;
6868 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006869 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006870 // ZF and CF = 0
6871 X86CC = X86::COND_A;
6872 break;
6873 }
Eric Christopherfd179292009-08-27 18:07:15 +00006874
Eric Christopher71c67532009-07-29 00:28:05 +00006875 SDValue LHS = Op.getOperand(1);
6876 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006877 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6878 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6879 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6880 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006881 }
Evan Cheng5759f972008-05-04 09:15:50 +00006882
6883 // Fix vector shift instructions where the last operand is a non-immediate
6884 // i32 value.
6885 case Intrinsic::x86_sse2_pslli_w:
6886 case Intrinsic::x86_sse2_pslli_d:
6887 case Intrinsic::x86_sse2_pslli_q:
6888 case Intrinsic::x86_sse2_psrli_w:
6889 case Intrinsic::x86_sse2_psrli_d:
6890 case Intrinsic::x86_sse2_psrli_q:
6891 case Intrinsic::x86_sse2_psrai_w:
6892 case Intrinsic::x86_sse2_psrai_d:
6893 case Intrinsic::x86_mmx_pslli_w:
6894 case Intrinsic::x86_mmx_pslli_d:
6895 case Intrinsic::x86_mmx_pslli_q:
6896 case Intrinsic::x86_mmx_psrli_w:
6897 case Intrinsic::x86_mmx_psrli_d:
6898 case Intrinsic::x86_mmx_psrli_q:
6899 case Intrinsic::x86_mmx_psrai_w:
6900 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006901 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006902 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006903 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006904
6905 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006906 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006907 switch (IntNo) {
6908 case Intrinsic::x86_sse2_pslli_w:
6909 NewIntNo = Intrinsic::x86_sse2_psll_w;
6910 break;
6911 case Intrinsic::x86_sse2_pslli_d:
6912 NewIntNo = Intrinsic::x86_sse2_psll_d;
6913 break;
6914 case Intrinsic::x86_sse2_pslli_q:
6915 NewIntNo = Intrinsic::x86_sse2_psll_q;
6916 break;
6917 case Intrinsic::x86_sse2_psrli_w:
6918 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6919 break;
6920 case Intrinsic::x86_sse2_psrli_d:
6921 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6922 break;
6923 case Intrinsic::x86_sse2_psrli_q:
6924 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6925 break;
6926 case Intrinsic::x86_sse2_psrai_w:
6927 NewIntNo = Intrinsic::x86_sse2_psra_w;
6928 break;
6929 case Intrinsic::x86_sse2_psrai_d:
6930 NewIntNo = Intrinsic::x86_sse2_psra_d;
6931 break;
6932 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006933 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006934 switch (IntNo) {
6935 case Intrinsic::x86_mmx_pslli_w:
6936 NewIntNo = Intrinsic::x86_mmx_psll_w;
6937 break;
6938 case Intrinsic::x86_mmx_pslli_d:
6939 NewIntNo = Intrinsic::x86_mmx_psll_d;
6940 break;
6941 case Intrinsic::x86_mmx_pslli_q:
6942 NewIntNo = Intrinsic::x86_mmx_psll_q;
6943 break;
6944 case Intrinsic::x86_mmx_psrli_w:
6945 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6946 break;
6947 case Intrinsic::x86_mmx_psrli_d:
6948 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6949 break;
6950 case Intrinsic::x86_mmx_psrli_q:
6951 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6952 break;
6953 case Intrinsic::x86_mmx_psrai_w:
6954 NewIntNo = Intrinsic::x86_mmx_psra_w;
6955 break;
6956 case Intrinsic::x86_mmx_psrai_d:
6957 NewIntNo = Intrinsic::x86_mmx_psra_d;
6958 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006959 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006960 }
6961 break;
6962 }
6963 }
Mon P Wangefa42202009-09-03 19:56:25 +00006964
6965 // The vector shift intrinsics with scalars uses 32b shift amounts but
6966 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6967 // to be zero.
6968 SDValue ShOps[4];
6969 ShOps[0] = ShAmt;
6970 ShOps[1] = DAG.getConstant(0, MVT::i32);
6971 if (ShAmtVT == MVT::v4i32) {
6972 ShOps[2] = DAG.getUNDEF(MVT::i32);
6973 ShOps[3] = DAG.getUNDEF(MVT::i32);
6974 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6975 } else {
6976 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6977 }
6978
Owen Andersone50ed302009-08-10 22:56:29 +00006979 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006980 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006981 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006983 Op.getOperand(1), ShAmt);
6984 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006985 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006986}
Evan Cheng72261582005-12-20 06:22:03 +00006987
Dan Gohmand858e902010-04-17 15:26:15 +00006988SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
6989 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006990 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6991 MFI->setReturnAddressIsTaken(true);
6992
Bill Wendling64e87322009-01-16 19:25:27 +00006993 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006994 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006995
6996 if (Depth > 0) {
6997 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6998 SDValue Offset =
6999 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007000 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007001 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007002 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007003 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007004 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007005 }
7006
7007 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007008 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007009 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007010 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007011}
7012
Dan Gohmand858e902010-04-17 15:26:15 +00007013SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007014 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7015 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007016
Owen Andersone50ed302009-08-10 22:56:29 +00007017 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007018 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007019 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7020 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007021 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007022 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007023 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7024 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007025 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007026}
7027
Dan Gohman475871a2008-07-27 21:46:04 +00007028SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007029 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007030 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007031}
7032
Dan Gohmand858e902010-04-17 15:26:15 +00007033SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007034 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007035 SDValue Chain = Op.getOperand(0);
7036 SDValue Offset = Op.getOperand(1);
7037 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007038 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007039
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007040 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7041 getPointerTy());
7042 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007043
Dale Johannesene4d209d2009-02-03 20:21:25 +00007044 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007045 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007046 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007047 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007048 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007049 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007050
Dale Johannesene4d209d2009-02-03 20:21:25 +00007051 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007052 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007053 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007054}
7055
Dan Gohman475871a2008-07-27 21:46:04 +00007056SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007057 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007058 SDValue Root = Op.getOperand(0);
7059 SDValue Trmp = Op.getOperand(1); // trampoline
7060 SDValue FPtr = Op.getOperand(2); // nested function
7061 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007062 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007063
Dan Gohman69de1932008-02-06 22:27:42 +00007064 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007065
7066 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007067 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007068
7069 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007070 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7071 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007072
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007073 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7074 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007075
7076 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7077
7078 // Load the pointer to the nested function into R11.
7079 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007080 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007081 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007082 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007083
Owen Anderson825b72b2009-08-11 20:47:22 +00007084 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7085 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007086 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7087 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007088
7089 // Load the 'nest' parameter value into R10.
7090 // R10 is specified in X86CallingConv.td
7091 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007092 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7093 DAG.getConstant(10, MVT::i64));
7094 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007095 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007096
Owen Anderson825b72b2009-08-11 20:47:22 +00007097 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7098 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007099 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7100 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007101
7102 // Jump to the nested function.
7103 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007104 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7105 DAG.getConstant(20, MVT::i64));
7106 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007107 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007108
7109 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007110 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7111 DAG.getConstant(22, MVT::i64));
7112 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007113 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007114
Dan Gohman475871a2008-07-27 21:46:04 +00007115 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007116 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007117 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007118 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007119 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007120 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007121 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007122 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007123
7124 switch (CC) {
7125 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007126 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007127 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007128 case CallingConv::X86_StdCall: {
7129 // Pass 'nest' parameter in ECX.
7130 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007131 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007132
7133 // Check that ECX wasn't needed by an 'inreg' parameter.
7134 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007135 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007136
Chris Lattner58d74912008-03-12 17:45:29 +00007137 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007138 unsigned InRegCount = 0;
7139 unsigned Idx = 1;
7140
7141 for (FunctionType::param_iterator I = FTy->param_begin(),
7142 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007143 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007144 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007145 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007146
7147 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007148 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007149 }
7150 }
7151 break;
7152 }
7153 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007154 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007155 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007156 // Pass 'nest' parameter in EAX.
7157 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007158 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007159 break;
7160 }
7161
Dan Gohman475871a2008-07-27 21:46:04 +00007162 SDValue OutChains[4];
7163 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007164
Owen Anderson825b72b2009-08-11 20:47:22 +00007165 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7166 DAG.getConstant(10, MVT::i32));
7167 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007168
Chris Lattnera62fe662010-02-05 19:20:30 +00007169 // This is storing the opcode for MOV32ri.
7170 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007171 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007172 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007174 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007175
Owen Anderson825b72b2009-08-11 20:47:22 +00007176 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7177 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007178 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7179 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007180
Chris Lattnera62fe662010-02-05 19:20:30 +00007181 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007182 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7183 DAG.getConstant(5, MVT::i32));
7184 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007185 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007186
Owen Anderson825b72b2009-08-11 20:47:22 +00007187 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7188 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007189 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7190 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007191
Dan Gohman475871a2008-07-27 21:46:04 +00007192 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007193 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007194 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007195 }
7196}
7197
Dan Gohmand858e902010-04-17 15:26:15 +00007198SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7199 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007200 /*
7201 The rounding mode is in bits 11:10 of FPSR, and has the following
7202 settings:
7203 00 Round to nearest
7204 01 Round to -inf
7205 10 Round to +inf
7206 11 Round to 0
7207
7208 FLT_ROUNDS, on the other hand, expects the following:
7209 -1 Undefined
7210 0 Round to 0
7211 1 Round to nearest
7212 2 Round to +inf
7213 3 Round to -inf
7214
7215 To perform the conversion, we do:
7216 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7217 */
7218
7219 MachineFunction &MF = DAG.getMachineFunction();
7220 const TargetMachine &TM = MF.getTarget();
7221 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7222 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007223 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007224 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007225
7226 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007227 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007228 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007229
Owen Anderson825b72b2009-08-11 20:47:22 +00007230 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007231 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007232
7233 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007234 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7235 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007236
7237 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007238 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007239 DAG.getNode(ISD::SRL, dl, MVT::i16,
7240 DAG.getNode(ISD::AND, dl, MVT::i16,
7241 CWD, DAG.getConstant(0x800, MVT::i16)),
7242 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007243 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007244 DAG.getNode(ISD::SRL, dl, MVT::i16,
7245 DAG.getNode(ISD::AND, dl, MVT::i16,
7246 CWD, DAG.getConstant(0x400, MVT::i16)),
7247 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007248
Dan Gohman475871a2008-07-27 21:46:04 +00007249 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 DAG.getNode(ISD::AND, dl, MVT::i16,
7251 DAG.getNode(ISD::ADD, dl, MVT::i16,
7252 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7253 DAG.getConstant(1, MVT::i16)),
7254 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007255
7256
Duncan Sands83ec4b62008-06-06 12:08:01 +00007257 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007258 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007259}
7260
Dan Gohmand858e902010-04-17 15:26:15 +00007261SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007262 EVT VT = Op.getValueType();
7263 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007264 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007265 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007266
7267 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007268 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007269 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007270 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007271 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007272 }
Evan Cheng18efe262007-12-14 02:13:44 +00007273
Evan Cheng152804e2007-12-14 08:30:15 +00007274 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007275 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007276 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007277
7278 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007279 SDValue Ops[] = {
7280 Op,
7281 DAG.getConstant(NumBits+NumBits-1, OpVT),
7282 DAG.getConstant(X86::COND_E, MVT::i8),
7283 Op.getValue(1)
7284 };
7285 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007286
7287 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007288 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007289
Owen Anderson825b72b2009-08-11 20:47:22 +00007290 if (VT == MVT::i8)
7291 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007292 return Op;
7293}
7294
Dan Gohmand858e902010-04-17 15:26:15 +00007295SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007296 EVT VT = Op.getValueType();
7297 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007298 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007299 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007300
7301 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007302 if (VT == MVT::i8) {
7303 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007304 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007305 }
Evan Cheng152804e2007-12-14 08:30:15 +00007306
7307 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007308 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007309 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007310
7311 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007312 SDValue Ops[] = {
7313 Op,
7314 DAG.getConstant(NumBits, OpVT),
7315 DAG.getConstant(X86::COND_E, MVT::i8),
7316 Op.getValue(1)
7317 };
7318 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007319
Owen Anderson825b72b2009-08-11 20:47:22 +00007320 if (VT == MVT::i8)
7321 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007322 return Op;
7323}
7324
Dan Gohmand858e902010-04-17 15:26:15 +00007325SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007326 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007327 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007328 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007329
Mon P Wangaf9b9522008-12-18 21:42:19 +00007330 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7331 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7332 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7333 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7334 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7335 //
7336 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7337 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7338 // return AloBlo + AloBhi + AhiBlo;
7339
7340 SDValue A = Op.getOperand(0);
7341 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007342
Dale Johannesene4d209d2009-02-03 20:21:25 +00007343 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007344 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7345 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007346 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007347 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7348 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007349 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007350 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007351 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007352 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007353 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007354 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007355 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007356 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007357 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007358 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007359 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7360 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007361 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007362 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7363 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007364 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7365 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007366 return Res;
7367}
7368
7369
Dan Gohmand858e902010-04-17 15:26:15 +00007370SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007371 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7372 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007373 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7374 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007375 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007376 SDValue LHS = N->getOperand(0);
7377 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007378 unsigned BaseOp = 0;
7379 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007380 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007381
7382 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007383 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007384 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007385 // A subtract of one will be selected as a INC. Note that INC doesn't
7386 // set CF, so we can't do this for UADDO.
7387 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7388 if (C->getAPIntValue() == 1) {
7389 BaseOp = X86ISD::INC;
7390 Cond = X86::COND_O;
7391 break;
7392 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007393 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007394 Cond = X86::COND_O;
7395 break;
7396 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007397 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007398 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007399 break;
7400 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007401 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7402 // set CF, so we can't do this for USUBO.
7403 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7404 if (C->getAPIntValue() == 1) {
7405 BaseOp = X86ISD::DEC;
7406 Cond = X86::COND_O;
7407 break;
7408 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007409 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007410 Cond = X86::COND_O;
7411 break;
7412 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007413 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007414 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007415 break;
7416 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007417 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007418 Cond = X86::COND_O;
7419 break;
7420 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007421 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007422 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007423 break;
7424 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007425
Bill Wendling61edeb52008-12-02 01:06:39 +00007426 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007428 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007429
Bill Wendling61edeb52008-12-02 01:06:39 +00007430 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007431 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007433
Bill Wendling61edeb52008-12-02 01:06:39 +00007434 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7435 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007436}
7437
Dan Gohmand858e902010-04-17 15:26:15 +00007438SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007439 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007440 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007441 unsigned Reg = 0;
7442 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007443 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007444 default:
7445 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007446 case MVT::i8: Reg = X86::AL; size = 1; break;
7447 case MVT::i16: Reg = X86::AX; size = 2; break;
7448 case MVT::i32: Reg = X86::EAX; size = 4; break;
7449 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007450 assert(Subtarget->is64Bit() && "Node not type legal!");
7451 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007452 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007453 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007454 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007455 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007456 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007457 Op.getOperand(1),
7458 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007460 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007461 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007462 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007463 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007464 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007465 return cpOut;
7466}
7467
Duncan Sands1607f052008-12-01 11:39:25 +00007468SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007469 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007470 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007471 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007472 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007473 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007474 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007475 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7476 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007477 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007478 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7479 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007480 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007481 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007482 rdx.getValue(1)
7483 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007484 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007485}
7486
Dale Johannesen7d07b482010-05-21 00:52:33 +00007487SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7488 SelectionDAG &DAG) const {
7489 EVT SrcVT = Op.getOperand(0).getValueType();
7490 EVT DstVT = Op.getValueType();
7491 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7492 Subtarget->hasMMX() && !DisableMMX) &&
7493 "Unexpected custom BIT_CONVERT");
7494 assert((DstVT == MVT::i64 ||
7495 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7496 "Unexpected custom BIT_CONVERT");
7497 // i64 <=> MMX conversions are Legal.
7498 if (SrcVT==MVT::i64 && DstVT.isVector())
7499 return Op;
7500 if (DstVT==MVT::i64 && SrcVT.isVector())
7501 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007502 // MMX <=> MMX conversions are Legal.
7503 if (SrcVT.isVector() && DstVT.isVector())
7504 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007505 // All other conversions need to be expanded.
7506 return SDValue();
7507}
Dan Gohmand858e902010-04-17 15:26:15 +00007508SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007509 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007510 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007511 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007512 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007513 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007514 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007515 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007516 Node->getOperand(0),
7517 Node->getOperand(1), negOp,
7518 cast<AtomicSDNode>(Node)->getSrcValue(),
7519 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007520}
7521
Evan Cheng0db9fe62006-04-25 20:13:52 +00007522/// LowerOperation - Provide custom lowering hooks for some operations.
7523///
Dan Gohmand858e902010-04-17 15:26:15 +00007524SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007525 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007526 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007527 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7528 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007529 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007530 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007531 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7532 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7533 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7534 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7535 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7536 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007537 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007538 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007539 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007540 case ISD::SHL_PARTS:
7541 case ISD::SRA_PARTS:
7542 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7543 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007544 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007545 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007546 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007547 case ISD::FABS: return LowerFABS(Op, DAG);
7548 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007549 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007550 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007551 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007552 case ISD::SELECT: return LowerSELECT(Op, DAG);
7553 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007554 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007555 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007556 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007557 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007558 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007559 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7560 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007561 case ISD::FRAME_TO_ARGS_OFFSET:
7562 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007563 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007564 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007565 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007566 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007567 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7568 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007569 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007570 case ISD::SADDO:
7571 case ISD::UADDO:
7572 case ISD::SSUBO:
7573 case ISD::USUBO:
7574 case ISD::SMULO:
7575 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007576 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007577 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007578 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007579}
7580
Duncan Sands1607f052008-12-01 11:39:25 +00007581void X86TargetLowering::
7582ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007583 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007584 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007585 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007586 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007587
7588 SDValue Chain = Node->getOperand(0);
7589 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007591 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007593 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007594 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007595 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007596 SDValue Result =
7597 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7598 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007599 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007601 Results.push_back(Result.getValue(2));
7602}
7603
Duncan Sands126d9072008-07-04 11:47:58 +00007604/// ReplaceNodeResults - Replace a node with an illegal result type
7605/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007606void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7607 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007608 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007609 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007610 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007611 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007612 assert(false && "Do not know how to custom type legalize this operation!");
7613 return;
7614 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007615 std::pair<SDValue,SDValue> Vals =
7616 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007617 SDValue FIST = Vals.first, StackSlot = Vals.second;
7618 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007619 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007620 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007621 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7622 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007623 }
7624 return;
7625 }
7626 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007627 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007628 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007629 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007630 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007631 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007632 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007633 eax.getValue(2));
7634 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7635 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007637 Results.push_back(edx.getValue(1));
7638 return;
7639 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007640 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007641 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007643 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007644 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7645 DAG.getConstant(0, MVT::i32));
7646 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7647 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007648 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7649 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007650 cpInL.getValue(1));
7651 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007652 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7653 DAG.getConstant(0, MVT::i32));
7654 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7655 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007656 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007657 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007658 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007659 swapInL.getValue(1));
7660 SDValue Ops[] = { swapInH.getValue(0),
7661 N->getOperand(1),
7662 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007664 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007665 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007667 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007669 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007670 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007671 Results.push_back(cpOutH.getValue(1));
7672 return;
7673 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007674 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007675 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7676 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007677 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007678 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7679 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007680 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007681 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7682 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007683 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007684 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7685 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007686 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007687 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7688 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007689 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007690 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7691 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007692 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007693 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7694 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007695 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007696}
7697
Evan Cheng72261582005-12-20 06:22:03 +00007698const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7699 switch (Opcode) {
7700 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007701 case X86ISD::BSF: return "X86ISD::BSF";
7702 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007703 case X86ISD::SHLD: return "X86ISD::SHLD";
7704 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007705 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007706 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007707 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007708 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007709 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007710 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007711 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7712 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7713 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007714 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007715 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007716 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007717 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007718 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007719 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007720 case X86ISD::COMI: return "X86ISD::COMI";
7721 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007722 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007723 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007724 case X86ISD::CMOV: return "X86ISD::CMOV";
7725 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007726 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007727 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7728 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007729 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007730 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007731 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007732 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007733 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007734 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7735 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007736 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007737 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007738 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007739 case X86ISD::FMAX: return "X86ISD::FMAX";
7740 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007741 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7742 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007743 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007744 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007745 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007746 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007747 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007748 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7749 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007750 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7751 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7752 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7753 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7754 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7755 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007756 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7757 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007758 case X86ISD::VSHL: return "X86ISD::VSHL";
7759 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007760 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7761 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7762 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7763 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7764 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7765 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7766 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7767 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7768 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7769 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007770 case X86ISD::ADD: return "X86ISD::ADD";
7771 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007772 case X86ISD::SMUL: return "X86ISD::SMUL";
7773 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007774 case X86ISD::INC: return "X86ISD::INC";
7775 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007776 case X86ISD::OR: return "X86ISD::OR";
7777 case X86ISD::XOR: return "X86ISD::XOR";
7778 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007779 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007780 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007781 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007782 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007783 }
7784}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007785
Chris Lattnerc9addb72007-03-30 23:15:24 +00007786// isLegalAddressingMode - Return true if the addressing mode represented
7787// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007788bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007789 const Type *Ty) const {
7790 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007791 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007792
Chris Lattnerc9addb72007-03-30 23:15:24 +00007793 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007794 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007795 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007796
Chris Lattnerc9addb72007-03-30 23:15:24 +00007797 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007798 unsigned GVFlags =
7799 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007800
Chris Lattnerdfed4132009-07-10 07:38:24 +00007801 // If a reference to this global requires an extra load, we can't fold it.
7802 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007803 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007804
Chris Lattnerdfed4132009-07-10 07:38:24 +00007805 // If BaseGV requires a register for the PIC base, we cannot also have a
7806 // BaseReg specified.
7807 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007808 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007809
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007810 // If lower 4G is not available, then we must use rip-relative addressing.
7811 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7812 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007813 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007814
Chris Lattnerc9addb72007-03-30 23:15:24 +00007815 switch (AM.Scale) {
7816 case 0:
7817 case 1:
7818 case 2:
7819 case 4:
7820 case 8:
7821 // These scales always work.
7822 break;
7823 case 3:
7824 case 5:
7825 case 9:
7826 // These scales are formed with basereg+scalereg. Only accept if there is
7827 // no basereg yet.
7828 if (AM.HasBaseReg)
7829 return false;
7830 break;
7831 default: // Other stuff never works.
7832 return false;
7833 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007834
Chris Lattnerc9addb72007-03-30 23:15:24 +00007835 return true;
7836}
7837
7838
Evan Cheng2bd122c2007-10-26 01:56:11 +00007839bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007840 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007841 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007842 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7843 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007844 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007845 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007846 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007847}
7848
Owen Andersone50ed302009-08-10 22:56:29 +00007849bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007850 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007851 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007852 unsigned NumBits1 = VT1.getSizeInBits();
7853 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007854 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007855 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007856 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007857}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007858
Dan Gohman97121ba2009-04-08 00:15:30 +00007859bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007860 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007861 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007862}
7863
Owen Andersone50ed302009-08-10 22:56:29 +00007864bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007865 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007866 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007867}
7868
Owen Andersone50ed302009-08-10 22:56:29 +00007869bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007870 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007871 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007872}
7873
Evan Cheng60c07e12006-07-05 22:17:51 +00007874/// isShuffleMaskLegal - Targets can use this to indicate that they only
7875/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7876/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7877/// are assumed to be legal.
7878bool
Eric Christopherfd179292009-08-27 18:07:15 +00007879X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007880 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007881 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007882 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007883 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007884
Nate Begemana09008b2009-10-19 02:17:23 +00007885 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007886 return (VT.getVectorNumElements() == 2 ||
7887 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7888 isMOVLMask(M, VT) ||
7889 isSHUFPMask(M, VT) ||
7890 isPSHUFDMask(M, VT) ||
7891 isPSHUFHWMask(M, VT) ||
7892 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007893 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007894 isUNPCKLMask(M, VT) ||
7895 isUNPCKHMask(M, VT) ||
7896 isUNPCKL_v_undef_Mask(M, VT) ||
7897 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007898}
7899
Dan Gohman7d8143f2008-04-09 20:09:42 +00007900bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007901X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007902 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007903 unsigned NumElts = VT.getVectorNumElements();
7904 // FIXME: This collection of masks seems suspect.
7905 if (NumElts == 2)
7906 return true;
7907 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7908 return (isMOVLMask(Mask, VT) ||
7909 isCommutedMOVLMask(Mask, VT, true) ||
7910 isSHUFPMask(Mask, VT) ||
7911 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007912 }
7913 return false;
7914}
7915
7916//===----------------------------------------------------------------------===//
7917// X86 Scheduler Hooks
7918//===----------------------------------------------------------------------===//
7919
Mon P Wang63307c32008-05-05 19:05:59 +00007920// private utility function
7921MachineBasicBlock *
7922X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7923 MachineBasicBlock *MBB,
7924 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007925 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007926 unsigned LoadOpc,
7927 unsigned CXchgOpc,
7928 unsigned copyOpc,
7929 unsigned notOpc,
7930 unsigned EAXreg,
7931 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007932 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007933 // For the atomic bitwise operator, we generate
7934 // thisMBB:
7935 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007936 // ld t1 = [bitinstr.addr]
7937 // op t2 = t1, [bitinstr.val]
7938 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007939 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7940 // bz newMBB
7941 // fallthrough -->nextMBB
7942 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7943 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007944 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007945 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007946
Mon P Wang63307c32008-05-05 19:05:59 +00007947 /// First build the CFG
7948 MachineFunction *F = MBB->getParent();
7949 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007950 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7951 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7952 F->insert(MBBIter, newMBB);
7953 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007954
Mon P Wang63307c32008-05-05 19:05:59 +00007955 // Move all successors to thisMBB to nextMBB
7956 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007957
Mon P Wang63307c32008-05-05 19:05:59 +00007958 // Update thisMBB to fall through to newMBB
7959 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007960
Mon P Wang63307c32008-05-05 19:05:59 +00007961 // newMBB jumps to itself and fall through to nextMBB
7962 newMBB->addSuccessor(nextMBB);
7963 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007964
Mon P Wang63307c32008-05-05 19:05:59 +00007965 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007966 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007967 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007968 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007969 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007970 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007971 int numArgs = bInstr->getNumOperands() - 1;
7972 for (int i=0; i < numArgs; ++i)
7973 argOpers[i] = &bInstr->getOperand(i+1);
7974
7975 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007976 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7977 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007978
Dale Johannesen140be2d2008-08-19 18:47:28 +00007979 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007980 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007981 for (int i=0; i <= lastAddrIndx; ++i)
7982 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007983
Dale Johannesen140be2d2008-08-19 18:47:28 +00007984 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007985 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007986 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007987 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007988 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007989 tt = t1;
7990
Dale Johannesen140be2d2008-08-19 18:47:28 +00007991 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007992 assert((argOpers[valArgIndx]->isReg() ||
7993 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007994 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007995 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007996 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007997 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007998 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007999 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008000 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008001
Dale Johannesene4d209d2009-02-03 20:21:25 +00008002 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008003 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008004
Dale Johannesene4d209d2009-02-03 20:21:25 +00008005 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008006 for (int i=0; i <= lastAddrIndx; ++i)
8007 (*MIB).addOperand(*argOpers[i]);
8008 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008009 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008010 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8011 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008012
Dale Johannesene4d209d2009-02-03 20:21:25 +00008013 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008014 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008015
Mon P Wang63307c32008-05-05 19:05:59 +00008016 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008017 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008018
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008019 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008020 return nextMBB;
8021}
8022
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008023// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008024MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008025X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8026 MachineBasicBlock *MBB,
8027 unsigned regOpcL,
8028 unsigned regOpcH,
8029 unsigned immOpcL,
8030 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008031 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008032 // For the atomic bitwise operator, we generate
8033 // thisMBB (instructions are in pairs, except cmpxchg8b)
8034 // ld t1,t2 = [bitinstr.addr]
8035 // newMBB:
8036 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8037 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008038 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008039 // mov ECX, EBX <- t5, t6
8040 // mov EAX, EDX <- t1, t2
8041 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8042 // mov t3, t4 <- EAX, EDX
8043 // bz newMBB
8044 // result in out1, out2
8045 // fallthrough -->nextMBB
8046
8047 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8048 const unsigned LoadOpc = X86::MOV32rm;
8049 const unsigned copyOpc = X86::MOV32rr;
8050 const unsigned NotOpc = X86::NOT32r;
8051 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8052 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8053 MachineFunction::iterator MBBIter = MBB;
8054 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008055
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008056 /// First build the CFG
8057 MachineFunction *F = MBB->getParent();
8058 MachineBasicBlock *thisMBB = MBB;
8059 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8060 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8061 F->insert(MBBIter, newMBB);
8062 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008063
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008064 // Move all successors to thisMBB to nextMBB
8065 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008066
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008067 // Update thisMBB to fall through to newMBB
8068 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008069
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008070 // newMBB jumps to itself and fall through to nextMBB
8071 newMBB->addSuccessor(nextMBB);
8072 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008073
Dale Johannesene4d209d2009-02-03 20:21:25 +00008074 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008075 // Insert instructions into newMBB based on incoming instruction
8076 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008077 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008078 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008079 MachineOperand& dest1Oper = bInstr->getOperand(0);
8080 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008081 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohman71ea4e52010-05-14 21:01:44 +00008082 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008083 argOpers[i] = &bInstr->getOperand(i+2);
8084
Dan Gohman71ea4e52010-05-14 21:01:44 +00008085 // We use some of the operands multiple times, so conservatively just
8086 // clear any kill flags that might be present.
8087 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8088 argOpers[i]->setIsKill(false);
8089 }
8090
Evan Chengad5b52f2010-01-08 19:14:57 +00008091 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008092 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008093
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008094 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008095 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008096 for (int i=0; i <= lastAddrIndx; ++i)
8097 (*MIB).addOperand(*argOpers[i]);
8098 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008099 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008100 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008101 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008102 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008103 MachineOperand newOp3 = *(argOpers[3]);
8104 if (newOp3.isImm())
8105 newOp3.setImm(newOp3.getImm()+4);
8106 else
8107 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008108 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008109 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008110
8111 // t3/4 are defined later, at the bottom of the loop
8112 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8113 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008114 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008115 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008116 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008117 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8118
Evan Cheng306b4ca2010-01-08 23:41:50 +00008119 // The subsequent operations should be using the destination registers of
8120 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008121 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008122 t1 = F->getRegInfo().createVirtualRegister(RC);
8123 t2 = F->getRegInfo().createVirtualRegister(RC);
8124 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8125 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008126 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008127 t1 = dest1Oper.getReg();
8128 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008129 }
8130
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008131 int valArgIndx = lastAddrIndx + 1;
8132 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008133 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008134 "invalid operand");
8135 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8136 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008137 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008138 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008139 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008140 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008141 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008142 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008143 (*MIB).addOperand(*argOpers[valArgIndx]);
8144 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008145 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008146 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008147 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008148 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008149 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008150 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008151 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008152 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008153 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008154 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008155
Dale Johannesene4d209d2009-02-03 20:21:25 +00008156 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008158 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008159 MIB.addReg(t2);
8160
Dale Johannesene4d209d2009-02-03 20:21:25 +00008161 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008162 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008163 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008164 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008165
Dale Johannesene4d209d2009-02-03 20:21:25 +00008166 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008167 for (int i=0; i <= lastAddrIndx; ++i)
8168 (*MIB).addOperand(*argOpers[i]);
8169
8170 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008171 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8172 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173
Dale Johannesene4d209d2009-02-03 20:21:25 +00008174 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008175 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008176 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008177 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008178
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008179 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008180 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008181
8182 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8183 return nextMBB;
8184}
8185
8186// private utility function
8187MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008188X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8189 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008190 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008191 // For the atomic min/max operator, we generate
8192 // thisMBB:
8193 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008194 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008195 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008196 // cmp t1, t2
8197 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008198 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008199 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8200 // bz newMBB
8201 // fallthrough -->nextMBB
8202 //
8203 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8204 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008205 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008206 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008207
Mon P Wang63307c32008-05-05 19:05:59 +00008208 /// First build the CFG
8209 MachineFunction *F = MBB->getParent();
8210 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008211 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8212 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8213 F->insert(MBBIter, newMBB);
8214 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008215
Dan Gohmand6708ea2009-08-15 01:38:56 +00008216 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008217 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008218
Mon P Wang63307c32008-05-05 19:05:59 +00008219 // Update thisMBB to fall through to newMBB
8220 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008221
Mon P Wang63307c32008-05-05 19:05:59 +00008222 // newMBB jumps to newMBB and fall through to nextMBB
8223 newMBB->addSuccessor(nextMBB);
8224 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008225
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008227 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008228 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008229 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008230 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008231 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008232 int numArgs = mInstr->getNumOperands() - 1;
8233 for (int i=0; i < numArgs; ++i)
8234 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008235
Mon P Wang63307c32008-05-05 19:05:59 +00008236 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008237 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8238 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008239
Mon P Wangab3e7472008-05-05 22:56:23 +00008240 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008241 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008242 for (int i=0; i <= lastAddrIndx; ++i)
8243 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008244
Mon P Wang63307c32008-05-05 19:05:59 +00008245 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008246 assert((argOpers[valArgIndx]->isReg() ||
8247 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008248 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008249
8250 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008251 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008252 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008253 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008254 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008255 (*MIB).addOperand(*argOpers[valArgIndx]);
8256
Dale Johannesene4d209d2009-02-03 20:21:25 +00008257 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008258 MIB.addReg(t1);
8259
Dale Johannesene4d209d2009-02-03 20:21:25 +00008260 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008261 MIB.addReg(t1);
8262 MIB.addReg(t2);
8263
8264 // Generate movc
8265 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008266 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008267 MIB.addReg(t2);
8268 MIB.addReg(t1);
8269
8270 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008271 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008272 for (int i=0; i <= lastAddrIndx; ++i)
8273 (*MIB).addOperand(*argOpers[i]);
8274 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008275 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008276 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8277 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008278
Dale Johannesene4d209d2009-02-03 20:21:25 +00008279 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008280 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008281
Mon P Wang63307c32008-05-05 19:05:59 +00008282 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008283 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008284
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008285 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008286 return nextMBB;
8287}
8288
Eric Christopherf83a5de2009-08-27 18:08:16 +00008289// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8290// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008291MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008292X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008293 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008294
8295 MachineFunction *F = BB->getParent();
8296 DebugLoc dl = MI->getDebugLoc();
8297 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8298
8299 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008300 if (memArg)
8301 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8302 else
8303 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008304
8305 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8306
8307 for (unsigned i = 0; i < numArgs; ++i) {
8308 MachineOperand &Op = MI->getOperand(i+1);
8309
8310 if (!(Op.isReg() && Op.isImplicit()))
8311 MIB.addOperand(Op);
8312 }
8313
8314 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8315 .addReg(X86::XMM0);
8316
8317 F->DeleteMachineInstr(MI);
8318
8319 return BB;
8320}
8321
8322MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008323X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8324 MachineInstr *MI,
8325 MachineBasicBlock *MBB) const {
8326 // Emit code to save XMM registers to the stack. The ABI says that the
8327 // number of registers to save is given in %al, so it's theoretically
8328 // possible to do an indirect jump trick to avoid saving all of them,
8329 // however this code takes a simpler approach and just executes all
8330 // of the stores if %al is non-zero. It's less code, and it's probably
8331 // easier on the hardware branch predictor, and stores aren't all that
8332 // expensive anyway.
8333
8334 // Create the new basic blocks. One block contains all the XMM stores,
8335 // and one block is the final destination regardless of whether any
8336 // stores were performed.
8337 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8338 MachineFunction *F = MBB->getParent();
8339 MachineFunction::iterator MBBIter = MBB;
8340 ++MBBIter;
8341 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8342 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8343 F->insert(MBBIter, XMMSaveMBB);
8344 F->insert(MBBIter, EndMBB);
8345
8346 // Set up the CFG.
8347 // Move any original successors of MBB to the end block.
8348 EndMBB->transferSuccessors(MBB);
8349 // The original block will now fall through to the XMM save block.
8350 MBB->addSuccessor(XMMSaveMBB);
8351 // The XMMSaveMBB will fall through to the end block.
8352 XMMSaveMBB->addSuccessor(EndMBB);
8353
8354 // Now add the instructions.
8355 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8356 DebugLoc DL = MI->getDebugLoc();
8357
8358 unsigned CountReg = MI->getOperand(0).getReg();
8359 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8360 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8361
8362 if (!Subtarget->isTargetWin64()) {
8363 // If %al is 0, branch around the XMM save block.
8364 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008365 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008366 MBB->addSuccessor(EndMBB);
8367 }
8368
8369 // In the XMM save block, save all the XMM argument registers.
8370 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8371 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008372 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008373 F->getMachineMemOperand(
8374 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8375 MachineMemOperand::MOStore, Offset,
8376 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008377 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8378 .addFrameIndex(RegSaveFrameIndex)
8379 .addImm(/*Scale=*/1)
8380 .addReg(/*IndexReg=*/0)
8381 .addImm(/*Disp=*/Offset)
8382 .addReg(/*Segment=*/0)
8383 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008384 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008385 }
8386
8387 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8388
8389 return EndMBB;
8390}
Mon P Wang63307c32008-05-05 19:05:59 +00008391
Evan Cheng60c07e12006-07-05 22:17:51 +00008392MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008393X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008394 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008395 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8396 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008397
Chris Lattner52600972009-09-02 05:57:00 +00008398 // To "insert" a SELECT_CC instruction, we actually have to insert the
8399 // diamond control-flow pattern. The incoming instruction knows the
8400 // destination vreg to set, the condition code register to branch on, the
8401 // true/false values to select between, and a branch opcode to use.
8402 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8403 MachineFunction::iterator It = BB;
8404 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008405
Chris Lattner52600972009-09-02 05:57:00 +00008406 // thisMBB:
8407 // ...
8408 // TrueVal = ...
8409 // cmpTY ccX, r1, r2
8410 // bCC copy1MBB
8411 // fallthrough --> copy0MBB
8412 MachineBasicBlock *thisMBB = BB;
8413 MachineFunction *F = BB->getParent();
8414 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8415 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8416 unsigned Opc =
8417 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8418 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8419 F->insert(It, copy0MBB);
8420 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008421 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008422 // block to the new block which will contain the Phi node for the select.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008423 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008424 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00008425 sinkMBB->addSuccessor(*I);
Evan Chengce319102009-09-19 09:51:03 +00008426 // Next, remove all successors of the current block, and add the true
8427 // and fallthrough blocks as its successors.
8428 while (!BB->succ_empty())
8429 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008430 // Add the true and fallthrough blocks as its successors.
8431 BB->addSuccessor(copy0MBB);
8432 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008433
Chris Lattner52600972009-09-02 05:57:00 +00008434 // copy0MBB:
8435 // %FalseValue = ...
8436 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008437 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008438
Chris Lattner52600972009-09-02 05:57:00 +00008439 // sinkMBB:
8440 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8441 // ...
Dan Gohman3335a222010-04-30 20:14:26 +00008442 BuildMI(sinkMBB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008443 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8444 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8445
8446 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008447 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008448}
8449
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008450MachineBasicBlock *
8451X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008452 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008453 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8454 DebugLoc DL = MI->getDebugLoc();
8455 MachineFunction *F = BB->getParent();
8456
8457 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8458 // non-trivial part is impdef of ESP.
8459 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8460 // mingw-w64.
8461
8462 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8463 .addExternalSymbol("_alloca")
8464 .addReg(X86::EAX, RegState::Implicit)
8465 .addReg(X86::ESP, RegState::Implicit)
8466 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8467 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8468
8469 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8470 return BB;
8471}
Chris Lattner52600972009-09-02 05:57:00 +00008472
8473MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008474X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008475 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008476 switch (MI->getOpcode()) {
8477 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008478 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008479 return EmitLoweredMingwAlloca(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008480 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008481 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008482 case X86::CMOV_FR32:
8483 case X86::CMOV_FR64:
8484 case X86::CMOV_V4F32:
8485 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008486 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008487 case X86::CMOV_GR16:
8488 case X86::CMOV_GR32:
8489 case X86::CMOV_RFP32:
8490 case X86::CMOV_RFP64:
8491 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008492 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008493
Dale Johannesen849f2142007-07-03 00:53:03 +00008494 case X86::FP32_TO_INT16_IN_MEM:
8495 case X86::FP32_TO_INT32_IN_MEM:
8496 case X86::FP32_TO_INT64_IN_MEM:
8497 case X86::FP64_TO_INT16_IN_MEM:
8498 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008499 case X86::FP64_TO_INT64_IN_MEM:
8500 case X86::FP80_TO_INT16_IN_MEM:
8501 case X86::FP80_TO_INT32_IN_MEM:
8502 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008503 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8504 DebugLoc DL = MI->getDebugLoc();
8505
Evan Cheng60c07e12006-07-05 22:17:51 +00008506 // Change the floating point control register to use "round towards zero"
8507 // mode when truncating to an integer value.
8508 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008509 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008510 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008511
8512 // Load the old value of the high byte of the control word...
8513 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008514 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008515 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008516 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008517
8518 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008519 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008520 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008521
8522 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008523 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008524
8525 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008526 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008527 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008528
8529 // Get the X86 opcode to use.
8530 unsigned Opc;
8531 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008532 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008533 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8534 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8535 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8536 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8537 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8538 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008539 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8540 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8541 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008542 }
8543
8544 X86AddressMode AM;
8545 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008546 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008547 AM.BaseType = X86AddressMode::RegBase;
8548 AM.Base.Reg = Op.getReg();
8549 } else {
8550 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008551 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008552 }
8553 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008554 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008555 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008556 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008557 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008558 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008559 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008560 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008561 AM.GV = Op.getGlobal();
8562 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008563 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008564 }
Chris Lattner52600972009-09-02 05:57:00 +00008565 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008566 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008567
8568 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008569 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008570
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008571 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008572 return BB;
8573 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008574 // String/text processing lowering.
8575 case X86::PCMPISTRM128REG:
8576 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8577 case X86::PCMPISTRM128MEM:
8578 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8579 case X86::PCMPESTRM128REG:
8580 return EmitPCMP(MI, BB, 5, false /* in mem */);
8581 case X86::PCMPESTRM128MEM:
8582 return EmitPCMP(MI, BB, 5, true /* in mem */);
8583
8584 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008585 case X86::ATOMAND32:
8586 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008587 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008588 X86::LCMPXCHG32, X86::MOV32rr,
8589 X86::NOT32r, X86::EAX,
8590 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008591 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008592 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8593 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008594 X86::LCMPXCHG32, X86::MOV32rr,
8595 X86::NOT32r, X86::EAX,
8596 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008597 case X86::ATOMXOR32:
8598 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008599 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008600 X86::LCMPXCHG32, X86::MOV32rr,
8601 X86::NOT32r, X86::EAX,
8602 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008603 case X86::ATOMNAND32:
8604 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008605 X86::AND32ri, X86::MOV32rm,
8606 X86::LCMPXCHG32, X86::MOV32rr,
8607 X86::NOT32r, X86::EAX,
8608 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008609 case X86::ATOMMIN32:
8610 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8611 case X86::ATOMMAX32:
8612 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8613 case X86::ATOMUMIN32:
8614 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8615 case X86::ATOMUMAX32:
8616 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008617
8618 case X86::ATOMAND16:
8619 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8620 X86::AND16ri, X86::MOV16rm,
8621 X86::LCMPXCHG16, X86::MOV16rr,
8622 X86::NOT16r, X86::AX,
8623 X86::GR16RegisterClass);
8624 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008625 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008626 X86::OR16ri, X86::MOV16rm,
8627 X86::LCMPXCHG16, X86::MOV16rr,
8628 X86::NOT16r, X86::AX,
8629 X86::GR16RegisterClass);
8630 case X86::ATOMXOR16:
8631 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8632 X86::XOR16ri, X86::MOV16rm,
8633 X86::LCMPXCHG16, X86::MOV16rr,
8634 X86::NOT16r, X86::AX,
8635 X86::GR16RegisterClass);
8636 case X86::ATOMNAND16:
8637 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8638 X86::AND16ri, X86::MOV16rm,
8639 X86::LCMPXCHG16, X86::MOV16rr,
8640 X86::NOT16r, X86::AX,
8641 X86::GR16RegisterClass, true);
8642 case X86::ATOMMIN16:
8643 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8644 case X86::ATOMMAX16:
8645 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8646 case X86::ATOMUMIN16:
8647 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8648 case X86::ATOMUMAX16:
8649 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8650
8651 case X86::ATOMAND8:
8652 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8653 X86::AND8ri, X86::MOV8rm,
8654 X86::LCMPXCHG8, X86::MOV8rr,
8655 X86::NOT8r, X86::AL,
8656 X86::GR8RegisterClass);
8657 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008658 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008659 X86::OR8ri, X86::MOV8rm,
8660 X86::LCMPXCHG8, X86::MOV8rr,
8661 X86::NOT8r, X86::AL,
8662 X86::GR8RegisterClass);
8663 case X86::ATOMXOR8:
8664 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8665 X86::XOR8ri, X86::MOV8rm,
8666 X86::LCMPXCHG8, X86::MOV8rr,
8667 X86::NOT8r, X86::AL,
8668 X86::GR8RegisterClass);
8669 case X86::ATOMNAND8:
8670 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8671 X86::AND8ri, X86::MOV8rm,
8672 X86::LCMPXCHG8, X86::MOV8rr,
8673 X86::NOT8r, X86::AL,
8674 X86::GR8RegisterClass, true);
8675 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008676 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008677 case X86::ATOMAND64:
8678 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008679 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008680 X86::LCMPXCHG64, X86::MOV64rr,
8681 X86::NOT64r, X86::RAX,
8682 X86::GR64RegisterClass);
8683 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008684 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8685 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008686 X86::LCMPXCHG64, X86::MOV64rr,
8687 X86::NOT64r, X86::RAX,
8688 X86::GR64RegisterClass);
8689 case X86::ATOMXOR64:
8690 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008691 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008692 X86::LCMPXCHG64, X86::MOV64rr,
8693 X86::NOT64r, X86::RAX,
8694 X86::GR64RegisterClass);
8695 case X86::ATOMNAND64:
8696 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8697 X86::AND64ri32, X86::MOV64rm,
8698 X86::LCMPXCHG64, X86::MOV64rr,
8699 X86::NOT64r, X86::RAX,
8700 X86::GR64RegisterClass, true);
8701 case X86::ATOMMIN64:
8702 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8703 case X86::ATOMMAX64:
8704 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8705 case X86::ATOMUMIN64:
8706 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8707 case X86::ATOMUMAX64:
8708 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008709
8710 // This group does 64-bit operations on a 32-bit host.
8711 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008712 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008713 X86::AND32rr, X86::AND32rr,
8714 X86::AND32ri, X86::AND32ri,
8715 false);
8716 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008717 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008718 X86::OR32rr, X86::OR32rr,
8719 X86::OR32ri, X86::OR32ri,
8720 false);
8721 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008722 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008723 X86::XOR32rr, X86::XOR32rr,
8724 X86::XOR32ri, X86::XOR32ri,
8725 false);
8726 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008727 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008728 X86::AND32rr, X86::AND32rr,
8729 X86::AND32ri, X86::AND32ri,
8730 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008731 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008732 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008733 X86::ADD32rr, X86::ADC32rr,
8734 X86::ADD32ri, X86::ADC32ri,
8735 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008736 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008737 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008738 X86::SUB32rr, X86::SBB32rr,
8739 X86::SUB32ri, X86::SBB32ri,
8740 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008741 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008742 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008743 X86::MOV32rr, X86::MOV32rr,
8744 X86::MOV32ri, X86::MOV32ri,
8745 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008746 case X86::VASTART_SAVE_XMM_REGS:
8747 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008748 }
8749}
8750
8751//===----------------------------------------------------------------------===//
8752// X86 Optimization Hooks
8753//===----------------------------------------------------------------------===//
8754
Dan Gohman475871a2008-07-27 21:46:04 +00008755void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008756 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008757 APInt &KnownZero,
8758 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008759 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008760 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008761 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008762 assert((Opc >= ISD::BUILTIN_OP_END ||
8763 Opc == ISD::INTRINSIC_WO_CHAIN ||
8764 Opc == ISD::INTRINSIC_W_CHAIN ||
8765 Opc == ISD::INTRINSIC_VOID) &&
8766 "Should use MaskedValueIsZero if you don't know whether Op"
8767 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008768
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008769 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008770 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008771 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008772 case X86ISD::ADD:
8773 case X86ISD::SUB:
8774 case X86ISD::SMUL:
8775 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008776 case X86ISD::INC:
8777 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008778 case X86ISD::OR:
8779 case X86ISD::XOR:
8780 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008781 // These nodes' second result is a boolean.
8782 if (Op.getResNo() == 0)
8783 break;
8784 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008785 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008786 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8787 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008788 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008789 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008790}
Chris Lattner259e97c2006-01-31 19:43:35 +00008791
Evan Cheng206ee9d2006-07-07 08:33:52 +00008792/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008793/// node is a GlobalAddress + offset.
8794bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008795 const GlobalValue* &GA,
8796 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008797 if (N->getOpcode() == X86ISD::Wrapper) {
8798 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008799 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008800 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008801 return true;
8802 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008803 }
Evan Chengad4196b2008-05-12 19:56:52 +00008804 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008805}
8806
Evan Cheng206ee9d2006-07-07 08:33:52 +00008807/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8808/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8809/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008810/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008811static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008812 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008813 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008814 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008815 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008816
Eli Friedman7a5e5552009-06-07 06:52:44 +00008817 if (VT.getSizeInBits() != 128)
8818 return SDValue();
8819
Nate Begemanfdea31a2010-03-24 20:49:50 +00008820 SmallVector<SDValue, 16> Elts;
8821 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8822 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8823
8824 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008825}
Evan Chengd880b972008-05-09 21:53:03 +00008826
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008827/// PerformShuffleCombine - Detect vector gather/scatter index generation
8828/// and convert it from being a bunch of shuffles and extracts to a simple
8829/// store and scalar loads to extract the elements.
8830static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8831 const TargetLowering &TLI) {
8832 SDValue InputVector = N->getOperand(0);
8833
8834 // Only operate on vectors of 4 elements, where the alternative shuffling
8835 // gets to be more expensive.
8836 if (InputVector.getValueType() != MVT::v4i32)
8837 return SDValue();
8838
8839 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8840 // single use which is a sign-extend or zero-extend, and all elements are
8841 // used.
8842 SmallVector<SDNode *, 4> Uses;
8843 unsigned ExtractedElements = 0;
8844 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8845 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8846 if (UI.getUse().getResNo() != InputVector.getResNo())
8847 return SDValue();
8848
8849 SDNode *Extract = *UI;
8850 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8851 return SDValue();
8852
8853 if (Extract->getValueType(0) != MVT::i32)
8854 return SDValue();
8855 if (!Extract->hasOneUse())
8856 return SDValue();
8857 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8858 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8859 return SDValue();
8860 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8861 return SDValue();
8862
8863 // Record which element was extracted.
8864 ExtractedElements |=
8865 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8866
8867 Uses.push_back(Extract);
8868 }
8869
8870 // If not all the elements were used, this may not be worthwhile.
8871 if (ExtractedElements != 15)
8872 return SDValue();
8873
8874 // Ok, we've now decided to do the transformation.
8875 DebugLoc dl = InputVector.getDebugLoc();
8876
8877 // Store the value to a temporary stack slot.
8878 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8879 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8880 false, false, 0);
8881
8882 // Replace each use (extract) with a load of the appropriate element.
8883 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8884 UE = Uses.end(); UI != UE; ++UI) {
8885 SDNode *Extract = *UI;
8886
8887 // Compute the element's address.
8888 SDValue Idx = Extract->getOperand(1);
8889 unsigned EltSize =
8890 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8891 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8892 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8893
8894 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8895
8896 // Load the scalar.
8897 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8898 NULL, 0, false, false, 0);
8899
8900 // Replace the exact with the load.
8901 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8902 }
8903
8904 // The replacement was made in place; don't return anything.
8905 return SDValue();
8906}
8907
Chris Lattner83e6c992006-10-04 06:57:07 +00008908/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008909static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008910 const X86Subtarget *Subtarget) {
8911 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008912 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008913 // Get the LHS/RHS of the select.
8914 SDValue LHS = N->getOperand(1);
8915 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008916
Dan Gohman670e5392009-09-21 18:03:22 +00008917 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008918 // instructions match the semantics of the common C idiom x<y?x:y but not
8919 // x<=y?x:y, because of how they handle negative zero (which can be
8920 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008921 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008922 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008923 Cond.getOpcode() == ISD::SETCC) {
8924 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008925
Chris Lattner47b4ce82009-03-11 05:48:52 +00008926 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008927 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008928 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8929 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008930 switch (CC) {
8931 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008932 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008933 // Converting this to a min would handle NaNs incorrectly, and swapping
8934 // the operands would cause it to handle comparisons between positive
8935 // and negative zero incorrectly.
8936 if (!FiniteOnlyFPMath() &&
8937 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8938 if (!UnsafeFPMath &&
8939 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8940 break;
8941 std::swap(LHS, RHS);
8942 }
Dan Gohman670e5392009-09-21 18:03:22 +00008943 Opcode = X86ISD::FMIN;
8944 break;
8945 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008946 // Converting this to a min would handle comparisons between positive
8947 // and negative zero incorrectly.
8948 if (!UnsafeFPMath &&
8949 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8950 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008951 Opcode = X86ISD::FMIN;
8952 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008953 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008954 // Converting this to a min would handle both negative zeros and NaNs
8955 // incorrectly, but we can swap the operands to fix both.
8956 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008957 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008958 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008959 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008960 Opcode = X86ISD::FMIN;
8961 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008962
Dan Gohman670e5392009-09-21 18:03:22 +00008963 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008964 // Converting this to a max would handle comparisons between positive
8965 // and negative zero incorrectly.
8966 if (!UnsafeFPMath &&
8967 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8968 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008969 Opcode = X86ISD::FMAX;
8970 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008971 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008972 // Converting this to a max would handle NaNs incorrectly, and swapping
8973 // the operands would cause it to handle comparisons between positive
8974 // and negative zero incorrectly.
8975 if (!FiniteOnlyFPMath() &&
8976 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8977 if (!UnsafeFPMath &&
8978 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8979 break;
8980 std::swap(LHS, RHS);
8981 }
Dan Gohman670e5392009-09-21 18:03:22 +00008982 Opcode = X86ISD::FMAX;
8983 break;
8984 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008985 // Converting this to a max would handle both negative zeros and NaNs
8986 // incorrectly, but we can swap the operands to fix both.
8987 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008988 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008989 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008990 case ISD::SETGE:
8991 Opcode = X86ISD::FMAX;
8992 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008993 }
Dan Gohman670e5392009-09-21 18:03:22 +00008994 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00008995 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
8996 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008997 switch (CC) {
8998 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008999 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009000 // Converting this to a min would handle comparisons between positive
9001 // and negative zero incorrectly, and swapping the operands would
9002 // cause it to handle NaNs incorrectly.
9003 if (!UnsafeFPMath &&
9004 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9005 if (!FiniteOnlyFPMath() &&
9006 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9007 break;
9008 std::swap(LHS, RHS);
9009 }
Dan Gohman670e5392009-09-21 18:03:22 +00009010 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009011 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009012 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009013 // Converting this to a min would handle NaNs incorrectly.
9014 if (!UnsafeFPMath &&
9015 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9016 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009017 Opcode = X86ISD::FMIN;
9018 break;
9019 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009020 // Converting this to a min would handle both negative zeros and NaNs
9021 // incorrectly, but we can swap the operands to fix both.
9022 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009023 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009024 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009025 case ISD::SETGE:
9026 Opcode = X86ISD::FMIN;
9027 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009028
Dan Gohman670e5392009-09-21 18:03:22 +00009029 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009030 // Converting this to a max would handle NaNs incorrectly.
9031 if (!FiniteOnlyFPMath() &&
9032 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9033 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009034 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009035 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009036 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009037 // Converting this to a max would handle comparisons between positive
9038 // and negative zero incorrectly, and swapping the operands would
9039 // cause it to handle NaNs incorrectly.
9040 if (!UnsafeFPMath &&
9041 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9042 if (!FiniteOnlyFPMath() &&
9043 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9044 break;
9045 std::swap(LHS, RHS);
9046 }
Dan Gohman670e5392009-09-21 18:03:22 +00009047 Opcode = X86ISD::FMAX;
9048 break;
9049 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009050 // Converting this to a max would handle both negative zeros and NaNs
9051 // incorrectly, but we can swap the operands to fix both.
9052 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009053 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009054 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009055 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009056 Opcode = X86ISD::FMAX;
9057 break;
9058 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009059 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009060
Chris Lattner47b4ce82009-03-11 05:48:52 +00009061 if (Opcode)
9062 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009063 }
Eric Christopherfd179292009-08-27 18:07:15 +00009064
Chris Lattnerd1980a52009-03-12 06:52:53 +00009065 // If this is a select between two integer constants, try to do some
9066 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009067 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9068 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009069 // Don't do this for crazy integer types.
9070 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9071 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009072 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009073 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009074
Chris Lattnercee56e72009-03-13 05:53:31 +00009075 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009076 // Efficiently invertible.
9077 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9078 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9079 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9080 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009081 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009082 }
Eric Christopherfd179292009-08-27 18:07:15 +00009083
Chris Lattnerd1980a52009-03-12 06:52:53 +00009084 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009085 if (FalseC->getAPIntValue() == 0 &&
9086 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009087 if (NeedsCondInvert) // Invert the condition if needed.
9088 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9089 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009090
Chris Lattnerd1980a52009-03-12 06:52:53 +00009091 // Zero extend the condition if needed.
9092 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009093
Chris Lattnercee56e72009-03-13 05:53:31 +00009094 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009095 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009096 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009097 }
Eric Christopherfd179292009-08-27 18:07:15 +00009098
Chris Lattner97a29a52009-03-13 05:22:11 +00009099 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009100 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009101 if (NeedsCondInvert) // Invert the condition if needed.
9102 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9103 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009104
Chris Lattner97a29a52009-03-13 05:22:11 +00009105 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009106 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9107 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009108 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009109 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009110 }
Eric Christopherfd179292009-08-27 18:07:15 +00009111
Chris Lattnercee56e72009-03-13 05:53:31 +00009112 // Optimize cases that will turn into an LEA instruction. This requires
9113 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009114 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009115 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009116 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009117
Chris Lattnercee56e72009-03-13 05:53:31 +00009118 bool isFastMultiplier = false;
9119 if (Diff < 10) {
9120 switch ((unsigned char)Diff) {
9121 default: break;
9122 case 1: // result = add base, cond
9123 case 2: // result = lea base( , cond*2)
9124 case 3: // result = lea base(cond, cond*2)
9125 case 4: // result = lea base( , cond*4)
9126 case 5: // result = lea base(cond, cond*4)
9127 case 8: // result = lea base( , cond*8)
9128 case 9: // result = lea base(cond, cond*8)
9129 isFastMultiplier = true;
9130 break;
9131 }
9132 }
Eric Christopherfd179292009-08-27 18:07:15 +00009133
Chris Lattnercee56e72009-03-13 05:53:31 +00009134 if (isFastMultiplier) {
9135 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9136 if (NeedsCondInvert) // Invert the condition if needed.
9137 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9138 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009139
Chris Lattnercee56e72009-03-13 05:53:31 +00009140 // Zero extend the condition if needed.
9141 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9142 Cond);
9143 // Scale the condition by the difference.
9144 if (Diff != 1)
9145 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9146 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009147
Chris Lattnercee56e72009-03-13 05:53:31 +00009148 // Add the base if non-zero.
9149 if (FalseC->getAPIntValue() != 0)
9150 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9151 SDValue(FalseC, 0));
9152 return Cond;
9153 }
Eric Christopherfd179292009-08-27 18:07:15 +00009154 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009155 }
9156 }
Eric Christopherfd179292009-08-27 18:07:15 +00009157
Dan Gohman475871a2008-07-27 21:46:04 +00009158 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009159}
9160
Chris Lattnerd1980a52009-03-12 06:52:53 +00009161/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9162static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9163 TargetLowering::DAGCombinerInfo &DCI) {
9164 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009165
Chris Lattnerd1980a52009-03-12 06:52:53 +00009166 // If the flag operand isn't dead, don't touch this CMOV.
9167 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9168 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009169
Chris Lattnerd1980a52009-03-12 06:52:53 +00009170 // If this is a select between two integer constants, try to do some
9171 // optimizations. Note that the operands are ordered the opposite of SELECT
9172 // operands.
9173 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9174 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9175 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9176 // larger than FalseC (the false value).
9177 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009178
Chris Lattnerd1980a52009-03-12 06:52:53 +00009179 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9180 CC = X86::GetOppositeBranchCondition(CC);
9181 std::swap(TrueC, FalseC);
9182 }
Eric Christopherfd179292009-08-27 18:07:15 +00009183
Chris Lattnerd1980a52009-03-12 06:52:53 +00009184 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009185 // This is efficient for any integer data type (including i8/i16) and
9186 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009187 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9188 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009189 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9190 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009191
Chris Lattnerd1980a52009-03-12 06:52:53 +00009192 // Zero extend the condition if needed.
9193 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009194
Chris Lattnerd1980a52009-03-12 06:52:53 +00009195 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9196 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009197 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009198 if (N->getNumValues() == 2) // Dead flag value?
9199 return DCI.CombineTo(N, Cond, SDValue());
9200 return Cond;
9201 }
Eric Christopherfd179292009-08-27 18:07:15 +00009202
Chris Lattnercee56e72009-03-13 05:53:31 +00009203 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9204 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009205 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9206 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009207 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9208 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009209
Chris Lattner97a29a52009-03-13 05:22:11 +00009210 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009211 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9212 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009213 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9214 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009215
Chris Lattner97a29a52009-03-13 05:22:11 +00009216 if (N->getNumValues() == 2) // Dead flag value?
9217 return DCI.CombineTo(N, Cond, SDValue());
9218 return Cond;
9219 }
Eric Christopherfd179292009-08-27 18:07:15 +00009220
Chris Lattnercee56e72009-03-13 05:53:31 +00009221 // Optimize cases that will turn into an LEA instruction. This requires
9222 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009223 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009224 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009225 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009226
Chris Lattnercee56e72009-03-13 05:53:31 +00009227 bool isFastMultiplier = false;
9228 if (Diff < 10) {
9229 switch ((unsigned char)Diff) {
9230 default: break;
9231 case 1: // result = add base, cond
9232 case 2: // result = lea base( , cond*2)
9233 case 3: // result = lea base(cond, cond*2)
9234 case 4: // result = lea base( , cond*4)
9235 case 5: // result = lea base(cond, cond*4)
9236 case 8: // result = lea base( , cond*8)
9237 case 9: // result = lea base(cond, cond*8)
9238 isFastMultiplier = true;
9239 break;
9240 }
9241 }
Eric Christopherfd179292009-08-27 18:07:15 +00009242
Chris Lattnercee56e72009-03-13 05:53:31 +00009243 if (isFastMultiplier) {
9244 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9245 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009246 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9247 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009248 // Zero extend the condition if needed.
9249 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9250 Cond);
9251 // Scale the condition by the difference.
9252 if (Diff != 1)
9253 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9254 DAG.getConstant(Diff, Cond.getValueType()));
9255
9256 // Add the base if non-zero.
9257 if (FalseC->getAPIntValue() != 0)
9258 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9259 SDValue(FalseC, 0));
9260 if (N->getNumValues() == 2) // Dead flag value?
9261 return DCI.CombineTo(N, Cond, SDValue());
9262 return Cond;
9263 }
Eric Christopherfd179292009-08-27 18:07:15 +00009264 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009265 }
9266 }
9267 return SDValue();
9268}
9269
9270
Evan Cheng0b0cd912009-03-28 05:57:29 +00009271/// PerformMulCombine - Optimize a single multiply with constant into two
9272/// in order to implement it with two cheaper instructions, e.g.
9273/// LEA + SHL, LEA + LEA.
9274static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9275 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009276 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9277 return SDValue();
9278
Owen Andersone50ed302009-08-10 22:56:29 +00009279 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009280 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009281 return SDValue();
9282
9283 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9284 if (!C)
9285 return SDValue();
9286 uint64_t MulAmt = C->getZExtValue();
9287 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9288 return SDValue();
9289
9290 uint64_t MulAmt1 = 0;
9291 uint64_t MulAmt2 = 0;
9292 if ((MulAmt % 9) == 0) {
9293 MulAmt1 = 9;
9294 MulAmt2 = MulAmt / 9;
9295 } else if ((MulAmt % 5) == 0) {
9296 MulAmt1 = 5;
9297 MulAmt2 = MulAmt / 5;
9298 } else if ((MulAmt % 3) == 0) {
9299 MulAmt1 = 3;
9300 MulAmt2 = MulAmt / 3;
9301 }
9302 if (MulAmt2 &&
9303 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9304 DebugLoc DL = N->getDebugLoc();
9305
9306 if (isPowerOf2_64(MulAmt2) &&
9307 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9308 // If second multiplifer is pow2, issue it first. We want the multiply by
9309 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9310 // is an add.
9311 std::swap(MulAmt1, MulAmt2);
9312
9313 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009314 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009315 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009316 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009317 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009318 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009319 DAG.getConstant(MulAmt1, VT));
9320
Eric Christopherfd179292009-08-27 18:07:15 +00009321 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009322 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009323 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009324 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009325 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009326 DAG.getConstant(MulAmt2, VT));
9327
9328 // Do not add new nodes to DAG combiner worklist.
9329 DCI.CombineTo(N, NewMul, false);
9330 }
9331 return SDValue();
9332}
9333
Evan Chengad9c0a32009-12-15 00:53:42 +00009334static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9335 SDValue N0 = N->getOperand(0);
9336 SDValue N1 = N->getOperand(1);
9337 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9338 EVT VT = N0.getValueType();
9339
9340 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9341 // since the result of setcc_c is all zero's or all ones.
9342 if (N1C && N0.getOpcode() == ISD::AND &&
9343 N0.getOperand(1).getOpcode() == ISD::Constant) {
9344 SDValue N00 = N0.getOperand(0);
9345 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9346 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9347 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9348 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9349 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9350 APInt ShAmt = N1C->getAPIntValue();
9351 Mask = Mask.shl(ShAmt);
9352 if (Mask != 0)
9353 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9354 N00, DAG.getConstant(Mask, VT));
9355 }
9356 }
9357
9358 return SDValue();
9359}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009360
Nate Begeman740ab032009-01-26 00:52:55 +00009361/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9362/// when possible.
9363static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9364 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009365 EVT VT = N->getValueType(0);
9366 if (!VT.isVector() && VT.isInteger() &&
9367 N->getOpcode() == ISD::SHL)
9368 return PerformSHLCombine(N, DAG);
9369
Nate Begeman740ab032009-01-26 00:52:55 +00009370 // On X86 with SSE2 support, we can transform this to a vector shift if
9371 // all elements are shifted by the same amount. We can't do this in legalize
9372 // because the a constant vector is typically transformed to a constant pool
9373 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009374 if (!Subtarget->hasSSE2())
9375 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009376
Owen Anderson825b72b2009-08-11 20:47:22 +00009377 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009378 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009379
Mon P Wang3becd092009-01-28 08:12:05 +00009380 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009381 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009382 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009383 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009384 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9385 unsigned NumElts = VT.getVectorNumElements();
9386 unsigned i = 0;
9387 for (; i != NumElts; ++i) {
9388 SDValue Arg = ShAmtOp.getOperand(i);
9389 if (Arg.getOpcode() == ISD::UNDEF) continue;
9390 BaseShAmt = Arg;
9391 break;
9392 }
9393 for (; i != NumElts; ++i) {
9394 SDValue Arg = ShAmtOp.getOperand(i);
9395 if (Arg.getOpcode() == ISD::UNDEF) continue;
9396 if (Arg != BaseShAmt) {
9397 return SDValue();
9398 }
9399 }
9400 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009401 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009402 SDValue InVec = ShAmtOp.getOperand(0);
9403 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9404 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9405 unsigned i = 0;
9406 for (; i != NumElts; ++i) {
9407 SDValue Arg = InVec.getOperand(i);
9408 if (Arg.getOpcode() == ISD::UNDEF) continue;
9409 BaseShAmt = Arg;
9410 break;
9411 }
9412 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9413 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009414 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009415 if (C->getZExtValue() == SplatIdx)
9416 BaseShAmt = InVec.getOperand(1);
9417 }
9418 }
9419 if (BaseShAmt.getNode() == 0)
9420 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9421 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009422 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009423 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009424
Mon P Wangefa42202009-09-03 19:56:25 +00009425 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009426 if (EltVT.bitsGT(MVT::i32))
9427 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9428 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009429 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009430
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009431 // The shift amount is identical so we can do a vector shift.
9432 SDValue ValOp = N->getOperand(0);
9433 switch (N->getOpcode()) {
9434 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009435 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009436 break;
9437 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009438 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009439 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009440 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009441 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009442 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009443 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009444 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009445 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009446 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009447 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009448 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009449 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009450 break;
9451 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009452 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009453 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009454 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009455 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009456 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009457 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009458 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009459 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009460 break;
9461 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009462 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009463 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009464 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009465 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009466 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009467 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009468 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009469 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009470 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009471 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009472 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009473 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009474 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009475 }
9476 return SDValue();
9477}
9478
Evan Cheng760d1942010-01-04 21:22:48 +00009479static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009480 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009481 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009482 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009483 return SDValue();
9484
Evan Cheng760d1942010-01-04 21:22:48 +00009485 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009486 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009487 return SDValue();
9488
9489 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9490 SDValue N0 = N->getOperand(0);
9491 SDValue N1 = N->getOperand(1);
9492 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9493 std::swap(N0, N1);
9494 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9495 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009496 if (!N0.hasOneUse() || !N1.hasOneUse())
9497 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009498
9499 SDValue ShAmt0 = N0.getOperand(1);
9500 if (ShAmt0.getValueType() != MVT::i8)
9501 return SDValue();
9502 SDValue ShAmt1 = N1.getOperand(1);
9503 if (ShAmt1.getValueType() != MVT::i8)
9504 return SDValue();
9505 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9506 ShAmt0 = ShAmt0.getOperand(0);
9507 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9508 ShAmt1 = ShAmt1.getOperand(0);
9509
9510 DebugLoc DL = N->getDebugLoc();
9511 unsigned Opc = X86ISD::SHLD;
9512 SDValue Op0 = N0.getOperand(0);
9513 SDValue Op1 = N1.getOperand(0);
9514 if (ShAmt0.getOpcode() == ISD::SUB) {
9515 Opc = X86ISD::SHRD;
9516 std::swap(Op0, Op1);
9517 std::swap(ShAmt0, ShAmt1);
9518 }
9519
Evan Cheng8b1190a2010-04-28 01:18:01 +00009520 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009521 if (ShAmt1.getOpcode() == ISD::SUB) {
9522 SDValue Sum = ShAmt1.getOperand(0);
9523 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Evan Cheng8b1190a2010-04-28 01:18:01 +00009524 if (SumC->getSExtValue() == Bits &&
Evan Cheng760d1942010-01-04 21:22:48 +00009525 ShAmt1.getOperand(1) == ShAmt0)
9526 return DAG.getNode(Opc, DL, VT,
9527 Op0, Op1,
9528 DAG.getNode(ISD::TRUNCATE, DL,
9529 MVT::i8, ShAmt0));
9530 }
9531 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9532 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9533 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009534 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009535 return DAG.getNode(Opc, DL, VT,
9536 N0.getOperand(0), N1.getOperand(0),
9537 DAG.getNode(ISD::TRUNCATE, DL,
9538 MVT::i8, ShAmt0));
9539 }
9540
9541 return SDValue();
9542}
9543
Chris Lattner149a4e52008-02-22 02:09:43 +00009544/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009545static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009546 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009547 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9548 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009549 // A preferable solution to the general problem is to figure out the right
9550 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009551
9552 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009553 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009554 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009555 if (VT.getSizeInBits() != 64)
9556 return SDValue();
9557
Devang Patel578efa92009-06-05 21:57:13 +00009558 const Function *F = DAG.getMachineFunction().getFunction();
9559 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009560 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009561 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009562 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009563 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009564 isa<LoadSDNode>(St->getValue()) &&
9565 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9566 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009567 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009568 LoadSDNode *Ld = 0;
9569 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009570 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009571 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009572 // Must be a store of a load. We currently handle two cases: the load
9573 // is a direct child, and it's under an intervening TokenFactor. It is
9574 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009575 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009576 Ld = cast<LoadSDNode>(St->getChain());
9577 else if (St->getValue().hasOneUse() &&
9578 ChainVal->getOpcode() == ISD::TokenFactor) {
9579 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009580 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009581 TokenFactorIndex = i;
9582 Ld = cast<LoadSDNode>(St->getValue());
9583 } else
9584 Ops.push_back(ChainVal->getOperand(i));
9585 }
9586 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009587
Evan Cheng536e6672009-03-12 05:59:15 +00009588 if (!Ld || !ISD::isNormalLoad(Ld))
9589 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009590
Evan Cheng536e6672009-03-12 05:59:15 +00009591 // If this is not the MMX case, i.e. we are just turning i64 load/store
9592 // into f64 load/store, avoid the transformation if there are multiple
9593 // uses of the loaded value.
9594 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9595 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009596
Evan Cheng536e6672009-03-12 05:59:15 +00009597 DebugLoc LdDL = Ld->getDebugLoc();
9598 DebugLoc StDL = N->getDebugLoc();
9599 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9600 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9601 // pair instead.
9602 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009603 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009604 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9605 Ld->getBasePtr(), Ld->getSrcValue(),
9606 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009607 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009608 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009609 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009610 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009611 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009612 Ops.size());
9613 }
Evan Cheng536e6672009-03-12 05:59:15 +00009614 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009615 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009616 St->isVolatile(), St->isNonTemporal(),
9617 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009618 }
Evan Cheng536e6672009-03-12 05:59:15 +00009619
9620 // Otherwise, lower to two pairs of 32-bit loads / stores.
9621 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009622 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9623 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009624
Owen Anderson825b72b2009-08-11 20:47:22 +00009625 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009626 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009627 Ld->isVolatile(), Ld->isNonTemporal(),
9628 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009629 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009630 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009631 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009632 MinAlign(Ld->getAlignment(), 4));
9633
9634 SDValue NewChain = LoLd.getValue(1);
9635 if (TokenFactorIndex != -1) {
9636 Ops.push_back(LoLd);
9637 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009638 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009639 Ops.size());
9640 }
9641
9642 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009643 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9644 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009645
9646 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9647 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009648 St->isVolatile(), St->isNonTemporal(),
9649 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009650 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9651 St->getSrcValue(),
9652 St->getSrcValueOffset() + 4,
9653 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009654 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009655 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009656 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009657 }
Dan Gohman475871a2008-07-27 21:46:04 +00009658 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009659}
9660
Chris Lattner6cf73262008-01-25 06:14:17 +00009661/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9662/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009663static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009664 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9665 // F[X]OR(0.0, x) -> x
9666 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009667 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9668 if (C->getValueAPF().isPosZero())
9669 return N->getOperand(1);
9670 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9671 if (C->getValueAPF().isPosZero())
9672 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009673 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009674}
9675
9676/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009677static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009678 // FAND(0.0, x) -> 0.0
9679 // FAND(x, 0.0) -> 0.0
9680 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9681 if (C->getValueAPF().isPosZero())
9682 return N->getOperand(0);
9683 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9684 if (C->getValueAPF().isPosZero())
9685 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009686 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009687}
9688
Dan Gohmane5af2d32009-01-29 01:59:02 +00009689static SDValue PerformBTCombine(SDNode *N,
9690 SelectionDAG &DAG,
9691 TargetLowering::DAGCombinerInfo &DCI) {
9692 // BT ignores high bits in the bit index operand.
9693 SDValue Op1 = N->getOperand(1);
9694 if (Op1.hasOneUse()) {
9695 unsigned BitWidth = Op1.getValueSizeInBits();
9696 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9697 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009698 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9699 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009700 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009701 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9702 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9703 DCI.CommitTargetLoweringOpt(TLO);
9704 }
9705 return SDValue();
9706}
Chris Lattner83e6c992006-10-04 06:57:07 +00009707
Eli Friedman7a5e5552009-06-07 06:52:44 +00009708static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9709 SDValue Op = N->getOperand(0);
9710 if (Op.getOpcode() == ISD::BIT_CONVERT)
9711 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009712 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009713 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009714 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009715 OpVT.getVectorElementType().getSizeInBits()) {
9716 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9717 }
9718 return SDValue();
9719}
9720
Owen Anderson99177002009-06-29 18:04:45 +00009721// On X86 and X86-64, atomic operations are lowered to locked instructions.
9722// Locked instructions, in turn, have implicit fence semantics (all memory
9723// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009724// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009725// fence-atomic-fence.
9726static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9727 SDValue atomic = N->getOperand(0);
9728 switch (atomic.getOpcode()) {
9729 case ISD::ATOMIC_CMP_SWAP:
9730 case ISD::ATOMIC_SWAP:
9731 case ISD::ATOMIC_LOAD_ADD:
9732 case ISD::ATOMIC_LOAD_SUB:
9733 case ISD::ATOMIC_LOAD_AND:
9734 case ISD::ATOMIC_LOAD_OR:
9735 case ISD::ATOMIC_LOAD_XOR:
9736 case ISD::ATOMIC_LOAD_NAND:
9737 case ISD::ATOMIC_LOAD_MIN:
9738 case ISD::ATOMIC_LOAD_MAX:
9739 case ISD::ATOMIC_LOAD_UMIN:
9740 case ISD::ATOMIC_LOAD_UMAX:
9741 break;
9742 default:
9743 return SDValue();
9744 }
Eric Christopherfd179292009-08-27 18:07:15 +00009745
Owen Anderson99177002009-06-29 18:04:45 +00009746 SDValue fence = atomic.getOperand(0);
9747 if (fence.getOpcode() != ISD::MEMBARRIER)
9748 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009749
Owen Anderson99177002009-06-29 18:04:45 +00009750 switch (atomic.getOpcode()) {
9751 case ISD::ATOMIC_CMP_SWAP:
9752 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9753 atomic.getOperand(1), atomic.getOperand(2),
9754 atomic.getOperand(3));
9755 case ISD::ATOMIC_SWAP:
9756 case ISD::ATOMIC_LOAD_ADD:
9757 case ISD::ATOMIC_LOAD_SUB:
9758 case ISD::ATOMIC_LOAD_AND:
9759 case ISD::ATOMIC_LOAD_OR:
9760 case ISD::ATOMIC_LOAD_XOR:
9761 case ISD::ATOMIC_LOAD_NAND:
9762 case ISD::ATOMIC_LOAD_MIN:
9763 case ISD::ATOMIC_LOAD_MAX:
9764 case ISD::ATOMIC_LOAD_UMIN:
9765 case ISD::ATOMIC_LOAD_UMAX:
9766 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9767 atomic.getOperand(1), atomic.getOperand(2));
9768 default:
9769 return SDValue();
9770 }
9771}
9772
Evan Cheng2e489c42009-12-16 00:53:11 +00009773static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9774 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9775 // (and (i32 x86isd::setcc_carry), 1)
9776 // This eliminates the zext. This transformation is necessary because
9777 // ISD::SETCC is always legalized to i8.
9778 DebugLoc dl = N->getDebugLoc();
9779 SDValue N0 = N->getOperand(0);
9780 EVT VT = N->getValueType(0);
9781 if (N0.getOpcode() == ISD::AND &&
9782 N0.hasOneUse() &&
9783 N0.getOperand(0).hasOneUse()) {
9784 SDValue N00 = N0.getOperand(0);
9785 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9786 return SDValue();
9787 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9788 if (!C || C->getZExtValue() != 1)
9789 return SDValue();
9790 return DAG.getNode(ISD::AND, dl, VT,
9791 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9792 N00.getOperand(0), N00.getOperand(1)),
9793 DAG.getConstant(1, VT));
9794 }
9795
9796 return SDValue();
9797}
9798
Dan Gohman475871a2008-07-27 21:46:04 +00009799SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009800 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009801 SelectionDAG &DAG = DCI.DAG;
9802 switch (N->getOpcode()) {
9803 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009804 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009805 case ISD::EXTRACT_VECTOR_ELT:
9806 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009807 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009808 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009809 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009810 case ISD::SHL:
9811 case ISD::SRA:
9812 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009813 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009814 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009815 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009816 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9817 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009818 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009819 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009820 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009821 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009822 }
9823
Dan Gohman475871a2008-07-27 21:46:04 +00009824 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009825}
9826
Evan Chenge5b51ac2010-04-17 06:13:15 +00009827/// isTypeDesirableForOp - Return true if the target has native support for
9828/// the specified value type and it is 'desirable' to use the type for the
9829/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9830/// instruction encodings are longer and some i16 instructions are slow.
9831bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9832 if (!isTypeLegal(VT))
9833 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009834 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009835 return true;
9836
9837 switch (Opc) {
9838 default:
9839 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009840 case ISD::LOAD:
9841 case ISD::SIGN_EXTEND:
9842 case ISD::ZERO_EXTEND:
9843 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009844 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009845 case ISD::SRL:
9846 case ISD::SUB:
9847 case ISD::ADD:
9848 case ISD::MUL:
9849 case ISD::AND:
9850 case ISD::OR:
9851 case ISD::XOR:
9852 return false;
9853 }
9854}
9855
Evan Chengc82c20b2010-04-24 04:44:57 +00009856static bool MayFoldLoad(SDValue Op) {
9857 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9858}
9859
9860static bool MayFoldIntoStore(SDValue Op) {
9861 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9862}
9863
Evan Chenge5b51ac2010-04-17 06:13:15 +00009864/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009865/// beneficial for dag combiner to promote the specified node. If true, it
9866/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009867bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009868 EVT VT = Op.getValueType();
9869 if (VT != MVT::i16)
9870 return false;
9871
Evan Cheng4c26e932010-04-19 19:29:22 +00009872 bool Promote = false;
9873 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009874 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009875 default: break;
9876 case ISD::LOAD: {
9877 LoadSDNode *LD = cast<LoadSDNode>(Op);
9878 // If the non-extending load has a single use and it's not live out, then it
9879 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009880 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9881 Op.hasOneUse()*/) {
9882 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9883 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9884 // The only case where we'd want to promote LOAD (rather then it being
9885 // promoted as an operand is when it's only use is liveout.
9886 if (UI->getOpcode() != ISD::CopyToReg)
9887 return false;
9888 }
9889 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009890 Promote = true;
9891 break;
9892 }
9893 case ISD::SIGN_EXTEND:
9894 case ISD::ZERO_EXTEND:
9895 case ISD::ANY_EXTEND:
9896 Promote = true;
9897 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009898 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009899 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009900 SDValue N0 = Op.getOperand(0);
9901 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +00009902 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +00009903 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009904 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009905 break;
9906 }
Evan Cheng64b7bf72010-04-16 06:14:10 +00009907 case ISD::ADD:
9908 case ISD::MUL:
9909 case ISD::AND:
9910 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +00009911 case ISD::XOR:
9912 Commute = true;
9913 // fallthrough
9914 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009915 SDValue N0 = Op.getOperand(0);
9916 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +00009917 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009918 return false;
9919 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +00009920 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009921 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +00009922 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009923 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009924 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009925 }
9926 }
9927
9928 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +00009929 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009930}
9931
Evan Cheng60c07e12006-07-05 22:17:51 +00009932//===----------------------------------------------------------------------===//
9933// X86 Inline Assembly Support
9934//===----------------------------------------------------------------------===//
9935
Chris Lattnerb8105652009-07-20 17:51:36 +00009936static bool LowerToBSwap(CallInst *CI) {
9937 // FIXME: this should verify that we are targetting a 486 or better. If not,
9938 // we will turn this bswap into something that will be lowered to logical ops
9939 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9940 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009941
Chris Lattnerb8105652009-07-20 17:51:36 +00009942 // Verify this is a simple bswap.
9943 if (CI->getNumOperands() != 2 ||
Eric Christopher551754c2010-04-16 23:37:20 +00009944 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009945 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009946 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009947
Chris Lattnerb8105652009-07-20 17:51:36 +00009948 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9949 if (!Ty || Ty->getBitWidth() % 16 != 0)
9950 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009951
Chris Lattnerb8105652009-07-20 17:51:36 +00009952 // Okay, we can do this xform, do so now.
9953 const Type *Tys[] = { Ty };
9954 Module *M = CI->getParent()->getParent()->getParent();
9955 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009956
Eric Christopher551754c2010-04-16 23:37:20 +00009957 Value *Op = CI->getOperand(1);
Chris Lattnerb8105652009-07-20 17:51:36 +00009958 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009959
Chris Lattnerb8105652009-07-20 17:51:36 +00009960 CI->replaceAllUsesWith(Op);
9961 CI->eraseFromParent();
9962 return true;
9963}
9964
9965bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9966 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9967 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9968
9969 std::string AsmStr = IA->getAsmString();
9970
9971 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009972 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009973 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9974
9975 switch (AsmPieces.size()) {
9976 default: return false;
9977 case 1:
9978 AsmStr = AsmPieces[0];
9979 AsmPieces.clear();
9980 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9981
9982 // bswap $0
9983 if (AsmPieces.size() == 2 &&
9984 (AsmPieces[0] == "bswap" ||
9985 AsmPieces[0] == "bswapq" ||
9986 AsmPieces[0] == "bswapl") &&
9987 (AsmPieces[1] == "$0" ||
9988 AsmPieces[1] == "${0:q}")) {
9989 // No need to check constraints, nothing other than the equivalent of
9990 // "=r,0" would be valid here.
9991 return LowerToBSwap(CI);
9992 }
9993 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009994 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009995 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009996 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009997 AsmPieces[1] == "$$8," &&
9998 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009999 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10000 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010001 const std::string &Constraints = IA->getConstraintString();
10002 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010003 std::sort(AsmPieces.begin(), AsmPieces.end());
10004 if (AsmPieces.size() == 4 &&
10005 AsmPieces[0] == "~{cc}" &&
10006 AsmPieces[1] == "~{dirflag}" &&
10007 AsmPieces[2] == "~{flags}" &&
10008 AsmPieces[3] == "~{fpsr}") {
10009 return LowerToBSwap(CI);
10010 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010011 }
10012 break;
10013 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010014 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010015 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010016 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10017 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10018 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010019 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010020 SplitString(AsmPieces[0], Words, " \t");
10021 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10022 Words.clear();
10023 SplitString(AsmPieces[1], Words, " \t");
10024 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10025 Words.clear();
10026 SplitString(AsmPieces[2], Words, " \t,");
10027 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10028 Words[2] == "%edx") {
10029 return LowerToBSwap(CI);
10030 }
10031 }
10032 }
10033 }
10034 break;
10035 }
10036 return false;
10037}
10038
10039
10040
Chris Lattnerf4dff842006-07-11 02:54:03 +000010041/// getConstraintType - Given a constraint letter, return the type of
10042/// constraint it is for this target.
10043X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010044X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10045 if (Constraint.size() == 1) {
10046 switch (Constraint[0]) {
10047 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010048 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010049 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010050 case 'r':
10051 case 'R':
10052 case 'l':
10053 case 'q':
10054 case 'Q':
10055 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010056 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010057 case 'Y':
10058 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010059 case 'e':
10060 case 'Z':
10061 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010062 default:
10063 break;
10064 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010065 }
Chris Lattner4234f572007-03-25 02:14:49 +000010066 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010067}
10068
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010069/// LowerXConstraint - try to replace an X constraint, which matches anything,
10070/// with another that has more specific requirements based on the type of the
10071/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010072const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010073LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010074 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10075 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010076 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010077 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010078 return "Y";
10079 if (Subtarget->hasSSE1())
10080 return "x";
10081 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010082
Chris Lattner5e764232008-04-26 23:02:14 +000010083 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010084}
10085
Chris Lattner48884cd2007-08-25 00:47:38 +000010086/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10087/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010088void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010089 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010090 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010091 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010092 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010093 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010094
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010095 switch (Constraint) {
10096 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010097 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010098 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010099 if (C->getZExtValue() <= 31) {
10100 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010101 break;
10102 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010103 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010104 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010105 case 'J':
10106 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010107 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010108 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10109 break;
10110 }
10111 }
10112 return;
10113 case 'K':
10114 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010115 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010116 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10117 break;
10118 }
10119 }
10120 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010121 case 'N':
10122 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010123 if (C->getZExtValue() <= 255) {
10124 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010125 break;
10126 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010127 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010128 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010129 case 'e': {
10130 // 32-bit signed value
10131 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10132 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010133 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10134 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010135 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010136 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010137 break;
10138 }
10139 // FIXME gcc accepts some relocatable values here too, but only in certain
10140 // memory models; it's complicated.
10141 }
10142 return;
10143 }
10144 case 'Z': {
10145 // 32-bit unsigned value
10146 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10147 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010148 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10149 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010150 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10151 break;
10152 }
10153 }
10154 // FIXME gcc accepts some relocatable values here too, but only in certain
10155 // memory models; it's complicated.
10156 return;
10157 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010158 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010159 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010160 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010161 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010162 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010163 break;
10164 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010165
Chris Lattnerdc43a882007-05-03 16:52:29 +000010166 // If we are in non-pic codegen mode, we allow the address of a global (with
10167 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010168 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010169 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010170
Chris Lattner49921962009-05-08 18:23:14 +000010171 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10172 while (1) {
10173 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10174 Offset += GA->getOffset();
10175 break;
10176 } else if (Op.getOpcode() == ISD::ADD) {
10177 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10178 Offset += C->getZExtValue();
10179 Op = Op.getOperand(0);
10180 continue;
10181 }
10182 } else if (Op.getOpcode() == ISD::SUB) {
10183 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10184 Offset += -C->getZExtValue();
10185 Op = Op.getOperand(0);
10186 continue;
10187 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010188 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010189
Chris Lattner49921962009-05-08 18:23:14 +000010190 // Otherwise, this isn't something we can handle, reject it.
10191 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010192 }
Eric Christopherfd179292009-08-27 18:07:15 +000010193
Dan Gohman46510a72010-04-15 01:51:59 +000010194 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010195 // If we require an extra load to get this address, as in PIC mode, we
10196 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010197 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10198 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010199 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010200
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010201 if (hasMemory)
10202 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10203 else
10204 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010205 Result = Op;
10206 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010207 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010208 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010209
Gabor Greifba36cb52008-08-28 21:40:38 +000010210 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010211 Ops.push_back(Result);
10212 return;
10213 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010214 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10215 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010216}
10217
Chris Lattner259e97c2006-01-31 19:43:35 +000010218std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010219getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010220 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010221 if (Constraint.size() == 1) {
10222 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010223 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010224 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010225 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10226 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010227 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010228 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10229 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10230 X86::R10D,X86::R11D,X86::R12D,
10231 X86::R13D,X86::R14D,X86::R15D,
10232 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010233 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010234 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10235 X86::SI, X86::DI, X86::R8W,X86::R9W,
10236 X86::R10W,X86::R11W,X86::R12W,
10237 X86::R13W,X86::R14W,X86::R15W,
10238 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010239 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010240 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10241 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10242 X86::R10B,X86::R11B,X86::R12B,
10243 X86::R13B,X86::R14B,X86::R15B,
10244 X86::BPL, X86::SPL, 0);
10245
Owen Anderson825b72b2009-08-11 20:47:22 +000010246 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010247 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10248 X86::RSI, X86::RDI, X86::R8, X86::R9,
10249 X86::R10, X86::R11, X86::R12,
10250 X86::R13, X86::R14, X86::R15,
10251 X86::RBP, X86::RSP, 0);
10252
10253 break;
10254 }
Eric Christopherfd179292009-08-27 18:07:15 +000010255 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010256 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010257 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010258 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010259 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010260 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010261 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010262 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010263 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010264 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10265 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010266 }
10267 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010268
Chris Lattner1efa40f2006-02-22 00:56:39 +000010269 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010270}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010271
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010272std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010273X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010274 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010275 // First, see if this is a constraint that directly corresponds to an LLVM
10276 // register class.
10277 if (Constraint.size() == 1) {
10278 // GCC Constraint Letters
10279 switch (Constraint[0]) {
10280 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010281 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010282 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010283 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010284 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010285 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010286 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010287 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010288 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010289 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010290 case 'R': // LEGACY_REGS
10291 if (VT == MVT::i8)
10292 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10293 if (VT == MVT::i16)
10294 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10295 if (VT == MVT::i32 || !Subtarget->is64Bit())
10296 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10297 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010298 case 'f': // FP Stack registers.
10299 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10300 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010301 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010302 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010303 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010304 return std::make_pair(0U, X86::RFP64RegisterClass);
10305 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010306 case 'y': // MMX_REGS if MMX allowed.
10307 if (!Subtarget->hasMMX()) break;
10308 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010309 case 'Y': // SSE_REGS if SSE2 allowed
10310 if (!Subtarget->hasSSE2()) break;
10311 // FALL THROUGH.
10312 case 'x': // SSE_REGS if SSE1 allowed
10313 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010314
Owen Anderson825b72b2009-08-11 20:47:22 +000010315 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010316 default: break;
10317 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010318 case MVT::f32:
10319 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010320 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010321 case MVT::f64:
10322 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010323 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010324 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010325 case MVT::v16i8:
10326 case MVT::v8i16:
10327 case MVT::v4i32:
10328 case MVT::v2i64:
10329 case MVT::v4f32:
10330 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010331 return std::make_pair(0U, X86::VR128RegisterClass);
10332 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010333 break;
10334 }
10335 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010336
Chris Lattnerf76d1802006-07-31 23:26:50 +000010337 // Use the default implementation in TargetLowering to convert the register
10338 // constraint into a member of a register class.
10339 std::pair<unsigned, const TargetRegisterClass*> Res;
10340 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010341
10342 // Not found as a standard register?
10343 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010344 // Map st(0) -> st(7) -> ST0
10345 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10346 tolower(Constraint[1]) == 's' &&
10347 tolower(Constraint[2]) == 't' &&
10348 Constraint[3] == '(' &&
10349 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10350 Constraint[5] == ')' &&
10351 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010352
Chris Lattner56d77c72009-09-13 22:41:48 +000010353 Res.first = X86::ST0+Constraint[4]-'0';
10354 Res.second = X86::RFP80RegisterClass;
10355 return Res;
10356 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010357
Chris Lattner56d77c72009-09-13 22:41:48 +000010358 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010359 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010360 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010361 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010362 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010363 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010364
10365 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010366 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010367 Res.first = X86::EFLAGS;
10368 Res.second = X86::CCRRegisterClass;
10369 return Res;
10370 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010371
Dale Johannesen330169f2008-11-13 21:52:36 +000010372 // 'A' means EAX + EDX.
10373 if (Constraint == "A") {
10374 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010375 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010376 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010377 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010378 return Res;
10379 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010380
Chris Lattnerf76d1802006-07-31 23:26:50 +000010381 // Otherwise, check to see if this is a register class of the wrong value
10382 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10383 // turn into {ax},{dx}.
10384 if (Res.second->hasType(VT))
10385 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010386
Chris Lattnerf76d1802006-07-31 23:26:50 +000010387 // All of the single-register GCC register classes map their values onto
10388 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10389 // really want an 8-bit or 32-bit register, map to the appropriate register
10390 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010391 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010392 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010393 unsigned DestReg = 0;
10394 switch (Res.first) {
10395 default: break;
10396 case X86::AX: DestReg = X86::AL; break;
10397 case X86::DX: DestReg = X86::DL; break;
10398 case X86::CX: DestReg = X86::CL; break;
10399 case X86::BX: DestReg = X86::BL; break;
10400 }
10401 if (DestReg) {
10402 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010403 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010404 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010405 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010406 unsigned DestReg = 0;
10407 switch (Res.first) {
10408 default: break;
10409 case X86::AX: DestReg = X86::EAX; break;
10410 case X86::DX: DestReg = X86::EDX; break;
10411 case X86::CX: DestReg = X86::ECX; break;
10412 case X86::BX: DestReg = X86::EBX; break;
10413 case X86::SI: DestReg = X86::ESI; break;
10414 case X86::DI: DestReg = X86::EDI; break;
10415 case X86::BP: DestReg = X86::EBP; break;
10416 case X86::SP: DestReg = X86::ESP; break;
10417 }
10418 if (DestReg) {
10419 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010420 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010421 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010422 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010423 unsigned DestReg = 0;
10424 switch (Res.first) {
10425 default: break;
10426 case X86::AX: DestReg = X86::RAX; break;
10427 case X86::DX: DestReg = X86::RDX; break;
10428 case X86::CX: DestReg = X86::RCX; break;
10429 case X86::BX: DestReg = X86::RBX; break;
10430 case X86::SI: DestReg = X86::RSI; break;
10431 case X86::DI: DestReg = X86::RDI; break;
10432 case X86::BP: DestReg = X86::RBP; break;
10433 case X86::SP: DestReg = X86::RSP; break;
10434 }
10435 if (DestReg) {
10436 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010437 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010438 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010439 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010440 } else if (Res.second == X86::FR32RegisterClass ||
10441 Res.second == X86::FR64RegisterClass ||
10442 Res.second == X86::VR128RegisterClass) {
10443 // Handle references to XMM physical registers that got mapped into the
10444 // wrong class. This can happen with constraints like {xmm0} where the
10445 // target independent register mapper will just pick the first match it can
10446 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010447 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010448 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010449 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010450 Res.second = X86::FR64RegisterClass;
10451 else if (X86::VR128RegisterClass->hasType(VT))
10452 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010453 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010454
Chris Lattnerf76d1802006-07-31 23:26:50 +000010455 return Res;
10456}