blob: a322ad2aa25e8542f3603a1fee35b2276c547e0d [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
65 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
66 default: llvm_unreachable("unknown subtarget type");
67 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000068 if (TM.getSubtarget<X86Subtarget>().is64Bit())
69 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000071 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000072 if (TM.getSubtarget<X86Subtarget>().is64Bit())
73 return new X8664_ELFTargetObjectFile(TM);
74 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000075 case X86Subtarget::isMingw:
76 case X86Subtarget::isCygwin:
77 case X86Subtarget::isWindows:
78 return new TargetLoweringObjectFileCOFF();
79 }
Chris Lattnerf0144122009-07-28 03:13:23 +000080}
81
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000085 X86ScalarSSEf64 = Subtarget->hasSSE2();
86 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000090 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000091
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000092 // Set up the TargetLowering object.
93
94 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000096 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000097 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000098 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000099
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000101 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 setUseUnderscoreSetJmp(false);
103 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000104 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 // MS runtime is weird: it exports _setjmp, but longjmp!
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(false);
108 } else {
109 setUseUnderscoreSetJmp(true);
110 setUseUnderscoreLongJmp(true);
111 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000112
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000113 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000115 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000117 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000121
Scott Michelfdc40a02009-02-17 22:15:04 +0000122 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000148 // We have an algorithm for SSE2->double, and we turn this into a
149 // 64-bit FILD followed by conditional FADD for other targets.
150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000151 // We have an algorithm for SSE2, and we turn this into a 64-bit
152 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000154 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000155
156 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
157 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
159 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160
Devang Patel6a784892009-06-05 18:48:29 +0000161 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 // SSE has no i16 to fp conversion, only i32
163 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000167 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000171 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
173 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000174 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000175
Dale Johannesen73328d12007-09-19 23:55:34 +0000176 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
177 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000180
Evan Cheng02568ff2006-01-30 22:13:22 +0000181 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
182 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
184 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000185
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000186 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000188 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
192 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000193 }
194
195 // Handle FP_TO_UINT by promoting the destination to a larger signed
196 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000200
Evan Cheng25ab6902006-09-08 06:48:29 +0000201 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
203 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000204 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000206 // Expand FP_TO_UINT into a select.
207 // FIXME: We would like to use a Custom expander here eventually to do
208 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000211 // With SSE3 we can use fisttpll to convert to a signed i64; without
212 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000214 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000215
Chris Lattner399610a2006-12-05 18:22:22 +0000216 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000217 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
219 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000221 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000222 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
223 if (Subtarget->hasMMX() && !DisableMMX)
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
225 else
226 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000227 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000228 }
Chris Lattner21f66852005-12-23 05:15:23 +0000229
Dan Gohmanb00ee212008-02-18 19:34:53 +0000230 // Scalar integer divide and remainder are lowered to use operations that
231 // produce two results, to match the available instructions. This exposes
232 // the two-result form to trivial CSE, which is able to combine x/y and x%y
233 // into a single instruction.
234 //
235 // Scalar integer multiply-high is also lowered to use two-result
236 // operations, to match the available instructions. However, plain multiply
237 // (low) operations are left as Legal, as there are single-result
238 // instructions for this in x86. Using the two-result multiply instructions
239 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
241 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
242 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::SREM , MVT::i8 , Expand);
245 setOperationAction(ISD::UREM , MVT::i8 , Expand);
246 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
247 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
248 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::SREM , MVT::i16 , Expand);
251 setOperationAction(ISD::UREM , MVT::i16 , Expand);
252 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
253 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
254 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::SREM , MVT::i32 , Expand);
257 setOperationAction(ISD::UREM , MVT::i32 , Expand);
258 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
259 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
260 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::SREM , MVT::i64 , Expand);
263 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000264
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
266 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
267 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
268 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
274 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f64 , Expand);
277 setOperationAction(ISD::FREM , MVT::f80 , Expand);
278 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000279
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000284 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
285 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
287 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
288 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
291 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
292 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 }
294
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
296 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000297
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000300 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000301 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000302 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
307 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000308 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
312 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000318
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000319 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
321 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
323 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000324 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
326 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000327 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
330 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
331 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
332 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000333 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000335 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
338 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000339 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000344
Evan Chengd2cde682008-03-10 19:38:10 +0000345 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000347
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000348 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000350
Mon P Wang63307c32008-05-05 19:05:59 +0000351 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
353 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000356
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000362 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000370 }
371
Evan Cheng3c992d22006-03-07 02:02:57 +0000372 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000373 if (!Subtarget->isTargetDarwin() &&
374 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000375 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000377 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
380 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
381 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
382 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000383 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000384 setExceptionPointerRegister(X86::RAX);
385 setExceptionSelectorRegister(X86::RDX);
386 } else {
387 setExceptionPointerRegister(X86::EAX);
388 setExceptionSelectorRegister(X86::EDX);
389 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
391 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000396
Nate Begemanacc398c2006-01-25 18:21:52 +0000397 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::VASTART , MVT::Other, Custom);
399 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000400 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::VAARG , MVT::Other, Custom);
402 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000403 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VAARG , MVT::Other, Expand);
405 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 }
Evan Chengae642192007-03-02 23:16:35 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000410 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000412 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000414 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000416
Evan Chengc7ce29b2009-02-13 22:36:38 +0000417 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000418 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
421 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000422
Evan Cheng223547a2006-01-31 22:28:30 +0000423 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::FABS , MVT::f64, Custom);
425 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000426
427 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FNEG , MVT::f64, Custom);
429 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
Evan Cheng68c47cb2007-01-05 07:55:56 +0000431 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
433 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000434
Evan Chengd25e9e82006-02-02 00:28:23 +0000435 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FSIN , MVT::f64, Expand);
437 setOperationAction(ISD::FCOS , MVT::f64, Expand);
438 setOperationAction(ISD::FSIN , MVT::f32, Expand);
439 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440
Chris Lattnera54aa942006-01-29 06:26:08 +0000441 // Expand FP immediates into loads from the stack, except for the special
442 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443 addLegalFPImmediate(APFloat(+0.0)); // xorpd
444 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000445 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000446 // Use SSE for f32, x87 for f64.
447 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
449 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450
451 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453
454 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
461 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FSIN , MVT::f32, Expand);
465 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
Nate Begemane1795842008-02-14 08:57:00 +0000467 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468 addLegalFPImmediate(APFloat(+0.0f)); // xorps
469 addLegalFPImmediate(APFloat(+0.0)); // FLD0
470 addLegalFPImmediate(APFloat(+1.0)); // FLD1
471 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
472 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
473
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
476 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000478 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
482 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
485 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
486 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
487 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000488
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000493 addLegalFPImmediate(APFloat(+0.0)); // FLD0
494 addLegalFPImmediate(APFloat(+1.0)); // FLD1
495 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
496 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000497 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000502
Dale Johannesen59a58732007-08-05 18:49:15 +0000503 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000504 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
506 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
507 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000508 {
509 bool ignored;
510 APFloat TmpFlt(+0.0);
511 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
512 &ignored);
513 addLegalFPImmediate(TmpFlt); // FLD0
514 TmpFlt.changeSign();
515 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
516 APFloat TmpFlt2(+1.0);
517 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt2); // FLD1
520 TmpFlt2.changeSign();
521 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
522 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000523
Evan Chengc7ce29b2009-02-13 22:36:38 +0000524 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
526 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000527 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000528 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000529
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000530 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
532 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
533 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FLOG, MVT::f80, Expand);
536 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
537 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
538 setOperationAction(ISD::FEXP, MVT::f80, Expand);
539 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000540
Mon P Wangf007a8b2008-11-06 05:31:54 +0000541 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000542 // (for widening) or expand (for scalarization). Then we will selectively
543 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
545 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
546 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
561 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
562 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000594 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000595 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
599 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
600 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
601 setTruncStoreAction((MVT::SimpleValueType)VT,
602 (MVT::SimpleValueType)InnerVT, Expand);
603 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
604 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
605 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000606 }
607
Evan Chengc7ce29b2009-02-13 22:36:38 +0000608 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
609 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000610 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000611 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
612 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
613 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
614 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass, false);
615 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
618 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
619 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
620 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
623 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
624 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
625 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
628 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::AND, MVT::v8i8, Promote);
631 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
632 setOperationAction(ISD::AND, MVT::v4i16, Promote);
633 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
634 setOperationAction(ISD::AND, MVT::v2i32, Promote);
635 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::OR, MVT::v8i8, Promote);
639 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
640 setOperationAction(ISD::OR, MVT::v4i16, Promote);
641 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
642 setOperationAction(ISD::OR, MVT::v2i32, Promote);
643 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000645
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
647 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
648 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
649 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
650 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000653
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
655 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
656 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
657 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
658 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000663
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
665 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000669
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2f32, Custom);
695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
795 if (!VT.is128BitVector()) {
796 continue;
797 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000798
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000809 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000810
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000812
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
815 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
816 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
817 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
820 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000821 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000825 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000826
Nate Begeman14d12ca2008-02-11 04:19:36 +0000827 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000828 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
829 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
830 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
831 setOperationAction(ISD::FRINT, MVT::f32, Legal);
832 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
833 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
834 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
835 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
836 setOperationAction(ISD::FRINT, MVT::f64, Legal);
837 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
838
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000841
842 // i8 and i16 vectors are custom , because the source register and source
843 // source memory operand types are not the same width. f32 vectors are
844 // custom since the immediate controlling the insert encodes additional
845 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000850
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000855
856 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000859 }
860 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000861
Nate Begeman30a0de92008-07-17 16:51:19 +0000862 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000864 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000865
David Greene9b9838d2009-06-29 16:47:10 +0000866 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
870 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
875 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
876 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
877 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
878 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
879 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
880 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
881 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
882 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
883 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
884 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
886 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000887
888 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
890 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
891 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
892 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
893 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
894 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
895 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
896 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
897 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
898 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
899 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
900 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
901 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
902 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000903
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
906 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
907 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000908
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
910 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
911 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
913 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
916 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
918 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
919 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
920 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000921
922#if 0
923 // Not sure we want to do this since there are no 256-bit integer
924 // operations in AVX
925
926 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
927 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
929 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000930
931 // Do not attempt to custom lower non-power-of-2 vectors
932 if (!isPowerOf2_32(VT.getVectorNumElements()))
933 continue;
934
935 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
936 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
937 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
938 }
939
940 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000943 }
David Greene9b9838d2009-06-29 16:47:10 +0000944#endif
945
946#if 0
947 // Not sure we want to do this since there are no 256-bit integer
948 // operations in AVX
949
950 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
951 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
953 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000954
955 if (!VT.is256BitVector()) {
956 continue;
957 }
958 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 }
969
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000971#endif
972 }
973
Evan Cheng6be2c582006-04-05 23:38:46 +0000974 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000976
Bill Wendling74c37652008-12-09 22:08:41 +0000977 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000983
984 // Don't try to custom-lower 64-bit add-with-overflow and friends
985 // on x86-32; the x86 backend currently doesn't know how to handle them.
986 //
987 // This doesn't really fix anything because LegalizeTypes doesn't know
988 // how to handle them either. We do get a better error message, though.
989 //
990 // This may not be hard to implement though.
991 // In fact you could even cheat, and turn the 64 bit add-with-overflow
992 // into a 65 bit add, with the top bit being used to compute the overflow
993 // flag. That should then all get expanded out automagically.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1000 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001001
Evan Chengd54f2d52009-03-31 19:38:51 +00001002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1007 }
1008
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001012 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001013 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001017 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001018 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001019 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001020 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001021 if (Subtarget->is64Bit())
1022 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001023
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024 computeRegisterProperties();
1025
Evan Cheng87ed7162006-02-14 08:25:08 +00001026 // FIXME: These should be based on subtarget info. Plus, the values should
1027 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001028 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001029 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001030 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001031 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001032 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001033}
1034
Scott Michel5b8f82e2008-03-10 15:42:14 +00001035
Owen Anderson825b72b2009-08-11 20:47:22 +00001036MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1037 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001038}
1039
1040
Evan Cheng29286502008-01-23 23:17:41 +00001041/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1042/// the desired ByVal argument alignment.
1043static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1044 if (MaxAlign == 16)
1045 return;
1046 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1047 if (VTy->getBitWidth() == 128)
1048 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001049 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1050 unsigned EltAlign = 0;
1051 getMaxByValAlign(ATy->getElementType(), EltAlign);
1052 if (EltAlign > MaxAlign)
1053 MaxAlign = EltAlign;
1054 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1055 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1056 unsigned EltAlign = 0;
1057 getMaxByValAlign(STy->getElementType(i), EltAlign);
1058 if (EltAlign > MaxAlign)
1059 MaxAlign = EltAlign;
1060 if (MaxAlign == 16)
1061 break;
1062 }
1063 }
1064 return;
1065}
1066
1067/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1068/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001069/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1070/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001071unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001072 if (Subtarget->is64Bit()) {
1073 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001074 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001075 if (TyAlign > 8)
1076 return TyAlign;
1077 return 8;
1078 }
1079
Evan Cheng29286502008-01-23 23:17:41 +00001080 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001081 if (Subtarget->hasSSE1())
1082 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001083 return Align;
1084}
Chris Lattner2b02a442007-02-25 08:29:00 +00001085
Evan Chengf0df0312008-05-15 08:39:06 +00001086/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001087/// and store operations as a result of memset, memcpy, and memmove
1088/// lowering. If DstAlign is zero that means it's safe to destination
1089/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1090/// means there isn't a need to check it against alignment requirement,
1091/// probably because the source does not need to be loaded. If
1092/// 'NonScalarIntSafe' is true, that means it's safe to return a
1093/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1094/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1095/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001096/// It returns EVT::Other if the type should be determined using generic
1097/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001098EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001099X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1100 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001101 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001102 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001103 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001104 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1105 // linux. This is because the stack realignment code can't handle certain
1106 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001107 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001108 if (NonScalarIntSafe &&
1109 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001110 if (Size >= 16 &&
1111 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001112 ((DstAlign == 0 || DstAlign >= 16) &&
1113 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 Subtarget->getStackAlignment() >= 16) {
1115 if (Subtarget->hasSSE2())
1116 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001117 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001119 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001120 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001121 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001122 Subtarget->hasSSE2()) {
1123 // Do not use f64 to lower memcpy if source is string constant. It's
1124 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001125 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001126 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001127 }
Evan Chengf0df0312008-05-15 08:39:06 +00001128 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001129 return MVT::i64;
1130 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001131}
1132
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001133/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1134/// current function. The returned value is a member of the
1135/// MachineJumpTableInfo::JTEntryKind enum.
1136unsigned X86TargetLowering::getJumpTableEncoding() const {
1137 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1138 // symbol.
1139 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1140 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001141 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001142
1143 // Otherwise, use the normal jump table encoding heuristics.
1144 return TargetLowering::getJumpTableEncoding();
1145}
1146
Chris Lattner589c6f62010-01-26 06:28:43 +00001147/// getPICBaseSymbol - Return the X86-32 PIC base.
1148MCSymbol *
1149X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1150 MCContext &Ctx) const {
1151 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001152 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1153 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001154}
1155
1156
Chris Lattnerc64daab2010-01-26 05:02:42 +00001157const MCExpr *
1158X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1159 const MachineBasicBlock *MBB,
1160 unsigned uid,MCContext &Ctx) const{
1161 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1162 Subtarget->isPICStyleGOT());
1163 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1164 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001165 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1166 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001167}
1168
Evan Chengcc415862007-11-09 01:32:10 +00001169/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1170/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001171SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001172 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001173 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001174 // This doesn't have DebugLoc associated with it, but is not really the
1175 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001176 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001177 return Table;
1178}
1179
Chris Lattner589c6f62010-01-26 06:28:43 +00001180/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1181/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1182/// MCExpr.
1183const MCExpr *X86TargetLowering::
1184getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1185 MCContext &Ctx) const {
1186 // X86-64 uses RIP relative addressing based on the jump table label.
1187 if (Subtarget->isPICStyleRIPRel())
1188 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1189
1190 // Otherwise, the reference is relative to the PIC base.
1191 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1192}
1193
Bill Wendlingb4202b82009-07-01 18:50:55 +00001194/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001195unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001196 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001197}
1198
Chris Lattner2b02a442007-02-25 08:29:00 +00001199//===----------------------------------------------------------------------===//
1200// Return Value Calling Convention Implementation
1201//===----------------------------------------------------------------------===//
1202
Chris Lattner59ed56b2007-02-28 04:55:35 +00001203#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001204
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001205bool
1206X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1207 const SmallVectorImpl<EVT> &OutTys,
1208 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmand858e902010-04-17 15:26:15 +00001209 SelectionDAG &DAG) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001210 SmallVector<CCValAssign, 16> RVLocs;
1211 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1212 RVLocs, *DAG.getContext());
1213 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1214}
1215
Dan Gohman98ca4f22009-08-05 01:29:28 +00001216SDValue
1217X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001218 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001219 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001220 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001221 MachineFunction &MF = DAG.getMachineFunction();
1222 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001223
Chris Lattner9774c912007-02-27 05:28:59 +00001224 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001225 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1226 RVLocs, *DAG.getContext());
1227 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001228
Evan Chengdcea1632010-02-04 02:40:39 +00001229 // Add the regs to the liveout set for the function.
1230 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1231 for (unsigned i = 0; i != RVLocs.size(); ++i)
1232 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1233 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001234
Dan Gohman475871a2008-07-27 21:46:04 +00001235 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001236
Dan Gohman475871a2008-07-27 21:46:04 +00001237 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001238 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1239 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001240 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1241 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001242
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001243 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001244 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1245 CCValAssign &VA = RVLocs[i];
1246 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001247 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Chris Lattner447ff682008-03-11 03:23:40 +00001249 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1250 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001251 if (VA.getLocReg() == X86::ST0 ||
1252 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001253 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1254 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001255 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001257 RetOps.push_back(ValToCopy);
1258 // Don't emit a copytoreg.
1259 continue;
1260 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001261
Evan Cheng242b38b2009-02-23 09:03:22 +00001262 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1263 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001264 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001265 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001266 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001267 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001268 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001269 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001270 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001271 }
1272
Dale Johannesendd64c412009-02-04 00:33:20 +00001273 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001274 Flag = Chain.getValue(1);
1275 }
Dan Gohman61a92132008-04-21 23:59:07 +00001276
1277 // The x86-64 ABI for returning structs by value requires that we copy
1278 // the sret argument into %rax for the return. We saved the argument into
1279 // a virtual register in the entry block, so now we copy the value out
1280 // and into %rax.
1281 if (Subtarget->is64Bit() &&
1282 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1283 MachineFunction &MF = DAG.getMachineFunction();
1284 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1285 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001286 assert(Reg &&
1287 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001288 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001289
Dale Johannesendd64c412009-02-04 00:33:20 +00001290 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001291 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001292
1293 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001294 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001295 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001296
Chris Lattner447ff682008-03-11 03:23:40 +00001297 RetOps[0] = Chain; // Update chain.
1298
1299 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001300 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001301 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001302
1303 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001305}
1306
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307/// LowerCallResult - Lower the result values of a call into the
1308/// appropriate copies out of appropriate physical registers.
1309///
1310SDValue
1311X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001312 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001313 const SmallVectorImpl<ISD::InputArg> &Ins,
1314 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001315 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001316
Chris Lattnere32bbf62007-02-28 07:09:55 +00001317 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001318 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001319 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001320 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001321 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001322 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001323
Chris Lattner3085e152007-02-25 08:59:22 +00001324 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001325 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001326 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001327 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Torok Edwin3f142c32009-02-01 18:15:56 +00001329 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001331 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001332 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001333 }
1334
Chris Lattner8e6da152008-03-10 21:08:41 +00001335 // If this is a call to a function that returns an fp value on the floating
1336 // point stack, but where we prefer to use the value in xmm registers, copy
1337 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001338 if ((VA.getLocReg() == X86::ST0 ||
1339 VA.getLocReg() == X86::ST1) &&
1340 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001341 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001342 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Evan Cheng79fb3b42009-02-20 20:43:02 +00001344 SDValue Val;
1345 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001346 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1347 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1348 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001350 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1352 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001353 } else {
1354 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001355 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001356 Val = Chain.getValue(0);
1357 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001358 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1359 } else {
1360 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1361 CopyVT, InFlag).getValue(1);
1362 Val = Chain.getValue(0);
1363 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001364 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001365
Dan Gohman37eed792009-02-04 17:28:58 +00001366 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001367 // Round the F80 the right size, which also moves to the appropriate xmm
1368 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001369 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001370 // This truncation won't change the value.
1371 DAG.getIntPtrConstant(1));
1372 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001373
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001375 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001376
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001378}
1379
1380
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001381//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001382// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001383//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001384// StdCall calling convention seems to be standard for many Windows' API
1385// routines and around. It differs from C calling convention just a little:
1386// callee should clean up the stack, not caller. Symbols should be also
1387// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001388// For info on fast calling convention see Fast Calling Convention (tail call)
1389// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001390
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001392/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001393static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1394 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001395 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001396
Dan Gohman98ca4f22009-08-05 01:29:28 +00001397 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001398}
1399
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001400/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001401/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001402static bool
1403ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1404 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001405 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001406
Dan Gohman98ca4f22009-08-05 01:29:28 +00001407 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001408}
1409
Dan Gohman095cc292008-09-13 01:54:27 +00001410/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1411/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001412CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001413 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001414 if (CC == CallingConv::GHC)
1415 return CC_X86_64_GHC;
1416 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001417 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001418 else
1419 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001420 }
1421
Gordon Henriksen86737662008-01-05 16:56:59 +00001422 if (CC == CallingConv::X86_FastCall)
1423 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001424 else if (CC == CallingConv::X86_ThisCall)
1425 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001426 else if (CC == CallingConv::Fast)
1427 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001428 else if (CC == CallingConv::GHC)
1429 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001430 else
1431 return CC_X86_32_C;
1432}
1433
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001434/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1435/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001436/// the specific parameter attribute. The copy will be passed as a byval
1437/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001438static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001439CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001440 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1441 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001442 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001443 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001444 /*isVolatile*/false, /*AlwaysInline=*/true,
1445 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001446}
1447
Chris Lattner29689432010-03-11 00:22:57 +00001448/// IsTailCallConvention - Return true if the calling convention is one that
1449/// supports tail call optimization.
1450static bool IsTailCallConvention(CallingConv::ID CC) {
1451 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1452}
1453
Evan Cheng0c439eb2010-01-27 00:07:07 +00001454/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1455/// a tailcall target by changing its ABI.
1456static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001457 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001458}
1459
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460SDValue
1461X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001462 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 const SmallVectorImpl<ISD::InputArg> &Ins,
1464 DebugLoc dl, SelectionDAG &DAG,
1465 const CCValAssign &VA,
1466 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001467 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001468 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001470 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001471 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001472 EVT ValVT;
1473
1474 // If value is passed by pointer we have address passed instead of the value
1475 // itself.
1476 if (VA.getLocInfo() == CCValAssign::Indirect)
1477 ValVT = VA.getLocVT();
1478 else
1479 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001480
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001481 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001482 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001483 // In case of tail call optimization mark all arguments mutable. Since they
1484 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001485 if (Flags.isByVal()) {
1486 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1487 VA.getLocMemOffset(), isImmutable, false);
1488 return DAG.getFrameIndex(FI, getPointerTy());
1489 } else {
1490 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1491 VA.getLocMemOffset(), isImmutable, false);
1492 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1493 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001494 PseudoSourceValue::getFixedStack(FI), 0,
1495 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001496 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001497}
1498
Dan Gohman475871a2008-07-27 21:46:04 +00001499SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001500X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001501 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 bool isVarArg,
1503 const SmallVectorImpl<ISD::InputArg> &Ins,
1504 DebugLoc dl,
1505 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001506 SmallVectorImpl<SDValue> &InVals)
1507 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001508 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001509 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001510
Gordon Henriksen86737662008-01-05 16:56:59 +00001511 const Function* Fn = MF.getFunction();
1512 if (Fn->hasExternalLinkage() &&
1513 Subtarget->isTargetCygMing() &&
1514 Fn->getName() == "main")
1515 FuncInfo->setForceFramePointer(true);
1516
Evan Cheng1bc78042006-04-26 01:20:17 +00001517 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001518 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001519 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001520
Chris Lattner29689432010-03-11 00:22:57 +00001521 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1522 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001523
Chris Lattner638402b2007-02-28 07:00:42 +00001524 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001525 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001526 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1527 ArgLocs, *DAG.getContext());
1528 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001529
Chris Lattnerf39f7712007-02-28 05:46:49 +00001530 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001531 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001532 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1533 CCValAssign &VA = ArgLocs[i];
1534 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1535 // places.
1536 assert(VA.getValNo() != LastVal &&
1537 "Don't support value assigned to multiple locs yet");
1538 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001539
Chris Lattnerf39f7712007-02-28 05:46:49 +00001540 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001541 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001542 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001544 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001546 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001548 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001549 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001550 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001551 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001552 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001553 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1554 RC = X86::VR64RegisterClass;
1555 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001556 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001557
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001558 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001559 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001560
Chris Lattnerf39f7712007-02-28 05:46:49 +00001561 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1562 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1563 // right size.
1564 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001565 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001566 DAG.getValueType(VA.getValVT()));
1567 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001568 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001570 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001571 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001572
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001573 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001574 // Handle MMX values passed in XMM regs.
1575 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1577 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001578 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1579 } else
1580 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001581 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001582 } else {
1583 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001584 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001585 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001586
1587 // If value is passed via pointer - do a load.
1588 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001589 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1590 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001591
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001593 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001594
Dan Gohman61a92132008-04-21 23:59:07 +00001595 // The x86-64 ABI for returning structs by value requires that we copy
1596 // the sret argument into %rax for the return. Save the argument into
1597 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001598 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001599 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1600 unsigned Reg = FuncInfo->getSRetReturnReg();
1601 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001602 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001603 FuncInfo->setSRetReturnReg(Reg);
1604 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001607 }
1608
Chris Lattnerf39f7712007-02-28 05:46:49 +00001609 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001610 // Align stack specially for tail calls.
1611 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001612 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001613
Evan Cheng1bc78042006-04-26 01:20:17 +00001614 // If the function takes variable number of arguments, make a frame index for
1615 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001616 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001617 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1618 CallConv != CallingConv::X86_ThisCall)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001619 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,
1620 true, false));
Gordon Henriksen86737662008-01-05 16:56:59 +00001621 }
1622 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001623 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1624
1625 // FIXME: We should really autogenerate these arrays
1626 static const unsigned GPR64ArgRegsWin64[] = {
1627 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001628 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001629 static const unsigned XMMArgRegsWin64[] = {
1630 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1631 };
1632 static const unsigned GPR64ArgRegs64Bit[] = {
1633 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1634 };
1635 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1637 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1638 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001639 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1640
1641 if (IsWin64) {
1642 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1643 GPR64ArgRegs = GPR64ArgRegsWin64;
1644 XMMArgRegs = XMMArgRegsWin64;
1645 } else {
1646 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1647 GPR64ArgRegs = GPR64ArgRegs64Bit;
1648 XMMArgRegs = XMMArgRegs64Bit;
1649 }
1650 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1651 TotalNumIntRegs);
1652 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1653 TotalNumXMMRegs);
1654
Devang Patel578efa92009-06-05 21:57:13 +00001655 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001656 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001657 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001658 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001659 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001660 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001661 // Kernel mode asks for SSE to be disabled, so don't push them
1662 // on the stack.
1663 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001664
Gordon Henriksen86737662008-01-05 16:56:59 +00001665 // For X86-64, if there are vararg parameters that are passed via
1666 // registers, then we must store them to their spots on the stack so they
1667 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001668 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1669 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1670 FuncInfo->setRegSaveFrameIndex(
1671 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1672 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001673
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001675 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001676 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1677 getPointerTy());
1678 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001679 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001680 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1681 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001682 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1683 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001685 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001686 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001687 PseudoSourceValue::getFixedStack(
1688 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001689 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001690 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001691 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001693
Dan Gohmanface41a2009-08-16 21:24:25 +00001694 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1695 // Now store the XMM (fp + vector) parameter registers.
1696 SmallVector<SDValue, 11> SaveXMMOps;
1697 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001698
Dan Gohmanface41a2009-08-16 21:24:25 +00001699 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1700 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1701 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001702
Dan Gohman1e93df62010-04-17 14:41:14 +00001703 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1704 FuncInfo->getRegSaveFrameIndex()));
1705 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1706 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001707
Dan Gohmanface41a2009-08-16 21:24:25 +00001708 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1709 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1710 X86::VR128RegisterClass);
1711 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1712 SaveXMMOps.push_back(Val);
1713 }
1714 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1715 MVT::Other,
1716 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001718
1719 if (!MemOps.empty())
1720 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1721 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001722 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001723 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001724
Gordon Henriksen86737662008-01-05 16:56:59 +00001725 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001726 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001727 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001728 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001729 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001730 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001731 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001732 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001733 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001734
Gordon Henriksen86737662008-01-05 16:56:59 +00001735 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001736 // RegSaveFrameIndex is X86-64 only.
1737 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001738 if (CallConv == CallingConv::X86_FastCall ||
1739 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001740 // fastcc functions can't have varargs.
1741 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001742 }
Evan Cheng25caf632006-05-23 21:06:34 +00001743
Dan Gohman98ca4f22009-08-05 01:29:28 +00001744 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001745}
1746
Dan Gohman475871a2008-07-27 21:46:04 +00001747SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1749 SDValue StackPtr, SDValue Arg,
1750 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001751 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001752 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001753 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001754 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001755 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001756 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001757 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001758 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001759 }
Dale Johannesenace16102009-02-03 19:33:06 +00001760 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001761 PseudoSourceValue::getStack(), LocMemOffset,
1762 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001763}
1764
Bill Wendling64e87322009-01-16 19:25:27 +00001765/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001766/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001767SDValue
1768X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001769 SDValue &OutRetAddr, SDValue Chain,
1770 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001771 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001772 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001773 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001774 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001775
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001776 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001777 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001778 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001779}
1780
1781/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1782/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001783static SDValue
1784EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001785 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001786 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001787 // Store the return address to the appropriate stack slot.
1788 if (!FPDiff) return Chain;
1789 // Calculate the new stack slot for the return address.
1790 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001791 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001792 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001793 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001794 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001795 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001796 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1797 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001798 return Chain;
1799}
1800
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001802X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001803 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001804 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001805 const SmallVectorImpl<ISD::OutputArg> &Outs,
1806 const SmallVectorImpl<ISD::InputArg> &Ins,
1807 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001808 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001809 MachineFunction &MF = DAG.getMachineFunction();
1810 bool Is64Bit = Subtarget->is64Bit();
1811 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001812 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001813
Evan Cheng5f941932010-02-05 02:21:12 +00001814 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001815 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001816 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1817 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001818 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001819
1820 // Sibcalls are automatically detected tailcalls which do not require
1821 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001822 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001823 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001824
1825 if (isTailCall)
1826 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001827 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001828
Chris Lattner29689432010-03-11 00:22:57 +00001829 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1830 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001831
Chris Lattner638402b2007-02-28 07:00:42 +00001832 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001833 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001834 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1835 ArgLocs, *DAG.getContext());
1836 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Chris Lattner423c5f42007-02-28 05:31:48 +00001838 // Get a count of how many bytes are to be pushed on the stack.
1839 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001840 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001841 // This is a sibcall. The memory operands are available in caller's
1842 // own caller's stack.
1843 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001844 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001845 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001846
Gordon Henriksen86737662008-01-05 16:56:59 +00001847 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001848 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001850 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1852 FPDiff = NumBytesCallerPushed - NumBytes;
1853
1854 // Set the delta of movement of the returnaddr stackslot.
1855 // But only set if delta is greater than previous delta.
1856 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1857 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1858 }
1859
Evan Chengf22f9b32010-02-06 03:28:46 +00001860 if (!IsSibcall)
1861 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001862
Dan Gohman475871a2008-07-27 21:46:04 +00001863 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001864 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001865 if (isTailCall && FPDiff)
1866 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1867 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001868
Dan Gohman475871a2008-07-27 21:46:04 +00001869 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1870 SmallVector<SDValue, 8> MemOpChains;
1871 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001872
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001873 // Walk the register/memloc assignments, inserting copies/loads. In the case
1874 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001875 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1876 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001877 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001878 SDValue Arg = Outs[i].Val;
1879 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001880 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001881
Chris Lattner423c5f42007-02-28 05:31:48 +00001882 // Promote the value if needed.
1883 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001884 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001885 case CCValAssign::Full: break;
1886 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001887 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001888 break;
1889 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001890 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001891 break;
1892 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001893 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1894 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001895 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1896 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1897 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001898 } else
1899 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1900 break;
1901 case CCValAssign::BCvt:
1902 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001903 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001904 case CCValAssign::Indirect: {
1905 // Store the argument.
1906 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001907 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001908 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001909 PseudoSourceValue::getFixedStack(FI), 0,
1910 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001911 Arg = SpillSlot;
1912 break;
1913 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001914 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001915
Chris Lattner423c5f42007-02-28 05:31:48 +00001916 if (VA.isRegLoc()) {
1917 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001918 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001919 assert(VA.isMemLoc());
1920 if (StackPtr.getNode() == 0)
1921 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1922 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1923 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001924 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001925 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001926
Evan Cheng32fe1032006-05-25 00:59:30 +00001927 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001929 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001930
Evan Cheng347d5f72006-04-28 21:29:37 +00001931 // Build a sequence of copy-to-reg nodes chained together with token chain
1932 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001933 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001934 // Tail call byval lowering might overwrite argument registers so in case of
1935 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001937 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001938 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001939 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001940 InFlag = Chain.getValue(1);
1941 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001942
Chris Lattner88e1fd52009-07-09 04:24:46 +00001943 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001944 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1945 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001946 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001947 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1948 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001949 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001950 InFlag);
1951 InFlag = Chain.getValue(1);
1952 } else {
1953 // If we are tail calling and generating PIC/GOT style code load the
1954 // address of the callee into ECX. The value in ecx is used as target of
1955 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1956 // for tail calls on PIC/GOT architectures. Normally we would just put the
1957 // address of GOT into ebx and then call target@PLT. But for tail calls
1958 // ebx would be restored (since ebx is callee saved) before jumping to the
1959 // target@PLT.
1960
1961 // Note: The actual moving to ECX is done further down.
1962 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1963 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1964 !G->getGlobal()->hasProtectedVisibility())
1965 Callee = LowerGlobalAddress(Callee, DAG);
1966 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001967 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001968 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001969 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001970
Gordon Henriksen86737662008-01-05 16:56:59 +00001971 if (Is64Bit && isVarArg) {
1972 // From AMD64 ABI document:
1973 // For calls that may call functions that use varargs or stdargs
1974 // (prototype-less calls or calls to functions containing ellipsis (...) in
1975 // the declaration) %al is used as hidden argument to specify the number
1976 // of SSE registers used. The contents of %al do not need to match exactly
1977 // the number of registers, but must be an ubound on the number of SSE
1978 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001979
1980 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001981 // Count the number of XMM registers allocated.
1982 static const unsigned XMMArgRegs[] = {
1983 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1984 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1985 };
1986 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001987 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001988 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001989
Dale Johannesendd64c412009-02-04 00:33:20 +00001990 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 InFlag = Chain.getValue(1);
1993 }
1994
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001995
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001996 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001997 if (isTailCall) {
1998 // Force all the incoming stack arguments to be loaded from the stack
1999 // before any new outgoing arguments are stored to the stack, because the
2000 // outgoing stack slots may alias the incoming argument stack slots, and
2001 // the alias isn't otherwise explicit. This is slightly more conservative
2002 // than necessary, because it means that each store effectively depends
2003 // on every argument instead of just those arguments it would clobber.
2004 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2005
Dan Gohman475871a2008-07-27 21:46:04 +00002006 SmallVector<SDValue, 8> MemOpChains2;
2007 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002009 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002010 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002011 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002012 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2013 CCValAssign &VA = ArgLocs[i];
2014 if (VA.isRegLoc())
2015 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002016 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 SDValue Arg = Outs[i].Val;
2018 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 // Create frame index.
2020 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002021 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002022 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002023 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002024
Duncan Sands276dcbd2008-03-21 09:14:45 +00002025 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002026 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002027 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002028 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002029 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002030 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002031 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002032
Dan Gohman98ca4f22009-08-05 01:29:28 +00002033 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2034 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002035 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002036 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002037 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002038 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002039 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002040 PseudoSourceValue::getFixedStack(FI), 0,
2041 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002042 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 }
2044 }
2045
2046 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002048 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002049
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002050 // Copy arguments to their registers.
2051 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002052 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002053 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002054 InFlag = Chain.getValue(1);
2055 }
Dan Gohman475871a2008-07-27 21:46:04 +00002056 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002057
Gordon Henriksen86737662008-01-05 16:56:59 +00002058 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002060 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002061 }
2062
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002063 bool WasGlobalOrExternal = false;
2064 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2065 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2066 // In the 64-bit large code model, we have to make all calls
2067 // through a register, since the call instruction's 32-bit
2068 // pc-relative offset may not be large enough to hold the whole
2069 // address.
2070 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2071 WasGlobalOrExternal = true;
2072 // If the callee is a GlobalAddress node (quite common, every direct call
2073 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2074 // it.
2075
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002076 // We should use extra load for direct calls to dllimported functions in
2077 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002078 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002079 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002080 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002081
Chris Lattner48a7d022009-07-09 05:02:21 +00002082 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2083 // external symbols most go through the PLT in PIC mode. If the symbol
2084 // has hidden or protected visibility, or if it is static or local, then
2085 // we don't need to use the PLT - we can directly call it.
2086 if (Subtarget->isTargetELF() &&
2087 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002088 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002089 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002090 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002091 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2092 Subtarget->getDarwinVers() < 9) {
2093 // PC-relative references to external symbols should go through $stub,
2094 // unless we're building with the leopard linker or later, which
2095 // automatically synthesizes these stubs.
2096 OpFlags = X86II::MO_DARWIN_STUB;
2097 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002098
Chris Lattner74e726e2009-07-09 05:27:35 +00002099 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002100 G->getOffset(), OpFlags);
2101 }
Bill Wendling056292f2008-09-16 21:48:12 +00002102 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002103 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002104 unsigned char OpFlags = 0;
2105
2106 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2107 // symbols should go through the PLT.
2108 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002109 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002110 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002111 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002112 Subtarget->getDarwinVers() < 9) {
2113 // PC-relative references to external symbols should go through $stub,
2114 // unless we're building with the leopard linker or later, which
2115 // automatically synthesizes these stubs.
2116 OpFlags = X86II::MO_DARWIN_STUB;
2117 }
Eric Christopherfd179292009-08-27 18:07:15 +00002118
Chris Lattner48a7d022009-07-09 05:02:21 +00002119 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2120 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002121 }
2122
Chris Lattnerd96d0722007-02-25 06:40:16 +00002123 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002125 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002126
Evan Chengf22f9b32010-02-06 03:28:46 +00002127 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002128 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2129 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002130 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002132
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002133 Ops.push_back(Chain);
2134 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002135
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002138
Gordon Henriksen86737662008-01-05 16:56:59 +00002139 // Add argument registers to the end of the list so that they are known live
2140 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002141 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2142 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2143 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002144
Evan Cheng586ccac2008-03-18 23:36:35 +00002145 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002147 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2148
2149 // Add an implicit use of AL for x86 vararg functions.
2150 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002152
Gabor Greifba36cb52008-08-28 21:40:38 +00002153 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002154 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002155
Dan Gohman98ca4f22009-08-05 01:29:28 +00002156 if (isTailCall) {
2157 // If this is the first return lowered for this function, add the regs
2158 // to the liveout set for the function.
2159 if (MF.getRegInfo().liveout_empty()) {
2160 SmallVector<CCValAssign, 16> RVLocs;
2161 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2162 *DAG.getContext());
2163 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2164 for (unsigned i = 0; i != RVLocs.size(); ++i)
2165 if (RVLocs[i].isRegLoc())
2166 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2167 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002168 return DAG.getNode(X86ISD::TC_RETURN, dl,
2169 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 }
2171
Dale Johannesenace16102009-02-03 19:33:06 +00002172 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002173 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002174
Chris Lattner2d297092006-05-23 18:50:38 +00002175 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002176 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002177 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002178 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002179 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002180 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002181 // pops the hidden struct pointer, so we have to push it back.
2182 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002183 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002184 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002185 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002186
Gordon Henriksenae636f82008-01-03 16:47:34 +00002187 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002188 if (!IsSibcall) {
2189 Chain = DAG.getCALLSEQ_END(Chain,
2190 DAG.getIntPtrConstant(NumBytes, true),
2191 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2192 true),
2193 InFlag);
2194 InFlag = Chain.getValue(1);
2195 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002196
Chris Lattner3085e152007-02-25 08:59:22 +00002197 // Handle result values, copying them out of physregs into vregs that we
2198 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002199 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2200 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002201}
2202
Evan Cheng25ab6902006-09-08 06:48:29 +00002203
2204//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002205// Fast Calling Convention (tail call) implementation
2206//===----------------------------------------------------------------------===//
2207
2208// Like std call, callee cleans arguments, convention except that ECX is
2209// reserved for storing the tail called function address. Only 2 registers are
2210// free for argument passing (inreg). Tail call optimization is performed
2211// provided:
2212// * tailcallopt is enabled
2213// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002214// On X86_64 architecture with GOT-style position independent code only local
2215// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002216// To keep the stack aligned according to platform abi the function
2217// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2218// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002219// If a tail called function callee has more arguments than the caller the
2220// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002221// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002222// original REtADDR, but before the saved framepointer or the spilled registers
2223// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2224// stack layout:
2225// arg1
2226// arg2
2227// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002228// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002229// move area ]
2230// (possible EBP)
2231// ESI
2232// EDI
2233// local1 ..
2234
2235/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2236/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002237unsigned
2238X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2239 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002240 MachineFunction &MF = DAG.getMachineFunction();
2241 const TargetMachine &TM = MF.getTarget();
2242 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2243 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002244 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002245 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002246 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002247 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2248 // Number smaller than 12 so just add the difference.
2249 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2250 } else {
2251 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002252 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002253 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002254 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002255 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002256}
2257
Evan Cheng5f941932010-02-05 02:21:12 +00002258/// MatchingStackOffset - Return true if the given stack call argument is
2259/// already available in the same position (relatively) of the caller's
2260/// incoming argument stack.
2261static
2262bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2263 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2264 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002265 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2266 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002267 if (Arg.getOpcode() == ISD::CopyFromReg) {
2268 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2269 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2270 return false;
2271 MachineInstr *Def = MRI->getVRegDef(VR);
2272 if (!Def)
2273 return false;
2274 if (!Flags.isByVal()) {
2275 if (!TII->isLoadFromStackSlot(Def, FI))
2276 return false;
2277 } else {
2278 unsigned Opcode = Def->getOpcode();
2279 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2280 Def->getOperand(1).isFI()) {
2281 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002282 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002283 } else
2284 return false;
2285 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002286 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2287 if (Flags.isByVal())
2288 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002289 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002290 // define @foo(%struct.X* %A) {
2291 // tail call @bar(%struct.X* byval %A)
2292 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002293 return false;
2294 SDValue Ptr = Ld->getBasePtr();
2295 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2296 if (!FINode)
2297 return false;
2298 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002299 } else
2300 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002301
Evan Cheng4cae1332010-03-05 08:38:04 +00002302 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002303 if (!MFI->isFixedObjectIndex(FI))
2304 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002305 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002306}
2307
Dan Gohman98ca4f22009-08-05 01:29:28 +00002308/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2309/// for tail call optimization. Targets which want to do tail call
2310/// optimization should implement this function.
2311bool
2312X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002313 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002314 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002315 bool isCalleeStructRet,
2316 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002317 const SmallVectorImpl<ISD::OutputArg> &Outs,
2318 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002319 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002320 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002321 CalleeCC != CallingConv::C)
2322 return false;
2323
Evan Cheng7096ae42010-01-29 06:45:59 +00002324 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002325 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002326 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002327 CallingConv::ID CallerCC = CallerF->getCallingConv();
2328 bool CCMatch = CallerCC == CalleeCC;
2329
Dan Gohman1797ed52010-02-08 20:27:50 +00002330 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002331 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002332 return true;
2333 return false;
2334 }
2335
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002336 // Look for obvious safe cases to perform tail call optimization that do not
2337 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002338
Evan Cheng2c12cb42010-03-26 16:26:03 +00002339 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2340 // emit a special epilogue.
2341 if (RegInfo->needsStackRealignment(MF))
2342 return false;
2343
Evan Cheng3c262ee2010-03-26 02:13:13 +00002344 // Do not sibcall optimize vararg calls unless the call site is not passing any
2345 // arguments.
2346 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002347 return false;
2348
Evan Chenga375d472010-03-15 18:54:48 +00002349 // Also avoid sibcall optimization if either caller or callee uses struct
2350 // return semantics.
2351 if (isCalleeStructRet || isCallerStructRet)
2352 return false;
2353
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002354 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2355 // Therefore if it's not used by the call it is not safe to optimize this into
2356 // a sibcall.
2357 bool Unused = false;
2358 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2359 if (!Ins[i].Used) {
2360 Unused = true;
2361 break;
2362 }
2363 }
2364 if (Unused) {
2365 SmallVector<CCValAssign, 16> RVLocs;
2366 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2367 RVLocs, *DAG.getContext());
2368 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002369 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002370 CCValAssign &VA = RVLocs[i];
2371 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2372 return false;
2373 }
2374 }
2375
Evan Cheng13617962010-04-30 01:12:32 +00002376 // If the calling conventions do not match, then we'd better make sure the
2377 // results are returned in the same way as what the caller expects.
2378 if (!CCMatch) {
2379 SmallVector<CCValAssign, 16> RVLocs1;
2380 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2381 RVLocs1, *DAG.getContext());
2382 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2383
2384 SmallVector<CCValAssign, 16> RVLocs2;
2385 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2386 RVLocs2, *DAG.getContext());
2387 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2388
2389 if (RVLocs1.size() != RVLocs2.size())
2390 return false;
2391 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2392 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2393 return false;
2394 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2395 return false;
2396 if (RVLocs1[i].isRegLoc()) {
2397 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2398 return false;
2399 } else {
2400 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2401 return false;
2402 }
2403 }
2404 }
2405
Evan Chenga6bff982010-01-30 01:22:00 +00002406 // If the callee takes no arguments then go on to check the results of the
2407 // call.
2408 if (!Outs.empty()) {
2409 // Check if stack adjustment is needed. For now, do not do this if any
2410 // argument is passed on the stack.
2411 SmallVector<CCValAssign, 16> ArgLocs;
2412 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2413 ArgLocs, *DAG.getContext());
2414 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002415 if (CCInfo.getNextStackOffset()) {
2416 MachineFunction &MF = DAG.getMachineFunction();
2417 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2418 return false;
2419 if (Subtarget->isTargetWin64())
2420 // Win64 ABI has additional complications.
2421 return false;
2422
2423 // Check if the arguments are already laid out in the right way as
2424 // the caller's fixed stack objects.
2425 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002426 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2427 const X86InstrInfo *TII =
2428 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002429 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2430 CCValAssign &VA = ArgLocs[i];
2431 EVT RegVT = VA.getLocVT();
2432 SDValue Arg = Outs[i].Val;
2433 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002434 if (VA.getLocInfo() == CCValAssign::Indirect)
2435 return false;
2436 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002437 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2438 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002439 return false;
2440 }
2441 }
2442 }
Evan Cheng9c044672010-05-29 01:35:22 +00002443
2444 // If the tailcall address may be in a register, then make sure it's
2445 // possible to register allocate for it. In 32-bit, the call address can
2446 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2447 // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI,
2448 // RDI, R8, R9, R11.
2449 if (!isa<GlobalAddressSDNode>(Callee) &&
2450 !isa<ExternalSymbolSDNode>(Callee)) {
2451 unsigned Limit = Subtarget->is64Bit() ? 8 : 3;
2452 unsigned NumInRegs = 0;
2453 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2454 CCValAssign &VA = ArgLocs[i];
2455 if (VA.isRegLoc()) {
2456 if (++NumInRegs == Limit)
2457 return false;
2458 }
2459 }
2460 }
Evan Chenga6bff982010-01-30 01:22:00 +00002461 }
Evan Chengb1712452010-01-27 06:25:16 +00002462
Evan Cheng86809cc2010-02-03 03:28:02 +00002463 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002464}
2465
Dan Gohman3df24e62008-09-03 23:12:08 +00002466FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002467X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002468 DenseMap<const Value *, unsigned> &vm,
2469 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +00002470 DenseMap<const AllocaInst *, int> &am,
2471 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002472#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002473 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002474#endif
Dan Gohmand858e902010-04-17 15:26:15 +00002475 ) const {
Dan Gohmanf81eca02010-04-22 20:46:50 +00002476 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002477#ifndef NDEBUG
2478 , cil
2479#endif
2480 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002481}
2482
2483
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002484//===----------------------------------------------------------------------===//
2485// Other Lowering Hooks
2486//===----------------------------------------------------------------------===//
2487
2488
Dan Gohmand858e902010-04-17 15:26:15 +00002489SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002490 MachineFunction &MF = DAG.getMachineFunction();
2491 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2492 int ReturnAddrIndex = FuncInfo->getRAIndex();
2493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002494 if (ReturnAddrIndex == 0) {
2495 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002496 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002497 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002498 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002499 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002500 }
2501
Evan Cheng25ab6902006-09-08 06:48:29 +00002502 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002503}
2504
2505
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002506bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2507 bool hasSymbolicDisplacement) {
2508 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002509 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002510 return false;
2511
2512 // If we don't have a symbolic displacement - we don't have any extra
2513 // restrictions.
2514 if (!hasSymbolicDisplacement)
2515 return true;
2516
2517 // FIXME: Some tweaks might be needed for medium code model.
2518 if (M != CodeModel::Small && M != CodeModel::Kernel)
2519 return false;
2520
2521 // For small code model we assume that latest object is 16MB before end of 31
2522 // bits boundary. We may also accept pretty large negative constants knowing
2523 // that all objects are in the positive half of address space.
2524 if (M == CodeModel::Small && Offset < 16*1024*1024)
2525 return true;
2526
2527 // For kernel code model we know that all object resist in the negative half
2528 // of 32bits address space. We may not accept negative offsets, since they may
2529 // be just off and we may accept pretty large positive ones.
2530 if (M == CodeModel::Kernel && Offset > 0)
2531 return true;
2532
2533 return false;
2534}
2535
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002536/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2537/// specific condition code, returning the condition code and the LHS/RHS of the
2538/// comparison to make.
2539static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2540 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002541 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002542 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2543 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2544 // X > -1 -> X == 0, jump !sign.
2545 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002546 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002547 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2548 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002549 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002550 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002551 // X < 1 -> X <= 0
2552 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002553 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002554 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002555 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002556
Evan Chengd9558e02006-01-06 00:43:03 +00002557 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002558 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002559 case ISD::SETEQ: return X86::COND_E;
2560 case ISD::SETGT: return X86::COND_G;
2561 case ISD::SETGE: return X86::COND_GE;
2562 case ISD::SETLT: return X86::COND_L;
2563 case ISD::SETLE: return X86::COND_LE;
2564 case ISD::SETNE: return X86::COND_NE;
2565 case ISD::SETULT: return X86::COND_B;
2566 case ISD::SETUGT: return X86::COND_A;
2567 case ISD::SETULE: return X86::COND_BE;
2568 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002569 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002570 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002571
Chris Lattner4c78e022008-12-23 23:42:27 +00002572 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002573
Chris Lattner4c78e022008-12-23 23:42:27 +00002574 // If LHS is a foldable load, but RHS is not, flip the condition.
2575 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2576 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2577 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2578 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002579 }
2580
Chris Lattner4c78e022008-12-23 23:42:27 +00002581 switch (SetCCOpcode) {
2582 default: break;
2583 case ISD::SETOLT:
2584 case ISD::SETOLE:
2585 case ISD::SETUGT:
2586 case ISD::SETUGE:
2587 std::swap(LHS, RHS);
2588 break;
2589 }
2590
2591 // On a floating point condition, the flags are set as follows:
2592 // ZF PF CF op
2593 // 0 | 0 | 0 | X > Y
2594 // 0 | 0 | 1 | X < Y
2595 // 1 | 0 | 0 | X == Y
2596 // 1 | 1 | 1 | unordered
2597 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002598 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002599 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002600 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002601 case ISD::SETOLT: // flipped
2602 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002603 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002604 case ISD::SETOLE: // flipped
2605 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002606 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002607 case ISD::SETUGT: // flipped
2608 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002609 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002610 case ISD::SETUGE: // flipped
2611 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002612 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002613 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002614 case ISD::SETNE: return X86::COND_NE;
2615 case ISD::SETUO: return X86::COND_P;
2616 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002617 case ISD::SETOEQ:
2618 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002619 }
Evan Chengd9558e02006-01-06 00:43:03 +00002620}
2621
Evan Cheng4a460802006-01-11 00:33:36 +00002622/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2623/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002624/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002625static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002626 switch (X86CC) {
2627 default:
2628 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002629 case X86::COND_B:
2630 case X86::COND_BE:
2631 case X86::COND_E:
2632 case X86::COND_P:
2633 case X86::COND_A:
2634 case X86::COND_AE:
2635 case X86::COND_NE:
2636 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002637 return true;
2638 }
2639}
2640
Evan Chengeb2f9692009-10-27 19:56:55 +00002641/// isFPImmLegal - Returns true if the target can instruction select the
2642/// specified FP immediate natively. If false, the legalizer will
2643/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002644bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002645 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2646 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2647 return true;
2648 }
2649 return false;
2650}
2651
Nate Begeman9008ca62009-04-27 18:41:29 +00002652/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2653/// the specified range (L, H].
2654static bool isUndefOrInRange(int Val, int Low, int Hi) {
2655 return (Val < 0) || (Val >= Low && Val < Hi);
2656}
2657
2658/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2659/// specified value.
2660static bool isUndefOrEqual(int Val, int CmpVal) {
2661 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002662 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002664}
2665
Nate Begeman9008ca62009-04-27 18:41:29 +00002666/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2667/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2668/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002669static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002670 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 return (Mask[0] < 2 && Mask[1] < 2);
2674 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002675}
2676
Nate Begeman9008ca62009-04-27 18:41:29 +00002677bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002678 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 N->getMask(M);
2680 return ::isPSHUFDMask(M, N->getValueType(0));
2681}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002682
Nate Begeman9008ca62009-04-27 18:41:29 +00002683/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2684/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002685static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002686 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002687 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002688
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 // Lower quadword copied in order or undef.
2690 for (int i = 0; i != 4; ++i)
2691 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002692 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002693
Evan Cheng506d3df2006-03-29 23:07:14 +00002694 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002695 for (int i = 4; i != 8; ++i)
2696 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002697 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002698
Evan Cheng506d3df2006-03-29 23:07:14 +00002699 return true;
2700}
2701
Nate Begeman9008ca62009-04-27 18:41:29 +00002702bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002703 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 N->getMask(M);
2705 return ::isPSHUFHWMask(M, N->getValueType(0));
2706}
Evan Cheng506d3df2006-03-29 23:07:14 +00002707
Nate Begeman9008ca62009-04-27 18:41:29 +00002708/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2709/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002710static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002711 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002712 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002713
Rafael Espindola15684b22009-04-24 12:40:33 +00002714 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002715 for (int i = 4; i != 8; ++i)
2716 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002717 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002718
Rafael Espindola15684b22009-04-24 12:40:33 +00002719 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 for (int i = 0; i != 4; ++i)
2721 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002722 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002723
Rafael Espindola15684b22009-04-24 12:40:33 +00002724 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002725}
2726
Nate Begeman9008ca62009-04-27 18:41:29 +00002727bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002728 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 N->getMask(M);
2730 return ::isPSHUFLWMask(M, N->getValueType(0));
2731}
2732
Nate Begemana09008b2009-10-19 02:17:23 +00002733/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2734/// is suitable for input to PALIGNR.
2735static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2736 bool hasSSSE3) {
2737 int i, e = VT.getVectorNumElements();
2738
2739 // Do not handle v2i64 / v2f64 shuffles with palignr.
2740 if (e < 4 || !hasSSSE3)
2741 return false;
2742
2743 for (i = 0; i != e; ++i)
2744 if (Mask[i] >= 0)
2745 break;
2746
2747 // All undef, not a palignr.
2748 if (i == e)
2749 return false;
2750
2751 // Determine if it's ok to perform a palignr with only the LHS, since we
2752 // don't have access to the actual shuffle elements to see if RHS is undef.
2753 bool Unary = Mask[i] < (int)e;
2754 bool NeedsUnary = false;
2755
2756 int s = Mask[i] - i;
2757
2758 // Check the rest of the elements to see if they are consecutive.
2759 for (++i; i != e; ++i) {
2760 int m = Mask[i];
2761 if (m < 0)
2762 continue;
2763
2764 Unary = Unary && (m < (int)e);
2765 NeedsUnary = NeedsUnary || (m < s);
2766
2767 if (NeedsUnary && !Unary)
2768 return false;
2769 if (Unary && m != ((s+i) & (e-1)))
2770 return false;
2771 if (!Unary && m != (s+i))
2772 return false;
2773 }
2774 return true;
2775}
2776
2777bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2778 SmallVector<int, 8> M;
2779 N->getMask(M);
2780 return ::isPALIGNRMask(M, N->getValueType(0), true);
2781}
2782
Evan Cheng14aed5e2006-03-24 01:18:28 +00002783/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2784/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002785static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 int NumElems = VT.getVectorNumElements();
2787 if (NumElems != 2 && NumElems != 4)
2788 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002789
Nate Begeman9008ca62009-04-27 18:41:29 +00002790 int Half = NumElems / 2;
2791 for (int i = 0; i < Half; ++i)
2792 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002793 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 for (int i = Half; i < NumElems; ++i)
2795 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002796 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002797
Evan Cheng14aed5e2006-03-24 01:18:28 +00002798 return true;
2799}
2800
Nate Begeman9008ca62009-04-27 18:41:29 +00002801bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2802 SmallVector<int, 8> M;
2803 N->getMask(M);
2804 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002805}
2806
Evan Cheng213d2cf2007-05-17 18:45:50 +00002807/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002808/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2809/// half elements to come from vector 1 (which would equal the dest.) and
2810/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002811static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002812 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002813
2814 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002816
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 int Half = NumElems / 2;
2818 for (int i = 0; i < Half; ++i)
2819 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002820 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002821 for (int i = Half; i < NumElems; ++i)
2822 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002823 return false;
2824 return true;
2825}
2826
Nate Begeman9008ca62009-04-27 18:41:29 +00002827static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2828 SmallVector<int, 8> M;
2829 N->getMask(M);
2830 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002831}
2832
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002833/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2834/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002835bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2836 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002837 return false;
2838
Evan Cheng2064a2b2006-03-28 06:50:32 +00002839 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2841 isUndefOrEqual(N->getMaskElt(1), 7) &&
2842 isUndefOrEqual(N->getMaskElt(2), 2) &&
2843 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002844}
2845
Nate Begeman0b10b912009-11-07 23:17:15 +00002846/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2847/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2848/// <2, 3, 2, 3>
2849bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2850 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2851
2852 if (NumElems != 4)
2853 return false;
2854
2855 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2856 isUndefOrEqual(N->getMaskElt(1), 3) &&
2857 isUndefOrEqual(N->getMaskElt(2), 2) &&
2858 isUndefOrEqual(N->getMaskElt(3), 3);
2859}
2860
Evan Cheng5ced1d82006-04-06 23:23:56 +00002861/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2862/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002863bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2864 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002865
Evan Cheng5ced1d82006-04-06 23:23:56 +00002866 if (NumElems != 2 && NumElems != 4)
2867 return false;
2868
Evan Chengc5cdff22006-04-07 21:53:05 +00002869 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002871 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002872
Evan Chengc5cdff22006-04-07 21:53:05 +00002873 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002875 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002876
2877 return true;
2878}
2879
Nate Begeman0b10b912009-11-07 23:17:15 +00002880/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2881/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2882bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002884
Evan Cheng5ced1d82006-04-06 23:23:56 +00002885 if (NumElems != 2 && NumElems != 4)
2886 return false;
2887
Evan Chengc5cdff22006-04-07 21:53:05 +00002888 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002890 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002891
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 for (unsigned i = 0; i < NumElems/2; ++i)
2893 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002894 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002895
2896 return true;
2897}
2898
Evan Cheng0038e592006-03-28 00:39:58 +00002899/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2900/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002901static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002902 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002903 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002904 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002905 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002906
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2908 int BitI = Mask[i];
2909 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002910 if (!isUndefOrEqual(BitI, j))
2911 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002912 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002913 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002914 return false;
2915 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002916 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002917 return false;
2918 }
Evan Cheng0038e592006-03-28 00:39:58 +00002919 }
Evan Cheng0038e592006-03-28 00:39:58 +00002920 return true;
2921}
2922
Nate Begeman9008ca62009-04-27 18:41:29 +00002923bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2924 SmallVector<int, 8> M;
2925 N->getMask(M);
2926 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002927}
2928
Evan Cheng4fcb9222006-03-28 02:43:26 +00002929/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2930/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002931static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002932 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002934 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002935 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002936
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2938 int BitI = Mask[i];
2939 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002940 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002941 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002942 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002943 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002944 return false;
2945 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002946 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002947 return false;
2948 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002949 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002950 return true;
2951}
2952
Nate Begeman9008ca62009-04-27 18:41:29 +00002953bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2954 SmallVector<int, 8> M;
2955 N->getMask(M);
2956 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002957}
2958
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002959/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2960/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2961/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002962static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002963 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002964 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002965 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002966
Nate Begeman9008ca62009-04-27 18:41:29 +00002967 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2968 int BitI = Mask[i];
2969 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002970 if (!isUndefOrEqual(BitI, j))
2971 return false;
2972 if (!isUndefOrEqual(BitI1, j))
2973 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002974 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002975 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002976}
2977
Nate Begeman9008ca62009-04-27 18:41:29 +00002978bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2979 SmallVector<int, 8> M;
2980 N->getMask(M);
2981 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2982}
2983
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002984/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2985/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2986/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002987static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002989 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2990 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002991
Nate Begeman9008ca62009-04-27 18:41:29 +00002992 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2993 int BitI = Mask[i];
2994 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002995 if (!isUndefOrEqual(BitI, j))
2996 return false;
2997 if (!isUndefOrEqual(BitI1, j))
2998 return false;
2999 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003000 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003001}
3002
Nate Begeman9008ca62009-04-27 18:41:29 +00003003bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3004 SmallVector<int, 8> M;
3005 N->getMask(M);
3006 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3007}
3008
Evan Cheng017dcc62006-04-21 01:05:10 +00003009/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3010/// specifies a shuffle of elements that is suitable for input to MOVSS,
3011/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003012static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003013 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003014 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003015
3016 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003017
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003019 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003020
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 for (int i = 1; i < NumElts; ++i)
3022 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003023 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003024
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003025 return true;
3026}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003027
Nate Begeman9008ca62009-04-27 18:41:29 +00003028bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3029 SmallVector<int, 8> M;
3030 N->getMask(M);
3031 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003032}
3033
Evan Cheng017dcc62006-04-21 01:05:10 +00003034/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3035/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003036/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003037static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 bool V2IsSplat = false, bool V2IsUndef = false) {
3039 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003040 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003041 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003042
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003044 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003045
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 for (int i = 1; i < NumOps; ++i)
3047 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3048 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3049 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003050 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003051
Evan Cheng39623da2006-04-20 08:58:49 +00003052 return true;
3053}
3054
Nate Begeman9008ca62009-04-27 18:41:29 +00003055static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003056 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 SmallVector<int, 8> M;
3058 N->getMask(M);
3059 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003060}
3061
Evan Chengd9539472006-04-14 21:59:03 +00003062/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3063/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003064bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3065 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003066 return false;
3067
3068 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003069 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003070 int Elt = N->getMaskElt(i);
3071 if (Elt >= 0 && Elt != 1)
3072 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003073 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003074
3075 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003076 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 int Elt = N->getMaskElt(i);
3078 if (Elt >= 0 && Elt != 3)
3079 return false;
3080 if (Elt == 3)
3081 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003082 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003083 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003085 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003086}
3087
3088/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3089/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003090bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3091 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003092 return false;
3093
3094 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 for (unsigned i = 0; i < 2; ++i)
3096 if (N->getMaskElt(i) > 0)
3097 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003098
3099 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003100 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 int Elt = N->getMaskElt(i);
3102 if (Elt >= 0 && Elt != 2)
3103 return false;
3104 if (Elt == 2)
3105 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003106 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003108 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003109}
3110
Evan Cheng0b457f02008-09-25 20:50:48 +00003111/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3112/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003113bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3114 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003115
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 for (int i = 0; i < e; ++i)
3117 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003118 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 for (int i = 0; i < e; ++i)
3120 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003121 return false;
3122 return true;
3123}
3124
Evan Cheng63d33002006-03-22 08:01:21 +00003125/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003126/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003127unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3129 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3130
Evan Chengb9df0ca2006-03-22 02:53:00 +00003131 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3132 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 for (int i = 0; i < NumOperands; ++i) {
3134 int Val = SVOp->getMaskElt(NumOperands-i-1);
3135 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003136 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003137 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003138 if (i != NumOperands - 1)
3139 Mask <<= Shift;
3140 }
Evan Cheng63d33002006-03-22 08:01:21 +00003141 return Mask;
3142}
3143
Evan Cheng506d3df2006-03-29 23:07:14 +00003144/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003145/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003146unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003148 unsigned Mask = 0;
3149 // 8 nodes, but we only care about the last 4.
3150 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 int Val = SVOp->getMaskElt(i);
3152 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003153 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003154 if (i != 4)
3155 Mask <<= 2;
3156 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003157 return Mask;
3158}
3159
3160/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003161/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003162unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003164 unsigned Mask = 0;
3165 // 8 nodes, but we only care about the first 4.
3166 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 int Val = SVOp->getMaskElt(i);
3168 if (Val >= 0)
3169 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003170 if (i != 0)
3171 Mask <<= 2;
3172 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003173 return Mask;
3174}
3175
Nate Begemana09008b2009-10-19 02:17:23 +00003176/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3177/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3178unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3179 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3180 EVT VVT = N->getValueType(0);
3181 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3182 int Val = 0;
3183
3184 unsigned i, e;
3185 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3186 Val = SVOp->getMaskElt(i);
3187 if (Val >= 0)
3188 break;
3189 }
3190 return (Val - i) * EltSize;
3191}
3192
Evan Cheng37b73872009-07-30 08:33:02 +00003193/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3194/// constant +0.0.
3195bool X86::isZeroNode(SDValue Elt) {
3196 return ((isa<ConstantSDNode>(Elt) &&
3197 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3198 (isa<ConstantFPSDNode>(Elt) &&
3199 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3200}
3201
Nate Begeman9008ca62009-04-27 18:41:29 +00003202/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3203/// their permute mask.
3204static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3205 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003206 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003207 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003209
Nate Begeman5a5ca152009-04-29 05:20:52 +00003210 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 int idx = SVOp->getMaskElt(i);
3212 if (idx < 0)
3213 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003214 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003216 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003218 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3220 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003221}
3222
Evan Cheng779ccea2007-12-07 21:30:01 +00003223/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3224/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003225static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003226 unsigned NumElems = VT.getVectorNumElements();
3227 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003228 int idx = Mask[i];
3229 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003230 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003231 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003233 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003235 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003236}
3237
Evan Cheng533a0aa2006-04-19 20:35:22 +00003238/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3239/// match movhlps. The lower half elements should come from upper half of
3240/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003241/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003242static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3243 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003244 return false;
3245 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003247 return false;
3248 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003249 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003250 return false;
3251 return true;
3252}
3253
Evan Cheng5ced1d82006-04-06 23:23:56 +00003254/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003255/// is promoted to a vector. It also returns the LoadSDNode by reference if
3256/// required.
3257static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003258 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3259 return false;
3260 N = N->getOperand(0).getNode();
3261 if (!ISD::isNON_EXTLoad(N))
3262 return false;
3263 if (LD)
3264 *LD = cast<LoadSDNode>(N);
3265 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003266}
3267
Evan Cheng533a0aa2006-04-19 20:35:22 +00003268/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3269/// match movlp{s|d}. The lower half elements should come from lower half of
3270/// V1 (and in order), and the upper half elements should come from the upper
3271/// half of V2 (and in order). And since V1 will become the source of the
3272/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003273static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3274 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003275 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003276 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003277 // Is V2 is a vector load, don't do this transformation. We will try to use
3278 // load folding shufps op.
3279 if (ISD::isNON_EXTLoad(V2))
3280 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003281
Nate Begeman5a5ca152009-04-29 05:20:52 +00003282 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003283
Evan Cheng533a0aa2006-04-19 20:35:22 +00003284 if (NumElems != 2 && NumElems != 4)
3285 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003286 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003287 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003288 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003289 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003291 return false;
3292 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003293}
3294
Evan Cheng39623da2006-04-20 08:58:49 +00003295/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3296/// all the same.
3297static bool isSplatVector(SDNode *N) {
3298 if (N->getOpcode() != ISD::BUILD_VECTOR)
3299 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003300
Dan Gohman475871a2008-07-27 21:46:04 +00003301 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003302 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3303 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003304 return false;
3305 return true;
3306}
3307
Evan Cheng213d2cf2007-05-17 18:45:50 +00003308/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003309/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003310/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003311static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003312 SDValue V1 = N->getOperand(0);
3313 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003314 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3315 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003316 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003317 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003318 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003319 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3320 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003321 if (Opc != ISD::BUILD_VECTOR ||
3322 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 return false;
3324 } else if (Idx >= 0) {
3325 unsigned Opc = V1.getOpcode();
3326 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3327 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003328 if (Opc != ISD::BUILD_VECTOR ||
3329 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003330 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003331 }
3332 }
3333 return true;
3334}
3335
3336/// getZeroVector - Returns a vector of specified type with all zero elements.
3337///
Owen Andersone50ed302009-08-10 22:56:29 +00003338static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003339 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003340 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003341
Chris Lattner8a594482007-11-25 00:24:49 +00003342 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3343 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003344 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003345 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3347 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003348 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3350 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003351 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003352 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3353 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003354 }
Dale Johannesenace16102009-02-03 19:33:06 +00003355 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003356}
3357
Chris Lattner8a594482007-11-25 00:24:49 +00003358/// getOnesVector - Returns a vector of specified type with all bits set.
3359///
Owen Andersone50ed302009-08-10 22:56:29 +00003360static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003361 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003362
Chris Lattner8a594482007-11-25 00:24:49 +00003363 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3364 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003365 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003366 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003367 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003369 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003371 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003372}
3373
3374
Evan Cheng39623da2006-04-20 08:58:49 +00003375/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3376/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003377static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003378 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003379 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003380
Evan Cheng39623da2006-04-20 08:58:49 +00003381 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 SmallVector<int, 8> MaskVec;
3383 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003384
Nate Begeman5a5ca152009-04-29 05:20:52 +00003385 for (unsigned i = 0; i != NumElems; ++i) {
3386 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 MaskVec[i] = NumElems;
3388 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003389 }
Evan Cheng39623da2006-04-20 08:58:49 +00003390 }
Evan Cheng39623da2006-04-20 08:58:49 +00003391 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3393 SVOp->getOperand(1), &MaskVec[0]);
3394 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003395}
3396
Evan Cheng017dcc62006-04-21 01:05:10 +00003397/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3398/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003399static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 SDValue V2) {
3401 unsigned NumElems = VT.getVectorNumElements();
3402 SmallVector<int, 8> Mask;
3403 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003404 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 Mask.push_back(i);
3406 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003407}
3408
Nate Begeman9008ca62009-04-27 18:41:29 +00003409/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003410static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 SDValue V2) {
3412 unsigned NumElems = VT.getVectorNumElements();
3413 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003414 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 Mask.push_back(i);
3416 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003417 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003419}
3420
Nate Begeman9008ca62009-04-27 18:41:29 +00003421/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003422static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 SDValue V2) {
3424 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003425 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003427 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 Mask.push_back(i + Half);
3429 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003430 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003432}
3433
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003434/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003435static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 bool HasSSE2) {
3437 if (SV->getValueType(0).getVectorNumElements() <= 4)
3438 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003439
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003441 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 DebugLoc dl = SV->getDebugLoc();
3443 SDValue V1 = SV->getOperand(0);
3444 int NumElems = VT.getVectorNumElements();
3445 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003446
Nate Begeman9008ca62009-04-27 18:41:29 +00003447 // unpack elements to the correct location
3448 while (NumElems > 4) {
3449 if (EltNo < NumElems/2) {
3450 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3451 } else {
3452 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3453 EltNo -= NumElems/2;
3454 }
3455 NumElems >>= 1;
3456 }
Eric Christopherfd179292009-08-27 18:07:15 +00003457
Nate Begeman9008ca62009-04-27 18:41:29 +00003458 // Perform the splat.
3459 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003460 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3462 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003463}
3464
Evan Chengba05f722006-04-21 23:03:30 +00003465/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003466/// vector of zero or undef vector. This produces a shuffle where the low
3467/// element of V2 is swizzled into the zero/undef vector, landing at element
3468/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003469static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003470 bool isZero, bool HasSSE2,
3471 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003472 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003473 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3475 unsigned NumElems = VT.getVectorNumElements();
3476 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003477 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 // If this is the insertion idx, put the low elt of V2 here.
3479 MaskVec.push_back(i == Idx ? NumElems : i);
3480 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003481}
3482
Evan Chengf26ffe92008-05-29 08:22:04 +00003483/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3484/// a shuffle that is zero.
3485static
Nate Begeman9008ca62009-04-27 18:41:29 +00003486unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3487 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003488 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003489 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003490 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003491 int Idx = SVOp->getMaskElt(Index);
3492 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003493 ++NumZeros;
3494 continue;
3495 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003496 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003497 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003498 ++NumZeros;
3499 else
3500 break;
3501 }
3502 return NumZeros;
3503}
3504
3505/// isVectorShift - Returns true if the shuffle can be implemented as a
3506/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003507/// FIXME: split into pslldqi, psrldqi, palignr variants.
3508static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003509 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003510 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003511
3512 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003514 if (!NumZeros) {
3515 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003516 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003517 if (!NumZeros)
3518 return false;
3519 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003520 bool SeenV1 = false;
3521 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003522 for (unsigned i = NumZeros; i < NumElems; ++i) {
3523 unsigned Val = isLeft ? (i - NumZeros) : i;
3524 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3525 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003526 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003527 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003528 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003529 SeenV1 = true;
3530 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003531 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003532 SeenV2 = true;
3533 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003534 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003535 return false;
3536 }
3537 if (SeenV1 && SeenV2)
3538 return false;
3539
Nate Begeman9008ca62009-04-27 18:41:29 +00003540 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003541 ShAmt = NumZeros;
3542 return true;
3543}
3544
3545
Evan Chengc78d3b42006-04-24 18:01:45 +00003546/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3547///
Dan Gohman475871a2008-07-27 21:46:04 +00003548static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003549 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003550 SelectionDAG &DAG,
3551 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003552 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003553 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003554
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003555 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003556 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003557 bool First = true;
3558 for (unsigned i = 0; i < 16; ++i) {
3559 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3560 if (ThisIsNonZero && First) {
3561 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003563 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003565 First = false;
3566 }
3567
3568 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003569 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003570 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3571 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003572 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003574 }
3575 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3577 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3578 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003579 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003581 } else
3582 ThisElt = LastElt;
3583
Gabor Greifba36cb52008-08-28 21:40:38 +00003584 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003586 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003587 }
3588 }
3589
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003591}
3592
Bill Wendlinga348c562007-03-22 18:42:45 +00003593/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003594///
Dan Gohman475871a2008-07-27 21:46:04 +00003595static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003596 unsigned NumNonZero, unsigned NumZero,
3597 SelectionDAG &DAG,
3598 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003599 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003600 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003601
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003602 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003603 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003604 bool First = true;
3605 for (unsigned i = 0; i < 8; ++i) {
3606 bool isNonZero = (NonZeros & (1 << i)) != 0;
3607 if (isNonZero) {
3608 if (First) {
3609 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003611 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003613 First = false;
3614 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003615 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003617 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003618 }
3619 }
3620
3621 return V;
3622}
3623
Evan Chengf26ffe92008-05-29 08:22:04 +00003624/// getVShift - Return a vector logical shift node.
3625///
Owen Andersone50ed302009-08-10 22:56:29 +00003626static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 unsigned NumBits, SelectionDAG &DAG,
3628 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003629 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003631 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003632 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3633 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3634 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003635 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003636}
3637
Dan Gohman475871a2008-07-27 21:46:04 +00003638SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003639X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003640 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003641
3642 // Check if the scalar load can be widened into a vector load. And if
3643 // the address is "base + cst" see if the cst can be "absorbed" into
3644 // the shuffle mask.
3645 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3646 SDValue Ptr = LD->getBasePtr();
3647 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3648 return SDValue();
3649 EVT PVT = LD->getValueType(0);
3650 if (PVT != MVT::i32 && PVT != MVT::f32)
3651 return SDValue();
3652
3653 int FI = -1;
3654 int64_t Offset = 0;
3655 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3656 FI = FINode->getIndex();
3657 Offset = 0;
3658 } else if (Ptr.getOpcode() == ISD::ADD &&
3659 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3660 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3661 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3662 Offset = Ptr.getConstantOperandVal(1);
3663 Ptr = Ptr.getOperand(0);
3664 } else {
3665 return SDValue();
3666 }
3667
3668 SDValue Chain = LD->getChain();
3669 // Make sure the stack object alignment is at least 16.
3670 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3671 if (DAG.InferPtrAlignment(Ptr) < 16) {
3672 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003673 // Can't change the alignment. FIXME: It's possible to compute
3674 // the exact stack offset and reference FI + adjust offset instead.
3675 // If someone *really* cares about this. That's the way to implement it.
3676 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003677 } else {
3678 MFI->setObjectAlignment(FI, 16);
3679 }
3680 }
3681
3682 // (Offset % 16) must be multiple of 4. Then address is then
3683 // Ptr + (Offset & ~15).
3684 if (Offset < 0)
3685 return SDValue();
3686 if ((Offset % 16) & 3)
3687 return SDValue();
3688 int64_t StartOffset = Offset & ~15;
3689 if (StartOffset)
3690 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3691 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3692
3693 int EltNo = (Offset - StartOffset) >> 2;
3694 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3695 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003696 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3697 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003698 // Canonicalize it to a v4i32 shuffle.
3699 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3700 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3701 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3702 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3703 }
3704
3705 return SDValue();
3706}
3707
Nate Begeman1449f292010-03-24 22:19:06 +00003708/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3709/// vector of type 'VT', see if the elements can be replaced by a single large
3710/// load which has the same value as a build_vector whose operands are 'elts'.
3711///
3712/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3713///
3714/// FIXME: we'd also like to handle the case where the last elements are zero
3715/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3716/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003717static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3718 DebugLoc &dl, SelectionDAG &DAG) {
3719 EVT EltVT = VT.getVectorElementType();
3720 unsigned NumElems = Elts.size();
3721
Nate Begemanfdea31a2010-03-24 20:49:50 +00003722 LoadSDNode *LDBase = NULL;
3723 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003724
3725 // For each element in the initializer, see if we've found a load or an undef.
3726 // If we don't find an initial load element, or later load elements are
3727 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003728 for (unsigned i = 0; i < NumElems; ++i) {
3729 SDValue Elt = Elts[i];
3730
3731 if (!Elt.getNode() ||
3732 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3733 return SDValue();
3734 if (!LDBase) {
3735 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3736 return SDValue();
3737 LDBase = cast<LoadSDNode>(Elt.getNode());
3738 LastLoadedElt = i;
3739 continue;
3740 }
3741 if (Elt.getOpcode() == ISD::UNDEF)
3742 continue;
3743
3744 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3745 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3746 return SDValue();
3747 LastLoadedElt = i;
3748 }
Nate Begeman1449f292010-03-24 22:19:06 +00003749
3750 // If we have found an entire vector of loads and undefs, then return a large
3751 // load of the entire vector width starting at the base pointer. If we found
3752 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003753 if (LastLoadedElt == NumElems - 1) {
3754 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3755 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3756 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3757 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3758 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3759 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3760 LDBase->isVolatile(), LDBase->isNonTemporal(),
3761 LDBase->getAlignment());
3762 } else if (NumElems == 4 && LastLoadedElt == 1) {
3763 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3764 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3765 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3766 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3767 }
3768 return SDValue();
3769}
3770
Evan Chengc3630942009-12-09 21:00:30 +00003771SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003772X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003773 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003774 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003775 if (ISD::isBuildVectorAllZeros(Op.getNode())
3776 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003777 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3778 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3779 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003781 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003782
Gabor Greifba36cb52008-08-28 21:40:38 +00003783 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003784 return getOnesVector(Op.getValueType(), DAG, dl);
3785 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003786 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003787
Owen Andersone50ed302009-08-10 22:56:29 +00003788 EVT VT = Op.getValueType();
3789 EVT ExtVT = VT.getVectorElementType();
3790 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003791
3792 unsigned NumElems = Op.getNumOperands();
3793 unsigned NumZero = 0;
3794 unsigned NumNonZero = 0;
3795 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003796 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003797 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003798 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003799 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003800 if (Elt.getOpcode() == ISD::UNDEF)
3801 continue;
3802 Values.insert(Elt);
3803 if (Elt.getOpcode() != ISD::Constant &&
3804 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003805 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003806 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003807 NumZero++;
3808 else {
3809 NonZeros |= (1 << i);
3810 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003811 }
3812 }
3813
Dan Gohman7f321562007-06-25 16:23:39 +00003814 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003815 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003816 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003817 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003818
Chris Lattner67f453a2008-03-09 05:42:06 +00003819 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003820 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003821 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003822 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003823
Chris Lattner62098042008-03-09 01:05:04 +00003824 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3825 // the value are obviously zero, truncate the value to i32 and do the
3826 // insertion that way. Only do this if the value is non-constant or if the
3827 // value is a constant being inserted into element 0. It is cheaper to do
3828 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003830 (!IsAllConstants || Idx == 0)) {
3831 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3832 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003833 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3834 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003835
Chris Lattner62098042008-03-09 01:05:04 +00003836 // Truncate the value (which may itself be a constant) to i32, and
3837 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003839 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003840 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3841 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003842
Chris Lattner62098042008-03-09 01:05:04 +00003843 // Now we have our 32-bit value zero extended in the low element of
3844 // a vector. If Idx != 0, swizzle it into place.
3845 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003846 SmallVector<int, 4> Mask;
3847 Mask.push_back(Idx);
3848 for (unsigned i = 1; i != VecElts; ++i)
3849 Mask.push_back(i);
3850 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003851 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003852 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003853 }
Dale Johannesenace16102009-02-03 19:33:06 +00003854 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003855 }
3856 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003857
Chris Lattner19f79692008-03-08 22:59:52 +00003858 // If we have a constant or non-constant insertion into the low element of
3859 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3860 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003861 // depending on what the source datatype is.
3862 if (Idx == 0) {
3863 if (NumZero == 0) {
3864 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3866 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003867 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3868 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3869 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3870 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3872 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3873 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003874 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3875 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3876 Subtarget->hasSSE2(), DAG);
3877 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3878 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003879 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003880
3881 // Is it a vector logical left shift?
3882 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003883 X86::isZeroNode(Op.getOperand(0)) &&
3884 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003885 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003886 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003887 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003888 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003889 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003890 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003891
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003892 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003893 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003894
Chris Lattner19f79692008-03-08 22:59:52 +00003895 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3896 // is a non-constant being inserted into an element other than the low one,
3897 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3898 // movd/movss) to move this into the low element, then shuffle it into
3899 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003900 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003901 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003902
Evan Cheng0db9fe62006-04-25 20:13:52 +00003903 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003904 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3905 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003906 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003907 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003908 MaskVec.push_back(i == Idx ? 0 : 1);
3909 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003910 }
3911 }
3912
Chris Lattner67f453a2008-03-09 05:42:06 +00003913 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003914 if (Values.size() == 1) {
3915 if (EVTBits == 32) {
3916 // Instead of a shuffle like this:
3917 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3918 // Check if it's possible to issue this instead.
3919 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3920 unsigned Idx = CountTrailingZeros_32(NonZeros);
3921 SDValue Item = Op.getOperand(Idx);
3922 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3923 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3924 }
Dan Gohman475871a2008-07-27 21:46:04 +00003925 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003926 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003927
Dan Gohmana3941172007-07-24 22:55:08 +00003928 // A vector full of immediates; various special cases are already
3929 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003930 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003931 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003932
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003933 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003934 if (EVTBits == 64) {
3935 if (NumNonZero == 1) {
3936 // One half is zero or undef.
3937 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003938 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003939 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003940 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3941 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003942 }
Dan Gohman475871a2008-07-27 21:46:04 +00003943 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003944 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003945
3946 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003947 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003948 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003949 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003950 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003951 }
3952
Bill Wendling826f36f2007-03-28 00:57:11 +00003953 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003954 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003955 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003956 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003957 }
3958
3959 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003960 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003961 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003962 if (NumElems == 4 && NumZero > 0) {
3963 for (unsigned i = 0; i < 4; ++i) {
3964 bool isZero = !(NonZeros & (1 << i));
3965 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003966 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003967 else
Dale Johannesenace16102009-02-03 19:33:06 +00003968 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003969 }
3970
3971 for (unsigned i = 0; i < 2; ++i) {
3972 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3973 default: break;
3974 case 0:
3975 V[i] = V[i*2]; // Must be a zero vector.
3976 break;
3977 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003979 break;
3980 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003982 break;
3983 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003985 break;
3986 }
3987 }
3988
Nate Begeman9008ca62009-04-27 18:41:29 +00003989 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003990 bool Reverse = (NonZeros & 0x3) == 2;
3991 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003993 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3994 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3996 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003997 }
3998
Nate Begemanfdea31a2010-03-24 20:49:50 +00003999 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4000 // Check for a build vector of consecutive loads.
4001 for (unsigned i = 0; i < NumElems; ++i)
4002 V[i] = Op.getOperand(i);
4003
4004 // Check for elements which are consecutive loads.
4005 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4006 if (LD.getNode())
4007 return LD;
4008
4009 // For SSE 4.1, use inserts into undef.
4010 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004011 V[0] = DAG.getUNDEF(VT);
4012 for (unsigned i = 0; i < NumElems; ++i)
4013 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4014 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4015 Op.getOperand(i), DAG.getIntPtrConstant(i));
4016 return V[0];
4017 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004018
4019 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004020 // e.g. for v4f32
4021 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4022 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4023 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004024 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004025 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004026 NumElems >>= 1;
4027 while (NumElems != 0) {
4028 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004030 NumElems >>= 1;
4031 }
4032 return V[0];
4033 }
Dan Gohman475871a2008-07-27 21:46:04 +00004034 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004035}
4036
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004037SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004038X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004039 // We support concatenate two MMX registers and place them in a MMX
4040 // register. This is better than doing a stack convert.
4041 DebugLoc dl = Op.getDebugLoc();
4042 EVT ResVT = Op.getValueType();
4043 assert(Op.getNumOperands() == 2);
4044 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4045 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4046 int Mask[2];
4047 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4048 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4049 InVec = Op.getOperand(1);
4050 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4051 unsigned NumElts = ResVT.getVectorNumElements();
4052 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4053 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4054 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4055 } else {
4056 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4057 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4058 Mask[0] = 0; Mask[1] = 2;
4059 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4060 }
4061 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4062}
4063
Nate Begemanb9a47b82009-02-23 08:49:38 +00004064// v8i16 shuffles - Prefer shuffles in the following order:
4065// 1. [all] pshuflw, pshufhw, optional move
4066// 2. [ssse3] 1 x pshufb
4067// 3. [ssse3] 2 x pshufb + 1 x por
4068// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004069static
Nate Begeman9008ca62009-04-27 18:41:29 +00004070SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004071 SelectionDAG &DAG,
4072 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 SDValue V1 = SVOp->getOperand(0);
4074 SDValue V2 = SVOp->getOperand(1);
4075 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004076 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004077
Nate Begemanb9a47b82009-02-23 08:49:38 +00004078 // Determine if more than 1 of the words in each of the low and high quadwords
4079 // of the result come from the same quadword of one of the two inputs. Undef
4080 // mask values count as coming from any quadword, for better codegen.
4081 SmallVector<unsigned, 4> LoQuad(4);
4082 SmallVector<unsigned, 4> HiQuad(4);
4083 BitVector InputQuads(4);
4084 for (unsigned i = 0; i < 8; ++i) {
4085 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 MaskVals.push_back(EltIdx);
4088 if (EltIdx < 0) {
4089 ++Quad[0];
4090 ++Quad[1];
4091 ++Quad[2];
4092 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004093 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004094 }
4095 ++Quad[EltIdx / 4];
4096 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004097 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004098
Nate Begemanb9a47b82009-02-23 08:49:38 +00004099 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004100 unsigned MaxQuad = 1;
4101 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 if (LoQuad[i] > MaxQuad) {
4103 BestLoQuad = i;
4104 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004105 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004106 }
4107
Nate Begemanb9a47b82009-02-23 08:49:38 +00004108 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004109 MaxQuad = 1;
4110 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 if (HiQuad[i] > MaxQuad) {
4112 BestHiQuad = i;
4113 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004114 }
4115 }
4116
Nate Begemanb9a47b82009-02-23 08:49:38 +00004117 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004118 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004119 // single pshufb instruction is necessary. If There are more than 2 input
4120 // quads, disable the next transformation since it does not help SSSE3.
4121 bool V1Used = InputQuads[0] || InputQuads[1];
4122 bool V2Used = InputQuads[2] || InputQuads[3];
4123 if (TLI.getSubtarget()->hasSSSE3()) {
4124 if (InputQuads.count() == 2 && V1Used && V2Used) {
4125 BestLoQuad = InputQuads.find_first();
4126 BestHiQuad = InputQuads.find_next(BestLoQuad);
4127 }
4128 if (InputQuads.count() > 2) {
4129 BestLoQuad = -1;
4130 BestHiQuad = -1;
4131 }
4132 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004133
Nate Begemanb9a47b82009-02-23 08:49:38 +00004134 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4135 // the shuffle mask. If a quad is scored as -1, that means that it contains
4136 // words from all 4 input quadwords.
4137 SDValue NewV;
4138 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004139 SmallVector<int, 8> MaskV;
4140 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4141 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004142 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4144 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4145 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004146
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4148 // source words for the shuffle, to aid later transformations.
4149 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004150 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004151 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004152 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004153 if (idx != (int)i)
4154 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004156 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004157 AllWordsInNewV = false;
4158 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004159 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004160
Nate Begemanb9a47b82009-02-23 08:49:38 +00004161 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4162 if (AllWordsInNewV) {
4163 for (int i = 0; i != 8; ++i) {
4164 int idx = MaskVals[i];
4165 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004166 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004167 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004168 if ((idx != i) && idx < 4)
4169 pshufhw = false;
4170 if ((idx != i) && idx > 3)
4171 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004172 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004173 V1 = NewV;
4174 V2Used = false;
4175 BestLoQuad = 0;
4176 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004177 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004178
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4180 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004181 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004182 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004184 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004185 }
Eric Christopherfd179292009-08-27 18:07:15 +00004186
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 // If we have SSSE3, and all words of the result are from 1 input vector,
4188 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4189 // is present, fall back to case 4.
4190 if (TLI.getSubtarget()->hasSSSE3()) {
4191 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004192
Nate Begemanb9a47b82009-02-23 08:49:38 +00004193 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004194 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 // mask, and elements that come from V1 in the V2 mask, so that the two
4196 // results can be OR'd together.
4197 bool TwoInputs = V1Used && V2Used;
4198 for (unsigned i = 0; i != 8; ++i) {
4199 int EltIdx = MaskVals[i] * 2;
4200 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4202 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 continue;
4204 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4206 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004209 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004210 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004211 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004214
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 // Calculate the shuffle mask for the second input, shuffle it, and
4216 // OR it with the first shuffled input.
4217 pshufbMask.clear();
4218 for (unsigned i = 0; i != 8; ++i) {
4219 int EltIdx = MaskVals[i] * 2;
4220 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4222 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 continue;
4224 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004225 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4226 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004227 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004229 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004230 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 MVT::v16i8, &pshufbMask[0], 16));
4232 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4233 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 }
4235
4236 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4237 // and update MaskVals with new element order.
4238 BitVector InOrder(8);
4239 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004241 for (int i = 0; i != 4; ++i) {
4242 int idx = MaskVals[i];
4243 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004245 InOrder.set(i);
4246 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 InOrder.set(i);
4249 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004251 }
4252 }
4253 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004257 }
Eric Christopherfd179292009-08-27 18:07:15 +00004258
Nate Begemanb9a47b82009-02-23 08:49:38 +00004259 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4260 // and update MaskVals with the new element order.
4261 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004263 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004265 for (unsigned i = 4; i != 8; ++i) {
4266 int idx = MaskVals[i];
4267 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004268 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004269 InOrder.set(i);
4270 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004271 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 InOrder.set(i);
4273 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004275 }
4276 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004279 }
Eric Christopherfd179292009-08-27 18:07:15 +00004280
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 // In case BestHi & BestLo were both -1, which means each quadword has a word
4282 // from each of the four input quadwords, calculate the InOrder bitvector now
4283 // before falling through to the insert/extract cleanup.
4284 if (BestLoQuad == -1 && BestHiQuad == -1) {
4285 NewV = V1;
4286 for (int i = 0; i != 8; ++i)
4287 if (MaskVals[i] < 0 || MaskVals[i] == i)
4288 InOrder.set(i);
4289 }
Eric Christopherfd179292009-08-27 18:07:15 +00004290
Nate Begemanb9a47b82009-02-23 08:49:38 +00004291 // The other elements are put in the right place using pextrw and pinsrw.
4292 for (unsigned i = 0; i != 8; ++i) {
4293 if (InOrder[i])
4294 continue;
4295 int EltIdx = MaskVals[i];
4296 if (EltIdx < 0)
4297 continue;
4298 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004300 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004302 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004304 DAG.getIntPtrConstant(i));
4305 }
4306 return NewV;
4307}
4308
4309// v16i8 shuffles - Prefer shuffles in the following order:
4310// 1. [ssse3] 1 x pshufb
4311// 2. [ssse3] 2 x pshufb + 1 x por
4312// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4313static
Nate Begeman9008ca62009-04-27 18:41:29 +00004314SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004315 SelectionDAG &DAG,
4316 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 SDValue V1 = SVOp->getOperand(0);
4318 SDValue V2 = SVOp->getOperand(1);
4319 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004320 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004321 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004322
Nate Begemanb9a47b82009-02-23 08:49:38 +00004323 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004324 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004325 // present, fall back to case 3.
4326 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4327 bool V1Only = true;
4328 bool V2Only = true;
4329 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004331 if (EltIdx < 0)
4332 continue;
4333 if (EltIdx < 16)
4334 V2Only = false;
4335 else
4336 V1Only = false;
4337 }
Eric Christopherfd179292009-08-27 18:07:15 +00004338
Nate Begemanb9a47b82009-02-23 08:49:38 +00004339 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4340 if (TLI.getSubtarget()->hasSSSE3()) {
4341 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004342
Nate Begemanb9a47b82009-02-23 08:49:38 +00004343 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004344 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004345 //
4346 // Otherwise, we have elements from both input vectors, and must zero out
4347 // elements that come from V2 in the first mask, and V1 in the second mask
4348 // so that we can OR them together.
4349 bool TwoInputs = !(V1Only || V2Only);
4350 for (unsigned i = 0; i != 16; ++i) {
4351 int EltIdx = MaskVals[i];
4352 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004354 continue;
4355 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004357 }
4358 // If all the elements are from V2, assign it to V1 and return after
4359 // building the first pshufb.
4360 if (V2Only)
4361 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004363 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004365 if (!TwoInputs)
4366 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004367
Nate Begemanb9a47b82009-02-23 08:49:38 +00004368 // Calculate the shuffle mask for the second input, shuffle it, and
4369 // OR it with the first shuffled input.
4370 pshufbMask.clear();
4371 for (unsigned i = 0; i != 16; ++i) {
4372 int EltIdx = MaskVals[i];
4373 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004374 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004375 continue;
4376 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004377 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004378 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004379 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004380 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004381 MVT::v16i8, &pshufbMask[0], 16));
4382 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004383 }
Eric Christopherfd179292009-08-27 18:07:15 +00004384
Nate Begemanb9a47b82009-02-23 08:49:38 +00004385 // No SSSE3 - Calculate in place words and then fix all out of place words
4386 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4387 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004388 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4389 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004390 SDValue NewV = V2Only ? V2 : V1;
4391 for (int i = 0; i != 8; ++i) {
4392 int Elt0 = MaskVals[i*2];
4393 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004394
Nate Begemanb9a47b82009-02-23 08:49:38 +00004395 // This word of the result is all undef, skip it.
4396 if (Elt0 < 0 && Elt1 < 0)
4397 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004398
Nate Begemanb9a47b82009-02-23 08:49:38 +00004399 // This word of the result is already in the correct place, skip it.
4400 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4401 continue;
4402 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4403 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004404
Nate Begemanb9a47b82009-02-23 08:49:38 +00004405 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4406 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4407 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004408
4409 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4410 // using a single extract together, load it and store it.
4411 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004413 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004414 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004415 DAG.getIntPtrConstant(i));
4416 continue;
4417 }
4418
Nate Begemanb9a47b82009-02-23 08:49:38 +00004419 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004420 // source byte is not also odd, shift the extracted word left 8 bits
4421 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004422 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004424 DAG.getIntPtrConstant(Elt1 / 2));
4425 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004427 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004428 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4430 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004431 }
4432 // If Elt0 is defined, extract it from the appropriate source. If the
4433 // source byte is not also even, shift the extracted word right 8 bits. If
4434 // Elt1 was also defined, OR the extracted values together before
4435 // inserting them in the result.
4436 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004438 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4439 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004441 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004442 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4444 DAG.getConstant(0x00FF, MVT::i16));
4445 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004446 : InsElt0;
4447 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004448 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004449 DAG.getIntPtrConstant(i));
4450 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004451 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004452}
4453
Evan Cheng7a831ce2007-12-15 03:00:47 +00004454/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4455/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4456/// done when every pair / quad of shuffle mask elements point to elements in
4457/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004458/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4459static
Nate Begeman9008ca62009-04-27 18:41:29 +00004460SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4461 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004462 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004463 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004464 SDValue V1 = SVOp->getOperand(0);
4465 SDValue V2 = SVOp->getOperand(1);
4466 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004467 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004468 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004469 EVT MaskEltVT = MaskVT.getVectorElementType();
4470 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004471 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004472 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 case MVT::v4f32: NewVT = MVT::v2f64; break;
4474 case MVT::v4i32: NewVT = MVT::v2i64; break;
4475 case MVT::v8i16: NewVT = MVT::v4i32; break;
4476 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004477 }
4478
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004479 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004480 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004482 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004483 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004484 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 int Scale = NumElems / NewWidth;
4486 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004487 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004488 int StartIdx = -1;
4489 for (int j = 0; j < Scale; ++j) {
4490 int EltIdx = SVOp->getMaskElt(i+j);
4491 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004492 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004494 StartIdx = EltIdx - (EltIdx % Scale);
4495 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004496 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004497 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004498 if (StartIdx == -1)
4499 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004500 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004502 }
4503
Dale Johannesenace16102009-02-03 19:33:06 +00004504 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4505 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004507}
4508
Evan Chengd880b972008-05-09 21:53:03 +00004509/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004510///
Owen Andersone50ed302009-08-10 22:56:29 +00004511static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 SDValue SrcOp, SelectionDAG &DAG,
4513 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004515 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004516 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004517 LD = dyn_cast<LoadSDNode>(SrcOp);
4518 if (!LD) {
4519 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4520 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004521 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4522 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004523 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4524 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004525 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004526 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004527 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004528 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4529 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4530 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4531 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004532 SrcOp.getOperand(0)
4533 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004534 }
4535 }
4536 }
4537
Dale Johannesenace16102009-02-03 19:33:06 +00004538 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4539 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004540 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004541 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004542}
4543
Evan Chengace3c172008-07-22 21:13:36 +00004544/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4545/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004546static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004547LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4548 SDValue V1 = SVOp->getOperand(0);
4549 SDValue V2 = SVOp->getOperand(1);
4550 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004551 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004552
Evan Chengace3c172008-07-22 21:13:36 +00004553 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004554 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004555 SmallVector<int, 8> Mask1(4U, -1);
4556 SmallVector<int, 8> PermMask;
4557 SVOp->getMask(PermMask);
4558
Evan Chengace3c172008-07-22 21:13:36 +00004559 unsigned NumHi = 0;
4560 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004561 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004562 int Idx = PermMask[i];
4563 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004564 Locs[i] = std::make_pair(-1, -1);
4565 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004566 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4567 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004568 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004570 NumLo++;
4571 } else {
4572 Locs[i] = std::make_pair(1, NumHi);
4573 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004575 NumHi++;
4576 }
4577 }
4578 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004579
Evan Chengace3c172008-07-22 21:13:36 +00004580 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004581 // If no more than two elements come from either vector. This can be
4582 // implemented with two shuffles. First shuffle gather the elements.
4583 // The second shuffle, which takes the first shuffle as both of its
4584 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004585 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004586
Nate Begeman9008ca62009-04-27 18:41:29 +00004587 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004588
Evan Chengace3c172008-07-22 21:13:36 +00004589 for (unsigned i = 0; i != 4; ++i) {
4590 if (Locs[i].first == -1)
4591 continue;
4592 else {
4593 unsigned Idx = (i < 2) ? 0 : 4;
4594 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004595 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004596 }
4597 }
4598
Nate Begeman9008ca62009-04-27 18:41:29 +00004599 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004600 } else if (NumLo == 3 || NumHi == 3) {
4601 // Otherwise, we must have three elements from one vector, call it X, and
4602 // one element from the other, call it Y. First, use a shufps to build an
4603 // intermediate vector with the one element from Y and the element from X
4604 // that will be in the same half in the final destination (the indexes don't
4605 // matter). Then, use a shufps to build the final vector, taking the half
4606 // containing the element from Y from the intermediate, and the other half
4607 // from X.
4608 if (NumHi == 3) {
4609 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004610 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004611 std::swap(V1, V2);
4612 }
4613
4614 // Find the element from V2.
4615 unsigned HiIndex;
4616 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 int Val = PermMask[HiIndex];
4618 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004619 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004620 if (Val >= 4)
4621 break;
4622 }
4623
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 Mask1[0] = PermMask[HiIndex];
4625 Mask1[1] = -1;
4626 Mask1[2] = PermMask[HiIndex^1];
4627 Mask1[3] = -1;
4628 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004629
4630 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 Mask1[0] = PermMask[0];
4632 Mask1[1] = PermMask[1];
4633 Mask1[2] = HiIndex & 1 ? 6 : 4;
4634 Mask1[3] = HiIndex & 1 ? 4 : 6;
4635 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004636 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 Mask1[0] = HiIndex & 1 ? 2 : 0;
4638 Mask1[1] = HiIndex & 1 ? 0 : 2;
4639 Mask1[2] = PermMask[2];
4640 Mask1[3] = PermMask[3];
4641 if (Mask1[2] >= 0)
4642 Mask1[2] += 4;
4643 if (Mask1[3] >= 0)
4644 Mask1[3] += 4;
4645 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004646 }
Evan Chengace3c172008-07-22 21:13:36 +00004647 }
4648
4649 // Break it into (shuffle shuffle_hi, shuffle_lo).
4650 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004651 SmallVector<int,8> LoMask(4U, -1);
4652 SmallVector<int,8> HiMask(4U, -1);
4653
4654 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004655 unsigned MaskIdx = 0;
4656 unsigned LoIdx = 0;
4657 unsigned HiIdx = 2;
4658 for (unsigned i = 0; i != 4; ++i) {
4659 if (i == 2) {
4660 MaskPtr = &HiMask;
4661 MaskIdx = 1;
4662 LoIdx = 0;
4663 HiIdx = 2;
4664 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 int Idx = PermMask[i];
4666 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004667 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004668 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004669 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004670 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004671 LoIdx++;
4672 } else {
4673 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004674 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004675 HiIdx++;
4676 }
4677 }
4678
Nate Begeman9008ca62009-04-27 18:41:29 +00004679 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4680 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4681 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004682 for (unsigned i = 0; i != 4; ++i) {
4683 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004684 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004685 } else {
4686 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004687 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004688 }
4689 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004690 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004691}
4692
Dan Gohman475871a2008-07-27 21:46:04 +00004693SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004694X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004695 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004696 SDValue V1 = Op.getOperand(0);
4697 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004698 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004699 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004700 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004701 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004702 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4703 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004704 bool V1IsSplat = false;
4705 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004706
Nate Begeman9008ca62009-04-27 18:41:29 +00004707 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004708 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004709
Nate Begeman9008ca62009-04-27 18:41:29 +00004710 // Promote splats to v4f32.
4711 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004712 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004713 return Op;
4714 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004715 }
4716
Evan Cheng7a831ce2007-12-15 03:00:47 +00004717 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4718 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004719 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004721 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004722 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004723 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004725 // FIXME: Figure out a cleaner way to do this.
4726 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004727 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004728 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004729 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004730 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4731 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4732 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004733 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004734 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004735 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4736 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004737 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004738 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004739 }
4740 }
Eric Christopherfd179292009-08-27 18:07:15 +00004741
Nate Begeman9008ca62009-04-27 18:41:29 +00004742 if (X86::isPSHUFDMask(SVOp))
4743 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004744
Evan Chengf26ffe92008-05-29 08:22:04 +00004745 // Check if this can be converted into a logical shift.
4746 bool isLeft = false;
4747 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004748 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004749 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004750 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004751 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004752 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004753 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004754 EVT EltVT = VT.getVectorElementType();
4755 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004756 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004757 }
Eric Christopherfd179292009-08-27 18:07:15 +00004758
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004760 if (V1IsUndef)
4761 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004762 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004763 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004764 if (!isMMX)
4765 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004766 }
Eric Christopherfd179292009-08-27 18:07:15 +00004767
Nate Begeman9008ca62009-04-27 18:41:29 +00004768 // FIXME: fold these into legal mask.
4769 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4770 X86::isMOVSLDUPMask(SVOp) ||
4771 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004772 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004773 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004774 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004775
Nate Begeman9008ca62009-04-27 18:41:29 +00004776 if (ShouldXformToMOVHLPS(SVOp) ||
4777 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4778 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004779
Evan Chengf26ffe92008-05-29 08:22:04 +00004780 if (isShift) {
4781 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004782 EVT EltVT = VT.getVectorElementType();
4783 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004784 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004785 }
Eric Christopherfd179292009-08-27 18:07:15 +00004786
Evan Cheng9eca5e82006-10-25 21:49:50 +00004787 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004788 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4789 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004790 V1IsSplat = isSplatVector(V1.getNode());
4791 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004792
Chris Lattner8a594482007-11-25 00:24:49 +00004793 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004794 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004795 Op = CommuteVectorShuffle(SVOp, DAG);
4796 SVOp = cast<ShuffleVectorSDNode>(Op);
4797 V1 = SVOp->getOperand(0);
4798 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004799 std::swap(V1IsSplat, V2IsSplat);
4800 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004801 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004802 }
4803
Nate Begeman9008ca62009-04-27 18:41:29 +00004804 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4805 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004806 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 return V1;
4808 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4809 // the instruction selector will not match, so get a canonical MOVL with
4810 // swapped operands to undo the commute.
4811 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004812 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004813
Nate Begeman9008ca62009-04-27 18:41:29 +00004814 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4815 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4816 X86::isUNPCKLMask(SVOp) ||
4817 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004818 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004819
Evan Cheng9bbbb982006-10-25 20:48:19 +00004820 if (V2IsSplat) {
4821 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004822 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004823 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004824 SDValue NewMask = NormalizeMask(SVOp, DAG);
4825 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4826 if (NSVOp != SVOp) {
4827 if (X86::isUNPCKLMask(NSVOp, true)) {
4828 return NewMask;
4829 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4830 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004831 }
4832 }
4833 }
4834
Evan Cheng9eca5e82006-10-25 21:49:50 +00004835 if (Commuted) {
4836 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004837 // FIXME: this seems wrong.
4838 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4839 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4840 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4841 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4842 X86::isUNPCKLMask(NewSVOp) ||
4843 X86::isUNPCKHMask(NewSVOp))
4844 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004845 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004846
Nate Begemanb9a47b82009-02-23 08:49:38 +00004847 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004848
4849 // Normalize the node to match x86 shuffle ops if needed
4850 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4851 return CommuteVectorShuffle(SVOp, DAG);
4852
4853 // Check for legal shuffle and return?
4854 SmallVector<int, 16> PermMask;
4855 SVOp->getMask(PermMask);
4856 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004857 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004858
Evan Cheng14b32e12007-12-11 01:46:18 +00004859 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004860 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004861 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004862 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004863 return NewOp;
4864 }
4865
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004867 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004868 if (NewOp.getNode())
4869 return NewOp;
4870 }
Eric Christopherfd179292009-08-27 18:07:15 +00004871
Evan Chengace3c172008-07-22 21:13:36 +00004872 // Handle all 4 wide cases with a number of shuffles except for MMX.
4873 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004874 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004875
Dan Gohman475871a2008-07-27 21:46:04 +00004876 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004877}
4878
Dan Gohman475871a2008-07-27 21:46:04 +00004879SDValue
4880X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004881 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004882 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004883 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004884 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004886 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004888 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004889 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004890 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004891 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4892 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4893 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4895 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004896 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004898 Op.getOperand(0)),
4899 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004901 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004903 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004904 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004906 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4907 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004908 // result has a single use which is a store or a bitcast to i32. And in
4909 // the case of a store, it's not worth it if the index is a constant 0,
4910 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004911 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004912 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004913 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004914 if ((User->getOpcode() != ISD::STORE ||
4915 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4916 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004917 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004918 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004919 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004920 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4921 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004922 Op.getOperand(0)),
4923 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004924 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4925 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004926 // ExtractPS works with constant index.
4927 if (isa<ConstantSDNode>(Op.getOperand(1)))
4928 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004929 }
Dan Gohman475871a2008-07-27 21:46:04 +00004930 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004931}
4932
4933
Dan Gohman475871a2008-07-27 21:46:04 +00004934SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004935X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4936 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004937 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004938 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004939
Evan Cheng62a3f152008-03-24 21:52:23 +00004940 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004941 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004942 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004943 return Res;
4944 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004945
Owen Andersone50ed302009-08-10 22:56:29 +00004946 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004947 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004948 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004949 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004950 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004951 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004952 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4954 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004955 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004956 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004957 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004958 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004959 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004960 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004961 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004962 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004963 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004964 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004965 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004966 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004967 if (Idx == 0)
4968 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004969
Evan Cheng0db9fe62006-04-25 20:13:52 +00004970 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004971 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004972 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004973 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004974 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004975 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004976 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004977 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004978 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4979 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4980 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004981 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004982 if (Idx == 0)
4983 return Op;
4984
4985 // UNPCKHPD the element to the lowest double word, then movsd.
4986 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4987 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004988 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004989 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004990 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004991 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004992 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004993 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004994 }
4995
Dan Gohman475871a2008-07-27 21:46:04 +00004996 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004997}
4998
Dan Gohman475871a2008-07-27 21:46:04 +00004999SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005000X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5001 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005002 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005003 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005004 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005005
Dan Gohman475871a2008-07-27 21:46:04 +00005006 SDValue N0 = Op.getOperand(0);
5007 SDValue N1 = Op.getOperand(1);
5008 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005009
Dan Gohman8a55ce42009-09-23 21:02:20 +00005010 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005011 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005012 unsigned Opc;
5013 if (VT == MVT::v8i16)
5014 Opc = X86ISD::PINSRW;
5015 else if (VT == MVT::v4i16)
5016 Opc = X86ISD::MMX_PINSRW;
5017 else if (VT == MVT::v16i8)
5018 Opc = X86ISD::PINSRB;
5019 else
5020 Opc = X86ISD::PINSRB;
5021
Nate Begeman14d12ca2008-02-11 04:19:36 +00005022 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5023 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005024 if (N1.getValueType() != MVT::i32)
5025 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5026 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005027 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005028 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005029 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005030 // Bits [7:6] of the constant are the source select. This will always be
5031 // zero here. The DAG Combiner may combine an extract_elt index into these
5032 // bits. For example (insert (extract, 3), 2) could be matched by putting
5033 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005034 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005035 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005036 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005037 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005038 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005039 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005040 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005041 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005042 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005043 // PINSR* works with constant index.
5044 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005045 }
Dan Gohman475871a2008-07-27 21:46:04 +00005046 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005047}
5048
Dan Gohman475871a2008-07-27 21:46:04 +00005049SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005050X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005051 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005052 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005053
5054 if (Subtarget->hasSSE41())
5055 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5056
Dan Gohman8a55ce42009-09-23 21:02:20 +00005057 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005058 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005059
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005060 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005061 SDValue N0 = Op.getOperand(0);
5062 SDValue N1 = Op.getOperand(1);
5063 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005064
Dan Gohman8a55ce42009-09-23 21:02:20 +00005065 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005066 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5067 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005068 if (N1.getValueType() != MVT::i32)
5069 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5070 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005071 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005072 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5073 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005074 }
Dan Gohman475871a2008-07-27 21:46:04 +00005075 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076}
5077
Dan Gohman475871a2008-07-27 21:46:04 +00005078SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005079X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005080 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005081 if (Op.getValueType() == MVT::v2f32)
5082 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5083 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5084 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005085 Op.getOperand(0))));
5086
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5088 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005089
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5091 EVT VT = MVT::v2i32;
5092 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005093 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 case MVT::v16i8:
5095 case MVT::v8i16:
5096 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005097 break;
5098 }
Dale Johannesenace16102009-02-03 19:33:06 +00005099 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5100 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005101}
5102
Bill Wendling056292f2008-09-16 21:48:12 +00005103// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5104// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5105// one of the above mentioned nodes. It has to be wrapped because otherwise
5106// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5107// be used to form addressing mode. These wrapped nodes will be selected
5108// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005109SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005110X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005111 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005112
Chris Lattner41621a22009-06-26 19:22:52 +00005113 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5114 // global base reg.
5115 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005116 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005117 CodeModel::Model M = getTargetMachine().getCodeModel();
5118
Chris Lattner4f066492009-07-11 20:29:19 +00005119 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005120 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005121 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005122 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005123 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005124 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005125 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005126
Evan Cheng1606e8e2009-03-13 07:51:59 +00005127 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005128 CP->getAlignment(),
5129 CP->getOffset(), OpFlag);
5130 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005131 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005132 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005133 if (OpFlag) {
5134 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005135 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005136 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005137 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005138 }
5139
5140 return Result;
5141}
5142
Dan Gohmand858e902010-04-17 15:26:15 +00005143SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005144 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005145
Chris Lattner18c59872009-06-27 04:16:01 +00005146 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5147 // global base reg.
5148 unsigned char OpFlag = 0;
5149 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005150 CodeModel::Model M = getTargetMachine().getCodeModel();
5151
Chris Lattner4f066492009-07-11 20:29:19 +00005152 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005153 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005154 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005155 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005156 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005157 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005158 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005159
Chris Lattner18c59872009-06-27 04:16:01 +00005160 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5161 OpFlag);
5162 DebugLoc DL = JT->getDebugLoc();
5163 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005164
Chris Lattner18c59872009-06-27 04:16:01 +00005165 // With PIC, the address is actually $g + Offset.
5166 if (OpFlag) {
5167 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5168 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005169 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005170 Result);
5171 }
Eric Christopherfd179292009-08-27 18:07:15 +00005172
Chris Lattner18c59872009-06-27 04:16:01 +00005173 return Result;
5174}
5175
5176SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005177X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005178 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005179
Chris Lattner18c59872009-06-27 04:16:01 +00005180 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5181 // global base reg.
5182 unsigned char OpFlag = 0;
5183 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005184 CodeModel::Model M = getTargetMachine().getCodeModel();
5185
Chris Lattner4f066492009-07-11 20:29:19 +00005186 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005187 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005188 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005189 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005190 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005191 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005192 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005193
Chris Lattner18c59872009-06-27 04:16:01 +00005194 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005195
Chris Lattner18c59872009-06-27 04:16:01 +00005196 DebugLoc DL = Op.getDebugLoc();
5197 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005198
5199
Chris Lattner18c59872009-06-27 04:16:01 +00005200 // With PIC, the address is actually $g + Offset.
5201 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005202 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005203 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5204 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005205 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005206 Result);
5207 }
Eric Christopherfd179292009-08-27 18:07:15 +00005208
Chris Lattner18c59872009-06-27 04:16:01 +00005209 return Result;
5210}
5211
Dan Gohman475871a2008-07-27 21:46:04 +00005212SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005213X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005214 // Create the TargetBlockAddressAddress node.
5215 unsigned char OpFlags =
5216 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005217 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005218 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005219 DebugLoc dl = Op.getDebugLoc();
5220 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5221 /*isTarget=*/true, OpFlags);
5222
Dan Gohmanf705adb2009-10-30 01:28:02 +00005223 if (Subtarget->isPICStyleRIPRel() &&
5224 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005225 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5226 else
5227 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005228
Dan Gohman29cbade2009-11-20 23:18:13 +00005229 // With PIC, the address is actually $g + Offset.
5230 if (isGlobalRelativeToPICBase(OpFlags)) {
5231 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5232 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5233 Result);
5234 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005235
5236 return Result;
5237}
5238
5239SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005240X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005241 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005242 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005243 // Create the TargetGlobalAddress node, folding in the constant
5244 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005245 unsigned char OpFlags =
5246 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005247 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005248 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005249 if (OpFlags == X86II::MO_NO_FLAG &&
5250 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005251 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005252 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005253 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005254 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005255 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005256 }
Eric Christopherfd179292009-08-27 18:07:15 +00005257
Chris Lattner4f066492009-07-11 20:29:19 +00005258 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005259 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005260 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5261 else
5262 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005263
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005264 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005265 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005266 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5267 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005268 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005270
Chris Lattner36c25012009-07-10 07:34:39 +00005271 // For globals that require a load from a stub to get the address, emit the
5272 // load.
5273 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005274 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005275 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005276
Dan Gohman6520e202008-10-18 02:06:02 +00005277 // If there was a non-zero offset that we didn't fold, create an explicit
5278 // addition for it.
5279 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005280 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005281 DAG.getConstant(Offset, getPointerTy()));
5282
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 return Result;
5284}
5285
Evan Chengda43bcf2008-09-24 00:05:32 +00005286SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005287X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005288 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005289 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005290 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005291}
5292
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005293static SDValue
5294GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005295 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005296 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005297 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005298 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005299 DebugLoc dl = GA->getDebugLoc();
5300 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5301 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005302 GA->getOffset(),
5303 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005304 if (InFlag) {
5305 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005306 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005307 } else {
5308 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005309 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005310 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005311
5312 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005313 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005314
Rafael Espindola15f1b662009-04-24 12:59:40 +00005315 SDValue Flag = Chain.getValue(1);
5316 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005317}
5318
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005319// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005320static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005321LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005322 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005323 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005324 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5325 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005326 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005327 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005328 InFlag = Chain.getValue(1);
5329
Chris Lattnerb903bed2009-06-26 21:20:29 +00005330 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005331}
5332
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005333// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005334static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005335LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005336 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005337 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5338 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005339}
5340
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005341// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5342// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005343static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005344 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005345 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005346 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005347 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005348 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005349 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005350 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005351 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005352
5353 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005354 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005355
Chris Lattnerb903bed2009-06-26 21:20:29 +00005356 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005357 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5358 // initialexec.
5359 unsigned WrapperKind = X86ISD::Wrapper;
5360 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005361 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005362 } else if (is64Bit) {
5363 assert(model == TLSModel::InitialExec);
5364 OperandFlags = X86II::MO_GOTTPOFF;
5365 WrapperKind = X86ISD::WrapperRIP;
5366 } else {
5367 assert(model == TLSModel::InitialExec);
5368 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005369 }
Eric Christopherfd179292009-08-27 18:07:15 +00005370
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005371 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5372 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005373 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005374 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005375 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005376
Rafael Espindola9a580232009-02-27 13:37:18 +00005377 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005378 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005379 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005380
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005381 // The address of the thread local variable is the add of the thread
5382 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005383 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005384}
5385
Dan Gohman475871a2008-07-27 21:46:04 +00005386SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005387X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005388 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005389 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005390 assert(Subtarget->isTargetELF() &&
5391 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005392 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005393 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005394
Chris Lattnerb903bed2009-06-26 21:20:29 +00005395 // If GV is an alias then use the aliasee for determining
5396 // thread-localness.
5397 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5398 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005399
Chris Lattnerb903bed2009-06-26 21:20:29 +00005400 TLSModel::Model model = getTLSModel(GV,
5401 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005402
Chris Lattnerb903bed2009-06-26 21:20:29 +00005403 switch (model) {
5404 case TLSModel::GeneralDynamic:
5405 case TLSModel::LocalDynamic: // not implemented
5406 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005407 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005408 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005409
Chris Lattnerb903bed2009-06-26 21:20:29 +00005410 case TLSModel::InitialExec:
5411 case TLSModel::LocalExec:
5412 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5413 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005414 }
Eric Christopherfd179292009-08-27 18:07:15 +00005415
Torok Edwinc23197a2009-07-14 16:55:14 +00005416 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005417 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005418}
5419
Evan Cheng0db9fe62006-04-25 20:13:52 +00005420
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005421/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005422/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005423SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005424 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005425 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005426 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005427 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005428 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005429 SDValue ShOpLo = Op.getOperand(0);
5430 SDValue ShOpHi = Op.getOperand(1);
5431 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005432 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005434 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005435
Dan Gohman475871a2008-07-27 21:46:04 +00005436 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005437 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005438 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5439 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005440 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005441 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5442 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005443 }
Evan Chenge3413162006-01-09 18:33:28 +00005444
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5446 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005447 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005449
Dan Gohman475871a2008-07-27 21:46:04 +00005450 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005452 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5453 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005454
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005455 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005456 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5457 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005458 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005459 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5460 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005461 }
5462
Dan Gohman475871a2008-07-27 21:46:04 +00005463 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005464 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005465}
Evan Chenga3195e82006-01-12 22:54:21 +00005466
Dan Gohmand858e902010-04-17 15:26:15 +00005467SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5468 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005469 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005470
5471 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005473 return Op;
5474 }
5475 return SDValue();
5476 }
5477
Owen Anderson825b72b2009-08-11 20:47:22 +00005478 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005479 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
Eli Friedman36df4992009-05-27 00:47:34 +00005481 // These are really Legal; return the operand so the caller accepts it as
5482 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005484 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005486 Subtarget->is64Bit()) {
5487 return Op;
5488 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005489
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005490 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005491 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005492 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005493 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005494 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005495 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005496 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005497 PseudoSourceValue::getFixedStack(SSFI), 0,
5498 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005499 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5500}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005501
Owen Andersone50ed302009-08-10 22:56:29 +00005502SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005503 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005504 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005505 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005506 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005507 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005508 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005509 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005511 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005512 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005513 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005514 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005515 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005516
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005517 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005518 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005519 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005520
5521 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5522 // shouldn't be necessary except that RFP cannot be live across
5523 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005524 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005525 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005526 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005528 SDValue Ops[] = {
5529 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5530 };
5531 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005532 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005533 PseudoSourceValue::getFixedStack(SSFI), 0,
5534 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005535 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005536
Evan Cheng0db9fe62006-04-25 20:13:52 +00005537 return Result;
5538}
5539
Bill Wendling8b8a6362009-01-17 03:56:04 +00005540// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005541SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5542 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005543 // This algorithm is not obvious. Here it is in C code, more or less:
5544 /*
5545 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5546 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5547 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005548
Bill Wendling8b8a6362009-01-17 03:56:04 +00005549 // Copy ints to xmm registers.
5550 __m128i xh = _mm_cvtsi32_si128( hi );
5551 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005552
Bill Wendling8b8a6362009-01-17 03:56:04 +00005553 // Combine into low half of a single xmm register.
5554 __m128i x = _mm_unpacklo_epi32( xh, xl );
5555 __m128d d;
5556 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005557
Bill Wendling8b8a6362009-01-17 03:56:04 +00005558 // Merge in appropriate exponents to give the integer bits the right
5559 // magnitude.
5560 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005561
Bill Wendling8b8a6362009-01-17 03:56:04 +00005562 // Subtract away the biases to deal with the IEEE-754 double precision
5563 // implicit 1.
5564 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005565
Bill Wendling8b8a6362009-01-17 03:56:04 +00005566 // All conversions up to here are exact. The correctly rounded result is
5567 // calculated using the current rounding mode using the following
5568 // horizontal add.
5569 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5570 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5571 // store doesn't really need to be here (except
5572 // maybe to zero the other double)
5573 return sd;
5574 }
5575 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005576
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005577 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005578 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005579
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005580 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005581 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005582 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5583 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5584 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5585 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005586 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005587 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005588
Bill Wendling8b8a6362009-01-17 03:56:04 +00005589 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005590 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005591 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005592 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005593 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005594 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005595 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005596
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5598 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005599 Op.getOperand(0),
5600 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005601 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5602 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005603 Op.getOperand(0),
5604 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5606 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005607 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005608 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5610 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5611 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005612 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005613 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005615
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005616 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005617 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5619 DAG.getUNDEF(MVT::v2f64), ShufMask);
5620 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5621 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005622 DAG.getIntPtrConstant(0));
5623}
5624
Bill Wendling8b8a6362009-01-17 03:56:04 +00005625// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005626SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5627 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005628 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005629 // FP constant to bias correct the final result.
5630 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005632
5633 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5635 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005636 Op.getOperand(0),
5637 DAG.getIntPtrConstant(0)));
5638
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5640 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005641 DAG.getIntPtrConstant(0));
5642
5643 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5645 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005646 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 MVT::v2f64, Load)),
5648 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005649 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 MVT::v2f64, Bias)));
5651 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5652 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005653 DAG.getIntPtrConstant(0));
5654
5655 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005657
5658 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005659 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005660
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005662 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005663 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005665 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005666 }
5667
5668 // Handle final rounding.
5669 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005670}
5671
Dan Gohmand858e902010-04-17 15:26:15 +00005672SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5673 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005674 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005675 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005676
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005677 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005678 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5679 // the optimization here.
5680 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005681 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005682
Owen Andersone50ed302009-08-10 22:56:29 +00005683 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005684 EVT DstVT = Op.getValueType();
5685 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005686 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005687 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005688 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005689
5690 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005692 if (SrcVT == MVT::i32) {
5693 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5694 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5695 getPointerTy(), StackSlot, WordOff);
5696 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5697 StackSlot, NULL, 0, false, false, 0);
5698 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5699 OffsetSlot, NULL, 0, false, false, 0);
5700 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5701 return Fild;
5702 }
5703
5704 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5705 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005706 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005707 // For i64 source, we need to add the appropriate power of 2 if the input
5708 // was negative. This is the same as the optimization in
5709 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5710 // we must be careful to do the computation in x87 extended precision, not
5711 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5712 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5713 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5714 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5715
5716 APInt FF(32, 0x5F800000ULL);
5717
5718 // Check whether the sign bit is set.
5719 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5720 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5721 ISD::SETLT);
5722
5723 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5724 SDValue FudgePtr = DAG.getConstantPool(
5725 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5726 getPointerTy());
5727
5728 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5729 SDValue Zero = DAG.getIntPtrConstant(0);
5730 SDValue Four = DAG.getIntPtrConstant(4);
5731 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5732 Zero, Four);
5733 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5734
5735 // Load the value out, extending it from f32 to f80.
5736 // FIXME: Avoid the extend by constructing the right constant pool?
5737 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
5738 FudgePtr, PseudoSourceValue::getConstantPool(),
5739 0, MVT::f32, false, false, 4);
5740 // Extend everything to 80 bits to force it to be done on x87.
5741 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5742 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005743}
5744
Dan Gohman475871a2008-07-27 21:46:04 +00005745std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005746FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005747 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005748
Owen Andersone50ed302009-08-10 22:56:29 +00005749 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005750
5751 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005752 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5753 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005754 }
5755
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5757 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005758 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005759
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005760 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005761 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005762 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005763 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005764 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005766 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005767 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005768
Evan Cheng87c89352007-10-15 20:11:21 +00005769 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5770 // stack slot.
5771 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005772 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005773 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005774 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005775
Evan Cheng0db9fe62006-04-25 20:13:52 +00005776 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005778 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5780 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5781 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005782 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005783
Dan Gohman475871a2008-07-27 21:46:04 +00005784 SDValue Chain = DAG.getEntryNode();
5785 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005786 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005787 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005788 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005789 PseudoSourceValue::getFixedStack(SSFI), 0,
5790 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005791 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005792 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005793 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5794 };
Dale Johannesenace16102009-02-03 19:33:06 +00005795 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005796 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005797 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005798 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5799 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005800
Evan Cheng0db9fe62006-04-25 20:13:52 +00005801 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005802 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005804
Chris Lattner27a6c732007-11-24 07:07:01 +00005805 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005806}
5807
Dan Gohmand858e902010-04-17 15:26:15 +00005808SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5809 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005810 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 if (Op.getValueType() == MVT::v2i32 &&
5812 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005813 return Op;
5814 }
5815 return SDValue();
5816 }
5817
Eli Friedman948e95a2009-05-23 09:59:16 +00005818 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005819 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005820 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5821 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005822
Chris Lattner27a6c732007-11-24 07:07:01 +00005823 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005824 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005825 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005826}
5827
Dan Gohmand858e902010-04-17 15:26:15 +00005828SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5829 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005830 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5831 SDValue FIST = Vals.first, StackSlot = Vals.second;
5832 assert(FIST.getNode() && "Unexpected failure");
5833
5834 // Load the result.
5835 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005836 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005837}
5838
Dan Gohmand858e902010-04-17 15:26:15 +00005839SDValue X86TargetLowering::LowerFABS(SDValue Op,
5840 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005841 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005842 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005843 EVT VT = Op.getValueType();
5844 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005845 if (VT.isVector())
5846 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005847 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005849 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005850 CV.push_back(C);
5851 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005852 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005853 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005854 CV.push_back(C);
5855 CV.push_back(C);
5856 CV.push_back(C);
5857 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005858 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005859 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005860 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005861 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005862 PseudoSourceValue::getConstantPool(), 0,
5863 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005864 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005865}
5866
Dan Gohmand858e902010-04-17 15:26:15 +00005867SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005868 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005869 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005870 EVT VT = Op.getValueType();
5871 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005872 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005873 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005874 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005876 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005877 CV.push_back(C);
5878 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005879 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005880 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005881 CV.push_back(C);
5882 CV.push_back(C);
5883 CV.push_back(C);
5884 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005885 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005886 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005887 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005888 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005889 PseudoSourceValue::getConstantPool(), 0,
5890 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005891 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005892 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5894 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005895 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005896 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005897 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005898 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005899 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005900}
5901
Dan Gohmand858e902010-04-17 15:26:15 +00005902SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005903 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005904 SDValue Op0 = Op.getOperand(0);
5905 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005906 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005907 EVT VT = Op.getValueType();
5908 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005909
5910 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005911 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005912 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005913 SrcVT = VT;
5914 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005915 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005916 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005917 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005918 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005919 }
5920
5921 // At this point the operands and the result should have the same
5922 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005923
Evan Cheng68c47cb2007-01-05 07:55:56 +00005924 // First get the sign bit of second operand.
5925 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005926 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005927 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5928 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005929 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005930 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5931 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5932 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5933 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005934 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005935 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005936 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005937 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005938 PseudoSourceValue::getConstantPool(), 0,
5939 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005940 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005941
5942 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005943 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 // Op0 is MVT::f32, Op1 is MVT::f64.
5945 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5946 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5947 DAG.getConstant(32, MVT::i32));
5948 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5949 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005950 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005951 }
5952
Evan Cheng73d6cf12007-01-05 21:37:56 +00005953 // Clear first operand sign bit.
5954 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005955 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005956 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5957 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005958 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005959 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5960 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5961 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5962 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005963 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005964 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005965 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005966 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005967 PseudoSourceValue::getConstantPool(), 0,
5968 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005969 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005970
5971 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005972 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005973}
5974
Dan Gohman076aee32009-03-04 19:44:21 +00005975/// Emit nodes that will be selected as "test Op0,Op0", or something
5976/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005977SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00005978 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00005979 DebugLoc dl = Op.getDebugLoc();
5980
Dan Gohman31125812009-03-07 01:58:32 +00005981 // CF and OF aren't always set the way we want. Determine which
5982 // of these we need.
5983 bool NeedCF = false;
5984 bool NeedOF = false;
5985 switch (X86CC) {
5986 case X86::COND_A: case X86::COND_AE:
5987 case X86::COND_B: case X86::COND_BE:
5988 NeedCF = true;
5989 break;
5990 case X86::COND_G: case X86::COND_GE:
5991 case X86::COND_L: case X86::COND_LE:
5992 case X86::COND_O: case X86::COND_NO:
5993 NeedOF = true;
5994 break;
5995 default: break;
5996 }
5997
Dan Gohman076aee32009-03-04 19:44:21 +00005998 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005999 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6000 // we prove that the arithmetic won't overflow, we can't use OF or CF.
6001 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00006002 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00006003 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00006004 switch (Op.getNode()->getOpcode()) {
6005 case ISD::ADD:
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00006006 // Due to an isel shortcoming, be conservative if this add is
6007 // likely to be selected as part of a load-modify-store
6008 // instruction. When the root node in a match is a store, isel
6009 // doesn't know how to remap non-chain non-flag uses of other
6010 // nodes in the match, such as the ADD in this case. This leads
6011 // to the ADD being left around and reselected, with the result
6012 // being two adds in the output. Alas, even if none our users
6013 // are stores, that doesn't prove we're O.K. Ergo, if we have
6014 // any parents that aren't CopyToReg or SETCC, eschew INC/DEC.
6015 // A better fix seems to require climbing the DAG back to the
6016 // root, and it doesn't seem to be worth the effort.
Dan Gohman076aee32009-03-04 19:44:21 +00006017 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00006018 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6019 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
Dan Gohman076aee32009-03-04 19:44:21 +00006020 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00006021 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006022 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6023 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00006024 if (C->getAPIntValue() == 1) {
6025 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00006026 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00006027 break;
6028 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006029 // An add of negative one (subtract of one) will be selected as a DEC.
6030 if (C->getAPIntValue().isAllOnesValue()) {
6031 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00006032 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006033 break;
6034 }
6035 }
Dan Gohman076aee32009-03-04 19:44:21 +00006036 // Otherwise use a regular EFLAGS-setting add.
6037 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00006038 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006039 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006040 case ISD::AND: {
6041 // If the primary and result isn't used, don't bother using X86ISD::AND,
6042 // because a TEST instruction will be better.
6043 bool NonFlagUse = false;
6044 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00006045 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6046 SDNode *User = *UI;
6047 unsigned UOpNo = UI.getOperandNo();
6048 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6049 // Look pass truncate.
6050 UOpNo = User->use_begin().getOperandNo();
6051 User = *User->use_begin();
6052 }
6053 if (User->getOpcode() != ISD::BRCOND &&
6054 User->getOpcode() != ISD::SETCC &&
6055 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00006056 NonFlagUse = true;
6057 break;
6058 }
Evan Cheng17751da2010-01-07 00:54:06 +00006059 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00006060 if (!NonFlagUse)
6061 break;
6062 }
6063 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00006064 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006065 case ISD::OR:
6066 case ISD::XOR:
6067 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00006068 // likely to be selected as part of a load-modify-store instruction.
6069 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6070 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6071 if (UI->getOpcode() == ISD::STORE)
6072 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006073 // Otherwise use a regular EFLAGS-setting instruction.
6074 switch (Op.getNode()->getOpcode()) {
6075 case ISD::SUB: Opcode = X86ISD::SUB; break;
6076 case ISD::OR: Opcode = X86ISD::OR; break;
6077 case ISD::XOR: Opcode = X86ISD::XOR; break;
6078 case ISD::AND: Opcode = X86ISD::AND; break;
6079 default: llvm_unreachable("unexpected operator!");
6080 }
Dan Gohman51bb4742009-03-05 21:29:28 +00006081 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006082 break;
6083 case X86ISD::ADD:
6084 case X86ISD::SUB:
6085 case X86ISD::INC:
6086 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006087 case X86ISD::OR:
6088 case X86ISD::XOR:
6089 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00006090 return SDValue(Op.getNode(), 1);
6091 default:
6092 default_case:
6093 break;
6094 }
6095 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006096 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00006097 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00006098 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00006099 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00006100 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00006101 DAG.ReplaceAllUsesWith(Op, New);
6102 return SDValue(New.getNode(), 1);
6103 }
6104 }
6105
6106 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00006107 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00006108 DAG.getConstant(0, Op.getValueType()));
6109}
6110
6111/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6112/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006113SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006114 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006115 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6116 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006117 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006118
6119 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006120 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006121}
6122
Evan Chengd40d03e2010-01-06 19:38:29 +00006123/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6124/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006125SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6126 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006127 SDValue Op0 = And.getOperand(0);
6128 SDValue Op1 = And.getOperand(1);
6129 if (Op0.getOpcode() == ISD::TRUNCATE)
6130 Op0 = Op0.getOperand(0);
6131 if (Op1.getOpcode() == ISD::TRUNCATE)
6132 Op1 = Op1.getOperand(0);
6133
Evan Chengd40d03e2010-01-06 19:38:29 +00006134 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006135 if (Op1.getOpcode() == ISD::SHL) {
6136 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6137 if (And10C->getZExtValue() == 1) {
6138 LHS = Op0;
6139 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006140 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006141 } else if (Op0.getOpcode() == ISD::SHL) {
6142 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6143 if (And00C->getZExtValue() == 1) {
6144 LHS = Op1;
6145 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006146 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006147 } else if (Op1.getOpcode() == ISD::Constant) {
6148 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6149 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006150 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6151 LHS = AndLHS.getOperand(0);
6152 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006153 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006154 }
Evan Cheng0488db92007-09-25 01:57:46 +00006155
Evan Chengd40d03e2010-01-06 19:38:29 +00006156 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006157 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006158 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006159 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006160 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006161 // Also promote i16 to i32 for performance / code size reason.
6162 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006163 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006164 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006165
Evan Chengd40d03e2010-01-06 19:38:29 +00006166 // If the operand types disagree, extend the shift amount to match. Since
6167 // BT ignores high bits (like shifts) we can use anyextend.
6168 if (LHS.getValueType() != RHS.getValueType())
6169 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006170
Evan Chengd40d03e2010-01-06 19:38:29 +00006171 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6172 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6173 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6174 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006175 }
6176
Evan Cheng54de3ea2010-01-05 06:52:31 +00006177 return SDValue();
6178}
6179
Dan Gohmand858e902010-04-17 15:26:15 +00006180SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006181 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6182 SDValue Op0 = Op.getOperand(0);
6183 SDValue Op1 = Op.getOperand(1);
6184 DebugLoc dl = Op.getDebugLoc();
6185 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6186
6187 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006188 // Lower (X & (1 << N)) == 0 to BT(X, N).
6189 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6190 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6191 if (Op0.getOpcode() == ISD::AND &&
6192 Op0.hasOneUse() &&
6193 Op1.getOpcode() == ISD::Constant &&
6194 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6195 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6196 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6197 if (NewSetCC.getNode())
6198 return NewSetCC;
6199 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006200
Evan Cheng2c755ba2010-02-27 07:36:59 +00006201 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6202 if (Op0.getOpcode() == X86ISD::SETCC &&
6203 Op1.getOpcode() == ISD::Constant &&
6204 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6205 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6206 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6207 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6208 bool Invert = (CC == ISD::SETNE) ^
6209 cast<ConstantSDNode>(Op1)->isNullValue();
6210 if (Invert)
6211 CCode = X86::GetOppositeBranchCondition(CCode);
6212 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6213 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6214 }
6215
Evan Chenge5b51ac2010-04-17 06:13:15 +00006216 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006217 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006218 if (X86CC == X86::COND_INVALID)
6219 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006220
Evan Cheng552f09a2010-04-26 19:06:11 +00006221 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006222
6223 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006224 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006225 return DAG.getNode(ISD::AND, dl, MVT::i8,
6226 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6227 DAG.getConstant(X86CC, MVT::i8), Cond),
6228 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006229
Owen Anderson825b72b2009-08-11 20:47:22 +00006230 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6231 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006232}
6233
Dan Gohmand858e902010-04-17 15:26:15 +00006234SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006235 SDValue Cond;
6236 SDValue Op0 = Op.getOperand(0);
6237 SDValue Op1 = Op.getOperand(1);
6238 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006239 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006240 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6241 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006242 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006243
6244 if (isFP) {
6245 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006246 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006247 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6248 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006249 bool Swap = false;
6250
6251 switch (SetCCOpcode) {
6252 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006253 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006254 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006255 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006256 case ISD::SETGT: Swap = true; // Fallthrough
6257 case ISD::SETLT:
6258 case ISD::SETOLT: SSECC = 1; break;
6259 case ISD::SETOGE:
6260 case ISD::SETGE: Swap = true; // Fallthrough
6261 case ISD::SETLE:
6262 case ISD::SETOLE: SSECC = 2; break;
6263 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006264 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006265 case ISD::SETNE: SSECC = 4; break;
6266 case ISD::SETULE: Swap = true;
6267 case ISD::SETUGE: SSECC = 5; break;
6268 case ISD::SETULT: Swap = true;
6269 case ISD::SETUGT: SSECC = 6; break;
6270 case ISD::SETO: SSECC = 7; break;
6271 }
6272 if (Swap)
6273 std::swap(Op0, Op1);
6274
Nate Begemanfb8ead02008-07-25 19:05:58 +00006275 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006276 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006277 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006278 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006279 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6280 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006281 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006282 }
6283 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006284 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006285 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6286 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006287 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006288 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006289 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006290 }
6291 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006292 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006293 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006294
Nate Begeman30a0de92008-07-17 16:51:19 +00006295 // We are handling one of the integer comparisons here. Since SSE only has
6296 // GT and EQ comparisons for integer, swapping operands and multiple
6297 // operations may be required for some comparisons.
6298 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6299 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006300
Owen Anderson825b72b2009-08-11 20:47:22 +00006301 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006302 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006303 case MVT::v8i8:
6304 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6305 case MVT::v4i16:
6306 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6307 case MVT::v2i32:
6308 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6309 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006311
Nate Begeman30a0de92008-07-17 16:51:19 +00006312 switch (SetCCOpcode) {
6313 default: break;
6314 case ISD::SETNE: Invert = true;
6315 case ISD::SETEQ: Opc = EQOpc; break;
6316 case ISD::SETLT: Swap = true;
6317 case ISD::SETGT: Opc = GTOpc; break;
6318 case ISD::SETGE: Swap = true;
6319 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6320 case ISD::SETULT: Swap = true;
6321 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6322 case ISD::SETUGE: Swap = true;
6323 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6324 }
6325 if (Swap)
6326 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006327
Nate Begeman30a0de92008-07-17 16:51:19 +00006328 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6329 // bits of the inputs before performing those operations.
6330 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006331 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006332 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6333 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006334 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006335 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6336 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006337 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6338 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006339 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006340
Dale Johannesenace16102009-02-03 19:33:06 +00006341 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006342
6343 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006344 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006345 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006346
Nate Begeman30a0de92008-07-17 16:51:19 +00006347 return Result;
6348}
Evan Cheng0488db92007-09-25 01:57:46 +00006349
Evan Cheng370e5342008-12-03 08:38:43 +00006350// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006351static bool isX86LogicalCmp(SDValue Op) {
6352 unsigned Opc = Op.getNode()->getOpcode();
6353 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6354 return true;
6355 if (Op.getResNo() == 1 &&
6356 (Opc == X86ISD::ADD ||
6357 Opc == X86ISD::SUB ||
6358 Opc == X86ISD::SMUL ||
6359 Opc == X86ISD::UMUL ||
6360 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006361 Opc == X86ISD::DEC ||
6362 Opc == X86ISD::OR ||
6363 Opc == X86ISD::XOR ||
6364 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006365 return true;
6366
6367 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006368}
6369
Dan Gohmand858e902010-04-17 15:26:15 +00006370SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006371 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006372 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006373 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006374 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006375
Dan Gohman1a492952009-10-20 16:22:37 +00006376 if (Cond.getOpcode() == ISD::SETCC) {
6377 SDValue NewCond = LowerSETCC(Cond, DAG);
6378 if (NewCond.getNode())
6379 Cond = NewCond;
6380 }
Evan Cheng734503b2006-09-11 02:19:56 +00006381
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006382 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6383 SDValue Op1 = Op.getOperand(1);
6384 SDValue Op2 = Op.getOperand(2);
6385 if (Cond.getOpcode() == X86ISD::SETCC &&
6386 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6387 SDValue Cmp = Cond.getOperand(1);
6388 if (Cmp.getOpcode() == X86ISD::CMP) {
6389 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6390 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6391 ConstantSDNode *RHSC =
6392 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6393 if (N1C && N1C->isAllOnesValue() &&
6394 N2C && N2C->isNullValue() &&
6395 RHSC && RHSC->isNullValue()) {
6396 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006397 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006398 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6399 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6400 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6401 }
6402 }
6403 }
6404
Evan Chengad9c0a32009-12-15 00:53:42 +00006405 // Look pass (and (setcc_carry (cmp ...)), 1).
6406 if (Cond.getOpcode() == ISD::AND &&
6407 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6408 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6409 if (C && C->getAPIntValue() == 1)
6410 Cond = Cond.getOperand(0);
6411 }
6412
Evan Cheng3f41d662007-10-08 22:16:29 +00006413 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6414 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006415 if (Cond.getOpcode() == X86ISD::SETCC ||
6416 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006417 CC = Cond.getOperand(0);
6418
Dan Gohman475871a2008-07-27 21:46:04 +00006419 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006420 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006421 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006422
Evan Cheng3f41d662007-10-08 22:16:29 +00006423 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006424 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006425 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006426 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006427
Chris Lattnerd1980a52009-03-12 06:52:53 +00006428 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6429 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006430 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006431 addTest = false;
6432 }
6433 }
6434
6435 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006436 // Look pass the truncate.
6437 if (Cond.getOpcode() == ISD::TRUNCATE)
6438 Cond = Cond.getOperand(0);
6439
6440 // We know the result of AND is compared against zero. Try to match
6441 // it to BT.
6442 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6443 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6444 if (NewSetCC.getNode()) {
6445 CC = NewSetCC.getOperand(0);
6446 Cond = NewSetCC.getOperand(1);
6447 addTest = false;
6448 }
6449 }
6450 }
6451
6452 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006453 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006454 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006455 }
6456
Evan Cheng0488db92007-09-25 01:57:46 +00006457 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6458 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006459 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6460 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006461 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006462}
6463
Evan Cheng370e5342008-12-03 08:38:43 +00006464// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6465// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6466// from the AND / OR.
6467static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6468 Opc = Op.getOpcode();
6469 if (Opc != ISD::OR && Opc != ISD::AND)
6470 return false;
6471 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6472 Op.getOperand(0).hasOneUse() &&
6473 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6474 Op.getOperand(1).hasOneUse());
6475}
6476
Evan Cheng961d6d42009-02-02 08:19:07 +00006477// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6478// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006479static bool isXor1OfSetCC(SDValue Op) {
6480 if (Op.getOpcode() != ISD::XOR)
6481 return false;
6482 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6483 if (N1C && N1C->getAPIntValue() == 1) {
6484 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6485 Op.getOperand(0).hasOneUse();
6486 }
6487 return false;
6488}
6489
Dan Gohmand858e902010-04-17 15:26:15 +00006490SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006491 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006492 SDValue Chain = Op.getOperand(0);
6493 SDValue Cond = Op.getOperand(1);
6494 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006495 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006496 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006497
Dan Gohman1a492952009-10-20 16:22:37 +00006498 if (Cond.getOpcode() == ISD::SETCC) {
6499 SDValue NewCond = LowerSETCC(Cond, DAG);
6500 if (NewCond.getNode())
6501 Cond = NewCond;
6502 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006503#if 0
6504 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006505 else if (Cond.getOpcode() == X86ISD::ADD ||
6506 Cond.getOpcode() == X86ISD::SUB ||
6507 Cond.getOpcode() == X86ISD::SMUL ||
6508 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006509 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006510#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006511
Evan Chengad9c0a32009-12-15 00:53:42 +00006512 // Look pass (and (setcc_carry (cmp ...)), 1).
6513 if (Cond.getOpcode() == ISD::AND &&
6514 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6515 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6516 if (C && C->getAPIntValue() == 1)
6517 Cond = Cond.getOperand(0);
6518 }
6519
Evan Cheng3f41d662007-10-08 22:16:29 +00006520 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6521 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006522 if (Cond.getOpcode() == X86ISD::SETCC ||
6523 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006524 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006525
Dan Gohman475871a2008-07-27 21:46:04 +00006526 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006527 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006528 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006529 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006530 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006531 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006532 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006533 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006534 default: break;
6535 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006536 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006537 // These can only come from an arithmetic instruction with overflow,
6538 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006539 Cond = Cond.getNode()->getOperand(1);
6540 addTest = false;
6541 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006542 }
Evan Cheng0488db92007-09-25 01:57:46 +00006543 }
Evan Cheng370e5342008-12-03 08:38:43 +00006544 } else {
6545 unsigned CondOpc;
6546 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6547 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006548 if (CondOpc == ISD::OR) {
6549 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6550 // two branches instead of an explicit OR instruction with a
6551 // separate test.
6552 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006553 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006554 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006555 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006556 Chain, Dest, CC, Cmp);
6557 CC = Cond.getOperand(1).getOperand(0);
6558 Cond = Cmp;
6559 addTest = false;
6560 }
6561 } else { // ISD::AND
6562 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6563 // two branches instead of an explicit AND instruction with a
6564 // separate test. However, we only do this if this block doesn't
6565 // have a fall-through edge, because this requires an explicit
6566 // jmp when the condition is false.
6567 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006568 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006569 Op.getNode()->hasOneUse()) {
6570 X86::CondCode CCode =
6571 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6572 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006573 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006574 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6575 // Look for an unconditional branch following this conditional branch.
6576 // We need this because we need to reverse the successors in order
6577 // to implement FCMP_OEQ.
6578 if (User.getOpcode() == ISD::BR) {
6579 SDValue FalseBB = User.getOperand(1);
6580 SDValue NewBR =
6581 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6582 assert(NewBR == User);
6583 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006584
Dale Johannesene4d209d2009-02-03 20:21:25 +00006585 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006586 Chain, Dest, CC, Cmp);
6587 X86::CondCode CCode =
6588 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6589 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006590 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006591 Cond = Cmp;
6592 addTest = false;
6593 }
6594 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006595 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006596 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6597 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6598 // It should be transformed during dag combiner except when the condition
6599 // is set by a arithmetics with overflow node.
6600 X86::CondCode CCode =
6601 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6602 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006603 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006604 Cond = Cond.getOperand(0).getOperand(1);
6605 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006606 }
Evan Cheng0488db92007-09-25 01:57:46 +00006607 }
6608
6609 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006610 // Look pass the truncate.
6611 if (Cond.getOpcode() == ISD::TRUNCATE)
6612 Cond = Cond.getOperand(0);
6613
6614 // We know the result of AND is compared against zero. Try to match
6615 // it to BT.
6616 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6617 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6618 if (NewSetCC.getNode()) {
6619 CC = NewSetCC.getOperand(0);
6620 Cond = NewSetCC.getOperand(1);
6621 addTest = false;
6622 }
6623 }
6624 }
6625
6626 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006627 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006628 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006629 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006630 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006631 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006632}
6633
Anton Korobeynikove060b532007-04-17 19:34:00 +00006634
6635// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6636// Calls to _alloca is needed to probe the stack when allocating more than 4k
6637// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6638// that the guard pages used by the OS virtual memory manager are allocated in
6639// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006640SDValue
6641X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006642 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006643 assert(Subtarget->isTargetCygMing() &&
6644 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006645 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006646
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006647 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006648 SDValue Chain = Op.getOperand(0);
6649 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006650 // FIXME: Ensure alignment here
6651
Dan Gohman475871a2008-07-27 21:46:04 +00006652 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006653
Owen Andersone50ed302009-08-10 22:56:29 +00006654 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006655 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006656
Dale Johannesendd64c412009-02-04 00:33:20 +00006657 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006658 Flag = Chain.getValue(1);
6659
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006660 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006661
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006662 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6663 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006664
Dale Johannesendd64c412009-02-04 00:33:20 +00006665 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006666
Dan Gohman475871a2008-07-27 21:46:04 +00006667 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006668 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006669}
6670
Dan Gohmand858e902010-04-17 15:26:15 +00006671SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006672 MachineFunction &MF = DAG.getMachineFunction();
6673 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6674
Dan Gohman69de1932008-02-06 22:27:42 +00006675 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006676 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006677
Evan Cheng25ab6902006-09-08 06:48:29 +00006678 if (!Subtarget->is64Bit()) {
6679 // vastart just stores the address of the VarArgsFrameIndex slot into the
6680 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006681 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6682 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006683 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6684 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006685 }
6686
6687 // __va_list_tag:
6688 // gp_offset (0 - 6 * 8)
6689 // fp_offset (48 - 48 + 8 * 16)
6690 // overflow_arg_area (point to parameters coming in memory).
6691 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006692 SmallVector<SDValue, 8> MemOps;
6693 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006694 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006695 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006696 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6697 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006698 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006699 MemOps.push_back(Store);
6700
6701 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006702 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006703 FIN, DAG.getIntPtrConstant(4));
6704 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006705 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6706 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006707 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006708 MemOps.push_back(Store);
6709
6710 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006711 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006712 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006713 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6714 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006715 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6716 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006717 MemOps.push_back(Store);
6718
6719 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006720 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006721 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006722 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6723 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006724 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6725 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006726 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006728 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006729}
6730
Dan Gohmand858e902010-04-17 15:26:15 +00006731SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006732 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6733 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006734 SDValue Chain = Op.getOperand(0);
6735 SDValue SrcPtr = Op.getOperand(1);
6736 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006737
Chris Lattner75361b62010-04-07 22:58:41 +00006738 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006739 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006740}
6741
Dan Gohmand858e902010-04-17 15:26:15 +00006742SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006743 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006744 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006745 SDValue Chain = Op.getOperand(0);
6746 SDValue DstPtr = Op.getOperand(1);
6747 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006748 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6749 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006750 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006751
Dale Johannesendd64c412009-02-04 00:33:20 +00006752 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006753 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6754 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006755}
6756
Dan Gohman475871a2008-07-27 21:46:04 +00006757SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006758X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006759 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006760 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006761 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006762 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006763 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006764 case Intrinsic::x86_sse_comieq_ss:
6765 case Intrinsic::x86_sse_comilt_ss:
6766 case Intrinsic::x86_sse_comile_ss:
6767 case Intrinsic::x86_sse_comigt_ss:
6768 case Intrinsic::x86_sse_comige_ss:
6769 case Intrinsic::x86_sse_comineq_ss:
6770 case Intrinsic::x86_sse_ucomieq_ss:
6771 case Intrinsic::x86_sse_ucomilt_ss:
6772 case Intrinsic::x86_sse_ucomile_ss:
6773 case Intrinsic::x86_sse_ucomigt_ss:
6774 case Intrinsic::x86_sse_ucomige_ss:
6775 case Intrinsic::x86_sse_ucomineq_ss:
6776 case Intrinsic::x86_sse2_comieq_sd:
6777 case Intrinsic::x86_sse2_comilt_sd:
6778 case Intrinsic::x86_sse2_comile_sd:
6779 case Intrinsic::x86_sse2_comigt_sd:
6780 case Intrinsic::x86_sse2_comige_sd:
6781 case Intrinsic::x86_sse2_comineq_sd:
6782 case Intrinsic::x86_sse2_ucomieq_sd:
6783 case Intrinsic::x86_sse2_ucomilt_sd:
6784 case Intrinsic::x86_sse2_ucomile_sd:
6785 case Intrinsic::x86_sse2_ucomigt_sd:
6786 case Intrinsic::x86_sse2_ucomige_sd:
6787 case Intrinsic::x86_sse2_ucomineq_sd: {
6788 unsigned Opc = 0;
6789 ISD::CondCode CC = ISD::SETCC_INVALID;
6790 switch (IntNo) {
6791 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006792 case Intrinsic::x86_sse_comieq_ss:
6793 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006794 Opc = X86ISD::COMI;
6795 CC = ISD::SETEQ;
6796 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006797 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006798 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006799 Opc = X86ISD::COMI;
6800 CC = ISD::SETLT;
6801 break;
6802 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006803 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 Opc = X86ISD::COMI;
6805 CC = ISD::SETLE;
6806 break;
6807 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006808 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809 Opc = X86ISD::COMI;
6810 CC = ISD::SETGT;
6811 break;
6812 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006813 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 Opc = X86ISD::COMI;
6815 CC = ISD::SETGE;
6816 break;
6817 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006818 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006819 Opc = X86ISD::COMI;
6820 CC = ISD::SETNE;
6821 break;
6822 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006823 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006824 Opc = X86ISD::UCOMI;
6825 CC = ISD::SETEQ;
6826 break;
6827 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006828 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006829 Opc = X86ISD::UCOMI;
6830 CC = ISD::SETLT;
6831 break;
6832 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006833 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834 Opc = X86ISD::UCOMI;
6835 CC = ISD::SETLE;
6836 break;
6837 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006838 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006839 Opc = X86ISD::UCOMI;
6840 CC = ISD::SETGT;
6841 break;
6842 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006843 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006844 Opc = X86ISD::UCOMI;
6845 CC = ISD::SETGE;
6846 break;
6847 case Intrinsic::x86_sse_ucomineq_ss:
6848 case Intrinsic::x86_sse2_ucomineq_sd:
6849 Opc = X86ISD::UCOMI;
6850 CC = ISD::SETNE;
6851 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006852 }
Evan Cheng734503b2006-09-11 02:19:56 +00006853
Dan Gohman475871a2008-07-27 21:46:04 +00006854 SDValue LHS = Op.getOperand(1);
6855 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006856 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006857 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006858 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6859 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6860 DAG.getConstant(X86CC, MVT::i8), Cond);
6861 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006862 }
Eric Christopher71c67532009-07-29 00:28:05 +00006863 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006864 // an integer value, not just an instruction so lower it to the ptest
6865 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006866 case Intrinsic::x86_sse41_ptestz:
6867 case Intrinsic::x86_sse41_ptestc:
6868 case Intrinsic::x86_sse41_ptestnzc:{
6869 unsigned X86CC = 0;
6870 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006871 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006872 case Intrinsic::x86_sse41_ptestz:
6873 // ZF = 1
6874 X86CC = X86::COND_E;
6875 break;
6876 case Intrinsic::x86_sse41_ptestc:
6877 // CF = 1
6878 X86CC = X86::COND_B;
6879 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006880 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006881 // ZF and CF = 0
6882 X86CC = X86::COND_A;
6883 break;
6884 }
Eric Christopherfd179292009-08-27 18:07:15 +00006885
Eric Christopher71c67532009-07-29 00:28:05 +00006886 SDValue LHS = Op.getOperand(1);
6887 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006888 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6889 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6890 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6891 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006892 }
Evan Cheng5759f972008-05-04 09:15:50 +00006893
6894 // Fix vector shift instructions where the last operand is a non-immediate
6895 // i32 value.
6896 case Intrinsic::x86_sse2_pslli_w:
6897 case Intrinsic::x86_sse2_pslli_d:
6898 case Intrinsic::x86_sse2_pslli_q:
6899 case Intrinsic::x86_sse2_psrli_w:
6900 case Intrinsic::x86_sse2_psrli_d:
6901 case Intrinsic::x86_sse2_psrli_q:
6902 case Intrinsic::x86_sse2_psrai_w:
6903 case Intrinsic::x86_sse2_psrai_d:
6904 case Intrinsic::x86_mmx_pslli_w:
6905 case Intrinsic::x86_mmx_pslli_d:
6906 case Intrinsic::x86_mmx_pslli_q:
6907 case Intrinsic::x86_mmx_psrli_w:
6908 case Intrinsic::x86_mmx_psrli_d:
6909 case Intrinsic::x86_mmx_psrli_q:
6910 case Intrinsic::x86_mmx_psrai_w:
6911 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006912 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006913 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006914 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006915
6916 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006917 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006918 switch (IntNo) {
6919 case Intrinsic::x86_sse2_pslli_w:
6920 NewIntNo = Intrinsic::x86_sse2_psll_w;
6921 break;
6922 case Intrinsic::x86_sse2_pslli_d:
6923 NewIntNo = Intrinsic::x86_sse2_psll_d;
6924 break;
6925 case Intrinsic::x86_sse2_pslli_q:
6926 NewIntNo = Intrinsic::x86_sse2_psll_q;
6927 break;
6928 case Intrinsic::x86_sse2_psrli_w:
6929 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6930 break;
6931 case Intrinsic::x86_sse2_psrli_d:
6932 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6933 break;
6934 case Intrinsic::x86_sse2_psrli_q:
6935 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6936 break;
6937 case Intrinsic::x86_sse2_psrai_w:
6938 NewIntNo = Intrinsic::x86_sse2_psra_w;
6939 break;
6940 case Intrinsic::x86_sse2_psrai_d:
6941 NewIntNo = Intrinsic::x86_sse2_psra_d;
6942 break;
6943 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006944 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006945 switch (IntNo) {
6946 case Intrinsic::x86_mmx_pslli_w:
6947 NewIntNo = Intrinsic::x86_mmx_psll_w;
6948 break;
6949 case Intrinsic::x86_mmx_pslli_d:
6950 NewIntNo = Intrinsic::x86_mmx_psll_d;
6951 break;
6952 case Intrinsic::x86_mmx_pslli_q:
6953 NewIntNo = Intrinsic::x86_mmx_psll_q;
6954 break;
6955 case Intrinsic::x86_mmx_psrli_w:
6956 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6957 break;
6958 case Intrinsic::x86_mmx_psrli_d:
6959 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6960 break;
6961 case Intrinsic::x86_mmx_psrli_q:
6962 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6963 break;
6964 case Intrinsic::x86_mmx_psrai_w:
6965 NewIntNo = Intrinsic::x86_mmx_psra_w;
6966 break;
6967 case Intrinsic::x86_mmx_psrai_d:
6968 NewIntNo = Intrinsic::x86_mmx_psra_d;
6969 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006970 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006971 }
6972 break;
6973 }
6974 }
Mon P Wangefa42202009-09-03 19:56:25 +00006975
6976 // The vector shift intrinsics with scalars uses 32b shift amounts but
6977 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6978 // to be zero.
6979 SDValue ShOps[4];
6980 ShOps[0] = ShAmt;
6981 ShOps[1] = DAG.getConstant(0, MVT::i32);
6982 if (ShAmtVT == MVT::v4i32) {
6983 ShOps[2] = DAG.getUNDEF(MVT::i32);
6984 ShOps[3] = DAG.getUNDEF(MVT::i32);
6985 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6986 } else {
6987 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6988 }
6989
Owen Andersone50ed302009-08-10 22:56:29 +00006990 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006991 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006992 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006993 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006994 Op.getOperand(1), ShAmt);
6995 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006996 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006997}
Evan Cheng72261582005-12-20 06:22:03 +00006998
Dan Gohmand858e902010-04-17 15:26:15 +00006999SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7000 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007001 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7002 MFI->setReturnAddressIsTaken(true);
7003
Bill Wendling64e87322009-01-16 19:25:27 +00007004 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007005 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007006
7007 if (Depth > 0) {
7008 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7009 SDValue Offset =
7010 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007011 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007012 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007013 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007014 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007015 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007016 }
7017
7018 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007019 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007020 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007021 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007022}
7023
Dan Gohmand858e902010-04-17 15:26:15 +00007024SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007025 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7026 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007027
Owen Andersone50ed302009-08-10 22:56:29 +00007028 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007029 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007030 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7031 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007032 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007033 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007034 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7035 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007036 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007037}
7038
Dan Gohman475871a2008-07-27 21:46:04 +00007039SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007040 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007041 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007042}
7043
Dan Gohmand858e902010-04-17 15:26:15 +00007044SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007045 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007046 SDValue Chain = Op.getOperand(0);
7047 SDValue Offset = Op.getOperand(1);
7048 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007049 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007050
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007051 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7052 getPointerTy());
7053 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007054
Dale Johannesene4d209d2009-02-03 20:21:25 +00007055 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007056 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007057 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007058 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007059 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007060 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007061
Dale Johannesene4d209d2009-02-03 20:21:25 +00007062 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007063 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007064 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007065}
7066
Dan Gohman475871a2008-07-27 21:46:04 +00007067SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007068 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007069 SDValue Root = Op.getOperand(0);
7070 SDValue Trmp = Op.getOperand(1); // trampoline
7071 SDValue FPtr = Op.getOperand(2); // nested function
7072 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007073 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007074
Dan Gohman69de1932008-02-06 22:27:42 +00007075 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007076
7077 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007078 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007079
7080 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007081 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7082 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007083
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007084 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7085 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007086
7087 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7088
7089 // Load the pointer to the nested function into R11.
7090 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007091 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007092 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007093 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007094
Owen Anderson825b72b2009-08-11 20:47:22 +00007095 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7096 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007097 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7098 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007099
7100 // Load the 'nest' parameter value into R10.
7101 // R10 is specified in X86CallingConv.td
7102 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007103 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7104 DAG.getConstant(10, MVT::i64));
7105 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007106 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007107
Owen Anderson825b72b2009-08-11 20:47:22 +00007108 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7109 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007110 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7111 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007112
7113 // Jump to the nested function.
7114 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007115 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7116 DAG.getConstant(20, MVT::i64));
7117 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007118 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007119
7120 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7122 DAG.getConstant(22, MVT::i64));
7123 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007124 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007125
Dan Gohman475871a2008-07-27 21:46:04 +00007126 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007127 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007128 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007129 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007130 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007131 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007132 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007133 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007134
7135 switch (CC) {
7136 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007137 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007138 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007139 case CallingConv::X86_StdCall: {
7140 // Pass 'nest' parameter in ECX.
7141 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007142 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007143
7144 // Check that ECX wasn't needed by an 'inreg' parameter.
7145 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007146 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007147
Chris Lattner58d74912008-03-12 17:45:29 +00007148 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007149 unsigned InRegCount = 0;
7150 unsigned Idx = 1;
7151
7152 for (FunctionType::param_iterator I = FTy->param_begin(),
7153 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007154 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007155 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007156 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007157
7158 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007159 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007160 }
7161 }
7162 break;
7163 }
7164 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007165 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007166 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007167 // Pass 'nest' parameter in EAX.
7168 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007169 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007170 break;
7171 }
7172
Dan Gohman475871a2008-07-27 21:46:04 +00007173 SDValue OutChains[4];
7174 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007175
Owen Anderson825b72b2009-08-11 20:47:22 +00007176 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7177 DAG.getConstant(10, MVT::i32));
7178 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007179
Chris Lattnera62fe662010-02-05 19:20:30 +00007180 // This is storing the opcode for MOV32ri.
7181 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007182 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007183 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007184 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007185 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007186
Owen Anderson825b72b2009-08-11 20:47:22 +00007187 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7188 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007189 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7190 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007191
Chris Lattnera62fe662010-02-05 19:20:30 +00007192 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007193 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7194 DAG.getConstant(5, MVT::i32));
7195 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007196 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007197
Owen Anderson825b72b2009-08-11 20:47:22 +00007198 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7199 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007200 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7201 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007202
Dan Gohman475871a2008-07-27 21:46:04 +00007203 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007204 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007205 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007206 }
7207}
7208
Dan Gohmand858e902010-04-17 15:26:15 +00007209SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7210 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007211 /*
7212 The rounding mode is in bits 11:10 of FPSR, and has the following
7213 settings:
7214 00 Round to nearest
7215 01 Round to -inf
7216 10 Round to +inf
7217 11 Round to 0
7218
7219 FLT_ROUNDS, on the other hand, expects the following:
7220 -1 Undefined
7221 0 Round to 0
7222 1 Round to nearest
7223 2 Round to +inf
7224 3 Round to -inf
7225
7226 To perform the conversion, we do:
7227 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7228 */
7229
7230 MachineFunction &MF = DAG.getMachineFunction();
7231 const TargetMachine &TM = MF.getTarget();
7232 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7233 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007234 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007235 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007236
7237 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007238 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007239 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007240
Owen Anderson825b72b2009-08-11 20:47:22 +00007241 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007242 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007243
7244 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007245 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7246 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007247
7248 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007249 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 DAG.getNode(ISD::SRL, dl, MVT::i16,
7251 DAG.getNode(ISD::AND, dl, MVT::i16,
7252 CWD, DAG.getConstant(0x800, MVT::i16)),
7253 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007254 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007255 DAG.getNode(ISD::SRL, dl, MVT::i16,
7256 DAG.getNode(ISD::AND, dl, MVT::i16,
7257 CWD, DAG.getConstant(0x400, MVT::i16)),
7258 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007259
Dan Gohman475871a2008-07-27 21:46:04 +00007260 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007261 DAG.getNode(ISD::AND, dl, MVT::i16,
7262 DAG.getNode(ISD::ADD, dl, MVT::i16,
7263 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7264 DAG.getConstant(1, MVT::i16)),
7265 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007266
7267
Duncan Sands83ec4b62008-06-06 12:08:01 +00007268 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007269 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007270}
7271
Dan Gohmand858e902010-04-17 15:26:15 +00007272SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007273 EVT VT = Op.getValueType();
7274 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007275 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007276 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007277
7278 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007279 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007280 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007281 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007282 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007283 }
Evan Cheng18efe262007-12-14 02:13:44 +00007284
Evan Cheng152804e2007-12-14 08:30:15 +00007285 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007286 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007287 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007288
7289 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007290 SDValue Ops[] = {
7291 Op,
7292 DAG.getConstant(NumBits+NumBits-1, OpVT),
7293 DAG.getConstant(X86::COND_E, MVT::i8),
7294 Op.getValue(1)
7295 };
7296 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007297
7298 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007299 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007300
Owen Anderson825b72b2009-08-11 20:47:22 +00007301 if (VT == MVT::i8)
7302 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007303 return Op;
7304}
7305
Dan Gohmand858e902010-04-17 15:26:15 +00007306SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007307 EVT VT = Op.getValueType();
7308 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007309 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007310 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007311
7312 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007313 if (VT == MVT::i8) {
7314 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007315 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007316 }
Evan Cheng152804e2007-12-14 08:30:15 +00007317
7318 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007320 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007321
7322 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007323 SDValue Ops[] = {
7324 Op,
7325 DAG.getConstant(NumBits, OpVT),
7326 DAG.getConstant(X86::COND_E, MVT::i8),
7327 Op.getValue(1)
7328 };
7329 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007330
Owen Anderson825b72b2009-08-11 20:47:22 +00007331 if (VT == MVT::i8)
7332 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007333 return Op;
7334}
7335
Dan Gohmand858e902010-04-17 15:26:15 +00007336SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007337 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007338 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007339 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007340
Mon P Wangaf9b9522008-12-18 21:42:19 +00007341 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7342 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7343 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7344 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7345 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7346 //
7347 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7348 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7349 // return AloBlo + AloBhi + AhiBlo;
7350
7351 SDValue A = Op.getOperand(0);
7352 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007353
Dale Johannesene4d209d2009-02-03 20:21:25 +00007354 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007355 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7356 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007357 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007358 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7359 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007360 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007361 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007362 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007363 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007364 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007365 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007366 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007367 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007368 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007369 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007370 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7371 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007372 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007373 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7374 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007375 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7376 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007377 return Res;
7378}
7379
7380
Dan Gohmand858e902010-04-17 15:26:15 +00007381SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007382 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7383 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007384 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7385 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007386 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007387 SDValue LHS = N->getOperand(0);
7388 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007389 unsigned BaseOp = 0;
7390 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007391 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007392
7393 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007394 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007395 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007396 // A subtract of one will be selected as a INC. Note that INC doesn't
7397 // set CF, so we can't do this for UADDO.
7398 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7399 if (C->getAPIntValue() == 1) {
7400 BaseOp = X86ISD::INC;
7401 Cond = X86::COND_O;
7402 break;
7403 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007404 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007405 Cond = X86::COND_O;
7406 break;
7407 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007408 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007409 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007410 break;
7411 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007412 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7413 // set CF, so we can't do this for USUBO.
7414 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7415 if (C->getAPIntValue() == 1) {
7416 BaseOp = X86ISD::DEC;
7417 Cond = X86::COND_O;
7418 break;
7419 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007420 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007421 Cond = X86::COND_O;
7422 break;
7423 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007424 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007425 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007426 break;
7427 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007428 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007429 Cond = X86::COND_O;
7430 break;
7431 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007432 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007433 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007434 break;
7435 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007436
Bill Wendling61edeb52008-12-02 01:06:39 +00007437 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007439 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007440
Bill Wendling61edeb52008-12-02 01:06:39 +00007441 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007442 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007443 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007444
Bill Wendling61edeb52008-12-02 01:06:39 +00007445 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7446 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007447}
7448
Dan Gohmand858e902010-04-17 15:26:15 +00007449SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007450 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007451 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007452 unsigned Reg = 0;
7453 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007454 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007455 default:
7456 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007457 case MVT::i8: Reg = X86::AL; size = 1; break;
7458 case MVT::i16: Reg = X86::AX; size = 2; break;
7459 case MVT::i32: Reg = X86::EAX; size = 4; break;
7460 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007461 assert(Subtarget->is64Bit() && "Node not type legal!");
7462 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007463 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007464 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007465 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007466 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007467 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007468 Op.getOperand(1),
7469 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007470 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007471 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007472 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007473 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007474 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007475 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007476 return cpOut;
7477}
7478
Duncan Sands1607f052008-12-01 11:39:25 +00007479SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007480 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007481 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007482 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007483 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007484 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007485 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7487 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007488 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7490 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007491 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007493 rdx.getValue(1)
7494 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007496}
7497
Dale Johannesen7d07b482010-05-21 00:52:33 +00007498SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7499 SelectionDAG &DAG) const {
7500 EVT SrcVT = Op.getOperand(0).getValueType();
7501 EVT DstVT = Op.getValueType();
7502 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7503 Subtarget->hasMMX() && !DisableMMX) &&
7504 "Unexpected custom BIT_CONVERT");
7505 assert((DstVT == MVT::i64 ||
7506 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7507 "Unexpected custom BIT_CONVERT");
7508 // i64 <=> MMX conversions are Legal.
7509 if (SrcVT==MVT::i64 && DstVT.isVector())
7510 return Op;
7511 if (DstVT==MVT::i64 && SrcVT.isVector())
7512 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007513 // MMX <=> MMX conversions are Legal.
7514 if (SrcVT.isVector() && DstVT.isVector())
7515 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007516 // All other conversions need to be expanded.
7517 return SDValue();
7518}
Dan Gohmand858e902010-04-17 15:26:15 +00007519SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007520 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007521 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007522 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007523 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007524 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007525 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007526 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007527 Node->getOperand(0),
7528 Node->getOperand(1), negOp,
7529 cast<AtomicSDNode>(Node)->getSrcValue(),
7530 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007531}
7532
Evan Cheng0db9fe62006-04-25 20:13:52 +00007533/// LowerOperation - Provide custom lowering hooks for some operations.
7534///
Dan Gohmand858e902010-04-17 15:26:15 +00007535SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007536 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007537 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007538 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7539 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007540 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007541 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007542 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7543 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7544 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7545 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7546 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7547 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007548 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007549 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007550 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007551 case ISD::SHL_PARTS:
7552 case ISD::SRA_PARTS:
7553 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7554 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007555 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007556 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007557 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007558 case ISD::FABS: return LowerFABS(Op, DAG);
7559 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007560 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007561 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007562 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007563 case ISD::SELECT: return LowerSELECT(Op, DAG);
7564 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007565 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007566 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007567 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007568 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007569 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007570 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7571 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007572 case ISD::FRAME_TO_ARGS_OFFSET:
7573 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007574 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007575 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007576 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007577 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007578 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7579 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007580 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007581 case ISD::SADDO:
7582 case ISD::UADDO:
7583 case ISD::SSUBO:
7584 case ISD::USUBO:
7585 case ISD::SMULO:
7586 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007587 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007588 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007589 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007590}
7591
Duncan Sands1607f052008-12-01 11:39:25 +00007592void X86TargetLowering::
7593ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007594 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007595 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007596 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007598
7599 SDValue Chain = Node->getOperand(0);
7600 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007601 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007602 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007603 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007604 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007605 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007607 SDValue Result =
7608 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7609 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007610 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007612 Results.push_back(Result.getValue(2));
7613}
7614
Duncan Sands126d9072008-07-04 11:47:58 +00007615/// ReplaceNodeResults - Replace a node with an illegal result type
7616/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007617void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7618 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007619 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007620 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007621 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007622 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007623 assert(false && "Do not know how to custom type legalize this operation!");
7624 return;
7625 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007626 std::pair<SDValue,SDValue> Vals =
7627 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007628 SDValue FIST = Vals.first, StackSlot = Vals.second;
7629 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007630 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007631 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007632 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7633 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007634 }
7635 return;
7636 }
7637 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007638 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007639 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007640 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007642 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007644 eax.getValue(2));
7645 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7646 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007647 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007648 Results.push_back(edx.getValue(1));
7649 return;
7650 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007651 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007652 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007654 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7656 DAG.getConstant(0, MVT::i32));
7657 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7658 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007659 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7660 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007661 cpInL.getValue(1));
7662 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7664 DAG.getConstant(0, MVT::i32));
7665 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7666 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007667 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007668 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007669 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007670 swapInL.getValue(1));
7671 SDValue Ops[] = { swapInH.getValue(0),
7672 N->getOperand(1),
7673 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007675 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007676 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007677 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007678 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007680 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007681 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007682 Results.push_back(cpOutH.getValue(1));
7683 return;
7684 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007685 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007686 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7687 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007688 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007689 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7690 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007691 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007692 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7693 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007694 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007695 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7696 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007697 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007698 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7699 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007700 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007701 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7702 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007703 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007704 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7705 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007706 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007707}
7708
Evan Cheng72261582005-12-20 06:22:03 +00007709const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7710 switch (Opcode) {
7711 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007712 case X86ISD::BSF: return "X86ISD::BSF";
7713 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007714 case X86ISD::SHLD: return "X86ISD::SHLD";
7715 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007716 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007717 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007718 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007719 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007720 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007721 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007722 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7723 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7724 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007725 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007726 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007727 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007728 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007729 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007730 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007731 case X86ISD::COMI: return "X86ISD::COMI";
7732 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007733 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007734 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007735 case X86ISD::CMOV: return "X86ISD::CMOV";
7736 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007737 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007738 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7739 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007740 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007741 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007742 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007743 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007744 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007745 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7746 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007747 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007748 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007749 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007750 case X86ISD::FMAX: return "X86ISD::FMAX";
7751 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007752 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7753 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007754 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007755 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007756 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007757 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007758 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007759 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7760 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007761 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7762 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7763 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7764 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7765 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7766 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007767 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7768 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007769 case X86ISD::VSHL: return "X86ISD::VSHL";
7770 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007771 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7772 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7773 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7774 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7775 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7776 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7777 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7778 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7779 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7780 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007781 case X86ISD::ADD: return "X86ISD::ADD";
7782 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007783 case X86ISD::SMUL: return "X86ISD::SMUL";
7784 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007785 case X86ISD::INC: return "X86ISD::INC";
7786 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007787 case X86ISD::OR: return "X86ISD::OR";
7788 case X86ISD::XOR: return "X86ISD::XOR";
7789 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007790 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007791 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007792 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007793 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007794 }
7795}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007796
Chris Lattnerc9addb72007-03-30 23:15:24 +00007797// isLegalAddressingMode - Return true if the addressing mode represented
7798// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007799bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007800 const Type *Ty) const {
7801 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007802 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007803
Chris Lattnerc9addb72007-03-30 23:15:24 +00007804 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007805 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007806 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007807
Chris Lattnerc9addb72007-03-30 23:15:24 +00007808 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007809 unsigned GVFlags =
7810 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007811
Chris Lattnerdfed4132009-07-10 07:38:24 +00007812 // If a reference to this global requires an extra load, we can't fold it.
7813 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007814 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007815
Chris Lattnerdfed4132009-07-10 07:38:24 +00007816 // If BaseGV requires a register for the PIC base, we cannot also have a
7817 // BaseReg specified.
7818 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007819 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007820
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007821 // If lower 4G is not available, then we must use rip-relative addressing.
7822 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7823 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007824 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007825
Chris Lattnerc9addb72007-03-30 23:15:24 +00007826 switch (AM.Scale) {
7827 case 0:
7828 case 1:
7829 case 2:
7830 case 4:
7831 case 8:
7832 // These scales always work.
7833 break;
7834 case 3:
7835 case 5:
7836 case 9:
7837 // These scales are formed with basereg+scalereg. Only accept if there is
7838 // no basereg yet.
7839 if (AM.HasBaseReg)
7840 return false;
7841 break;
7842 default: // Other stuff never works.
7843 return false;
7844 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007845
Chris Lattnerc9addb72007-03-30 23:15:24 +00007846 return true;
7847}
7848
7849
Evan Cheng2bd122c2007-10-26 01:56:11 +00007850bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007851 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007852 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007853 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7854 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007855 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007856 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007857 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007858}
7859
Owen Andersone50ed302009-08-10 22:56:29 +00007860bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007861 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007862 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007863 unsigned NumBits1 = VT1.getSizeInBits();
7864 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007865 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007866 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007867 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007868}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007869
Dan Gohman97121ba2009-04-08 00:15:30 +00007870bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007871 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007872 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007873}
7874
Owen Andersone50ed302009-08-10 22:56:29 +00007875bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007876 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007877 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007878}
7879
Owen Andersone50ed302009-08-10 22:56:29 +00007880bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007881 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007882 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007883}
7884
Evan Cheng60c07e12006-07-05 22:17:51 +00007885/// isShuffleMaskLegal - Targets can use this to indicate that they only
7886/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7887/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7888/// are assumed to be legal.
7889bool
Eric Christopherfd179292009-08-27 18:07:15 +00007890X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007891 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007892 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007893 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007894 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007895
Nate Begemana09008b2009-10-19 02:17:23 +00007896 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007897 return (VT.getVectorNumElements() == 2 ||
7898 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7899 isMOVLMask(M, VT) ||
7900 isSHUFPMask(M, VT) ||
7901 isPSHUFDMask(M, VT) ||
7902 isPSHUFHWMask(M, VT) ||
7903 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007904 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007905 isUNPCKLMask(M, VT) ||
7906 isUNPCKHMask(M, VT) ||
7907 isUNPCKL_v_undef_Mask(M, VT) ||
7908 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007909}
7910
Dan Gohman7d8143f2008-04-09 20:09:42 +00007911bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007912X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007913 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007914 unsigned NumElts = VT.getVectorNumElements();
7915 // FIXME: This collection of masks seems suspect.
7916 if (NumElts == 2)
7917 return true;
7918 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7919 return (isMOVLMask(Mask, VT) ||
7920 isCommutedMOVLMask(Mask, VT, true) ||
7921 isSHUFPMask(Mask, VT) ||
7922 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007923 }
7924 return false;
7925}
7926
7927//===----------------------------------------------------------------------===//
7928// X86 Scheduler Hooks
7929//===----------------------------------------------------------------------===//
7930
Mon P Wang63307c32008-05-05 19:05:59 +00007931// private utility function
7932MachineBasicBlock *
7933X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7934 MachineBasicBlock *MBB,
7935 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007936 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007937 unsigned LoadOpc,
7938 unsigned CXchgOpc,
7939 unsigned copyOpc,
7940 unsigned notOpc,
7941 unsigned EAXreg,
7942 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007943 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007944 // For the atomic bitwise operator, we generate
7945 // thisMBB:
7946 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007947 // ld t1 = [bitinstr.addr]
7948 // op t2 = t1, [bitinstr.val]
7949 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007950 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7951 // bz newMBB
7952 // fallthrough -->nextMBB
7953 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7954 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007955 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007956 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007957
Mon P Wang63307c32008-05-05 19:05:59 +00007958 /// First build the CFG
7959 MachineFunction *F = MBB->getParent();
7960 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007961 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7962 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7963 F->insert(MBBIter, newMBB);
7964 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007965
Mon P Wang63307c32008-05-05 19:05:59 +00007966 // Move all successors to thisMBB to nextMBB
7967 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007968
Mon P Wang63307c32008-05-05 19:05:59 +00007969 // Update thisMBB to fall through to newMBB
7970 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007971
Mon P Wang63307c32008-05-05 19:05:59 +00007972 // newMBB jumps to itself and fall through to nextMBB
7973 newMBB->addSuccessor(nextMBB);
7974 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007975
Mon P Wang63307c32008-05-05 19:05:59 +00007976 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007977 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007978 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007979 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007980 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007981 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007982 int numArgs = bInstr->getNumOperands() - 1;
7983 for (int i=0; i < numArgs; ++i)
7984 argOpers[i] = &bInstr->getOperand(i+1);
7985
7986 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007987 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7988 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007989
Dale Johannesen140be2d2008-08-19 18:47:28 +00007990 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007991 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007992 for (int i=0; i <= lastAddrIndx; ++i)
7993 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007994
Dale Johannesen140be2d2008-08-19 18:47:28 +00007995 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007996 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007997 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007999 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008000 tt = t1;
8001
Dale Johannesen140be2d2008-08-19 18:47:28 +00008002 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008003 assert((argOpers[valArgIndx]->isReg() ||
8004 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008005 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008006 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008007 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008008 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008009 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008010 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008011 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008012
Dale Johannesene4d209d2009-02-03 20:21:25 +00008013 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008014 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008015
Dale Johannesene4d209d2009-02-03 20:21:25 +00008016 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008017 for (int i=0; i <= lastAddrIndx; ++i)
8018 (*MIB).addOperand(*argOpers[i]);
8019 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008020 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008021 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8022 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008023
Dale Johannesene4d209d2009-02-03 20:21:25 +00008024 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008025 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008026
Mon P Wang63307c32008-05-05 19:05:59 +00008027 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008028 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008029
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008030 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008031 return nextMBB;
8032}
8033
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008034// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008035MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008036X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8037 MachineBasicBlock *MBB,
8038 unsigned regOpcL,
8039 unsigned regOpcH,
8040 unsigned immOpcL,
8041 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008042 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008043 // For the atomic bitwise operator, we generate
8044 // thisMBB (instructions are in pairs, except cmpxchg8b)
8045 // ld t1,t2 = [bitinstr.addr]
8046 // newMBB:
8047 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8048 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008049 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008050 // mov ECX, EBX <- t5, t6
8051 // mov EAX, EDX <- t1, t2
8052 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8053 // mov t3, t4 <- EAX, EDX
8054 // bz newMBB
8055 // result in out1, out2
8056 // fallthrough -->nextMBB
8057
8058 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8059 const unsigned LoadOpc = X86::MOV32rm;
8060 const unsigned copyOpc = X86::MOV32rr;
8061 const unsigned NotOpc = X86::NOT32r;
8062 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8063 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8064 MachineFunction::iterator MBBIter = MBB;
8065 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008066
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008067 /// First build the CFG
8068 MachineFunction *F = MBB->getParent();
8069 MachineBasicBlock *thisMBB = MBB;
8070 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8071 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8072 F->insert(MBBIter, newMBB);
8073 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008074
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008075 // Move all successors to thisMBB to nextMBB
8076 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008077
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008078 // Update thisMBB to fall through to newMBB
8079 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008080
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008081 // newMBB jumps to itself and fall through to nextMBB
8082 newMBB->addSuccessor(nextMBB);
8083 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008084
Dale Johannesene4d209d2009-02-03 20:21:25 +00008085 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008086 // Insert instructions into newMBB based on incoming instruction
8087 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008088 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008089 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008090 MachineOperand& dest1Oper = bInstr->getOperand(0);
8091 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008092 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohman71ea4e52010-05-14 21:01:44 +00008093 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008094 argOpers[i] = &bInstr->getOperand(i+2);
8095
Dan Gohman71ea4e52010-05-14 21:01:44 +00008096 // We use some of the operands multiple times, so conservatively just
8097 // clear any kill flags that might be present.
8098 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8099 argOpers[i]->setIsKill(false);
8100 }
8101
Evan Chengad5b52f2010-01-08 19:14:57 +00008102 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008103 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008104
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008105 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008106 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008107 for (int i=0; i <= lastAddrIndx; ++i)
8108 (*MIB).addOperand(*argOpers[i]);
8109 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008110 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008111 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008112 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008113 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008114 MachineOperand newOp3 = *(argOpers[3]);
8115 if (newOp3.isImm())
8116 newOp3.setImm(newOp3.getImm()+4);
8117 else
8118 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008119 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008120 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008121
8122 // t3/4 are defined later, at the bottom of the loop
8123 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8124 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008125 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008126 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008127 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008128 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8129
Evan Cheng306b4ca2010-01-08 23:41:50 +00008130 // The subsequent operations should be using the destination registers of
8131 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008132 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008133 t1 = F->getRegInfo().createVirtualRegister(RC);
8134 t2 = F->getRegInfo().createVirtualRegister(RC);
8135 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8136 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008137 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008138 t1 = dest1Oper.getReg();
8139 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008140 }
8141
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008142 int valArgIndx = lastAddrIndx + 1;
8143 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008144 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008145 "invalid operand");
8146 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8147 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008148 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008149 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008150 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008151 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008152 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008153 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008154 (*MIB).addOperand(*argOpers[valArgIndx]);
8155 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008156 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008157 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008158 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008159 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008160 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008161 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008162 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008163 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008164 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008165 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008166
Dale Johannesene4d209d2009-02-03 20:21:25 +00008167 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008168 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008169 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008170 MIB.addReg(t2);
8171
Dale Johannesene4d209d2009-02-03 20:21:25 +00008172 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008174 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008175 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008176
Dale Johannesene4d209d2009-02-03 20:21:25 +00008177 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008178 for (int i=0; i <= lastAddrIndx; ++i)
8179 (*MIB).addOperand(*argOpers[i]);
8180
8181 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008182 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8183 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008184
Dale Johannesene4d209d2009-02-03 20:21:25 +00008185 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008186 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008187 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008188 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008189
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008190 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008191 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008192
8193 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8194 return nextMBB;
8195}
8196
8197// private utility function
8198MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008199X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8200 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008201 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008202 // For the atomic min/max operator, we generate
8203 // thisMBB:
8204 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008205 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008206 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008207 // cmp t1, t2
8208 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008209 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008210 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8211 // bz newMBB
8212 // fallthrough -->nextMBB
8213 //
8214 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8215 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008216 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008217 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008218
Mon P Wang63307c32008-05-05 19:05:59 +00008219 /// First build the CFG
8220 MachineFunction *F = MBB->getParent();
8221 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008222 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8223 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8224 F->insert(MBBIter, newMBB);
8225 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008226
Dan Gohmand6708ea2009-08-15 01:38:56 +00008227 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008228 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008229
Mon P Wang63307c32008-05-05 19:05:59 +00008230 // Update thisMBB to fall through to newMBB
8231 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008232
Mon P Wang63307c32008-05-05 19:05:59 +00008233 // newMBB jumps to newMBB and fall through to nextMBB
8234 newMBB->addSuccessor(nextMBB);
8235 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008236
Dale Johannesene4d209d2009-02-03 20:21:25 +00008237 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008238 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008239 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008240 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008241 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008242 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008243 int numArgs = mInstr->getNumOperands() - 1;
8244 for (int i=0; i < numArgs; ++i)
8245 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008246
Mon P Wang63307c32008-05-05 19:05:59 +00008247 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008248 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8249 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008250
Mon P Wangab3e7472008-05-05 22:56:23 +00008251 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008252 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008253 for (int i=0; i <= lastAddrIndx; ++i)
8254 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008255
Mon P Wang63307c32008-05-05 19:05:59 +00008256 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008257 assert((argOpers[valArgIndx]->isReg() ||
8258 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008259 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008260
8261 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008262 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008263 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008264 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008265 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008266 (*MIB).addOperand(*argOpers[valArgIndx]);
8267
Dale Johannesene4d209d2009-02-03 20:21:25 +00008268 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008269 MIB.addReg(t1);
8270
Dale Johannesene4d209d2009-02-03 20:21:25 +00008271 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008272 MIB.addReg(t1);
8273 MIB.addReg(t2);
8274
8275 // Generate movc
8276 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008277 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008278 MIB.addReg(t2);
8279 MIB.addReg(t1);
8280
8281 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008282 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008283 for (int i=0; i <= lastAddrIndx; ++i)
8284 (*MIB).addOperand(*argOpers[i]);
8285 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008286 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008287 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8288 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008289
Dale Johannesene4d209d2009-02-03 20:21:25 +00008290 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008291 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008292
Mon P Wang63307c32008-05-05 19:05:59 +00008293 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008294 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008295
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008296 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008297 return nextMBB;
8298}
8299
Eric Christopherf83a5de2009-08-27 18:08:16 +00008300// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8301// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008302MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008303X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008304 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008305
8306 MachineFunction *F = BB->getParent();
8307 DebugLoc dl = MI->getDebugLoc();
8308 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8309
8310 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008311 if (memArg)
8312 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8313 else
8314 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008315
8316 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8317
8318 for (unsigned i = 0; i < numArgs; ++i) {
8319 MachineOperand &Op = MI->getOperand(i+1);
8320
8321 if (!(Op.isReg() && Op.isImplicit()))
8322 MIB.addOperand(Op);
8323 }
8324
8325 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8326 .addReg(X86::XMM0);
8327
8328 F->DeleteMachineInstr(MI);
8329
8330 return BB;
8331}
8332
8333MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008334X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8335 MachineInstr *MI,
8336 MachineBasicBlock *MBB) const {
8337 // Emit code to save XMM registers to the stack. The ABI says that the
8338 // number of registers to save is given in %al, so it's theoretically
8339 // possible to do an indirect jump trick to avoid saving all of them,
8340 // however this code takes a simpler approach and just executes all
8341 // of the stores if %al is non-zero. It's less code, and it's probably
8342 // easier on the hardware branch predictor, and stores aren't all that
8343 // expensive anyway.
8344
8345 // Create the new basic blocks. One block contains all the XMM stores,
8346 // and one block is the final destination regardless of whether any
8347 // stores were performed.
8348 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8349 MachineFunction *F = MBB->getParent();
8350 MachineFunction::iterator MBBIter = MBB;
8351 ++MBBIter;
8352 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8353 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8354 F->insert(MBBIter, XMMSaveMBB);
8355 F->insert(MBBIter, EndMBB);
8356
8357 // Set up the CFG.
8358 // Move any original successors of MBB to the end block.
8359 EndMBB->transferSuccessors(MBB);
8360 // The original block will now fall through to the XMM save block.
8361 MBB->addSuccessor(XMMSaveMBB);
8362 // The XMMSaveMBB will fall through to the end block.
8363 XMMSaveMBB->addSuccessor(EndMBB);
8364
8365 // Now add the instructions.
8366 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8367 DebugLoc DL = MI->getDebugLoc();
8368
8369 unsigned CountReg = MI->getOperand(0).getReg();
8370 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8371 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8372
8373 if (!Subtarget->isTargetWin64()) {
8374 // If %al is 0, branch around the XMM save block.
8375 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008376 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008377 MBB->addSuccessor(EndMBB);
8378 }
8379
8380 // In the XMM save block, save all the XMM argument registers.
8381 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8382 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008383 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008384 F->getMachineMemOperand(
8385 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8386 MachineMemOperand::MOStore, Offset,
8387 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008388 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8389 .addFrameIndex(RegSaveFrameIndex)
8390 .addImm(/*Scale=*/1)
8391 .addReg(/*IndexReg=*/0)
8392 .addImm(/*Disp=*/Offset)
8393 .addReg(/*Segment=*/0)
8394 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008395 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008396 }
8397
8398 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8399
8400 return EndMBB;
8401}
Mon P Wang63307c32008-05-05 19:05:59 +00008402
Evan Cheng60c07e12006-07-05 22:17:51 +00008403MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008404X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008405 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008406 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8407 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008408
Chris Lattner52600972009-09-02 05:57:00 +00008409 // To "insert" a SELECT_CC instruction, we actually have to insert the
8410 // diamond control-flow pattern. The incoming instruction knows the
8411 // destination vreg to set, the condition code register to branch on, the
8412 // true/false values to select between, and a branch opcode to use.
8413 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8414 MachineFunction::iterator It = BB;
8415 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008416
Chris Lattner52600972009-09-02 05:57:00 +00008417 // thisMBB:
8418 // ...
8419 // TrueVal = ...
8420 // cmpTY ccX, r1, r2
8421 // bCC copy1MBB
8422 // fallthrough --> copy0MBB
8423 MachineBasicBlock *thisMBB = BB;
8424 MachineFunction *F = BB->getParent();
8425 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8426 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8427 unsigned Opc =
8428 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8429 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8430 F->insert(It, copy0MBB);
8431 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008432 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008433 // block to the new block which will contain the Phi node for the select.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008434 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008435 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00008436 sinkMBB->addSuccessor(*I);
Evan Chengce319102009-09-19 09:51:03 +00008437 // Next, remove all successors of the current block, and add the true
8438 // and fallthrough blocks as its successors.
8439 while (!BB->succ_empty())
8440 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008441 // Add the true and fallthrough blocks as its successors.
8442 BB->addSuccessor(copy0MBB);
8443 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008444
Chris Lattner52600972009-09-02 05:57:00 +00008445 // copy0MBB:
8446 // %FalseValue = ...
8447 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008448 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008449
Chris Lattner52600972009-09-02 05:57:00 +00008450 // sinkMBB:
8451 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8452 // ...
Dan Gohman3335a222010-04-30 20:14:26 +00008453 BuildMI(sinkMBB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008454 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8455 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8456
8457 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008458 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008459}
8460
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008461MachineBasicBlock *
8462X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008463 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008464 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8465 DebugLoc DL = MI->getDebugLoc();
8466 MachineFunction *F = BB->getParent();
8467
8468 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8469 // non-trivial part is impdef of ESP.
8470 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8471 // mingw-w64.
8472
8473 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8474 .addExternalSymbol("_alloca")
8475 .addReg(X86::EAX, RegState::Implicit)
8476 .addReg(X86::ESP, RegState::Implicit)
8477 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8478 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8479
8480 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8481 return BB;
8482}
Chris Lattner52600972009-09-02 05:57:00 +00008483
8484MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008485X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008486 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008487 switch (MI->getOpcode()) {
8488 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008489 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008490 return EmitLoweredMingwAlloca(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008491 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008492 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008493 case X86::CMOV_FR32:
8494 case X86::CMOV_FR64:
8495 case X86::CMOV_V4F32:
8496 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008497 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008498 case X86::CMOV_GR16:
8499 case X86::CMOV_GR32:
8500 case X86::CMOV_RFP32:
8501 case X86::CMOV_RFP64:
8502 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008503 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008504
Dale Johannesen849f2142007-07-03 00:53:03 +00008505 case X86::FP32_TO_INT16_IN_MEM:
8506 case X86::FP32_TO_INT32_IN_MEM:
8507 case X86::FP32_TO_INT64_IN_MEM:
8508 case X86::FP64_TO_INT16_IN_MEM:
8509 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008510 case X86::FP64_TO_INT64_IN_MEM:
8511 case X86::FP80_TO_INT16_IN_MEM:
8512 case X86::FP80_TO_INT32_IN_MEM:
8513 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008514 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8515 DebugLoc DL = MI->getDebugLoc();
8516
Evan Cheng60c07e12006-07-05 22:17:51 +00008517 // Change the floating point control register to use "round towards zero"
8518 // mode when truncating to an integer value.
8519 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008520 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008521 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008522
8523 // Load the old value of the high byte of the control word...
8524 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008525 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008526 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008527 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008528
8529 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008530 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008531 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008532
8533 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008534 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008535
8536 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008537 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008538 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008539
8540 // Get the X86 opcode to use.
8541 unsigned Opc;
8542 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008543 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008544 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8545 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8546 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8547 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8548 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8549 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008550 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8551 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8552 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008553 }
8554
8555 X86AddressMode AM;
8556 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008557 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008558 AM.BaseType = X86AddressMode::RegBase;
8559 AM.Base.Reg = Op.getReg();
8560 } else {
8561 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008562 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008563 }
8564 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008565 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008566 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008567 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008568 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008569 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008570 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008571 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008572 AM.GV = Op.getGlobal();
8573 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008574 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008575 }
Chris Lattner52600972009-09-02 05:57:00 +00008576 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008577 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008578
8579 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008580 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008581
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008582 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008583 return BB;
8584 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008585 // String/text processing lowering.
8586 case X86::PCMPISTRM128REG:
8587 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8588 case X86::PCMPISTRM128MEM:
8589 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8590 case X86::PCMPESTRM128REG:
8591 return EmitPCMP(MI, BB, 5, false /* in mem */);
8592 case X86::PCMPESTRM128MEM:
8593 return EmitPCMP(MI, BB, 5, true /* in mem */);
8594
8595 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008596 case X86::ATOMAND32:
8597 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008598 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008599 X86::LCMPXCHG32, X86::MOV32rr,
8600 X86::NOT32r, X86::EAX,
8601 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008602 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008603 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8604 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008605 X86::LCMPXCHG32, X86::MOV32rr,
8606 X86::NOT32r, X86::EAX,
8607 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008608 case X86::ATOMXOR32:
8609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008610 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008611 X86::LCMPXCHG32, X86::MOV32rr,
8612 X86::NOT32r, X86::EAX,
8613 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008614 case X86::ATOMNAND32:
8615 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008616 X86::AND32ri, X86::MOV32rm,
8617 X86::LCMPXCHG32, X86::MOV32rr,
8618 X86::NOT32r, X86::EAX,
8619 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008620 case X86::ATOMMIN32:
8621 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8622 case X86::ATOMMAX32:
8623 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8624 case X86::ATOMUMIN32:
8625 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8626 case X86::ATOMUMAX32:
8627 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008628
8629 case X86::ATOMAND16:
8630 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8631 X86::AND16ri, X86::MOV16rm,
8632 X86::LCMPXCHG16, X86::MOV16rr,
8633 X86::NOT16r, X86::AX,
8634 X86::GR16RegisterClass);
8635 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008636 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008637 X86::OR16ri, X86::MOV16rm,
8638 X86::LCMPXCHG16, X86::MOV16rr,
8639 X86::NOT16r, X86::AX,
8640 X86::GR16RegisterClass);
8641 case X86::ATOMXOR16:
8642 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8643 X86::XOR16ri, X86::MOV16rm,
8644 X86::LCMPXCHG16, X86::MOV16rr,
8645 X86::NOT16r, X86::AX,
8646 X86::GR16RegisterClass);
8647 case X86::ATOMNAND16:
8648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8649 X86::AND16ri, X86::MOV16rm,
8650 X86::LCMPXCHG16, X86::MOV16rr,
8651 X86::NOT16r, X86::AX,
8652 X86::GR16RegisterClass, true);
8653 case X86::ATOMMIN16:
8654 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8655 case X86::ATOMMAX16:
8656 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8657 case X86::ATOMUMIN16:
8658 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8659 case X86::ATOMUMAX16:
8660 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8661
8662 case X86::ATOMAND8:
8663 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8664 X86::AND8ri, X86::MOV8rm,
8665 X86::LCMPXCHG8, X86::MOV8rr,
8666 X86::NOT8r, X86::AL,
8667 X86::GR8RegisterClass);
8668 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008669 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008670 X86::OR8ri, X86::MOV8rm,
8671 X86::LCMPXCHG8, X86::MOV8rr,
8672 X86::NOT8r, X86::AL,
8673 X86::GR8RegisterClass);
8674 case X86::ATOMXOR8:
8675 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8676 X86::XOR8ri, X86::MOV8rm,
8677 X86::LCMPXCHG8, X86::MOV8rr,
8678 X86::NOT8r, X86::AL,
8679 X86::GR8RegisterClass);
8680 case X86::ATOMNAND8:
8681 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8682 X86::AND8ri, X86::MOV8rm,
8683 X86::LCMPXCHG8, X86::MOV8rr,
8684 X86::NOT8r, X86::AL,
8685 X86::GR8RegisterClass, true);
8686 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008687 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008688 case X86::ATOMAND64:
8689 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008690 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008691 X86::LCMPXCHG64, X86::MOV64rr,
8692 X86::NOT64r, X86::RAX,
8693 X86::GR64RegisterClass);
8694 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008695 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8696 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008697 X86::LCMPXCHG64, X86::MOV64rr,
8698 X86::NOT64r, X86::RAX,
8699 X86::GR64RegisterClass);
8700 case X86::ATOMXOR64:
8701 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008702 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008703 X86::LCMPXCHG64, X86::MOV64rr,
8704 X86::NOT64r, X86::RAX,
8705 X86::GR64RegisterClass);
8706 case X86::ATOMNAND64:
8707 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8708 X86::AND64ri32, X86::MOV64rm,
8709 X86::LCMPXCHG64, X86::MOV64rr,
8710 X86::NOT64r, X86::RAX,
8711 X86::GR64RegisterClass, true);
8712 case X86::ATOMMIN64:
8713 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8714 case X86::ATOMMAX64:
8715 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8716 case X86::ATOMUMIN64:
8717 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8718 case X86::ATOMUMAX64:
8719 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008720
8721 // This group does 64-bit operations on a 32-bit host.
8722 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008723 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008724 X86::AND32rr, X86::AND32rr,
8725 X86::AND32ri, X86::AND32ri,
8726 false);
8727 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008728 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008729 X86::OR32rr, X86::OR32rr,
8730 X86::OR32ri, X86::OR32ri,
8731 false);
8732 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008733 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008734 X86::XOR32rr, X86::XOR32rr,
8735 X86::XOR32ri, X86::XOR32ri,
8736 false);
8737 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008738 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008739 X86::AND32rr, X86::AND32rr,
8740 X86::AND32ri, X86::AND32ri,
8741 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008742 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008743 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008744 X86::ADD32rr, X86::ADC32rr,
8745 X86::ADD32ri, X86::ADC32ri,
8746 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008747 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008748 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008749 X86::SUB32rr, X86::SBB32rr,
8750 X86::SUB32ri, X86::SBB32ri,
8751 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008752 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008753 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008754 X86::MOV32rr, X86::MOV32rr,
8755 X86::MOV32ri, X86::MOV32ri,
8756 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008757 case X86::VASTART_SAVE_XMM_REGS:
8758 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008759 }
8760}
8761
8762//===----------------------------------------------------------------------===//
8763// X86 Optimization Hooks
8764//===----------------------------------------------------------------------===//
8765
Dan Gohman475871a2008-07-27 21:46:04 +00008766void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008767 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008768 APInt &KnownZero,
8769 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008770 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008771 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008772 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008773 assert((Opc >= ISD::BUILTIN_OP_END ||
8774 Opc == ISD::INTRINSIC_WO_CHAIN ||
8775 Opc == ISD::INTRINSIC_W_CHAIN ||
8776 Opc == ISD::INTRINSIC_VOID) &&
8777 "Should use MaskedValueIsZero if you don't know whether Op"
8778 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008779
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008780 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008781 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008782 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008783 case X86ISD::ADD:
8784 case X86ISD::SUB:
8785 case X86ISD::SMUL:
8786 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008787 case X86ISD::INC:
8788 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008789 case X86ISD::OR:
8790 case X86ISD::XOR:
8791 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008792 // These nodes' second result is a boolean.
8793 if (Op.getResNo() == 0)
8794 break;
8795 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008796 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008797 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8798 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008799 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008800 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008801}
Chris Lattner259e97c2006-01-31 19:43:35 +00008802
Evan Cheng206ee9d2006-07-07 08:33:52 +00008803/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008804/// node is a GlobalAddress + offset.
8805bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008806 const GlobalValue* &GA,
8807 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008808 if (N->getOpcode() == X86ISD::Wrapper) {
8809 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008810 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008811 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008812 return true;
8813 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008814 }
Evan Chengad4196b2008-05-12 19:56:52 +00008815 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008816}
8817
Evan Cheng206ee9d2006-07-07 08:33:52 +00008818/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8819/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8820/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008821/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008822static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008823 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008824 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008825 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008826 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008827
Eli Friedman7a5e5552009-06-07 06:52:44 +00008828 if (VT.getSizeInBits() != 128)
8829 return SDValue();
8830
Nate Begemanfdea31a2010-03-24 20:49:50 +00008831 SmallVector<SDValue, 16> Elts;
8832 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8833 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8834
8835 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008836}
Evan Chengd880b972008-05-09 21:53:03 +00008837
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008838/// PerformShuffleCombine - Detect vector gather/scatter index generation
8839/// and convert it from being a bunch of shuffles and extracts to a simple
8840/// store and scalar loads to extract the elements.
8841static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8842 const TargetLowering &TLI) {
8843 SDValue InputVector = N->getOperand(0);
8844
8845 // Only operate on vectors of 4 elements, where the alternative shuffling
8846 // gets to be more expensive.
8847 if (InputVector.getValueType() != MVT::v4i32)
8848 return SDValue();
8849
8850 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8851 // single use which is a sign-extend or zero-extend, and all elements are
8852 // used.
8853 SmallVector<SDNode *, 4> Uses;
8854 unsigned ExtractedElements = 0;
8855 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8856 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8857 if (UI.getUse().getResNo() != InputVector.getResNo())
8858 return SDValue();
8859
8860 SDNode *Extract = *UI;
8861 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8862 return SDValue();
8863
8864 if (Extract->getValueType(0) != MVT::i32)
8865 return SDValue();
8866 if (!Extract->hasOneUse())
8867 return SDValue();
8868 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8869 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8870 return SDValue();
8871 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8872 return SDValue();
8873
8874 // Record which element was extracted.
8875 ExtractedElements |=
8876 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8877
8878 Uses.push_back(Extract);
8879 }
8880
8881 // If not all the elements were used, this may not be worthwhile.
8882 if (ExtractedElements != 15)
8883 return SDValue();
8884
8885 // Ok, we've now decided to do the transformation.
8886 DebugLoc dl = InputVector.getDebugLoc();
8887
8888 // Store the value to a temporary stack slot.
8889 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8890 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8891 false, false, 0);
8892
8893 // Replace each use (extract) with a load of the appropriate element.
8894 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8895 UE = Uses.end(); UI != UE; ++UI) {
8896 SDNode *Extract = *UI;
8897
8898 // Compute the element's address.
8899 SDValue Idx = Extract->getOperand(1);
8900 unsigned EltSize =
8901 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8902 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8903 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8904
8905 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8906
8907 // Load the scalar.
8908 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8909 NULL, 0, false, false, 0);
8910
8911 // Replace the exact with the load.
8912 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8913 }
8914
8915 // The replacement was made in place; don't return anything.
8916 return SDValue();
8917}
8918
Chris Lattner83e6c992006-10-04 06:57:07 +00008919/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008920static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008921 const X86Subtarget *Subtarget) {
8922 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008923 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008924 // Get the LHS/RHS of the select.
8925 SDValue LHS = N->getOperand(1);
8926 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008927
Dan Gohman670e5392009-09-21 18:03:22 +00008928 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008929 // instructions match the semantics of the common C idiom x<y?x:y but not
8930 // x<=y?x:y, because of how they handle negative zero (which can be
8931 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008932 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008933 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008934 Cond.getOpcode() == ISD::SETCC) {
8935 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008936
Chris Lattner47b4ce82009-03-11 05:48:52 +00008937 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008938 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008939 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8940 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008941 switch (CC) {
8942 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008943 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008944 // Converting this to a min would handle NaNs incorrectly, and swapping
8945 // the operands would cause it to handle comparisons between positive
8946 // and negative zero incorrectly.
8947 if (!FiniteOnlyFPMath() &&
8948 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8949 if (!UnsafeFPMath &&
8950 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8951 break;
8952 std::swap(LHS, RHS);
8953 }
Dan Gohman670e5392009-09-21 18:03:22 +00008954 Opcode = X86ISD::FMIN;
8955 break;
8956 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008957 // Converting this to a min would handle comparisons between positive
8958 // and negative zero incorrectly.
8959 if (!UnsafeFPMath &&
8960 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8961 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008962 Opcode = X86ISD::FMIN;
8963 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008964 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008965 // Converting this to a min would handle both negative zeros and NaNs
8966 // incorrectly, but we can swap the operands to fix both.
8967 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008968 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008969 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008970 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008971 Opcode = X86ISD::FMIN;
8972 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008973
Dan Gohman670e5392009-09-21 18:03:22 +00008974 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008975 // Converting this to a max would handle comparisons between positive
8976 // and negative zero incorrectly.
8977 if (!UnsafeFPMath &&
8978 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8979 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008980 Opcode = X86ISD::FMAX;
8981 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008982 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008983 // Converting this to a max would handle NaNs incorrectly, and swapping
8984 // the operands would cause it to handle comparisons between positive
8985 // and negative zero incorrectly.
8986 if (!FiniteOnlyFPMath() &&
8987 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8988 if (!UnsafeFPMath &&
8989 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8990 break;
8991 std::swap(LHS, RHS);
8992 }
Dan Gohman670e5392009-09-21 18:03:22 +00008993 Opcode = X86ISD::FMAX;
8994 break;
8995 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008996 // Converting this to a max would handle both negative zeros and NaNs
8997 // incorrectly, but we can swap the operands to fix both.
8998 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008999 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009000 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009001 case ISD::SETGE:
9002 Opcode = X86ISD::FMAX;
9003 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009004 }
Dan Gohman670e5392009-09-21 18:03:22 +00009005 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009006 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9007 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009008 switch (CC) {
9009 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009010 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009011 // Converting this to a min would handle comparisons between positive
9012 // and negative zero incorrectly, and swapping the operands would
9013 // cause it to handle NaNs incorrectly.
9014 if (!UnsafeFPMath &&
9015 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9016 if (!FiniteOnlyFPMath() &&
9017 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9018 break;
9019 std::swap(LHS, RHS);
9020 }
Dan Gohman670e5392009-09-21 18:03:22 +00009021 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009022 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009023 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009024 // Converting this to a min would handle NaNs incorrectly.
9025 if (!UnsafeFPMath &&
9026 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9027 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009028 Opcode = X86ISD::FMIN;
9029 break;
9030 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009031 // Converting this to a min would handle both negative zeros and NaNs
9032 // incorrectly, but we can swap the operands to fix both.
9033 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009034 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009035 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009036 case ISD::SETGE:
9037 Opcode = X86ISD::FMIN;
9038 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009039
Dan Gohman670e5392009-09-21 18:03:22 +00009040 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009041 // Converting this to a max would handle NaNs incorrectly.
9042 if (!FiniteOnlyFPMath() &&
9043 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9044 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009045 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009046 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009047 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009048 // Converting this to a max would handle comparisons between positive
9049 // and negative zero incorrectly, and swapping the operands would
9050 // cause it to handle NaNs incorrectly.
9051 if (!UnsafeFPMath &&
9052 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9053 if (!FiniteOnlyFPMath() &&
9054 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9055 break;
9056 std::swap(LHS, RHS);
9057 }
Dan Gohman670e5392009-09-21 18:03:22 +00009058 Opcode = X86ISD::FMAX;
9059 break;
9060 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009061 // Converting this to a max would handle both negative zeros and NaNs
9062 // incorrectly, but we can swap the operands to fix both.
9063 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009064 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009065 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009066 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009067 Opcode = X86ISD::FMAX;
9068 break;
9069 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009070 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009071
Chris Lattner47b4ce82009-03-11 05:48:52 +00009072 if (Opcode)
9073 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009074 }
Eric Christopherfd179292009-08-27 18:07:15 +00009075
Chris Lattnerd1980a52009-03-12 06:52:53 +00009076 // If this is a select between two integer constants, try to do some
9077 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009078 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9079 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009080 // Don't do this for crazy integer types.
9081 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9082 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009083 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009084 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009085
Chris Lattnercee56e72009-03-13 05:53:31 +00009086 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009087 // Efficiently invertible.
9088 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9089 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9090 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9091 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009092 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009093 }
Eric Christopherfd179292009-08-27 18:07:15 +00009094
Chris Lattnerd1980a52009-03-12 06:52:53 +00009095 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009096 if (FalseC->getAPIntValue() == 0 &&
9097 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009098 if (NeedsCondInvert) // Invert the condition if needed.
9099 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9100 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009101
Chris Lattnerd1980a52009-03-12 06:52:53 +00009102 // Zero extend the condition if needed.
9103 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009104
Chris Lattnercee56e72009-03-13 05:53:31 +00009105 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009106 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009107 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009108 }
Eric Christopherfd179292009-08-27 18:07:15 +00009109
Chris Lattner97a29a52009-03-13 05:22:11 +00009110 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009111 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009112 if (NeedsCondInvert) // Invert the condition if needed.
9113 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9114 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009115
Chris Lattner97a29a52009-03-13 05:22:11 +00009116 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009117 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9118 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009119 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009120 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009121 }
Eric Christopherfd179292009-08-27 18:07:15 +00009122
Chris Lattnercee56e72009-03-13 05:53:31 +00009123 // Optimize cases that will turn into an LEA instruction. This requires
9124 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009125 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009126 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009127 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009128
Chris Lattnercee56e72009-03-13 05:53:31 +00009129 bool isFastMultiplier = false;
9130 if (Diff < 10) {
9131 switch ((unsigned char)Diff) {
9132 default: break;
9133 case 1: // result = add base, cond
9134 case 2: // result = lea base( , cond*2)
9135 case 3: // result = lea base(cond, cond*2)
9136 case 4: // result = lea base( , cond*4)
9137 case 5: // result = lea base(cond, cond*4)
9138 case 8: // result = lea base( , cond*8)
9139 case 9: // result = lea base(cond, cond*8)
9140 isFastMultiplier = true;
9141 break;
9142 }
9143 }
Eric Christopherfd179292009-08-27 18:07:15 +00009144
Chris Lattnercee56e72009-03-13 05:53:31 +00009145 if (isFastMultiplier) {
9146 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9147 if (NeedsCondInvert) // Invert the condition if needed.
9148 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9149 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009150
Chris Lattnercee56e72009-03-13 05:53:31 +00009151 // Zero extend the condition if needed.
9152 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9153 Cond);
9154 // Scale the condition by the difference.
9155 if (Diff != 1)
9156 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9157 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009158
Chris Lattnercee56e72009-03-13 05:53:31 +00009159 // Add the base if non-zero.
9160 if (FalseC->getAPIntValue() != 0)
9161 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9162 SDValue(FalseC, 0));
9163 return Cond;
9164 }
Eric Christopherfd179292009-08-27 18:07:15 +00009165 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009166 }
9167 }
Eric Christopherfd179292009-08-27 18:07:15 +00009168
Dan Gohman475871a2008-07-27 21:46:04 +00009169 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009170}
9171
Chris Lattnerd1980a52009-03-12 06:52:53 +00009172/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9173static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9174 TargetLowering::DAGCombinerInfo &DCI) {
9175 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009176
Chris Lattnerd1980a52009-03-12 06:52:53 +00009177 // If the flag operand isn't dead, don't touch this CMOV.
9178 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9179 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009180
Chris Lattnerd1980a52009-03-12 06:52:53 +00009181 // If this is a select between two integer constants, try to do some
9182 // optimizations. Note that the operands are ordered the opposite of SELECT
9183 // operands.
9184 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9185 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9186 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9187 // larger than FalseC (the false value).
9188 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009189
Chris Lattnerd1980a52009-03-12 06:52:53 +00009190 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9191 CC = X86::GetOppositeBranchCondition(CC);
9192 std::swap(TrueC, FalseC);
9193 }
Eric Christopherfd179292009-08-27 18:07:15 +00009194
Chris Lattnerd1980a52009-03-12 06:52:53 +00009195 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009196 // This is efficient for any integer data type (including i8/i16) and
9197 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009198 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9199 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009200 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9201 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009202
Chris Lattnerd1980a52009-03-12 06:52:53 +00009203 // Zero extend the condition if needed.
9204 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009205
Chris Lattnerd1980a52009-03-12 06:52:53 +00009206 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9207 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009208 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009209 if (N->getNumValues() == 2) // Dead flag value?
9210 return DCI.CombineTo(N, Cond, SDValue());
9211 return Cond;
9212 }
Eric Christopherfd179292009-08-27 18:07:15 +00009213
Chris Lattnercee56e72009-03-13 05:53:31 +00009214 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9215 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009216 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9217 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009218 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9219 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009220
Chris Lattner97a29a52009-03-13 05:22:11 +00009221 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009222 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9223 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009224 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9225 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009226
Chris Lattner97a29a52009-03-13 05:22:11 +00009227 if (N->getNumValues() == 2) // Dead flag value?
9228 return DCI.CombineTo(N, Cond, SDValue());
9229 return Cond;
9230 }
Eric Christopherfd179292009-08-27 18:07:15 +00009231
Chris Lattnercee56e72009-03-13 05:53:31 +00009232 // Optimize cases that will turn into an LEA instruction. This requires
9233 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009234 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009235 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009236 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009237
Chris Lattnercee56e72009-03-13 05:53:31 +00009238 bool isFastMultiplier = false;
9239 if (Diff < 10) {
9240 switch ((unsigned char)Diff) {
9241 default: break;
9242 case 1: // result = add base, cond
9243 case 2: // result = lea base( , cond*2)
9244 case 3: // result = lea base(cond, cond*2)
9245 case 4: // result = lea base( , cond*4)
9246 case 5: // result = lea base(cond, cond*4)
9247 case 8: // result = lea base( , cond*8)
9248 case 9: // result = lea base(cond, cond*8)
9249 isFastMultiplier = true;
9250 break;
9251 }
9252 }
Eric Christopherfd179292009-08-27 18:07:15 +00009253
Chris Lattnercee56e72009-03-13 05:53:31 +00009254 if (isFastMultiplier) {
9255 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9256 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009257 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9258 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009259 // Zero extend the condition if needed.
9260 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9261 Cond);
9262 // Scale the condition by the difference.
9263 if (Diff != 1)
9264 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9265 DAG.getConstant(Diff, Cond.getValueType()));
9266
9267 // Add the base if non-zero.
9268 if (FalseC->getAPIntValue() != 0)
9269 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9270 SDValue(FalseC, 0));
9271 if (N->getNumValues() == 2) // Dead flag value?
9272 return DCI.CombineTo(N, Cond, SDValue());
9273 return Cond;
9274 }
Eric Christopherfd179292009-08-27 18:07:15 +00009275 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009276 }
9277 }
9278 return SDValue();
9279}
9280
9281
Evan Cheng0b0cd912009-03-28 05:57:29 +00009282/// PerformMulCombine - Optimize a single multiply with constant into two
9283/// in order to implement it with two cheaper instructions, e.g.
9284/// LEA + SHL, LEA + LEA.
9285static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9286 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009287 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9288 return SDValue();
9289
Owen Andersone50ed302009-08-10 22:56:29 +00009290 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009291 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009292 return SDValue();
9293
9294 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9295 if (!C)
9296 return SDValue();
9297 uint64_t MulAmt = C->getZExtValue();
9298 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9299 return SDValue();
9300
9301 uint64_t MulAmt1 = 0;
9302 uint64_t MulAmt2 = 0;
9303 if ((MulAmt % 9) == 0) {
9304 MulAmt1 = 9;
9305 MulAmt2 = MulAmt / 9;
9306 } else if ((MulAmt % 5) == 0) {
9307 MulAmt1 = 5;
9308 MulAmt2 = MulAmt / 5;
9309 } else if ((MulAmt % 3) == 0) {
9310 MulAmt1 = 3;
9311 MulAmt2 = MulAmt / 3;
9312 }
9313 if (MulAmt2 &&
9314 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9315 DebugLoc DL = N->getDebugLoc();
9316
9317 if (isPowerOf2_64(MulAmt2) &&
9318 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9319 // If second multiplifer is pow2, issue it first. We want the multiply by
9320 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9321 // is an add.
9322 std::swap(MulAmt1, MulAmt2);
9323
9324 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009325 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009326 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009327 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009328 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009329 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009330 DAG.getConstant(MulAmt1, VT));
9331
Eric Christopherfd179292009-08-27 18:07:15 +00009332 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009333 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009334 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009335 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009336 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009337 DAG.getConstant(MulAmt2, VT));
9338
9339 // Do not add new nodes to DAG combiner worklist.
9340 DCI.CombineTo(N, NewMul, false);
9341 }
9342 return SDValue();
9343}
9344
Evan Chengad9c0a32009-12-15 00:53:42 +00009345static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9346 SDValue N0 = N->getOperand(0);
9347 SDValue N1 = N->getOperand(1);
9348 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9349 EVT VT = N0.getValueType();
9350
9351 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9352 // since the result of setcc_c is all zero's or all ones.
9353 if (N1C && N0.getOpcode() == ISD::AND &&
9354 N0.getOperand(1).getOpcode() == ISD::Constant) {
9355 SDValue N00 = N0.getOperand(0);
9356 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9357 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9358 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9359 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9360 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9361 APInt ShAmt = N1C->getAPIntValue();
9362 Mask = Mask.shl(ShAmt);
9363 if (Mask != 0)
9364 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9365 N00, DAG.getConstant(Mask, VT));
9366 }
9367 }
9368
9369 return SDValue();
9370}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009371
Nate Begeman740ab032009-01-26 00:52:55 +00009372/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9373/// when possible.
9374static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9375 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009376 EVT VT = N->getValueType(0);
9377 if (!VT.isVector() && VT.isInteger() &&
9378 N->getOpcode() == ISD::SHL)
9379 return PerformSHLCombine(N, DAG);
9380
Nate Begeman740ab032009-01-26 00:52:55 +00009381 // On X86 with SSE2 support, we can transform this to a vector shift if
9382 // all elements are shifted by the same amount. We can't do this in legalize
9383 // because the a constant vector is typically transformed to a constant pool
9384 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009385 if (!Subtarget->hasSSE2())
9386 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009387
Owen Anderson825b72b2009-08-11 20:47:22 +00009388 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009389 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009390
Mon P Wang3becd092009-01-28 08:12:05 +00009391 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009392 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009393 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009394 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009395 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9396 unsigned NumElts = VT.getVectorNumElements();
9397 unsigned i = 0;
9398 for (; i != NumElts; ++i) {
9399 SDValue Arg = ShAmtOp.getOperand(i);
9400 if (Arg.getOpcode() == ISD::UNDEF) continue;
9401 BaseShAmt = Arg;
9402 break;
9403 }
9404 for (; i != NumElts; ++i) {
9405 SDValue Arg = ShAmtOp.getOperand(i);
9406 if (Arg.getOpcode() == ISD::UNDEF) continue;
9407 if (Arg != BaseShAmt) {
9408 return SDValue();
9409 }
9410 }
9411 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009412 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009413 SDValue InVec = ShAmtOp.getOperand(0);
9414 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9415 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9416 unsigned i = 0;
9417 for (; i != NumElts; ++i) {
9418 SDValue Arg = InVec.getOperand(i);
9419 if (Arg.getOpcode() == ISD::UNDEF) continue;
9420 BaseShAmt = Arg;
9421 break;
9422 }
9423 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9424 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009425 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009426 if (C->getZExtValue() == SplatIdx)
9427 BaseShAmt = InVec.getOperand(1);
9428 }
9429 }
9430 if (BaseShAmt.getNode() == 0)
9431 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9432 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009433 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009434 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009435
Mon P Wangefa42202009-09-03 19:56:25 +00009436 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009437 if (EltVT.bitsGT(MVT::i32))
9438 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9439 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009440 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009441
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009442 // The shift amount is identical so we can do a vector shift.
9443 SDValue ValOp = N->getOperand(0);
9444 switch (N->getOpcode()) {
9445 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009446 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009447 break;
9448 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009449 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009450 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009451 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009452 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009453 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009454 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009455 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009456 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009457 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009458 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009459 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009460 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009461 break;
9462 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009463 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009464 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009465 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009466 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009467 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009468 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009469 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009470 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009471 break;
9472 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009473 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009474 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009475 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009476 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009477 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009478 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009479 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009480 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009481 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009482 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009483 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009484 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009485 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009486 }
9487 return SDValue();
9488}
9489
Evan Cheng760d1942010-01-04 21:22:48 +00009490static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009491 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009492 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009493 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009494 return SDValue();
9495
Evan Cheng760d1942010-01-04 21:22:48 +00009496 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009497 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009498 return SDValue();
9499
9500 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9501 SDValue N0 = N->getOperand(0);
9502 SDValue N1 = N->getOperand(1);
9503 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9504 std::swap(N0, N1);
9505 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9506 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009507 if (!N0.hasOneUse() || !N1.hasOneUse())
9508 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009509
9510 SDValue ShAmt0 = N0.getOperand(1);
9511 if (ShAmt0.getValueType() != MVT::i8)
9512 return SDValue();
9513 SDValue ShAmt1 = N1.getOperand(1);
9514 if (ShAmt1.getValueType() != MVT::i8)
9515 return SDValue();
9516 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9517 ShAmt0 = ShAmt0.getOperand(0);
9518 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9519 ShAmt1 = ShAmt1.getOperand(0);
9520
9521 DebugLoc DL = N->getDebugLoc();
9522 unsigned Opc = X86ISD::SHLD;
9523 SDValue Op0 = N0.getOperand(0);
9524 SDValue Op1 = N1.getOperand(0);
9525 if (ShAmt0.getOpcode() == ISD::SUB) {
9526 Opc = X86ISD::SHRD;
9527 std::swap(Op0, Op1);
9528 std::swap(ShAmt0, ShAmt1);
9529 }
9530
Evan Cheng8b1190a2010-04-28 01:18:01 +00009531 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009532 if (ShAmt1.getOpcode() == ISD::SUB) {
9533 SDValue Sum = ShAmt1.getOperand(0);
9534 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Evan Cheng8b1190a2010-04-28 01:18:01 +00009535 if (SumC->getSExtValue() == Bits &&
Evan Cheng760d1942010-01-04 21:22:48 +00009536 ShAmt1.getOperand(1) == ShAmt0)
9537 return DAG.getNode(Opc, DL, VT,
9538 Op0, Op1,
9539 DAG.getNode(ISD::TRUNCATE, DL,
9540 MVT::i8, ShAmt0));
9541 }
9542 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9543 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9544 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009545 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009546 return DAG.getNode(Opc, DL, VT,
9547 N0.getOperand(0), N1.getOperand(0),
9548 DAG.getNode(ISD::TRUNCATE, DL,
9549 MVT::i8, ShAmt0));
9550 }
9551
9552 return SDValue();
9553}
9554
Chris Lattner149a4e52008-02-22 02:09:43 +00009555/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009556static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009557 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009558 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9559 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009560 // A preferable solution to the general problem is to figure out the right
9561 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009562
9563 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009564 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009565 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009566 if (VT.getSizeInBits() != 64)
9567 return SDValue();
9568
Devang Patel578efa92009-06-05 21:57:13 +00009569 const Function *F = DAG.getMachineFunction().getFunction();
9570 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009571 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009572 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009573 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009574 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009575 isa<LoadSDNode>(St->getValue()) &&
9576 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9577 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009578 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009579 LoadSDNode *Ld = 0;
9580 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009581 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009582 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009583 // Must be a store of a load. We currently handle two cases: the load
9584 // is a direct child, and it's under an intervening TokenFactor. It is
9585 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009586 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009587 Ld = cast<LoadSDNode>(St->getChain());
9588 else if (St->getValue().hasOneUse() &&
9589 ChainVal->getOpcode() == ISD::TokenFactor) {
9590 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009591 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009592 TokenFactorIndex = i;
9593 Ld = cast<LoadSDNode>(St->getValue());
9594 } else
9595 Ops.push_back(ChainVal->getOperand(i));
9596 }
9597 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009598
Evan Cheng536e6672009-03-12 05:59:15 +00009599 if (!Ld || !ISD::isNormalLoad(Ld))
9600 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009601
Evan Cheng536e6672009-03-12 05:59:15 +00009602 // If this is not the MMX case, i.e. we are just turning i64 load/store
9603 // into f64 load/store, avoid the transformation if there are multiple
9604 // uses of the loaded value.
9605 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9606 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009607
Evan Cheng536e6672009-03-12 05:59:15 +00009608 DebugLoc LdDL = Ld->getDebugLoc();
9609 DebugLoc StDL = N->getDebugLoc();
9610 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9611 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9612 // pair instead.
9613 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009614 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009615 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9616 Ld->getBasePtr(), Ld->getSrcValue(),
9617 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009618 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009619 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009620 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009621 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009622 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009623 Ops.size());
9624 }
Evan Cheng536e6672009-03-12 05:59:15 +00009625 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009626 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009627 St->isVolatile(), St->isNonTemporal(),
9628 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009629 }
Evan Cheng536e6672009-03-12 05:59:15 +00009630
9631 // Otherwise, lower to two pairs of 32-bit loads / stores.
9632 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009633 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9634 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009635
Owen Anderson825b72b2009-08-11 20:47:22 +00009636 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009637 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009638 Ld->isVolatile(), Ld->isNonTemporal(),
9639 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009640 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009641 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009642 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009643 MinAlign(Ld->getAlignment(), 4));
9644
9645 SDValue NewChain = LoLd.getValue(1);
9646 if (TokenFactorIndex != -1) {
9647 Ops.push_back(LoLd);
9648 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009649 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009650 Ops.size());
9651 }
9652
9653 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009654 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9655 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009656
9657 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9658 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009659 St->isVolatile(), St->isNonTemporal(),
9660 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009661 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9662 St->getSrcValue(),
9663 St->getSrcValueOffset() + 4,
9664 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009665 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009666 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009667 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009668 }
Dan Gohman475871a2008-07-27 21:46:04 +00009669 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009670}
9671
Chris Lattner6cf73262008-01-25 06:14:17 +00009672/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9673/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009674static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009675 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9676 // F[X]OR(0.0, x) -> x
9677 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009678 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9679 if (C->getValueAPF().isPosZero())
9680 return N->getOperand(1);
9681 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9682 if (C->getValueAPF().isPosZero())
9683 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009684 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009685}
9686
9687/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009688static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009689 // FAND(0.0, x) -> 0.0
9690 // FAND(x, 0.0) -> 0.0
9691 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9692 if (C->getValueAPF().isPosZero())
9693 return N->getOperand(0);
9694 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9695 if (C->getValueAPF().isPosZero())
9696 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009697 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009698}
9699
Dan Gohmane5af2d32009-01-29 01:59:02 +00009700static SDValue PerformBTCombine(SDNode *N,
9701 SelectionDAG &DAG,
9702 TargetLowering::DAGCombinerInfo &DCI) {
9703 // BT ignores high bits in the bit index operand.
9704 SDValue Op1 = N->getOperand(1);
9705 if (Op1.hasOneUse()) {
9706 unsigned BitWidth = Op1.getValueSizeInBits();
9707 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9708 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009709 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9710 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009711 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009712 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9713 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9714 DCI.CommitTargetLoweringOpt(TLO);
9715 }
9716 return SDValue();
9717}
Chris Lattner83e6c992006-10-04 06:57:07 +00009718
Eli Friedman7a5e5552009-06-07 06:52:44 +00009719static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9720 SDValue Op = N->getOperand(0);
9721 if (Op.getOpcode() == ISD::BIT_CONVERT)
9722 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009723 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009724 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009725 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009726 OpVT.getVectorElementType().getSizeInBits()) {
9727 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9728 }
9729 return SDValue();
9730}
9731
Owen Anderson99177002009-06-29 18:04:45 +00009732// On X86 and X86-64, atomic operations are lowered to locked instructions.
9733// Locked instructions, in turn, have implicit fence semantics (all memory
9734// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009735// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009736// fence-atomic-fence.
9737static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9738 SDValue atomic = N->getOperand(0);
9739 switch (atomic.getOpcode()) {
9740 case ISD::ATOMIC_CMP_SWAP:
9741 case ISD::ATOMIC_SWAP:
9742 case ISD::ATOMIC_LOAD_ADD:
9743 case ISD::ATOMIC_LOAD_SUB:
9744 case ISD::ATOMIC_LOAD_AND:
9745 case ISD::ATOMIC_LOAD_OR:
9746 case ISD::ATOMIC_LOAD_XOR:
9747 case ISD::ATOMIC_LOAD_NAND:
9748 case ISD::ATOMIC_LOAD_MIN:
9749 case ISD::ATOMIC_LOAD_MAX:
9750 case ISD::ATOMIC_LOAD_UMIN:
9751 case ISD::ATOMIC_LOAD_UMAX:
9752 break;
9753 default:
9754 return SDValue();
9755 }
Eric Christopherfd179292009-08-27 18:07:15 +00009756
Owen Anderson99177002009-06-29 18:04:45 +00009757 SDValue fence = atomic.getOperand(0);
9758 if (fence.getOpcode() != ISD::MEMBARRIER)
9759 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009760
Owen Anderson99177002009-06-29 18:04:45 +00009761 switch (atomic.getOpcode()) {
9762 case ISD::ATOMIC_CMP_SWAP:
9763 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9764 atomic.getOperand(1), atomic.getOperand(2),
9765 atomic.getOperand(3));
9766 case ISD::ATOMIC_SWAP:
9767 case ISD::ATOMIC_LOAD_ADD:
9768 case ISD::ATOMIC_LOAD_SUB:
9769 case ISD::ATOMIC_LOAD_AND:
9770 case ISD::ATOMIC_LOAD_OR:
9771 case ISD::ATOMIC_LOAD_XOR:
9772 case ISD::ATOMIC_LOAD_NAND:
9773 case ISD::ATOMIC_LOAD_MIN:
9774 case ISD::ATOMIC_LOAD_MAX:
9775 case ISD::ATOMIC_LOAD_UMIN:
9776 case ISD::ATOMIC_LOAD_UMAX:
9777 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9778 atomic.getOperand(1), atomic.getOperand(2));
9779 default:
9780 return SDValue();
9781 }
9782}
9783
Evan Cheng2e489c42009-12-16 00:53:11 +00009784static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9785 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9786 // (and (i32 x86isd::setcc_carry), 1)
9787 // This eliminates the zext. This transformation is necessary because
9788 // ISD::SETCC is always legalized to i8.
9789 DebugLoc dl = N->getDebugLoc();
9790 SDValue N0 = N->getOperand(0);
9791 EVT VT = N->getValueType(0);
9792 if (N0.getOpcode() == ISD::AND &&
9793 N0.hasOneUse() &&
9794 N0.getOperand(0).hasOneUse()) {
9795 SDValue N00 = N0.getOperand(0);
9796 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9797 return SDValue();
9798 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9799 if (!C || C->getZExtValue() != 1)
9800 return SDValue();
9801 return DAG.getNode(ISD::AND, dl, VT,
9802 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9803 N00.getOperand(0), N00.getOperand(1)),
9804 DAG.getConstant(1, VT));
9805 }
9806
9807 return SDValue();
9808}
9809
Dan Gohman475871a2008-07-27 21:46:04 +00009810SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009811 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009812 SelectionDAG &DAG = DCI.DAG;
9813 switch (N->getOpcode()) {
9814 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009815 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009816 case ISD::EXTRACT_VECTOR_ELT:
9817 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009818 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009819 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009820 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009821 case ISD::SHL:
9822 case ISD::SRA:
9823 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009824 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009825 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009826 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009827 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9828 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009829 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009830 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009831 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009832 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009833 }
9834
Dan Gohman475871a2008-07-27 21:46:04 +00009835 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009836}
9837
Evan Chenge5b51ac2010-04-17 06:13:15 +00009838/// isTypeDesirableForOp - Return true if the target has native support for
9839/// the specified value type and it is 'desirable' to use the type for the
9840/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9841/// instruction encodings are longer and some i16 instructions are slow.
9842bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9843 if (!isTypeLegal(VT))
9844 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009845 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009846 return true;
9847
9848 switch (Opc) {
9849 default:
9850 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009851 case ISD::LOAD:
9852 case ISD::SIGN_EXTEND:
9853 case ISD::ZERO_EXTEND:
9854 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009855 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009856 case ISD::SRL:
9857 case ISD::SUB:
9858 case ISD::ADD:
9859 case ISD::MUL:
9860 case ISD::AND:
9861 case ISD::OR:
9862 case ISD::XOR:
9863 return false;
9864 }
9865}
9866
Evan Chengc82c20b2010-04-24 04:44:57 +00009867static bool MayFoldLoad(SDValue Op) {
9868 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9869}
9870
9871static bool MayFoldIntoStore(SDValue Op) {
9872 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9873}
9874
Evan Chenge5b51ac2010-04-17 06:13:15 +00009875/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009876/// beneficial for dag combiner to promote the specified node. If true, it
9877/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009878bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009879 EVT VT = Op.getValueType();
9880 if (VT != MVT::i16)
9881 return false;
9882
Evan Cheng4c26e932010-04-19 19:29:22 +00009883 bool Promote = false;
9884 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009885 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009886 default: break;
9887 case ISD::LOAD: {
9888 LoadSDNode *LD = cast<LoadSDNode>(Op);
9889 // If the non-extending load has a single use and it's not live out, then it
9890 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009891 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9892 Op.hasOneUse()*/) {
9893 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9894 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9895 // The only case where we'd want to promote LOAD (rather then it being
9896 // promoted as an operand is when it's only use is liveout.
9897 if (UI->getOpcode() != ISD::CopyToReg)
9898 return false;
9899 }
9900 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009901 Promote = true;
9902 break;
9903 }
9904 case ISD::SIGN_EXTEND:
9905 case ISD::ZERO_EXTEND:
9906 case ISD::ANY_EXTEND:
9907 Promote = true;
9908 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009909 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009910 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009911 SDValue N0 = Op.getOperand(0);
9912 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +00009913 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +00009914 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009915 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009916 break;
9917 }
Evan Cheng64b7bf72010-04-16 06:14:10 +00009918 case ISD::ADD:
9919 case ISD::MUL:
9920 case ISD::AND:
9921 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +00009922 case ISD::XOR:
9923 Commute = true;
9924 // fallthrough
9925 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009926 SDValue N0 = Op.getOperand(0);
9927 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +00009928 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009929 return false;
9930 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +00009931 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009932 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +00009933 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009934 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009935 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009936 }
9937 }
9938
9939 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +00009940 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009941}
9942
Evan Cheng60c07e12006-07-05 22:17:51 +00009943//===----------------------------------------------------------------------===//
9944// X86 Inline Assembly Support
9945//===----------------------------------------------------------------------===//
9946
Chris Lattnerb8105652009-07-20 17:51:36 +00009947static bool LowerToBSwap(CallInst *CI) {
9948 // FIXME: this should verify that we are targetting a 486 or better. If not,
9949 // we will turn this bswap into something that will be lowered to logical ops
9950 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9951 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009952
Chris Lattnerb8105652009-07-20 17:51:36 +00009953 // Verify this is a simple bswap.
9954 if (CI->getNumOperands() != 2 ||
Eric Christopher551754c2010-04-16 23:37:20 +00009955 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009956 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009957 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009958
Chris Lattnerb8105652009-07-20 17:51:36 +00009959 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9960 if (!Ty || Ty->getBitWidth() % 16 != 0)
9961 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009962
Chris Lattnerb8105652009-07-20 17:51:36 +00009963 // Okay, we can do this xform, do so now.
9964 const Type *Tys[] = { Ty };
9965 Module *M = CI->getParent()->getParent()->getParent();
9966 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009967
Eric Christopher551754c2010-04-16 23:37:20 +00009968 Value *Op = CI->getOperand(1);
Chris Lattnerb8105652009-07-20 17:51:36 +00009969 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009970
Chris Lattnerb8105652009-07-20 17:51:36 +00009971 CI->replaceAllUsesWith(Op);
9972 CI->eraseFromParent();
9973 return true;
9974}
9975
9976bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9977 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9978 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9979
9980 std::string AsmStr = IA->getAsmString();
9981
9982 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009983 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009984 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9985
9986 switch (AsmPieces.size()) {
9987 default: return false;
9988 case 1:
9989 AsmStr = AsmPieces[0];
9990 AsmPieces.clear();
9991 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9992
9993 // bswap $0
9994 if (AsmPieces.size() == 2 &&
9995 (AsmPieces[0] == "bswap" ||
9996 AsmPieces[0] == "bswapq" ||
9997 AsmPieces[0] == "bswapl") &&
9998 (AsmPieces[1] == "$0" ||
9999 AsmPieces[1] == "${0:q}")) {
10000 // No need to check constraints, nothing other than the equivalent of
10001 // "=r,0" would be valid here.
10002 return LowerToBSwap(CI);
10003 }
10004 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010005 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010006 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010007 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010008 AsmPieces[1] == "$$8," &&
10009 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010010 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10011 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010012 const std::string &Constraints = IA->getConstraintString();
10013 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010014 std::sort(AsmPieces.begin(), AsmPieces.end());
10015 if (AsmPieces.size() == 4 &&
10016 AsmPieces[0] == "~{cc}" &&
10017 AsmPieces[1] == "~{dirflag}" &&
10018 AsmPieces[2] == "~{flags}" &&
10019 AsmPieces[3] == "~{fpsr}") {
10020 return LowerToBSwap(CI);
10021 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010022 }
10023 break;
10024 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010025 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010026 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010027 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10028 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10029 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010030 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010031 SplitString(AsmPieces[0], Words, " \t");
10032 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10033 Words.clear();
10034 SplitString(AsmPieces[1], Words, " \t");
10035 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10036 Words.clear();
10037 SplitString(AsmPieces[2], Words, " \t,");
10038 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10039 Words[2] == "%edx") {
10040 return LowerToBSwap(CI);
10041 }
10042 }
10043 }
10044 }
10045 break;
10046 }
10047 return false;
10048}
10049
10050
10051
Chris Lattnerf4dff842006-07-11 02:54:03 +000010052/// getConstraintType - Given a constraint letter, return the type of
10053/// constraint it is for this target.
10054X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010055X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10056 if (Constraint.size() == 1) {
10057 switch (Constraint[0]) {
10058 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010059 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010060 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010061 case 'r':
10062 case 'R':
10063 case 'l':
10064 case 'q':
10065 case 'Q':
10066 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010067 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010068 case 'Y':
10069 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010070 case 'e':
10071 case 'Z':
10072 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010073 default:
10074 break;
10075 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010076 }
Chris Lattner4234f572007-03-25 02:14:49 +000010077 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010078}
10079
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010080/// LowerXConstraint - try to replace an X constraint, which matches anything,
10081/// with another that has more specific requirements based on the type of the
10082/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010083const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010084LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010085 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10086 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010087 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010088 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010089 return "Y";
10090 if (Subtarget->hasSSE1())
10091 return "x";
10092 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010093
Chris Lattner5e764232008-04-26 23:02:14 +000010094 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010095}
10096
Chris Lattner48884cd2007-08-25 00:47:38 +000010097/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10098/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010099void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010100 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010101 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010102 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010103 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010104 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010105
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010106 switch (Constraint) {
10107 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010108 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010109 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010110 if (C->getZExtValue() <= 31) {
10111 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010112 break;
10113 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010114 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010115 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010116 case 'J':
10117 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010118 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010119 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10120 break;
10121 }
10122 }
10123 return;
10124 case 'K':
10125 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010126 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010127 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10128 break;
10129 }
10130 }
10131 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010132 case 'N':
10133 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010134 if (C->getZExtValue() <= 255) {
10135 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010136 break;
10137 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010138 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010139 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010140 case 'e': {
10141 // 32-bit signed value
10142 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10143 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010144 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10145 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010146 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010147 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010148 break;
10149 }
10150 // FIXME gcc accepts some relocatable values here too, but only in certain
10151 // memory models; it's complicated.
10152 }
10153 return;
10154 }
10155 case 'Z': {
10156 // 32-bit unsigned value
10157 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10158 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010159 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10160 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010161 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10162 break;
10163 }
10164 }
10165 // FIXME gcc accepts some relocatable values here too, but only in certain
10166 // memory models; it's complicated.
10167 return;
10168 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010169 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010170 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010171 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010172 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010173 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010174 break;
10175 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010176
Chris Lattnerdc43a882007-05-03 16:52:29 +000010177 // If we are in non-pic codegen mode, we allow the address of a global (with
10178 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010179 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010180 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010181
Chris Lattner49921962009-05-08 18:23:14 +000010182 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10183 while (1) {
10184 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10185 Offset += GA->getOffset();
10186 break;
10187 } else if (Op.getOpcode() == ISD::ADD) {
10188 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10189 Offset += C->getZExtValue();
10190 Op = Op.getOperand(0);
10191 continue;
10192 }
10193 } else if (Op.getOpcode() == ISD::SUB) {
10194 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10195 Offset += -C->getZExtValue();
10196 Op = Op.getOperand(0);
10197 continue;
10198 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010199 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010200
Chris Lattner49921962009-05-08 18:23:14 +000010201 // Otherwise, this isn't something we can handle, reject it.
10202 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010203 }
Eric Christopherfd179292009-08-27 18:07:15 +000010204
Dan Gohman46510a72010-04-15 01:51:59 +000010205 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010206 // If we require an extra load to get this address, as in PIC mode, we
10207 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010208 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10209 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010210 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010211
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010212 if (hasMemory)
10213 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10214 else
10215 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010216 Result = Op;
10217 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010218 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010219 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010220
Gabor Greifba36cb52008-08-28 21:40:38 +000010221 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010222 Ops.push_back(Result);
10223 return;
10224 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010225 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10226 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010227}
10228
Chris Lattner259e97c2006-01-31 19:43:35 +000010229std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010230getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010231 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010232 if (Constraint.size() == 1) {
10233 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010234 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010235 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010236 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10237 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010238 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010239 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10240 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10241 X86::R10D,X86::R11D,X86::R12D,
10242 X86::R13D,X86::R14D,X86::R15D,
10243 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010244 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010245 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10246 X86::SI, X86::DI, X86::R8W,X86::R9W,
10247 X86::R10W,X86::R11W,X86::R12W,
10248 X86::R13W,X86::R14W,X86::R15W,
10249 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010250 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010251 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10252 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10253 X86::R10B,X86::R11B,X86::R12B,
10254 X86::R13B,X86::R14B,X86::R15B,
10255 X86::BPL, X86::SPL, 0);
10256
Owen Anderson825b72b2009-08-11 20:47:22 +000010257 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010258 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10259 X86::RSI, X86::RDI, X86::R8, X86::R9,
10260 X86::R10, X86::R11, X86::R12,
10261 X86::R13, X86::R14, X86::R15,
10262 X86::RBP, X86::RSP, 0);
10263
10264 break;
10265 }
Eric Christopherfd179292009-08-27 18:07:15 +000010266 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010267 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010268 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010269 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010270 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010271 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010272 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010273 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010274 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010275 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10276 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010277 }
10278 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010279
Chris Lattner1efa40f2006-02-22 00:56:39 +000010280 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010281}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010282
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010283std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010284X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010285 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010286 // First, see if this is a constraint that directly corresponds to an LLVM
10287 // register class.
10288 if (Constraint.size() == 1) {
10289 // GCC Constraint Letters
10290 switch (Constraint[0]) {
10291 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010292 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010293 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010294 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010295 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010296 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010297 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010298 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010299 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010300 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010301 case 'R': // LEGACY_REGS
10302 if (VT == MVT::i8)
10303 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10304 if (VT == MVT::i16)
10305 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10306 if (VT == MVT::i32 || !Subtarget->is64Bit())
10307 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10308 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010309 case 'f': // FP Stack registers.
10310 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10311 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010312 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010313 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010314 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010315 return std::make_pair(0U, X86::RFP64RegisterClass);
10316 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010317 case 'y': // MMX_REGS if MMX allowed.
10318 if (!Subtarget->hasMMX()) break;
10319 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010320 case 'Y': // SSE_REGS if SSE2 allowed
10321 if (!Subtarget->hasSSE2()) break;
10322 // FALL THROUGH.
10323 case 'x': // SSE_REGS if SSE1 allowed
10324 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010325
Owen Anderson825b72b2009-08-11 20:47:22 +000010326 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010327 default: break;
10328 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010329 case MVT::f32:
10330 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010331 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010332 case MVT::f64:
10333 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010334 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010335 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010336 case MVT::v16i8:
10337 case MVT::v8i16:
10338 case MVT::v4i32:
10339 case MVT::v2i64:
10340 case MVT::v4f32:
10341 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010342 return std::make_pair(0U, X86::VR128RegisterClass);
10343 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010344 break;
10345 }
10346 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010347
Chris Lattnerf76d1802006-07-31 23:26:50 +000010348 // Use the default implementation in TargetLowering to convert the register
10349 // constraint into a member of a register class.
10350 std::pair<unsigned, const TargetRegisterClass*> Res;
10351 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010352
10353 // Not found as a standard register?
10354 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010355 // Map st(0) -> st(7) -> ST0
10356 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10357 tolower(Constraint[1]) == 's' &&
10358 tolower(Constraint[2]) == 't' &&
10359 Constraint[3] == '(' &&
10360 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10361 Constraint[5] == ')' &&
10362 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010363
Chris Lattner56d77c72009-09-13 22:41:48 +000010364 Res.first = X86::ST0+Constraint[4]-'0';
10365 Res.second = X86::RFP80RegisterClass;
10366 return Res;
10367 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010368
Chris Lattner56d77c72009-09-13 22:41:48 +000010369 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010370 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010371 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010372 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010373 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010374 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010375
10376 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010377 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010378 Res.first = X86::EFLAGS;
10379 Res.second = X86::CCRRegisterClass;
10380 return Res;
10381 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010382
Dale Johannesen330169f2008-11-13 21:52:36 +000010383 // 'A' means EAX + EDX.
10384 if (Constraint == "A") {
10385 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010386 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010387 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010388 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010389 return Res;
10390 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010391
Chris Lattnerf76d1802006-07-31 23:26:50 +000010392 // Otherwise, check to see if this is a register class of the wrong value
10393 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10394 // turn into {ax},{dx}.
10395 if (Res.second->hasType(VT))
10396 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010397
Chris Lattnerf76d1802006-07-31 23:26:50 +000010398 // All of the single-register GCC register classes map their values onto
10399 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10400 // really want an 8-bit or 32-bit register, map to the appropriate register
10401 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010402 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010403 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010404 unsigned DestReg = 0;
10405 switch (Res.first) {
10406 default: break;
10407 case X86::AX: DestReg = X86::AL; break;
10408 case X86::DX: DestReg = X86::DL; break;
10409 case X86::CX: DestReg = X86::CL; break;
10410 case X86::BX: DestReg = X86::BL; break;
10411 }
10412 if (DestReg) {
10413 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010414 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010415 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010416 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010417 unsigned DestReg = 0;
10418 switch (Res.first) {
10419 default: break;
10420 case X86::AX: DestReg = X86::EAX; break;
10421 case X86::DX: DestReg = X86::EDX; break;
10422 case X86::CX: DestReg = X86::ECX; break;
10423 case X86::BX: DestReg = X86::EBX; break;
10424 case X86::SI: DestReg = X86::ESI; break;
10425 case X86::DI: DestReg = X86::EDI; break;
10426 case X86::BP: DestReg = X86::EBP; break;
10427 case X86::SP: DestReg = X86::ESP; break;
10428 }
10429 if (DestReg) {
10430 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010431 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010432 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010433 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010434 unsigned DestReg = 0;
10435 switch (Res.first) {
10436 default: break;
10437 case X86::AX: DestReg = X86::RAX; break;
10438 case X86::DX: DestReg = X86::RDX; break;
10439 case X86::CX: DestReg = X86::RCX; break;
10440 case X86::BX: DestReg = X86::RBX; break;
10441 case X86::SI: DestReg = X86::RSI; break;
10442 case X86::DI: DestReg = X86::RDI; break;
10443 case X86::BP: DestReg = X86::RBP; break;
10444 case X86::SP: DestReg = X86::RSP; break;
10445 }
10446 if (DestReg) {
10447 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010448 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010449 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010450 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010451 } else if (Res.second == X86::FR32RegisterClass ||
10452 Res.second == X86::FR64RegisterClass ||
10453 Res.second == X86::VR128RegisterClass) {
10454 // Handle references to XMM physical registers that got mapped into the
10455 // wrong class. This can happen with constraints like {xmm0} where the
10456 // target independent register mapper will just pick the first match it can
10457 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010458 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010459 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010460 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010461 Res.second = X86::FR64RegisterClass;
10462 else if (X86::VR128RegisterClass->hasType(VT))
10463 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010464 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010465
Chris Lattnerf76d1802006-07-31 23:26:50 +000010466 return Res;
10467}