blob: f5e82a79a71ca85dbb2980161d8d14d07be26ac9 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- IA64ISelLowering.cpp - IA64 DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the IA64ISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "IA64ISelLowering.h"
15#include "IA64MachineFunctionInfo.h"
16#include "IA64TargetMachine.h"
17#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner1b989192007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
24using namespace llvm;
25
26IA64TargetLowering::IA64TargetLowering(TargetMachine &TM)
27 : TargetLowering(TM) {
28
Chris Lattner9a45c0f2008-05-28 03:59:32 +000029 // register class for general registers
30 addRegisterClass(MVT::i64, IA64::GRRegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000031
Chris Lattner9a45c0f2008-05-28 03:59:32 +000032 // register class for FP registers
33 addRegisterClass(MVT::f64, IA64::FPRegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034
Chris Lattner9a45c0f2008-05-28 03:59:32 +000035 // register class for predicate registers
36 addRegisterClass(MVT::i1, IA64::PRRegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037
Evan Cheng08c171a2008-10-14 21:26:46 +000038 setLoadExtAction(ISD::EXTLOAD , MVT::i1 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039
Evan Cheng08c171a2008-10-14 21:26:46 +000040 setLoadExtAction(ISD::ZEXTLOAD , MVT::i1 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041
Evan Cheng08c171a2008-10-14 21:26:46 +000042 setLoadExtAction(ISD::SEXTLOAD , MVT::i1 , Promote);
43 setLoadExtAction(ISD::SEXTLOAD , MVT::i8 , Expand);
44 setLoadExtAction(ISD::SEXTLOAD , MVT::i16 , Expand);
45 setLoadExtAction(ISD::SEXTLOAD , MVT::i32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046
Chris Lattner9a45c0f2008-05-28 03:59:32 +000047 setOperationAction(ISD::BRIND , MVT::Other, Expand);
48 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
49 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
50 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051
Chris Lattner9a45c0f2008-05-28 03:59:32 +000052 // ia64 uses SELECT not SELECT_CC
53 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
54
55 // We need to handle ISD::RET for void functions ourselves,
56 // so we get a chance to restore ar.pfs before adding a
57 // br.ret insn
58 setOperationAction(ISD::RET, MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059
Chris Lattner9a45c0f2008-05-28 03:59:32 +000060 setShiftAmountType(MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
Chris Lattner9a45c0f2008-05-28 03:59:32 +000062 setOperationAction(ISD::FREM , MVT::f32 , Expand);
63 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064
Chris Lattner9a45c0f2008-05-28 03:59:32 +000065 setOperationAction(ISD::UREM , MVT::f32 , Expand);
66 setOperationAction(ISD::UREM , MVT::f64 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067
Chris Lattner9a45c0f2008-05-28 03:59:32 +000068 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +000069
Chris Lattner9a45c0f2008-05-28 03:59:32 +000070 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
71 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072
Chris Lattner9a45c0f2008-05-28 03:59:32 +000073 // We don't support sin/cos/sqrt/pow
74 setOperationAction(ISD::FSIN , MVT::f64, Expand);
75 setOperationAction(ISD::FCOS , MVT::f64, Expand);
76 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
77 setOperationAction(ISD::FPOW , MVT::f64, Expand);
78 setOperationAction(ISD::FSIN , MVT::f32, Expand);
79 setOperationAction(ISD::FCOS , MVT::f32, Expand);
80 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
81 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082
Chris Lattnercfb9ec42008-05-28 04:00:06 +000083 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
84
Chris Lattner9a45c0f2008-05-28 03:59:32 +000085 // FIXME: IA64 supports fcopysign natively!
86 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
87 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
88
89 // We don't have line number support yet.
Dan Gohman472d12c2008-06-30 20:59:49 +000090 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Chris Lattner9a45c0f2008-05-28 03:59:32 +000091 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohmanfa607c92008-07-01 00:05:16 +000092 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
93 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
Nate Begemand00fb422008-05-28 16:31:36 +000095 // IA64 has ctlz in the form of the 'fnorm' instruction. The Legalizer
96 // expansion for ctlz/cttz in terms of ctpop is much larger, but lower
97 // latency.
98 // FIXME: Custom lower CTLZ when compiling for size?
Chris Lattner9a45c0f2008-05-28 03:59:32 +000099 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
Nate Begemand00fb422008-05-28 16:31:36 +0000100 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner9a45c0f2008-05-28 03:59:32 +0000101 setOperationAction(ISD::ROTL , MVT::i64 , Expand);
102 setOperationAction(ISD::ROTR , MVT::i64 , Expand);
Nate Begemand00fb422008-05-28 16:31:36 +0000103
104 // FIXME: IA64 has this, but is not implemented. should be mux @rev
105 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000106
Chris Lattner9a45c0f2008-05-28 03:59:32 +0000107 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
108 setOperationAction(ISD::VAARG , MVT::Other, Custom);
109 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Eli Friedman35be0012009-06-16 06:40:59 +0000110
111 // FIXME: These should be legal
112 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
113 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner9a45c0f2008-05-28 03:59:32 +0000114
115 // Use the default implementation.
116 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
117 setOperationAction(ISD::VAEND , MVT::Other, Expand);
118 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
119 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
120 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121
Chris Lattner9a45c0f2008-05-28 03:59:32 +0000122 // Thread Local Storage
123 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124
Chris Lattner9a45c0f2008-05-28 03:59:32 +0000125 setStackPointerRegisterToSaveRestore(IA64::r12);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126
Chris Lattner9a45c0f2008-05-28 03:59:32 +0000127 setJumpBufSize(704); // on ia64-linux, jmp_bufs are 704 bytes..
128 setJumpBufAlignment(16); // ...and must be 16-byte aligned
129
130 computeRegisterProperties();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131
Chris Lattner9a45c0f2008-05-28 03:59:32 +0000132 addLegalFPImmediate(APFloat(+0.0));
133 addLegalFPImmediate(APFloat(-0.0));
134 addLegalFPImmediate(APFloat(+1.0));
135 addLegalFPImmediate(APFloat(-1.0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136}
137
138const char *IA64TargetLowering::getTargetNodeName(unsigned Opcode) const {
139 switch (Opcode) {
140 default: return 0;
141 case IA64ISD::GETFD: return "IA64ISD::GETFD";
142 case IA64ISD::BRCALL: return "IA64ISD::BRCALL";
143 case IA64ISD::RET_FLAG: return "IA64ISD::RET_FLAG";
144 }
145}
146
Duncan Sands4a361272009-01-01 15:52:00 +0000147MVT IA64TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000148 return MVT::i1;
149}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150
Bill Wendling045f2632009-07-01 18:50:55 +0000151/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000152unsigned IA64TargetLowering::getFunctionAlignment(const Function *) const {
153 return 5;
154}
155
Dan Gohmane0208142008-06-30 20:31:15 +0000156void IA64TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG,
Dale Johannesenca6237b2009-01-30 23:10:59 +0000157 SmallVectorImpl<SDValue> &ArgValues,
158 DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 //
160 // add beautiful description of IA64 stack frame format
161 // here (from intel 24535803.pdf most likely)
162 //
163 MachineFunction &MF = DAG.getMachineFunction();
164 MachineFrameInfo *MFI = MF.getFrameInfo();
165 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
166
Chris Lattner1b989192007-12-31 04:13:23 +0000167 GP = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
168 SP = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
169 RP = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170
171 MachineBasicBlock& BB = MF.front();
172
173 unsigned args_int[] = {IA64::r32, IA64::r33, IA64::r34, IA64::r35,
174 IA64::r36, IA64::r37, IA64::r38, IA64::r39};
175
176 unsigned args_FP[] = {IA64::F8, IA64::F9, IA64::F10, IA64::F11,
177 IA64::F12,IA64::F13,IA64::F14, IA64::F15};
178
179 unsigned argVreg[8];
180 unsigned argPreg[8];
181 unsigned argOpc[8];
182
183 unsigned used_FPArgs = 0; // how many FP args have been used so far?
184
185 unsigned ArgOffset = 0;
186 int count = 0;
187
188 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
189 {
Dan Gohman8181bd12008-07-27 21:46:04 +0000190 SDValue newroot, argt;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 if(count < 8) { // need to fix this logic? maybe.
192
Duncan Sands92c43912008-06-06 12:08:01 +0000193 switch (getValueType(I->getType()).getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 default:
195 assert(0 && "ERROR in LowerArgs: can't lower this type of arg.\n");
196 case MVT::f32:
197 // fixme? (well, will need to for weird FP structy stuff,
198 // see intel ABI docs)
199 case MVT::f64:
200//XXX BuildMI(&BB, IA64::IDEF, 0, args_FP[used_FPArgs]);
Chris Lattner1b989192007-12-31 04:13:23 +0000201 MF.getRegInfo().addLiveIn(args_FP[used_FPArgs]);
202 // mark this reg as liveIn
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 // floating point args go into f8..f15 as-needed, the increment
204 argVreg[count] = // is below..:
Chris Lattner1b989192007-12-31 04:13:23 +0000205 MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::f64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 // FP args go into f8..f15 as needed: (hence the ++)
207 argPreg[count] = args_FP[used_FPArgs++];
208 argOpc[count] = IA64::FMOV;
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000209 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), dl,
210 argVreg[count], MVT::f64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 if (I->getType() == Type::FloatTy)
Dale Johannesenca6237b2009-01-30 23:10:59 +0000212 argt = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, argt,
Chris Lattner5872a362008-01-17 07:00:52 +0000213 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 break;
215 case MVT::i1: // NOTE: as far as C abi stuff goes,
216 // bools are just boring old ints
217 case MVT::i8:
218 case MVT::i16:
219 case MVT::i32:
220 case MVT::i64:
221//XXX BuildMI(&BB, IA64::IDEF, 0, args_int[count]);
Chris Lattner1b989192007-12-31 04:13:23 +0000222 MF.getRegInfo().addLiveIn(args_int[count]);
223 // mark this register as liveIn
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 argVreg[count] =
Chris Lattner1b989192007-12-31 04:13:23 +0000225 MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 argPreg[count] = args_int[count];
227 argOpc[count] = IA64::MOV;
228 argt = newroot =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000229 DAG.getCopyFromReg(DAG.getRoot(), dl, argVreg[count], MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 if ( getValueType(I->getType()) != MVT::i64)
Dale Johannesenca6237b2009-01-30 23:10:59 +0000231 argt = DAG.getNode(ISD::TRUNCATE, dl, getValueType(I->getType()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 newroot);
233 break;
234 }
235 } else { // more than 8 args go into the frame
236 // Create the frame index object for this incoming parameter...
237 ArgOffset = 16 + 8 * (count - 8);
238 int FI = MFI->CreateFixedObject(8, ArgOffset);
239
240 // Create the SelectionDAG nodes corresponding to a load
241 //from this parameter
Dan Gohman8181bd12008-07-27 21:46:04 +0000242 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenca6237b2009-01-30 23:10:59 +0000243 argt = newroot = DAG.getLoad(getValueType(I->getType()), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 DAG.getEntryNode(), FIN, NULL, 0);
245 }
246 ++count;
247 DAG.setRoot(newroot.getValue(1));
248 ArgValues.push_back(argt);
249 }
250
251
252 // Create a vreg to hold the output of (what will become)
253 // the "alloc" instruction
Chris Lattner1b989192007-12-31 04:13:23 +0000254 VirtGPR = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dale Johannesen2ba78362009-02-13 02:34:39 +0000255 BuildMI(&BB, dl, TII->get(IA64::PSEUDO_ALLOC), VirtGPR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 // we create a PSEUDO_ALLOC (pseudo)instruction for now
257/*
258 BuildMI(&BB, IA64::IDEF, 0, IA64::r1);
259
260 // hmm:
261 BuildMI(&BB, IA64::IDEF, 0, IA64::r12);
262 BuildMI(&BB, IA64::IDEF, 0, IA64::rp);
263 // ..hmm.
264
265 BuildMI(&BB, IA64::MOV, 1, GP).addReg(IA64::r1);
266
267 // hmm:
268 BuildMI(&BB, IA64::MOV, 1, SP).addReg(IA64::r12);
269 BuildMI(&BB, IA64::MOV, 1, RP).addReg(IA64::rp);
270 // ..hmm.
271*/
272
273 unsigned tempOffset=0;
274
275 // if this is a varargs function, we simply lower llvm.va_start by
276 // pointing to the first entry
277 if(F.isVarArg()) {
278 tempOffset=0;
279 VarArgsFrameIndex = MFI->CreateFixedObject(8, tempOffset);
280 }
281
282 // here we actually do the moving of args, and store them to the stack
283 // too if this is a varargs function:
284 for (int i = 0; i < count && i < 8; ++i) {
Dale Johannesen2ba78362009-02-13 02:34:39 +0000285 BuildMI(&BB, dl, TII->get(argOpc[i]), argVreg[i]).addReg(argPreg[i]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 if(F.isVarArg()) {
287 // if this is a varargs function, we copy the input registers to the stack
288 int FI = MFI->CreateFixedObject(8, tempOffset);
289 tempOffset+=8; //XXX: is it safe to use r22 like this?
Dale Johannesen2ba78362009-02-13 02:34:39 +0000290 BuildMI(&BB, dl, TII->get(IA64::MOV), IA64::r22).addFrameIndex(FI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 // FIXME: we should use st8.spill here, one day
Dale Johannesen2ba78362009-02-13 02:34:39 +0000292 BuildMI(&BB, dl, TII->get(IA64::ST8), IA64::r22).addReg(argPreg[i]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 }
294 }
295
296 // Finally, inform the code generator which regs we return values in.
297 // (see the ISD::RET: case in the instruction selector)
Duncan Sands92c43912008-06-06 12:08:01 +0000298 switch (getValueType(F.getReturnType()).getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 default: assert(0 && "i have no idea where to return this type!");
300 case MVT::isVoid: break;
301 case MVT::i1:
302 case MVT::i8:
303 case MVT::i16:
304 case MVT::i32:
305 case MVT::i64:
Chris Lattner1b989192007-12-31 04:13:23 +0000306 MF.getRegInfo().addLiveOut(IA64::r8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 break;
308 case MVT::f32:
309 case MVT::f64:
Chris Lattner1b989192007-12-31 04:13:23 +0000310 MF.getRegInfo().addLiveOut(IA64::F8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 break;
312 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313}
314
Dan Gohman8181bd12008-07-27 21:46:04 +0000315std::pair<SDValue, SDValue>
316IA64TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Dale Johannesen67cc9b62008-09-26 19:31:26 +0000317 bool RetSExt, bool RetZExt, bool isVarArg,
318 bool isInreg, unsigned CallingConv,
Dan Gohman8181bd12008-07-27 21:46:04 +0000319 bool isTailCall, SDValue Callee,
Dale Johannesenca6237b2009-01-30 23:10:59 +0000320 ArgListTy &Args, SelectionDAG &DAG,
321 DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322
323 MachineFunction &MF = DAG.getMachineFunction();
324
325 unsigned NumBytes = 16;
326 unsigned outRegsUsed = 0;
327
328 if (Args.size() > 8) {
329 NumBytes += (Args.size() - 8) * 8;
330 outRegsUsed = 8;
331 } else {
332 outRegsUsed = Args.size();
333 }
334
335 // FIXME? this WILL fail if we ever try to pass around an arg that
336 // consumes more than a single output slot (a 'real' double, int128
337 // some sort of aggregate etc.), as we'll underestimate how many 'outX'
338 // registers we use. Hopefully, the assembler will notice.
339 MF.getInfo<IA64FunctionInfo>()->outRegsUsed=
340 std::max(outRegsUsed, MF.getInfo<IA64FunctionInfo>()->outRegsUsed);
341
342 // keep stack frame 16-byte aligned
343 // assert(NumBytes==((NumBytes+15) & ~15) &&
344 // "stack frame not 16-byte aligned!");
345 NumBytes = (NumBytes+15) & ~15;
346
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000347 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348
Dan Gohman8181bd12008-07-27 21:46:04 +0000349 SDValue StackPtr;
350 std::vector<SDValue> Stores;
351 std::vector<SDValue> Converts;
352 std::vector<SDValue> RegValuesToPass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 unsigned ArgOffset = 16;
354
355 for (unsigned i = 0, e = Args.size(); i != e; ++i)
356 {
Dan Gohman8181bd12008-07-27 21:46:04 +0000357 SDValue Val = Args[i].Node;
Duncan Sands92c43912008-06-06 12:08:01 +0000358 MVT ObjectVT = Val.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +0000359 SDValue ValToStore(0, 0), ValToConvert(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 unsigned ObjSize=8;
Duncan Sands92c43912008-06-06 12:08:01 +0000361 switch (ObjectVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 default: assert(0 && "unexpected argument type!");
363 case MVT::i1:
364 case MVT::i8:
365 case MVT::i16:
366 case MVT::i32: {
367 //promote to 64-bits, sign/zero extending based on type
368 //of the argument
369 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
370 if (Args[i].isSExt)
371 ExtendKind = ISD::SIGN_EXTEND;
372 else if (Args[i].isZExt)
373 ExtendKind = ISD::ZERO_EXTEND;
Dale Johannesenca6237b2009-01-30 23:10:59 +0000374 Val = DAG.getNode(ExtendKind, dl, MVT::i64, Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 // XXX: fall through
376 }
377 case MVT::i64:
378 //ObjSize = 8;
379 if(RegValuesToPass.size() >= 8) {
380 ValToStore = Val;
381 } else {
382 RegValuesToPass.push_back(Val);
383 }
384 break;
385 case MVT::f32:
386 //promote to 64-bits
Dale Johannesenca6237b2009-01-30 23:10:59 +0000387 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 // XXX: fall through
389 case MVT::f64:
390 if(RegValuesToPass.size() >= 8) {
391 ValToStore = Val;
392 } else {
393 RegValuesToPass.push_back(Val);
394 if(1 /* TODO: if(calling external or varadic function)*/ ) {
395 ValToConvert = Val; // additionally pass this FP value as an int
396 }
397 }
398 break;
399 }
400
Gabor Greif1c80d112008-08-28 21:40:38 +0000401 if(ValToStore.getNode()) {
402 if(!StackPtr.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 StackPtr = DAG.getRegister(IA64::r12, MVT::i64);
404 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000405 SDValue PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Dale Johannesenca6237b2009-01-30 23:10:59 +0000406 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, PtrOff);
407 Stores.push_back(DAG.getStore(Chain, dl, ValToStore, PtrOff, NULL, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408 ArgOffset += ObjSize;
409 }
410
Gabor Greif1c80d112008-08-28 21:40:38 +0000411 if(ValToConvert.getNode()) {
Dale Johannesenca6237b2009-01-30 23:10:59 +0000412 Converts.push_back(DAG.getNode(IA64ISD::GETFD, dl,
413 MVT::i64, ValToConvert));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 }
415 }
416
417 // Emit all stores, make sure they occur before any copies into physregs.
418 if (!Stores.empty())
Dale Johannesenca6237b2009-01-30 23:10:59 +0000419 Chain = DAG.getNode(ISD::TokenFactor, dl,
420 MVT::Other, &Stores[0],Stores.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421
422 static const unsigned IntArgRegs[] = {
423 IA64::out0, IA64::out1, IA64::out2, IA64::out3,
424 IA64::out4, IA64::out5, IA64::out6, IA64::out7
425 };
426
427 static const unsigned FPArgRegs[] = {
428 IA64::F8, IA64::F9, IA64::F10, IA64::F11,
429 IA64::F12, IA64::F13, IA64::F14, IA64::F15
430 };
431
Dan Gohman8181bd12008-07-27 21:46:04 +0000432 SDValue InFlag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433
434 // save the current GP, SP and RP : FIXME: do we need to do all 3 always?
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000435 SDValue GPBeforeCall = DAG.getCopyFromReg(Chain, dl, IA64::r1,
436 MVT::i64, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 Chain = GPBeforeCall.getValue(1);
438 InFlag = Chain.getValue(2);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000439 SDValue SPBeforeCall = DAG.getCopyFromReg(Chain, dl, IA64::r12,
440 MVT::i64, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441 Chain = SPBeforeCall.getValue(1);
442 InFlag = Chain.getValue(2);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000443 SDValue RPBeforeCall = DAG.getCopyFromReg(Chain, dl, IA64::rp,
444 MVT::i64, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000445 Chain = RPBeforeCall.getValue(1);
446 InFlag = Chain.getValue(2);
447
448 // Build a sequence of copy-to-reg nodes chained together with token chain
449 // and flag operands which copy the outgoing integer args into regs out[0-7]
450 // mapped 1:1 and the FP args into regs F8-F15 "lazily"
451 // TODO: for performance, we should only copy FP args into int regs when we
452 // know this is required (i.e. for varardic or external (unknown) functions)
453
454 // first to the FP->(integer representation) conversions, these are
455 // flagged for now, but shouldn't have to be (TODO)
456 unsigned seenConverts = 0;
457 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +0000458 if(RegValuesToPass[i].getValueType().isFloatingPoint()) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000459 Chain = DAG.getCopyToReg(Chain, dl, IntArgRegs[i],
460 Converts[seenConverts++], InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000461 InFlag = Chain.getValue(1);
462 }
463 }
464
465 // next copy args into the usual places, these are flagged
466 unsigned usedFPArgs = 0;
467 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000468 Chain = DAG.getCopyToReg(Chain, dl,
Duncan Sands92c43912008-06-06 12:08:01 +0000469 RegValuesToPass[i].getValueType().isInteger() ?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 IntArgRegs[i] : FPArgRegs[usedFPArgs++], RegValuesToPass[i], InFlag);
471 InFlag = Chain.getValue(1);
472 }
473
474 // If the callee is a GlobalAddress node (quite common, every direct call is)
475 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
476/*
477 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
478 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i64);
479 }
480*/
481
Duncan Sands92c43912008-06-06 12:08:01 +0000482 std::vector<MVT> NodeTys;
Dan Gohman8181bd12008-07-27 21:46:04 +0000483 std::vector<SDValue> CallOperands;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 NodeTys.push_back(MVT::Other); // Returns a chain
485 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
486 CallOperands.push_back(Chain);
487 CallOperands.push_back(Callee);
488
489 // emit the call itself
Gabor Greif1c80d112008-08-28 21:40:38 +0000490 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 CallOperands.push_back(InFlag);
492 else
493 assert(0 && "this should never happen!\n");
494
495 // to make way for a hack:
Dale Johannesenca6237b2009-01-30 23:10:59 +0000496 Chain = DAG.getNode(IA64ISD::BRCALL, dl, NodeTys,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 &CallOperands[0], CallOperands.size());
498 InFlag = Chain.getValue(1);
499
500 // restore the GP, SP and RP after the call
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000501 Chain = DAG.getCopyToReg(Chain, dl, IA64::r1, GPBeforeCall, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 InFlag = Chain.getValue(1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000503 Chain = DAG.getCopyToReg(Chain, dl, IA64::r12, SPBeforeCall, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 InFlag = Chain.getValue(1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000505 Chain = DAG.getCopyToReg(Chain, dl, IA64::rp, RPBeforeCall, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 InFlag = Chain.getValue(1);
507
Duncan Sands92c43912008-06-06 12:08:01 +0000508 std::vector<MVT> RetVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 RetVals.push_back(MVT::Other);
510 RetVals.push_back(MVT::Flag);
511
Duncan Sands92c43912008-06-06 12:08:01 +0000512 MVT RetTyVT = getValueType(RetTy);
Dan Gohman8181bd12008-07-27 21:46:04 +0000513 SDValue RetVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 if (RetTyVT != MVT::isVoid) {
Duncan Sands92c43912008-06-06 12:08:01 +0000515 switch (RetTyVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 default: assert(0 && "Unknown value type to return!");
517 case MVT::i1: { // bools are just like other integers (returned in r8)
518 // we *could* fall through to the truncate below, but this saves a
519 // few redundant predicate ops
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000520 SDValue boolInR8 = DAG.getCopyFromReg(Chain, dl, IA64::r8,
521 MVT::i64,InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 InFlag = boolInR8.getValue(2);
523 Chain = boolInR8.getValue(1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000524 SDValue zeroReg = DAG.getCopyFromReg(Chain, dl, IA64::r0,
525 MVT::i64, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 InFlag = zeroReg.getValue(2);
527 Chain = zeroReg.getValue(1);
528
Dale Johannesenca6237b2009-01-30 23:10:59 +0000529 RetVal = DAG.getSetCC(dl, MVT::i1, boolInR8, zeroReg, ISD::SETNE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530 break;
531 }
532 case MVT::i8:
533 case MVT::i16:
534 case MVT::i32:
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000535 RetVal = DAG.getCopyFromReg(Chain, dl, IA64::r8, MVT::i64, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 Chain = RetVal.getValue(1);
537
538 // keep track of whether it is sign or zero extended (todo: bools?)
539/* XXX
540 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext :ISD::AssertZext,
Dale Johannesenca6237b2009-01-30 23:10:59 +0000541 dl, MVT::i64, RetVal, DAG.getValueType(RetTyVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542*/
Dale Johannesenca6237b2009-01-30 23:10:59 +0000543 RetVal = DAG.getNode(ISD::TRUNCATE, dl, RetTyVT, RetVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 break;
545 case MVT::i64:
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000546 RetVal = DAG.getCopyFromReg(Chain, dl, IA64::r8, MVT::i64, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 Chain = RetVal.getValue(1);
548 InFlag = RetVal.getValue(2); // XXX dead
549 break;
550 case MVT::f32:
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000551 RetVal = DAG.getCopyFromReg(Chain, dl, IA64::F8, MVT::f64, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 Chain = RetVal.getValue(1);
Dale Johannesenca6237b2009-01-30 23:10:59 +0000553 RetVal = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, RetVal,
Chris Lattner840ebfa2008-05-28 04:14:30 +0000554 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555 break;
556 case MVT::f64:
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000557 RetVal = DAG.getCopyFromReg(Chain, dl, IA64::F8, MVT::f64, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 Chain = RetVal.getValue(1);
559 InFlag = RetVal.getValue(2); // XXX dead
560 break;
561 }
562 }
563
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000564 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
565 DAG.getIntPtrConstant(0, true), SDValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 return std::make_pair(RetVal, Chain);
567}
568
Dan Gohman8181bd12008-07-27 21:46:04 +0000569SDValue IA64TargetLowering::
570LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenea996922009-02-04 20:06:27 +0000571 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572 switch (Op.getOpcode()) {
573 default: assert(0 && "Should not custom lower this!");
574 case ISD::GlobalTLSAddress:
575 assert(0 && "TLS not implemented for IA64.");
576 case ISD::RET: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000577 SDValue AR_PFSVal, Copy;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578
579 switch(Op.getNumOperands()) {
580 default:
581 assert(0 && "Do not know how to return this many arguments!");
582 abort();
583 case 1:
Dale Johannesenea996922009-02-04 20:06:27 +0000584 AR_PFSVal = DAG.getCopyFromReg(Op.getOperand(0), dl, VirtGPR, MVT::i64);
585 AR_PFSVal = DAG.getCopyToReg(AR_PFSVal.getValue(1), dl, IA64::AR_PFS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 AR_PFSVal);
Dale Johannesenea996922009-02-04 20:06:27 +0000587 return DAG.getNode(IA64ISD::RET_FLAG, dl, MVT::Other, AR_PFSVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588 case 3: {
589 // Copy the result into the output register & restore ar.pfs
Duncan Sands92c43912008-06-06 12:08:01 +0000590 MVT ArgVT = Op.getOperand(1).getValueType();
591 unsigned ArgReg = ArgVT.isInteger() ? IA64::r8 : IA64::F8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592
Dale Johannesenea996922009-02-04 20:06:27 +0000593 AR_PFSVal = DAG.getCopyFromReg(Op.getOperand(0), dl, VirtGPR, MVT::i64);
594 Copy = DAG.getCopyToReg(AR_PFSVal.getValue(1), dl, ArgReg,
595 Op.getOperand(1), SDValue());
596 AR_PFSVal = DAG.getCopyToReg(Copy.getValue(0), dl,
597 IA64::AR_PFS, AR_PFSVal, Copy.getValue(1));
598 return DAG.getNode(IA64ISD::RET_FLAG, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599 AR_PFSVal, AR_PFSVal.getValue(1));
600 }
601 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000602 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603 }
604 case ISD::VAARG: {
Duncan Sands92c43912008-06-06 12:08:01 +0000605 MVT VT = getPointerTy();
Dan Gohman12a9c082008-02-06 22:27:42 +0000606 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesenea996922009-02-04 20:06:27 +0000607 SDValue VAList = DAG.getLoad(VT, dl, Op.getOperand(0), Op.getOperand(1),
Dan Gohman12a9c082008-02-06 22:27:42 +0000608 SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000609 // Increment the pointer, VAList, to the next vaarg
Dale Johannesenea996922009-02-04 20:06:27 +0000610 SDValue VAIncr = DAG.getNode(ISD::ADD, dl, VT, VAList,
Duncan Sands92c43912008-06-06 12:08:01 +0000611 DAG.getConstant(VT.getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 VT));
613 // Store the incremented VAList to the legalized pointer
Dale Johannesenea996922009-02-04 20:06:27 +0000614 VAIncr = DAG.getStore(VAList.getValue(1), dl, VAIncr,
Dan Gohman12a9c082008-02-06 22:27:42 +0000615 Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 // Load the actual argument out of the pointer VAList
Dale Johannesenea996922009-02-04 20:06:27 +0000617 return DAG.getLoad(Op.getValueType(), dl, VAIncr, VAList, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 }
619 case ISD::VASTART: {
620 // vastart just stores the address of the VarArgsFrameIndex slot into the
621 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +0000622 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i64);
Dan Gohman12a9c082008-02-06 22:27:42 +0000623 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesenea996922009-02-04 20:06:27 +0000624 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 }
626 // Frame & Return address. Currently unimplemented
627 case ISD::RETURNADDR: break;
628 case ISD::FRAMEADDR: break;
629 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000630 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631}