blob: 28b3bc1596e1e1e81268aee348a25f1db9c5e062 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.cpp - PowerPC Instruction Information ----------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000015#include "PPC.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000016#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000017#include "PPCMachineFunctionInfo.h"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000018#include "PPCTargetMachine.h"
Andrew Trick2da8bc82010-12-24 05:03:26 +000019#include "PPCHazardRecognizers.h"
Evan Cheng94b95502011-07-26 00:24:13 +000020#include "MCTargetDesc/PPCPredicates.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Hal Finkel4d989ac2012-04-01 19:22:40 +000025#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000026#include "llvm/MC/MCAsmInfo.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000027#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000028#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000029#include "llvm/Support/TargetRegistry.h"
Torok Edwindac237e2009-07-08 20:53:28 +000030#include "llvm/Support/raw_ostream.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000031#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000032
Evan Cheng4db3cff2011-07-01 17:57:27 +000033#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000034#include "PPCGenInstrInfo.inc"
35
Dan Gohman82bcd232010-04-15 17:20:57 +000036namespace llvm {
Hal Finkel3fd00182011-12-05 17:55:17 +000037extern cl::opt<bool> DisablePPC32RS;
38extern cl::opt<bool> DisablePPC64RS;
Dan Gohman82bcd232010-04-15 17:20:57 +000039}
40
41using namespace llvm;
Bill Wendling880d0f62008-03-04 23:13:51 +000042
Hal Finkel09fdc7b2012-06-08 15:38:25 +000043static cl::
Hal Finkel7255d2a2012-06-08 19:19:53 +000044opt<bool> DisableCTRLoopAnal("disable-ppc-ctrloop-analysis", cl::Hidden,
45 cl::desc("Disable analysis for CTR loops"));
Hal Finkel09fdc7b2012-06-08 15:38:25 +000046
Chris Lattnerb1d26f62006-06-17 00:01:04 +000047PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Evan Cheng4db3cff2011-07-01 17:57:27 +000048 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
Evan Chengd5b03f22011-06-28 21:14:33 +000049 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000050
Andrew Trick2da8bc82010-12-24 05:03:26 +000051/// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
52/// this target when scheduling the DAG.
53ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer(
54 const TargetMachine *TM,
55 const ScheduleDAG *DAG) const {
Hal Finkelc6d08f12011-10-17 04:03:49 +000056 unsigned Directive = TM->getSubtarget<PPCSubtarget>().getDarwinDirective();
Hal Finkel4d989ac2012-04-01 19:22:40 +000057 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2) {
Hal Finkel768c65f2011-11-22 16:21:04 +000058 const InstrItineraryData *II = TM->getInstrItineraryData();
Hal Finkel5b00cea2012-03-31 14:45:15 +000059 return new PPCScoreboardHazardRecognizer(II, DAG);
Hal Finkelc6d08f12011-10-17 04:03:49 +000060 }
Hal Finkel64c34e22011-12-02 04:58:02 +000061
62 return TargetInstrInfoImpl::CreateTargetHazardRecognizer(TM, DAG);
Andrew Trick2da8bc82010-12-24 05:03:26 +000063}
64
Hal Finkel64c34e22011-12-02 04:58:02 +000065/// CreateTargetPostRAHazardRecognizer - Return the postRA hazard recognizer
66/// to use for this target when scheduling the DAG.
67ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetPostRAHazardRecognizer(
68 const InstrItineraryData *II,
69 const ScheduleDAG *DAG) const {
70 unsigned Directive = TM.getSubtarget<PPCSubtarget>().getDarwinDirective();
71
72 // Most subtargets use a PPC970 recognizer.
Hal Finkel4d989ac2012-04-01 19:22:40 +000073 if (Directive != PPC::DIR_440 && Directive != PPC::DIR_A2) {
Hal Finkel64c34e22011-12-02 04:58:02 +000074 const TargetInstrInfo *TII = TM.getInstrInfo();
75 assert(TII && "No InstrInfo?");
76
77 return new PPCHazardRecognizer970(*TII);
78 }
79
Hal Finkel4d989ac2012-04-01 19:22:40 +000080 return new PPCScoreboardHazardRecognizer(II, DAG);
Hal Finkel64c34e22011-12-02 04:58:02 +000081}
Andrew Trick6e8f4c42010-12-24 04:28:06 +000082unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +000083 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000084 switch (MI->getOpcode()) {
85 default: break;
86 case PPC::LD:
87 case PPC::LWZ:
88 case PPC::LFS:
89 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +000090 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
91 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000092 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000093 return MI->getOperand(0).getReg();
94 }
95 break;
96 }
97 return 0;
Chris Lattner65242872006-02-02 20:16:12 +000098}
Chris Lattner40839602006-02-02 20:12:32 +000099
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000100unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +0000101 int &FrameIndex) const {
102 switch (MI->getOpcode()) {
103 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +0000104 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +0000105 case PPC::STW:
106 case PPC::STFS:
107 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000108 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
109 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000110 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000111 return MI->getOperand(0).getReg();
112 }
113 break;
114 }
115 return 0;
116}
Chris Lattner40839602006-02-02 20:12:32 +0000117
Chris Lattner043870d2005-09-09 18:17:41 +0000118// commuteInstruction - We can commute rlwimi instructions, but only if the
119// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000120MachineInstr *
121PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000122 MachineFunction &MF = *MI->getParent()->getParent();
123
Chris Lattner043870d2005-09-09 18:17:41 +0000124 // Normal instructions can be commuted the obvious way.
125 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000126 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000127
Chris Lattner043870d2005-09-09 18:17:41 +0000128 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000129 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000130 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000131
Chris Lattner043870d2005-09-09 18:17:41 +0000132 // If we have a zero rotate count, we have:
133 // M = mask(MB,ME)
134 // Op0 = (Op1 & ~M) | (Op2 & M)
135 // Change this to:
136 // M = mask((ME+1)&31, (MB-1)&31)
137 // Op0 = (Op2 & ~M) | (Op1 & M)
138
139 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000140 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000141 unsigned Reg1 = MI->getOperand(1).getReg();
142 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000143 bool Reg1IsKill = MI->getOperand(1).isKill();
144 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000145 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000146 // If machine instrs are no longer in two-address forms, update
147 // destination register as well.
148 if (Reg0 == Reg1) {
149 // Must be two address instruction!
Evan Chenge837dea2011-06-28 19:10:37 +0000150 assert(MI->getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
Evan Chenga4d16a12008-02-13 02:46:49 +0000151 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000152 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000153 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000154 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000155
156 // Masks.
157 unsigned MB = MI->getOperand(4).getImm();
158 unsigned ME = MI->getOperand(5).getImm();
159
160 if (NewMI) {
161 // Create a new instruction.
162 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
163 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000164 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000165 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
166 .addReg(Reg2, getKillRegState(Reg2IsKill))
167 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000168 .addImm((ME+1) & 31)
169 .addImm((MB-1) & 31);
170 }
171
172 if (ChangeReg0)
173 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000174 MI->getOperand(2).setReg(Reg1);
175 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000176 MI->getOperand(2).setIsKill(Reg1IsKill);
177 MI->getOperand(1).setIsKill(Reg2IsKill);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000178
Chris Lattner043870d2005-09-09 18:17:41 +0000179 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000180 MI->getOperand(4).setImm((ME+1) & 31);
181 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000182 return MI;
183}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000184
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000185void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000186 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000187 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000188 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000189}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000190
191
192// Branch analysis.
Hal Finkel99f823f2012-06-08 15:38:21 +0000193// Note: If the condition register is set to CTR or CTR8 then this is a
194// BDNZ (imm == 1) or BDZ (imm == 0) branch.
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000195bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
196 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000197 SmallVectorImpl<MachineOperand> &Cond,
198 bool AllowModify) const {
Hal Finkel99f823f2012-06-08 15:38:21 +0000199 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
200
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000201 // If the block has no terminators, it just falls into the block after it.
202 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000203 if (I == MBB.begin())
204 return false;
205 --I;
206 while (I->isDebugValue()) {
207 if (I == MBB.begin())
208 return false;
209 --I;
210 }
211 if (!isUnpredicatedTerminator(I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000212 return false;
213
214 // Get the last instruction in the block.
215 MachineInstr *LastInst = I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000216
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000217 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000218 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000219 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000220 if (!LastInst->getOperand(0).isMBB())
221 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000222 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000223 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000224 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000225 if (!LastInst->getOperand(2).isMBB())
226 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000227 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000228 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000229 Cond.push_back(LastInst->getOperand(0));
230 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000231 return false;
Hal Finkel99f823f2012-06-08 15:38:21 +0000232 } else if (LastInst->getOpcode() == PPC::BDNZ8 ||
233 LastInst->getOpcode() == PPC::BDNZ) {
234 if (!LastInst->getOperand(0).isMBB())
235 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000236 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000237 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000238 TBB = LastInst->getOperand(0).getMBB();
239 Cond.push_back(MachineOperand::CreateImm(1));
240 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
241 true));
242 return false;
243 } else if (LastInst->getOpcode() == PPC::BDZ8 ||
244 LastInst->getOpcode() == PPC::BDZ) {
245 if (!LastInst->getOperand(0).isMBB())
246 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000247 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000248 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000249 TBB = LastInst->getOperand(0).getMBB();
250 Cond.push_back(MachineOperand::CreateImm(0));
251 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
252 true));
253 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000254 }
Hal Finkel99f823f2012-06-08 15:38:21 +0000255
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000256 // Otherwise, don't know what this is.
257 return true;
258 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000259
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000260 // Get the instruction before it if it's a terminator.
261 MachineInstr *SecondLastInst = I;
262
263 // If there are three terminators, we don't know what sort of block this is.
264 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000265 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000266 return true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000267
Chris Lattner289c2d52006-11-17 22:14:47 +0000268 // If the block ends with PPC::B and PPC:BCC, handle it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000269 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000270 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000271 if (!SecondLastInst->getOperand(2).isMBB() ||
272 !LastInst->getOperand(0).isMBB())
273 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000274 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000275 Cond.push_back(SecondLastInst->getOperand(0));
276 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000277 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000278 return false;
Hal Finkel99f823f2012-06-08 15:38:21 +0000279 } else if ((SecondLastInst->getOpcode() == PPC::BDNZ8 ||
280 SecondLastInst->getOpcode() == PPC::BDNZ) &&
281 LastInst->getOpcode() == PPC::B) {
282 if (!SecondLastInst->getOperand(0).isMBB() ||
283 !LastInst->getOperand(0).isMBB())
284 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000285 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000286 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000287 TBB = SecondLastInst->getOperand(0).getMBB();
288 Cond.push_back(MachineOperand::CreateImm(1));
289 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
290 true));
291 FBB = LastInst->getOperand(0).getMBB();
292 return false;
293 } else if ((SecondLastInst->getOpcode() == PPC::BDZ8 ||
294 SecondLastInst->getOpcode() == PPC::BDZ) &&
295 LastInst->getOpcode() == PPC::B) {
296 if (!SecondLastInst->getOperand(0).isMBB() ||
297 !LastInst->getOperand(0).isMBB())
298 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000299 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000300 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000301 TBB = SecondLastInst->getOperand(0).getMBB();
302 Cond.push_back(MachineOperand::CreateImm(0));
303 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
304 true));
305 FBB = LastInst->getOperand(0).getMBB();
306 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000307 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000308
Dale Johannesen13e8b512007-06-13 17:59:52 +0000309 // If the block ends with two PPC:Bs, handle it. The second one is not
310 // executed, so remove it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000311 if (SecondLastInst->getOpcode() == PPC::B &&
Dale Johannesen13e8b512007-06-13 17:59:52 +0000312 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000313 if (!SecondLastInst->getOperand(0).isMBB())
314 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000315 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000316 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000317 if (AllowModify)
318 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000319 return false;
320 }
321
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000322 // Otherwise, can't handle this.
323 return true;
324}
325
Evan Chengb5cdaa22007-05-18 00:05:48 +0000326unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000327 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000328 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000329 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000330 while (I->isDebugValue()) {
331 if (I == MBB.begin())
332 return 0;
333 --I;
334 }
Hal Finkel99f823f2012-06-08 15:38:21 +0000335 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC &&
336 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
337 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000338 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000339
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000340 // Remove the branch.
341 I->eraseFromParent();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000342
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000343 I = MBB.end();
344
Evan Chengb5cdaa22007-05-18 00:05:48 +0000345 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000346 --I;
Hal Finkel99f823f2012-06-08 15:38:21 +0000347 if (I->getOpcode() != PPC::BCC &&
348 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
349 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000350 return 1;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000351
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000352 // Remove the branch.
353 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000354 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000355}
356
Evan Chengb5cdaa22007-05-18 00:05:48 +0000357unsigned
358PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
359 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000360 const SmallVectorImpl<MachineOperand> &Cond,
361 DebugLoc DL) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000362 // Shouldn't be a fall through.
363 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000364 assert((Cond.size() == 2 || Cond.size() == 0) &&
Chris Lattner54108062006-10-21 05:36:13 +0000365 "PPC branch conditions have two components!");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000366
Hal Finkel99f823f2012-06-08 15:38:21 +0000367 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
368
Chris Lattner54108062006-10-21 05:36:13 +0000369 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000370 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000371 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000372 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
Hal Finkel99f823f2012-06-08 15:38:21 +0000373 else if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
374 BuildMI(&MBB, DL, get(Cond[0].getImm() ?
375 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
376 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000377 else // Conditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000378 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000379 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000380 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000381 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000382
Chris Lattner879d09c2006-10-21 05:42:09 +0000383 // Two-way Conditional Branch.
Hal Finkel99f823f2012-06-08 15:38:21 +0000384 if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
385 BuildMI(&MBB, DL, get(Cond[0].getImm() ?
386 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
387 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
388 else
389 BuildMI(&MBB, DL, get(PPC::BCC))
390 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000391 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000392 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000393}
394
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000395void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
396 MachineBasicBlock::iterator I, DebugLoc DL,
397 unsigned DestReg, unsigned SrcReg,
398 bool KillSrc) const {
399 unsigned Opc;
400 if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
401 Opc = PPC::OR;
402 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
403 Opc = PPC::OR8;
404 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
405 Opc = PPC::FMR;
406 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
407 Opc = PPC::MCRF;
408 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
409 Opc = PPC::VOR;
410 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
411 Opc = PPC::CROR;
412 else
413 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000414
Evan Chenge837dea2011-06-28 19:10:37 +0000415 const MCInstrDesc &MCID = get(Opc);
416 if (MCID.getNumOperands() == 3)
417 BuildMI(MBB, I, DL, MCID, DestReg)
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000418 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
419 else
Evan Chenge837dea2011-06-28 19:10:37 +0000420 BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000421}
422
Hal Finkel3fd00182011-12-05 17:55:17 +0000423// This function returns true if a CR spill is necessary and false otherwise.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000424bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000425PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
426 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000427 int FrameIdx,
428 const TargetRegisterClass *RC,
429 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000430 DebugLoc DL;
Craig Topperc9099502012-04-20 06:31:50 +0000431 if (PPC::GPRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000432 if (SrcReg != PPC::LR) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000433 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000434 .addReg(SrcReg,
435 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000436 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000437 } else {
438 // FIXME: this spills LR immediately to memory in one step. To do this,
439 // we use R11, which we know cannot be used in the prolog/epilog. This is
440 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000441 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
442 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000443 .addReg(PPC::R11,
444 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000445 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000446 }
Craig Topperc9099502012-04-20 06:31:50 +0000447 } else if (PPC::G8RCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000448 if (SrcReg != PPC::LR8) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000449 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000450 .addReg(SrcReg,
451 getKillRegState(isKill)),
452 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000453 } else {
454 // FIXME: this spills LR immediately to memory in one step. To do this,
Hal Finkel7ad6b7d2011-12-07 06:32:37 +0000455 // we use X11, which we know cannot be used in the prolog/epilog. This is
Owen Andersonf6372aa2008-01-01 21:11:32 +0000456 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000457 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
458 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000459 .addReg(PPC::X11,
460 getKillRegState(isKill)),
461 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000462 }
Craig Topperc9099502012-04-20 06:31:50 +0000463 } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000464 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000465 .addReg(SrcReg,
466 getKillRegState(isKill)),
467 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000468 } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000469 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000470 .addReg(SrcReg,
471 getKillRegState(isKill)),
472 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000473 } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
Hal Finkel3fd00182011-12-05 17:55:17 +0000474 if ((!DisablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
475 (!DisablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000476 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling587daed2009-05-13 21:33:08 +0000477 .addReg(SrcReg,
478 getKillRegState(isKill)),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000479 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000480 return true;
481 } else {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000482 // FIXME: We need a scatch reg here. The trouble with using R0 is that
483 // it's possible for the stack frame to be so big the save location is
484 // out of range of immediate offsets, necessitating another register.
485 // We hack this on Darwin by reserving R2. It's probably broken on Linux
486 // at the moment.
487
Hal Finkel234bb382011-12-07 06:34:06 +0000488 bool is64Bit = TM.getSubtargetImpl()->isPPC64();
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000489 // We need to store the CR in the low 4-bits of the saved value. First,
490 // issue a MFCR to save all of the CRBits.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000491 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
Hal Finkel234bb382011-12-07 06:34:06 +0000492 (is64Bit ? PPC::X2 : PPC::R2) :
493 (is64Bit ? PPC::X0 : PPC::R0);
494 NewMIs.push_back(BuildMI(MF, DL, get(is64Bit ? PPC::MFCR8pseud :
495 PPC::MFCRpseud), ScratchReg)
Dale Johannesen5f07d522010-05-20 17:48:26 +0000496 .addReg(SrcReg, getKillRegState(isKill)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000497
Bill Wendling7194aaf2008-03-03 22:19:16 +0000498 // If the saved register wasn't CR0, shift the bits left so that they are
499 // in CR0's slot.
500 if (SrcReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000501 unsigned ShiftBits = getPPCRegisterNumbering(SrcReg)*4;
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000502 // rlwinm scratch, scratch, ShiftBits, 0, 31.
Hal Finkel234bb382011-12-07 06:34:06 +0000503 NewMIs.push_back(BuildMI(MF, DL, get(is64Bit ? PPC::RLWINM8 :
504 PPC::RLWINM), ScratchReg)
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000505 .addReg(ScratchReg).addImm(ShiftBits)
506 .addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000507 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000508
Hal Finkel234bb382011-12-07 06:34:06 +0000509 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(is64Bit ?
510 PPC::STW8 : PPC::STW))
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000511 .addReg(ScratchReg,
Bill Wendling587daed2009-05-13 21:33:08 +0000512 getKillRegState(isKill)),
Bill Wendling7194aaf2008-03-03 22:19:16 +0000513 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000514 }
Craig Topperc9099502012-04-20 06:31:50 +0000515 } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000516 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
517 // backend currently only uses CR1EQ as an individual bit, this should
518 // not cause any bug. If we need other uses of CR bits, the following
519 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000520 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000521 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
522 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000523 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000524 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
525 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000526 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000527 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
528 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000529 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000530 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
531 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000532 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000533 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
534 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000535 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000536 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
537 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000538 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000539 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
540 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000541 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000542 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
543 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000544 Reg = PPC::CR7;
545
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000546 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Craig Topperc9099502012-04-20 06:31:50 +0000547 &PPC::CRRCRegClass, NewMIs);
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000548
Craig Topperc9099502012-04-20 06:31:50 +0000549 } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000550 // We don't have indexed addressing for vector loads. Emit:
551 // R0 = ADDI FI#
552 // STVX VAL, 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000553 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000554 // FIXME: We use R0 here, because it isn't available for RA.
Dale Johannesen21b55412009-02-12 23:08:38 +0000555 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000556 FrameIdx, 0, 0));
Dale Johannesen21b55412009-02-12 23:08:38 +0000557 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling587daed2009-05-13 21:33:08 +0000558 .addReg(SrcReg, getKillRegState(isKill))
559 .addReg(PPC::R0)
560 .addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000561 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000562 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000563 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000564
565 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000566}
567
568void
569PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000570 MachineBasicBlock::iterator MI,
571 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000572 const TargetRegisterClass *RC,
573 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000574 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000575 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000576
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000577 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
578 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000579 FuncInfo->setSpillsCR();
580 }
581
Owen Andersonf6372aa2008-01-01 21:11:32 +0000582 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
583 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000584
585 const MachineFrameInfo &MFI = *MF.getFrameInfo();
586 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000587 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000588 MachineMemOperand::MOStore,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000589 MFI.getObjectSize(FrameIdx),
590 MFI.getObjectAlignment(FrameIdx));
591 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000592}
593
Hal Finkeld21e9302011-12-06 20:55:36 +0000594bool
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000595PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000596 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000597 const TargetRegisterClass *RC,
598 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Craig Topperc9099502012-04-20 06:31:50 +0000599 if (PPC::GPRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000600 if (DestReg != PPC::LR) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000601 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
602 DestReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000603 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000604 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
605 PPC::R11), FrameIdx));
606 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000607 }
Craig Topperc9099502012-04-20 06:31:50 +0000608 } else if (PPC::G8RCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000609 if (DestReg != PPC::LR8) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000610 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000611 FrameIdx));
612 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000613 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
Hal Finkel7ad6b7d2011-12-07 06:32:37 +0000614 PPC::X11), FrameIdx));
615 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::X11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000616 }
Craig Topperc9099502012-04-20 06:31:50 +0000617 } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000618 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000619 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000620 } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000621 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000622 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000623 } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
Hal Finkeld21e9302011-12-06 20:55:36 +0000624 if ((!DisablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
625 (!DisablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
626 NewMIs.push_back(addFrameReference(BuildMI(MF, DL,
627 get(PPC::RESTORE_CR), DestReg)
628 , FrameIdx));
629 return true;
630 } else {
631 // FIXME: We need a scatch reg here. The trouble with using R0 is that
632 // it's possible for the stack frame to be so big the save location is
633 // out of range of immediate offsets, necessitating another register.
634 // We hack this on Darwin by reserving R2. It's probably broken on Linux
635 // at the moment.
636 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
637 PPC::R2 : PPC::R0;
638 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
639 ScratchReg), FrameIdx));
640
641 // If the reloaded register isn't CR0, shift the bits right so that they are
642 // in the right CR's slot.
643 if (DestReg != PPC::CR0) {
644 unsigned ShiftBits = getPPCRegisterNumbering(DestReg)*4;
645 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
646 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
647 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
648 .addImm(31));
649 }
650
Hal Finkel234bb382011-12-07 06:34:06 +0000651 NewMIs.push_back(BuildMI(MF, DL, get(TM.getSubtargetImpl()->isPPC64() ?
652 PPC::MTCRF8 : PPC::MTCRF), DestReg)
Hal Finkeld21e9302011-12-06 20:55:36 +0000653 .addReg(ScratchReg));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000654 }
Craig Topperc9099502012-04-20 06:31:50 +0000655 } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000656
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000657 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000658 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
659 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000660 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000661 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
662 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000663 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000664 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
665 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000666 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000667 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
668 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000669 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000670 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
671 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000672 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000673 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
674 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000675 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000676 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
677 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000678 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000679 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
680 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000681 Reg = PPC::CR7;
682
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000683 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Craig Topperc9099502012-04-20 06:31:50 +0000684 &PPC::CRRCRegClass, NewMIs);
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000685
Craig Topperc9099502012-04-20 06:31:50 +0000686 } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000687 // We don't have indexed addressing for vector loads. Emit:
688 // R0 = ADDI FI#
689 // Dest = LVX 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000690 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000691 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000692 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000693 FrameIdx, 0, 0));
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000694 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000695 .addReg(PPC::R0));
696 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000697 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000698 }
Hal Finkeld21e9302011-12-06 20:55:36 +0000699
700 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000701}
702
703void
704PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000705 MachineBasicBlock::iterator MI,
706 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000707 const TargetRegisterClass *RC,
708 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000709 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000710 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000711 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000712 if (MI != MBB.end()) DL = MI->getDebugLoc();
Hal Finkeld21e9302011-12-06 20:55:36 +0000713 if (LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs)) {
714 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
715 FuncInfo->setSpillsCR();
716 }
Owen Andersonf6372aa2008-01-01 21:11:32 +0000717 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
718 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000719
720 const MachineFrameInfo &MFI = *MF.getFrameInfo();
721 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000722 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000723 MachineMemOperand::MOLoad,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000724 MFI.getObjectSize(FrameIdx),
725 MFI.getObjectAlignment(FrameIdx));
726 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000727}
728
Evan Cheng09652172010-04-26 07:39:36 +0000729MachineInstr*
730PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000731 int FrameIx, uint64_t Offset,
Evan Cheng09652172010-04-26 07:39:36 +0000732 const MDNode *MDPtr,
733 DebugLoc DL) const {
734 MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE));
735 addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr);
736 return &*MIB;
737}
738
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000739bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000740ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000741 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
Hal Finkel99f823f2012-06-08 15:38:21 +0000742 if (Cond[1].getReg() == PPC::CTR8 || Cond[1].getReg() == PPC::CTR)
743 Cond[0].setImm(Cond[0].getImm() == 0 ? 1 : 0);
744 else
745 // Leave the CR# the same, but invert the condition.
746 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000747 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000748}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000749
750/// GetInstSize - Return the number of bytes of code the specified
751/// instruction may be. This returns the maximum number of bytes.
752///
753unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
754 switch (MI->getOpcode()) {
755 case PPC::INLINEASM: { // Inline Asm: Variable size.
756 const MachineFunction *MF = MI->getParent()->getParent();
757 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +0000758 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000759 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000760 case PPC::PROLOG_LABEL:
Dan Gohman44066042008-07-01 00:05:16 +0000761 case PPC::EH_LABEL:
762 case PPC::GC_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000763 case PPC::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000764 return 0;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000765 case PPC::BL8_NOP_ELF:
766 case PPC::BLA8_NOP_ELF:
767 return 8;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000768 default:
769 return 4; // PowerPC instructions are all 4 bytes
770 }
771}