blob: 3414fee7d4dadc13fe643954d31472035130b2c5 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000015#include "llvm/Target/TargetAsmInfo.h"
Owen Anderson07000c62006-05-12 06:33:49 +000016#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000020#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000024#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000025#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000026#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000027#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000028#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000029using namespace llvm;
30
Rafael Espindola9a580232009-02-27 13:37:18 +000031namespace llvm {
32TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
33 bool isLocal = GV->hasLocalLinkage();
34 bool isDeclaration = GV->isDeclaration();
35 // FIXME: what should we do for protected and internal visibility?
36 // For variables, is internal different from hidden?
37 bool isHidden = GV->hasHiddenVisibility();
38
39 if (reloc == Reloc::PIC_) {
40 if (isLocal || isHidden)
41 return TLSModel::LocalDynamic;
42 else
43 return TLSModel::GeneralDynamic;
44 } else {
45 if (!isDeclaration || isHidden)
46 return TLSModel::LocalExec;
47 else
48 return TLSModel::InitialExec;
49 }
50}
51}
52
Evan Cheng56966222007-01-12 02:11:51 +000053/// InitLibcallNames - Set default libcall names.
54///
Evan Cheng79cca502007-01-12 22:51:10 +000055static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000056 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000057 Names[RTLIB::SHL_I32] = "__ashlsi3";
58 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000059 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000060 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000061 Names[RTLIB::SRL_I32] = "__lshrsi3";
62 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000063 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000064 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000065 Names[RTLIB::SRA_I32] = "__ashrsi3";
66 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000067 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000068 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000069 Names[RTLIB::MUL_I32] = "__mulsi3";
70 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000071 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000072 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000073 Names[RTLIB::SDIV_I32] = "__divsi3";
74 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000075 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000076 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::UDIV_I32] = "__udivsi3";
78 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000079 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000080 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000081 Names[RTLIB::SREM_I32] = "__modsi3";
82 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000083 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000084 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000085 Names[RTLIB::UREM_I32] = "__umodsi3";
86 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000087 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000088 Names[RTLIB::NEG_I32] = "__negsi2";
89 Names[RTLIB::NEG_I64] = "__negdi2";
90 Names[RTLIB::ADD_F32] = "__addsf3";
91 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000092 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000093 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000094 Names[RTLIB::SUB_F32] = "__subsf3";
95 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000096 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000097 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000098 Names[RTLIB::MUL_F32] = "__mulsf3";
99 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000100 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000101 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000102 Names[RTLIB::DIV_F32] = "__divsf3";
103 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000104 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000105 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000106 Names[RTLIB::REM_F32] = "fmodf";
107 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000108 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000109 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::POWI_F32] = "__powisf2";
111 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000112 Names[RTLIB::POWI_F80] = "__powixf2";
113 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000114 Names[RTLIB::SQRT_F32] = "sqrtf";
115 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::SQRT_F80] = "sqrtl";
117 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000118 Names[RTLIB::LOG_F32] = "logf";
119 Names[RTLIB::LOG_F64] = "log";
120 Names[RTLIB::LOG_F80] = "logl";
121 Names[RTLIB::LOG_PPCF128] = "logl";
122 Names[RTLIB::LOG2_F32] = "log2f";
123 Names[RTLIB::LOG2_F64] = "log2";
124 Names[RTLIB::LOG2_F80] = "log2l";
125 Names[RTLIB::LOG2_PPCF128] = "log2l";
126 Names[RTLIB::LOG10_F32] = "log10f";
127 Names[RTLIB::LOG10_F64] = "log10";
128 Names[RTLIB::LOG10_F80] = "log10l";
129 Names[RTLIB::LOG10_PPCF128] = "log10l";
130 Names[RTLIB::EXP_F32] = "expf";
131 Names[RTLIB::EXP_F64] = "exp";
132 Names[RTLIB::EXP_F80] = "expl";
133 Names[RTLIB::EXP_PPCF128] = "expl";
134 Names[RTLIB::EXP2_F32] = "exp2f";
135 Names[RTLIB::EXP2_F64] = "exp2";
136 Names[RTLIB::EXP2_F80] = "exp2l";
137 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000138 Names[RTLIB::SIN_F32] = "sinf";
139 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000140 Names[RTLIB::SIN_F80] = "sinl";
141 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000142 Names[RTLIB::COS_F32] = "cosf";
143 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000144 Names[RTLIB::COS_F80] = "cosl";
145 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000146 Names[RTLIB::POW_F32] = "powf";
147 Names[RTLIB::POW_F64] = "pow";
148 Names[RTLIB::POW_F80] = "powl";
149 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000150 Names[RTLIB::CEIL_F32] = "ceilf";
151 Names[RTLIB::CEIL_F64] = "ceil";
152 Names[RTLIB::CEIL_F80] = "ceill";
153 Names[RTLIB::CEIL_PPCF128] = "ceill";
154 Names[RTLIB::TRUNC_F32] = "truncf";
155 Names[RTLIB::TRUNC_F64] = "trunc";
156 Names[RTLIB::TRUNC_F80] = "truncl";
157 Names[RTLIB::TRUNC_PPCF128] = "truncl";
158 Names[RTLIB::RINT_F32] = "rintf";
159 Names[RTLIB::RINT_F64] = "rint";
160 Names[RTLIB::RINT_F80] = "rintl";
161 Names[RTLIB::RINT_PPCF128] = "rintl";
162 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
163 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
164 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
165 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
166 Names[RTLIB::FLOOR_F32] = "floorf";
167 Names[RTLIB::FLOOR_F64] = "floor";
168 Names[RTLIB::FLOOR_F80] = "floorl";
169 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000170 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
171 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000172 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
173 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
174 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
175 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000176 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
177 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000178 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
179 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000180 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000181 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
182 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000183 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000184 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000185 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000186 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000187 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000188 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000189 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000190 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
191 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000192 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
193 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000194 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000195 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
196 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000197 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000198 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
199 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000200 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000201 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000202 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000203 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000204 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
205 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000206 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
207 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000208 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
209 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000210 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
211 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000212 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
213 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
214 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
215 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000216 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
217 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000218 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
219 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000220 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
221 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000222 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
223 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
224 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
225 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
226 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
227 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000228 Names[RTLIB::OEQ_F32] = "__eqsf2";
229 Names[RTLIB::OEQ_F64] = "__eqdf2";
230 Names[RTLIB::UNE_F32] = "__nesf2";
231 Names[RTLIB::UNE_F64] = "__nedf2";
232 Names[RTLIB::OGE_F32] = "__gesf2";
233 Names[RTLIB::OGE_F64] = "__gedf2";
234 Names[RTLIB::OLT_F32] = "__ltsf2";
235 Names[RTLIB::OLT_F64] = "__ltdf2";
236 Names[RTLIB::OLE_F32] = "__lesf2";
237 Names[RTLIB::OLE_F64] = "__ledf2";
238 Names[RTLIB::OGT_F32] = "__gtsf2";
239 Names[RTLIB::OGT_F64] = "__gtdf2";
240 Names[RTLIB::UO_F32] = "__unordsf2";
241 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000242 Names[RTLIB::O_F32] = "__unordsf2";
243 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000244 Names[RTLIB::MEMCPY] = "memcpy";
245 Names[RTLIB::MEMMOVE] = "memmove";
246 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000247 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000248}
249
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000250/// InitLibcallCallingConvs - Set default libcall CallingConvs.
251///
252static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
253 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
254 CCs[i] = CallingConv::C;
255 }
256}
257
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000258/// getFPEXT - Return the FPEXT_*_* value for the given types, or
259/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000260RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 if (OpVT == MVT::f32) {
262 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000263 return FPEXT_F32_F64;
264 }
265 return UNKNOWN_LIBCALL;
266}
267
268/// getFPROUND - Return the FPROUND_*_* value for the given types, or
269/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000270RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 if (RetVT == MVT::f32) {
272 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000273 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000275 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000277 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 } else if (RetVT == MVT::f64) {
279 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000280 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000282 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000283 }
284 return UNKNOWN_LIBCALL;
285}
286
287/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
288/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000289RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 if (OpVT == MVT::f32) {
291 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000292 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000294 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000296 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000298 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000300 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 } else if (OpVT == MVT::f64) {
302 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000303 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000305 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000307 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 } else if (OpVT == MVT::f80) {
309 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000310 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000312 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000314 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 } else if (OpVT == MVT::ppcf128) {
316 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000317 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000319 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000321 return FPTOSINT_PPCF128_I128;
322 }
323 return UNKNOWN_LIBCALL;
324}
325
326/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
327/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000328RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 if (OpVT == MVT::f32) {
330 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000331 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000333 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000335 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000337 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000339 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 } else if (OpVT == MVT::f64) {
341 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000342 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000344 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000346 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 } else if (OpVT == MVT::f80) {
348 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000349 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000351 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000353 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 } else if (OpVT == MVT::ppcf128) {
355 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000356 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000358 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000360 return FPTOUINT_PPCF128_I128;
361 }
362 return UNKNOWN_LIBCALL;
363}
364
365/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
366/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000367RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 if (OpVT == MVT::i32) {
369 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000370 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000372 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000374 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000376 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 } else if (OpVT == MVT::i64) {
378 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000379 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000381 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000383 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000385 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 } else if (OpVT == MVT::i128) {
387 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000388 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000390 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000392 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000394 return SINTTOFP_I128_PPCF128;
395 }
396 return UNKNOWN_LIBCALL;
397}
398
399/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
400/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000401RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 if (OpVT == MVT::i32) {
403 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000404 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000406 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000408 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000410 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 } else if (OpVT == MVT::i64) {
412 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000413 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000415 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000417 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000419 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 } else if (OpVT == MVT::i128) {
421 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000422 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000424 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000426 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000428 return UINTTOFP_I128_PPCF128;
429 }
430 return UNKNOWN_LIBCALL;
431}
432
Evan Chengd385fd62007-01-31 09:29:11 +0000433/// InitCmpLibcallCCs - Set default comparison libcall CC.
434///
435static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
436 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
437 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
438 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
439 CCs[RTLIB::UNE_F32] = ISD::SETNE;
440 CCs[RTLIB::UNE_F64] = ISD::SETNE;
441 CCs[RTLIB::OGE_F32] = ISD::SETGE;
442 CCs[RTLIB::OGE_F64] = ISD::SETGE;
443 CCs[RTLIB::OLT_F32] = ISD::SETLT;
444 CCs[RTLIB::OLT_F64] = ISD::SETLT;
445 CCs[RTLIB::OLE_F32] = ISD::SETLE;
446 CCs[RTLIB::OLE_F64] = ISD::SETLE;
447 CCs[RTLIB::OGT_F32] = ISD::SETGT;
448 CCs[RTLIB::OGT_F64] = ISD::SETGT;
449 CCs[RTLIB::UO_F32] = ISD::SETNE;
450 CCs[RTLIB::UO_F64] = ISD::SETNE;
451 CCs[RTLIB::O_F32] = ISD::SETEQ;
452 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000453}
454
Chris Lattnerf0144122009-07-28 03:13:23 +0000455/// NOTE: The constructor takes ownership of TLOF.
456TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
457 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000458 // All operations default to being supported.
459 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000460 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000461 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000462 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
463 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000464 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000465
Chris Lattner1a3048b2007-12-22 20:47:56 +0000466 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000468 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000469 for (unsigned IM = (unsigned)ISD::PRE_INC;
470 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
472 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000473 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000474
475 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
477 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000478 }
Evan Chengd2cde682008-03-10 19:38:10 +0000479
480 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000482
483 // ConstantFP nodes default to expand. Targets can either change this to
484 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
485 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
487 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
488 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000489
Dale Johannesen0bb41602008-09-22 21:57:32 +0000490 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::FLOG , MVT::f64, Expand);
492 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
493 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
494 setOperationAction(ISD::FEXP , MVT::f64, Expand);
495 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
496 setOperationAction(ISD::FLOG , MVT::f32, Expand);
497 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
498 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
499 setOperationAction(ISD::FEXP , MVT::f32, Expand);
500 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000501
Chris Lattner41bab0b2008-01-15 21:58:08 +0000502 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000504
Owen Andersona69571c2006-05-03 01:29:57 +0000505 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000506 UsesGlobalOffsetTable = false;
Owen Anderson1d0be152009-08-13 21:58:54 +0000507 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000509 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000510 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000511 allowUnalignedMemoryAccesses = false;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000512 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000513 UseUnderscoreSetJmp = false;
514 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000515 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000516 IntDivIsCheap = false;
517 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000518 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000519 ExceptionPointerRegister = 0;
520 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000521 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000522 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000523 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000524 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000525 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000526 IfCvtDupBlockSizeLimit = 0;
527 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000528
529 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000530 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000531 InitLibcallCallingConvs(LibcallCallingConvs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000532
533 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000534 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
535 if (!TASM || !TASM->hasDotLocAndDotFile())
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000537}
538
Chris Lattnerf0144122009-07-28 03:13:23 +0000539TargetLowering::~TargetLowering() {
540 delete &TLOF;
541}
Chris Lattnercba82f92005-01-16 07:28:11 +0000542
Owen Anderson23b9b192009-08-12 00:36:31 +0000543static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
544 unsigned &NumIntermediates,
545 EVT &RegisterVT,
546 TargetLowering* TLI) {
547 // Figure out the right, legal destination reg to copy into.
548 unsigned NumElts = VT.getVectorNumElements();
549 MVT EltTy = VT.getVectorElementType();
550
551 unsigned NumVectorRegs = 1;
552
553 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
554 // could break down into LHS/RHS like LegalizeDAG does.
555 if (!isPowerOf2_32(NumElts)) {
556 NumVectorRegs = NumElts;
557 NumElts = 1;
558 }
559
560 // Divide the input until we get to a supported size. This will always
561 // end with a scalar if the target doesn't support vectors.
562 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
563 NumElts >>= 1;
564 NumVectorRegs <<= 1;
565 }
566
567 NumIntermediates = NumVectorRegs;
568
569 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
570 if (!TLI->isTypeLegal(NewVT))
571 NewVT = EltTy;
572 IntermediateVT = NewVT;
573
574 EVT DestVT = TLI->getRegisterType(NewVT);
575 RegisterVT = DestVT;
576 if (EVT(DestVT).bitsLT(NewVT)) {
577 // Value is expanded, e.g. i64 -> i16.
578 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
579 } else {
580 // Otherwise, promotion or legal types use the same number of registers as
581 // the vector decimated to the appropriate level.
582 return NumVectorRegs;
583 }
584
585 return 1;
586}
587
Chris Lattner310968c2005-01-07 07:44:53 +0000588/// computeRegisterProperties - Once all of the register classes are added,
589/// this allows us to compute derived properties we expose.
590void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000592 "Too many value types for ValueTypeActions to hold!");
593
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000594 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000596 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000597 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000598 }
599 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000601
Chris Lattner310968c2005-01-07 07:44:53 +0000602 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000604 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000606
607 // Every integer value type larger than this largest register takes twice as
608 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000609 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 EVT EVT = (MVT::SimpleValueType)ExpandedReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000611 if (!EVT.isInteger())
612 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000613 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
615 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000616 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000617 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000618
619 // Inspect all of the ValueType's smaller than the largest integer
620 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000621 unsigned LegalIntReg = LargestIntReg;
622 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 IntReg >= (unsigned)MVT::i1; --IntReg) {
624 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000625 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000626 LegalIntReg = IntReg;
627 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000628 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000630 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000631 }
632 }
633
Dale Johannesen161e8972007-10-05 20:04:43 +0000634 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 if (!isTypeLegal(MVT::ppcf128)) {
636 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
637 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
638 TransformToType[MVT::ppcf128] = MVT::f64;
639 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000640 }
641
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000642 // Decide how to handle f64. If the target does not have native f64 support,
643 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 if (!isTypeLegal(MVT::f64)) {
645 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
646 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
647 TransformToType[MVT::f64] = MVT::i64;
648 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000649 }
650
651 // Decide how to handle f32. If the target does not have native support for
652 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 if (!isTypeLegal(MVT::f32)) {
654 if (isTypeLegal(MVT::f64)) {
655 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
656 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
657 TransformToType[MVT::f32] = MVT::f64;
658 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000659 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
661 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
662 TransformToType[MVT::f32] = MVT::i32;
663 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000664 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000665 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000666
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000667 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
669 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000670 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000671 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000672 MVT IntermediateVT;
673 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000674 unsigned NumIntermediates;
675 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000676 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
677 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000678 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000679
680 // Determine if there is a legal wider type.
681 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000682 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000683 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
685 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000686 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
687 SVT.getVectorNumElements() > NElts) {
688 TransformToType[i] = SVT;
689 ValueTypeActions.setTypeAction(VT, Promote);
690 IsLegalWiderType = true;
691 break;
692 }
693 }
694 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000695 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000696 if (NVT == VT) {
697 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000699 ValueTypeActions.setTypeAction(VT, Expand);
700 } else {
701 TransformToType[i] = NVT;
702 ValueTypeActions.setTypeAction(VT, Promote);
703 }
704 }
Dan Gohman7f321562007-06-25 16:23:39 +0000705 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000706 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000707}
Chris Lattnercba82f92005-01-16 07:28:11 +0000708
Evan Cheng72261582005-12-20 06:22:03 +0000709const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
710 return NULL;
711}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000712
Scott Michel5b8f82e2008-03-10 15:42:14 +0000713
Owen Anderson825b72b2009-08-11 20:47:22 +0000714MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000715 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000716}
717
Dan Gohman7f321562007-06-25 16:23:39 +0000718/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000719/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
720/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
721/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000722///
Dan Gohman7f321562007-06-25 16:23:39 +0000723/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000724/// register. It also returns the VT and quantity of the intermediate values
725/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000726///
Owen Anderson23b9b192009-08-12 00:36:31 +0000727unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000728 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000729 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000730 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000731 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000732 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000733 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000734
735 unsigned NumVectorRegs = 1;
736
Nate Begemand73ab882007-11-27 19:28:48 +0000737 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
738 // could break down into LHS/RHS like LegalizeDAG does.
739 if (!isPowerOf2_32(NumElts)) {
740 NumVectorRegs = NumElts;
741 NumElts = 1;
742 }
743
Chris Lattnerdc879292006-03-31 00:28:56 +0000744 // Divide the input until we get to a supported size. This will always
745 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000746 while (NumElts > 1 && !isTypeLegal(
747 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000748 NumElts >>= 1;
749 NumVectorRegs <<= 1;
750 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000751
752 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000753
Owen Anderson23b9b192009-08-12 00:36:31 +0000754 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000755 if (!isTypeLegal(NewVT))
756 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000757 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000758
Owen Anderson23b9b192009-08-12 00:36:31 +0000759 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000760 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000761 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000762 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000763 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000764 } else {
765 // Otherwise, promotion or legal types use the same number of registers as
766 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000767 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000768 }
769
Evan Chenge9b3da12006-05-17 18:10:06 +0000770 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000771}
772
Mon P Wang0c397192008-10-30 08:01:45 +0000773/// getWidenVectorType: given a vector type, returns the type to widen to
774/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000775/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000776/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000777/// scalarizing vs using the wider vector type.
Owen Andersone50ed302009-08-10 22:56:29 +0000778EVT TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000779 assert(VT.isVector());
780 if (isTypeLegal(VT))
781 return VT;
782
783 // Default is not to widen until moved to LegalizeTypes
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +0000785}
786
Evan Cheng3ae05432008-01-24 00:22:01 +0000787/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000788/// function arguments in the caller parameter area. This is the actual
789/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000790unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000791 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000792}
793
Dan Gohman475871a2008-07-27 21:46:04 +0000794SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
795 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000796 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000797 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000798 return Table;
799}
800
Dan Gohman6520e202008-10-18 02:06:02 +0000801bool
802TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
803 // Assume that everything is safe in static mode.
804 if (getTargetMachine().getRelocationModel() == Reloc::Static)
805 return true;
806
807 // In dynamic-no-pic mode, assume that known defined values are safe.
808 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
809 GA &&
810 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000811 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000812 return true;
813
814 // Otherwise assume nothing is safe.
815 return false;
816}
817
Chris Lattnereb8146b2006-02-04 02:13:02 +0000818//===----------------------------------------------------------------------===//
819// Optimization Methods
820//===----------------------------------------------------------------------===//
821
Nate Begeman368e18d2006-02-16 21:11:51 +0000822/// ShrinkDemandedConstant - Check to see if the specified operand of the
823/// specified instruction is a constant integer. If so, check to see if there
824/// are any bits set in the constant that are not demanded. If so, shrink the
825/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000826bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000827 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000828 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000829
Chris Lattnerec665152006-02-26 23:36:02 +0000830 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000831 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000832 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000833 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000834 case ISD::AND:
835 case ISD::OR: {
836 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
837 if (!C) return false;
838
839 if (Op.getOpcode() == ISD::XOR &&
840 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
841 return false;
842
843 // if we can expand it to have all bits set, do it
844 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000845 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000846 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
847 DAG.getConstant(Demanded &
848 C->getAPIntValue(),
849 VT));
850 return CombineTo(Op, New);
851 }
852
Nate Begemande996292006-02-03 22:24:05 +0000853 break;
854 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000855 }
856
Nate Begemande996292006-02-03 22:24:05 +0000857 return false;
858}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000859
Dan Gohman97121ba2009-04-08 00:15:30 +0000860/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
861/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
862/// cast, but it could be generalized for targets with other types of
863/// implicit widening casts.
864bool
865TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
866 unsigned BitWidth,
867 const APInt &Demanded,
868 DebugLoc dl) {
869 assert(Op.getNumOperands() == 2 &&
870 "ShrinkDemandedOp only supports binary operators!");
871 assert(Op.getNode()->getNumValues() == 1 &&
872 "ShrinkDemandedOp only supports nodes with one result!");
873
874 // Don't do this if the node has another user, which may require the
875 // full value.
876 if (!Op.getNode()->hasOneUse())
877 return false;
878
879 // Search for the smallest integer type with free casts to and from
880 // Op's type. For expedience, just check power-of-2 integer types.
881 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
882 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
883 if (!isPowerOf2_32(SmallVTBits))
884 SmallVTBits = NextPowerOf2(SmallVTBits);
885 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000886 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000887 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
888 TLI.isZExtFree(SmallVT, Op.getValueType())) {
889 // We found a type with free casts.
890 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
891 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
892 Op.getNode()->getOperand(0)),
893 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
894 Op.getNode()->getOperand(1)));
895 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
896 return CombineTo(Op, Z);
897 }
898 }
899 return false;
900}
901
Nate Begeman368e18d2006-02-16 21:11:51 +0000902/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
903/// DemandedMask bits of the result of Op are ever used downstream. If we can
904/// use this information to simplify Op, create a new simplified DAG node and
905/// return true, returning the original and new nodes in Old and New. Otherwise,
906/// analyze the expression and return a mask of KnownOne and KnownZero bits for
907/// the expression (used to simplify the caller). The KnownZero/One bits may
908/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000909bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000910 const APInt &DemandedMask,
911 APInt &KnownZero,
912 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000913 TargetLoweringOpt &TLO,
914 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000915 unsigned BitWidth = DemandedMask.getBitWidth();
916 assert(Op.getValueSizeInBits() == BitWidth &&
917 "Mask size mismatches value type size!");
918 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000919 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000920
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000921 // Don't know anything.
922 KnownZero = KnownOne = APInt(BitWidth, 0);
923
Nate Begeman368e18d2006-02-16 21:11:51 +0000924 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000925 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000926 if (Depth != 0) {
927 // If not at the root, Just compute the KnownZero/KnownOne bits to
928 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000929 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000930 return false;
931 }
932 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000933 // just set the NewMask to all bits.
934 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000935 } else if (DemandedMask == 0) {
936 // Not demanding any bits from Op.
937 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000938 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000939 return false;
940 } else if (Depth == 6) { // Limit search depth.
941 return false;
942 }
943
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000944 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000945 switch (Op.getOpcode()) {
946 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000947 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000948 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
949 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000950 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000951 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000952 // If the RHS is a constant, check to see if the LHS would be zero without
953 // using the bits from the RHS. Below, we use knowledge about the RHS to
954 // simplify the LHS, here we're using information from the LHS to simplify
955 // the RHS.
956 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000957 APInt LHSZero, LHSOne;
958 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000959 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000960 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000961 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000962 return TLO.CombineTo(Op, Op.getOperand(0));
963 // If any of the set bits in the RHS are known zero on the LHS, shrink
964 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000965 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000966 return true;
967 }
968
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000969 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000970 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000971 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000972 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000973 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000974 KnownZero2, KnownOne2, TLO, Depth+1))
975 return true;
976 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
977
978 // If all of the demanded bits are known one on one side, return the other.
979 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000980 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000981 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000982 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000983 return TLO.CombineTo(Op, Op.getOperand(1));
984 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000985 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000986 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
987 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000988 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000989 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000990 // If the operation can be done in a smaller type, do so.
991 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
992 return true;
993
Nate Begeman368e18d2006-02-16 21:11:51 +0000994 // Output known-1 bits are only known if set in both the LHS & RHS.
995 KnownOne &= KnownOne2;
996 // Output known-0 are known to be clear if zero in either the LHS | RHS.
997 KnownZero |= KnownZero2;
998 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000999 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001000 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001001 KnownOne, TLO, Depth+1))
1002 return true;
1003 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001004 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001005 KnownZero2, KnownOne2, TLO, Depth+1))
1006 return true;
1007 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1008
1009 // If all of the demanded bits are known zero on one side, return the other.
1010 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001011 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001012 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001013 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001014 return TLO.CombineTo(Op, Op.getOperand(1));
1015 // If all of the potentially set bits on one side are known to be set on
1016 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001017 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001018 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001019 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001020 return TLO.CombineTo(Op, Op.getOperand(1));
1021 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001022 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001023 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001024 // If the operation can be done in a smaller type, do so.
1025 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1026 return true;
1027
Nate Begeman368e18d2006-02-16 21:11:51 +00001028 // Output known-0 bits are only known if clear in both the LHS & RHS.
1029 KnownZero &= KnownZero2;
1030 // Output known-1 are known to be set if set in either the LHS | RHS.
1031 KnownOne |= KnownOne2;
1032 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001033 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001034 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001035 KnownOne, TLO, Depth+1))
1036 return true;
1037 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001038 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001039 KnownOne2, TLO, Depth+1))
1040 return true;
1041 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1042
1043 // If all of the demanded bits are known zero on one side, return the other.
1044 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001045 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001046 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001047 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001048 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001049 // If the operation can be done in a smaller type, do so.
1050 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1051 return true;
1052
Chris Lattner3687c1a2006-11-27 21:50:02 +00001053 // If all of the unknown bits are known to be zero on one side or the other
1054 // (but not both) turn this into an *inclusive* or.
1055 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001056 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001057 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001058 Op.getOperand(0),
1059 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001060
1061 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1062 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1063 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1064 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1065
Nate Begeman368e18d2006-02-16 21:11:51 +00001066 // If all of the demanded bits on one side are known, and all of the set
1067 // bits on that side are also known to be set on the other side, turn this
1068 // into an AND, as we know the bits will be cleared.
1069 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001070 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001071 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001072 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001073 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001074 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1075 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001076 }
1077 }
1078
1079 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001080 // for XOR, we prefer to force bits to 1 if they will make a -1.
1081 // if we can't force bits, try to shrink constant
1082 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1083 APInt Expanded = C->getAPIntValue() | (~NewMask);
1084 // if we can expand it to have all bits set, do it
1085 if (Expanded.isAllOnesValue()) {
1086 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001087 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001088 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001089 TLO.DAG.getConstant(Expanded, VT));
1090 return TLO.CombineTo(Op, New);
1091 }
1092 // if it already has all the bits set, nothing to change
1093 // but don't shrink either!
1094 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1095 return true;
1096 }
1097 }
1098
Nate Begeman368e18d2006-02-16 21:11:51 +00001099 KnownZero = KnownZeroOut;
1100 KnownOne = KnownOneOut;
1101 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001102 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001103 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001104 KnownOne, TLO, Depth+1))
1105 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001106 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001107 KnownOne2, TLO, Depth+1))
1108 return true;
1109 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1110 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1111
1112 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001113 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001114 return true;
1115
1116 // Only known if known in both the LHS and RHS.
1117 KnownOne &= KnownOne2;
1118 KnownZero &= KnownZero2;
1119 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001120 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001121 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001122 KnownOne, TLO, Depth+1))
1123 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001124 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001125 KnownOne2, TLO, Depth+1))
1126 return true;
1127 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1128 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1129
1130 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001131 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001132 return true;
1133
1134 // Only known if known in both the LHS and RHS.
1135 KnownOne &= KnownOne2;
1136 KnownZero &= KnownZero2;
1137 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001138 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001139 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001140 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001141 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001142
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001143 // If the shift count is an invalid immediate, don't do anything.
1144 if (ShAmt >= BitWidth)
1145 break;
1146
Chris Lattner895c4ab2007-04-17 21:14:16 +00001147 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1148 // single shift. We can do this if the bottom bits (which are shifted
1149 // out) are never demanded.
1150 if (InOp.getOpcode() == ISD::SRL &&
1151 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001152 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001153 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001154 unsigned Opc = ISD::SHL;
1155 int Diff = ShAmt-C1;
1156 if (Diff < 0) {
1157 Diff = -Diff;
1158 Opc = ISD::SRL;
1159 }
1160
Dan Gohman475871a2008-07-27 21:46:04 +00001161 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001162 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001163 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001164 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001165 InOp.getOperand(0), NewSA));
1166 }
1167 }
1168
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001169 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001170 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001171 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001172 KnownZero <<= SA->getZExtValue();
1173 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001174 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001175 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001176 }
1177 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001178 case ISD::SRL:
1179 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001180 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001181 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001182 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001183 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001184
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001185 // If the shift count is an invalid immediate, don't do anything.
1186 if (ShAmt >= BitWidth)
1187 break;
1188
Chris Lattner895c4ab2007-04-17 21:14:16 +00001189 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1190 // single shift. We can do this if the top bits (which are shifted out)
1191 // are never demanded.
1192 if (InOp.getOpcode() == ISD::SHL &&
1193 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001194 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001195 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001196 unsigned Opc = ISD::SRL;
1197 int Diff = ShAmt-C1;
1198 if (Diff < 0) {
1199 Diff = -Diff;
1200 Opc = ISD::SHL;
1201 }
1202
Dan Gohman475871a2008-07-27 21:46:04 +00001203 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001204 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001205 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001206 InOp.getOperand(0), NewSA));
1207 }
1208 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001209
1210 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001211 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001212 KnownZero, KnownOne, TLO, Depth+1))
1213 return true;
1214 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001215 KnownZero = KnownZero.lshr(ShAmt);
1216 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001217
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001218 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001219 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001220 }
1221 break;
1222 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001223 // If this is an arithmetic shift right and only the low-bit is set, we can
1224 // always convert this into a logical shr, even if the shift amount is
1225 // variable. The low bit of the shift cannot be an input sign bit unless
1226 // the shift amount is >= the size of the datatype, which is undefined.
1227 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001228 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001229 Op.getOperand(0), Op.getOperand(1)));
1230
Nate Begeman368e18d2006-02-16 21:11:51 +00001231 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001232 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001233 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001234
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001235 // If the shift count is an invalid immediate, don't do anything.
1236 if (ShAmt >= BitWidth)
1237 break;
1238
1239 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001240
1241 // If any of the demanded bits are produced by the sign extension, we also
1242 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001243 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1244 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001245 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001246
1247 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001248 KnownZero, KnownOne, TLO, Depth+1))
1249 return true;
1250 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001251 KnownZero = KnownZero.lshr(ShAmt);
1252 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001253
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001254 // Handle the sign bit, adjusted to where it is now in the mask.
1255 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001256
1257 // If the input sign bit is known to be zero, or if none of the top bits
1258 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001259 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001260 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1261 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001262 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001263 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001264 KnownOne |= HighBits;
1265 }
1266 }
1267 break;
1268 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001269 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001270
Chris Lattnerec665152006-02-26 23:36:02 +00001271 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001272 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001273 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001274 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001275 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001276
Chris Lattnerec665152006-02-26 23:36:02 +00001277 // If none of the extended bits are demanded, eliminate the sextinreg.
1278 if (NewBits == 0)
1279 return TLO.CombineTo(Op, Op.getOperand(0));
1280
Duncan Sands83ec4b62008-06-06 12:08:01 +00001281 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001282 InSignBit.zext(BitWidth);
1283 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001284 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001285 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001286
Chris Lattnerec665152006-02-26 23:36:02 +00001287 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001288 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001289 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001290
1291 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1292 KnownZero, KnownOne, TLO, Depth+1))
1293 return true;
1294 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1295
1296 // If the sign bit of the input is known set or clear, then we know the
1297 // top bits of the result.
1298
Chris Lattnerec665152006-02-26 23:36:02 +00001299 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001300 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001301 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001302 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001303
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001304 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001305 KnownOne |= NewBits;
1306 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001307 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001308 KnownZero &= ~NewBits;
1309 KnownOne &= ~NewBits;
1310 }
1311 break;
1312 }
Chris Lattnerec665152006-02-26 23:36:02 +00001313 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001314 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1315 APInt InMask = NewMask;
1316 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001317
1318 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001319 APInt NewBits =
1320 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1321 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001322 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001323 Op.getValueType(),
1324 Op.getOperand(0)));
1325
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001326 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001327 KnownZero, KnownOne, TLO, Depth+1))
1328 return true;
1329 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001330 KnownZero.zext(BitWidth);
1331 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001332 KnownZero |= NewBits;
1333 break;
1334 }
1335 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001336 EVT InVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001337 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001338 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001339 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001340 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001341
1342 // If none of the top bits are demanded, convert this into an any_extend.
1343 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001344 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1345 Op.getValueType(),
1346 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001347
1348 // Since some of the sign extended bits are demanded, we know that the sign
1349 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001350 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001351 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001352 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001353
1354 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1355 KnownOne, TLO, Depth+1))
1356 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001357 KnownZero.zext(BitWidth);
1358 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001359
1360 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001361 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001362 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001363 Op.getValueType(),
1364 Op.getOperand(0)));
1365
1366 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001367 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001368 KnownOne |= NewBits;
1369 KnownZero &= ~NewBits;
1370 } else { // Otherwise, top bits aren't known.
1371 KnownOne &= ~NewBits;
1372 KnownZero &= ~NewBits;
1373 }
1374 break;
1375 }
1376 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001377 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1378 APInt InMask = NewMask;
1379 InMask.trunc(OperandBitWidth);
1380 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001381 KnownZero, KnownOne, TLO, Depth+1))
1382 return true;
1383 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001384 KnownZero.zext(BitWidth);
1385 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001386 break;
1387 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001388 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001389 // Simplify the input, using demanded bit information, and compute the known
1390 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001391 APInt TruncMask = NewMask;
1392 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1393 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001394 KnownZero, KnownOne, TLO, Depth+1))
1395 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001396 KnownZero.trunc(BitWidth);
1397 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001398
1399 // If the input is only used by this truncate, see if we can shrink it based
1400 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001401 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001402 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001403 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001404 switch (In.getOpcode()) {
1405 default: break;
1406 case ISD::SRL:
1407 // Shrink SRL by a constant if none of the high bits shifted in are
1408 // demanded.
1409 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001410 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1411 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001412 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001413 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001414
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001415 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001416 // None of the shifted in bits are needed. Add a truncate of the
1417 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001418 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001419 Op.getValueType(),
1420 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001421 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1422 Op.getValueType(),
1423 NewTrunc,
1424 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001425 }
1426 }
1427 break;
1428 }
1429 }
1430
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001431 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001432 break;
1433 }
Chris Lattnerec665152006-02-26 23:36:02 +00001434 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001435 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001436 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001437 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001438 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001439 KnownZero, KnownOne, TLO, Depth+1))
1440 return true;
1441 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001442 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001443 break;
1444 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001445 case ISD::BIT_CONVERT:
1446#if 0
1447 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1448 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001449 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001450 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1451 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001452 // Only do this xform if FGETSIGN is valid or if before legalize.
1453 if (!TLO.AfterLegalize ||
1454 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1455 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1456 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001458 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001459 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001460 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001461 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1462 Sign, ShAmt));
1463 }
1464 }
1465#endif
1466 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001467 case ISD::ADD:
1468 case ISD::MUL:
1469 case ISD::SUB: {
1470 // Add, Sub, and Mul don't demand any bits in positions beyond that
1471 // of the highest bit demanded of them.
1472 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1473 BitWidth - NewMask.countLeadingZeros());
1474 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1475 KnownOne2, TLO, Depth+1))
1476 return true;
1477 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1478 KnownOne2, TLO, Depth+1))
1479 return true;
1480 // See if the operation should be performed at a smaller bit width.
1481 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1482 return true;
1483 }
1484 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001485 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001486 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001487 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001488 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001489 }
Chris Lattnerec665152006-02-26 23:36:02 +00001490
1491 // If we know the value of all of the demanded bits, return this as a
1492 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001493 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001494 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1495
Nate Begeman368e18d2006-02-16 21:11:51 +00001496 return false;
1497}
1498
Nate Begeman368e18d2006-02-16 21:11:51 +00001499/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1500/// in Mask are known to be either zero or one and return them in the
1501/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001502void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001503 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001504 APInt &KnownZero,
1505 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001506 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001507 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001508 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1509 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1510 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1511 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001512 "Should use MaskedValueIsZero if you don't know whether Op"
1513 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001514 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001515}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001516
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001517/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1518/// targets that want to expose additional information about sign bits to the
1519/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001520unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001521 unsigned Depth) const {
1522 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1523 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1524 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1525 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1526 "Should use ComputeNumSignBits if you don't know whether Op"
1527 " is a target node!");
1528 return 1;
1529}
1530
Dan Gohman97d11632009-02-15 23:59:32 +00001531/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1532/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1533/// determine which bit is set.
1534///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001535static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001536 // A left-shift of a constant one will have exactly one bit set, because
1537 // shifting the bit off the end is undefined.
1538 if (Val.getOpcode() == ISD::SHL)
1539 if (ConstantSDNode *C =
1540 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1541 if (C->getAPIntValue() == 1)
1542 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001543
Dan Gohman97d11632009-02-15 23:59:32 +00001544 // Similarly, a right-shift of a constant sign-bit will have exactly
1545 // one bit set.
1546 if (Val.getOpcode() == ISD::SRL)
1547 if (ConstantSDNode *C =
1548 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1549 if (C->getAPIntValue().isSignBit())
1550 return true;
1551
1552 // More could be done here, though the above checks are enough
1553 // to handle some common cases.
1554
1555 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001556 EVT OpVT = Val.getValueType();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001557 unsigned BitWidth = OpVT.getSizeInBits();
1558 APInt Mask = APInt::getAllOnesValue(BitWidth);
1559 APInt KnownZero, KnownOne;
1560 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001561 return (KnownZero.countPopulation() == BitWidth - 1) &&
1562 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001563}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001564
Evan Chengfa1eb272007-02-08 22:13:59 +00001565/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001566/// and cc. If it is unable to simplify it, return a null SDValue.
1567SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001568TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001569 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001570 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001571 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001572 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001573
1574 // These setcc operations always fold.
1575 switch (Cond) {
1576 default: break;
1577 case ISD::SETFALSE:
1578 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1579 case ISD::SETTRUE:
1580 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1581 }
1582
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001583 if (isa<ConstantSDNode>(N0.getNode())) {
1584 // Ensure that the constant occurs on the RHS, and fold constant
1585 // comparisons.
1586 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1587 }
1588
Gabor Greifba36cb52008-08-28 21:40:38 +00001589 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001590 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001591
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001592 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1593 // equality comparison, then we're just comparing whether X itself is
1594 // zero.
1595 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1596 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1597 N0.getOperand(1).getOpcode() == ISD::Constant) {
1598 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1599 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1600 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1601 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1602 // (srl (ctlz x), 5) == 0 -> X != 0
1603 // (srl (ctlz x), 5) != 1 -> X != 0
1604 Cond = ISD::SETNE;
1605 } else {
1606 // (srl (ctlz x), 5) != 0 -> X == 0
1607 // (srl (ctlz x), 5) == 1 -> X == 0
1608 Cond = ISD::SETEQ;
1609 }
1610 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1611 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1612 Zero, Cond);
1613 }
1614 }
1615
1616 // If the LHS is '(and load, const)', the RHS is 0,
1617 // the test is for equality or unsigned, and all 1 bits of the const are
1618 // in the same partial word, see if we can shorten the load.
1619 if (DCI.isBeforeLegalize() &&
1620 N0.getOpcode() == ISD::AND && C1 == 0 &&
1621 N0.getNode()->hasOneUse() &&
1622 isa<LoadSDNode>(N0.getOperand(0)) &&
1623 N0.getOperand(0).getNode()->hasOneUse() &&
1624 isa<ConstantSDNode>(N0.getOperand(1))) {
1625 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
1626 uint64_t bestMask = 0;
1627 unsigned bestWidth = 0, bestOffset = 0;
1628 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1629 // FIXME: This uses getZExtValue() below so it only works on i64 and
1630 // below.
1631 N0.getValueType().getSizeInBits() <= 64) {
1632 unsigned origWidth = N0.getValueType().getSizeInBits();
1633 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1634 // 8 bits, but have to be careful...
1635 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1636 origWidth = Lod->getMemoryVT().getSizeInBits();
1637 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1638 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1639 uint64_t newMask = (1ULL << width) - 1;
1640 for (unsigned offset=0; offset<origWidth/width; offset++) {
1641 if ((newMask & Mask) == Mask) {
1642 if (!TD->isLittleEndian())
1643 bestOffset = (origWidth/width - offset - 1) * (width/8);
1644 else
1645 bestOffset = (uint64_t)offset * (width/8);
1646 bestMask = Mask >> (offset * (width/8) * 8);
1647 bestWidth = width;
1648 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001649 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001650 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001651 }
1652 }
1653 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001654 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001655 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001656 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001657 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001658 SDValue Ptr = Lod->getBasePtr();
1659 if (bestOffset != 0)
1660 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1661 DAG.getConstant(bestOffset, PtrType));
1662 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1663 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1664 Lod->getSrcValue(),
1665 Lod->getSrcValueOffset() + bestOffset,
1666 false, NewAlign);
1667 return DAG.getSetCC(dl, VT,
1668 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
1669 DAG.getConstant(bestMask, newVT)),
1670 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001671 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001672 }
1673 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001674
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001675 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1676 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1677 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1678
1679 // If the comparison constant has bits in the upper part, the
1680 // zero-extended value could never match.
1681 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1682 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001683 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001684 case ISD::SETUGT:
1685 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001686 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001687 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001688 case ISD::SETULE:
1689 case ISD::SETNE: return DAG.getConstant(1, VT);
1690 case ISD::SETGT:
1691 case ISD::SETGE:
1692 // True if the sign bit of C1 is set.
1693 return DAG.getConstant(C1.isNegative(), VT);
1694 case ISD::SETLT:
1695 case ISD::SETLE:
1696 // True if the sign bit of C1 isn't set.
1697 return DAG.getConstant(C1.isNonNegative(), VT);
1698 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001699 break;
1700 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001701 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001702
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001703 // Otherwise, we can perform the comparison with the low bits.
1704 switch (Cond) {
1705 case ISD::SETEQ:
1706 case ISD::SETNE:
1707 case ISD::SETUGT:
1708 case ISD::SETUGE:
1709 case ISD::SETULT:
1710 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001711 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001712 if (DCI.isBeforeLegalizeOps() ||
1713 (isOperationLegal(ISD::SETCC, newVT) &&
1714 getCondCodeAction(Cond, newVT)==Legal))
1715 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1716 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1717 Cond);
1718 break;
1719 }
1720 default:
1721 break; // todo, be more careful with signed comparisons
1722 }
1723 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1724 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001725 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001726 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001727 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001728 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1729
1730 // If the extended part has any inconsistent bits, it cannot ever
1731 // compare equal. In other words, they have to be all ones or all
1732 // zeros.
1733 APInt ExtBits =
1734 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1735 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1736 return DAG.getConstant(Cond == ISD::SETNE, VT);
1737
1738 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001739 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001740 if (Op0Ty == ExtSrcTy) {
1741 ZextOp = N0.getOperand(0);
1742 } else {
1743 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1744 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1745 DAG.getConstant(Imm, Op0Ty));
1746 }
1747 if (!DCI.isCalledByLegalizer())
1748 DCI.AddToWorklist(ZextOp.getNode());
1749 // Otherwise, make this a use of a zext.
1750 return DAG.getSetCC(dl, VT, ZextOp,
1751 DAG.getConstant(C1 & APInt::getLowBitsSet(
1752 ExtDstTyBits,
1753 ExtSrcTyBits),
1754 ExtDstTy),
1755 Cond);
1756 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1757 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1758
1759 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1760 if (N0.getOpcode() == ISD::SETCC) {
1761 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
1762 if (TrueWhenTrue)
1763 return N0;
Evan Chengfa1eb272007-02-08 22:13:59 +00001764
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001765 // Invert the condition.
1766 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1767 CC = ISD::getSetCCInverse(CC,
1768 N0.getOperand(0).getValueType().isInteger());
1769 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001770 }
1771
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001772 if ((N0.getOpcode() == ISD::XOR ||
1773 (N0.getOpcode() == ISD::AND &&
1774 N0.getOperand(0).getOpcode() == ISD::XOR &&
1775 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1776 isa<ConstantSDNode>(N0.getOperand(1)) &&
1777 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1778 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1779 // can only do this if the top bits are known zero.
1780 unsigned BitWidth = N0.getValueSizeInBits();
1781 if (DAG.MaskedValueIsZero(N0,
1782 APInt::getHighBitsSet(BitWidth,
1783 BitWidth-1))) {
1784 // Okay, get the un-inverted input value.
1785 SDValue Val;
1786 if (N0.getOpcode() == ISD::XOR)
1787 Val = N0.getOperand(0);
1788 else {
1789 assert(N0.getOpcode() == ISD::AND &&
1790 N0.getOperand(0).getOpcode() == ISD::XOR);
1791 // ((X^1)&1)^1 -> X & 1
1792 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1793 N0.getOperand(0).getOperand(0),
1794 N0.getOperand(1));
1795 }
1796 return DAG.getSetCC(dl, VT, Val, N1,
1797 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1798 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001799 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001800 }
1801
1802 APInt MinVal, MaxVal;
1803 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1804 if (ISD::isSignedIntSetCC(Cond)) {
1805 MinVal = APInt::getSignedMinValue(OperandBitSize);
1806 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1807 } else {
1808 MinVal = APInt::getMinValue(OperandBitSize);
1809 MaxVal = APInt::getMaxValue(OperandBitSize);
1810 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001811
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001812 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1813 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1814 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1815 // X >= C0 --> X > (C0-1)
1816 return DAG.getSetCC(dl, VT, N0,
1817 DAG.getConstant(C1-1, N1.getValueType()),
1818 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1819 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001820
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001821 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1822 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1823 // X <= C0 --> X < (C0+1)
1824 return DAG.getSetCC(dl, VT, N0,
1825 DAG.getConstant(C1+1, N1.getValueType()),
1826 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1827 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001828
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001829 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1830 return DAG.getConstant(0, VT); // X < MIN --> false
1831 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1832 return DAG.getConstant(1, VT); // X >= MIN --> true
1833 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1834 return DAG.getConstant(0, VT); // X > MAX --> false
1835 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1836 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001837
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001838 // Canonicalize setgt X, Min --> setne X, Min
1839 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1840 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1841 // Canonicalize setlt X, Max --> setne X, Max
1842 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1843 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001844
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001845 // If we have setult X, 1, turn it into seteq X, 0
1846 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1847 return DAG.getSetCC(dl, VT, N0,
1848 DAG.getConstant(MinVal, N0.getValueType()),
1849 ISD::SETEQ);
1850 // If we have setugt X, Max-1, turn it into seteq X, Max
1851 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1852 return DAG.getSetCC(dl, VT, N0,
1853 DAG.getConstant(MaxVal, N0.getValueType()),
1854 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001855
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001856 // If we have "setcc X, C0", check to see if we can shrink the immediate
1857 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001858
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001859 // SETUGT X, SINTMAX -> SETLT X, 0
1860 if (Cond == ISD::SETUGT &&
1861 C1 == APInt::getSignedMaxValue(OperandBitSize))
1862 return DAG.getSetCC(dl, VT, N0,
1863 DAG.getConstant(0, N1.getValueType()),
1864 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001865
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001866 // SETULT X, SINTMIN -> SETGT X, -1
1867 if (Cond == ISD::SETULT &&
1868 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1869 SDValue ConstMinusOne =
1870 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1871 N1.getValueType());
1872 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1873 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001874
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001875 // Fold bit comparisons when we can.
1876 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1877 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1878 if (ConstantSDNode *AndRHS =
1879 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001880 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001881 getPointerTy() : getShiftAmountTy();
1882 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1883 // Perform the xform if the AND RHS is a single bit.
1884 if (isPowerOf2_64(AndRHS->getZExtValue())) {
1885 return DAG.getNode(ISD::SRL, dl, VT, N0,
1886 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1887 ShiftTy));
1888 }
1889 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
1890 // (X & 8) == 8 --> (X & 8) >> 3
1891 // Perform the xform if C1 is a single bit.
1892 if (C1.isPowerOf2()) {
1893 return DAG.getNode(ISD::SRL, dl, VT, N0,
1894 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001895 }
1896 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001897 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001898 }
1899
Gabor Greifba36cb52008-08-28 21:40:38 +00001900 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001901 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001902 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001903 if (O.getNode()) return O;
1904 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001905 // If the RHS of an FP comparison is a constant, simplify it away in
1906 // some cases.
1907 if (CFP->getValueAPF().isNaN()) {
1908 // If an operand is known to be a nan, we can fold it.
1909 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001910 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001911 case 0: // Known false.
1912 return DAG.getConstant(0, VT);
1913 case 1: // Known true.
1914 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001915 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001916 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001917 }
1918 }
1919
1920 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1921 // constant if knowing that the operand is non-nan is enough. We prefer to
1922 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1923 // materialize 0.0.
1924 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001925 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001926 }
1927
1928 if (N0 == N1) {
1929 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001930 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001931 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1932 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1933 if (UOF == 2) // FP operators that are undefined on NaNs.
1934 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1935 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1936 return DAG.getConstant(UOF, VT);
1937 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1938 // if it is not already.
1939 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1940 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001941 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001942 }
1943
1944 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001945 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001946 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1947 N0.getOpcode() == ISD::XOR) {
1948 // Simplify (X+Y) == (X+Z) --> Y == Z
1949 if (N0.getOpcode() == N1.getOpcode()) {
1950 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001951 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001952 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001953 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001954 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1955 // If X op Y == Y op X, try other combinations.
1956 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001957 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1958 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001959 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001960 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1961 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001962 }
1963 }
1964
1965 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1966 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1967 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001968 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001969 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001970 DAG.getConstant(RHSC->getAPIntValue()-
1971 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001972 N0.getValueType()), Cond);
1973 }
1974
1975 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1976 if (N0.getOpcode() == ISD::XOR)
1977 // If we know that all of the inverted bits are zero, don't bother
1978 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001979 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1980 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001981 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001982 DAG.getConstant(LHSR->getAPIntValue() ^
1983 RHSC->getAPIntValue(),
1984 N0.getValueType()),
1985 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001986 }
1987
1988 // Turn (C1-X) == C2 --> X == C1-C2
1989 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001990 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001991 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001992 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001993 DAG.getConstant(SUBC->getAPIntValue() -
1994 RHSC->getAPIntValue(),
1995 N0.getValueType()),
1996 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001997 }
1998 }
1999 }
2000
2001 // Simplify (X+Z) == X --> Z == 0
2002 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002003 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002004 DAG.getConstant(0, N0.getValueType()), Cond);
2005 if (N0.getOperand(1) == N1) {
2006 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002007 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002008 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002009 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002010 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2011 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002012 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002013 N1,
2014 DAG.getConstant(1, getShiftAmountTy()));
2015 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002016 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002017 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002018 }
2019 }
2020 }
2021
2022 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2023 N1.getOpcode() == ISD::XOR) {
2024 // Simplify X == (X+Z) --> Z == 0
2025 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002026 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002027 DAG.getConstant(0, N1.getValueType()), Cond);
2028 } else if (N1.getOperand(1) == N0) {
2029 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002030 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002031 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002032 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002033 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2034 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002035 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002036 DAG.getConstant(1, getShiftAmountTy()));
2037 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002038 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002039 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002040 }
2041 }
2042 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002043
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002044 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002045 // Note that where y is variable and is known to have at most
2046 // one bit set (for example, if it is z&1) we cannot do this;
2047 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002048 if (N0.getOpcode() == ISD::AND)
2049 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002050 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002051 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2052 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002053 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002054 }
2055 }
2056 if (N1.getOpcode() == ISD::AND)
2057 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002058 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002059 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2060 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002061 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002062 }
2063 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002064 }
2065
2066 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002067 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002069 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002070 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002071 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2073 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002074 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002075 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002076 break;
2077 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002079 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002080 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2081 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 Temp = DAG.getNOT(dl, N0, MVT::i1);
2083 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002084 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002085 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002086 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002087 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2088 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 Temp = DAG.getNOT(dl, N1, MVT::i1);
2090 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002091 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002092 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002093 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002094 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2095 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 Temp = DAG.getNOT(dl, N0, MVT::i1);
2097 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002098 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002099 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002100 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002101 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2102 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 Temp = DAG.getNOT(dl, N1, MVT::i1);
2104 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002105 break;
2106 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002108 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002109 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002110 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002111 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002112 }
2113 return N0;
2114 }
2115
2116 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002117 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002118}
2119
Evan Chengad4196b2008-05-12 19:56:52 +00002120/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2121/// node is a GlobalAddress + offset.
2122bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2123 int64_t &Offset) const {
2124 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002125 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2126 GA = GASD->getGlobal();
2127 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002128 return true;
2129 }
2130
2131 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002132 SDValue N1 = N->getOperand(0);
2133 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002134 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002135 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2136 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002137 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002138 return true;
2139 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002140 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002141 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2142 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002143 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002144 return true;
2145 }
2146 }
2147 }
2148 return false;
2149}
2150
2151
Nate Begemanabc01992009-06-05 21:37:30 +00002152/// isConsecutiveLoad - Return true if LD is loading 'Bytes' bytes from a
2153/// location that is 'Dist' units away from the location that the 'Base' load
2154/// is loading from.
2155bool TargetLowering::isConsecutiveLoad(LoadSDNode *LD, LoadSDNode *Base,
2156 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00002157 const MachineFrameInfo *MFI) const {
Nate Begemanabc01992009-06-05 21:37:30 +00002158 if (LD->getChain() != Base->getChain())
Evan Chengad4196b2008-05-12 19:56:52 +00002159 return false;
Owen Andersone50ed302009-08-10 22:56:29 +00002160 EVT VT = LD->getValueType(0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002161 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00002162 return false;
2163
Dan Gohman475871a2008-07-27 21:46:04 +00002164 SDValue Loc = LD->getOperand(1);
2165 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00002166 if (Loc.getOpcode() == ISD::FrameIndex) {
2167 if (BaseLoc.getOpcode() != ISD::FrameIndex)
2168 return false;
2169 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
2170 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
2171 int FS = MFI->getObjectSize(FI);
2172 int BFS = MFI->getObjectSize(BFI);
2173 if (FS != BFS || FS != (int)Bytes) return false;
2174 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
2175 }
Nate Begemanabc01992009-06-05 21:37:30 +00002176 if (Loc.getOpcode() == ISD::ADD && Loc.getOperand(0) == BaseLoc) {
2177 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Loc.getOperand(1));
2178 if (V && (V->getSExtValue() == Dist*Bytes))
2179 return true;
2180 }
Evan Chengad4196b2008-05-12 19:56:52 +00002181
2182 GlobalValue *GV1 = NULL;
2183 GlobalValue *GV2 = NULL;
2184 int64_t Offset1 = 0;
2185 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00002186 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
2187 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00002188 if (isGA1 && isGA2 && GV1 == GV2)
2189 return Offset1 == (Offset2 + Dist*Bytes);
2190 return false;
2191}
2192
2193
Dan Gohman475871a2008-07-27 21:46:04 +00002194SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002195PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2196 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002197 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002198}
2199
Chris Lattnereb8146b2006-02-04 02:13:02 +00002200//===----------------------------------------------------------------------===//
2201// Inline Assembler Implementation Methods
2202//===----------------------------------------------------------------------===//
2203
Chris Lattner4376fea2008-04-27 00:09:47 +00002204
Chris Lattnereb8146b2006-02-04 02:13:02 +00002205TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002206TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002207 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002208 if (Constraint.size() == 1) {
2209 switch (Constraint[0]) {
2210 default: break;
2211 case 'r': return C_RegisterClass;
2212 case 'm': // memory
2213 case 'o': // offsetable
2214 case 'V': // not offsetable
2215 return C_Memory;
2216 case 'i': // Simple Integer or Relocatable Constant
2217 case 'n': // Simple Integer
2218 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002219 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002220 case 'I': // Target registers.
2221 case 'J':
2222 case 'K':
2223 case 'L':
2224 case 'M':
2225 case 'N':
2226 case 'O':
2227 case 'P':
2228 return C_Other;
2229 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002230 }
Chris Lattner065421f2007-03-25 02:18:14 +00002231
2232 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2233 Constraint[Constraint.size()-1] == '}')
2234 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002235 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002236}
2237
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002238/// LowerXConstraint - try to replace an X constraint, which matches anything,
2239/// with another that has more specific requirements based on the type of the
2240/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002241const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002242 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002243 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002244 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002245 return "f"; // works for many targets
2246 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002247}
2248
Chris Lattner48884cd2007-08-25 00:47:38 +00002249/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2250/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002251void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002252 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002253 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002254 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002255 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002256 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002257 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002258 case 'X': // Allows any operand; labels (basic block) use this.
2259 if (Op.getOpcode() == ISD::BasicBlock) {
2260 Ops.push_back(Op);
2261 return;
2262 }
2263 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002264 case 'i': // Simple Integer or Relocatable Constant
2265 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002266 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002267 // These operands are interested in values of the form (GV+C), where C may
2268 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2269 // is possible and fine if either GV or C are missing.
2270 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2271 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2272
2273 // If we have "(add GV, C)", pull out GV/C
2274 if (Op.getOpcode() == ISD::ADD) {
2275 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2276 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2277 if (C == 0 || GA == 0) {
2278 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2279 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2280 }
2281 if (C == 0 || GA == 0)
2282 C = 0, GA = 0;
2283 }
2284
2285 // If we find a valid operand, map to the TargetXXX version so that the
2286 // value itself doesn't get selected.
2287 if (GA) { // Either &GV or &GV+C
2288 if (ConstraintLetter != 'n') {
2289 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002290 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002291 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2292 Op.getValueType(), Offs));
2293 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002294 }
2295 }
2296 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002297 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002298 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002299 // gcc prints these as sign extended. Sign extend value to 64 bits
2300 // now; without this it would get ZExt'd later in
2301 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2302 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002303 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002304 return;
2305 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002306 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002307 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002308 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002309 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002310}
2311
Chris Lattner4ccb0702006-01-26 20:37:03 +00002312std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002313getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002314 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002315 return std::vector<unsigned>();
2316}
2317
2318
2319std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002320getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002321 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002322 if (Constraint[0] != '{')
2323 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002324 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2325
2326 // Remove the braces from around the name.
2327 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002328
2329 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002330 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2331 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002332 E = RI->regclass_end(); RCI != E; ++RCI) {
2333 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002334
2335 // If none of the the value types for this register class are valid, we
2336 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2337 bool isLegal = false;
2338 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2339 I != E; ++I) {
2340 if (isTypeLegal(*I)) {
2341 isLegal = true;
2342 break;
2343 }
2344 }
2345
2346 if (!isLegal) continue;
2347
Chris Lattner1efa40f2006-02-22 00:56:39 +00002348 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2349 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002350 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002351 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002352 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002353 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002354
Chris Lattner1efa40f2006-02-22 00:56:39 +00002355 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002356}
Evan Cheng30b37b52006-03-13 23:18:16 +00002357
2358//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002359// Constraint Selection.
2360
Chris Lattner6bdcda32008-10-17 16:47:46 +00002361/// isMatchingInputConstraint - Return true of this is an input operand that is
2362/// a matching constraint like "4".
2363bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002364 assert(!ConstraintCode.empty() && "No known constraint!");
2365 return isdigit(ConstraintCode[0]);
2366}
2367
2368/// getMatchedOperand - If this is an input matching constraint, this method
2369/// returns the output operand it matches.
2370unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2371 assert(!ConstraintCode.empty() && "No known constraint!");
2372 return atoi(ConstraintCode.c_str());
2373}
2374
2375
Chris Lattner4376fea2008-04-27 00:09:47 +00002376/// getConstraintGenerality - Return an integer indicating how general CT
2377/// is.
2378static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2379 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002380 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002381 case TargetLowering::C_Other:
2382 case TargetLowering::C_Unknown:
2383 return 0;
2384 case TargetLowering::C_Register:
2385 return 1;
2386 case TargetLowering::C_RegisterClass:
2387 return 2;
2388 case TargetLowering::C_Memory:
2389 return 3;
2390 }
2391}
2392
2393/// ChooseConstraint - If there are multiple different constraints that we
2394/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002395/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002396/// Other -> immediates and magic values
2397/// Register -> one specific register
2398/// RegisterClass -> a group of regs
2399/// Memory -> memory
2400/// Ideally, we would pick the most specific constraint possible: if we have
2401/// something that fits into a register, we would pick it. The problem here
2402/// is that if we have something that could either be in a register or in
2403/// memory that use of the register could cause selection of *other*
2404/// operands to fail: they might only succeed if we pick memory. Because of
2405/// this the heuristic we use is:
2406///
2407/// 1) If there is an 'other' constraint, and if the operand is valid for
2408/// that constraint, use it. This makes us take advantage of 'i'
2409/// constraints when available.
2410/// 2) Otherwise, pick the most general constraint present. This prefers
2411/// 'm' over 'r', for example.
2412///
2413static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002414 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002415 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002416 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2417 unsigned BestIdx = 0;
2418 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2419 int BestGenerality = -1;
2420
2421 // Loop over the options, keeping track of the most general one.
2422 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2423 TargetLowering::ConstraintType CType =
2424 TLI.getConstraintType(OpInfo.Codes[i]);
2425
Chris Lattner5a096902008-04-27 00:37:18 +00002426 // If this is an 'other' constraint, see if the operand is valid for it.
2427 // For example, on X86 we might have an 'rI' constraint. If the operand
2428 // is an integer in the range [0..31] we want to use I (saving a load
2429 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002430 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002431 assert(OpInfo.Codes[i].size() == 1 &&
2432 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002433 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002434 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002435 ResultOps, *DAG);
2436 if (!ResultOps.empty()) {
2437 BestType = CType;
2438 BestIdx = i;
2439 break;
2440 }
2441 }
2442
Chris Lattner4376fea2008-04-27 00:09:47 +00002443 // This constraint letter is more general than the previous one, use it.
2444 int Generality = getConstraintGenerality(CType);
2445 if (Generality > BestGenerality) {
2446 BestType = CType;
2447 BestIdx = i;
2448 BestGenerality = Generality;
2449 }
2450 }
2451
2452 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2453 OpInfo.ConstraintType = BestType;
2454}
2455
2456/// ComputeConstraintToUse - Determines the constraint code and constraint
2457/// type to use for the specific AsmOperandInfo, setting
2458/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002459void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002460 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002461 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002462 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002463 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2464
2465 // Single-letter constraints ('r') are very common.
2466 if (OpInfo.Codes.size() == 1) {
2467 OpInfo.ConstraintCode = OpInfo.Codes[0];
2468 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2469 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002470 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002471 }
2472
2473 // 'X' matches anything.
2474 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2475 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002476 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002477 // the result, which is not what we want to look at; leave them alone.
2478 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002479 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2480 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002481 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002482 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002483
2484 // Otherwise, try to resolve it to something we know about by looking at
2485 // the actual operand type.
2486 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2487 OpInfo.ConstraintCode = Repl;
2488 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2489 }
2490 }
2491}
2492
2493//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002494// Loop Strength Reduction hooks
2495//===----------------------------------------------------------------------===//
2496
Chris Lattner1436bb62007-03-30 23:14:50 +00002497/// isLegalAddressingMode - Return true if the addressing mode represented
2498/// by AM is legal for this target, for a load/store of the specified type.
2499bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2500 const Type *Ty) const {
2501 // The default implementation of this implements a conservative RISCy, r+r and
2502 // r+i addr mode.
2503
2504 // Allows a sign-extended 16-bit immediate field.
2505 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2506 return false;
2507
2508 // No global is ever allowed as a base.
2509 if (AM.BaseGV)
2510 return false;
2511
2512 // Only support r+r,
2513 switch (AM.Scale) {
2514 case 0: // "r+i" or just "i", depending on HasBaseReg.
2515 break;
2516 case 1:
2517 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2518 return false;
2519 // Otherwise we have r+r or r+i.
2520 break;
2521 case 2:
2522 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2523 return false;
2524 // Allow 2*r as r+r.
2525 break;
2526 }
2527
2528 return true;
2529}
2530
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002531/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2532/// return a DAG expression to select that will generate the same value by
2533/// multiplying by a magic number. See:
2534/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002535SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2536 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002537 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002538 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002539
2540 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002541 // FIXME: We should be more aggressive here.
2542 if (!isTypeLegal(VT))
2543 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002544
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002545 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002546 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002547
2548 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002549 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002550 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002551 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002552 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002553 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002554 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002555 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002556 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002557 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002558 else
Dan Gohman475871a2008-07-27 21:46:04 +00002559 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002560 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002561 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002562 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002563 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002564 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002565 }
2566 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002567 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002568 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002569 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002570 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002571 }
2572 // Shift right algebraic if shift value is nonzero
2573 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002574 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002575 DAG.getConstant(magics.s, getShiftAmountTy()));
2576 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002577 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002578 }
2579 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002580 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002581 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002582 getShiftAmountTy()));
2583 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002584 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002585 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002586}
2587
2588/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2589/// return a DAG expression to select that will generate the same value by
2590/// multiplying by a magic number. See:
2591/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002592SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2593 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002594 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002595 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002596
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002597 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002598 // FIXME: We should be more aggressive here.
2599 if (!isTypeLegal(VT))
2600 return SDValue();
2601
2602 // FIXME: We should use a narrower constant when the upper
2603 // bits are known to be zero.
2604 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002605 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002606
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002607 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002608 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002609 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002610 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002611 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002612 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002613 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002614 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002615 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002616 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002617 else
Dan Gohman475871a2008-07-27 21:46:04 +00002618 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002619 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002620 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002621
2622 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002623 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2624 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002625 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002626 DAG.getConstant(magics.s, getShiftAmountTy()));
2627 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002628 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002629 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002630 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002631 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002632 DAG.getConstant(1, getShiftAmountTy()));
2633 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002634 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002635 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002636 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002637 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002638 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002639 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2640 }
2641}