blob: 98206596952dcee8f2ab0cdcca967641fc2e6f5e [file] [log] [blame]
Evan Cheng94214702011-07-01 20:45:01 +00001//===-- MCSubtargetInfo.cpp - Subtarget Information -----------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/MC/MCSubtargetInfo.h"
11#include "llvm/MC/MCInstrItineraries.h"
12#include "llvm/MC/SubtargetFeature.h"
13#include "llvm/ADT/StringRef.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000014#include "llvm/ADT/Triple.h"
Evan Cheng94214702011-07-01 20:45:01 +000015#include "llvm/Support/raw_ostream.h"
16#include <algorithm>
17
18using namespace llvm;
19
Andrew Trick2661b412012-07-07 04:00:00 +000020MCSchedModel MCSchedModel::DefaultSchedModel; // For unknown processors.
21
Evan Cheng59ee62d2011-07-11 03:57:24 +000022void
23MCSubtargetInfo::InitMCSubtargetInfo(StringRef TT, StringRef CPU, StringRef FS,
24 const SubtargetFeatureKV *PF,
25 const SubtargetFeatureKV *PD,
Andrew Trick2661b412012-07-07 04:00:00 +000026 const SubtargetInfoKV *ProcSched,
Evan Cheng59ee62d2011-07-11 03:57:24 +000027 const InstrStage *IS,
28 const unsigned *OC,
29 const unsigned *FP,
30 unsigned NF, unsigned NP) {
31 TargetTriple = TT;
Evan Cheng0ddff1b2011-07-07 07:07:08 +000032 ProcFeatures = PF;
33 ProcDesc = PD;
Andrew Trick72d048b2012-09-14 20:26:41 +000034 ProcSchedModels = ProcSched;
Evan Cheng0ddff1b2011-07-07 07:07:08 +000035 Stages = IS;
36 OperandCycles = OC;
Andrew Tricka11a6282012-07-07 03:59:48 +000037 ForwardingPaths = FP;
Evan Cheng0ddff1b2011-07-07 07:07:08 +000038 NumFeatures = NF;
39 NumProcs = NP;
40
41 SubtargetFeatures Features(FS);
42 FeatureBits = Features.getFeatureBits(CPU, ProcDesc, NumProcs,
43 ProcFeatures, NumFeatures);
44}
45
46
47/// ReInitMCSubtargetInfo - Change CPU (and optionally supplemented with
48/// feature string) and recompute feature bits.
49uint64_t MCSubtargetInfo::ReInitMCSubtargetInfo(StringRef CPU, StringRef FS) {
50 SubtargetFeatures Features(FS);
51 FeatureBits = Features.getFeatureBits(CPU, ProcDesc, NumProcs,
52 ProcFeatures, NumFeatures);
53 return FeatureBits;
54}
55
Evan Chengffc0e732011-07-09 05:47:46 +000056/// ToggleFeature - Toggle a feature and returns the re-computed feature
57/// bits. This version does not change the implied bits.
58uint64_t MCSubtargetInfo::ToggleFeature(uint64_t FB) {
59 FeatureBits ^= FB;
60 return FeatureBits;
61}
62
63/// ToggleFeature - Toggle a feature and returns the re-computed feature
64/// bits. This version will also change all implied bits.
65uint64_t MCSubtargetInfo::ToggleFeature(StringRef FS) {
66 SubtargetFeatures Features;
67 FeatureBits = Features.ToggleFeature(FeatureBits, FS,
68 ProcFeatures, NumFeatures);
69 return FeatureBits;
70}
71
72
Roman Divacky98eb98b2012-09-05 21:43:57 +000073const MCSchedModel *
Andrew Trick2661b412012-07-07 04:00:00 +000074MCSubtargetInfo::getSchedModelForCPU(StringRef CPU) const {
Andrew Trick72d048b2012-09-14 20:26:41 +000075 assert(ProcSchedModels && "Processor machine model not available!");
Evan Cheng94214702011-07-01 20:45:01 +000076
77#ifndef NDEBUG
78 for (size_t i = 1; i < NumProcs; i++) {
Andrew Trick72d048b2012-09-14 20:26:41 +000079 assert(strcmp(ProcSchedModels[i - 1].Key, ProcSchedModels[i].Key) < 0 &&
Andrew Trick2661b412012-07-07 04:00:00 +000080 "Processor machine model table is not sorted");
Evan Cheng94214702011-07-01 20:45:01 +000081 }
82#endif
83
84 // Find entry
85 SubtargetInfoKV KV;
86 KV.Key = CPU.data();
87 const SubtargetInfoKV *Found =
Andrew Trick72d048b2012-09-14 20:26:41 +000088 std::lower_bound(ProcSchedModels, ProcSchedModels+NumProcs, KV);
89 if (Found == ProcSchedModels+NumProcs || StringRef(Found->Key) != CPU) {
Evan Cheng94214702011-07-01 20:45:01 +000090 errs() << "'" << CPU
91 << "' is not a recognized processor for this target"
92 << " (ignoring processor)\n";
Andrew Trick2661b412012-07-07 04:00:00 +000093 return &MCSchedModel::DefaultSchedModel;
Evan Cheng94214702011-07-01 20:45:01 +000094 }
Andrew Trick2661b412012-07-07 04:00:00 +000095 assert(Found->Value && "Missing processor SchedModel value");
Roman Divacky98eb98b2012-09-05 21:43:57 +000096 return (const MCSchedModel *)Found->Value;
Andrew Trick2661b412012-07-07 04:00:00 +000097}
Evan Cheng94214702011-07-01 20:45:01 +000098
Andrew Trick2661b412012-07-07 04:00:00 +000099InstrItineraryData
100MCSubtargetInfo::getInstrItineraryForCPU(StringRef CPU) const {
Roman Divacky98eb98b2012-09-05 21:43:57 +0000101 const MCSchedModel *SchedModel = getSchedModelForCPU(CPU);
Andrew Trick2661b412012-07-07 04:00:00 +0000102 return InstrItineraryData(SchedModel, Stages, OperandCycles, ForwardingPaths);
Evan Cheng94214702011-07-01 20:45:01 +0000103}