blob: 65ebdf827df3541038fe994ac5ab13f779d5f23c [file] [log] [blame]
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +000016#include "RegisterClassInfo.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000017#include "llvm/BasicBlock.h"
18#include "llvm/CodeGen/MachineFunctionPass.h"
19#include "llvm/CodeGen/MachineInstr.h"
Devang Patel459a36b2010-08-04 18:42:02 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/CodeGen/Passes.h"
24#include "llvm/CodeGen/RegAllocRegistry.h"
25#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
29#include "llvm/Support/ErrorHandling.h"
30#include "llvm/Support/raw_ostream.h"
31#include "llvm/ADT/DenseMap.h"
32#include "llvm/ADT/IndexedMap.h"
33#include "llvm/ADT/SmallSet.h"
34#include "llvm/ADT/SmallVector.h"
35#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
37#include <algorithm>
38using namespace llvm;
39
40STATISTIC(NumStores, "Number of stores added");
41STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +000042STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000043
44static RegisterRegAlloc
45 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
46
47namespace {
48 class RAFast : public MachineFunctionPass {
49 public:
50 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000051 RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1),
Owen Anderson081c34b2010-10-19 17:21:58 +000052 isBulkSpilling(false) {
53 initializePHIEliminationPass(*PassRegistry::getPassRegistry());
54 initializeTwoAddressInstructionPassPass(*PassRegistry::getPassRegistry());
55 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000056 private:
57 const TargetMachine *TM;
58 MachineFunction *MF;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +000059 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000060 const TargetRegisterInfo *TRI;
61 const TargetInstrInfo *TII;
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +000062 RegisterClassInfo RegClassInfo;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000063
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +000064 // Basic block currently being allocated.
65 MachineBasicBlock *MBB;
66
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000067 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
68 // values are spilled.
69 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
70
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000071 // Everything we know about a live virtual register.
72 struct LiveReg {
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000073 MachineInstr *LastUse; // Last instr to use reg.
74 unsigned PhysReg; // Currently held here.
75 unsigned short LastOpNum; // OpNum on LastUse.
76 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000077
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000078 LiveReg(unsigned p=0) : LastUse(0), PhysReg(p), LastOpNum(0),
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +000079 Dirty(false) {}
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000080 };
81
82 typedef DenseMap<unsigned, LiveReg> LiveRegMap;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +000083 typedef LiveRegMap::value_type LiveRegEntry;
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000084
85 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000086 // that is currently available in a physical register.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000087 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000088
Devang Patel459a36b2010-08-04 18:42:02 +000089 DenseMap<unsigned, MachineInstr *> LiveDbgValueMap;
90
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000091 // RegState - Track the state of a physical register.
92 enum RegState {
93 // A disabled register is not available for allocation, but an alias may
94 // be in use. A register can only be moved out of the disabled state if
95 // all aliases are disabled.
96 regDisabled,
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000097
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000098 // A free register is not currently in use and can be allocated
99 // immediately without checking aliases.
100 regFree,
101
Evan Chengd8a16242011-04-22 01:40:20 +0000102 // A reserved register has been assigned explicitly (e.g., setting up a
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000103 // call parameter), and it remains reserved until it is used.
104 regReserved
105
106 // A register state may also be a virtual register number, indication that
107 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000108 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000109 };
110
111 // PhysRegState - One of the RegState enums, or a virtreg.
112 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000113
114 // UsedInInstr - BitVector of physregs that are used in the current
115 // instruction, and so cannot be allocated.
116 BitVector UsedInInstr;
117
Jim Grosbach07cb6892010-09-01 19:16:29 +0000118 // SkippedInstrs - Descriptors of instructions whose clobber list was
119 // ignored because all registers were spilled. It is still necessary to
120 // mark all the clobbered registers as used by the function.
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +0000121 SmallPtrSet<const TargetInstrDesc*, 4> SkippedInstrs;
122
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000123 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
124 // completely after spilling all live registers. LiveRegMap entries should
125 // not be erased.
126 bool isBulkSpilling;
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000127
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000128 enum {
129 spillClean = 1,
130 spillDirty = 100,
131 spillImpossible = ~0u
132 };
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000133 public:
134 virtual const char *getPassName() const {
135 return "Fast Register Allocator";
136 }
137
138 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
139 AU.setPreservesCFG();
140 AU.addRequiredID(PHIEliminationID);
141 AU.addRequiredID(TwoAddressInstructionPassID);
142 MachineFunctionPass::getAnalysisUsage(AU);
143 }
144
145 private:
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000146 bool runOnMachineFunction(MachineFunction &Fn);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000147 void AllocateBasicBlock();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000148 void handleThroughOperands(MachineInstr *MI,
149 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000150 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000151 bool isLastUseOfLocalReg(MachineOperand&);
152
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000153 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000154 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000155 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000156 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000157 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000158
159 void usePhysReg(MachineOperand&);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000160 void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000161 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000162 void assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg);
163 void allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000164 LiveRegMap::iterator defineVirtReg(MachineInstr *MI, unsigned OpNum,
165 unsigned VirtReg, unsigned Hint);
166 LiveRegMap::iterator reloadVirtReg(MachineInstr *MI, unsigned OpNum,
167 unsigned VirtReg, unsigned Hint);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000168 void spillAll(MachineInstr *MI);
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000169 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000170 };
171 char RAFast::ID = 0;
172}
173
174/// getStackSpaceFor - This allocates space for the specified virtual register
175/// to be held on the stack.
176int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
177 // Find the location Reg would belong...
178 int SS = StackSlotForVirtReg[VirtReg];
179 if (SS != -1)
180 return SS; // Already has space allocated?
181
182 // Allocate a new stack object for this spill location...
183 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
184 RC->getAlignment());
185
186 // Assign the slot.
187 StackSlotForVirtReg[VirtReg] = FrameIdx;
188 return FrameIdx;
189}
190
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000191/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
192/// its virtual register, and it is guaranteed to be a block-local register.
193///
194bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
195 // Check for non-debug uses or defs following MO.
196 // This is the most likely way to fail - fast path it.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000197 MachineOperand *Next = &MO;
198 while ((Next = Next->getNextOperandForReg()))
199 if (!Next->isDebug())
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000200 return false;
201
202 // If the register has ever been spilled or reloaded, we conservatively assume
203 // it is a global register used in multiple blocks.
204 if (StackSlotForVirtReg[MO.getReg()] != -1)
205 return false;
206
207 // Check that the use/def chain has exactly one operand - MO.
208 return &MRI->reg_nodbg_begin(MO.getReg()).getOperand() == &MO;
209}
210
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000211/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000212void RAFast::addKillFlag(const LiveReg &LR) {
213 if (!LR.LastUse) return;
214 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000215 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
216 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000217 MO.setIsKill();
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000218 else
219 LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true);
220 }
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000221}
222
223/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000224void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
225 addKillFlag(LRI->second);
226 const LiveReg &LR = LRI->second;
227 assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping");
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000228 PhysRegState[LR.PhysReg] = regFree;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000229 // Erase from LiveVirtRegs unless we're spilling in bulk.
230 if (!isBulkSpilling)
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000231 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000232}
233
234/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000235void RAFast::killVirtReg(unsigned VirtReg) {
236 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
237 "killVirtReg needs a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000238 LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg);
239 if (LRI != LiveVirtRegs.end())
240 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000241}
242
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000243/// spillVirtReg - This method spills the value specified by VirtReg into the
Eli Friedman24a11822010-08-21 20:19:51 +0000244/// corresponding stack slot if needed.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000245void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000246 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
247 "Spilling a physical register is illegal!");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000248 LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg);
249 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
250 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000251}
252
253/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000254void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000255 LiveRegMap::iterator LRI) {
256 LiveReg &LR = LRI->second;
257 assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000258
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000259 if (LR.Dirty) {
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000260 // If this physreg is used by the instruction, we want to kill it on the
261 // instruction, not on the spill.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000262 bool SpillKill = LR.LastUse != MI;
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000263 LR.Dirty = false;
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000264 DEBUG(dbgs() << "Spilling " << PrintReg(LRI->first, TRI)
265 << " in " << PrintReg(LR.PhysReg, TRI));
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000266 const TargetRegisterClass *RC = MRI->getRegClass(LRI->first);
267 int FI = getStackSpaceFor(LRI->first, RC);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000268 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000269 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000270 ++NumStores; // Update statistics
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000271
Jim Grosbach07cb6892010-09-01 19:16:29 +0000272 // If this register is used by DBG_VALUE then insert new DBG_VALUE to
Devang Patel459a36b2010-08-04 18:42:02 +0000273 // identify spilled location as the place to find corresponding variable's
274 // value.
275 if (MachineInstr *DBG = LiveDbgValueMap.lookup(LRI->first)) {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000276 const MDNode *MDPtr =
Devang Patel459a36b2010-08-04 18:42:02 +0000277 DBG->getOperand(DBG->getNumOperands()-1).getMetadata();
278 int64_t Offset = 0;
279 if (DBG->getOperand(1).isImm())
280 Offset = DBG->getOperand(1).getImm();
Devang Patel31defcf2010-08-06 00:26:18 +0000281 DebugLoc DL;
282 if (MI == MBB->end()) {
283 // If MI is at basic block end then use last instruction's location.
284 MachineBasicBlock::iterator EI = MI;
285 DL = (--EI)->getDebugLoc();
286 }
287 else
288 DL = MI->getDebugLoc();
Jim Grosbach07cb6892010-09-01 19:16:29 +0000289 if (MachineInstr *NewDV =
Devang Patel459a36b2010-08-04 18:42:02 +0000290 TII->emitFrameIndexDebugValue(*MF, FI, Offset, MDPtr, DL)) {
291 MachineBasicBlock *MBB = DBG->getParent();
292 MBB->insert(MI, NewDV);
293 DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV);
294 LiveDbgValueMap[LRI->first] = NewDV;
295 }
296 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000297 if (SpillKill)
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000298 LR.LastUse = 0; // Don't kill register again
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000299 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000300 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000301}
302
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000303/// spillAll - Spill all dirty virtregs without killing them.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000304void RAFast::spillAll(MachineInstr *MI) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000305 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000306 isBulkSpilling = true;
Jakob Stoklund Olesen29979852010-05-17 20:01:22 +0000307 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
308 // of spilling here is deterministic, if arbitrary.
309 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
310 i != e; ++i)
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000311 spillVirtReg(MI, i);
312 LiveVirtRegs.clear();
313 isBulkSpilling = false;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000314}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000315
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000316/// usePhysReg - Handle the direct use of a physical register.
317/// Check that the register is not used by a virtreg.
318/// Kill the physreg, marking it free.
319/// This may add implicit kills to MO->getParent() and invalidate MO.
320void RAFast::usePhysReg(MachineOperand &MO) {
321 unsigned PhysReg = MO.getReg();
322 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
323 "Bad usePhysReg operand");
324
325 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000326 case regDisabled:
327 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000328 case regReserved:
329 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000330 // Fall through
331 case regFree:
332 UsedInInstr.set(PhysReg);
333 MO.setIsKill();
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000334 return;
335 default:
Eric Christopherf299da82010-12-08 21:35:09 +0000336 // The physreg was allocated to a virtual register. That means the value we
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000337 // wanted has been clobbered.
338 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000339 }
340
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000341 // Maybe a superregister is reserved?
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000342 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
343 unsigned Alias = *AS; ++AS) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000344 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000345 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000346 break;
347 case regReserved:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000348 assert(TRI->isSuperRegister(PhysReg, Alias) &&
349 "Instruction is not using a subregister of a reserved register");
350 // Leave the superregister in the working set.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000351 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000352 UsedInInstr.set(Alias);
353 MO.getParent()->addRegisterKilled(Alias, TRI, true);
354 return;
355 case regFree:
356 if (TRI->isSuperRegister(PhysReg, Alias)) {
357 // Leave the superregister in the working set.
358 UsedInInstr.set(Alias);
359 MO.getParent()->addRegisterKilled(Alias, TRI, true);
360 return;
361 }
362 // Some other alias was in the working set - clear it.
363 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000364 break;
365 default:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000366 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000367 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000368 }
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000369
370 // All aliases are disabled, bring register into working set.
371 PhysRegState[PhysReg] = regFree;
372 UsedInInstr.set(PhysReg);
373 MO.setIsKill();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000374}
375
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000376/// definePhysReg - Mark PhysReg as reserved or free after spilling any
377/// virtregs. This is very similar to defineVirtReg except the physreg is
378/// reserved instead of allocated.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000379void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg,
380 RegState NewState) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000381 UsedInInstr.set(PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000382 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
383 case regDisabled:
384 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000385 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000386 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000387 // Fall through.
388 case regFree:
389 case regReserved:
390 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000391 return;
392 }
393
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000394 // This is a disabled register, disable all aliases.
395 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000396 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
397 unsigned Alias = *AS; ++AS) {
398 switch (unsigned VirtReg = PhysRegState[Alias]) {
399 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000400 break;
401 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000402 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000403 // Fall through.
404 case regFree:
405 case regReserved:
406 PhysRegState[Alias] = regDisabled;
407 if (TRI->isSuperRegister(PhysReg, Alias))
408 return;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000409 break;
410 }
411 }
412}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000413
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000414
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000415// calcSpillCost - Return the cost of spilling clearing out PhysReg and
416// aliases so it is free for allocation.
417// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
418// can be allocated directly.
419// Returns spillImpossible when PhysReg or an alias can't be spilled.
420unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Eric Christopher0b756342011-04-12 22:17:44 +0000421 if (UsedInInstr.test(PhysReg)) {
422 DEBUG(dbgs() << "PhysReg: " << PhysReg << " is already used in instr.\n");
Jakob Stoklund Olesenb8acb7b2010-05-17 21:02:08 +0000423 return spillImpossible;
Eric Christopher0b756342011-04-12 22:17:44 +0000424 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000425 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
426 case regDisabled:
427 break;
428 case regFree:
429 return 0;
430 case regReserved:
Eric Christopher0b756342011-04-12 22:17:44 +0000431 DEBUG(dbgs() << "VirtReg: " << VirtReg << " corresponding to PhysReg: "
432 << PhysReg << " is reserved already.\n");
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000433 return spillImpossible;
434 default:
435 return LiveVirtRegs.lookup(VirtReg).Dirty ? spillDirty : spillClean;
436 }
437
Eric Christopherbbfc3b32011-04-12 00:48:08 +0000438 // This is a disabled register, add up cost of aliases.
Eric Christopher0b756342011-04-12 22:17:44 +0000439 DEBUG(dbgs() << "\tRegister: " << PhysReg << " is disabled.\n");
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000440 unsigned Cost = 0;
441 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
442 unsigned Alias = *AS; ++AS) {
Eric Christopherd31df872011-04-13 00:20:59 +0000443 if (UsedInInstr.test(Alias))
444 return spillImpossible;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000445 switch (unsigned VirtReg = PhysRegState[Alias]) {
446 case regDisabled:
447 break;
448 case regFree:
449 ++Cost;
450 break;
451 case regReserved:
452 return spillImpossible;
453 default:
454 Cost += LiveVirtRegs.lookup(VirtReg).Dirty ? spillDirty : spillClean;
455 break;
456 }
457 }
458 return Cost;
459}
460
461
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000462/// assignVirtToPhysReg - This method updates local state so that we know
463/// that PhysReg is the proper container for VirtReg now. The physical
464/// register must not be used for anything else when this is called.
465///
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000466void RAFast::assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000467 DEBUG(dbgs() << "Assigning " << PrintReg(LRE.first, TRI) << " to "
468 << PrintReg(PhysReg, TRI) << "\n");
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000469 PhysRegState[PhysReg] = LRE.first;
470 assert(!LRE.second.PhysReg && "Already assigned a physreg");
471 LRE.second.PhysReg = PhysReg;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000472}
473
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000474/// allocVirtReg - Allocate a physical register for VirtReg.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000475void RAFast::allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint) {
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000476 const unsigned VirtReg = LRE.first;
477
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000478 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
479 "Can only allocate virtual registers");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000480
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000481 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000482
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000483 // Ignore invalid hints.
484 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesen448ab3a2011-06-02 23:41:40 +0000485 !RC->contains(Hint) || !RegClassInfo.isAllocatable(Hint)))
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000486 Hint = 0;
487
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000488 // Take hint when possible.
489 if (Hint) {
Jakob Stoklund Olesen5e5ed442011-06-13 03:26:46 +0000490 // Ignore the hint if we would have to spill a dirty register.
491 unsigned Cost = calcSpillCost(Hint);
492 if (Cost < spillDirty) {
493 if (Cost)
494 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000495 return assignVirtToPhysReg(LRE, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000496 }
497 }
498
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +0000499 ArrayRef<unsigned> AO = RegClassInfo.getOrder(RC);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000500
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000501 // First try to find a completely free register.
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +0000502 for (ArrayRef<unsigned>::iterator I = AO.begin(), E = AO.end(); I != E; ++I) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000503 unsigned PhysReg = *I;
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +0000504 if (PhysRegState[PhysReg] == regFree && !UsedInInstr.test(PhysReg))
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000505 return assignVirtToPhysReg(LRE, PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000506 }
507
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000508 DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from "
509 << RC->getName() << "\n");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000510
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000511 unsigned BestReg = 0, BestCost = spillImpossible;
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +0000512 for (ArrayRef<unsigned>::iterator I = AO.begin(), E = AO.end(); I != E; ++I) {
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000513 unsigned Cost = calcSpillCost(*I);
Eric Christopher0b756342011-04-12 22:17:44 +0000514 DEBUG(dbgs() << "\tRegister: " << *I << "\n");
515 DEBUG(dbgs() << "\tCost: " << Cost << "\n");
516 DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n");
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000517 // Cost is 0 when all aliases are already disabled.
518 if (Cost == 0)
519 return assignVirtToPhysReg(LRE, *I);
520 if (Cost < BestCost)
521 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000522 }
523
524 if (BestReg) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000525 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000526 return assignVirtToPhysReg(LRE, BestReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000527 }
528
529 // Nothing we can do.
530 std::string msg;
531 raw_string_ostream Msg(msg);
532 Msg << "Ran out of registers during register allocation!";
533 if (MI->isInlineAsm()) {
534 Msg << "\nPlease check your inline asm statement for "
535 << "invalid constraints:\n";
536 MI->print(Msg, TM);
537 }
538 report_fatal_error(Msg.str());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000539}
540
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000541/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000542RAFast::LiveRegMap::iterator
543RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum,
544 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000545 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
546 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000547 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000548 bool New;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000549 tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg()));
550 LiveReg &LR = LRI->second;
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000551 if (New) {
552 // If there is no hint, peek at the only use of this register.
553 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
554 MRI->hasOneNonDBGUse(VirtReg)) {
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000555 const MachineInstr &UseMI = *MRI->use_nodbg_begin(VirtReg);
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000556 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000557 if (UseMI.isCopyLike())
558 Hint = UseMI.getOperand(0).getReg();
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000559 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000560 allocVirtReg(MI, *LRI, Hint);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000561 } else if (LR.LastUse) {
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000562 // Redefining a live register - kill at the last use, unless it is this
563 // instruction defining VirtReg multiple times.
564 if (LR.LastUse != MI || LR.LastUse->getOperand(LR.LastOpNum).isUse())
565 addKillFlag(LR);
566 }
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000567 assert(LR.PhysReg && "Register not assigned");
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000568 LR.LastUse = MI;
569 LR.LastOpNum = OpNum;
570 LR.Dirty = true;
571 UsedInInstr.set(LR.PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000572 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000573}
574
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000575/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000576RAFast::LiveRegMap::iterator
577RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum,
578 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000579 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
580 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000581 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000582 bool New;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000583 tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg()));
584 LiveReg &LR = LRI->second;
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000585 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000586 if (New) {
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000587 allocVirtReg(MI, *LRI, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000588 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000589 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000590 DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into "
591 << PrintReg(LR.PhysReg, TRI) << "\n");
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000592 TII->loadRegFromStackSlot(*MBB, MI, LR.PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000593 ++NumLoads;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000594 } else if (LR.Dirty) {
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000595 if (isLastUseOfLocalReg(MO)) {
596 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000597 if (MO.isUse())
598 MO.setIsKill();
599 else
600 MO.setIsDead();
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000601 } else if (MO.isKill()) {
602 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
603 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000604 } else if (MO.isDead()) {
605 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
606 MO.setIsDead(false);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000607 }
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000608 } else if (MO.isKill()) {
609 // We must remove kill flags from uses of reloaded registers because the
610 // register would be killed immediately, and there might be a second use:
611 // %foo = OR %x<kill>, %x
612 // This would cause a second reload of %x into a different register.
613 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
614 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000615 } else if (MO.isDead()) {
616 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
617 MO.setIsDead(false);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000618 }
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000619 assert(LR.PhysReg && "Register not assigned");
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000620 LR.LastUse = MI;
621 LR.LastOpNum = OpNum;
622 UsedInInstr.set(LR.PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000623 return LRI;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000624}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000625
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000626// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
627// subregs. This may invalidate any operand pointers.
628// Return true if the operand kills its register.
629bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
630 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000631 if (!MO.getSubReg()) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000632 MO.setReg(PhysReg);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000633 return MO.isKill() || MO.isDead();
634 }
635
636 // Handle subregister index.
637 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
638 MO.setSubReg(0);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000639
640 // A kill flag implies killing the full register. Add corresponding super
641 // register kill.
642 if (MO.isKill()) {
643 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000644 return true;
645 }
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000646 return MO.isDead();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000647}
648
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000649// Handle special instruction operand like early clobbers and tied ops when
650// there are additional physreg defines.
651void RAFast::handleThroughOperands(MachineInstr *MI,
652 SmallVectorImpl<unsigned> &VirtDead) {
653 DEBUG(dbgs() << "Scanning for through registers:");
654 SmallSet<unsigned, 8> ThroughRegs;
655 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
656 MachineOperand &MO = MI->getOperand(i);
657 if (!MO.isReg()) continue;
658 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000659 if (!TargetRegisterInfo::isVirtualRegister(Reg))
660 continue;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000661 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
662 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000663 if (ThroughRegs.insert(Reg))
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000664 DEBUG(dbgs() << ' ' << PrintReg(Reg));
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000665 }
666 }
667
668 // If any physreg defines collide with preallocated through registers,
669 // we must spill and reallocate.
670 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
671 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
672 MachineOperand &MO = MI->getOperand(i);
673 if (!MO.isReg() || !MO.isDef()) continue;
674 unsigned Reg = MO.getReg();
675 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
676 UsedInInstr.set(Reg);
677 if (ThroughRegs.count(PhysRegState[Reg]))
678 definePhysReg(MI, Reg, regFree);
679 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) {
680 UsedInInstr.set(*AS);
681 if (ThroughRegs.count(PhysRegState[*AS]))
682 definePhysReg(MI, *AS, regFree);
683 }
684 }
685
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000686 SmallVector<unsigned, 8> PartialDefs;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000687 DEBUG(dbgs() << "Allocating tied uses and early clobbers.\n");
688 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
689 MachineOperand &MO = MI->getOperand(i);
690 if (!MO.isReg()) continue;
691 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000692 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000693 if (MO.isUse()) {
694 unsigned DefIdx = 0;
695 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
696 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
697 << DefIdx << ".\n");
698 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
699 unsigned PhysReg = LRI->second.PhysReg;
700 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000701 // Note: we don't update the def operand yet. That would cause the normal
702 // def-scan to attempt spilling.
703 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
704 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
705 // Reload the register, but don't assign to the operand just yet.
706 // That would confuse the later phys-def processing pass.
707 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
708 PartialDefs.push_back(LRI->second.PhysReg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000709 } else if (MO.isEarlyClobber()) {
710 // Note: defineVirtReg may invalidate MO.
711 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, 0);
712 unsigned PhysReg = LRI->second.PhysReg;
713 if (setPhysReg(MI, i, PhysReg))
714 VirtDead.push_back(Reg);
715 }
716 }
717
718 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
Jim Grosbachee726512010-09-03 21:45:15 +0000719 UsedInInstr.reset();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000720 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
721 MachineOperand &MO = MI->getOperand(i);
722 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
723 unsigned Reg = MO.getReg();
724 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Eric Christopher0b756342011-04-12 22:17:44 +0000725 DEBUG(dbgs() << "\tSetting reg " << Reg << " as used in instr\n");
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000726 UsedInInstr.set(Reg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000727 }
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000728
729 // Also mark PartialDefs as used to avoid reallocation.
730 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
731 UsedInInstr.set(PartialDefs[i]);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000732}
733
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000734void RAFast::AllocateBasicBlock() {
735 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000736
Nick Lewyckyc57ef562011-02-04 22:44:08 +0000737 // FIXME: This should probably be added by instruction selection instead?
738 // If the last instruction in the block is a return, make sure to mark it as
739 // using all of the live-out values in the function. Things marked both call
740 // and return are tail calls; do not do this for them. The tail callee need
741 // not take the same registers as input that it produces as output, and there
742 // are dependencies for its input registers elsewhere.
743 if (!MBB->empty() && MBB->back().getDesc().isReturn() &&
744 !MBB->back().getDesc().isCall()) {
745 MachineInstr *Ret = &MBB->back();
746
747 for (MachineRegisterInfo::liveout_iterator
748 I = MF->getRegInfo().liveout_begin(),
749 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
750 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
751 "Cannot have a live-out virtual register.");
752
753 // Add live-out registers as implicit uses.
754 Ret->addRegisterKilled(*I, TRI, true);
755 }
756 }
757
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000758 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000759 assert(LiveVirtRegs.empty() && "Mapping not cleared form last block?");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000760
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000761 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000762
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000763 // Add live-in registers as live.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000764 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
765 E = MBB->livein_end(); I != E; ++I)
Jakob Stoklund Olesen448ab3a2011-06-02 23:41:40 +0000766 if (RegClassInfo.isAllocatable(*I))
Jakob Stoklund Olesen9d4b51b2010-08-31 19:54:25 +0000767 definePhysReg(MII, *I, regReserved);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000768
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000769 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000770 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000771
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000772 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000773 while (MII != MBB->end()) {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000774 MachineInstr *MI = MII++;
775 const TargetInstrDesc &TID = MI->getDesc();
776 DEBUG({
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000777 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000778 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
779 if (PhysRegState[Reg] == regDisabled) continue;
780 dbgs() << " " << TRI->getName(Reg);
781 switch(PhysRegState[Reg]) {
782 case regFree:
783 break;
784 case regReserved:
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000785 dbgs() << "*";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000786 break;
787 default:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000788 dbgs() << '=' << PrintReg(PhysRegState[Reg]);
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000789 if (LiveVirtRegs[PhysRegState[Reg]].Dirty)
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000790 dbgs() << "*";
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000791 assert(LiveVirtRegs[PhysRegState[Reg]].PhysReg == Reg &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000792 "Bad inverse map");
793 break;
794 }
795 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000796 dbgs() << '\n';
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000797 // Check that LiveVirtRegs is the inverse.
798 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
799 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000800 assert(TargetRegisterInfo::isVirtualRegister(i->first) &&
801 "Bad map key");
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000802 assert(TargetRegisterInfo::isPhysicalRegister(i->second.PhysReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000803 "Bad map value");
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000804 assert(PhysRegState[i->second.PhysReg] == i->first &&
805 "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000806 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000807 });
808
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000809 // Debug values are not allowed to change codegen in any way.
810 if (MI->isDebugValue()) {
Devang Patel58b81762010-07-19 23:25:39 +0000811 bool ScanDbgValue = true;
812 while (ScanDbgValue) {
813 ScanDbgValue = false;
814 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
815 MachineOperand &MO = MI->getOperand(i);
816 if (!MO.isReg()) continue;
817 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000818 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Devang Patel459a36b2010-08-04 18:42:02 +0000819 LiveDbgValueMap[Reg] = MI;
Devang Patel58b81762010-07-19 23:25:39 +0000820 LiveRegMap::iterator LRI = LiveVirtRegs.find(Reg);
821 if (LRI != LiveVirtRegs.end())
822 setPhysReg(MI, i, LRI->second.PhysReg);
Devang Patel7a029b62010-07-09 21:48:31 +0000823 else {
Devang Patel58b81762010-07-19 23:25:39 +0000824 int SS = StackSlotForVirtReg[Reg];
Devang Patel4bafda92010-09-10 20:32:09 +0000825 if (SS == -1) {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000826 // We can't allocate a physreg for a DebugValue, sorry!
Devang Patel4bafda92010-09-10 20:32:09 +0000827 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbach07cb6892010-09-01 19:16:29 +0000828 MO.setReg(0);
Devang Patel4bafda92010-09-10 20:32:09 +0000829 }
Devang Patel58b81762010-07-19 23:25:39 +0000830 else {
831 // Modify DBG_VALUE now that the value is in a spill slot.
Devang Patel459a36b2010-08-04 18:42:02 +0000832 int64_t Offset = MI->getOperand(1).getImm();
Jim Grosbach07cb6892010-09-01 19:16:29 +0000833 const MDNode *MDPtr =
Devang Patel58b81762010-07-19 23:25:39 +0000834 MI->getOperand(MI->getNumOperands()-1).getMetadata();
835 DebugLoc DL = MI->getDebugLoc();
Jim Grosbach07cb6892010-09-01 19:16:29 +0000836 if (MachineInstr *NewDV =
Devang Patel58b81762010-07-19 23:25:39 +0000837 TII->emitFrameIndexDebugValue(*MF, SS, Offset, MDPtr, DL)) {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000838 DEBUG(dbgs() << "Modifying debug info due to spill:" <<
839 "\t" << *MI);
Devang Patel58b81762010-07-19 23:25:39 +0000840 MachineBasicBlock *MBB = MI->getParent();
841 MBB->insert(MBB->erase(MI), NewDV);
842 // Scan NewDV operands from the beginning.
843 MI = NewDV;
844 ScanDbgValue = true;
845 break;
Devang Patel4bafda92010-09-10 20:32:09 +0000846 } else {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000847 // We can't allocate a physreg for a DebugValue; sorry!
Devang Patel4bafda92010-09-10 20:32:09 +0000848 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbach07cb6892010-09-01 19:16:29 +0000849 MO.setReg(0);
Devang Patel4bafda92010-09-10 20:32:09 +0000850 }
Devang Patel58b81762010-07-19 23:25:39 +0000851 }
Devang Patel7a029b62010-07-09 21:48:31 +0000852 }
853 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000854 }
855 // Next instruction.
856 continue;
857 }
858
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000859 // If this is a copy, we may be able to coalesce.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000860 unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000861 if (MI->isCopy()) {
862 CopyDst = MI->getOperand(0).getReg();
863 CopySrc = MI->getOperand(1).getReg();
864 CopyDstSub = MI->getOperand(0).getSubReg();
865 CopySrcSub = MI->getOperand(1).getSubReg();
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000866 }
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000867
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000868 // Track registers used by instruction.
Jim Grosbachee726512010-09-03 21:45:15 +0000869 UsedInInstr.reset();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000870
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000871 // First scan.
872 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000873 // Find the end of the virtreg operands
874 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000875 bool hasTiedOps = false;
876 bool hasEarlyClobbers = false;
877 bool hasPartialRedefs = false;
878 bool hasPhysDefs = false;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000879 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
880 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000881 if (!MO.isReg()) continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000882 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000883 if (!Reg) continue;
884 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
885 VirtOpEnd = i+1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000886 if (MO.isUse()) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000887 hasTiedOps = hasTiedOps ||
888 TID.getOperandConstraint(i, TOI::TIED_TO) != -1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000889 } else {
890 if (MO.isEarlyClobber())
891 hasEarlyClobbers = true;
892 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
893 hasPartialRedefs = true;
894 }
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000895 continue;
896 }
Jakob Stoklund Olesen448ab3a2011-06-02 23:41:40 +0000897 if (!RegClassInfo.isAllocatable(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000898 if (MO.isUse()) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000899 usePhysReg(MO);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000900 } else if (MO.isEarlyClobber()) {
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +0000901 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
902 regFree : regReserved);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000903 hasEarlyClobbers = true;
904 } else
905 hasPhysDefs = true;
906 }
907
908 // The instruction may have virtual register operands that must be allocated
909 // the same register at use-time and def-time: early clobbers and tied
910 // operands. If there are also physical defs, these registers must avoid
911 // both physical defs and uses, making them more constrained than normal
912 // operands.
Jim Grosbach07cb6892010-09-01 19:16:29 +0000913 // Similarly, if there are multiple defs and tied operands, we must make
914 // sure the same register is allocated to uses and defs.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000915 // We didn't detect inline asm tied operands above, so just make this extra
916 // pass for all inline asm.
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000917 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000918 (hasTiedOps && (hasPhysDefs || TID.getNumDefs() > 1))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000919 handleThroughOperands(MI, VirtDead);
920 // Don't attempt coalescing when we have funny stuff going on.
921 CopyDst = 0;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000922 // Pretend we have early clobbers so the use operands get marked below.
923 // This is not necessary for the common case of a single tied use.
924 hasEarlyClobbers = true;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000925 }
926
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000927 // Second scan.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000928 // Allocate virtreg uses.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000929 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000930 MachineOperand &MO = MI->getOperand(i);
931 if (!MO.isReg()) continue;
932 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000933 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000934 if (MO.isUse()) {
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000935 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, CopyDst);
936 unsigned PhysReg = LRI->second.PhysReg;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000937 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000938 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000939 killVirtReg(LRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000940 }
941 }
942
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000943 MRI->addPhysRegsUsed(UsedInInstr);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +0000944
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000945 // Track registers defined by instruction - early clobbers and tied uses at
946 // this point.
Jim Grosbachee726512010-09-03 21:45:15 +0000947 UsedInInstr.reset();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000948 if (hasEarlyClobbers) {
949 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
950 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000951 if (!MO.isReg()) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000952 unsigned Reg = MO.getReg();
953 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000954 // Look for physreg defs and tied uses.
955 if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000956 UsedInInstr.set(Reg);
957 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
958 UsedInInstr.set(*AS);
959 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000960 }
961
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000962 unsigned DefOpEnd = MI->getNumOperands();
963 if (TID.isCall()) {
964 // Spill all virtregs before a call. This serves two purposes: 1. If an
Jim Grosbach07cb6892010-09-01 19:16:29 +0000965 // exception is thrown, the landing pad is going to expect to find
966 // registers in their spill slots, and 2. we don't have to wade through
967 // all the <imp-def> operands on the call instruction.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000968 DefOpEnd = VirtOpEnd;
969 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
970 spillAll(MI);
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +0000971
972 // The imp-defs are skipped below, but we still need to mark those
973 // registers as used by the function.
974 SkippedInstrs.insert(&TID);
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000975 }
976
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000977 // Third scan.
978 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000979 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000980 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +0000981 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
982 continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000983 unsigned Reg = MO.getReg();
984
985 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen448ab3a2011-06-02 23:41:40 +0000986 if (!RegClassInfo.isAllocatable(Reg)) continue;
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000987 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
988 regFree : regReserved);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000989 continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000990 }
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000991 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, CopySrc);
992 unsigned PhysReg = LRI->second.PhysReg;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000993 if (setPhysReg(MI, i, PhysReg)) {
994 VirtDead.push_back(Reg);
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000995 CopyDst = 0; // cancel coalescing;
996 } else
997 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000998 }
999
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +00001000 // Kill dead defs after the scan to ensure that multiple defs of the same
1001 // register are allocated identically. We didn't need to do this for uses
1002 // because we are crerating our own kill flags, and they are always at the
1003 // last use.
1004 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
1005 killVirtReg(VirtDead[i]);
1006 VirtDead.clear();
1007
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001008 MRI->addPhysRegsUsed(UsedInInstr);
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +00001009
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001010 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
1011 DEBUG(dbgs() << "-- coalescing: " << *MI);
1012 Coalesced.push_back(MI);
1013 } else {
1014 DEBUG(dbgs() << "<< " << *MI);
1015 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001016 }
1017
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001018 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +00001019 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
1020 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001021
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001022 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +00001023 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001024 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001025 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +00001026 NumCopies += Coalesced.size();
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001027
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001028 DEBUG(MBB->dump());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001029}
1030
1031/// runOnMachineFunction - Register allocate the whole function
1032///
1033bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +00001034 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
1035 << "********** Function: "
1036 << ((Value*)Fn.getFunction())->getName() << '\n');
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001037 MF = &Fn;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001038 MRI = &MF->getRegInfo();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001039 TM = &Fn.getTarget();
1040 TRI = TM->getRegisterInfo();
1041 TII = TM->getInstrInfo();
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +00001042 RegClassInfo.runOnMachineFunction(Fn);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001043 UsedInInstr.resize(TRI->getNumRegs());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001044
1045 // initialize the virtual->physical register map to have a 'null'
1046 // mapping for all virtual registers
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +00001047 StackSlotForVirtReg.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001048
1049 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001050 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
1051 MBBi != MBBe; ++MBBi) {
1052 MBB = &*MBBi;
1053 AllocateBasicBlock();
1054 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001055
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +00001056 // Make sure the set of used physregs is closed under subreg operations.
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001057 MRI->closePhysRegsUsed(*TRI);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +00001058
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001059 // Add the clobber lists for all the instructions we skipped earlier.
1060 for (SmallPtrSet<const TargetInstrDesc*, 4>::const_iterator
1061 I = SkippedInstrs.begin(), E = SkippedInstrs.end(); I != E; ++I)
1062 if (const unsigned *Defs = (*I)->getImplicitDefs())
1063 while (*Defs)
1064 MRI->setPhysRegUsed(*Defs++);
1065
1066 SkippedInstrs.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001067 StackSlotForVirtReg.clear();
Devang Patel459a36b2010-08-04 18:42:02 +00001068 LiveDbgValueMap.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001069 return true;
1070}
1071
1072FunctionPass *llvm::createFastRegisterAllocator() {
1073 return new RAFast();
1074}