blob: b2cc667bc5012405d1fabdd2027fd80912e7f742 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
182def HasNEON : Predicate<"Subtarget->hasNEON()">,
183 AssemblerPredicate<"FeatureNEON">;
184def HasFP16 : Predicate<"Subtarget->hasFP16()">,
185 AssemblerPredicate<"FeatureFP16">;
186def HasDivide : Predicate<"Subtarget->hasDivide()">,
187 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000188def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000189 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000190def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000191 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000192def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000193 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000194def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000197def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000198def IsThumb : Predicate<"Subtarget->isThumb()">,
199 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000200def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000201def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
202 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000203def IsMClass : Predicate<"Subtarget->isMClass()">,
204 AssemblerPredicate<"FeatureMClass">;
205def IsARClass : Predicate<"!Subtarget->isMClass()">,
206 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000207def IsARM : Predicate<"!Subtarget->isThumb()">,
208 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000209def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
210def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
David Meyer928698b2011-10-18 05:29:23 +0000211def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000212
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000213// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def UseMovt : Predicate<"Subtarget->useMovt()">;
215def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000216def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000217
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000218//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000219// ARM Flag Definitions.
220
221class RegConstraint<string C> {
222 string Constraints = C;
223}
224
225//===----------------------------------------------------------------------===//
226// ARM specific transformation functions and pattern fragments.
227//
228
Evan Chenga8e29892007-01-19 07:51:42 +0000229// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
230// so_imm_neg def below.
231def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000233}]>;
234
235// so_imm_not_XFORM - Return a so_imm value packed into the format described for
236// so_imm_not def below.
237def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
Evan Chenga8e29892007-01-19 07:51:42 +0000241/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000242def imm16_31 : ImmLeaf<i32, [{
243 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000244}]>;
245
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000246def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
247def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000248 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000249 }], so_imm_neg_XFORM> {
250 let ParserMatchClass = so_imm_neg_asmoperand;
251}
Evan Chenga8e29892007-01-19 07:51:42 +0000252
Jim Grosbache70ec842011-10-28 22:50:54 +0000253// Note: this pattern doesn't require an encoder method and such, as it's
254// only used on aliases (Pat<> and InstAlias<>). The actual encoding
255// is handled by the destination instructions, which use t2_so_imm.
256def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000257def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000258 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000259 }], so_imm_not_XFORM> {
260 let ParserMatchClass = so_imm_not_asmoperand;
261}
Evan Chenga8e29892007-01-19 07:51:42 +0000262
263// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
264def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000265 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000266}]>;
267
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000268/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000269def hi16 : SDNodeXForm<imm, [{
270 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
271}]>;
272
273def lo16AllZero : PatLeaf<(i32 imm), [{
274 // Returns true if all low 16-bits are 0.
275 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000276}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000277
Evan Cheng342e3162011-08-30 01:34:54 +0000278class BinOpWithFlagFrag<dag res> :
279 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000280class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
281class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000282
Evan Chengc4af4632010-11-17 20:13:28 +0000283// An 'and' node with a single use.
284def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
285 return N->hasOneUse();
286}]>;
287
288// An 'xor' node with a single use.
289def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
290 return N->hasOneUse();
291}]>;
292
Evan Cheng48575f62010-12-05 22:04:16 +0000293// An 'fmul' node with a single use.
294def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
295 return N->hasOneUse();
296}]>;
297
298// An 'fadd' node which checks for single non-hazardous use.
299def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
300 return hasNoVMLxHazardUse(N);
301}]>;
302
303// An 'fsub' node which checks for single non-hazardous use.
304def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
305 return hasNoVMLxHazardUse(N);
306}]>;
307
Evan Chenga8e29892007-01-19 07:51:42 +0000308//===----------------------------------------------------------------------===//
309// Operand Definitions.
310//
311
Jim Grosbach9588c102011-11-12 00:58:43 +0000312// Immediate operands with a shared generic asm render method.
313class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
314
Evan Chenga8e29892007-01-19 07:51:42 +0000315// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000316// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000317def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000318 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000319 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000320 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000321}
Evan Chenga8e29892007-01-19 07:51:42 +0000322
Jason W Kim685c3502011-02-04 19:47:15 +0000323// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000324def uncondbrtarget : Operand<OtherVT> {
325 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000326 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000327}
328
Jason W Kim685c3502011-02-04 19:47:15 +0000329// Branch target for ARM. Handles conditional/unconditional
330def br_target : Operand<OtherVT> {
331 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000332 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000333}
334
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000335// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000336// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000337def bltarget : Operand<i32> {
338 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000339 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000340 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000341}
342
Jason W Kim685c3502011-02-04 19:47:15 +0000343// Call target for ARM. Handles conditional/unconditional
344// FIXME: rename bl_target to t2_bltarget?
345def bl_target : Operand<i32> {
346 // Encoded the same as branch targets.
347 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000348 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000349}
350
Owen Andersonf1eab592011-08-26 23:32:08 +0000351def blx_target : Operand<i32> {
352 // Encoded the same as branch targets.
353 let EncoderMethod = "getARMBLXTargetOpValue";
354 let OperandType = "OPERAND_PCREL";
355}
Jason W Kim685c3502011-02-04 19:47:15 +0000356
Evan Chenga8e29892007-01-19 07:51:42 +0000357// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000358def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000359def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000360 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000361 let ParserMatchClass = RegListAsmOperand;
362 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000363 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000364}
365
Jim Grosbach1610a702011-07-25 20:06:30 +0000366def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000367def dpr_reglist : Operand<i32> {
368 let EncoderMethod = "getRegisterListOpValue";
369 let ParserMatchClass = DPRRegListAsmOperand;
370 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000371 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000372}
373
Jim Grosbach1610a702011-07-25 20:06:30 +0000374def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000375def spr_reglist : Operand<i32> {
376 let EncoderMethod = "getRegisterListOpValue";
377 let ParserMatchClass = SPRRegListAsmOperand;
378 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000379 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000380}
381
Evan Chenga8e29892007-01-19 07:51:42 +0000382// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
383def cpinst_operand : Operand<i32> {
384 let PrintMethod = "printCPInstOperand";
385}
386
Evan Chenga8e29892007-01-19 07:51:42 +0000387// Local PC labels.
388def pclabel : Operand<i32> {
389 let PrintMethod = "printPCLabel";
390}
391
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000392// ADR instruction labels.
393def adrlabel : Operand<i32> {
394 let EncoderMethod = "getAdrLabelOpValue";
395}
396
Owen Anderson498ec202010-10-27 22:49:00 +0000397def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000398 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000399 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000400}
401
Jim Grosbachb35ad412010-10-13 19:56:10 +0000402// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000403def rot_imm_XFORM: SDNodeXForm<imm, [{
404 switch (N->getZExtValue()){
405 default: assert(0);
406 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
407 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
408 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
409 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
410 }
411}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000412def RotImmAsmOperand : AsmOperandClass {
413 let Name = "RotImm";
414 let ParserMethod = "parseRotImm";
415}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000416def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
417 int32_t v = N->getZExtValue();
418 return v == 8 || v == 16 || v == 24; }],
419 rot_imm_XFORM> {
420 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000421 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000422}
423
Bob Wilson22f5dc72010-08-16 18:27:34 +0000424// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000425// (asr or lsl). The 6-bit immediate encodes as:
426// {5} 0 ==> lsl
427// 1 asr
428// {4-0} imm5 shift amount.
429// asr #32 encoded as imm5 == 0.
430def ShifterImmAsmOperand : AsmOperandClass {
431 let Name = "ShifterImm";
432 let ParserMethod = "parseShifterImm";
433}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000434def shift_imm : Operand<i32> {
435 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000436 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000437}
438
Owen Anderson92a20222011-07-21 18:54:16 +0000439// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000440def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000441def so_reg_reg : Operand<i32>, // reg reg imm
442 ComplexPattern<i32, 3, "SelectRegShifterOperand",
443 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000444 let EncoderMethod = "getSORegRegOpValue";
445 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000446 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000447 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000448 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000449}
Owen Anderson92a20222011-07-21 18:54:16 +0000450
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000451def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000452def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000454 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000455 let EncoderMethod = "getSORegImmOpValue";
456 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000457 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000458 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000459 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000460}
461
462// FIXME: Does this need to be distinct from so_reg?
463def shift_so_reg_reg : Operand<i32>, // reg reg imm
464 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
465 [shl,srl,sra,rotr]> {
466 let EncoderMethod = "getSORegRegOpValue";
467 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000468 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000469 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000470 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000471}
472
Jim Grosbache8606dc2011-07-13 17:50:29 +0000473// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000474def shift_so_reg_imm : Operand<i32>, // reg reg imm
475 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000476 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000477 let EncoderMethod = "getSORegImmOpValue";
478 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000479 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000480 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000481 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000482}
Evan Chenga8e29892007-01-19 07:51:42 +0000483
Owen Anderson152d4a42011-07-21 23:38:37 +0000484
Evan Chenga8e29892007-01-19 07:51:42 +0000485// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000486// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000487def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000488def so_imm : Operand<i32>, ImmLeaf<i32, [{
489 return ARM_AM::getSOImmVal(Imm) != -1;
490 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000491 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000492 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000493 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000494}
495
Evan Chengc70d1842007-03-20 08:11:30 +0000496// Break so_imm's up into two pieces. This handles immediates with up to 16
497// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
498// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000499def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000500 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000501}]>;
502
503/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
504///
505def arm_i32imm : PatLeaf<(imm), [{
506 if (Subtarget->hasV6T2Ops())
507 return true;
508 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
509}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000510
Jim Grosbach587f5062011-12-02 23:34:39 +0000511/// imm0_1 predicate - Immediate in the range [0,1].
512def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
513def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
514
515/// imm0_3 predicate - Immediate in the range [0,3].
516def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
517def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
518
Jim Grosbachb2756af2011-08-01 21:55:12 +0000519/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000520def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000521def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
522 return Imm >= 0 && Imm < 8;
523}]> {
524 let ParserMatchClass = Imm0_7AsmOperand;
525}
526
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000527/// imm8 predicate - Immediate is exactly 8.
528def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
529def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
530 let ParserMatchClass = Imm8AsmOperand;
531}
532
533/// imm16 predicate - Immediate is exactly 16.
534def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
535def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
536 let ParserMatchClass = Imm16AsmOperand;
537}
538
539/// imm32 predicate - Immediate is exactly 32.
540def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
541def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
542 let ParserMatchClass = Imm32AsmOperand;
543}
544
545/// imm1_7 predicate - Immediate in the range [1,7].
546def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
547def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
548 let ParserMatchClass = Imm1_7AsmOperand;
549}
550
551/// imm1_15 predicate - Immediate in the range [1,15].
552def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
553def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
554 let ParserMatchClass = Imm1_15AsmOperand;
555}
556
557/// imm1_31 predicate - Immediate in the range [1,31].
558def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
559def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
560 let ParserMatchClass = Imm1_31AsmOperand;
561}
562
Jim Grosbachb2756af2011-08-01 21:55:12 +0000563/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000564def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000565def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
566 return Imm >= 0 && Imm < 16;
567}]> {
568 let ParserMatchClass = Imm0_15AsmOperand;
569}
570
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000571/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000572def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000573def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
574 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000575}]> {
576 let ParserMatchClass = Imm0_31AsmOperand;
577}
Evan Chenga8e29892007-01-19 07:51:42 +0000578
Jim Grosbachee10ff82011-11-10 19:18:01 +0000579/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000580def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000581def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
582 return Imm >= 0 && Imm < 32;
583}]> {
584 let ParserMatchClass = Imm0_32AsmOperand;
585}
586
Jim Grosbach02c84602011-08-01 22:02:20 +0000587/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000588def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000589def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
590 let ParserMatchClass = Imm0_255AsmOperand;
591}
592
Jim Grosbach9588c102011-11-12 00:58:43 +0000593/// imm0_65535 - An immediate is in the range [0.65535].
594def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
595def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
596 return Imm >= 0 && Imm < 65536;
597}]> {
598 let ParserMatchClass = Imm0_65535AsmOperand;
599}
600
Jim Grosbachffa32252011-07-19 19:13:28 +0000601// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
602// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000603//
Jim Grosbachffa32252011-07-19 19:13:28 +0000604// FIXME: This really needs a Thumb version separate from the ARM version.
605// While the range is the same, and can thus use the same match class,
606// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000607def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000608def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000609 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000610 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000611}
612
Jim Grosbached838482011-07-26 16:24:27 +0000613/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000614def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000615def imm24b : Operand<i32>, ImmLeaf<i32, [{
616 return Imm >= 0 && Imm <= 0xffffff;
617}]> {
618 let ParserMatchClass = Imm24bitAsmOperand;
619}
620
621
Evan Chenga9688c42010-12-11 04:11:38 +0000622/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
623/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000624def BitfieldAsmOperand : AsmOperandClass {
625 let Name = "Bitfield";
626 let ParserMethod = "parseBitfield";
627}
Evan Chenga9688c42010-12-11 04:11:38 +0000628def bf_inv_mask_imm : Operand<i32>,
629 PatLeaf<(imm), [{
630 return ARM::isBitFieldInvertedMask(N->getZExtValue());
631}] > {
632 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
633 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000634 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000635 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000636}
637
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000638def imm1_32_XFORM: SDNodeXForm<imm, [{
639 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
640}]>;
641def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000642def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
643 uint64_t Imm = N->getZExtValue();
644 return Imm > 0 && Imm <= 32;
645 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000646 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000647 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000648 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000649}
650
Jim Grosbachf4943352011-07-25 23:09:14 +0000651def imm1_16_XFORM: SDNodeXForm<imm, [{
652 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
653}]>;
654def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
655def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
656 imm1_16_XFORM> {
657 let PrintMethod = "printImmPlusOneOperand";
658 let ParserMatchClass = Imm1_16AsmOperand;
659}
660
Evan Chenga8e29892007-01-19 07:51:42 +0000661// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000662// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000663//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000664def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000665def addrmode_imm12 : Operand<i32>,
666 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000667 // 12-bit immediate operand. Note that instructions using this encode
668 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
669 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000670
Chris Lattner2ac19022010-11-15 05:19:05 +0000671 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000672 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000673 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000674 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000675 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000676}
Jim Grosbach3e556122010-10-26 22:37:02 +0000677// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000678//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000679def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000680def ldst_so_reg : Operand<i32>,
681 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000682 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000683 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000684 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000685 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000686 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000687 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000688}
689
Jim Grosbach7ce05792011-08-03 23:50:40 +0000690// postidx_imm8 := +/- [0,255]
691//
692// 9 bit value:
693// {8} 1 is imm8 is non-negative. 0 otherwise.
694// {7-0} [0,255] imm8 value.
695def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
696def postidx_imm8 : Operand<i32> {
697 let PrintMethod = "printPostIdxImm8Operand";
698 let ParserMatchClass = PostIdxImm8AsmOperand;
699 let MIOperandInfo = (ops i32imm);
700}
701
Owen Anderson154c41d2011-08-04 18:24:14 +0000702// postidx_imm8s4 := +/- [0,1020]
703//
704// 9 bit value:
705// {8} 1 is imm8 is non-negative. 0 otherwise.
706// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000707def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000708def postidx_imm8s4 : Operand<i32> {
709 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000710 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000711 let MIOperandInfo = (ops i32imm);
712}
713
714
Jim Grosbach7ce05792011-08-03 23:50:40 +0000715// postidx_reg := +/- reg
716//
717def PostIdxRegAsmOperand : AsmOperandClass {
718 let Name = "PostIdxReg";
719 let ParserMethod = "parsePostIdxReg";
720}
721def postidx_reg : Operand<i32> {
722 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000723 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000724 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000725 let ParserMatchClass = PostIdxRegAsmOperand;
726 let MIOperandInfo = (ops GPR, i32imm);
727}
728
729
Jim Grosbach3e556122010-10-26 22:37:02 +0000730// addrmode2 := reg +/- imm12
731// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000732//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000733// FIXME: addrmode2 should be refactored the rest of the way to always
734// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
735def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000736def addrmode2 : Operand<i32>,
737 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000738 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000739 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000740 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000741 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
742}
743
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000744def PostIdxRegShiftedAsmOperand : AsmOperandClass {
745 let Name = "PostIdxRegShifted";
746 let ParserMethod = "parsePostIdxReg";
747}
Owen Anderson793e7962011-07-26 20:54:26 +0000748def am2offset_reg : Operand<i32>,
749 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000750 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000751 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000752 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000753 // When using this for assembly, it's always as a post-index offset.
754 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000755 let MIOperandInfo = (ops GPR, i32imm);
756}
757
Jim Grosbach039c2e12011-08-04 23:01:30 +0000758// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
759// the GPR is purely vestigal at this point.
760def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000761def am2offset_imm : Operand<i32>,
762 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
763 [], [SDNPWantRoot]> {
764 let EncoderMethod = "getAddrMode2OffsetOpValue";
765 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000766 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000767 let MIOperandInfo = (ops GPR, i32imm);
768}
769
770
Evan Chenga8e29892007-01-19 07:51:42 +0000771// addrmode3 := reg +/- reg
772// addrmode3 := reg +/- imm8
773//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000774// FIXME: split into imm vs. reg versions.
775def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000776def addrmode3 : Operand<i32>,
777 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000778 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000779 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000780 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000781 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
782}
783
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000784// FIXME: split into imm vs. reg versions.
785// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000786def AM3OffsetAsmOperand : AsmOperandClass {
787 let Name = "AM3Offset";
788 let ParserMethod = "parseAM3Offset";
789}
Evan Chenga8e29892007-01-19 07:51:42 +0000790def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000791 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
792 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000793 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000794 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000795 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000796 let MIOperandInfo = (ops GPR, i32imm);
797}
798
Jim Grosbache6913602010-11-03 01:01:43 +0000799// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000800//
Jim Grosbache6913602010-11-03 01:01:43 +0000801def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000802 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000803 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000804}
805
806// addrmode5 := reg +/- imm8*4
807//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000808def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000809def addrmode5 : Operand<i32>,
810 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
811 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000812 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000813 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000814 let ParserMatchClass = AddrMode5AsmOperand;
815 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000816}
817
Bob Wilsond3a07652011-02-07 17:43:09 +0000818// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000819//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000820def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000821def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000822 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000823 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000824 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000825 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000826 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000827 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000828}
829
Bob Wilsonda525062011-02-25 06:42:42 +0000830def am6offset : Operand<i32>,
831 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
832 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000833 let PrintMethod = "printAddrMode6OffsetOperand";
834 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000835 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000836 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000837}
838
Mon P Wang183c6272011-05-09 17:47:27 +0000839// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
840// (single element from one lane) for size 32.
841def addrmode6oneL32 : Operand<i32>,
842 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
843 let PrintMethod = "printAddrMode6Operand";
844 let MIOperandInfo = (ops GPR:$addr, i32imm);
845 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
846}
847
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000848// Special version of addrmode6 to handle alignment encoding for VLD-dup
849// instructions, specifically VLD4-dup.
850def addrmode6dup : Operand<i32>,
851 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
852 let PrintMethod = "printAddrMode6Operand";
853 let MIOperandInfo = (ops GPR:$addr, i32imm);
854 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000855 // FIXME: This is close, but not quite right. The alignment specifier is
856 // different.
857 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000858}
859
Evan Chenga8e29892007-01-19 07:51:42 +0000860// addrmodepc := pc + reg
861//
862def addrmodepc : Operand<i32>,
863 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
864 let PrintMethod = "printAddrModePCOperand";
865 let MIOperandInfo = (ops GPR, i32imm);
866}
867
Jim Grosbache39389a2011-08-02 18:07:32 +0000868// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000869//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000870def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000871def addr_offset_none : Operand<i32>,
872 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000873 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000874 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000875 let ParserMatchClass = MemNoOffsetAsmOperand;
876 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000877}
878
Bob Wilson4f38b382009-08-21 21:58:55 +0000879def nohash_imm : Operand<i32> {
880 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000881}
882
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000883def CoprocNumAsmOperand : AsmOperandClass {
884 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000885 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000886}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000887def p_imm : Operand<i32> {
888 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000889 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000890 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000891}
892
Jim Grosbach1610a702011-07-25 20:06:30 +0000893def CoprocRegAsmOperand : AsmOperandClass {
894 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000895 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000896}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000897def c_imm : Operand<i32> {
898 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000899 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000900}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000901def CoprocOptionAsmOperand : AsmOperandClass {
902 let Name = "CoprocOption";
903 let ParserMethod = "parseCoprocOptionOperand";
904}
905def coproc_option_imm : Operand<i32> {
906 let PrintMethod = "printCoprocOptionImm";
907 let ParserMatchClass = CoprocOptionAsmOperand;
908}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000909
Evan Chenga8e29892007-01-19 07:51:42 +0000910//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000911
Evan Cheng37f25d92008-08-28 23:39:26 +0000912include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000913
914//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000915// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000916//
917
Evan Cheng3924f782008-08-29 07:36:24 +0000918/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000919/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000920multiclass AsI1_bin_irs<bits<4> opcod, string opc,
921 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000922 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000923 // The register-immediate version is re-materializable. This is useful
924 // in particular for taking the address of a local.
925 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000926 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
927 iii, opc, "\t$Rd, $Rn, $imm",
928 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
929 bits<4> Rd;
930 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000931 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000932 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000933 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000934 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000935 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000936 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000937 }
Jim Grosbach62547262010-10-11 18:51:51 +0000938 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
939 iir, opc, "\t$Rd, $Rn, $Rm",
940 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000941 bits<4> Rd;
942 bits<4> Rn;
943 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000944 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000945 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000946 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000947 let Inst{15-12} = Rd;
948 let Inst{11-4} = 0b00000000;
949 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000950 }
Owen Anderson92a20222011-07-21 18:54:16 +0000951
952 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000953 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000954 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000955 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000956 bits<4> Rd;
957 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000958 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000959 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000960 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000961 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000962 let Inst{11-5} = shift{11-5};
963 let Inst{4} = 0;
964 let Inst{3-0} = shift{3-0};
965 }
966
967 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000968 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000969 iis, opc, "\t$Rd, $Rn, $shift",
970 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
971 bits<4> Rd;
972 bits<4> Rn;
973 bits<12> shift;
974 let Inst{25} = 0;
975 let Inst{19-16} = Rn;
976 let Inst{15-12} = Rd;
977 let Inst{11-8} = shift{11-8};
978 let Inst{7} = 0;
979 let Inst{6-5} = shift{6-5};
980 let Inst{4} = 1;
981 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000982 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000983
984 // Assembly aliases for optional destination operand when it's the same
985 // as the source operand.
986 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
987 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
988 so_imm:$imm, pred:$p,
989 cc_out:$s)>,
990 Requires<[IsARM]>;
991 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
992 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
993 GPR:$Rm, pred:$p,
994 cc_out:$s)>,
995 Requires<[IsARM]>;
996 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000997 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
998 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000999 cc_out:$s)>,
1000 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001001 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1002 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1003 so_reg_reg:$shift, pred:$p,
1004 cc_out:$s)>,
1005 Requires<[IsARM]>;
1006
Evan Chenga8e29892007-01-19 07:51:42 +00001007}
1008
Evan Cheng342e3162011-08-30 01:34:54 +00001009/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1010/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1011/// it is equivalent to the AsI1_bin_irs counterpart.
1012multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1013 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1014 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1015 // The register-immediate version is re-materializable. This is useful
1016 // in particular for taking the address of a local.
1017 let isReMaterializable = 1 in {
1018 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1019 iii, opc, "\t$Rd, $Rn, $imm",
1020 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1021 bits<4> Rd;
1022 bits<4> Rn;
1023 bits<12> imm;
1024 let Inst{25} = 1;
1025 let Inst{19-16} = Rn;
1026 let Inst{15-12} = Rd;
1027 let Inst{11-0} = imm;
1028 }
1029 }
1030 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1031 iir, opc, "\t$Rd, $Rn, $Rm",
1032 [/* pattern left blank */]> {
1033 bits<4> Rd;
1034 bits<4> Rn;
1035 bits<4> Rm;
1036 let Inst{11-4} = 0b00000000;
1037 let Inst{25} = 0;
1038 let Inst{3-0} = Rm;
1039 let Inst{15-12} = Rd;
1040 let Inst{19-16} = Rn;
1041 }
1042
1043 def rsi : AsI1<opcod, (outs GPR:$Rd),
1044 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1045 iis, opc, "\t$Rd, $Rn, $shift",
1046 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1047 bits<4> Rd;
1048 bits<4> Rn;
1049 bits<12> shift;
1050 let Inst{25} = 0;
1051 let Inst{19-16} = Rn;
1052 let Inst{15-12} = Rd;
1053 let Inst{11-5} = shift{11-5};
1054 let Inst{4} = 0;
1055 let Inst{3-0} = shift{3-0};
1056 }
1057
1058 def rsr : AsI1<opcod, (outs GPR:$Rd),
1059 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1060 iis, opc, "\t$Rd, $Rn, $shift",
1061 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1062 bits<4> Rd;
1063 bits<4> Rn;
1064 bits<12> shift;
1065 let Inst{25} = 0;
1066 let Inst{19-16} = Rn;
1067 let Inst{15-12} = Rd;
1068 let Inst{11-8} = shift{11-8};
1069 let Inst{7} = 0;
1070 let Inst{6-5} = shift{6-5};
1071 let Inst{4} = 1;
1072 let Inst{3-0} = shift{3-0};
1073 }
1074
1075 // Assembly aliases for optional destination operand when it's the same
1076 // as the source operand.
1077 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1078 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1079 so_imm:$imm, pred:$p,
1080 cc_out:$s)>,
1081 Requires<[IsARM]>;
1082 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1083 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1084 GPR:$Rm, pred:$p,
1085 cc_out:$s)>,
1086 Requires<[IsARM]>;
1087 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1088 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1089 so_reg_imm:$shift, pred:$p,
1090 cc_out:$s)>,
1091 Requires<[IsARM]>;
1092 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1093 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1094 so_reg_reg:$shift, pred:$p,
1095 cc_out:$s)>,
1096 Requires<[IsARM]>;
1097
1098}
1099
Evan Cheng4a517082011-09-06 18:52:20 +00001100/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001101///
1102/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001103/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1104let hasPostISelHook = 1, Defs = [CPSR] in {
1105multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1106 InstrItinClass iis, PatFrag opnode,
1107 bit Commutable = 0> {
1108 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1109 4, iii,
1110 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001111
Andrew Trick90b7b122011-10-18 19:18:52 +00001112 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1113 4, iir,
1114 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1115 let isCommutable = Commutable;
1116 }
1117 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1118 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1119 4, iis,
1120 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1121 so_reg_imm:$shift))]>;
1122
1123 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1124 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1125 4, iis,
1126 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1127 so_reg_reg:$shift))]>;
1128}
1129}
1130
1131/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1132/// operands are reversed.
1133let hasPostISelHook = 1, Defs = [CPSR] in {
1134multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1135 InstrItinClass iis, PatFrag opnode,
1136 bit Commutable = 0> {
1137 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1138 4, iii,
1139 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1140
1141 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1142 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1143 4, iis,
1144 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1145 GPR:$Rn))]>;
1146
1147 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1148 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1149 4, iis,
1150 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1151 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001152}
Evan Chengc85e8322007-07-05 07:13:32 +00001153}
1154
1155/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001156/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001157/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001158let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001159multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1160 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1161 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001162 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1163 opc, "\t$Rn, $imm",
1164 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001165 bits<4> Rn;
1166 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001167 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001168 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001169 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001170 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001171 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001172 }
1173 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1174 opc, "\t$Rn, $Rm",
1175 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001176 bits<4> Rn;
1177 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001178 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001179 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001180 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001181 let Inst{19-16} = Rn;
1182 let Inst{15-12} = 0b0000;
1183 let Inst{11-4} = 0b00000000;
1184 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001185 }
Owen Anderson92a20222011-07-21 18:54:16 +00001186 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001187 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001188 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001189 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001190 bits<4> Rn;
1191 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001192 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001193 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001194 let Inst{19-16} = Rn;
1195 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001196 let Inst{11-5} = shift{11-5};
1197 let Inst{4} = 0;
1198 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001199 }
Owen Anderson92a20222011-07-21 18:54:16 +00001200 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001201 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001202 opc, "\t$Rn, $shift",
1203 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1204 bits<4> Rn;
1205 bits<12> shift;
1206 let Inst{25} = 0;
1207 let Inst{20} = 1;
1208 let Inst{19-16} = Rn;
1209 let Inst{15-12} = 0b0000;
1210 let Inst{11-8} = shift{11-8};
1211 let Inst{7} = 0;
1212 let Inst{6-5} = shift{6-5};
1213 let Inst{4} = 1;
1214 let Inst{3-0} = shift{3-0};
1215 }
1216
Evan Cheng071a2792007-09-11 19:55:27 +00001217}
Evan Chenga8e29892007-01-19 07:51:42 +00001218}
1219
Evan Cheng576a3962010-09-25 00:49:35 +00001220/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001221/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001222/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001223class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001224 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001225 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001226 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001227 Requires<[IsARM, HasV6]> {
1228 bits<4> Rd;
1229 bits<4> Rm;
1230 bits<2> rot;
1231 let Inst{19-16} = 0b1111;
1232 let Inst{15-12} = Rd;
1233 let Inst{11-10} = rot;
1234 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001235}
1236
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001237class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001238 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001239 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1240 Requires<[IsARM, HasV6]> {
1241 bits<2> rot;
1242 let Inst{19-16} = 0b1111;
1243 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001244}
1245
Evan Cheng576a3962010-09-25 00:49:35 +00001246/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001247/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001248class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001249 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001250 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001251 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1252 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001253 Requires<[IsARM, HasV6]> {
1254 bits<4> Rd;
1255 bits<4> Rm;
1256 bits<4> Rn;
1257 bits<2> rot;
1258 let Inst{19-16} = Rn;
1259 let Inst{15-12} = Rd;
1260 let Inst{11-10} = rot;
1261 let Inst{9-4} = 0b000111;
1262 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001263}
1264
Jim Grosbach70327412011-07-27 17:48:13 +00001265class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001266 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001267 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1268 Requires<[IsARM, HasV6]> {
1269 bits<4> Rn;
1270 bits<2> rot;
1271 let Inst{19-16} = Rn;
1272 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001273}
1274
Evan Cheng62674222009-06-25 23:34:10 +00001275/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001276multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001277 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001278 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001279 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1280 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001281 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001282 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001283 bits<4> Rd;
1284 bits<4> Rn;
1285 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001286 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001287 let Inst{15-12} = Rd;
1288 let Inst{19-16} = Rn;
1289 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001290 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001291 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1292 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001293 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001294 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001295 bits<4> Rd;
1296 bits<4> Rn;
1297 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001298 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001299 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001300 let isCommutable = Commutable;
1301 let Inst{3-0} = Rm;
1302 let Inst{15-12} = Rd;
1303 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001304 }
Owen Anderson92a20222011-07-21 18:54:16 +00001305 def rsi : AsI1<opcod, (outs GPR:$Rd),
1306 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001307 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001308 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001309 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001310 bits<4> Rd;
1311 bits<4> Rn;
1312 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001313 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001314 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001315 let Inst{15-12} = Rd;
1316 let Inst{11-5} = shift{11-5};
1317 let Inst{4} = 0;
1318 let Inst{3-0} = shift{3-0};
1319 }
1320 def rsr : AsI1<opcod, (outs GPR:$Rd),
1321 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001322 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001323 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001324 Requires<[IsARM]> {
1325 bits<4> Rd;
1326 bits<4> Rn;
1327 bits<12> shift;
1328 let Inst{25} = 0;
1329 let Inst{19-16} = Rn;
1330 let Inst{15-12} = Rd;
1331 let Inst{11-8} = shift{11-8};
1332 let Inst{7} = 0;
1333 let Inst{6-5} = shift{6-5};
1334 let Inst{4} = 1;
1335 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001336 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001337 }
Evan Cheng342e3162011-08-30 01:34:54 +00001338
Jim Grosbach37ee4642011-07-13 17:57:17 +00001339 // Assembly aliases for optional destination operand when it's the same
1340 // as the source operand.
1341 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1342 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1343 so_imm:$imm, pred:$p,
1344 cc_out:$s)>,
1345 Requires<[IsARM]>;
1346 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1347 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1348 GPR:$Rm, pred:$p,
1349 cc_out:$s)>,
1350 Requires<[IsARM]>;
1351 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001352 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1353 so_reg_imm:$shift, pred:$p,
1354 cc_out:$s)>,
1355 Requires<[IsARM]>;
1356 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1357 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1358 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001359 cc_out:$s)>,
1360 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001361}
1362
Evan Cheng342e3162011-08-30 01:34:54 +00001363/// AI1_rsc_irs - Define instructions and patterns for rsc
1364multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1365 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001366 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001367 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1368 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1369 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1370 Requires<[IsARM]> {
1371 bits<4> Rd;
1372 bits<4> Rn;
1373 bits<12> imm;
1374 let Inst{25} = 1;
1375 let Inst{15-12} = Rd;
1376 let Inst{19-16} = Rn;
1377 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001378 }
Evan Cheng342e3162011-08-30 01:34:54 +00001379 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1380 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1381 [/* pattern left blank */]> {
1382 bits<4> Rd;
1383 bits<4> Rn;
1384 bits<4> Rm;
1385 let Inst{11-4} = 0b00000000;
1386 let Inst{25} = 0;
1387 let Inst{3-0} = Rm;
1388 let Inst{15-12} = Rd;
1389 let Inst{19-16} = Rn;
1390 }
1391 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1392 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1393 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1394 Requires<[IsARM]> {
1395 bits<4> Rd;
1396 bits<4> Rn;
1397 bits<12> shift;
1398 let Inst{25} = 0;
1399 let Inst{19-16} = Rn;
1400 let Inst{15-12} = Rd;
1401 let Inst{11-5} = shift{11-5};
1402 let Inst{4} = 0;
1403 let Inst{3-0} = shift{3-0};
1404 }
1405 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1406 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1407 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1408 Requires<[IsARM]> {
1409 bits<4> Rd;
1410 bits<4> Rn;
1411 bits<12> shift;
1412 let Inst{25} = 0;
1413 let Inst{19-16} = Rn;
1414 let Inst{15-12} = Rd;
1415 let Inst{11-8} = shift{11-8};
1416 let Inst{7} = 0;
1417 let Inst{6-5} = shift{6-5};
1418 let Inst{4} = 1;
1419 let Inst{3-0} = shift{3-0};
1420 }
1421 }
1422
1423 // Assembly aliases for optional destination operand when it's the same
1424 // as the source operand.
1425 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1426 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1427 so_imm:$imm, pred:$p,
1428 cc_out:$s)>,
1429 Requires<[IsARM]>;
1430 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1431 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1432 GPR:$Rm, pred:$p,
1433 cc_out:$s)>,
1434 Requires<[IsARM]>;
1435 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1436 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1437 so_reg_imm:$shift, pred:$p,
1438 cc_out:$s)>,
1439 Requires<[IsARM]>;
1440 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1441 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1442 so_reg_reg:$shift, pred:$p,
1443 cc_out:$s)>,
1444 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001445}
1446
Jim Grosbach3e556122010-10-26 22:37:02 +00001447let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001448multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001449 InstrItinClass iir, PatFrag opnode> {
1450 // Note: We use the complex addrmode_imm12 rather than just an input
1451 // GPR and a constrained immediate so that we can use this to match
1452 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001453 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001454 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1455 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001456 bits<4> Rt;
1457 bits<17> addr;
1458 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1459 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001460 let Inst{15-12} = Rt;
1461 let Inst{11-0} = addr{11-0}; // imm12
1462 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001463 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001464 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1465 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001466 bits<4> Rt;
1467 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001468 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001469 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1470 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001471 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001472 let Inst{11-0} = shift{11-0};
1473 }
1474}
1475}
1476
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001477let canFoldAsLoad = 1, isReMaterializable = 1 in {
1478multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1479 InstrItinClass iir, PatFrag opnode> {
1480 // Note: We use the complex addrmode_imm12 rather than just an input
1481 // GPR and a constrained immediate so that we can use this to match
1482 // frame index references and avoid matching constant pool references.
1483 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1484 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1485 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1486 bits<4> Rt;
1487 bits<17> addr;
1488 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1489 let Inst{19-16} = addr{16-13}; // Rn
1490 let Inst{15-12} = Rt;
1491 let Inst{11-0} = addr{11-0}; // imm12
1492 }
1493 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1494 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1495 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1496 bits<4> Rt;
1497 bits<17> shift;
1498 let shift{4} = 0; // Inst{4} = 0
1499 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1500 let Inst{19-16} = shift{16-13}; // Rn
1501 let Inst{15-12} = Rt;
1502 let Inst{11-0} = shift{11-0};
1503 }
1504}
1505}
1506
1507
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001508multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001509 InstrItinClass iir, PatFrag opnode> {
1510 // Note: We use the complex addrmode_imm12 rather than just an input
1511 // GPR and a constrained immediate so that we can use this to match
1512 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001513 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001514 (ins GPR:$Rt, addrmode_imm12:$addr),
1515 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1516 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1517 bits<4> Rt;
1518 bits<17> addr;
1519 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1520 let Inst{19-16} = addr{16-13}; // Rn
1521 let Inst{15-12} = Rt;
1522 let Inst{11-0} = addr{11-0}; // imm12
1523 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001524 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001525 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1526 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1527 bits<4> Rt;
1528 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001529 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001530 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1531 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001532 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001533 let Inst{11-0} = shift{11-0};
1534 }
1535}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001536
1537multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1538 InstrItinClass iir, PatFrag opnode> {
1539 // Note: We use the complex addrmode_imm12 rather than just an input
1540 // GPR and a constrained immediate so that we can use this to match
1541 // frame index references and avoid matching constant pool references.
1542 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1543 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1544 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1545 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1546 bits<4> Rt;
1547 bits<17> addr;
1548 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1549 let Inst{19-16} = addr{16-13}; // Rn
1550 let Inst{15-12} = Rt;
1551 let Inst{11-0} = addr{11-0}; // imm12
1552 }
1553 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1554 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1555 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1556 bits<4> Rt;
1557 bits<17> shift;
1558 let shift{4} = 0; // Inst{4} = 0
1559 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1560 let Inst{19-16} = shift{16-13}; // Rn
1561 let Inst{15-12} = Rt;
1562 let Inst{11-0} = shift{11-0};
1563 }
1564}
1565
1566
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001567//===----------------------------------------------------------------------===//
1568// Instructions
1569//===----------------------------------------------------------------------===//
1570
Evan Chenga8e29892007-01-19 07:51:42 +00001571//===----------------------------------------------------------------------===//
1572// Miscellaneous Instructions.
1573//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001574
Evan Chenga8e29892007-01-19 07:51:42 +00001575/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1576/// the function. The first operand is the ID# for this instruction, the second
1577/// is the index into the MachineConstantPool that this is, the third is the
1578/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001579let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001580def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001581PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001582 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001583
Jim Grosbach4642ad32010-02-22 23:10:38 +00001584// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1585// from removing one half of the matched pairs. That breaks PEI, which assumes
1586// these will always be in pairs, and asserts if it finds otherwise. Better way?
1587let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001588def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001589PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001590 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001591
Jim Grosbach64171712010-02-16 21:07:46 +00001592def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001593PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001594 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001595}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001596
Eli Friedman2bdffe42011-08-31 00:31:29 +00001597// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001598// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001599let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001600def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1601 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1602 NoItinerary, []>;
1603def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1604 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1605 NoItinerary, []>;
1606def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1607 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1608 NoItinerary, []>;
1609def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1610 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1611 NoItinerary, []>;
1612def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1613 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1614 NoItinerary, []>;
1615def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1616 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1617 NoItinerary, []>;
1618def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1619 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1620 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001621def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1622 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1623 GPR:$set1, GPR:$set2),
1624 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001625}
1626
Jim Grosbachd30970f2011-08-11 22:30:30 +00001627def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001628 Requires<[IsARM, HasV6T2]> {
1629 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001630 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001631 let Inst{7-0} = 0b00000000;
1632}
1633
Jim Grosbachd30970f2011-08-11 22:30:30 +00001634def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001635 Requires<[IsARM, HasV6T2]> {
1636 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001637 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001638 let Inst{7-0} = 0b00000001;
1639}
1640
Jim Grosbachd30970f2011-08-11 22:30:30 +00001641def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001642 Requires<[IsARM, HasV6T2]> {
1643 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001644 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001645 let Inst{7-0} = 0b00000010;
1646}
1647
Jim Grosbachd30970f2011-08-11 22:30:30 +00001648def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001649 Requires<[IsARM, HasV6T2]> {
1650 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001651 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001652 let Inst{7-0} = 0b00000011;
1653}
1654
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001655def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1656 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001657 bits<4> Rd;
1658 bits<4> Rn;
1659 bits<4> Rm;
1660 let Inst{3-0} = Rm;
1661 let Inst{15-12} = Rd;
1662 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001663 let Inst{27-20} = 0b01101000;
1664 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001665 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001666}
1667
Johnny Chenf4d81052010-02-12 22:53:19 +00001668def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001669 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001670 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001671 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001672 let Inst{7-0} = 0b00000100;
1673}
1674
Johnny Chenc6f7b272010-02-11 18:12:29 +00001675// The i32imm operand $val can be used by a debugger to store more information
1676// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001677def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1678 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001679 bits<16> val;
1680 let Inst{3-0} = val{3-0};
1681 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001682 let Inst{27-20} = 0b00010010;
1683 let Inst{7-4} = 0b0111;
1684}
1685
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001686// Change Processor State
1687// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001688class CPS<dag iops, string asm_ops>
1689 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001690 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001691 bits<2> imod;
1692 bits<3> iflags;
1693 bits<5> mode;
1694 bit M;
1695
Johnny Chenb98e1602010-02-12 18:55:33 +00001696 let Inst{31-28} = 0b1111;
1697 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001698 let Inst{19-18} = imod;
1699 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001700 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001701 let Inst{8-6} = iflags;
1702 let Inst{5} = 0;
1703 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001704}
1705
Owen Anderson35008c22011-08-09 23:05:39 +00001706let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001707let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001708 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001709 "$imod\t$iflags, $mode">;
1710let mode = 0, M = 0 in
1711 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1712
1713let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001714 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001715}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001716
Johnny Chenb92a23f2010-02-21 04:42:01 +00001717// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001718multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001719
Evan Chengdfed19f2010-11-03 06:34:55 +00001720 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001721 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001722 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001723 bits<4> Rt;
1724 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001725 let Inst{31-26} = 0b111101;
1726 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001727 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001728 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001729 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001730 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001731 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001732 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001733 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001734 }
1735
Evan Chengdfed19f2010-11-03 06:34:55 +00001736 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001737 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001738 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001739 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001740 let Inst{31-26} = 0b111101;
1741 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001742 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001743 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001744 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001745 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001746 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001747 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001748 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001749 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001750 }
1751}
1752
Evan Cheng416941d2010-11-04 05:19:35 +00001753defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1754defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1755defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001756
Jim Grosbach53a89d62011-07-22 17:46:13 +00001757def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001758 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001759 bits<1> end;
1760 let Inst{31-10} = 0b1111000100000001000000;
1761 let Inst{9} = end;
1762 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001763}
1764
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001765def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1766 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001767 bits<4> opt;
1768 let Inst{27-4} = 0b001100100000111100001111;
1769 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001770}
1771
Johnny Chenba6e0332010-02-11 17:14:31 +00001772// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001773let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001774def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001775 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001776 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001777 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001778}
1779
Evan Cheng12c3a532008-11-06 17:48:05 +00001780// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001781let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001782def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001783 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001784 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001785
Evan Cheng325474e2008-01-07 23:56:57 +00001786let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001787def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001788 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001789 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001790
Jim Grosbach53694262010-11-18 01:15:56 +00001791def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001792 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001793 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001794
Jim Grosbach53694262010-11-18 01:15:56 +00001795def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001796 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001797 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001798
Jim Grosbach53694262010-11-18 01:15:56 +00001799def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001800 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001801 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001802
Jim Grosbach53694262010-11-18 01:15:56 +00001803def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001804 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001805 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001806}
Chris Lattner13c63102008-01-06 05:55:01 +00001807let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001808def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001809 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001810
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001811def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001812 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001813 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001814
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001815def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001816 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001817}
Evan Cheng12c3a532008-11-06 17:48:05 +00001818} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001819
Evan Chenge07715c2009-06-23 05:25:29 +00001820
1821// LEApcrel - Load a pc-relative address into a register without offending the
1822// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001823let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001824// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001825// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1826// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001827def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001828 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001829 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001830 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001831 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001832 let Inst{24} = 0;
1833 let Inst{23-22} = label{13-12};
1834 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001835 let Inst{20} = 0;
1836 let Inst{19-16} = 0b1111;
1837 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001838 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001839}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001840def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001841 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001842
1843def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1844 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001845 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001846
Evan Chenga8e29892007-01-19 07:51:42 +00001847//===----------------------------------------------------------------------===//
1848// Control Flow Instructions.
1849//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001850
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001851let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1852 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001853 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001854 "bx", "\tlr", [(ARMretflag)]>,
1855 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001856 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001857 }
1858
1859 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001860 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001861 "mov", "\tpc, lr", [(ARMretflag)]>,
1862 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001863 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001864 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001865}
Rafael Espindola27185192006-09-29 21:20:16 +00001866
Bob Wilson04ea6e52009-10-28 00:37:03 +00001867// Indirect branches
1868let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001869 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001870 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001871 [(brind GPR:$dst)]>,
1872 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001873 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001874 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001875 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001876 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001877
Jim Grosbachd447ac62011-07-13 20:21:31 +00001878 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1879 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001880 Requires<[IsARM, HasV4T]> {
1881 bits<4> dst;
1882 let Inst{27-4} = 0b000100101111111111110001;
1883 let Inst{3-0} = dst;
1884 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001885}
1886
Evan Cheng1e0eab12010-11-29 22:43:27 +00001887// All calls clobber the non-callee saved registers. SP is marked as
1888// a use to prevent stack-pointer assignments that appear immediately
1889// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001890let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001891 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001892 // FIXME: Do we really need a non-predicated version? If so, it should
1893 // at least be a pseudo instruction expanding to the predicated version
1894 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001895 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001896 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001897 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001898 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001899 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001900 Requires<[IsARM, IsNotDarwin]> {
1901 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001902 bits<24> func;
1903 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001904 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001905 }
Evan Cheng277f0742007-06-19 21:05:09 +00001906
Jason W Kim685c3502011-02-04 19:47:15 +00001907 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001908 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001909 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001910 Requires<[IsARM, IsNotDarwin]> {
1911 bits<24> func;
1912 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001913 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001914 }
Evan Cheng277f0742007-06-19 21:05:09 +00001915
Evan Chenga8e29892007-01-19 07:51:42 +00001916 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001917 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001918 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001919 [(ARMcall GPR:$func)]>,
1920 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001921 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001922 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001923 let Inst{3-0} = func;
1924 }
1925
1926 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1927 IIC_Br, "blx", "\t$func",
1928 [(ARMcall_pred GPR:$func)]>,
1929 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1930 bits<4> func;
1931 let Inst{27-4} = 0b000100101111111111110011;
1932 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001933 }
1934
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001935 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001936 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001937 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001938 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001939 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001940
1941 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001942 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001943 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001944 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001945}
1946
David Goodwin1a8f36e2009-08-12 18:31:53 +00001947let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001948 // On Darwin R9 is call-clobbered.
1949 // R7 is marked as a use to prevent frame-pointer assignments from being
1950 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001951 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001952 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001953 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001954 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001955 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1956 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001957
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001958 def BLr9_pred : ARMPseudoExpand<(outs),
1959 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001960 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001961 [(ARMcall_pred tglobaladdr:$func)],
1962 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001963 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001964
1965 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001966 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001967 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001968 [(ARMcall GPR:$func)],
1969 (BLX GPR:$func)>,
1970 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001971
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001972 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001973 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001974 [(ARMcall_pred GPR:$func)],
1975 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001976 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001977
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001978 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001979 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001980 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001981 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001982 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001983
1984 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001985 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001986 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001987 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001988}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001989
David Goodwin1a8f36e2009-08-12 18:31:53 +00001990let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001991 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1992 // a two-value operand where a dag node expects two operands. :(
1993 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1994 IIC_Br, "b", "\t$target",
1995 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1996 bits<24> target;
1997 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001998 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001999 }
2000
Evan Chengaeafca02007-05-16 07:45:54 +00002001 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002002 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00002003 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00002004 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2005 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002006 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00002007 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002008 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002009
Jim Grosbach2dc77682010-11-29 18:37:44 +00002010 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2011 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002012 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002013 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002014 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002015 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2016 // into i12 and rs suffixed versions.
2017 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002018 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002019 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002020 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002021 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002022 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002023 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002024 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002025 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002026 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002027 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002028 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002029
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002030}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002031
Jim Grosbachcf121c32011-07-28 21:57:55 +00002032// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002033def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002034 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002035 Requires<[IsARM, HasV5T]> {
2036 let Inst{31-25} = 0b1111101;
2037 bits<25> target;
2038 let Inst{23-0} = target{24-1};
2039 let Inst{24} = target{0};
2040}
2041
Jim Grosbach898e7e22011-07-13 20:25:01 +00002042// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002043def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002044 [/* pattern left blank */]> {
2045 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002046 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002047 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002048 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002049 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002050}
2051
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002052// Tail calls.
2053
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002054let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2055 // Darwin versions.
2056 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2057 Uses = [SP] in {
2058 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2059 IIC_Br, []>, Requires<[IsDarwin]>;
2060
2061 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2062 IIC_Br, []>, Requires<[IsDarwin]>;
2063
Jim Grosbach245f5e82011-07-08 18:50:22 +00002064 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002065 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002066 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2067 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002068
Jim Grosbach245f5e82011-07-08 18:50:22 +00002069 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002070 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002071 (BX GPR:$dst)>,
2072 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002073
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002074 }
2075
2076 // Non-Darwin versions (the difference is R9).
2077 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2078 Uses = [SP] in {
2079 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2080 IIC_Br, []>, Requires<[IsNotDarwin]>;
2081
2082 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2083 IIC_Br, []>, Requires<[IsNotDarwin]>;
2084
Jim Grosbach245f5e82011-07-08 18:50:22 +00002085 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002086 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002087 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2088 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002089
Jim Grosbach245f5e82011-07-08 18:50:22 +00002090 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002091 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002092 (BX GPR:$dst)>,
2093 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002094 }
2095}
2096
Jim Grosbachd30970f2011-08-11 22:30:30 +00002097// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002098def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2099 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002100 bits<4> opt;
2101 let Inst{23-4} = 0b01100000000000000111;
2102 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002103}
2104
Jim Grosbached838482011-07-26 16:24:27 +00002105// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002106let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002107def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002108 bits<24> svc;
2109 let Inst{23-0} = svc;
2110}
Johnny Chen85d5a892010-02-10 18:02:25 +00002111}
2112
Jim Grosbach5a287482011-07-29 17:51:39 +00002113// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002114class SRSI<bit wb, string asm>
2115 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2116 NoItinerary, asm, "", []> {
2117 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002118 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002119 let Inst{27-25} = 0b100;
2120 let Inst{22} = 1;
2121 let Inst{21} = wb;
2122 let Inst{20} = 0;
2123 let Inst{19-16} = 0b1101; // SP
2124 let Inst{15-5} = 0b00000101000;
2125 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002126}
2127
Jim Grosbache1cf5902011-07-29 20:26:09 +00002128def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2129 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002130}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002131def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2132 let Inst{24-23} = 0;
2133}
2134def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2135 let Inst{24-23} = 0b10;
2136}
2137def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2138 let Inst{24-23} = 0b10;
2139}
2140def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2141 let Inst{24-23} = 0b01;
2142}
2143def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2144 let Inst{24-23} = 0b01;
2145}
2146def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2147 let Inst{24-23} = 0b11;
2148}
2149def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2150 let Inst{24-23} = 0b11;
2151}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002152
Jim Grosbach5a287482011-07-29 17:51:39 +00002153// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002154class RFEI<bit wb, string asm>
2155 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2156 NoItinerary, asm, "", []> {
2157 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002158 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002159 let Inst{27-25} = 0b100;
2160 let Inst{22} = 0;
2161 let Inst{21} = wb;
2162 let Inst{20} = 1;
2163 let Inst{19-16} = Rn;
2164 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002165}
2166
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002167def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2168 let Inst{24-23} = 0;
2169}
2170def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2171 let Inst{24-23} = 0;
2172}
2173def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2174 let Inst{24-23} = 0b10;
2175}
2176def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2177 let Inst{24-23} = 0b10;
2178}
2179def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2180 let Inst{24-23} = 0b01;
2181}
2182def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2183 let Inst{24-23} = 0b01;
2184}
2185def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2186 let Inst{24-23} = 0b11;
2187}
2188def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2189 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002190}
2191
Evan Chenga8e29892007-01-19 07:51:42 +00002192//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002193// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002194//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002195
Evan Chenga8e29892007-01-19 07:51:42 +00002196// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002197
2198
Evan Cheng7e2fe912010-10-28 06:47:08 +00002199defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002200 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002201defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002202 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002203defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002204 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002205defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002206 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002207
Evan Chengfa775d02007-03-19 07:20:03 +00002208// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002209let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002210 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002211def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002212 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2213 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002214 bits<4> Rt;
2215 bits<17> addr;
2216 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2217 let Inst{19-16} = 0b1111;
2218 let Inst{15-12} = Rt;
2219 let Inst{11-0} = addr{11-0}; // imm12
2220}
Evan Chengfa775d02007-03-19 07:20:03 +00002221
Evan Chenga8e29892007-01-19 07:51:42 +00002222// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002223def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002224 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2225 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002226
Evan Chenga8e29892007-01-19 07:51:42 +00002227// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002228def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002229 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2230 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002231
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002232def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002233 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2234 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002235
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002236let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002237// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002238def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2239 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002240 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002241 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002242}
Rafael Espindolac391d162006-10-23 20:34:27 +00002243
Evan Chenga8e29892007-01-19 07:51:42 +00002244// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002245multiclass AI2_ldridx<bit isByte, string opc,
2246 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002247 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002248 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002249 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002250 bits<17> addr;
2251 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002252 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002253 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002254 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002255 let DecoderMethod = "DecodeLDRPreImm";
2256 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2257 }
2258
2259 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002260 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002261 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2262 bits<17> addr;
2263 let Inst{25} = 1;
2264 let Inst{23} = addr{12};
2265 let Inst{19-16} = addr{16-13};
2266 let Inst{11-0} = addr{11-0};
2267 let Inst{4} = 0;
2268 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002269 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002270 }
Owen Anderson793e7962011-07-26 20:54:26 +00002271
2272 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002273 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002274 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002275 opc, "\t$Rt, $addr, $offset",
2276 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002277 // {12} isAdd
2278 // {11-0} imm12/Rm
2279 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002280 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002281 let Inst{25} = 1;
2282 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002283 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002284 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002285
2286 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002287 }
2288
2289 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002290 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002291 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002292 opc, "\t$Rt, $addr, $offset",
2293 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002294 // {12} isAdd
2295 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002296 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002297 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002298 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002299 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002300 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002301 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002302
2303 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002304 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002305
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002306}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002307
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002308let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002309// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2310// IIC_iLoad_siu depending on whether it the offset register is shifted.
2311defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2312defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002313}
Rafael Espindola450856d2006-12-12 00:37:38 +00002314
Jim Grosbach45251b32011-08-11 20:41:13 +00002315multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2316 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002317 (ins addrmode3:$addr), IndexModePre,
2318 LdMiscFrm, itin,
2319 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2320 bits<14> addr;
2321 let Inst{23} = addr{8}; // U bit
2322 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2323 let Inst{19-16} = addr{12-9}; // Rn
2324 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2325 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002326 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002327 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002328 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002329 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002330 (ins addr_offset_none:$addr, am3offset:$offset),
2331 IndexModePost, LdMiscFrm, itin,
2332 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2333 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002334 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002335 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002336 let Inst{23} = offset{8}; // U bit
2337 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002338 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002339 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2340 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002341 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002342 }
2343}
Rafael Espindola4e307642006-09-08 16:59:47 +00002344
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002345let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002346defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2347defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2348defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002349let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002350def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002351 (ins addrmode3:$addr), IndexModePre,
2352 LdMiscFrm, IIC_iLoad_d_ru,
2353 "ldrd", "\t$Rt, $Rt2, $addr!",
2354 "$addr.base = $Rn_wb", []> {
2355 bits<14> addr;
2356 let Inst{23} = addr{8}; // U bit
2357 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2358 let Inst{19-16} = addr{12-9}; // Rn
2359 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2360 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002361 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002362 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002363}
Jim Grosbach45251b32011-08-11 20:41:13 +00002364def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002365 (ins addr_offset_none:$addr, am3offset:$offset),
2366 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2367 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2368 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002369 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002370 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002371 let Inst{23} = offset{8}; // U bit
2372 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002373 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002374 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2375 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002376 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002377}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002378} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002379} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002380
Jim Grosbach89958d52011-08-11 21:41:59 +00002381// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002382let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002383def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2384 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2385 IndexModePost, LdFrm, IIC_iLoad_ru,
2386 "ldrt", "\t$Rt, $addr, $offset",
2387 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002388 // {12} isAdd
2389 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002390 bits<14> offset;
2391 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002392 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002393 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002394 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002395 let Inst{19-16} = addr;
2396 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002397 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002398 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002399 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2400}
Jim Grosbach59999262011-08-10 23:43:54 +00002401
2402def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2403 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002404 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002405 "ldrt", "\t$Rt, $addr, $offset",
2406 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002407 // {12} isAdd
2408 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002409 bits<14> offset;
2410 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002411 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002412 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002413 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002414 let Inst{19-16} = addr;
2415 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002416 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002417}
Jim Grosbach3148a652011-08-08 23:28:47 +00002418
2419def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2420 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2421 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2422 "ldrbt", "\t$Rt, $addr, $offset",
2423 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002424 // {12} isAdd
2425 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002426 bits<14> offset;
2427 bits<4> addr;
2428 let Inst{25} = 1;
2429 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002430 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002431 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002432 let Inst{11-5} = offset{11-5};
2433 let Inst{4} = 0;
2434 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002435 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002436}
2437
2438def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2439 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2440 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2441 "ldrbt", "\t$Rt, $addr, $offset",
2442 "$addr.base = $Rn_wb", []> {
2443 // {12} isAdd
2444 // {11-0} imm12/Rm
2445 bits<14> offset;
2446 bits<4> addr;
2447 let Inst{25} = 0;
2448 let Inst{23} = offset{12};
2449 let Inst{21} = 1; // overwrite
2450 let Inst{19-16} = addr;
2451 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002452 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002453}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002454
2455multiclass AI3ldrT<bits<4> op, string opc> {
2456 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2457 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2458 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2459 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2460 bits<9> offset;
2461 let Inst{23} = offset{8};
2462 let Inst{22} = 1;
2463 let Inst{11-8} = offset{7-4};
2464 let Inst{3-0} = offset{3-0};
2465 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2466 }
2467 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2468 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2469 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2470 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2471 bits<5> Rm;
2472 let Inst{23} = Rm{4};
2473 let Inst{22} = 0;
2474 let Inst{11-8} = 0;
2475 let Inst{3-0} = Rm{3-0};
2476 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2477 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002478}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002479
2480defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2481defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2482defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002483}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002484
Evan Chenga8e29892007-01-19 07:51:42 +00002485// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002486
2487// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002488def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002489 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2490 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002491
Evan Chenga8e29892007-01-19 07:51:42 +00002492// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002493let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2494def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002495 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002496 "strd", "\t$Rt, $src2, $addr", []>,
2497 Requires<[IsARM, HasV5TE]> {
2498 let Inst{21} = 0;
2499}
Evan Chenga8e29892007-01-19 07:51:42 +00002500
2501// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002502multiclass AI2_stridx<bit isByte, string opc,
2503 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002504 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2505 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002506 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002507 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2508 bits<17> addr;
2509 let Inst{25} = 0;
2510 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2511 let Inst{19-16} = addr{16-13}; // Rn
2512 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002513 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002514 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002515 }
Evan Chenga8e29892007-01-19 07:51:42 +00002516
Jim Grosbach19dec202011-08-05 20:35:44 +00002517 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002518 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002519 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002520 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2521 bits<17> addr;
2522 let Inst{25} = 1;
2523 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2524 let Inst{19-16} = addr{16-13}; // Rn
2525 let Inst{11-0} = addr{11-0};
2526 let Inst{4} = 0; // Inst{4} = 0
2527 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002528 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002529 }
2530 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2531 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002532 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002533 opc, "\t$Rt, $addr, $offset",
2534 "$addr.base = $Rn_wb", []> {
2535 // {12} isAdd
2536 // {11-0} imm12/Rm
2537 bits<14> offset;
2538 bits<4> addr;
2539 let Inst{25} = 1;
2540 let Inst{23} = offset{12};
2541 let Inst{19-16} = addr;
2542 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002543
2544 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002545 }
Owen Anderson793e7962011-07-26 20:54:26 +00002546
Jim Grosbach19dec202011-08-05 20:35:44 +00002547 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2548 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002549 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002550 opc, "\t$Rt, $addr, $offset",
2551 "$addr.base = $Rn_wb", []> {
2552 // {12} isAdd
2553 // {11-0} imm12/Rm
2554 bits<14> offset;
2555 bits<4> addr;
2556 let Inst{25} = 0;
2557 let Inst{23} = offset{12};
2558 let Inst{19-16} = addr;
2559 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002560
2561 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002562 }
2563}
Owen Anderson793e7962011-07-26 20:54:26 +00002564
Jim Grosbach19dec202011-08-05 20:35:44 +00002565let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002566// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2567// IIC_iStore_siu depending on whether it the offset register is shifted.
2568defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2569defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002570}
Evan Chenga8e29892007-01-19 07:51:42 +00002571
Jim Grosbach19dec202011-08-05 20:35:44 +00002572def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2573 am2offset_reg:$offset),
2574 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2575 am2offset_reg:$offset)>;
2576def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2577 am2offset_imm:$offset),
2578 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2579 am2offset_imm:$offset)>;
2580def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2581 am2offset_reg:$offset),
2582 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2583 am2offset_reg:$offset)>;
2584def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2585 am2offset_imm:$offset),
2586 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2587 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002588
Jim Grosbach19dec202011-08-05 20:35:44 +00002589// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2590// put the patterns on the instruction definitions directly as ISel wants
2591// the address base and offset to be separate operands, not a single
2592// complex operand like we represent the instructions themselves. The
2593// pseudos map between the two.
2594let usesCustomInserter = 1,
2595 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2596def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2597 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2598 4, IIC_iStore_ru,
2599 [(set GPR:$Rn_wb,
2600 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2601def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2602 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2603 4, IIC_iStore_ru,
2604 [(set GPR:$Rn_wb,
2605 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2606def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2607 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2608 4, IIC_iStore_ru,
2609 [(set GPR:$Rn_wb,
2610 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2611def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2612 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2613 4, IIC_iStore_ru,
2614 [(set GPR:$Rn_wb,
2615 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002616def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2617 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2618 4, IIC_iStore_ru,
2619 [(set GPR:$Rn_wb,
2620 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002621}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002622
Evan Chenga8e29892007-01-19 07:51:42 +00002623
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002624
2625def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2626 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2627 StMiscFrm, IIC_iStore_bh_ru,
2628 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2629 bits<14> addr;
2630 let Inst{23} = addr{8}; // U bit
2631 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2632 let Inst{19-16} = addr{12-9}; // Rn
2633 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2634 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2635 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002636 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002637}
2638
2639def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2640 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2641 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2642 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2643 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2644 addr_offset_none:$addr,
2645 am3offset:$offset))]> {
2646 bits<10> offset;
2647 bits<4> addr;
2648 let Inst{23} = offset{8}; // U bit
2649 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2650 let Inst{19-16} = addr;
2651 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2652 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002653 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002654}
Evan Chenga8e29892007-01-19 07:51:42 +00002655
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002656let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002657def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002658 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2659 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2660 "strd", "\t$Rt, $Rt2, $addr!",
2661 "$addr.base = $Rn_wb", []> {
2662 bits<14> addr;
2663 let Inst{23} = addr{8}; // U bit
2664 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2665 let Inst{19-16} = addr{12-9}; // Rn
2666 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2667 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002668 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002669 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002670}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002671
Jim Grosbach45251b32011-08-11 20:41:13 +00002672def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002673 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2674 am3offset:$offset),
2675 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2676 "strd", "\t$Rt, $Rt2, $addr, $offset",
2677 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002678 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002679 bits<4> addr;
2680 let Inst{23} = offset{8}; // U bit
2681 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2682 let Inst{19-16} = addr;
2683 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2684 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002685 let DecoderMethod = "DecodeAddrMode3Instruction";
2686}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002687} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002688
Jim Grosbach7ce05792011-08-03 23:50:40 +00002689// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002690
Jim Grosbach10348e72011-08-11 20:04:56 +00002691def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2692 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2693 IndexModePost, StFrm, IIC_iStore_bh_ru,
2694 "strbt", "\t$Rt, $addr, $offset",
2695 "$addr.base = $Rn_wb", []> {
2696 // {12} isAdd
2697 // {11-0} imm12/Rm
2698 bits<14> offset;
2699 bits<4> addr;
2700 let Inst{25} = 1;
2701 let Inst{23} = offset{12};
2702 let Inst{21} = 1; // overwrite
2703 let Inst{19-16} = addr;
2704 let Inst{11-5} = offset{11-5};
2705 let Inst{4} = 0;
2706 let Inst{3-0} = offset{3-0};
2707 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2708}
2709
2710def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2711 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2712 IndexModePost, StFrm, IIC_iStore_bh_ru,
2713 "strbt", "\t$Rt, $addr, $offset",
2714 "$addr.base = $Rn_wb", []> {
2715 // {12} isAdd
2716 // {11-0} imm12/Rm
2717 bits<14> offset;
2718 bits<4> addr;
2719 let Inst{25} = 0;
2720 let Inst{23} = offset{12};
2721 let Inst{21} = 1; // overwrite
2722 let Inst{19-16} = addr;
2723 let Inst{11-0} = offset{11-0};
2724 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2725}
2726
Jim Grosbach342ebd52011-08-11 22:18:00 +00002727let mayStore = 1, neverHasSideEffects = 1 in {
2728def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2729 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2730 IndexModePost, StFrm, IIC_iStore_ru,
2731 "strt", "\t$Rt, $addr, $offset",
2732 "$addr.base = $Rn_wb", []> {
2733 // {12} isAdd
2734 // {11-0} imm12/Rm
2735 bits<14> offset;
2736 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002737 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002738 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002739 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002740 let Inst{19-16} = addr;
2741 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002742 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002743 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002744 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002745}
2746
Jim Grosbach342ebd52011-08-11 22:18:00 +00002747def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2748 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2749 IndexModePost, StFrm, IIC_iStore_ru,
2750 "strt", "\t$Rt, $addr, $offset",
2751 "$addr.base = $Rn_wb", []> {
2752 // {12} isAdd
2753 // {11-0} imm12/Rm
2754 bits<14> offset;
2755 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002756 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002757 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002758 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002759 let Inst{19-16} = addr;
2760 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002761 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002762}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002763}
2764
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002765
Jim Grosbach7ce05792011-08-03 23:50:40 +00002766multiclass AI3strT<bits<4> op, string opc> {
2767 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2768 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2769 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2770 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2771 bits<9> offset;
2772 let Inst{23} = offset{8};
2773 let Inst{22} = 1;
2774 let Inst{11-8} = offset{7-4};
2775 let Inst{3-0} = offset{3-0};
2776 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2777 }
2778 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2779 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2780 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2781 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2782 bits<5> Rm;
2783 let Inst{23} = Rm{4};
2784 let Inst{22} = 0;
2785 let Inst{11-8} = 0;
2786 let Inst{3-0} = Rm{3-0};
2787 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2788 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002789}
2790
Jim Grosbach7ce05792011-08-03 23:50:40 +00002791
2792defm STRHT : AI3strT<0b1011, "strht">;
2793
2794
Evan Chenga8e29892007-01-19 07:51:42 +00002795//===----------------------------------------------------------------------===//
2796// Load / store multiple Instructions.
2797//
2798
Bill Wendling6c470b82010-11-13 09:09:38 +00002799multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2800 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002801 // IA is the default, so no need for an explicit suffix on the
2802 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002803 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002804 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2805 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002806 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002807 let Inst{24-23} = 0b01; // Increment After
2808 let Inst{21} = 0; // No writeback
2809 let Inst{20} = L_bit;
2810 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002811 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002812 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2813 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002814 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002815 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002816 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002817 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002818
2819 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002820 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002821 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002822 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2823 IndexModeNone, f, itin,
2824 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2825 let Inst{24-23} = 0b00; // Decrement After
2826 let Inst{21} = 0; // No writeback
2827 let Inst{20} = L_bit;
2828 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002829 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002830 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2831 IndexModeUpd, f, itin_upd,
2832 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2833 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002834 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002835 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002836
2837 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002838 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002839 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002840 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2841 IndexModeNone, f, itin,
2842 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2843 let Inst{24-23} = 0b10; // Decrement Before
2844 let Inst{21} = 0; // No writeback
2845 let Inst{20} = L_bit;
2846 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002847 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002848 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2849 IndexModeUpd, f, itin_upd,
2850 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2851 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002852 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002853 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002854
2855 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002856 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002857 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002858 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2859 IndexModeNone, f, itin,
2860 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2861 let Inst{24-23} = 0b11; // Increment Before
2862 let Inst{21} = 0; // No writeback
2863 let Inst{20} = L_bit;
2864 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002865 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002866 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2867 IndexModeUpd, f, itin_upd,
2868 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2869 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002870 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002871 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002872
2873 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002874 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002875}
Bill Wendling6c470b82010-11-13 09:09:38 +00002876
Bill Wendlingc93989a2010-11-13 11:20:05 +00002877let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002878
2879let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2880defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2881
2882let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2883defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2884
2885} // neverHasSideEffects
2886
Bill Wendling73fe34a2010-11-16 01:16:36 +00002887// FIXME: remove when we have a way to marking a MI with these properties.
2888// FIXME: Should pc be an implicit operand like PICADD, etc?
2889let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2890 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002891def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2892 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002893 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002894 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002895 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002896
Evan Chenga8e29892007-01-19 07:51:42 +00002897//===----------------------------------------------------------------------===//
2898// Move Instructions.
2899//
2900
Evan Chengcd799b92009-06-12 20:46:18 +00002901let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002902def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2903 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2904 bits<4> Rd;
2905 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002906
Johnny Chen103bf952011-04-01 23:30:25 +00002907 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002908 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002909 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002910 let Inst{3-0} = Rm;
2911 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002912}
2913
Andrew Trick90b7b122011-10-18 19:18:52 +00002914def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002915 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2916
Dale Johannesen38d5f042010-06-15 22:24:08 +00002917// A version for the smaller set of tail call registers.
2918let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002919def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002920 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2921 bits<4> Rd;
2922 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002923
Dale Johannesen38d5f042010-06-15 22:24:08 +00002924 let Inst{11-4} = 0b00000000;
2925 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002926 let Inst{3-0} = Rm;
2927 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002928}
2929
Owen Andersonde317f42011-08-09 23:33:27 +00002930def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002931 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002932 "mov", "\t$Rd, $src",
2933 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002934 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002935 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002936 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002937 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002938 let Inst{11-8} = src{11-8};
2939 let Inst{7} = 0;
2940 let Inst{6-5} = src{6-5};
2941 let Inst{4} = 1;
2942 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002943 let Inst{25} = 0;
2944}
Evan Chenga2515702007-03-19 07:09:02 +00002945
Owen Anderson152d4a42011-07-21 23:38:37 +00002946def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2947 DPSoRegImmFrm, IIC_iMOVsr,
2948 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2949 UnaryDP {
2950 bits<4> Rd;
2951 bits<12> src;
2952 let Inst{15-12} = Rd;
2953 let Inst{19-16} = 0b0000;
2954 let Inst{11-5} = src{11-5};
2955 let Inst{4} = 0;
2956 let Inst{3-0} = src{3-0};
2957 let Inst{25} = 0;
2958}
2959
Evan Chengc4af4632010-11-17 20:13:28 +00002960let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002961def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2962 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002963 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002964 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002965 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002966 let Inst{15-12} = Rd;
2967 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002968 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002969}
2970
Evan Chengc4af4632010-11-17 20:13:28 +00002971let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002972def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002973 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002974 "movw", "\t$Rd, $imm",
2975 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002976 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002977 bits<4> Rd;
2978 bits<16> imm;
2979 let Inst{15-12} = Rd;
2980 let Inst{11-0} = imm{11-0};
2981 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002982 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002983 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002984 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002985}
2986
Jim Grosbachffa32252011-07-19 19:13:28 +00002987def : InstAlias<"mov${p} $Rd, $imm",
2988 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2989 Requires<[IsARM]>;
2990
Evan Cheng53519f02011-01-21 18:55:51 +00002991def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2992 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002993
2994let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002995def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2996 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002997 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002998 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002999 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00003000 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003001 lo16AllZero:$imm))]>, UnaryDP,
3002 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003003 bits<4> Rd;
3004 bits<16> imm;
3005 let Inst{15-12} = Rd;
3006 let Inst{11-0} = imm{11-0};
3007 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003008 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003009 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003010 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00003011}
Evan Cheng13ab0202007-07-10 18:08:01 +00003012
Evan Cheng53519f02011-01-21 18:55:51 +00003013def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3014 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003015
3016} // Constraints
3017
Evan Cheng20956592009-10-21 08:15:52 +00003018def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3019 Requires<[IsARM, HasV6T2]>;
3020
David Goodwinca01a8d2009-09-01 18:32:09 +00003021let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003022def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003023 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3024 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003025
3026// These aren't really mov instructions, but we have to define them this way
3027// due to flag operands.
3028
Evan Cheng071a2792007-09-11 19:55:27 +00003029let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003030def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003031 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3032 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003033def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003034 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3035 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003036}
Evan Chenga8e29892007-01-19 07:51:42 +00003037
Evan Chenga8e29892007-01-19 07:51:42 +00003038//===----------------------------------------------------------------------===//
3039// Extend Instructions.
3040//
3041
3042// Sign extenders
3043
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003044def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003045 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003046def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003047 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003048
Jim Grosbach70327412011-07-27 17:48:13 +00003049def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003050 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003051def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003052 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003053
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003054def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003055
Jim Grosbach70327412011-07-27 17:48:13 +00003056def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003057
3058// Zero extenders
3059
3060let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003061def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003062 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003063def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003064 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003065def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003066 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003067
Jim Grosbach542f6422010-07-28 23:25:44 +00003068// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3069// The transformation should probably be done as a combiner action
3070// instead so we can include a check for masking back in the upper
3071// eight bits of the source into the lower eight bits of the result.
3072//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003073// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003074def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003075 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003076
Jim Grosbach70327412011-07-27 17:48:13 +00003077def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003078 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003079def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003080 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003081}
3082
Evan Chenga8e29892007-01-19 07:51:42 +00003083// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003084def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003085
Evan Chenga8e29892007-01-19 07:51:42 +00003086
Owen Anderson33e57512011-08-10 00:03:03 +00003087def SBFX : I<(outs GPRnopc:$Rd),
3088 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003089 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003090 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003091 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003092 bits<4> Rd;
3093 bits<4> Rn;
3094 bits<5> lsb;
3095 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003096 let Inst{27-21} = 0b0111101;
3097 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003098 let Inst{20-16} = width;
3099 let Inst{15-12} = Rd;
3100 let Inst{11-7} = lsb;
3101 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003102}
3103
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003104def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003105 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003106 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003107 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003108 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003109 bits<4> Rd;
3110 bits<4> Rn;
3111 bits<5> lsb;
3112 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003113 let Inst{27-21} = 0b0111111;
3114 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003115 let Inst{20-16} = width;
3116 let Inst{15-12} = Rd;
3117 let Inst{11-7} = lsb;
3118 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003119}
3120
Evan Chenga8e29892007-01-19 07:51:42 +00003121//===----------------------------------------------------------------------===//
3122// Arithmetic Instructions.
3123//
3124
Jim Grosbach26421962008-10-14 20:36:24 +00003125defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003126 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003127 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003128defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003129 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003130 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003131
Evan Chengc85e8322007-07-05 07:13:32 +00003132// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003133//
Andrew Trick90b7b122011-10-18 19:18:52 +00003134// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3135// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003136// AdjustInstrPostInstrSelection where we determine whether or not to
3137// set the "s" bit based on CPSR liveness.
3138//
Andrew Trick90b7b122011-10-18 19:18:52 +00003139// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003140// support for an optional CPSR definition that corresponds to the DAG
3141// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003142defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3143 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3144defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3145 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003146
Evan Cheng62674222009-06-25 23:34:10 +00003147defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003148 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003149 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003150defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003151 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003152 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003153
Evan Cheng342e3162011-08-30 01:34:54 +00003154defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3155 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3156 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003157
3158// FIXME: Eliminate them if we can write def : Pat patterns which defines
3159// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003160defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3161 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003162
Evan Cheng342e3162011-08-30 01:34:54 +00003163defm RSC : AI1_rsc_irs<0b0111, "rsc",
3164 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3165 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003166
Evan Chenga8e29892007-01-19 07:51:42 +00003167// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003168// The assume-no-carry-in form uses the negation of the input since add/sub
3169// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3170// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3171// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003172def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3173 (SUBri GPR:$src, so_imm_neg:$imm)>;
3174def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3175 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3176
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003177// The with-carry-in form matches bitwise not instead of the negation.
3178// Effectively, the inverse interpretation of the carry flag already accounts
3179// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003180def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3181 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003182
3183// Note: These are implemented in C++ code, because they have to generate
3184// ADD/SUBrs instructions, which use a complex pattern that a xform function
3185// cannot produce.
3186// (mul X, 2^n+1) -> (add (X << n), X)
3187// (mul X, 2^n-1) -> (rsb X, (X << n))
3188
Jim Grosbach7931df32011-07-22 18:06:01 +00003189// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003190// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003191class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003192 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003193 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3194 string asm = "\t$Rd, $Rn, $Rm">
3195 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003196 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003197 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003198 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003199 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003200 let Inst{11-4} = op11_4;
3201 let Inst{19-16} = Rn;
3202 let Inst{15-12} = Rd;
3203 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003204}
3205
Jim Grosbach7931df32011-07-22 18:06:01 +00003206// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003207
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003208def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003209 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3210 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003211def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003212 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3213 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3214def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3215 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003216 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003217def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3218 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003219 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003220
3221def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3222def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3223def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3224def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3225def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3226def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3227def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3228def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3229def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3230def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3231def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3232def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003233
Jim Grosbach7931df32011-07-22 18:06:01 +00003234// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003235
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003236def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3237def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3238def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3239def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3240def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3241def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3242def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3243def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3244def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3245def USAX : AAI<0b01100101, 0b11110101, "usax">;
3246def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3247def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003248
Jim Grosbach7931df32011-07-22 18:06:01 +00003249// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003250
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003251def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3252def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3253def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3254def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3255def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3256def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3257def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3258def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3259def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3260def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3261def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3262def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003263
Jim Grosbachd30970f2011-08-11 22:30:30 +00003264// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003265
Jim Grosbach70987fb2010-10-18 23:35:38 +00003266def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003267 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003268 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003269 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003270 bits<4> Rd;
3271 bits<4> Rn;
3272 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003273 let Inst{27-20} = 0b01111000;
3274 let Inst{15-12} = 0b1111;
3275 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003276 let Inst{19-16} = Rd;
3277 let Inst{11-8} = Rm;
3278 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003279}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003280def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003281 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003282 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003283 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003284 bits<4> Rd;
3285 bits<4> Rn;
3286 bits<4> Rm;
3287 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003288 let Inst{27-20} = 0b01111000;
3289 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003290 let Inst{19-16} = Rd;
3291 let Inst{15-12} = Ra;
3292 let Inst{11-8} = Rm;
3293 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003294}
3295
Jim Grosbachd30970f2011-08-11 22:30:30 +00003296// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003297
Owen Anderson33e57512011-08-10 00:03:03 +00003298def SSAT : AI<(outs GPRnopc:$Rd),
3299 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003300 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003301 bits<4> Rd;
3302 bits<5> sat_imm;
3303 bits<4> Rn;
3304 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003305 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003306 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003307 let Inst{20-16} = sat_imm;
3308 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003309 let Inst{11-7} = sh{4-0};
3310 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003311 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003312}
3313
Owen Anderson33e57512011-08-10 00:03:03 +00003314def SSAT16 : AI<(outs GPRnopc:$Rd),
3315 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003316 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003317 bits<4> Rd;
3318 bits<4> sat_imm;
3319 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003320 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003321 let Inst{11-4} = 0b11110011;
3322 let Inst{15-12} = Rd;
3323 let Inst{19-16} = sat_imm;
3324 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003325}
3326
Owen Anderson33e57512011-08-10 00:03:03 +00003327def USAT : AI<(outs GPRnopc:$Rd),
3328 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003329 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003330 bits<4> Rd;
3331 bits<5> sat_imm;
3332 bits<4> Rn;
3333 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003334 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003335 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003336 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003337 let Inst{11-7} = sh{4-0};
3338 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003339 let Inst{20-16} = sat_imm;
3340 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003341}
3342
Owen Anderson33e57512011-08-10 00:03:03 +00003343def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003344 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003345 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003346 bits<4> Rd;
3347 bits<4> sat_imm;
3348 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003349 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003350 let Inst{11-4} = 0b11110011;
3351 let Inst{15-12} = Rd;
3352 let Inst{19-16} = sat_imm;
3353 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003354}
Evan Chenga8e29892007-01-19 07:51:42 +00003355
Owen Anderson33e57512011-08-10 00:03:03 +00003356def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3357 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3358def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3359 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003360
Evan Chenga8e29892007-01-19 07:51:42 +00003361//===----------------------------------------------------------------------===//
3362// Bitwise Instructions.
3363//
3364
Jim Grosbach26421962008-10-14 20:36:24 +00003365defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003366 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003367 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003368defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003369 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003370 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003371defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003372 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003373 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003374defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003375 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003376 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003377
Jim Grosbachc29769b2011-07-28 19:46:12 +00003378// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3379// like in the actual instruction encoding. The complexity of mapping the mask
3380// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3381// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003382def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003383 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003384 "bfc", "\t$Rd, $imm", "$src = $Rd",
3385 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003386 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003387 bits<4> Rd;
3388 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003389 let Inst{27-21} = 0b0111110;
3390 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003391 let Inst{15-12} = Rd;
3392 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003393 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003394}
3395
Johnny Chenb2503c02010-02-17 06:31:48 +00003396// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003397def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3398 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3399 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3400 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3401 bf_inv_mask_imm:$imm))]>,
3402 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003403 bits<4> Rd;
3404 bits<4> Rn;
3405 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003406 let Inst{27-21} = 0b0111110;
3407 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003408 let Inst{15-12} = Rd;
3409 let Inst{11-7} = imm{4-0}; // lsb
3410 let Inst{20-16} = imm{9-5}; // width
3411 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003412}
3413
Jim Grosbach36860462010-10-21 22:19:32 +00003414def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3415 "mvn", "\t$Rd, $Rm",
3416 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3417 bits<4> Rd;
3418 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003419 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003420 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003421 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003422 let Inst{15-12} = Rd;
3423 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003424}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003425def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3426 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003427 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003428 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003429 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003430 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003431 let Inst{19-16} = 0b0000;
3432 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003433 let Inst{11-5} = shift{11-5};
3434 let Inst{4} = 0;
3435 let Inst{3-0} = shift{3-0};
3436}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003437def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3438 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003439 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3440 bits<4> Rd;
3441 bits<12> shift;
3442 let Inst{25} = 0;
3443 let Inst{19-16} = 0b0000;
3444 let Inst{15-12} = Rd;
3445 let Inst{11-8} = shift{11-8};
3446 let Inst{7} = 0;
3447 let Inst{6-5} = shift{6-5};
3448 let Inst{4} = 1;
3449 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003450}
Evan Chengc4af4632010-11-17 20:13:28 +00003451let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003452def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3453 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3454 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3455 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003456 bits<12> imm;
3457 let Inst{25} = 1;
3458 let Inst{19-16} = 0b0000;
3459 let Inst{15-12} = Rd;
3460 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003461}
Evan Chenga8e29892007-01-19 07:51:42 +00003462
3463def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3464 (BICri GPR:$src, so_imm_not:$imm)>;
3465
3466//===----------------------------------------------------------------------===//
3467// Multiply Instructions.
3468//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003469class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3470 string opc, string asm, list<dag> pattern>
3471 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3472 bits<4> Rd;
3473 bits<4> Rm;
3474 bits<4> Rn;
3475 let Inst{19-16} = Rd;
3476 let Inst{11-8} = Rm;
3477 let Inst{3-0} = Rn;
3478}
3479class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3480 string opc, string asm, list<dag> pattern>
3481 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3482 bits<4> RdLo;
3483 bits<4> RdHi;
3484 bits<4> Rm;
3485 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003486 let Inst{19-16} = RdHi;
3487 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003488 let Inst{11-8} = Rm;
3489 let Inst{3-0} = Rn;
3490}
Evan Chenga8e29892007-01-19 07:51:42 +00003491
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003492// FIXME: The v5 pseudos are only necessary for the additional Constraint
3493// property. Remove them when it's possible to add those properties
3494// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003495let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003496def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3497 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003498 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003499 Requires<[IsARM, HasV6]> {
3500 let Inst{15-12} = 0b0000;
3501}
Evan Chenga8e29892007-01-19 07:51:42 +00003502
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003503let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003504def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3505 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003506 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003507 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3508 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003509 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003510}
3511
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003512def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3513 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003514 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3515 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003516 bits<4> Ra;
3517 let Inst{15-12} = Ra;
3518}
Evan Chenga8e29892007-01-19 07:51:42 +00003519
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003520let Constraints = "@earlyclobber $Rd" in
3521def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3522 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003523 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003524 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3525 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3526 Requires<[IsARM, NoV6]>;
3527
Jim Grosbach65711012010-11-19 22:22:37 +00003528def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3529 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3530 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003531 Requires<[IsARM, HasV6T2]> {
3532 bits<4> Rd;
3533 bits<4> Rm;
3534 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003535 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003536 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003537 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003538 let Inst{11-8} = Rm;
3539 let Inst{3-0} = Rn;
3540}
Evan Chengedcbada2009-07-06 22:05:45 +00003541
Evan Chenga8e29892007-01-19 07:51:42 +00003542// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003543let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003544let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003545def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003546 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003547 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3548 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003549
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003550def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003551 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003552 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3553 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003554
3555let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3556def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3557 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003558 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003559 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3560 Requires<[IsARM, NoV6]>;
3561
3562def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3563 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003564 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003565 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3566 Requires<[IsARM, NoV6]>;
3567}
Evan Cheng8de898a2009-06-26 00:19:44 +00003568}
Evan Chenga8e29892007-01-19 07:51:42 +00003569
3570// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003571def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3572 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003573 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3574 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003575def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3576 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003577 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3578 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003579
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003580def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3581 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3582 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3583 Requires<[IsARM, HasV6]> {
3584 bits<4> RdLo;
3585 bits<4> RdHi;
3586 bits<4> Rm;
3587 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003588 let Inst{19-16} = RdHi;
3589 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003590 let Inst{11-8} = Rm;
3591 let Inst{3-0} = Rn;
3592}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003593
3594let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3595def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3596 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003597 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003598 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3599 Requires<[IsARM, NoV6]>;
3600def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3601 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003602 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003603 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3604 Requires<[IsARM, NoV6]>;
3605def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3606 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003607 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003608 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3609 Requires<[IsARM, NoV6]>;
3610}
3611
Evan Chengcd799b92009-06-12 20:46:18 +00003612} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003613
3614// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003615def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3616 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3617 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003618 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003619 let Inst{15-12} = 0b1111;
3620}
Evan Cheng13ab0202007-07-10 18:08:01 +00003621
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003622def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003623 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003624 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003625 let Inst{15-12} = 0b1111;
3626}
3627
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003628def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3629 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3630 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3631 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3632 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003633
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003634def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3635 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003636 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003637 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003638
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003639def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3640 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3641 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3642 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3643 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003644
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003645def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3646 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003647 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003648 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003649
Raul Herbster37fb5b12007-08-30 23:25:47 +00003650multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003651 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3652 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3653 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3654 (sext_inreg GPR:$Rm, i16)))]>,
3655 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003656
Jim Grosbach3870b752010-10-22 18:35:16 +00003657 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3658 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3659 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3660 (sra GPR:$Rm, (i32 16))))]>,
3661 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003662
Jim Grosbach3870b752010-10-22 18:35:16 +00003663 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3664 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3665 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3666 (sext_inreg GPR:$Rm, i16)))]>,
3667 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003668
Jim Grosbach3870b752010-10-22 18:35:16 +00003669 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3670 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3671 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3672 (sra GPR:$Rm, (i32 16))))]>,
3673 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003674
Jim Grosbach3870b752010-10-22 18:35:16 +00003675 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3676 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3677 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3678 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3679 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003680
Jim Grosbach3870b752010-10-22 18:35:16 +00003681 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3682 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3683 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3684 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3685 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003686}
3687
Raul Herbster37fb5b12007-08-30 23:25:47 +00003688
3689multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003690 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003691 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3692 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003693 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003694 [(set GPRnopc:$Rd, (add GPR:$Ra,
3695 (opnode (sext_inreg GPRnopc:$Rn, i16),
3696 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003697 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003698
Owen Anderson33e57512011-08-10 00:03:03 +00003699 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3700 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003701 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003702 [(set GPRnopc:$Rd,
3703 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3704 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003705 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003706
Owen Anderson33e57512011-08-10 00:03:03 +00003707 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3708 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003709 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003710 [(set GPRnopc:$Rd,
3711 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3712 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003713 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003714
Owen Anderson33e57512011-08-10 00:03:03 +00003715 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3716 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003717 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003718 [(set GPRnopc:$Rd,
3719 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3720 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003721 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003722
Owen Anderson33e57512011-08-10 00:03:03 +00003723 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3724 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003725 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003726 [(set GPRnopc:$Rd,
3727 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3728 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003729 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003730
Owen Anderson33e57512011-08-10 00:03:03 +00003731 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3732 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003733 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003734 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003735 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3736 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003737 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003738 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003739}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003740
Raul Herbster37fb5b12007-08-30 23:25:47 +00003741defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3742defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003743
Jim Grosbachd30970f2011-08-11 22:30:30 +00003744// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003745def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3746 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003747 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003748 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003749
Owen Anderson33e57512011-08-10 00:03:03 +00003750def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3751 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003752 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003753 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003754
Owen Anderson33e57512011-08-10 00:03:03 +00003755def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3756 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003757 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003758 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003759
Owen Anderson33e57512011-08-10 00:03:03 +00003760def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3761 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003762 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003763 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003764
Jim Grosbachd30970f2011-08-11 22:30:30 +00003765// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003766class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3767 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003768 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003769 bits<4> Rn;
3770 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003771 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003772 let Inst{22} = long;
3773 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003774 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003775 let Inst{7} = 0;
3776 let Inst{6} = sub;
3777 let Inst{5} = swap;
3778 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003779 let Inst{3-0} = Rn;
3780}
3781class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3782 InstrItinClass itin, string opc, string asm>
3783 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3784 bits<4> Rd;
3785 let Inst{15-12} = 0b1111;
3786 let Inst{19-16} = Rd;
3787}
3788class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3789 InstrItinClass itin, string opc, string asm>
3790 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3791 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003792 bits<4> Rd;
3793 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003794 let Inst{15-12} = Ra;
3795}
3796class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3797 InstrItinClass itin, string opc, string asm>
3798 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3799 bits<4> RdLo;
3800 bits<4> RdHi;
3801 let Inst{19-16} = RdHi;
3802 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003803}
3804
3805multiclass AI_smld<bit sub, string opc> {
3806
Owen Anderson33e57512011-08-10 00:03:03 +00003807 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3808 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003809 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003810
Owen Anderson33e57512011-08-10 00:03:03 +00003811 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3812 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003813 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003814
Owen Anderson33e57512011-08-10 00:03:03 +00003815 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3816 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003817 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003818
Owen Anderson33e57512011-08-10 00:03:03 +00003819 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3820 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003821 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003822
3823}
3824
3825defm SMLA : AI_smld<0, "smla">;
3826defm SMLS : AI_smld<1, "smls">;
3827
Johnny Chen2ec5e492010-02-22 21:50:40 +00003828multiclass AI_sdml<bit sub, string opc> {
3829
Jim Grosbache15defc2011-08-10 23:23:47 +00003830 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3831 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3832 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3833 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003834}
3835
3836defm SMUA : AI_sdml<0, "smua">;
3837defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003838
Evan Chenga8e29892007-01-19 07:51:42 +00003839//===----------------------------------------------------------------------===//
3840// Misc. Arithmetic Instructions.
3841//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003842
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003843def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3844 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3845 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003846
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003847def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3848 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3849 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3850 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003851
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003852def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3853 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3854 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003855
Evan Cheng9568e5c2011-06-21 06:01:08 +00003856let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003857def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3858 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003859 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003860 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003861
Evan Cheng9568e5c2011-06-21 06:01:08 +00003862let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003863def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3864 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003865 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003866 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003867
Evan Chengf60ceac2011-06-15 17:17:48 +00003868def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3869 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3870 (REVSH GPR:$Rm)>;
3871
Jim Grosbache1d58a62011-09-14 22:52:14 +00003872def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3873 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003874 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003875 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3876 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3877 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003878 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003879
Evan Chenga8e29892007-01-19 07:51:42 +00003880// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003881def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3882 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3883def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3884 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003885
Bob Wilsondc66eda2010-08-16 22:26:55 +00003886// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3887// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003888def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3889 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003890 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003891 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3892 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3893 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003894 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003895
Evan Chenga8e29892007-01-19 07:51:42 +00003896// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3897// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003898def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3899 (srl GPRnopc:$src2, imm16_31:$sh)),
3900 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3901def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3902 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3903 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003904
Evan Chenga8e29892007-01-19 07:51:42 +00003905//===----------------------------------------------------------------------===//
3906// Comparison Instructions...
3907//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003908
Jim Grosbach26421962008-10-14 20:36:24 +00003909defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003910 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003911 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003912
Jim Grosbach97a884d2010-12-07 20:41:06 +00003913// ARMcmpZ can re-use the above instruction definitions.
3914def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3915 (CMPri GPR:$src, so_imm:$imm)>;
3916def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3917 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003918def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3919 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3920def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3921 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003922
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003923// FIXME: We have to be careful when using the CMN instruction and comparison
3924// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003925// results:
3926//
3927// rsbs r1, r1, 0
3928// cmp r0, r1
3929// mov r0, #0
3930// it ls
3931// mov r0, #1
3932//
3933// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003934//
Bill Wendling6165e872010-08-26 18:33:51 +00003935// cmn r0, r1
3936// mov r0, #0
3937// it ls
3938// mov r0, #1
3939//
3940// However, the CMN gives the *opposite* result when r1 is 0. This is because
3941// the carry flag is set in the CMP case but not in the CMN case. In short, the
3942// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3943// value of r0 and the carry bit (because the "carry bit" parameter to
3944// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3945// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3946// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3947// parameter to AddWithCarry is defined as 0).
3948//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003949// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003950//
3951// x = 0
3952// ~x = 0xFFFF FFFF
3953// ~x + 1 = 0x1 0000 0000
3954// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3955//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003956// Therefore, we should disable CMN when comparing against zero, until we can
3957// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3958// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003959//
3960// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3961//
3962// This is related to <rdar://problem/7569620>.
3963//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003964//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3965// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003966
Evan Chenga8e29892007-01-19 07:51:42 +00003967// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003968defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003969 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003970 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003971defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003972 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003973 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003974
David Goodwinc0309b42009-06-29 15:33:01 +00003975defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003976 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003977 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003978
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003979//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3980// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003981
David Goodwinc0309b42009-06-29 15:33:01 +00003982def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003983 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003984
Evan Cheng218977b2010-07-13 19:27:42 +00003985// Pseudo i64 compares for some floating point compares.
3986let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3987 Defs = [CPSR] in {
3988def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003989 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003990 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003991 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3992
3993def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003994 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003995 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3996} // usesCustomInserter
3997
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003998
Evan Chenga8e29892007-01-19 07:51:42 +00003999// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00004000// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00004001// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00004002let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004003def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004004 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004005 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
4006 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004007def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4008 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004009 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004010 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4011 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004012 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004013def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4014 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4015 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004016 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4017 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004018 RegConstraint<"$false = $Rd">;
4019
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004020
Evan Chengc4af4632010-11-17 20:13:28 +00004021let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004022def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004023 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004024 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004025 []>,
4026 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004027
Evan Chengc4af4632010-11-17 20:13:28 +00004028let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004029def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4030 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004031 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004032 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004033 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004034
Evan Cheng63f35442010-11-13 02:25:14 +00004035// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004036let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004037def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4038 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004039 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004040
Evan Chengc4af4632010-11-17 20:13:28 +00004041let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004042def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4043 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004044 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004045 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004046 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004047} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004048
Jim Grosbach3728e962009-12-10 00:11:09 +00004049//===----------------------------------------------------------------------===//
4050// Atomic operations intrinsics
4051//
4052
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004053def MemBarrierOptOperand : AsmOperandClass {
4054 let Name = "MemBarrierOpt";
4055 let ParserMethod = "parseMemBarrierOptOperand";
4056}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004057def memb_opt : Operand<i32> {
4058 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004059 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004060 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004061}
Jim Grosbach3728e962009-12-10 00:11:09 +00004062
Bob Wilsonf74a4292010-10-30 00:54:37 +00004063// memory barriers protect the atomic sequences
4064let hasSideEffects = 1 in {
4065def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4066 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4067 Requires<[IsARM, HasDB]> {
4068 bits<4> opt;
4069 let Inst{31-4} = 0xf57ff05;
4070 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004071}
Jim Grosbach3728e962009-12-10 00:11:09 +00004072}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004073
Bob Wilsonf74a4292010-10-30 00:54:37 +00004074def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004075 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004076 Requires<[IsARM, HasDB]> {
4077 bits<4> opt;
4078 let Inst{31-4} = 0xf57ff04;
4079 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004080}
4081
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004082// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004083def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4084 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004085 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004086 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004087 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004088 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004089}
4090
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004091// Pseudo isntruction that combines movs + predicated rsbmi
4092// to implement integer ABS
4093let usesCustomInserter = 1, Defs = [CPSR] in {
4094def ABS : ARMPseudoInst<
4095 (outs GPR:$dst), (ins GPR:$src),
4096 8, NoItinerary, []>;
4097}
4098
Jim Grosbach66869102009-12-11 18:52:41 +00004099let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004100 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004101 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004102 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004103 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4104 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004105 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004106 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4107 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004108 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004109 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4110 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004111 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004112 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4113 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004114 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004115 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4116 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004117 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004118 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004119 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4121 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4122 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4124 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4125 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4127 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4128 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4130 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004131 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004133 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4134 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004136 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4137 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004139 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4140 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004141 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004142 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4143 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004144 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004145 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4146 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004147 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004148 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004149 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4150 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4151 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4152 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4154 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4155 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4157 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4158 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4159 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4160 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004161 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004162 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004163 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4164 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004165 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004166 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4167 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004168 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004169 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4170 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004172 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4173 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004175 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4176 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004178 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004179 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4181 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4182 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4183 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4184 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4185 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4186 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4187 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4188 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4189 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4190 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004191
4192 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004193 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004194 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4195 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004196 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004197 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4198 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004199 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004200 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4201
Jim Grosbache801dc42009-12-12 01:40:06 +00004202 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004203 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004204 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4205 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004206 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004207 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4208 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004209 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004210 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4211}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004212}
4213
4214let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004215def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4216 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004217 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004218def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4219 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004220def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4221 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004222let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004223def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004224 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004225 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004226}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004227}
4228
Jim Grosbach86875a22010-10-29 19:58:57 +00004229let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004230def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004231 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004232def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004233 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004234def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004235 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004236}
4237
4238let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004239def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004240 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004241 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004242 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004243}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004244
Jim Grosbachd30970f2011-08-11 22:30:30 +00004245def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004246 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004247 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004248}
4249
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004250// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004251let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004252def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4253 "swp", []>;
4254def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4255 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004256}
4257
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004258//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004259// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004260//
4261
Jim Grosbach83ab0702011-07-13 22:01:08 +00004262def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4263 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004264 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004265 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4266 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004267 bits<4> opc1;
4268 bits<4> CRn;
4269 bits<4> CRd;
4270 bits<4> cop;
4271 bits<3> opc2;
4272 bits<4> CRm;
4273
4274 let Inst{3-0} = CRm;
4275 let Inst{4} = 0;
4276 let Inst{7-5} = opc2;
4277 let Inst{11-8} = cop;
4278 let Inst{15-12} = CRd;
4279 let Inst{19-16} = CRn;
4280 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004281}
4282
Jim Grosbach83ab0702011-07-13 22:01:08 +00004283def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4284 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004285 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004286 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4287 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004288 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004289 bits<4> opc1;
4290 bits<4> CRn;
4291 bits<4> CRd;
4292 bits<4> cop;
4293 bits<3> opc2;
4294 bits<4> CRm;
4295
4296 let Inst{3-0} = CRm;
4297 let Inst{4} = 0;
4298 let Inst{7-5} = opc2;
4299 let Inst{11-8} = cop;
4300 let Inst{15-12} = CRd;
4301 let Inst{19-16} = CRn;
4302 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004303}
4304
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004305class ACI<dag oops, dag iops, string opc, string asm,
4306 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004307 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4308 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004309 let Inst{27-25} = 0b110;
4310}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004311class ACInoP<dag oops, dag iops, string opc, string asm,
4312 IndexMode im = IndexModeNone>
4313 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4314 opc, asm, "", []> {
4315 let Inst{31-28} = 0b1111;
4316 let Inst{27-25} = 0b110;
4317}
4318multiclass LdStCop<bit load, bit Dbit, string asm> {
4319 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4320 asm, "\t$cop, $CRd, $addr"> {
4321 bits<13> addr;
4322 bits<4> cop;
4323 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004324 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004325 let Inst{23} = addr{8};
4326 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004327 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004328 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004329 let Inst{19-16} = addr{12-9};
4330 let Inst{15-12} = CRd;
4331 let Inst{11-8} = cop;
4332 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004333 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004334 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004335 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4336 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4337 bits<13> addr;
4338 bits<4> cop;
4339 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004340 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004341 let Inst{23} = addr{8};
4342 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004343 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004344 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004345 let Inst{19-16} = addr{12-9};
4346 let Inst{15-12} = CRd;
4347 let Inst{11-8} = cop;
4348 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004349 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004350 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004351 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4352 postidx_imm8s4:$offset),
4353 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4354 bits<9> offset;
4355 bits<4> addr;
4356 bits<4> cop;
4357 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004358 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004359 let Inst{23} = offset{8};
4360 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004361 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004362 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004363 let Inst{19-16} = addr;
4364 let Inst{15-12} = CRd;
4365 let Inst{11-8} = cop;
4366 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004367 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004368 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004369 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004370 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004371 coproc_option_imm:$option),
4372 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004373 bits<8> option;
4374 bits<4> addr;
4375 bits<4> cop;
4376 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004377 let Inst{24} = 0; // P = 0
4378 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004379 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004380 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004381 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004382 let Inst{19-16} = addr;
4383 let Inst{15-12} = CRd;
4384 let Inst{11-8} = cop;
4385 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004386 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004387 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004388}
4389multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4390 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4391 asm, "\t$cop, $CRd, $addr"> {
4392 bits<13> addr;
4393 bits<4> cop;
4394 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004395 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004396 let Inst{23} = addr{8};
4397 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004398 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004399 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004400 let Inst{19-16} = addr{12-9};
4401 let Inst{15-12} = CRd;
4402 let Inst{11-8} = cop;
4403 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004404 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004405 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004406 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4407 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4408 bits<13> addr;
4409 bits<4> cop;
4410 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004411 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004412 let Inst{23} = addr{8};
4413 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004414 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004415 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004416 let Inst{19-16} = addr{12-9};
4417 let Inst{15-12} = CRd;
4418 let Inst{11-8} = cop;
4419 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004420 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004421 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004422 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4423 postidx_imm8s4:$offset),
4424 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4425 bits<9> offset;
4426 bits<4> addr;
4427 bits<4> cop;
4428 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004429 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004430 let Inst{23} = offset{8};
4431 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004432 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004433 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004434 let Inst{19-16} = addr;
4435 let Inst{15-12} = CRd;
4436 let Inst{11-8} = cop;
4437 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004438 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004439 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004440 def _OPTION : ACInoP<(outs),
4441 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004442 coproc_option_imm:$option),
4443 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004444 bits<8> option;
4445 bits<4> addr;
4446 bits<4> cop;
4447 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004448 let Inst{24} = 0; // P = 0
4449 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004450 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004451 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004452 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004453 let Inst{19-16} = addr;
4454 let Inst{15-12} = CRd;
4455 let Inst{11-8} = cop;
4456 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004457 let DecoderMethod = "DecodeCopMemInstruction";
4458 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004459}
4460
Jim Grosbach2bd01182011-10-11 21:55:36 +00004461defm LDC : LdStCop <1, 0, "ldc">;
4462defm LDCL : LdStCop <1, 1, "ldcl">;
4463defm STC : LdStCop <0, 0, "stc">;
4464defm STCL : LdStCop <0, 1, "stcl">;
4465defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4466defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4467defm STC2 : LdSt2Cop<0, 0, "stc2">;
4468defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004469
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004470//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004471// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004472//
4473
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004474class MovRCopro<string opc, bit direction, dag oops, dag iops,
4475 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004476 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004477 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004478 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004479 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004480
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004481 bits<4> Rt;
4482 bits<4> cop;
4483 bits<3> opc1;
4484 bits<3> opc2;
4485 bits<4> CRm;
4486 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004487
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004488 let Inst{15-12} = Rt;
4489 let Inst{11-8} = cop;
4490 let Inst{23-21} = opc1;
4491 let Inst{7-5} = opc2;
4492 let Inst{3-0} = CRm;
4493 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004494}
4495
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004496def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004497 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004498 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4499 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004500 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4501 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004502def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004503 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004504 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4505 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004506
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004507def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4508 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4509
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004510class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4511 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004512 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004513 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004514 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004515 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004516 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004517
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004518 bits<4> Rt;
4519 bits<4> cop;
4520 bits<3> opc1;
4521 bits<3> opc2;
4522 bits<4> CRm;
4523 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004524
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004525 let Inst{15-12} = Rt;
4526 let Inst{11-8} = cop;
4527 let Inst{23-21} = opc1;
4528 let Inst{7-5} = opc2;
4529 let Inst{3-0} = CRm;
4530 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004531}
4532
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004533def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004534 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004535 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4536 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004537 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4538 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004539def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004540 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004541 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4542 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004543
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004544def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4545 imm:$CRm, imm:$opc2),
4546 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4547
Jim Grosbachd30970f2011-08-11 22:30:30 +00004548class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004549 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004550 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004551 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004552 let Inst{23-21} = 0b010;
4553 let Inst{20} = direction;
4554
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004555 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004556 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004557 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004558 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004559 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004560
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004561 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004562 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004563 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004564 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004565 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004566}
4567
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004568def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4569 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4570 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004571def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4572
Jim Grosbachd30970f2011-08-11 22:30:30 +00004573class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004574 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004575 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4576 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004577 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004578 let Inst{23-21} = 0b010;
4579 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004580
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004581 bits<4> Rt;
4582 bits<4> Rt2;
4583 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004584 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004585 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004586
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004587 let Inst{15-12} = Rt;
4588 let Inst{19-16} = Rt2;
4589 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004590 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004591 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004592}
4593
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004594def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4595 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4596 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004597def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004598
Johnny Chenb98e1602010-02-12 18:55:33 +00004599//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004600// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004601//
4602
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004603// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004604def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4605 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004606 bits<4> Rd;
4607 let Inst{23-16} = 0b00001111;
4608 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004609 let Inst{7-4} = 0b0000;
4610}
4611
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004612def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4613
4614def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4615 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004616 bits<4> Rd;
4617 let Inst{23-16} = 0b01001111;
4618 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004619 let Inst{7-4} = 0b0000;
4620}
4621
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004622// Move from ARM core register to Special Register
4623//
4624// No need to have both system and application versions, the encodings are the
4625// same and the assembly parser has no way to distinguish between them. The mask
4626// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4627// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004628def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4629 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004630 bits<5> mask;
4631 bits<4> Rn;
4632
4633 let Inst{23} = 0;
4634 let Inst{22} = mask{4}; // R bit
4635 let Inst{21-20} = 0b10;
4636 let Inst{19-16} = mask{3-0};
4637 let Inst{15-12} = 0b1111;
4638 let Inst{11-4} = 0b00000000;
4639 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004640}
4641
Owen Andersoncd20c582011-10-20 22:23:58 +00004642def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4643 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004644 bits<5> mask;
4645 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004646
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004647 let Inst{23} = 0;
4648 let Inst{22} = mask{4}; // R bit
4649 let Inst{21-20} = 0b10;
4650 let Inst{19-16} = mask{3-0};
4651 let Inst{15-12} = 0b1111;
4652 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004653}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004654
4655//===----------------------------------------------------------------------===//
4656// TLS Instructions
4657//
4658
4659// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004660// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004661// complete with fixup for the aeabi_read_tp function.
4662let isCall = 1,
4663 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4664 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4665 [(set R0, ARMthread_pointer)]>;
4666}
4667
4668//===----------------------------------------------------------------------===//
4669// SJLJ Exception handling intrinsics
4670// eh_sjlj_setjmp() is an instruction sequence to store the return
4671// address and save #0 in R0 for the non-longjmp case.
4672// Since by its nature we may be coming from some other function to get
4673// here, and we're using the stack frame for the containing function to
4674// save/restore registers, we can't keep anything live in regs across
4675// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004676// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004677// except for our own input by listing the relevant registers in Defs. By
4678// doing so, we also cause the prologue/epilogue code to actively preserve
4679// all of the callee-saved resgisters, which is exactly what we want.
4680// A constant value is passed in $val, and we use the location as a scratch.
4681//
4682// These are pseudo-instructions and are lowered to individual MC-insts, so
4683// no encoding information is necessary.
4684let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004685 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Bill Wendling13a71212011-10-17 22:26:23 +00004686 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1,
4687 usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004688 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4689 NoItinerary,
4690 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4691 Requires<[IsARM, HasVFP2]>;
4692}
4693
4694let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004695 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004696 hasSideEffects = 1, isBarrier = 1 in {
4697 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4698 NoItinerary,
4699 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4700 Requires<[IsARM, NoVFP]>;
4701}
4702
4703// FIXME: Non-Darwin version(s)
4704let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4705 Defs = [ R7, LR, SP ] in {
4706def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4707 NoItinerary,
4708 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4709 Requires<[IsARM, IsDarwin]>;
4710}
4711
4712// eh.sjlj.dispatchsetup pseudo-instruction.
4713// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4714// handled when the pseudo is expanded (which happens before any passes
4715// that need the instruction size).
Bob Wilsond0405aa2011-11-16 17:09:59 +00004716let isBarrier = 1 in
Bob Wilsoneaab6ef2011-11-16 07:11:57 +00004717def eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004718
4719//===----------------------------------------------------------------------===//
4720// Non-Instruction Patterns
4721//
4722
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004723// ARMv4 indirect branch using (MOVr PC, dst)
4724let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4725 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004726 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004727 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4728 Requires<[IsARM, NoV4T]>;
4729
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004730// Large immediate handling.
4731
4732// 32-bit immediate using two piece so_imms or movw + movt.
4733// This is a single pseudo instruction, the benefit is that it can be remat'd
4734// as a single unit instead of having to handle reg inputs.
4735// FIXME: Remove this when we can do generalized remat.
4736let isReMaterializable = 1, isMoveImm = 1 in
4737def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4738 [(set GPR:$dst, (arm_i32imm:$src))]>,
4739 Requires<[IsARM]>;
4740
4741// Pseudo instruction that combines movw + movt + add pc (if PIC).
4742// It also makes it possible to rematerialize the instructions.
4743// FIXME: Remove this when we can do generalized remat and when machine licm
4744// can properly the instructions.
4745let isReMaterializable = 1 in {
4746def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4747 IIC_iMOVix2addpc,
4748 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4749 Requires<[IsARM, UseMovt]>;
4750
4751def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4752 IIC_iMOVix2,
4753 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4754 Requires<[IsARM, UseMovt]>;
4755
4756let AddedComplexity = 10 in
4757def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4758 IIC_iMOVix2ld,
4759 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4760 Requires<[IsARM, UseMovt]>;
4761} // isReMaterializable
4762
4763// ConstantPool, GlobalAddress, and JumpTable
4764def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4765 Requires<[IsARM, DontUseMovt]>;
4766def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4767def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4768 Requires<[IsARM, UseMovt]>;
4769def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4770 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4771
4772// TODO: add,sub,and, 3-instr forms?
4773
4774// Tail calls
4775def : ARMPat<(ARMtcret tcGPR:$dst),
4776 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4777
4778def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4779 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4780
4781def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4782 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4783
4784def : ARMPat<(ARMtcret tcGPR:$dst),
4785 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4786
4787def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4788 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4789
4790def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4791 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4792
4793// Direct calls
4794def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4795 Requires<[IsARM, IsNotDarwin]>;
4796def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4797 Requires<[IsARM, IsDarwin]>;
4798
4799// zextload i1 -> zextload i8
4800def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4801def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4802
4803// extload -> zextload
4804def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4805def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4806def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4807def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4808
4809def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4810
4811def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4812def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4813
4814// smul* and smla*
4815def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4816 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4817 (SMULBB GPR:$a, GPR:$b)>;
4818def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4819 (SMULBB GPR:$a, GPR:$b)>;
4820def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4821 (sra GPR:$b, (i32 16))),
4822 (SMULBT GPR:$a, GPR:$b)>;
4823def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4824 (SMULBT GPR:$a, GPR:$b)>;
4825def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4826 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4827 (SMULTB GPR:$a, GPR:$b)>;
4828def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4829 (SMULTB GPR:$a, GPR:$b)>;
4830def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4831 (i32 16)),
4832 (SMULWB GPR:$a, GPR:$b)>;
4833def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4834 (SMULWB GPR:$a, GPR:$b)>;
4835
4836def : ARMV5TEPat<(add GPR:$acc,
4837 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4838 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4839 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4840def : ARMV5TEPat<(add GPR:$acc,
4841 (mul sext_16_node:$a, sext_16_node:$b)),
4842 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4843def : ARMV5TEPat<(add GPR:$acc,
4844 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4845 (sra GPR:$b, (i32 16)))),
4846 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4847def : ARMV5TEPat<(add GPR:$acc,
4848 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4849 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4850def : ARMV5TEPat<(add GPR:$acc,
4851 (mul (sra GPR:$a, (i32 16)),
4852 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4853 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4854def : ARMV5TEPat<(add GPR:$acc,
4855 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4856 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4857def : ARMV5TEPat<(add GPR:$acc,
4858 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4859 (i32 16))),
4860 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4861def : ARMV5TEPat<(add GPR:$acc,
4862 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4863 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4864
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004865
4866// Pre-v7 uses MCR for synchronization barriers.
4867def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4868 Requires<[IsARM, HasV6]>;
4869
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004870// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004871let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004872def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4873def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004874def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004875def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4876 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4877def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4878 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4879}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004880
4881def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4882def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004883
Owen Anderson33e57512011-08-10 00:03:03 +00004884def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4885 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4886def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4887 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004888
Eli Friedman069e2ed2011-08-26 02:59:24 +00004889// Atomic load/store patterns
4890def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4891 (LDRBrs ldst_so_reg:$src)>;
4892def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4893 (LDRBi12 addrmode_imm12:$src)>;
4894def : ARMPat<(atomic_load_16 addrmode3:$src),
4895 (LDRH addrmode3:$src)>;
4896def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4897 (LDRrs ldst_so_reg:$src)>;
4898def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4899 (LDRi12 addrmode_imm12:$src)>;
4900def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4901 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4902def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4903 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4904def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4905 (STRH GPR:$val, addrmode3:$ptr)>;
4906def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4907 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4908def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4909 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4910
4911
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004912//===----------------------------------------------------------------------===//
4913// Thumb Support
4914//
4915
4916include "ARMInstrThumb.td"
4917
4918//===----------------------------------------------------------------------===//
4919// Thumb2 Support
4920//
4921
4922include "ARMInstrThumb2.td"
4923
4924//===----------------------------------------------------------------------===//
4925// Floating Point Support
4926//
4927
4928include "ARMInstrVFP.td"
4929
4930//===----------------------------------------------------------------------===//
4931// Advanced SIMD (NEON) Support
4932//
4933
4934include "ARMInstrNEON.td"
4935
Jim Grosbachc83d5042011-07-14 19:47:47 +00004936//===----------------------------------------------------------------------===//
4937// Assembler aliases
4938//
4939
4940// Memory barriers
4941def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4942def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4943def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4944
4945// System instructions
4946def : MnemonicAlias<"swi", "svc">;
4947
4948// Load / Store Multiple
4949def : MnemonicAlias<"ldmfd", "ldm">;
4950def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004951def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004952def : MnemonicAlias<"stmfd", "stmdb">;
4953def : MnemonicAlias<"stmia", "stm">;
4954def : MnemonicAlias<"stmea", "stm">;
4955
Jim Grosbachf6c05252011-07-21 17:23:04 +00004956// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4957// shift amount is zero (i.e., unspecified).
4958def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004959 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004960 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004961def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004962 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004963 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004964
4965// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004966def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4967def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004968
Jim Grosbachaddec772011-07-27 22:34:17 +00004969// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004970def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004971 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004972def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004973 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004974
4975
4976// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004977def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004978 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004979def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004980 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004981def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004982 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004983def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004984 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004985def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004986 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004987def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004988 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004989
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004990def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004991 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004992def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004993 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004994def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004995 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004996def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004997 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004998def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004999 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005000def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005001 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00005002
5003
5004// RFE aliases
5005def : MnemonicAlias<"rfefa", "rfeda">;
5006def : MnemonicAlias<"rfeea", "rfedb">;
5007def : MnemonicAlias<"rfefd", "rfeia">;
5008def : MnemonicAlias<"rfeed", "rfeib">;
5009def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005010
5011// SRS aliases
5012def : MnemonicAlias<"srsfa", "srsda">;
5013def : MnemonicAlias<"srsea", "srsdb">;
5014def : MnemonicAlias<"srsfd", "srsia">;
5015def : MnemonicAlias<"srsed", "srsib">;
5016def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005017
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005018// QSAX == QSUBADDX
5019def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005020// SASX == SADDSUBX
5021def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005022// SHASX == SHADDSUBX
5023def : MnemonicAlias<"shaddsubx", "shasx">;
5024// SHSAX == SHSUBADDX
5025def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005026// SSAX == SSUBADDX
5027def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005028// UASX == UADDSUBX
5029def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005030// UHASX == UHADDSUBX
5031def : MnemonicAlias<"uhaddsubx", "uhasx">;
5032// UHSAX == UHSUBADDX
5033def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005034// UQASX == UQADDSUBX
5035def : MnemonicAlias<"uqaddsubx", "uqasx">;
5036// UQSAX == UQSUBADDX
5037def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005038// USAX == USUBADDX
5039def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005040
Jim Grosbache70ec842011-10-28 22:50:54 +00005041// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5042// for isel.
5043def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5044 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005045// Likewise, "add Rd, so_imm_neg" -> sub
5046def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5047 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5048def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5049 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005050
5051// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5052// LSR, ROR, and RRX instructions.
5053// FIXME: We need C++ parser hooks to map the alias to the MOV
5054// encoding. It seems we should be able to do that sort of thing
5055// in tblgen, but it could get ugly.
5056def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005057 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5058 cc_out:$s)>;
5059def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5060 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5061 cc_out:$s)>;
5062def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5063 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5064 cc_out:$s)>;
5065def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5066 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005067 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005068def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5069 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005070def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5071 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5072 cc_out:$s)>;
5073def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5074 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5075 cc_out:$s)>;
5076def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5077 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5078 cc_out:$s)>;
5079def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5080 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5081 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005082// shifter instructions also support a two-operand form.
5083def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5084 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5085def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5086 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5087def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5088 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5089def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5090 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005091def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5092 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5093 cc_out:$s)>;
5094def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5095 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5096 cc_out:$s)>;
5097def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5098 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5099 cc_out:$s)>;
5100def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5101 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5102 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005103
Jim Grosbachd2586da2011-11-15 20:02:06 +00005104
5105// 'mul' instruction can be specified with only two operands.
5106def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
Jim Grosbach23261af2011-12-06 05:28:00 +00005107 (MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p, cc_out:$s)>;