blob: 99081bdbae1cb9dfbbd9001fb85f0af5bb331d61 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000018#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000019#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000020#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000021#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000023#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000025#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000026#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000030#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000031#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000032#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000033#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000034#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000035#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000036#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000044
Chris Lattnerf7382302007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner62ed6b92008-01-01 01:12:31 +000049/// AddRegOperandToRegInfo - Add this register operand to the specified
50/// MachineRegisterInfo. If it is null, then the next/prev fields should be
51/// explicitly nulled out.
52void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000053 assert(isReg() && "Can only add reg operand to use lists");
Jim Grosbachee61d672011-08-24 16:44:17 +000054
Chris Lattner62ed6b92008-01-01 01:12:31 +000055 // If the reginfo pointer is null, just explicitly null out or next/prev
56 // pointers, to ensure they are not garbage.
57 if (RegInfo == 0) {
58 Contents.Reg.Prev = 0;
59 Contents.Reg.Next = 0;
60 return;
61 }
Jim Grosbachee61d672011-08-24 16:44:17 +000062
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000064 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner80fe5312008-01-01 21:08:22 +000066 // For SSA values, we prefer to keep the definition at the start of the list.
67 // we do this by skipping over the definition if it is at the head of the
68 // list.
69 if (*Head && (*Head)->isDef())
70 Head = &(*Head)->Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000071
Chris Lattner80fe5312008-01-01 21:08:22 +000072 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000073 if (Contents.Reg.Next) {
74 assert(getReg() == Contents.Reg.Next->getReg() &&
75 "Different regs on the same list!");
76 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
77 }
Jim Grosbachee61d672011-08-24 16:44:17 +000078
Chris Lattner80fe5312008-01-01 21:08:22 +000079 Contents.Reg.Prev = Head;
80 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000081}
82
Dan Gohman3bc1a372009-04-15 01:17:37 +000083/// RemoveRegOperandFromRegInfo - Remove this register operand from the
84/// MachineRegisterInfo it is linked with.
85void MachineOperand::RemoveRegOperandFromRegInfo() {
86 assert(isOnRegUseList() && "Reg operand is not on a use list");
87 // Unlink this from the doubly linked list of operands.
88 MachineOperand *NextOp = Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000089 *Contents.Reg.Prev = NextOp;
Dan Gohman3bc1a372009-04-15 01:17:37 +000090 if (NextOp) {
91 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
92 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
93 }
94 Contents.Reg.Prev = 0;
95 Contents.Reg.Next = 0;
96}
97
Chris Lattner62ed6b92008-01-01 01:12:31 +000098void MachineOperand::setReg(unsigned Reg) {
99 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +0000100
Chris Lattner62ed6b92008-01-01 01:12:31 +0000101 // Otherwise, we have to change the register. If this operand is embedded
102 // into a machine function, we need to update the old and new register's
103 // use/def lists.
104 if (MachineInstr *MI = getParent())
105 if (MachineBasicBlock *MBB = MI->getParent())
106 if (MachineFunction *MF = MBB->getParent()) {
107 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000108 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000109 AddRegOperandToRegInfo(&MF->getRegInfo());
110 return;
111 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000112
Chris Lattner62ed6b92008-01-01 01:12:31 +0000113 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000114 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115}
116
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000117void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
118 const TargetRegisterInfo &TRI) {
119 assert(TargetRegisterInfo::isVirtualRegister(Reg));
120 if (SubIdx && getSubReg())
121 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
122 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000123 if (SubIdx)
124 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000125}
126
127void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
128 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
129 if (getSubReg()) {
130 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000131 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
132 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000133 setSubReg(0);
134 }
135 setReg(Reg);
136}
137
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138/// ChangeToImmediate - Replace this operand with a new immediate operand of
139/// the specified value. If an operand is known to be an immediate already,
140/// the setImm method should be used.
141void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
142 // If this operand is currently a register operand, and if this is in a
143 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000144 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000145 getParent()->getParent()->getParent())
146 RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000147
Chris Lattner62ed6b92008-01-01 01:12:31 +0000148 OpKind = MO_Immediate;
149 Contents.ImmVal = ImmVal;
150}
151
152/// ChangeToRegister - Replace this operand with a new register operand of
153/// the specified value. If an operand is known to be an register already,
154/// the setReg method should be used.
155void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000156 bool isKill, bool isDead, bool isUndef,
157 bool isDebug) {
Jim Grosbachee61d672011-08-24 16:44:17 +0000158 // If this operand is already a register operand, use setReg to update the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000159 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000160 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000161 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000162 setReg(Reg);
163 } else {
164 // Otherwise, change this to a register and set the reg#.
165 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000166 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000167
168 // If this operand is embedded in a function, add the operand to the
169 // register's use/def list.
170 if (MachineInstr *MI = getParent())
171 if (MachineBasicBlock *MBB = MI->getParent())
172 if (MachineFunction *MF = MBB->getParent())
173 AddRegOperandToRegInfo(&MF->getRegInfo());
174 }
175
176 IsDef = isDef;
177 IsImp = isImp;
178 IsKill = isKill;
179 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000180 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000181 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000182 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000183 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000184 SubReg = 0;
185}
186
Chris Lattnerf7382302007-12-30 21:56:09 +0000187/// isIdenticalTo - Return true if this operand is identical to the specified
188/// operand.
189bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000190 if (getType() != Other.getType() ||
191 getTargetFlags() != Other.getTargetFlags())
192 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000193
Chris Lattnerf7382302007-12-30 21:56:09 +0000194 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 case MachineOperand::MO_Register:
196 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
197 getSubReg() == Other.getSubReg();
198 case MachineOperand::MO_Immediate:
199 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000200 case MachineOperand::MO_CImmediate:
201 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000202 case MachineOperand::MO_FPImmediate:
203 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000204 case MachineOperand::MO_MachineBasicBlock:
205 return getMBB() == Other.getMBB();
206 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000207 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000208 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000209 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000210 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000211 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000212 case MachineOperand::MO_GlobalAddress:
213 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
214 case MachineOperand::MO_ExternalSymbol:
215 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
216 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000217 case MachineOperand::MO_BlockAddress:
218 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000219 case MachineOperand::MO_MCSymbol:
220 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000221 case MachineOperand::MO_Metadata:
222 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000223 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000224 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000225}
226
227/// print - Print the specified machine operand.
228///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000229void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000230 // If the instruction is embedded into a basic block, we can find the
231 // target info for the instruction.
232 if (!TM)
233 if (const MachineInstr *MI = getParent())
234 if (const MachineBasicBlock *MBB = MI->getParent())
235 if (const MachineFunction *MF = MBB->getParent())
236 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000237 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000238
Chris Lattnerf7382302007-12-30 21:56:09 +0000239 switch (getType()) {
240 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000241 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000242
Evan Cheng4784f1f2009-06-30 08:49:04 +0000243 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen04003452011-12-07 01:08:22 +0000244 isInternalRead() || isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000245 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000246 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000247 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000248 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000249 if (isEarlyClobber())
250 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000251 if (isImplicit())
252 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000253 OS << "def";
254 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000255 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000256 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000257 NeedComma = true;
258 }
Evan Cheng07897072009-10-14 23:37:31 +0000259
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000260 if (isKill() || isDead() || isUndef() || isInternalRead()) {
Chris Lattner31530612009-06-24 17:54:48 +0000261 if (NeedComma) OS << ',';
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000262 NeedComma = false;
263 if (isKill()) {
264 OS << "kill";
265 NeedComma = true;
266 }
267 if (isDead()) {
268 OS << "dead";
269 NeedComma = true;
270 }
Evan Cheng4784f1f2009-06-30 08:49:04 +0000271 if (isUndef()) {
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000272 if (NeedComma) OS << ',';
Evan Cheng4784f1f2009-06-30 08:49:04 +0000273 OS << "undef";
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000274 NeedComma = true;
275 }
276 if (isInternalRead()) {
277 if (NeedComma) OS << ',';
278 OS << "internal";
279 NeedComma = true;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000280 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000281 }
Chris Lattner31530612009-06-24 17:54:48 +0000282 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000283 }
284 break;
285 case MachineOperand::MO_Immediate:
286 OS << getImm();
287 break;
Devang Patel8594d422011-06-24 20:46:11 +0000288 case MachineOperand::MO_CImmediate:
289 getCImm()->getValue().print(OS, false);
290 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000291 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000292 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000293 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000294 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000295 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000296 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000297 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000298 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000299 break;
300 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000301 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000302 break;
303 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000304 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000305 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000306 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000307 break;
308 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000309 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000310 break;
311 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000312 OS << "<ga:";
313 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000314 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000315 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000316 break;
317 case MachineOperand::MO_ExternalSymbol:
318 OS << "<es:" << getSymbolName();
319 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000320 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000321 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000322 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000323 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000324 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000325 OS << '>';
326 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000327 case MachineOperand::MO_Metadata:
328 OS << '<';
329 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
330 OS << '>';
331 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000332 case MachineOperand::MO_MCSymbol:
333 OS << "<MCSym=" << *getMCSymbol() << '>';
334 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000335 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000336
Chris Lattner31530612009-06-24 17:54:48 +0000337 if (unsigned TF = getTargetFlags())
338 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000339}
340
341//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000342// MachineMemOperand Implementation
343//===----------------------------------------------------------------------===//
344
Chris Lattner40a858f2010-09-21 05:39:30 +0000345/// getAddrSpace - Return the LLVM IR address space number that this pointer
346/// points into.
347unsigned MachinePointerInfo::getAddrSpace() const {
348 if (V == 0) return 0;
349 return cast<PointerType>(V->getType())->getAddressSpace();
350}
351
Chris Lattnere8639032010-09-21 06:22:23 +0000352/// getConstantPool - Return a MachinePointerInfo record that refers to the
353/// constant pool.
354MachinePointerInfo MachinePointerInfo::getConstantPool() {
355 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
356}
357
358/// getFixedStack - Return a MachinePointerInfo record that refers to the
359/// the specified FrameIndex.
360MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
361 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
362}
363
Chris Lattner1daa6f42010-09-21 06:43:24 +0000364MachinePointerInfo MachinePointerInfo::getJumpTable() {
365 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
366}
367
368MachinePointerInfo MachinePointerInfo::getGOT() {
369 return MachinePointerInfo(PseudoSourceValue::getGOT());
370}
Chris Lattner40a858f2010-09-21 05:39:30 +0000371
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000372MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
373 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
374}
375
Chris Lattnerda39c392010-09-21 04:32:08 +0000376MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000377 uint64_t s, unsigned int a,
378 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000379 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000380 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
381 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000382 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
383 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000384 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000385 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000386}
387
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000388/// Profile - Gather unique data for the object.
389///
390void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000391 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000392 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000393 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000394 ID.AddInteger(Flags);
395}
396
Dan Gohmanc76909a2009-09-25 20:36:54 +0000397void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
398 // The Value and Offset may differ due to CSE. But the flags and size
399 // should be the same.
400 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
401 assert(MMO->getSize() == getSize() && "Size mismatch!");
402
403 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
404 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000405 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
406 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000407 // Also update the base and offset, because the new alignment may
408 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000409 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000410 }
411}
412
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000413/// getAlignment - Return the minimum known alignment in bytes of the
414/// actual memory reference.
415uint64_t MachineMemOperand::getAlignment() const {
416 return MinAlign(getBaseAlignment(), getOffset());
417}
418
Dan Gohmanc76909a2009-09-25 20:36:54 +0000419raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
420 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000421 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000422
Dan Gohmanc76909a2009-09-25 20:36:54 +0000423 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000424 OS << "Volatile ";
425
Dan Gohmanc76909a2009-09-25 20:36:54 +0000426 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000427 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000428 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000429 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000430 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000431
Dan Gohmancd26ec52009-09-23 01:33:16 +0000432 // Print the address information.
433 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000434 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000435 OS << "<unknown>";
436 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000437 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000438
439 // If the alignment of the memory reference itself differs from the alignment
440 // of the base pointer, print the base alignment explicitly, next to the base
441 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000442 if (MMO.getBaseAlignment() != MMO.getAlignment())
443 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000444
Dan Gohmanc76909a2009-09-25 20:36:54 +0000445 if (MMO.getOffset() != 0)
446 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000447 OS << "]";
448
449 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000450 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
451 MMO.getBaseAlignment() != MMO.getSize())
452 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000453
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000454 // Print TBAA info.
455 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
456 OS << "(tbaa=";
457 if (TBAAInfo->getNumOperands() > 0)
458 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
459 else
460 OS << "<unknown>";
461 OS << ")";
462 }
463
Bill Wendlingd65ba722011-04-29 23:45:22 +0000464 // Print nontemporal info.
465 if (MMO.isNonTemporal())
466 OS << "(nontemporal)";
467
Dan Gohmancd26ec52009-09-23 01:33:16 +0000468 return OS;
469}
470
Dan Gohmance42e402008-07-07 20:32:02 +0000471//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000472// MachineInstr Implementation
473//===----------------------------------------------------------------------===//
474
Evan Chengc0f64ff2006-11-27 23:37:22 +0000475/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000476/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000477MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000478 : MCID(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000479 MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000480 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000481 // Make sure that we get added to a machine basicblock
482 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000483}
484
Evan Cheng67f660c2006-11-30 07:08:44 +0000485void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000486 if (MCID->ImplicitDefs)
487 for (const unsigned *ImpDefs = MCID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000488 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000489 if (MCID->ImplicitUses)
490 for (const unsigned *ImpUses = MCID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000491 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000492}
493
Bob Wilson0855cad2010-04-09 04:34:03 +0000494/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
495/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000496/// the MCInstrDesc.
497MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000498 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000499 MemRefs(0), MemRefsEnd(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000500 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000501 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000502 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
503 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000504 if (!NoImp)
505 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000506 // Make sure that we get added to a machine basicblock
507 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000508}
509
Dale Johannesen06efc022009-01-27 23:20:29 +0000510/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000511MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000512 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000513 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000514 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000515 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000516 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000517 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
518 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000519 if (!NoImp)
520 addImplicitDefUseOperands();
521 // Make sure that we get added to a machine basicblock
522 LeakDetector::addGarbageObject(this);
523}
524
525/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000526/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000527/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000528MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000529 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000530 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000531 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000532 unsigned NumImplicitOps =
533 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000534 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000535 addImplicitDefUseOperands();
536 // Make sure that we get added to a machine basicblock
537 LeakDetector::addGarbageObject(this);
538 MBB->push_back(this); // Add instruction to end of basic block!
539}
540
541/// MachineInstr ctor - As above, but with a DebugLoc.
542///
543MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000544 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000545 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000546 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000547 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000548 unsigned NumImplicitOps =
549 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000550 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000551 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000552 // Make sure that we get added to a machine basicblock
553 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000554 MBB->push_back(this); // Add instruction to end of basic block!
555}
556
Misha Brukmance22e762004-07-09 14:45:17 +0000557/// MachineInstr ctor - Copies MachineInstr arg exactly
558///
Evan Cheng1ed99222008-07-19 00:37:25 +0000559MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000560 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000561 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
562 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000563 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000564
Misha Brukmance22e762004-07-09 14:45:17 +0000565 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000566 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
567 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000568
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000569 // Copy all the flags.
570 Flags = MI.Flags;
571
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000572 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000573 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000574
575 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000576}
577
Misha Brukmance22e762004-07-09 14:45:17 +0000578MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000579 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000580#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000581 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000582 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000583 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000584 "Reg operand def/use list corrupted");
585 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000586#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000587}
588
Chris Lattner62ed6b92008-01-01 01:12:31 +0000589/// getRegInfo - If this instruction is embedded into a MachineFunction,
590/// return the MachineRegisterInfo object for the current function, otherwise
591/// return null.
592MachineRegisterInfo *MachineInstr::getRegInfo() {
593 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000594 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000595 return 0;
596}
597
598/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
599/// this instruction from their respective use lists. This requires that the
600/// operands already be on their use lists.
601void MachineInstr::RemoveRegOperandsFromUseLists() {
602 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000603 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000604 Operands[i].RemoveRegOperandFromRegInfo();
605 }
606}
607
608/// AddRegOperandsToUseLists - Add all of the register operands in
609/// this instruction from their respective use lists. This requires that the
610/// operands not be on their use lists yet.
611void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
612 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000613 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000614 Operands[i].AddRegOperandToRegInfo(&RegInfo);
615 }
616}
617
618
619/// addOperand - Add the specified operand to the instruction. If it is an
620/// implicit operand, it is added to the end of the operand list. If it is
621/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000622/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000623void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000624 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000625 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000626 MachineRegisterInfo *RegInfo = getRegInfo();
627
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000628 // If the Operands backing store is reallocated, all register operands must
629 // be removed and re-added to RegInfo. It is storing pointers to operands.
630 bool Reallocate = RegInfo &&
631 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000632
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000633 // Find the insert location for the new operand. Implicit registers go at
634 // the end, everything goes before the implicit regs.
635 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000636
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000637 // Remove all the implicit operands from RegInfo if they need to be shifted.
638 // FIXME: Allow mixed explicit and implicit operands on inline asm.
639 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
640 // implicit-defs, but they must not be moved around. See the FIXME in
641 // InstrEmitter.cpp.
642 if (!isImpReg && !isInlineAsm()) {
643 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
644 --OpNo;
645 if (RegInfo)
646 Operands[OpNo].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000647 }
648 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000649
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000650 // OpNo now points as the desired insertion point. Unless this is a variadic
651 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
652 assert((isImpReg || MCID->isVariadic() || OpNo < MCID->getNumOperands()) &&
653 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000654
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000655 // All operands from OpNo have been removed from RegInfo. If the Operands
656 // backing store needs to be reallocated, we also need to remove any other
657 // register operands.
658 if (Reallocate)
659 for (unsigned i = 0; i != OpNo; ++i)
660 if (Operands[i].isReg())
661 Operands[i].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000662
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000663 // Insert the new operand at OpNo.
664 Operands.insert(Operands.begin() + OpNo, Op);
665 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000666
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000667 // The Operands backing store has now been reallocated, so we can re-add the
668 // operands before OpNo.
669 if (Reallocate)
670 for (unsigned i = 0; i != OpNo; ++i)
671 if (Operands[i].isReg())
672 Operands[i].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000673
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000674 // When adding a register operand, tell RegInfo about it.
675 if (Operands[OpNo].isReg()) {
676 // Add the new operand to RegInfo, even when RegInfo is NULL.
677 // This will initialize the linked list pointers.
678 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
679 // If the register operand is flagged as early, mark the operand as such.
680 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
681 Operands[OpNo].setIsEarlyClobber(true);
682 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000683
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000684 // Re-add all the implicit ops.
685 if (RegInfo) {
686 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000687 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000688 Operands[i].AddRegOperandToRegInfo(RegInfo);
689 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000690 }
691}
692
693/// RemoveOperand - Erase an operand from an instruction, leaving it with one
694/// fewer operand than it started with.
695///
696void MachineInstr::RemoveOperand(unsigned OpNo) {
697 assert(OpNo < Operands.size() && "Invalid operand number");
Jim Grosbachee61d672011-08-24 16:44:17 +0000698
Chris Lattner62ed6b92008-01-01 01:12:31 +0000699 // Special case removing the last one.
700 if (OpNo == Operands.size()-1) {
701 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000702 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000703 Operands.back().RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000704
Chris Lattner62ed6b92008-01-01 01:12:31 +0000705 Operands.pop_back();
706 return;
707 }
708
709 // Otherwise, we are removing an interior operand. If we have reginfo to
710 // update, remove all operands that will be shifted down from their reg lists,
711 // move everything down, then re-add them.
712 MachineRegisterInfo *RegInfo = getRegInfo();
713 if (RegInfo) {
714 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000715 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000716 Operands[i].RemoveRegOperandFromRegInfo();
717 }
718 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000719
Chris Lattner62ed6b92008-01-01 01:12:31 +0000720 Operands.erase(Operands.begin()+OpNo);
721
722 if (RegInfo) {
723 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000724 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000725 Operands[i].AddRegOperandToRegInfo(RegInfo);
726 }
727 }
728}
729
Dan Gohmanc76909a2009-09-25 20:36:54 +0000730/// addMemOperand - Add a MachineMemOperand to the machine instruction.
731/// This function should be used only occasionally. The setMemRefs function
732/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000733void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000734 MachineMemOperand *MO) {
735 mmo_iterator OldMemRefs = MemRefs;
736 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000737
Dan Gohmanc76909a2009-09-25 20:36:54 +0000738 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
739 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
740 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000741
Dan Gohmanc76909a2009-09-25 20:36:54 +0000742 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
743 NewMemRefs[NewNum - 1] = MO;
744
745 MemRefs = NewMemRefs;
746 MemRefsEnd = NewMemRefsEnd;
747}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000748
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000749bool
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000750MachineInstr::hasProperty(unsigned MCFlag, QueryType Type) const {
Evan Chengddfd1372011-12-14 02:11:42 +0000751 if (Type == IgnoreBundle || !isBundle())
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000752 return getDesc().getFlags() & (1 << MCFlag);
753
754 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000755 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000756 while (MII != MBB->end() && MII->isInsideBundle()) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000757 if (MII->getDesc().getFlags() & (1 << MCFlag)) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000758 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000759 return true;
760 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000761 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000762 return false;
763 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000764 ++MII;
765 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000766
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000767 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000768}
769
Evan Cheng506049f2010-03-03 01:44:33 +0000770bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
771 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000772 // If opcodes or number of operands are not the same then the two
773 // instructions are obviously not identical.
774 if (Other->getOpcode() != getOpcode() ||
775 Other->getNumOperands() != getNumOperands())
776 return false;
777
Evan Chengddfd1372011-12-14 02:11:42 +0000778 if (isBundle()) {
779 // Both instructions are bundles, compare MIs inside the bundle.
780 MachineBasicBlock::const_instr_iterator I1 = *this;
781 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
782 MachineBasicBlock::const_instr_iterator I2 = *Other;
783 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
784 while (++I1 != E1 && I1->isInsideBundle()) {
785 ++I2;
786 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
787 return false;
788 }
789 }
790
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000791 // Check operands to make sure they match.
792 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
793 const MachineOperand &MO = getOperand(i);
794 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000795 if (!MO.isReg()) {
796 if (!MO.isIdenticalTo(OMO))
797 return false;
798 continue;
799 }
800
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000801 // Clients may or may not want to ignore defs when testing for equality.
802 // For example, machine CSE pass only cares about finding common
803 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000804 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000805 if (Check == IgnoreDefs)
806 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000807 else if (Check == IgnoreVRegDefs) {
808 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
809 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
810 if (MO.getReg() != OMO.getReg())
811 return false;
812 } else {
813 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000814 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000815 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
816 return false;
817 }
818 } else {
819 if (!MO.isIdenticalTo(OMO))
820 return false;
821 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
822 return false;
823 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000824 }
Devang Patel9194c672011-07-07 17:45:33 +0000825 // If DebugLoc does not match then two dbg.values are not identical.
826 if (isDebugValue())
827 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
828 && getDebugLoc() != Other->getDebugLoc())
829 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000830 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000831}
832
Chris Lattner48d7c062006-04-17 21:35:41 +0000833/// removeFromParent - This method unlinks 'this' from the containing basic
834/// block, and returns it, but does not delete it.
835MachineInstr *MachineInstr::removeFromParent() {
836 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000837
838 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000839 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000840 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000841 MachineBasicBlock::instr_iterator MII = *this; ++MII;
842 MachineBasicBlock::instr_iterator E = MBB->instr_end();
843 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000844 MachineInstr *MI = &*MII;
845 ++MII;
846 MBB->remove(MI);
847 }
848 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000849 getParent()->remove(this);
850 return this;
851}
852
853
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000854/// eraseFromParent - This method unlinks 'this' from the containing basic
855/// block, and deletes it.
856void MachineInstr::eraseFromParent() {
857 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000858 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000859 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000860 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000861 MachineBasicBlock::instr_iterator MII = *this; ++MII;
862 MachineBasicBlock::instr_iterator E = MBB->instr_end();
863 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000864 MachineInstr *MI = &*MII;
865 ++MII;
866 MBB->erase(MI);
867 }
868 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000869 getParent()->erase(this);
870}
871
872
Evan Cheng19e3f312007-05-15 01:26:09 +0000873/// getNumExplicitOperands - Returns the number of non-implicit operands.
874///
875unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000876 unsigned NumOperands = MCID->getNumOperands();
877 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000878 return NumOperands;
879
Dan Gohman9407cd42009-04-15 17:59:11 +0000880 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
881 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000882 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000883 NumOperands++;
884 }
885 return NumOperands;
886}
887
Evan Chengc36b7062011-01-07 23:50:32 +0000888bool MachineInstr::isStackAligningInlineAsm() const {
889 if (isInlineAsm()) {
890 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
891 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
892 return true;
893 }
894 return false;
895}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000896
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000897int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
898 unsigned *GroupNo) const {
899 assert(isInlineAsm() && "Expected an inline asm instruction");
900 assert(OpIdx < getNumOperands() && "OpIdx out of range");
901
902 // Ignore queries about the initial operands.
903 if (OpIdx < InlineAsm::MIOp_FirstOperand)
904 return -1;
905
906 unsigned Group = 0;
907 unsigned NumOps;
908 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
909 i += NumOps) {
910 const MachineOperand &FlagMO = getOperand(i);
911 // If we reach the implicit register operands, stop looking.
912 if (!FlagMO.isImm())
913 return -1;
914 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
915 if (i + NumOps > OpIdx) {
916 if (GroupNo)
917 *GroupNo = Group;
918 return i;
919 }
920 ++Group;
921 }
922 return -1;
923}
924
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000925const TargetRegisterClass*
926MachineInstr::getRegClassConstraint(unsigned OpIdx,
927 const TargetInstrInfo *TII,
928 const TargetRegisterInfo *TRI) const {
929 // Most opcodes have fixed constraints in their MCInstrDesc.
930 if (!isInlineAsm())
931 return TII->getRegClass(getDesc(), OpIdx, TRI);
932
933 if (!getOperand(OpIdx).isReg())
934 return NULL;
935
936 // For tied uses on inline asm, get the constraint from the def.
937 unsigned DefIdx;
938 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
939 OpIdx = DefIdx;
940
941 // Inline asm stores register class constraints in the flag word.
942 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
943 if (FlagIdx < 0)
944 return NULL;
945
946 unsigned Flag = getOperand(FlagIdx).getImm();
947 unsigned RCID;
948 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
949 return TRI->getRegClass(RCID);
950
951 // Assume that all registers in a memory operand are pointers.
952 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
953 return TRI->getPointerRegClass();
954
955 return NULL;
956}
957
Evan Chengddfd1372011-12-14 02:11:42 +0000958/// getBundleSize - Return the number of instructions inside the MI bundle.
959unsigned MachineInstr::getBundleSize() const {
960 assert(isBundle() && "Expecting a bundle");
961
962 MachineBasicBlock::const_instr_iterator I = *this;
963 unsigned Size = 0;
964 while ((++I)->isInsideBundle()) {
965 ++Size;
966 }
967 assert(Size > 1 && "Malformed bundle");
968
969 return Size;
970}
971
Evan Chengfaa51072007-04-26 19:00:32 +0000972/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000973/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000974/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000975int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
976 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000977 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000978 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000979 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000980 continue;
981 unsigned MOReg = MO.getReg();
982 if (!MOReg)
983 continue;
984 if (MOReg == Reg ||
985 (TRI &&
986 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
987 TargetRegisterInfo::isPhysicalRegister(Reg) &&
988 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000989 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000990 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000991 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000992 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000993}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000994
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000995/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
996/// indicating if this instruction reads or writes Reg. This also considers
997/// partial defines.
998std::pair<bool,bool>
999MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1000 SmallVectorImpl<unsigned> *Ops) const {
1001 bool PartDef = false; // Partial redefine.
1002 bool FullDef = false; // Full define.
1003 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001004
1005 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1006 const MachineOperand &MO = getOperand(i);
1007 if (!MO.isReg() || MO.getReg() != Reg)
1008 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001009 if (Ops)
1010 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001011 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001012 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001013 else if (MO.getSubReg() && !MO.isUndef())
1014 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001015 PartDef = true;
1016 else
1017 FullDef = true;
1018 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001019 // A partial redefine uses Reg unless there is also a full define.
1020 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001021}
1022
Evan Cheng6130f662008-03-05 00:59:57 +00001023/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001024/// the specified register or -1 if it is not found. If isDead is true, defs
1025/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1026/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001027int
1028MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1029 const TargetRegisterInfo *TRI) const {
1030 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001031 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001032 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001033 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001034 continue;
1035 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001036 bool Found = (MOReg == Reg);
1037 if (!Found && TRI && isPhys &&
1038 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1039 if (Overlap)
1040 Found = TRI->regsOverlap(MOReg, Reg);
1041 else
1042 Found = TRI->isSubRegister(MOReg, Reg);
1043 }
1044 if (Found && (!isDead || MO.isDead()))
1045 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001046 }
Evan Cheng6130f662008-03-05 00:59:57 +00001047 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001048}
Evan Cheng19e3f312007-05-15 01:26:09 +00001049
Evan Chengf277ee42007-05-29 18:35:22 +00001050/// findFirstPredOperandIdx() - Find the index of the first operand in the
1051/// operand list that is used to represent the predicate. It returns -1 if
1052/// none is found.
1053int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001054 // Don't call MCID.findFirstPredOperandIdx() because this variant
1055 // is sometimes called on an instruction that's not yet complete, and
1056 // so the number of operands is less than the MCID indicates. In
1057 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001058 const MCInstrDesc &MCID = getDesc();
1059 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001060 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001061 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001062 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001063 }
1064
Evan Chengf277ee42007-05-29 18:35:22 +00001065 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001066}
Jim Grosbachee61d672011-08-24 16:44:17 +00001067
Bob Wilsond9df5012009-04-09 17:16:43 +00001068/// isRegTiedToUseOperand - Given the index of a register def operand,
1069/// check if the register def is tied to a source operand, due to either
1070/// two-address elimination or inline assembly constraints. Returns the
1071/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001072bool MachineInstr::
1073isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001074 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001075 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001076 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001077 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001078 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001079 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001080 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001081 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1082 if (FlagIdx < 0)
1083 return false;
1084
1085 // Which part of the group is DefOpIdx?
1086 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1087
Evan Chengc36b7062011-01-07 23:50:32 +00001088 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1089 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001090 const MachineOperand &FMO = getOperand(i);
1091 if (!FMO.isImm())
1092 continue;
1093 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1094 continue;
1095 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001096 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001097 Idx == DefNo) {
1098 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001099 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001100 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001101 }
Evan Chengfb112882009-03-23 08:01:15 +00001102 }
Evan Chengef5d0702009-06-24 02:05:51 +00001103 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001104 }
1105
Bob Wilsond9df5012009-04-09 17:16:43 +00001106 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001107 const MCInstrDesc &MCID = getDesc();
1108 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001109 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001110 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001111 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001112 if (UseOpIdx)
1113 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001114 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001115 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001116 }
1117 return false;
1118}
1119
Evan Chenga24752f2009-03-19 20:30:06 +00001120/// isRegTiedToDefOperand - Return true if the operand of the specified index
1121/// is a register use and it is tied to an def operand. It also returns the def
1122/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001123bool MachineInstr::
1124isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001125 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001126 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001127 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001128 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001129
1130 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001131 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1132 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001133 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001134
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001135 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001136 unsigned DefNo;
1137 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1138 if (!DefOpIdx)
1139 return true;
1140
Evan Chengc36b7062011-01-07 23:50:32 +00001141 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001142 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001143 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001144 while (DefNo) {
1145 const MachineOperand &FMO = getOperand(DefIdx);
1146 assert(FMO.isImm());
1147 // Skip over this def.
1148 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1149 --DefNo;
1150 }
Evan Chengef5d0702009-06-24 02:05:51 +00001151 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001152 return true;
1153 }
1154 return false;
1155 }
1156
Evan Chenge837dea2011-06-28 19:10:37 +00001157 const MCInstrDesc &MCID = getDesc();
1158 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001159 return false;
1160 const MachineOperand &MO = getOperand(UseOpIdx);
1161 if (!MO.isReg() || !MO.isUse())
1162 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001163 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001164 if (DefIdx == -1)
1165 return false;
1166 if (DefOpIdx)
1167 *DefOpIdx = (unsigned)DefIdx;
1168 return true;
1169}
1170
Dan Gohmane6cd7572010-05-13 20:34:42 +00001171/// clearKillInfo - Clears kill flags on all operands.
1172///
1173void MachineInstr::clearKillInfo() {
1174 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1175 MachineOperand &MO = getOperand(i);
1176 if (MO.isReg() && MO.isUse())
1177 MO.setIsKill(false);
1178 }
1179}
1180
Evan Cheng576d1232006-12-06 08:27:42 +00001181/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1182///
1183void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1184 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1185 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001186 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001187 continue;
1188 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1189 MachineOperand &MOp = getOperand(j);
1190 if (!MOp.isIdenticalTo(MO))
1191 continue;
1192 if (MO.isKill())
1193 MOp.setIsKill();
1194 else
1195 MOp.setIsDead();
1196 break;
1197 }
1198 }
1199}
1200
Evan Cheng19e3f312007-05-15 01:26:09 +00001201/// copyPredicates - Copies predicate operand(s) from MI.
1202void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001203 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001204
Evan Chenge837dea2011-06-28 19:10:37 +00001205 const MCInstrDesc &MCID = MI->getDesc();
1206 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001207 return;
1208 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001209 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001210 // Predicated operands must be last operands.
1211 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001212 }
1213 }
1214}
1215
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001216void MachineInstr::substituteRegister(unsigned FromReg,
1217 unsigned ToReg,
1218 unsigned SubIdx,
1219 const TargetRegisterInfo &RegInfo) {
1220 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1221 if (SubIdx)
1222 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1223 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1224 MachineOperand &MO = getOperand(i);
1225 if (!MO.isReg() || MO.getReg() != FromReg)
1226 continue;
1227 MO.substPhysReg(ToReg, RegInfo);
1228 }
1229 } else {
1230 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1231 MachineOperand &MO = getOperand(i);
1232 if (!MO.isReg() || MO.getReg() != FromReg)
1233 continue;
1234 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1235 }
1236 }
1237}
1238
Evan Cheng9f1c8312008-07-03 09:09:37 +00001239/// isSafeToMove - Return true if it is safe to move this instruction. If
1240/// SawStore is set to true, it means that there is a store (or call) between
1241/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001242bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001243 AliasAnalysis *AA,
1244 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001245 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001246 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001247 SawStore = true;
1248 return false;
1249 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001250
1251 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001252 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001253 return false;
1254
1255 // See if this instruction does a load. If so, we have to guarantee that the
1256 // loaded value doesn't change between the load and the its intended
1257 // destination. The check for isInvariantLoad gives the targe the chance to
1258 // classify the load as always returning a constant, e.g. a constant pool
1259 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001260 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001261 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001262 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001263 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001264
Evan Chengb27087f2008-03-13 00:44:09 +00001265 return true;
1266}
1267
Evan Chengdf3b9932008-08-27 20:33:50 +00001268/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1269/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001270bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001271 AliasAnalysis *AA,
1272 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001273 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001274 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001275 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001276 return false;
1277 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001278 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001279 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001280 continue;
1281 // FIXME: For now, do not remat any instruction with register operands.
1282 // Later on, we can loosen the restriction is the register operands have
1283 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001284 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001285 // partially).
1286 if (MO.isUse())
1287 return false;
1288 else if (!MO.isDead() && MO.getReg() != DstReg)
1289 return false;
1290 }
1291 return true;
1292}
1293
Dan Gohman3e4fb702008-09-24 00:06:15 +00001294/// hasVolatileMemoryRef - Return true if this instruction may have a
1295/// volatile memory reference, or if the information describing the
1296/// memory reference is not available. Return false if it is known to
1297/// have no volatile memory references.
1298bool MachineInstr::hasVolatileMemoryRef() const {
1299 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001300 if (!mayStore() &&
1301 !mayLoad() &&
1302 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001303 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001304 return false;
1305
1306 // Otherwise, if the instruction has no memory reference information,
1307 // conservatively assume it wasn't preserved.
1308 if (memoperands_empty())
1309 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001310
Dan Gohman3e4fb702008-09-24 00:06:15 +00001311 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001312 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1313 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001314 return true;
1315
1316 return false;
1317}
1318
Dan Gohmane33f44c2009-10-07 17:38:06 +00001319/// isInvariantLoad - Return true if this instruction is loading from a
1320/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001321/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001322/// of a function if it does not change. This should only return true of
1323/// *all* loads the instruction does are invariant (if it does multiple loads).
1324bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1325 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001326 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001327 return false;
1328
1329 // If the instruction has lost its memoperands, conservatively assume that
1330 // it may not be an invariant load.
1331 if (memoperands_empty())
1332 return false;
1333
1334 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1335
1336 for (mmo_iterator I = memoperands_begin(),
1337 E = memoperands_end(); I != E; ++I) {
1338 if ((*I)->isVolatile()) return false;
1339 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001340 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001341
1342 if (const Value *V = (*I)->getValue()) {
1343 // A load from a constant PseudoSourceValue is invariant.
1344 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1345 if (PSV->isConstant(MFI))
1346 continue;
1347 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001348 if (AA && AA->pointsToConstantMemory(
1349 AliasAnalysis::Location(V, (*I)->getSize(),
1350 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001351 continue;
1352 }
1353
1354 // Otherwise assume conservatively.
1355 return false;
1356 }
1357
1358 // Everything checks out.
1359 return true;
1360}
1361
Evan Cheng229694f2009-12-03 02:31:43 +00001362/// isConstantValuePHI - If the specified instruction is a PHI that always
1363/// merges together the same virtual register, return the register, otherwise
1364/// return 0.
1365unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001366 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001367 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001368 assert(getNumOperands() >= 3 &&
1369 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001370
1371 unsigned Reg = getOperand(1).getReg();
1372 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1373 if (getOperand(i).getReg() != Reg)
1374 return 0;
1375 return Reg;
1376}
1377
Evan Chengc36b7062011-01-07 23:50:32 +00001378bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001379 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001380 return true;
1381 if (isInlineAsm()) {
1382 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1383 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1384 return true;
1385 }
1386
1387 return false;
1388}
1389
Evan Chenga57fabe2010-04-08 20:02:37 +00001390/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1391///
1392bool MachineInstr::allDefsAreDead() const {
1393 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1394 const MachineOperand &MO = getOperand(i);
1395 if (!MO.isReg() || MO.isUse())
1396 continue;
1397 if (!MO.isDead())
1398 return false;
1399 }
1400 return true;
1401}
1402
Evan Chengc8f46c42010-10-22 21:49:09 +00001403/// copyImplicitOps - Copy implicit register operands from specified
1404/// instruction to this instruction.
1405void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1406 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1407 i != e; ++i) {
1408 const MachineOperand &MO = MI->getOperand(i);
1409 if (MO.isReg() && MO.isImplicit())
1410 addOperand(MO);
1411 }
1412}
1413
Brian Gaeke21326fc2004-02-13 04:39:32 +00001414void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001415 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001416}
1417
Jim Grosbachee61d672011-08-24 16:44:17 +00001418static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001419 raw_ostream &CommentOS) {
1420 const LLVMContext &Ctx = MF->getFunction()->getContext();
1421 if (!DL.isUnknown()) { // Print source line info.
1422 DIScope Scope(DL.getScope(Ctx));
1423 // Omit the directory, because it's likely to be long and uninteresting.
1424 if (Scope.Verify())
1425 CommentOS << Scope.getFilename();
1426 else
1427 CommentOS << "<unknown>";
1428 CommentOS << ':' << DL.getLine();
1429 if (DL.getCol() != 0)
1430 CommentOS << ':' << DL.getCol();
1431 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1432 if (!InlinedAtDL.isUnknown()) {
1433 CommentOS << " @[ ";
1434 printDebugLoc(InlinedAtDL, MF, CommentOS);
1435 CommentOS << " ]";
1436 }
1437 }
1438}
1439
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001440void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001441 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1442 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001443 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001444 if (const MachineBasicBlock *MBB = getParent()) {
1445 MF = MBB->getParent();
1446 if (!TM && MF)
1447 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001448 if (MF)
1449 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001450 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001451
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001452 // Save a list of virtual registers.
1453 SmallVector<unsigned, 8> VirtRegs;
1454
Dan Gohman0ba90f32009-10-31 20:19:03 +00001455 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001456 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001457 for (; StartOp < e && getOperand(StartOp).isReg() &&
1458 getOperand(StartOp).isDef() &&
1459 !getOperand(StartOp).isImplicit();
1460 ++StartOp) {
1461 if (StartOp != 0) OS << ", ";
1462 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001463 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001464 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001465 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001466 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001467
Dan Gohman0ba90f32009-10-31 20:19:03 +00001468 if (StartOp != 0)
1469 OS << " = ";
1470
1471 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001472 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001473
Dan Gohman0ba90f32009-10-31 20:19:03 +00001474 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001475 bool OmittedAnyCallClobbers = false;
1476 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001477 unsigned AsmDescOp = ~0u;
1478 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001479
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001480 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001481 // Print asm string.
1482 OS << " ";
1483 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1484
1485 // Print HasSideEffects, IsAlignStack
1486 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1487 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1488 OS << " [sideeffect]";
1489 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1490 OS << " [alignstack]";
1491
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001492 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001493 FirstOp = false;
1494 }
1495
1496
Chris Lattner6a592272002-10-30 01:55:38 +00001497 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001498 const MachineOperand &MO = getOperand(i);
1499
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001500 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001501 VirtRegs.push_back(MO.getReg());
1502
Dan Gohman80f6c582009-11-09 19:38:45 +00001503 // Omit call-clobbered registers which aren't used anywhere. This makes
1504 // call instructions much less noisy on targets where calls clobber lots
1505 // of registers. Don't rely on MO.isDead() because we may be called before
1506 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001507 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001508 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1509 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001510 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001511 const MachineRegisterInfo &MRI = MF->getRegInfo();
1512 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1513 bool HasAliasLive = false;
1514 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1515 unsigned AliasReg = *Alias; ++Alias)
1516 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1517 HasAliasLive = true;
1518 break;
1519 }
1520 if (!HasAliasLive) {
1521 OmittedAnyCallClobbers = true;
1522 continue;
1523 }
1524 }
1525 }
1526 }
1527
1528 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001529 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001530 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001531 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1532 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001533 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001534 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001535 OS << "opt:";
1536 }
Evan Cheng59b36552010-04-28 20:03:13 +00001537 if (isDebugValue() && MO.isMetadata()) {
1538 // Pretty print DBG_VALUE instructions.
1539 const MDNode *MD = MO.getMetadata();
1540 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1541 OS << "!\"" << MDS->getString() << '\"';
1542 else
1543 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001544 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1545 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001546 } else if (i == AsmDescOp && MO.isImm()) {
1547 // Pretty print the inline asm operand descriptor.
1548 OS << '$' << AsmOpCount++;
1549 unsigned Flag = MO.getImm();
1550 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001551 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1552 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1553 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1554 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1555 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1556 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1557 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001558 }
1559
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001560 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001561 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001562 if (TM)
1563 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1564 else
1565 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001566 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001567
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001568 unsigned TiedTo = 0;
1569 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001570 OS << " tiedto:$" << TiedTo;
1571
1572 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001573
1574 // Compute the index of the next operand descriptor.
1575 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001576 } else
1577 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001578 }
1579
1580 // Briefly indicate whether any call clobbers were omitted.
1581 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001582 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001583 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001584 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001585
Dan Gohman0ba90f32009-10-31 20:19:03 +00001586 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001587 if (Flags) {
1588 if (!HaveSemi) OS << ";"; HaveSemi = true;
1589 OS << " flags: ";
1590
1591 if (Flags & FrameSetup)
1592 OS << "FrameSetup";
1593 }
1594
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001595 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001596 if (!HaveSemi) OS << ";"; HaveSemi = true;
1597
1598 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001599 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1600 i != e; ++i) {
1601 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001602 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001603 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001604 }
1605 }
1606
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001607 // Print the regclass of any virtual registers encountered.
1608 if (MRI && !VirtRegs.empty()) {
1609 if (!HaveSemi) OS << ";"; HaveSemi = true;
1610 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1611 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001612 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001613 for (unsigned j = i+1; j != VirtRegs.size();) {
1614 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1615 ++j;
1616 continue;
1617 }
1618 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001619 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001620 VirtRegs.erase(VirtRegs.begin()+j);
1621 }
1622 }
1623 }
1624
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001625 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001626 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1627 if (!HaveSemi) OS << ";"; HaveSemi = true;
1628 DIVariable DV(getOperand(e - 1).getMetadata());
1629 OS << " line no:" << DV.getLineNumber();
1630 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1631 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1632 if (!InlinedAtDL.isUnknown()) {
1633 OS << " inlined @[ ";
1634 printDebugLoc(InlinedAtDL, MF, OS);
1635 OS << " ]";
1636 }
1637 }
1638 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001639 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001640 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001641 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001642 }
1643
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001644 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001645}
1646
Owen Andersonb487e722008-01-24 01:10:07 +00001647bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001648 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001649 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001650 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001651 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001652 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001653 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001654 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1655 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001656 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001657 continue;
1658 unsigned Reg = MO.getReg();
1659 if (!Reg)
1660 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001661
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001662 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001663 if (!Found) {
1664 if (MO.isKill())
1665 // The register is already marked kill.
1666 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001667 if (isPhysReg && isRegTiedToDefOperand(i))
1668 // Two-address uses of physregs must not be marked kill.
1669 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001670 MO.setIsKill();
1671 Found = true;
1672 }
1673 } else if (hasAliases && MO.isKill() &&
1674 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001675 // A super-register kill already exists.
1676 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001677 return true;
1678 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001679 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001680 }
1681 }
1682
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001683 // Trim unneeded kill operands.
1684 while (!DeadOps.empty()) {
1685 unsigned OpIdx = DeadOps.back();
1686 if (getOperand(OpIdx).isImplicit())
1687 RemoveOperand(OpIdx);
1688 else
1689 getOperand(OpIdx).setIsKill(false);
1690 DeadOps.pop_back();
1691 }
1692
Bill Wendling4a23d722008-03-03 22:14:33 +00001693 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001694 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001695 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001696 addOperand(MachineOperand::CreateReg(IncomingReg,
1697 false /*IsDef*/,
1698 true /*IsImp*/,
1699 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001700 return true;
1701 }
Dan Gohman3f629402008-09-03 15:56:16 +00001702 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001703}
1704
1705bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001706 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001707 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001708 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001709 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001710 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001711 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001712 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1713 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001714 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001715 continue;
1716 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001717 if (!Reg)
1718 continue;
1719
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001720 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001721 MO.setIsDead();
1722 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001723 } else if (hasAliases && MO.isDead() &&
1724 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001725 // There exists a super-register that's marked dead.
1726 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001727 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001728 if (RegInfo->getSubRegisters(IncomingReg) &&
1729 RegInfo->getSuperRegisters(Reg) &&
1730 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001731 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001732 }
1733 }
1734
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001735 // Trim unneeded dead operands.
1736 while (!DeadOps.empty()) {
1737 unsigned OpIdx = DeadOps.back();
1738 if (getOperand(OpIdx).isImplicit())
1739 RemoveOperand(OpIdx);
1740 else
1741 getOperand(OpIdx).setIsDead(false);
1742 DeadOps.pop_back();
1743 }
1744
Dan Gohman3f629402008-09-03 15:56:16 +00001745 // If not found, this means an alias of one of the operands is dead. Add a
1746 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001747 if (Found || !AddIfNotFound)
1748 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001749
Chris Lattner31530612009-06-24 17:54:48 +00001750 addOperand(MachineOperand::CreateReg(IncomingReg,
1751 true /*IsDef*/,
1752 true /*IsImp*/,
1753 false /*IsKill*/,
1754 true /*IsDead*/));
1755 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001756}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001757
1758void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1759 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001760 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1761 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1762 if (MO)
1763 return;
1764 } else {
1765 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1766 const MachineOperand &MO = getOperand(i);
1767 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1768 MO.getSubReg() == 0)
1769 return;
1770 }
1771 }
1772 addOperand(MachineOperand::CreateReg(IncomingReg,
1773 true /*IsDef*/,
1774 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001775}
Evan Cheng67eaa082010-03-03 23:37:30 +00001776
Dan Gohmandb497122010-06-18 23:28:01 +00001777void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1778 const TargetRegisterInfo &TRI) {
1779 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1780 MachineOperand &MO = getOperand(i);
1781 if (!MO.isReg() || !MO.isDef()) continue;
1782 unsigned Reg = MO.getReg();
1783 if (Reg == 0) continue;
1784 bool Dead = true;
1785 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1786 E = UsedRegs.end(); I != E; ++I)
1787 if (TRI.regsOverlap(*I, Reg)) {
1788 Dead = false;
1789 break;
1790 }
1791 // If there are no uses, including partial uses, the def is dead.
1792 if (Dead) MO.setIsDead();
1793 }
1794}
1795
Evan Cheng67eaa082010-03-03 23:37:30 +00001796unsigned
1797MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1798 unsigned Hash = MI->getOpcode() * 37;
1799 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1800 const MachineOperand &MO = MI->getOperand(i);
1801 uint64_t Key = (uint64_t)MO.getType() << 32;
1802 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001803 default: break;
1804 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001805 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001806 continue; // Skip virtual register defs.
1807 Key |= MO.getReg();
1808 break;
1809 case MachineOperand::MO_Immediate:
1810 Key |= MO.getImm();
1811 break;
1812 case MachineOperand::MO_FrameIndex:
1813 case MachineOperand::MO_ConstantPoolIndex:
1814 case MachineOperand::MO_JumpTableIndex:
1815 Key |= MO.getIndex();
1816 break;
1817 case MachineOperand::MO_MachineBasicBlock:
1818 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1819 break;
1820 case MachineOperand::MO_GlobalAddress:
1821 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1822 break;
1823 case MachineOperand::MO_BlockAddress:
1824 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1825 break;
1826 case MachineOperand::MO_MCSymbol:
1827 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1828 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001829 }
1830 Key += ~(Key << 32);
1831 Key ^= (Key >> 22);
1832 Key += ~(Key << 13);
1833 Key ^= (Key >> 8);
1834 Key += (Key << 3);
1835 Key ^= (Key >> 15);
1836 Key += ~(Key << 27);
1837 Key ^= (Key >> 31);
1838 Hash = (unsigned)Key + Hash * 37;
1839 }
1840 return Hash;
1841}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001842
1843void MachineInstr::emitError(StringRef Msg) const {
1844 // Find the source location cookie.
1845 unsigned LocCookie = 0;
1846 const MDNode *LocMD = 0;
1847 for (unsigned i = getNumOperands(); i != 0; --i) {
1848 if (getOperand(i-1).isMetadata() &&
1849 (LocMD = getOperand(i-1).getMetadata()) &&
1850 LocMD->getNumOperands() != 0) {
1851 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1852 LocCookie = CI->getZExtValue();
1853 break;
1854 }
1855 }
1856 }
1857
1858 if (const MachineBasicBlock *MBB = getParent())
1859 if (const MachineFunction *MF = MBB->getParent())
1860 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1861 report_fatal_error(Msg);
1862}