blob: 3c7a2855b47882f9770cf162a75d9547fdf3563b [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCCodeEmitter.cpp - JIT Code Emitter for PowerPC -----------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00009//
Misha Brukmand37faba2004-10-14 06:07:25 +000010// This file defines the PowerPC 32-bit CodeEmitter and associated machinery to
Gabor Greifa99be512007-07-05 17:07:56 +000011// JIT-compile bitcode to native PowerPC.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner26689592005-10-14 23:51:18 +000015#include "PPC.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "PPCRelocations.h"
17#include "PPCTargetMachine.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000018#include "llvm/CodeGen/JITCodeEmitter.h"
Misha Brukmanb05daff2004-08-09 23:03:59 +000019#include "llvm/CodeGen/MachineFunctionPass.h"
Misha Brukmand4b4a992004-10-23 23:47:34 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000022#include "llvm/IR/Module.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/PassManager.h"
Torok Edwindac237e2009-07-08 20:53:28 +000024#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000026#include "llvm/Target/TargetOptions.h"
Chris Lattnereea9b132004-11-16 04:47:33 +000027using namespace llvm;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000028
Misha Brukmanb05daff2004-08-09 23:03:59 +000029namespace {
Chris Lattnerfc89bc92010-02-02 21:55:58 +000030 class PPCCodeEmitter : public MachineFunctionPass {
Misha Brukmanb05daff2004-08-09 23:03:59 +000031 TargetMachine &TM;
Chris Lattnerfc89bc92010-02-02 21:55:58 +000032 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000033 MachineModuleInfo *MMI;
Chris Lattnerfc89bc92010-02-02 21:55:58 +000034
35 void getAnalysisUsage(AnalysisUsage &AU) const {
36 AU.addRequired<MachineModuleInfo>();
37 MachineFunctionPass::getAnalysisUsage(AU);
38 }
39
40 static char ID;
41
42 /// MovePCtoLROffset - When/if we see a MovePCtoLR instruction, we record
43 /// its address in the function into this pointer.
44 void *MovePCtoLROffset;
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000045 public:
Chris Lattnerfc89bc92010-02-02 21:55:58 +000046
47 PPCCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000048 : MachineFunctionPass(ID), TM(tm), MCE(mce) {}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000049
50 /// getBinaryCodeForInstr - This function, generated by the
51 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
52 /// machine instructions.
Owen Anderson4f8dc7b2012-01-24 18:37:29 +000053 uint64_t getBinaryCodeForInstr(const MachineInstr &MI) const;
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000054
Chris Lattnera9d9ab92010-11-15 05:57:53 +000055
56 MachineRelocation GetRelocation(const MachineOperand &MO,
57 unsigned RelocID) const;
58
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000059 /// getMachineOpValue - evaluates the MachineOperand of a given MachineInstr
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +000060 unsigned getMachineOpValue(const MachineInstr &MI,
Jim Grosbachbade37b2010-10-08 00:21:28 +000061 const MachineOperand &MO) const;
Misha Brukmanb05daff2004-08-09 23:03:59 +000062
Chris Lattner7192eb82010-11-15 05:19:25 +000063 unsigned get_crbitm_encoding(const MachineInstr &MI, unsigned OpNo) const;
Chris Lattner8d704112010-11-15 06:09:35 +000064 unsigned getDirectBrEncoding(const MachineInstr &MI, unsigned OpNo) const;
65 unsigned getCondBrEncoding(const MachineInstr &MI, unsigned OpNo) const;
Ulrich Weigand9679c472013-06-24 11:03:33 +000066 unsigned getAbsDirectBrEncoding(const MachineInstr &MI,
67 unsigned OpNo) const;
68 unsigned getAbsCondBrEncoding(const MachineInstr &MI, unsigned OpNo) const;
Chris Lattner85cf7d72010-11-15 06:33:39 +000069
Ulrich Weigand0b859422013-06-26 13:49:15 +000070 unsigned getImm16Encoding(const MachineInstr &MI, unsigned OpNo) const;
Chris Lattnerb7035d02010-11-15 08:22:03 +000071 unsigned getMemRIEncoding(const MachineInstr &MI, unsigned OpNo) const;
Chris Lattner17e2c182010-11-15 08:02:41 +000072 unsigned getMemRIXEncoding(const MachineInstr &MI, unsigned OpNo) const;
Bill Schmidtd7802bf2012-12-04 16:18:08 +000073 unsigned getTLSRegEncoding(const MachineInstr &MI, unsigned OpNo) const;
Ulrich Weiganda17a7e12013-07-02 21:31:04 +000074 unsigned getTLSCallEncoding(const MachineInstr &MI, unsigned OpNo) const;
Chris Lattner85cf7d72010-11-15 06:33:39 +000075
Misha Brukmanb05daff2004-08-09 23:03:59 +000076 const char *getPassName() const { return "PowerPC Machine Code Emitter"; }
77
78 /// runOnMachineFunction - emits the given MachineFunction to memory
79 ///
80 bool runOnMachineFunction(MachineFunction &MF);
81
82 /// emitBasicBlock - emits the given MachineBasicBlock to memory
83 ///
84 void emitBasicBlock(MachineBasicBlock &MBB);
Misha Brukmanb05daff2004-08-09 23:03:59 +000085 };
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000086}
Daniel Dunbara279bc32009-09-20 02:20:51 +000087
Chris Lattnerfc89bc92010-02-02 21:55:58 +000088char PPCCodeEmitter::ID = 0;
89
Nate Begemaneb883af2006-08-23 21:08:52 +000090/// createPPCCodeEmitterPass - Return a pass that emits the collected PPC code
91/// to the specified MCE object.
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000092FunctionPass *llvm::createPPCJITCodeEmitterPass(PPCTargetMachine &TM,
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +000093 JITCodeEmitter &JCE) {
Chris Lattnerfc89bc92010-02-02 21:55:58 +000094 return new PPCCodeEmitter(TM, JCE);
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000095}
96
Chris Lattnerfc89bc92010-02-02 21:55:58 +000097bool PPCCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng4c1aa862006-02-22 20:19:42 +000098 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
99 MF.getTarget().getRelocationModel() != Reloc::Static) &&
100 "JIT relocation model must be set to static or default!");
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +0000101
Chris Lattner16112732010-03-14 01:41:15 +0000102 MMI = &getAnalysis<MachineModuleInfo>();
103 MCE.setModuleInfo(MMI);
Chris Lattner43b429b2006-05-02 18:27:26 +0000104 do {
Chris Lattnere150b8e2006-12-08 04:54:03 +0000105 MovePCtoLROffset = 0;
Chris Lattner43b429b2006-05-02 18:27:26 +0000106 MCE.startFunction(MF);
Chris Lattner43b429b2006-05-02 18:27:26 +0000107 for (MachineFunction::iterator BB = MF.begin(), E = MF.end(); BB != E; ++BB)
108 emitBasicBlock(*BB);
Chris Lattner43b429b2006-05-02 18:27:26 +0000109 } while (MCE.finishFunction(MF));
Misha Brukman3070e2f2004-10-21 01:42:02 +0000110
Misha Brukmanb05daff2004-08-09 23:03:59 +0000111 return false;
112}
113
Chris Lattnerfc89bc92010-02-02 21:55:58 +0000114void PPCCodeEmitter::emitBasicBlock(MachineBasicBlock &MBB) {
Chris Lattnerb4432f32006-05-03 17:10:41 +0000115 MCE.StartMachineBasicBlock(&MBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000116
Misha Brukmana4df3502004-10-23 18:28:01 +0000117 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end(); I != E; ++I){
Evan Chengacff3392008-09-02 06:51:36 +0000118 const MachineInstr &MI = *I;
Devang Patelaf0e2722009-10-06 02:19:11 +0000119 MCE.processDebugLoc(MI.getDebugLoc(), true);
Chris Lattnere94c5172004-11-23 05:59:53 +0000120 switch (MI.getOpcode()) {
121 default:
Evan Chengacff3392008-09-02 06:51:36 +0000122 MCE.emitWordBE(getBinaryCodeForInstr(MI));
Chris Lattnere94c5172004-11-23 05:59:53 +0000123 break;
Bill Wendling7431bea2010-07-16 22:20:36 +0000124 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000125 case TargetOpcode::EH_LABEL:
126 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
127 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000128 case TargetOpcode::IMPLICIT_DEF:
129 case TargetOpcode::KILL:
Evan Chengd1833072008-03-17 06:56:52 +0000130 break; // pseudo opcode, no side effects
Chris Lattnere94c5172004-11-23 05:59:53 +0000131 case PPC::MovePCtoLR:
Chris Lattner6a5339b2006-11-14 18:44:47 +0000132 case PPC::MovePCtoLR8:
Chris Lattnere150b8e2006-12-08 04:54:03 +0000133 assert(TM.getRelocationModel() == Reloc::PIC_);
134 MovePCtoLROffset = (void*)MCE.getCurrentPCValue();
135 MCE.emitWordBE(0x48000005); // bl 1
Chris Lattnere94c5172004-11-23 05:59:53 +0000136 break;
137 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000138 MCE.processDebugLoc(MI.getDebugLoc(), false);
Misha Brukmana4df3502004-10-23 18:28:01 +0000139 }
Misha Brukmanb05daff2004-08-09 23:03:59 +0000140}
141
Chris Lattner7192eb82010-11-15 05:19:25 +0000142unsigned PPCCodeEmitter::get_crbitm_encoding(const MachineInstr &MI,
143 unsigned OpNo) const {
144 const MachineOperand &MO = MI.getOperand(OpNo);
Hal Finkel234bb382011-12-07 06:34:06 +0000145 assert((MI.getOpcode() == PPC::MTCRF || MI.getOpcode() == PPC::MTCRF8 ||
146 MI.getOpcode() == PPC::MFOCRF) &&
Chris Lattner7192eb82010-11-15 05:19:25 +0000147 (MO.getReg() >= PPC::CR0 && MO.getReg() <= PPC::CR7));
Hal Finkelaa6047d2013-03-26 20:08:20 +0000148 return 0x80 >> TM.getRegisterInfo()->getEncodingValue(MO.getReg());
Chris Lattner7192eb82010-11-15 05:19:25 +0000149}
150
Chris Lattnera9d9ab92010-11-15 05:57:53 +0000151MachineRelocation PPCCodeEmitter::GetRelocation(const MachineOperand &MO,
152 unsigned RelocID) const {
Chris Lattner85cf7d72010-11-15 06:33:39 +0000153 // If in PIC mode, we need to encode the negated address of the
154 // 'movepctolr' into the unrelocated field. After relocation, we'll have
155 // &gv-&movepctolr-4 in the imm field. Once &movepctolr is added to the imm
156 // field, we get &gv. This doesn't happen for branch relocations, which are
157 // always implicitly pc relative.
158 intptr_t Cst = 0;
159 if (TM.getRelocationModel() == Reloc::PIC_) {
160 assert(MovePCtoLROffset && "MovePCtoLR not seen yet?");
161 Cst = -(intptr_t)MovePCtoLROffset - 4;
162 }
163
Chris Lattnera9d9ab92010-11-15 05:57:53 +0000164 if (MO.isGlobal())
165 return MachineRelocation::getGV(MCE.getCurrentPCOffset(), RelocID,
Chris Lattner85cf7d72010-11-15 06:33:39 +0000166 const_cast<GlobalValue *>(MO.getGlobal()),
167 Cst, isa<Function>(MO.getGlobal()));
Chris Lattnera9d9ab92010-11-15 05:57:53 +0000168 if (MO.isSymbol())
169 return MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Chris Lattner85cf7d72010-11-15 06:33:39 +0000170 RelocID, MO.getSymbolName(), Cst);
Chris Lattnera9d9ab92010-11-15 05:57:53 +0000171 if (MO.isCPI())
172 return MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Chris Lattner85cf7d72010-11-15 06:33:39 +0000173 RelocID, MO.getIndex(), Cst);
Chris Lattnera9d9ab92010-11-15 05:57:53 +0000174
175 if (MO.isMBB())
Chris Lattnerbc443412010-11-15 22:50:50 +0000176 return MachineRelocation::getBB(MCE.getCurrentPCOffset(),
177 RelocID, MO.getMBB());
Chris Lattnera9d9ab92010-11-15 05:57:53 +0000178
179 assert(MO.isJTI());
180 return MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Chris Lattner85cf7d72010-11-15 06:33:39 +0000181 RelocID, MO.getIndex(), Cst);
Chris Lattnera9d9ab92010-11-15 05:57:53 +0000182}
183
Chris Lattner8d704112010-11-15 06:09:35 +0000184unsigned PPCCodeEmitter::getDirectBrEncoding(const MachineInstr &MI,
185 unsigned OpNo) const {
Chris Lattnera9d9ab92010-11-15 05:57:53 +0000186 const MachineOperand &MO = MI.getOperand(OpNo);
187 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO);
188
189 MCE.addRelocation(GetRelocation(MO, PPC::reloc_pcrel_bx));
190 return 0;
191}
192
Chris Lattner8d704112010-11-15 06:09:35 +0000193unsigned PPCCodeEmitter::getCondBrEncoding(const MachineInstr &MI,
194 unsigned OpNo) const {
195 const MachineOperand &MO = MI.getOperand(OpNo);
196 MCE.addRelocation(GetRelocation(MO, PPC::reloc_pcrel_bcx));
197 return 0;
198}
199
Ulrich Weigand9679c472013-06-24 11:03:33 +0000200unsigned PPCCodeEmitter::getAbsDirectBrEncoding(const MachineInstr &MI,
201 unsigned OpNo) const {
202 const MachineOperand &MO = MI.getOperand(OpNo);
203 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO);
204
205 llvm_unreachable("Absolute branch relocations unsupported on the old JIT.");
206}
207
208unsigned PPCCodeEmitter::getAbsCondBrEncoding(const MachineInstr &MI,
209 unsigned OpNo) const {
210 llvm_unreachable("Absolute branch relocations unsupported on the old JIT.");
211}
212
Ulrich Weigand0b859422013-06-26 13:49:15 +0000213unsigned PPCCodeEmitter::getImm16Encoding(const MachineInstr &MI,
214 unsigned OpNo) const {
Chris Lattner85cf7d72010-11-15 06:33:39 +0000215 const MachineOperand &MO = MI.getOperand(OpNo);
216 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO);
217
Ulrich Weigand4456a8e2013-05-17 14:14:12 +0000218 unsigned RelocID;
219 switch (MO.getTargetFlags() & PPCII::MO_ACCESS_MASK) {
220 default: llvm_unreachable("Unsupported target operand flags!");
Ulrich Weigand92cfa612013-06-21 14:42:20 +0000221 case PPCII::MO_LO: RelocID = PPC::reloc_absolute_low; break;
222 case PPCII::MO_HA: RelocID = PPC::reloc_absolute_high; break;
Ulrich Weigand4456a8e2013-05-17 14:14:12 +0000223 }
Chris Lattner85cf7d72010-11-15 06:33:39 +0000224
Ulrich Weigand4456a8e2013-05-17 14:14:12 +0000225 MCE.addRelocation(GetRelocation(MO, RelocID));
Chris Lattner85cf7d72010-11-15 06:33:39 +0000226 return 0;
227}
228
Chris Lattnerb7035d02010-11-15 08:22:03 +0000229unsigned PPCCodeEmitter::getMemRIEncoding(const MachineInstr &MI,
230 unsigned OpNo) const {
231 // Encode (imm, reg) as a memri, which has the low 16-bits as the
232 // displacement and the next 5 bits as the register #.
233 assert(MI.getOperand(OpNo+1).isReg());
234 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1)) << 16;
235
236 const MachineOperand &MO = MI.getOperand(OpNo);
237 if (MO.isImm())
238 return (getMachineOpValue(MI, MO) & 0xFFFF) | RegBits;
239
240 // Add a fixup for the displacement field.
241 MCE.addRelocation(GetRelocation(MO, PPC::reloc_absolute_low));
242 return RegBits;
243}
244
Chris Lattner17e2c182010-11-15 08:02:41 +0000245unsigned PPCCodeEmitter::getMemRIXEncoding(const MachineInstr &MI,
246 unsigned OpNo) const {
247 // Encode (imm, reg) as a memrix, which has the low 14-bits as the
248 // displacement and the next 5 bits as the register #.
249 assert(MI.getOperand(OpNo+1).isReg());
250 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1)) << 14;
251
Chris Lattner85cf7d72010-11-15 06:33:39 +0000252 const MachineOperand &MO = MI.getOperand(OpNo);
Chris Lattner17e2c182010-11-15 08:02:41 +0000253 if (MO.isImm())
Ulrich Weigand347a5072013-05-16 17:58:02 +0000254 return ((getMachineOpValue(MI, MO) >> 2) & 0x3FFF) | RegBits;
Chris Lattner85cf7d72010-11-15 06:33:39 +0000255
256 MCE.addRelocation(GetRelocation(MO, PPC::reloc_absolute_low_ix));
Chris Lattner17e2c182010-11-15 08:02:41 +0000257 return RegBits;
Chris Lattner85cf7d72010-11-15 06:33:39 +0000258}
259
Chris Lattner7192eb82010-11-15 05:19:25 +0000260
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000261unsigned PPCCodeEmitter::getTLSRegEncoding(const MachineInstr &MI,
262 unsigned OpNo) const {
263 llvm_unreachable("TLS not supported on the old JIT.");
264 return 0;
265}
266
Ulrich Weiganda17a7e12013-07-02 21:31:04 +0000267unsigned PPCCodeEmitter::getTLSCallEncoding(const MachineInstr &MI,
268 unsigned OpNo) const {
269 llvm_unreachable("TLS not supported on the old JIT.");
270 return 0;
271}
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000272
Evan Chengacff3392008-09-02 06:51:36 +0000273unsigned PPCCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbachbade37b2010-10-08 00:21:28 +0000274 const MachineOperand &MO) const {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000275
Dan Gohmand735b802008-10-03 15:45:36 +0000276 if (MO.isReg()) {
Chris Lattnerb69cdfa2010-11-16 00:55:51 +0000277 // MTCRF/MFOCRF should go through get_crbitm_encoding for the CR operand.
278 // The GPR operand should come through here though.
Hal Finkel234bb382011-12-07 06:34:06 +0000279 assert((MI.getOpcode() != PPC::MTCRF && MI.getOpcode() != PPC::MTCRF8 &&
280 MI.getOpcode() != PPC::MFOCRF) ||
Chris Lattnerb69cdfa2010-11-16 00:55:51 +0000281 MO.getReg() < PPC::CR0 || MO.getReg() > PPC::CR7);
Hal Finkelaa6047d2013-03-26 20:08:20 +0000282 return TM.getRegisterInfo()->getEncodingValue(MO.getReg());
Chris Lattner7192eb82010-11-15 05:19:25 +0000283 }
284
Chris Lattnerb7035d02010-11-15 08:22:03 +0000285 assert(MO.isImm() &&
286 "Relocation required in an instruction that we cannot encode!");
287 return MO.getImm();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000288}
289
Chris Lattner4c7b43b2005-10-14 23:37:35 +0000290#include "PPCGenCodeEmitter.inc"