blob: 1da9678c03ec9429d9b5c6b3f2ea5d28556446de [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARMRegisterInfo.h"
Jim Grosbach94a552c2008-10-07 21:01:51 +000019#include "ARM.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020
21namespace llvm {
22 class ARMSubtarget;
23
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
Jim Grosbach1feed042008-11-03 18:38:31 +000033 // This four-bit field describes the addressing mode used.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034
35 AddrModeMask = 0xf,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000036 AddrModeNone = 0,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 AddrMode1 = 1,
38 AddrMode2 = 2,
39 AddrMode3 = 3,
40 AddrMode4 = 4,
41 AddrMode5 = 5,
Evan Cheng86a926a2008-11-05 18:35:52 +000042 AddrModeT1 = 6,
43 AddrModeT2 = 7,
44 AddrModeT4 = 8,
45 AddrModeTs = 9, // i8 * 4 for pc and sp relative data
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046
47 // Size* - Flags to keep track of the size of an instruction.
48 SizeShift = 4,
49 SizeMask = 7 << SizeShift,
50 SizeSpecial = 1, // 0 byte pseudo or special case.
51 Size8Bytes = 2,
52 Size4Bytes = 3,
53 Size2Bytes = 4,
54
55 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
56 // and store ops
57 IndexModeShift = 7,
58 IndexModeMask = 3 << IndexModeShift,
59 IndexModePre = 1,
60 IndexModePost = 2,
61
Evan Cheng86a926a2008-11-05 18:35:52 +000062 //===------------------------------------------------------------------===//
63 // Misc flags.
64
65 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
66 // it doesn't have a Rn operand.
Evan Chengbe998242008-11-06 08:47:38 +000067 UnaryDP = 1 << 9,
Evan Cheng86a926a2008-11-05 18:35:52 +000068
69 //===------------------------------------------------------------------===//
70 // Instruction encoding formats.
71 //
Evan Chengbb786b32008-11-11 21:48:44 +000072 FormShift = 10,
73 FormMask = 0x1f << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000074
Raul Herbster85f45612007-08-30 23:34:14 +000075 // Pseudo instructions
Evan Chengbb786b32008-11-11 21:48:44 +000076 Pseudo = 1 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000077
Raul Herbster85f45612007-08-30 23:34:14 +000078 // Multiply instructions
Evan Chengbb786b32008-11-11 21:48:44 +000079 MulFrm = 2 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000080
Raul Herbster85f45612007-08-30 23:34:14 +000081 // Branch instructions
Evan Chengbb786b32008-11-11 21:48:44 +000082 BrFrm = 3 << FormShift,
83 BrMiscFrm = 4 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000084
Raul Herbster85f45612007-08-30 23:34:14 +000085 // Data Processing instructions
Evan Chengbb786b32008-11-11 21:48:44 +000086 DPFrm = 5 << FormShift,
87 DPSoRegFrm = 6 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000088
Raul Herbster85f45612007-08-30 23:34:14 +000089 // Load and Store
Evan Chengbb786b32008-11-11 21:48:44 +000090 LdFrm = 7 << FormShift,
91 StFrm = 8 << FormShift,
92 LdMiscFrm = 9 << FormShift,
93 StMiscFrm = 10 << FormShift,
94 LdMulFrm = 11 << FormShift,
95 StMulFrm = 12 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000096
Raul Herbster85f45612007-08-30 23:34:14 +000097 // Miscellaneous arithmetic instructions
Evan Chengbb786b32008-11-11 21:48:44 +000098 ArithMiscFrm = 13 << FormShift,
Evan Cheng37afa432008-11-06 22:15:19 +000099
100 // Extend instructions
Evan Chengbb786b32008-11-11 21:48:44 +0000101 ExtFrm = 14 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000102
Evan Chengc63e15e2008-11-11 02:11:05 +0000103 // VFP formats
Evan Chengbb786b32008-11-11 21:48:44 +0000104 VFPUnaryFrm = 15 << FormShift,
105 VFPBinaryFrm = 16 << FormShift,
106 VFPConv1Frm = 17 << FormShift,
107 VFPConv2Frm = 18 << FormShift,
Evan Cheng828ccdc2008-11-11 22:46:12 +0000108 VFPConv3Frm = 19 << FormShift,
109 VFPLdStFrm = 20 << FormShift,
110 VFPLdStMulFrm = 21 << FormShift,
111 VFPMiscFrm = 22 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000112
Evan Chengc63e15e2008-11-11 02:11:05 +0000113 // Thumb format
Evan Cheng828ccdc2008-11-11 22:46:12 +0000114 ThumbFrm = 23 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000115
Evan Cheng86a926a2008-11-05 18:35:52 +0000116 //===------------------------------------------------------------------===//
Raul Herbster85f45612007-08-30 23:34:14 +0000117 // Field shifts - such shifts are used to set field while generating
118 // machine instructions.
Evan Chengc63e15e2008-11-11 02:11:05 +0000119 M_BitShift = 5,
Evan Chengc2121a22008-11-07 01:41:35 +0000120 ShiftShift = 7,
Evan Chengc63e15e2008-11-11 02:11:05 +0000121 N_BitShift = 7,
Evan Cheng37afa432008-11-06 22:15:19 +0000122 SoRotImmShift = 8,
123 RegRsShift = 8,
124 ExtRotImmShift = 10,
125 RegRdLoShift = 12,
126 RegRdShift = 12,
127 RegRdHiShift = 16,
128 RegRnShift = 16,
129 S_BitShift = 20,
130 W_BitShift = 21,
131 AM3_I_BitShift = 22,
Evan Chengc63e15e2008-11-11 02:11:05 +0000132 D_BitShift = 22,
Evan Cheng37afa432008-11-06 22:15:19 +0000133 U_BitShift = 23,
134 P_BitShift = 24,
135 I_BitShift = 25,
136 CondShift = 28
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137 };
138}
139
Chris Lattnerd2fd6db2008-01-01 01:03:04 +0000140class ARMInstrInfo : public TargetInstrInfoImpl {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141 const ARMRegisterInfo RI;
142public:
Dan Gohman40bd38e2008-03-25 22:06:05 +0000143 explicit ARMInstrInfo(const ARMSubtarget &STI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144
145 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
146 /// such, whenever a client has an instance of instruction info, it should
147 /// always be able to get register info as well (through this method).
148 ///
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000149 virtual const ARMRegisterInfo &getRegisterInfo() const { return RI; }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150
151 /// getPointerRegClass - Return the register class to use to hold pointers.
152 /// This is used for addressing modes.
153 virtual const TargetRegisterClass *getPointerRegClass() const;
154
155 /// Return true if the instruction is a register to register move and
156 /// leave the source and dest operands in the passed parameters.
157 ///
158 virtual bool isMoveInstr(const MachineInstr &MI,
159 unsigned &SrcReg, unsigned &DstReg) const;
160 virtual unsigned isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const;
161 virtual unsigned isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const;
162
Evan Cheng7d73efc2008-03-31 20:40:39 +0000163 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
164 unsigned DestReg, const MachineInstr *Orig) const;
165
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
167 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +0000168 LiveVariables *LV) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169
170 // Branch analysis.
171 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
172 MachineBasicBlock *&FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +0000173 SmallVectorImpl<MachineOperand> &Cond) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
175 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
176 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +0000177 const SmallVectorImpl<MachineOperand> &Cond) const;
Owen Anderson9fa72d92008-08-26 18:03:31 +0000178 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Anderson8f2c8932007-12-31 06:32:00 +0000179 MachineBasicBlock::iterator I,
180 unsigned DestReg, unsigned SrcReg,
181 const TargetRegisterClass *DestRC,
182 const TargetRegisterClass *SrcRC) const;
Owen Anderson81875432008-01-01 21:11:32 +0000183 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
184 MachineBasicBlock::iterator MBBI,
185 unsigned SrcReg, bool isKill, int FrameIndex,
186 const TargetRegisterClass *RC) const;
187
188 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
189 SmallVectorImpl<MachineOperand> &Addr,
190 const TargetRegisterClass *RC,
191 SmallVectorImpl<MachineInstr*> &NewMIs) const;
192
193 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
194 MachineBasicBlock::iterator MBBI,
195 unsigned DestReg, int FrameIndex,
196 const TargetRegisterClass *RC) const;
197
198 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
199 SmallVectorImpl<MachineOperand> &Addr,
200 const TargetRegisterClass *RC,
201 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Anderson6690c7f2008-01-04 23:57:37 +0000202 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
203 MachineBasicBlock::iterator MI,
204 const std::vector<CalleeSavedInfo> &CSI) const;
205 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
206 MachineBasicBlock::iterator MI,
207 const std::vector<CalleeSavedInfo> &CSI) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000208
Evan Cheng4f2f3f62008-02-08 21:20:40 +0000209 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
210 MachineInstr* MI,
Dan Gohman46b948e2008-10-16 01:49:15 +0000211 const SmallVectorImpl<unsigned> &Ops,
Owen Anderson9a184ef2008-01-07 01:35:02 +0000212 int FrameIndex) const;
213
Evan Cheng4f2f3f62008-02-08 21:20:40 +0000214 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
215 MachineInstr* MI,
Dan Gohman46b948e2008-10-16 01:49:15 +0000216 const SmallVectorImpl<unsigned> &Ops,
Owen Anderson9a184ef2008-01-07 01:35:02 +0000217 MachineInstr* LoadMI) const {
218 return 0;
219 }
220
Dan Gohman46b948e2008-10-16 01:49:15 +0000221 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
222 const SmallVectorImpl<unsigned> &Ops) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000223
Dan Gohman46b948e2008-10-16 01:49:15 +0000224 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
Owen Andersond131b5b2008-08-14 22:49:33 +0000225 virtual
226 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227
228 // Predication support.
229 virtual bool isPredicated(const MachineInstr *MI) const;
230
Jim Grosbach320c1482008-10-07 19:05:35 +0000231 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
232 int PIdx = MI->findFirstPredOperandIdx();
233 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
234 : ARMCC::AL;
235 }
236
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237 virtual
238 bool PredicateInstruction(MachineInstr *MI,
Owen Andersond131b5b2008-08-14 22:49:33 +0000239 const SmallVectorImpl<MachineOperand> &Pred) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240
241 virtual
Owen Andersond131b5b2008-08-14 22:49:33 +0000242 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
243 const SmallVectorImpl<MachineOperand> &Pred2) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244
245 virtual bool DefinesPredicate(MachineInstr *MI,
246 std::vector<MachineOperand> &Pred) const;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000247
248 /// GetInstSize - Returns the size of the specified MachineInstr.
249 ///
250 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251};
252
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253}
254
255#endif