blob: fff006e3b8e990a16fda4d77982780da92a100a3 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
David Greenef125a292011-02-08 19:04:41 +000059static cl::opt<bool>
60Disable256Bit("disable-256bit", cl::Hidden,
61 cl::desc("Disable use of 256-bit vectors"));
62
Evan Cheng10e86422008-04-25 19:11:04 +000063// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000064static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000065 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000066
David Greenea5f26012011-02-07 19:36:54 +000067static SDValue Insert128BitVector(SDValue Result,
68 SDValue Vec,
69 SDValue Idx,
70 SelectionDAG &DAG,
71 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000072
David Greenea5f26012011-02-07 19:36:54 +000073static SDValue Extract128BitVector(SDValue Vec,
74 SDValue Idx,
75 SelectionDAG &DAG,
76 DebugLoc dl);
77
David Greenef125a292011-02-08 19:04:41 +000078static SDValue ConcatVectors(SDValue Lower, SDValue Upper, SelectionDAG &DAG);
79
80
David Greenea5f26012011-02-07 19:36:54 +000081/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
82/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000083/// simple subregister reference. Idx is an index in the 128 bits we
84/// want. It need not be aligned to a 128-bit bounday. That makes
85/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000086static SDValue Extract128BitVector(SDValue Vec,
87 SDValue Idx,
88 SelectionDAG &DAG,
89 DebugLoc dl) {
90 EVT VT = Vec.getValueType();
91 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
92
93 EVT ElVT = VT.getVectorElementType();
94
95 int Factor = VT.getSizeInBits() / 128;
96
97 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(),
98 ElVT,
99 VT.getVectorNumElements() / Factor);
100
101 // Extract from UNDEF is UNDEF.
102 if (Vec.getOpcode() == ISD::UNDEF)
103 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
104
105 if (isa<ConstantSDNode>(Idx)) {
106 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
107
108 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
109 // we can match to VEXTRACTF128.
110 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
111
112 // This is the index of the first element of the 128-bit chunk
113 // we want.
114 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
115 * ElemsPerChunk);
116
117 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
118
119 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
120 VecIdx);
121
122 return Result;
123 }
124
125 return SDValue();
126}
127
128/// Generate a DAG to put 128-bits into a vector > 128 bits. This
129/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000130/// simple superregister reference. Idx is an index in the 128 bits
131/// we want. It need not be aligned to a 128-bit bounday. That makes
132/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000133static SDValue Insert128BitVector(SDValue Result,
134 SDValue Vec,
135 SDValue Idx,
136 SelectionDAG &DAG,
137 DebugLoc dl) {
138 if (isa<ConstantSDNode>(Idx)) {
139 EVT VT = Vec.getValueType();
140 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
141
142 EVT ElVT = VT.getVectorElementType();
143
144 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
145
146 EVT ResultVT = Result.getValueType();
147
148 // Insert the relevant 128 bits.
149 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
150
151 // This is the index of the first element of the 128-bit chunk
152 // we want.
153 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
154 * ElemsPerChunk);
155
156 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
157
158 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
159 VecIdx);
160 return Result;
161 }
162
163 return SDValue();
164}
165
David Greenef125a292011-02-08 19:04:41 +0000166/// Given two vectors, concat them.
167static SDValue ConcatVectors(SDValue Lower, SDValue Upper, SelectionDAG &DAG) {
168 DebugLoc dl = Lower.getDebugLoc();
169
170 assert(Lower.getValueType() == Upper.getValueType() && "Mismatched vectors!");
171
172 EVT VT = EVT::getVectorVT(*DAG.getContext(),
173 Lower.getValueType().getVectorElementType(),
174 Lower.getValueType().getVectorNumElements() * 2);
175
176 // TODO: Generalize to arbitrary vector length (this assumes 256-bit vectors).
177 assert(VT.getSizeInBits() == 256 && "Unsupported vector concat!");
178
179 // Insert the upper subvector.
180 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Upper,
181 DAG.getConstant(
182 // This is half the length of the result
183 // vector. Start inserting the upper 128
184 // bits here.
185 Lower.getValueType().getVectorNumElements(),
186 MVT::i32),
187 DAG, dl);
188
189 // Insert the lower subvector.
190 Vec = Insert128BitVector(Vec, Lower, DAG.getConstant(0, MVT::i32), DAG, dl);
191 return Vec;
192}
193
Chris Lattnerf0144122009-07-28 03:13:23 +0000194static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000195 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
196 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000197
Evan Cheng2bffee22011-02-01 01:14:13 +0000198 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000199 if (is64Bit)
200 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000201 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000202 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000203
Evan Cheng2bffee22011-02-01 01:14:13 +0000204 if (Subtarget->isTargetELF()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000205 if (is64Bit)
206 return new X8664_ELFTargetObjectFile(TM);
207 return new X8632_ELFTargetObjectFile(TM);
208 }
Evan Cheng2bffee22011-02-01 01:14:13 +0000209 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000210 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000211 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000212}
213
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000214X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000215 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000216 Subtarget = &TM.getSubtarget<X86Subtarget>();
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000217 X86ScalarSSEf64 = Subtarget->hasXMMInt();
218 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000220
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000221 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000222 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000223
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000225 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226
227 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000229 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +0000230 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000231 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000232
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000233 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000234 // Setup Windows compiler runtime calls.
235 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000236 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
237 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000238 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000239 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000240 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000241 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
242 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000243 }
244
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000245 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000246 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000247 setUseUnderscoreSetJmp(false);
248 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000249 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000250 // MS runtime is weird: it exports _setjmp, but longjmp!
251 setUseUnderscoreSetJmp(true);
252 setUseUnderscoreLongJmp(false);
253 } else {
254 setUseUnderscoreSetJmp(true);
255 setUseUnderscoreLongJmp(true);
256 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000257
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000258 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000260 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000264
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000266
Scott Michelfdc40a02009-02-17 22:15:04 +0000267 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000269 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000271 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
273 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000274
275 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
277 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
278 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
279 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
280 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
281 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000282
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000283 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
284 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
286 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
287 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000288
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
291 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000292 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000293 // We have an algorithm for SSE2->double, and we turn this into a
294 // 64-bit FILD followed by conditional FADD for other targets.
295 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000296 // We have an algorithm for SSE2, and we turn this into a 64-bit
297 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000298 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
301 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
302 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
304 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000305
Devang Patel6a784892009-06-05 18:48:29 +0000306 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000307 // SSE has no i16 to fp conversion, only i32
308 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000310 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000312 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
314 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000315 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000316 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
318 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Dale Johannesen73328d12007-09-19 23:55:34 +0000321 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
322 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
324 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000325
Evan Cheng02568ff2006-01-30 22:13:22 +0000326 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
327 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
329 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000330
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000331 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000333 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000335 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
337 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000338 }
339
340 // Handle FP_TO_UINT by promoting the destination to a larger signed
341 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
343 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
344 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000345
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
348 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000349 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000350 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000351 // Expand FP_TO_UINT into a select.
352 // FIXME: We would like to use a Custom expander here eventually to do
353 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000355 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000356 // With SSE3 we can use fisttpll to convert to a signed i64; without
357 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000359 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000360
Chris Lattner399610a2006-12-05 18:22:22 +0000361 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000362 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000363 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
364 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000365 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000366 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000367 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000368 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000369 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000370 }
Chris Lattner21f66852005-12-23 05:15:23 +0000371
Dan Gohmanb00ee212008-02-18 19:34:53 +0000372 // Scalar integer divide and remainder are lowered to use operations that
373 // produce two results, to match the available instructions. This exposes
374 // the two-result form to trivial CSE, which is able to combine x/y and x%y
375 // into a single instruction.
376 //
377 // Scalar integer multiply-high is also lowered to use two-result
378 // operations, to match the available instructions. However, plain multiply
379 // (low) operations are left as Legal, as there are single-result
380 // instructions for this in x86. Using the two-result multiply instructions
381 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000382 for (unsigned i = 0, e = 4; i != e; ++i) {
383 MVT VT = IntVTs[i];
384 setOperationAction(ISD::MULHS, VT, Expand);
385 setOperationAction(ISD::MULHU, VT, Expand);
386 setOperationAction(ISD::SDIV, VT, Expand);
387 setOperationAction(ISD::UDIV, VT, Expand);
388 setOperationAction(ISD::SREM, VT, Expand);
389 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000390
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000391 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000392 setOperationAction(ISD::ADDC, VT, Custom);
393 setOperationAction(ISD::ADDE, VT, Custom);
394 setOperationAction(ISD::SUBC, VT, Custom);
395 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000396 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
399 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
400 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
401 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000402 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
404 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
405 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
406 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
407 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
408 setOperationAction(ISD::FREM , MVT::f32 , Expand);
409 setOperationAction(ISD::FREM , MVT::f64 , Expand);
410 setOperationAction(ISD::FREM , MVT::f80 , Expand);
411 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
414 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000415 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
418 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
421 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 }
423
Benjamin Kramer1292c222010-12-04 20:32:23 +0000424 if (Subtarget->hasPOPCNT()) {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
426 } else {
427 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
429 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
430 if (Subtarget->is64Bit())
431 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
432 }
433
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
435 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000436
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000440 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000441 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
446 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000447 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
454 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000457
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000458 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
460 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
462 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000463 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
465 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000466 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000467 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
469 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
470 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
471 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000472 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000473 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000474 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
477 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000478 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
481 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000482 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000483
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000484 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000486
Eric Christopher9a9d2752010-07-22 02:48:34 +0000487 // We may not have a libcall for MEMBARRIER so we should lower this.
488 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000489
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000490 // On X86 and X86-64, atomic operations are lowered to locked instructions.
491 // Locked instructions, in turn, have implicit fence semantics (all memory
492 // operations are flushed before issuing the locked instruction, and they
493 // are not buffered), so we can fold away the common pattern of
494 // fence-atomic-fence.
495 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000496
Mon P Wang63307c32008-05-05 19:05:59 +0000497 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 for (unsigned i = 0, e = 4; i != e; ++i) {
499 MVT VT = IntVTs[i];
500 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
502 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000503
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000504 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000512 }
513
Evan Cheng3c992d22006-03-07 02:02:57 +0000514 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000515 if (!Subtarget->isTargetDarwin() &&
516 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000517 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000519 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
522 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
523 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
524 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000526 setExceptionPointerRegister(X86::RAX);
527 setExceptionSelectorRegister(X86::RDX);
528 } else {
529 setExceptionPointerRegister(X86::EAX);
530 setExceptionSelectorRegister(X86::EDX);
531 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
533 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000552 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000554 if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows())
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000556 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000558
Evan Chengc7ce29b2009-02-13 22:36:38 +0000559 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000561 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
563 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000564
Evan Cheng223547a2006-01-31 22:28:30 +0000565 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 setOperationAction(ISD::FABS , MVT::f64, Custom);
567 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000568
569 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FNEG , MVT::f64, Custom);
571 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
Evan Cheng68c47cb2007-01-05 07:55:56 +0000573 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
575 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000576
Evan Chengd25e9e82006-02-02 00:28:23 +0000577 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FSIN , MVT::f64, Expand);
579 setOperationAction(ISD::FCOS , MVT::f64, Expand);
580 setOperationAction(ISD::FSIN , MVT::f32, Expand);
581 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000582
Chris Lattnera54aa942006-01-29 06:26:08 +0000583 // Expand FP immediates into loads from the stack, except for the special
584 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000585 addLegalFPImmediate(APFloat(+0.0)); // xorpd
586 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000587 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000588 // Use SSE for f32, x87 for f64.
589 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000595
596 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000597 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
603 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FSIN , MVT::f32, Expand);
607 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
Nate Begemane1795842008-02-14 08:57:00 +0000609 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610 addLegalFPImmediate(APFloat(+0.0f)); // xorps
611 addLegalFPImmediate(APFloat(+0.0)); // FLD0
612 addLegalFPImmediate(APFloat(+1.0)); // FLD1
613 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
614 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
615
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
618 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000622 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
624 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
627 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
628 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
629 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000630
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000631 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
633 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000635 addLegalFPImmediate(APFloat(+0.0)); // FLD0
636 addLegalFPImmediate(APFloat(+1.0)); // FLD1
637 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
638 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000639 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
640 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
641 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
642 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000643 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000644
Dale Johannesen59a58732007-08-05 18:49:15 +0000645 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000646 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
648 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000650 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000651 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000652 addLegalFPImmediate(TmpFlt); // FLD0
653 TmpFlt.changeSign();
654 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000655
656 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000657 APFloat TmpFlt2(+1.0);
658 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
659 &ignored);
660 addLegalFPImmediate(TmpFlt2); // FLD1
661 TmpFlt2.changeSign();
662 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
663 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000664
Evan Chengc7ce29b2009-02-13 22:36:38 +0000665 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
667 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000669 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000670
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000671 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
673 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
674 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::FLOG, MVT::f80, Expand);
677 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
678 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
679 setOperationAction(ISD::FEXP, MVT::f80, Expand);
680 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000681
Mon P Wangf007a8b2008-11-06 05:31:54 +0000682 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000683 // (for widening) or expand (for scalarization). Then we will selectively
684 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
686 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
687 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000703 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
704 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000736 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000737 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
741 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
742 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
743 setTruncStoreAction((MVT::SimpleValueType)VT,
744 (MVT::SimpleValueType)InnerVT, Expand);
745 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
747 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000748 }
749
Evan Chengc7ce29b2009-02-13 22:36:38 +0000750 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
751 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000752 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000753 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000754 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000755 }
756
Dale Johannesen0488fb62010-09-30 23:57:10 +0000757 // MMX-sized vectors (other than x86mmx) are expected to be expanded
758 // into smaller operations.
759 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
760 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
761 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
762 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
763 setOperationAction(ISD::AND, MVT::v8i8, Expand);
764 setOperationAction(ISD::AND, MVT::v4i16, Expand);
765 setOperationAction(ISD::AND, MVT::v2i32, Expand);
766 setOperationAction(ISD::AND, MVT::v1i64, Expand);
767 setOperationAction(ISD::OR, MVT::v8i8, Expand);
768 setOperationAction(ISD::OR, MVT::v4i16, Expand);
769 setOperationAction(ISD::OR, MVT::v2i32, Expand);
770 setOperationAction(ISD::OR, MVT::v1i64, Expand);
771 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
772 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
773 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
774 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
778 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
779 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
780 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
781 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
782 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
783 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000784 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
787 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000788
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000789 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000791
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
793 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
794 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
795 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
796 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
797 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
798 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
799 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
800 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
801 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
802 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
803 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804 }
805
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000806 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000808
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000809 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
810 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
814 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000815
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
817 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
818 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
819 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
820 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
821 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
822 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
823 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
824 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
825 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
826 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
827 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
828 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
829 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
830 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
831 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000832
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
834 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
835 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
836 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
839 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000843
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
848 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
849
Evan Cheng2c3ae372006-04-12 21:21:57 +0000850 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
852 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000853 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000854 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000855 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000856 // Do not attempt to custom lower non-128-bit vectors
857 if (!VT.is128BitVector())
858 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 setOperationAction(ISD::BUILD_VECTOR,
860 VT.getSimpleVT().SimpleTy, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE,
862 VT.getSimpleVT().SimpleTy, Custom);
863 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
864 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000865 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
868 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
870 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
872 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000873
Nate Begemancdd1eec2008-02-12 22:51:28 +0000874 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
876 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000877 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000878
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000879 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
881 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000882 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000883
884 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000885 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000886 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000887
Owen Andersond6662ad2009-08-10 20:46:15 +0000888 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000890 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000892 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000894 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000896 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000898 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000899
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000901
Evan Cheng2c3ae372006-04-12 21:21:57 +0000902 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
904 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
905 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
906 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
909 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000910 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000911
Nate Begeman14d12ca2008-02-11 04:19:36 +0000912 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000913 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
914 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
915 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
916 setOperationAction(ISD::FRINT, MVT::f32, Legal);
917 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
918 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
919 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
920 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
921 setOperationAction(ISD::FRINT, MVT::f64, Legal);
922 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
923
Nate Begeman14d12ca2008-02-11 04:19:36 +0000924 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000926
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000927 // Can turn SHL into an integer multiply.
928 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000929 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000930
Nate Begeman14d12ca2008-02-11 04:19:36 +0000931 // i8 and i16 vectors are custom , because the source register and source
932 // source memory operand types are not the same width. f32 vectors are
933 // custom since the immediate controlling the insert encodes additional
934 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000939
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000944
945 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
947 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 }
949 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000950
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000951 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000953
David Greene9b9838d2009-06-29 16:47:10 +0000954 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
956 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
957 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
958 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000959 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000960
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
962 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
963 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
964 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
967 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
968 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
969 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
970 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
971 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000972
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
974 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
975 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
976 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
977 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
978 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000979
David Greene54d8eba2011-01-27 22:38:56 +0000980 // Custom lower build_vector, vector_shuffle, scalar_to_vector,
981 // insert_vector_elt extract_subvector and extract_vector_elt for
982 // 256-bit types.
983 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
984 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE;
985 ++i) {
986 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
987 // Do not attempt to custom lower non-256-bit vectors
988 if (!isPowerOf2_32(MVT(VT).getVectorNumElements())
989 || (MVT(VT).getSizeInBits() < 256))
David Greene9b9838d2009-06-29 16:47:10 +0000990 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000991 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
992 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
David Greene54d8eba2011-01-27 22:38:56 +0000993 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000994 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
David Greene54d8eba2011-01-27 22:38:56 +0000995 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000996 }
David Greene54d8eba2011-01-27 22:38:56 +0000997 // Custom-lower insert_subvector and extract_subvector based on
998 // the result type.
999 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1000 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE;
1001 ++i) {
1002 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
1003 // Do not attempt to custom lower non-256-bit vectors
1004 if (!isPowerOf2_32(MVT(VT).getVectorNumElements()))
David Greene9b9838d2009-06-29 16:47:10 +00001005 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001006
1007 if (MVT(VT).getSizeInBits() == 128) {
1008 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001009 }
David Greene54d8eba2011-01-27 22:38:56 +00001010 else if (MVT(VT).getSizeInBits() == 256) {
1011 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1012 }
David Greene9b9838d2009-06-29 16:47:10 +00001013 }
1014
David Greene54d8eba2011-01-27 22:38:56 +00001015 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
1016 // Don't promote loads because we need them for VPERM vector index versions.
1017
1018 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1019 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE;
1020 VT++) {
1021 if (!isPowerOf2_32(MVT((MVT::SimpleValueType)VT).getVectorNumElements())
1022 || (MVT((MVT::SimpleValueType)VT).getSizeInBits() < 256))
1023 continue;
1024 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
1025 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v4i64);
1026 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
1027 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v4i64);
1028 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
1029 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v4i64);
1030 //setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
1031 //AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v4i64);
1032 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
1033 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v4i64);
1034 }
David Greene9b9838d2009-06-29 16:47:10 +00001035 }
1036
Evan Cheng6be2c582006-04-05 23:38:46 +00001037 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001039
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001040
Eli Friedman962f5492010-06-02 19:35:46 +00001041 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1042 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001043 //
Eli Friedman962f5492010-06-02 19:35:46 +00001044 // FIXME: We really should do custom legalization for addition and
1045 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1046 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001047 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1048 // Add/Sub/Mul with overflow operations are custom lowered.
1049 MVT VT = IntVTs[i];
1050 setOperationAction(ISD::SADDO, VT, Custom);
1051 setOperationAction(ISD::UADDO, VT, Custom);
1052 setOperationAction(ISD::SSUBO, VT, Custom);
1053 setOperationAction(ISD::USUBO, VT, Custom);
1054 setOperationAction(ISD::SMULO, VT, Custom);
1055 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001056 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001057
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001058 // There are no 8-bit 3-address imul/mul instructions
1059 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1060 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001061
Evan Chengd54f2d52009-03-31 19:38:51 +00001062 if (!Subtarget->is64Bit()) {
1063 // These libcalls are not available in 32-bit.
1064 setLibcallName(RTLIB::SHL_I128, 0);
1065 setLibcallName(RTLIB::SRL_I128, 0);
1066 setLibcallName(RTLIB::SRA_I128, 0);
1067 }
1068
Evan Cheng206ee9d2006-07-07 08:33:52 +00001069 // We have target-specific dag combine patterns for the following nodes:
1070 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001071 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001072 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001073 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001074 setTargetDAGCombine(ISD::SHL);
1075 setTargetDAGCombine(ISD::SRA);
1076 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001077 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001078 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001079 setTargetDAGCombine(ISD::ADD);
1080 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001081 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001082 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001083 if (Subtarget->is64Bit())
1084 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001085
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001086 computeRegisterProperties();
1087
Evan Cheng05219282011-01-06 06:52:41 +00001088 // On Darwin, -Os means optimize for size without hurting performance,
1089 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001090 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001091 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001092 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001093 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1094 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1095 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001096 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001097 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001098}
1099
Scott Michel5b8f82e2008-03-10 15:42:14 +00001100
Owen Anderson825b72b2009-08-11 20:47:22 +00001101MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1102 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001103}
1104
1105
Evan Cheng29286502008-01-23 23:17:41 +00001106/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1107/// the desired ByVal argument alignment.
1108static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1109 if (MaxAlign == 16)
1110 return;
1111 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1112 if (VTy->getBitWidth() == 128)
1113 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001114 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1115 unsigned EltAlign = 0;
1116 getMaxByValAlign(ATy->getElementType(), EltAlign);
1117 if (EltAlign > MaxAlign)
1118 MaxAlign = EltAlign;
1119 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1120 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1121 unsigned EltAlign = 0;
1122 getMaxByValAlign(STy->getElementType(i), EltAlign);
1123 if (EltAlign > MaxAlign)
1124 MaxAlign = EltAlign;
1125 if (MaxAlign == 16)
1126 break;
1127 }
1128 }
1129 return;
1130}
1131
1132/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1133/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001134/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1135/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001136unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001137 if (Subtarget->is64Bit()) {
1138 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001139 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001140 if (TyAlign > 8)
1141 return TyAlign;
1142 return 8;
1143 }
1144
Evan Cheng29286502008-01-23 23:17:41 +00001145 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001146 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001147 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001148 return Align;
1149}
Chris Lattner2b02a442007-02-25 08:29:00 +00001150
Evan Chengf0df0312008-05-15 08:39:06 +00001151/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001152/// and store operations as a result of memset, memcpy, and memmove
1153/// lowering. If DstAlign is zero that means it's safe to destination
1154/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1155/// means there isn't a need to check it against alignment requirement,
1156/// probably because the source does not need to be loaded. If
1157/// 'NonScalarIntSafe' is true, that means it's safe to return a
1158/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1159/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1160/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001161/// It returns EVT::Other if the type should be determined using generic
1162/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001163EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001164X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1165 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001166 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001167 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001168 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001169 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1170 // linux. This is because the stack realignment code can't handle certain
1171 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001172 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001173 if (NonScalarIntSafe &&
1174 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001175 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001176 (Subtarget->isUnalignedMemAccessFast() ||
1177 ((DstAlign == 0 || DstAlign >= 16) &&
1178 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001179 Subtarget->getStackAlignment() >= 16) {
1180 if (Subtarget->hasSSE2())
1181 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001182 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001183 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001184 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001185 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001186 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001187 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001188 // Do not use f64 to lower memcpy if source is string constant. It's
1189 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001190 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001191 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001192 }
Evan Chengf0df0312008-05-15 08:39:06 +00001193 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001194 return MVT::i64;
1195 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001196}
1197
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001198/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1199/// current function. The returned value is a member of the
1200/// MachineJumpTableInfo::JTEntryKind enum.
1201unsigned X86TargetLowering::getJumpTableEncoding() const {
1202 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1203 // symbol.
1204 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1205 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001206 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001207
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001208 // Otherwise, use the normal jump table encoding heuristics.
1209 return TargetLowering::getJumpTableEncoding();
1210}
1211
Chris Lattnerc64daab2010-01-26 05:02:42 +00001212const MCExpr *
1213X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1214 const MachineBasicBlock *MBB,
1215 unsigned uid,MCContext &Ctx) const{
1216 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1217 Subtarget->isPICStyleGOT());
1218 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1219 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001220 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1221 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001222}
1223
Evan Chengcc415862007-11-09 01:32:10 +00001224/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1225/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001226SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001227 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001228 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001229 // This doesn't have DebugLoc associated with it, but is not really the
1230 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001231 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001232 return Table;
1233}
1234
Chris Lattner589c6f62010-01-26 06:28:43 +00001235/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1236/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1237/// MCExpr.
1238const MCExpr *X86TargetLowering::
1239getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1240 MCContext &Ctx) const {
1241 // X86-64 uses RIP relative addressing based on the jump table label.
1242 if (Subtarget->isPICStyleRIPRel())
1243 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1244
1245 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001246 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001247}
1248
Bill Wendlingb4202b82009-07-01 18:50:55 +00001249/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001250unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001251 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001252}
1253
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001254// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001255std::pair<const TargetRegisterClass*, uint8_t>
1256X86TargetLowering::findRepresentativeClass(EVT VT) const{
1257 const TargetRegisterClass *RRC = 0;
1258 uint8_t Cost = 1;
1259 switch (VT.getSimpleVT().SimpleTy) {
1260 default:
1261 return TargetLowering::findRepresentativeClass(VT);
1262 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1263 RRC = (Subtarget->is64Bit()
1264 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1265 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001266 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001267 RRC = X86::VR64RegisterClass;
1268 break;
1269 case MVT::f32: case MVT::f64:
1270 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1271 case MVT::v4f32: case MVT::v2f64:
1272 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1273 case MVT::v4f64:
1274 RRC = X86::VR128RegisterClass;
1275 break;
1276 }
1277 return std::make_pair(RRC, Cost);
1278}
1279
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001280// FIXME: Why this routine is here? Move to RegInfo!
Evan Cheng70017e42010-07-24 00:39:05 +00001281unsigned
1282X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1283 MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001284 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +00001285
1286 unsigned FPDiff = TFI->hasFP(MF) ? 1 : 0;
Evan Cheng70017e42010-07-24 00:39:05 +00001287 switch (RC->getID()) {
1288 default:
1289 return 0;
1290 case X86::GR32RegClassID:
1291 return 4 - FPDiff;
1292 case X86::GR64RegClassID:
1293 return 8 - FPDiff;
1294 case X86::VR128RegClassID:
1295 return Subtarget->is64Bit() ? 10 : 4;
1296 case X86::VR64RegClassID:
1297 return 4;
1298 }
1299}
1300
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001301bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1302 unsigned &Offset) const {
1303 if (!Subtarget->isTargetLinux())
1304 return false;
1305
1306 if (Subtarget->is64Bit()) {
1307 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1308 Offset = 0x28;
1309 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1310 AddressSpace = 256;
1311 else
1312 AddressSpace = 257;
1313 } else {
1314 // %gs:0x14 on i386
1315 Offset = 0x14;
1316 AddressSpace = 256;
1317 }
1318 return true;
1319}
1320
1321
Chris Lattner2b02a442007-02-25 08:29:00 +00001322//===----------------------------------------------------------------------===//
1323// Return Value Calling Convention Implementation
1324//===----------------------------------------------------------------------===//
1325
Chris Lattner59ed56b2007-02-28 04:55:35 +00001326#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001327
Michael J. Spencerec38de22010-10-10 22:04:20 +00001328bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001329X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001330 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001331 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001332 SmallVector<CCValAssign, 16> RVLocs;
1333 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001334 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001335 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001336}
1337
Dan Gohman98ca4f22009-08-05 01:29:28 +00001338SDValue
1339X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001340 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001341 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001342 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001343 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001344 MachineFunction &MF = DAG.getMachineFunction();
1345 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001346
Chris Lattner9774c912007-02-27 05:28:59 +00001347 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1349 RVLocs, *DAG.getContext());
1350 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001351
Evan Chengdcea1632010-02-04 02:40:39 +00001352 // Add the regs to the liveout set for the function.
1353 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1354 for (unsigned i = 0; i != RVLocs.size(); ++i)
1355 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1356 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Dan Gohman475871a2008-07-27 21:46:04 +00001358 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001359
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001361 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1362 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001363 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1364 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001365
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001366 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001367 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1368 CCValAssign &VA = RVLocs[i];
1369 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001370 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001371 EVT ValVT = ValToCopy.getValueType();
1372
Dale Johannesenc4510512010-09-24 19:05:48 +00001373 // If this is x86-64, and we disabled SSE, we can't return FP values,
1374 // or SSE or MMX vectors.
1375 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1376 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001377 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001378 report_fatal_error("SSE register return with SSE disabled");
1379 }
1380 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1381 // llvm-gcc has never done it right and no one has noticed, so this
1382 // should be OK for now.
1383 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001384 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001385 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001386
Chris Lattner447ff682008-03-11 03:23:40 +00001387 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1388 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001389 if (VA.getLocReg() == X86::ST0 ||
1390 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001391 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1392 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001393 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001394 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001395 RetOps.push_back(ValToCopy);
1396 // Don't emit a copytoreg.
1397 continue;
1398 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001399
Evan Cheng242b38b2009-02-23 09:03:22 +00001400 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1401 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001402 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001403 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001404 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001405 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001406 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1407 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001408 // If we don't have SSE2 available, convert to v4f32 so the generated
1409 // register is legal.
1410 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001411 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001412 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001413 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001414 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001415
Dale Johannesendd64c412009-02-04 00:33:20 +00001416 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001417 Flag = Chain.getValue(1);
1418 }
Dan Gohman61a92132008-04-21 23:59:07 +00001419
1420 // The x86-64 ABI for returning structs by value requires that we copy
1421 // the sret argument into %rax for the return. We saved the argument into
1422 // a virtual register in the entry block, so now we copy the value out
1423 // and into %rax.
1424 if (Subtarget->is64Bit() &&
1425 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1426 MachineFunction &MF = DAG.getMachineFunction();
1427 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1428 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001429 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001430 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001431 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001432
Dale Johannesendd64c412009-02-04 00:33:20 +00001433 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001434 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001435
1436 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001437 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001438 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001439
Chris Lattner447ff682008-03-11 03:23:40 +00001440 RetOps[0] = Chain; // Update chain.
1441
1442 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001443 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001444 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
1446 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001447 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001448}
1449
Evan Cheng3d2125c2010-11-30 23:55:39 +00001450bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1451 if (N->getNumValues() != 1)
1452 return false;
1453 if (!N->hasNUsesOfValue(1, 0))
1454 return false;
1455
1456 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001457 if (Copy->getOpcode() != ISD::CopyToReg &&
1458 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001459 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001460
1461 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001462 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001463 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001464 if (UI->getOpcode() != X86ISD::RET_FLAG)
1465 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001466 HasRet = true;
1467 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001468
Evan Cheng1bf891a2010-12-01 22:59:46 +00001469 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001470}
1471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472/// LowerCallResult - Lower the result values of a call into the
1473/// appropriate copies out of appropriate physical registers.
1474///
1475SDValue
1476X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001477 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 const SmallVectorImpl<ISD::InputArg> &Ins,
1479 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001480 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001481
Chris Lattnere32bbf62007-02-28 07:09:55 +00001482 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001483 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001484 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001486 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Chris Lattner3085e152007-02-25 08:59:22 +00001489 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001490 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001491 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001492 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001493
Torok Edwin3f142c32009-02-01 18:15:56 +00001494 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001495 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001496 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001497 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001498 }
1499
Evan Cheng79fb3b42009-02-20 20:43:02 +00001500 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001501
1502 // If this is a call to a function that returns an fp value on the floating
1503 // point stack, we must guarantee the the value is popped from the stack, so
1504 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1505 // if the return value is not used. We use the FpGET_ST0 instructions
1506 // instead.
1507 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1508 // If we prefer to use the value in xmm registers, copy it out as f80 and
1509 // use a truncate to move it from fp stack reg to xmm reg.
1510 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1511 bool isST0 = VA.getLocReg() == X86::ST0;
1512 unsigned Opc = 0;
1513 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1514 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1515 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1516 SDValue Ops[] = { Chain, InFlag };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001517 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Glue,
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001518 Ops, 2), 1);
1519 Val = Chain.getValue(0);
1520
1521 // Round the f80 to the right size, which also moves it to the appropriate
1522 // xmm register.
1523 if (CopyVT != VA.getValVT())
1524 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1525 // This truncation won't change the value.
1526 DAG.getIntPtrConstant(1));
1527 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001528 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1529 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1530 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001531 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001532 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1534 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001535 } else {
1536 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001538 Val = Chain.getValue(0);
1539 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 Val = DAG.getNode(ISD::BITCAST, dl, CopyVT, Val);
Evan Cheng79fb3b42009-02-20 20:43:02 +00001541 } else {
1542 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1543 CopyVT, InFlag).getValue(1);
1544 Val = Chain.getValue(0);
1545 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001546 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001547 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001548 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001549
Dan Gohman98ca4f22009-08-05 01:29:28 +00001550 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001551}
1552
1553
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001554//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001555// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001556//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001557// StdCall calling convention seems to be standard for many Windows' API
1558// routines and around. It differs from C calling convention just a little:
1559// callee should clean up the stack, not caller. Symbols should be also
1560// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001561// For info on fast calling convention see Fast Calling Convention (tail call)
1562// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001563
Dan Gohman98ca4f22009-08-05 01:29:28 +00001564/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001565/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001566static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1567 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001568 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001569
Dan Gohman98ca4f22009-08-05 01:29:28 +00001570 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001571}
1572
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001573/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001574/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001575static bool
1576ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1577 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001579
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001581}
1582
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001583/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1584/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001585/// the specific parameter attribute. The copy will be passed as a byval
1586/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001587static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001588CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001589 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1590 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001591 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001592
Dale Johannesendd64c412009-02-04 00:33:20 +00001593 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001594 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001595 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001596}
1597
Chris Lattner29689432010-03-11 00:22:57 +00001598/// IsTailCallConvention - Return true if the calling convention is one that
1599/// supports tail call optimization.
1600static bool IsTailCallConvention(CallingConv::ID CC) {
1601 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1602}
1603
Evan Cheng0c439eb2010-01-27 00:07:07 +00001604/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1605/// a tailcall target by changing its ABI.
1606static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001607 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001608}
1609
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610SDValue
1611X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001612 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001613 const SmallVectorImpl<ISD::InputArg> &Ins,
1614 DebugLoc dl, SelectionDAG &DAG,
1615 const CCValAssign &VA,
1616 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001617 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001618 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001620 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001621 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001622 EVT ValVT;
1623
1624 // If value is passed by pointer we have address passed instead of the value
1625 // itself.
1626 if (VA.getLocInfo() == CCValAssign::Indirect)
1627 ValVT = VA.getLocVT();
1628 else
1629 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001630
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001631 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001632 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001633 // In case of tail call optimization mark all arguments mutable. Since they
1634 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001635 if (Flags.isByVal()) {
1636 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001637 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001638 return DAG.getFrameIndex(FI, getPointerTy());
1639 } else {
1640 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001641 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001642 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1643 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001644 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001645 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001646 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001647}
1648
Dan Gohman475871a2008-07-27 21:46:04 +00001649SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001651 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 bool isVarArg,
1653 const SmallVectorImpl<ISD::InputArg> &Ins,
1654 DebugLoc dl,
1655 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001656 SmallVectorImpl<SDValue> &InVals)
1657 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001658 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001659 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 const Function* Fn = MF.getFunction();
1662 if (Fn->hasExternalLinkage() &&
1663 Subtarget->isTargetCygMing() &&
1664 Fn->getName() == "main")
1665 FuncInfo->setForceFramePointer(true);
1666
Evan Cheng1bc78042006-04-26 01:20:17 +00001667 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001668 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001669 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001670
Chris Lattner29689432010-03-11 00:22:57 +00001671 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1672 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001673
Chris Lattner638402b2007-02-28 07:00:42 +00001674 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1677 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001678
1679 // Allocate shadow area for Win64
1680 if (IsWin64) {
1681 CCInfo.AllocateStack(32, 8);
1682 }
1683
Duncan Sands45907662010-10-31 13:21:44 +00001684 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001685
Chris Lattnerf39f7712007-02-28 05:46:49 +00001686 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001687 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001688 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1689 CCValAssign &VA = ArgLocs[i];
1690 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1691 // places.
1692 assert(VA.getValNo() != LastVal &&
1693 "Don't support value assigned to multiple locs yet");
1694 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001695
Chris Lattnerf39f7712007-02-28 05:46:49 +00001696 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001697 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001698 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001700 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001707 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1708 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001709 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001710 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001711 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001712 RC = X86::VR64RegisterClass;
1713 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001714 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001715
Devang Patele9a7ea62011-01-31 21:38:14 +00001716 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC, dl);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001718
Chris Lattnerf39f7712007-02-28 05:46:49 +00001719 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1720 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1721 // right size.
1722 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001723 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001724 DAG.getValueType(VA.getValVT()));
1725 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001726 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001727 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001728 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001729 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001730
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001731 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001732 // Handle MMX values passed in XMM regs.
1733 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001734 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1735 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001736 } else
1737 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001738 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001739 } else {
1740 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001742 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001743
1744 // If value is passed via pointer - do a load.
1745 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001746 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1747 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001748
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001750 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001751
Dan Gohman61a92132008-04-21 23:59:07 +00001752 // The x86-64 ABI for returning structs by value requires that we copy
1753 // the sret argument into %rax for the return. Save the argument into
1754 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001755 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001756 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1757 unsigned Reg = FuncInfo->getSRetReturnReg();
1758 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001760 FuncInfo->setSRetReturnReg(Reg);
1761 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001764 }
1765
Chris Lattnerf39f7712007-02-28 05:46:49 +00001766 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001767 // Align stack specially for tail calls.
1768 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001769 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001770
Evan Cheng1bc78042006-04-26 01:20:17 +00001771 // If the function takes variable number of arguments, make a frame index for
1772 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001773 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001774 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1775 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001776 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001777 }
1778 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001779 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1780
1781 // FIXME: We should really autogenerate these arrays
1782 static const unsigned GPR64ArgRegsWin64[] = {
1783 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001784 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785 static const unsigned GPR64ArgRegs64Bit[] = {
1786 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1787 };
1788 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001789 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1790 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1791 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001792 const unsigned *GPR64ArgRegs;
1793 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001794
1795 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001796 // The XMM registers which might contain var arg parameters are shadowed
1797 // in their paired GPR. So we only need to save the GPR to their home
1798 // slots.
1799 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001800 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001801 } else {
1802 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1803 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001804
1805 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001806 }
1807 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1808 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001809
Devang Patel578efa92009-06-05 21:57:13 +00001810 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001811 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001812 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001813 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001814 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001815 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001816 // Kernel mode asks for SSE to be disabled, so don't push them
1817 // on the stack.
1818 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001819
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001820 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001821 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001822 // Get to the caller-allocated home save location. Add 8 to account
1823 // for the return address.
1824 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001825 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001826 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001827 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1828 } else {
1829 // For X86-64, if there are vararg parameters that are passed via
1830 // registers, then we must store them to their spots on the stack so they
1831 // may be loaded by deferencing the result of va_next.
1832 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1833 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1834 FuncInfo->setRegSaveFrameIndex(
1835 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001836 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001837 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001838
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001840 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001841 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1842 getPointerTy());
1843 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001844 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001845 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1846 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001847 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patele9a7ea62011-01-31 21:38:14 +00001848 X86::GR64RegisterClass, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001850 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001851 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001852 MachinePointerInfo::getFixedStack(
1853 FuncInfo->getRegSaveFrameIndex(), Offset),
1854 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001856 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001858
Dan Gohmanface41a2009-08-16 21:24:25 +00001859 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1860 // Now store the XMM (fp + vector) parameter registers.
1861 SmallVector<SDValue, 11> SaveXMMOps;
1862 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001863
Devang Patele9a7ea62011-01-31 21:38:14 +00001864 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass, dl);
Dan Gohmanface41a2009-08-16 21:24:25 +00001865 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1866 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001867
Dan Gohman1e93df62010-04-17 14:41:14 +00001868 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1869 FuncInfo->getRegSaveFrameIndex()));
1870 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1871 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001872
Dan Gohmanface41a2009-08-16 21:24:25 +00001873 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001874 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patele9a7ea62011-01-31 21:38:14 +00001875 X86::VR128RegisterClass, dl);
Dan Gohmanface41a2009-08-16 21:24:25 +00001876 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1877 SaveXMMOps.push_back(Val);
1878 }
1879 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1880 MVT::Other,
1881 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001882 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001883
1884 if (!MemOps.empty())
1885 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1886 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001887 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001888 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001889
Gordon Henriksen86737662008-01-05 16:56:59 +00001890 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001891 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001892 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001893 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001894 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001895 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001896 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001897 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001898 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001899
Gordon Henriksen86737662008-01-05 16:56:59 +00001900 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001901 // RegSaveFrameIndex is X86-64 only.
1902 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001903 if (CallConv == CallingConv::X86_FastCall ||
1904 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001905 // fastcc functions can't have varargs.
1906 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001907 }
Evan Cheng25caf632006-05-23 21:06:34 +00001908
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001910}
1911
Dan Gohman475871a2008-07-27 21:46:04 +00001912SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1914 SDValue StackPtr, SDValue Arg,
1915 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001916 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001917 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001918 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001919 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001920 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001921 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001922 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001923
1924 return DAG.getStore(Chain, dl, Arg, PtrOff,
1925 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001926 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001927}
1928
Bill Wendling64e87322009-01-16 19:25:27 +00001929/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001930/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001931SDValue
1932X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001933 SDValue &OutRetAddr, SDValue Chain,
1934 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001935 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001936 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001937 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001938 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001939
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001940 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001941 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1942 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001943 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001944}
1945
1946/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1947/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001948static SDValue
1949EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001951 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001952 // Store the return address to the appropriate stack slot.
1953 if (!FPDiff) return Chain;
1954 // Calculate the new stack slot for the return address.
1955 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001956 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001957 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001959 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001960 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001961 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001962 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001963 return Chain;
1964}
1965
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001967X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001968 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001969 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001971 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 const SmallVectorImpl<ISD::InputArg> &Ins,
1973 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001974 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 MachineFunction &MF = DAG.getMachineFunction();
1976 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001977 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001978 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001979 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980
Evan Cheng5f941932010-02-05 02:21:12 +00001981 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001982 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001983 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1984 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001985 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001986
1987 // Sibcalls are automatically detected tailcalls which do not require
1988 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001989 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001990 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001991
1992 if (isTailCall)
1993 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001994 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001995
Chris Lattner29689432010-03-11 00:22:57 +00001996 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1997 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001998
Chris Lattner638402b2007-02-28 07:00:42 +00001999 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002000 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002001 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2002 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002003
2004 // Allocate shadow area for Win64
2005 if (IsWin64) {
2006 CCInfo.AllocateStack(32, 8);
2007 }
2008
Duncan Sands45907662010-10-31 13:21:44 +00002009 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002010
Chris Lattner423c5f42007-02-28 05:31:48 +00002011 // Get a count of how many bytes are to be pushed on the stack.
2012 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002013 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002014 // This is a sibcall. The memory operands are available in caller's
2015 // own caller's stack.
2016 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002017 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002018 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002019
Gordon Henriksen86737662008-01-05 16:56:59 +00002020 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002021 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002022 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002023 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2025 FPDiff = NumBytesCallerPushed - NumBytes;
2026
2027 // Set the delta of movement of the returnaddr stackslot.
2028 // But only set if delta is greater than previous delta.
2029 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2030 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2031 }
2032
Evan Chengf22f9b32010-02-06 03:28:46 +00002033 if (!IsSibcall)
2034 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002035
Dan Gohman475871a2008-07-27 21:46:04 +00002036 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002037 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002038 if (isTailCall && FPDiff)
2039 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2040 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002041
Dan Gohman475871a2008-07-27 21:46:04 +00002042 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2043 SmallVector<SDValue, 8> MemOpChains;
2044 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002045
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 // Walk the register/memloc assignments, inserting copies/loads. In the case
2047 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002048 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2049 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002050 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002051 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002052 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002053 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002054
Chris Lattner423c5f42007-02-28 05:31:48 +00002055 // Promote the value if needed.
2056 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002057 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002058 case CCValAssign::Full: break;
2059 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002060 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002061 break;
2062 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002063 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002064 break;
2065 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002066 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2067 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002068 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2070 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002071 } else
2072 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2073 break;
2074 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002075 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002076 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002077 case CCValAssign::Indirect: {
2078 // Store the argument.
2079 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002080 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002081 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002082 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002083 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002084 Arg = SpillSlot;
2085 break;
2086 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002087 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002088
Chris Lattner423c5f42007-02-28 05:31:48 +00002089 if (VA.isRegLoc()) {
2090 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002091 if (isVarArg && IsWin64) {
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002092 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2093 // shadow reg if callee is a varargs function.
2094 unsigned ShadowReg = 0;
2095 switch (VA.getLocReg()) {
2096 case X86::XMM0: ShadowReg = X86::RCX; break;
2097 case X86::XMM1: ShadowReg = X86::RDX; break;
2098 case X86::XMM2: ShadowReg = X86::R8; break;
2099 case X86::XMM3: ShadowReg = X86::R9; break;
2100 }
2101 if (ShadowReg)
2102 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2103 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002104 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002105 assert(VA.isMemLoc());
2106 if (StackPtr.getNode() == 0)
2107 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2108 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2109 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002110 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002111 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002112
Evan Cheng32fe1032006-05-25 00:59:30 +00002113 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002115 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002116
Evan Cheng347d5f72006-04-28 21:29:37 +00002117 // Build a sequence of copy-to-reg nodes chained together with token chain
2118 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002119 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002120 // Tail call byval lowering might overwrite argument registers so in case of
2121 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002123 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002124 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002125 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002126 InFlag = Chain.getValue(1);
2127 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002128
Chris Lattner88e1fd52009-07-09 04:24:46 +00002129 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002130 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2131 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002133 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2134 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002135 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002136 InFlag);
2137 InFlag = Chain.getValue(1);
2138 } else {
2139 // If we are tail calling and generating PIC/GOT style code load the
2140 // address of the callee into ECX. The value in ecx is used as target of
2141 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2142 // for tail calls on PIC/GOT architectures. Normally we would just put the
2143 // address of GOT into ebx and then call target@PLT. But for tail calls
2144 // ebx would be restored (since ebx is callee saved) before jumping to the
2145 // target@PLT.
2146
2147 // Note: The actual moving to ECX is done further down.
2148 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2149 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2150 !G->getGlobal()->hasProtectedVisibility())
2151 Callee = LowerGlobalAddress(Callee, DAG);
2152 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002153 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002154 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002155 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002157 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 // From AMD64 ABI document:
2159 // For calls that may call functions that use varargs or stdargs
2160 // (prototype-less calls or calls to functions containing ellipsis (...) in
2161 // the declaration) %al is used as hidden argument to specify the number
2162 // of SSE registers used. The contents of %al do not need to match exactly
2163 // the number of registers, but must be an ubound on the number of SSE
2164 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002165
Gordon Henriksen86737662008-01-05 16:56:59 +00002166 // Count the number of XMM registers allocated.
2167 static const unsigned XMMArgRegs[] = {
2168 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2169 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2170 };
2171 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002172 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002173 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002174
Dale Johannesendd64c412009-02-04 00:33:20 +00002175 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002177 InFlag = Chain.getValue(1);
2178 }
2179
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002180
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002181 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002182 if (isTailCall) {
2183 // Force all the incoming stack arguments to be loaded from the stack
2184 // before any new outgoing arguments are stored to the stack, because the
2185 // outgoing stack slots may alias the incoming argument stack slots, and
2186 // the alias isn't otherwise explicit. This is slightly more conservative
2187 // than necessary, because it means that each store effectively depends
2188 // on every argument instead of just those arguments it would clobber.
2189 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2190
Dan Gohman475871a2008-07-27 21:46:04 +00002191 SmallVector<SDValue, 8> MemOpChains2;
2192 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002193 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002194 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002195 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002196 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002197 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2198 CCValAssign &VA = ArgLocs[i];
2199 if (VA.isRegLoc())
2200 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002201 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002202 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002203 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002204 // Create frame index.
2205 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002206 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002207 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002208 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002209
Duncan Sands276dcbd2008-03-21 09:14:45 +00002210 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002211 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002212 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002213 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002214 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002215 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002216 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002217
Dan Gohman98ca4f22009-08-05 01:29:28 +00002218 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2219 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002220 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002221 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002222 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002223 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002224 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002225 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002226 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002227 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002228 }
2229 }
2230
2231 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002233 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002234
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 // Copy arguments to their registers.
2236 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002237 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002238 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 InFlag = Chain.getValue(1);
2240 }
Dan Gohman475871a2008-07-27 21:46:04 +00002241 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002242
Gordon Henriksen86737662008-01-05 16:56:59 +00002243 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002244 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002245 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002246 }
2247
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002248 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2249 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2250 // In the 64-bit large code model, we have to make all calls
2251 // through a register, since the call instruction's 32-bit
2252 // pc-relative offset may not be large enough to hold the whole
2253 // address.
2254 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002255 // If the callee is a GlobalAddress node (quite common, every direct call
2256 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2257 // it.
2258
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002259 // We should use extra load for direct calls to dllimported functions in
2260 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002261 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002262 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002263 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002264
Chris Lattner48a7d022009-07-09 05:02:21 +00002265 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2266 // external symbols most go through the PLT in PIC mode. If the symbol
2267 // has hidden or protected visibility, or if it is static or local, then
2268 // we don't need to use the PLT - we can directly call it.
2269 if (Subtarget->isTargetELF() &&
2270 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002271 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002272 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002273 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002274 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2275 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002276 // PC-relative references to external symbols should go through $stub,
2277 // unless we're building with the leopard linker or later, which
2278 // automatically synthesizes these stubs.
2279 OpFlags = X86II::MO_DARWIN_STUB;
2280 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002281
Devang Patel0d881da2010-07-06 22:08:15 +00002282 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002283 G->getOffset(), OpFlags);
2284 }
Bill Wendling056292f2008-09-16 21:48:12 +00002285 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002286 unsigned char OpFlags = 0;
2287
Evan Cheng1bf891a2010-12-01 22:59:46 +00002288 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2289 // external symbols should go through the PLT.
2290 if (Subtarget->isTargetELF() &&
2291 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2292 OpFlags = X86II::MO_PLT;
2293 } else if (Subtarget->isPICStyleStubAny() &&
2294 Subtarget->getDarwinVers() < 9) {
2295 // PC-relative references to external symbols should go through $stub,
2296 // unless we're building with the leopard linker or later, which
2297 // automatically synthesizes these stubs.
2298 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002299 }
Eric Christopherfd179292009-08-27 18:07:15 +00002300
Chris Lattner48a7d022009-07-09 05:02:21 +00002301 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2302 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002303 }
2304
Chris Lattnerd96d0722007-02-25 06:40:16 +00002305 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002306 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002307 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002308
Evan Chengf22f9b32010-02-06 03:28:46 +00002309 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002310 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2311 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002312 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002314
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002315 Ops.push_back(Chain);
2316 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002317
Dan Gohman98ca4f22009-08-05 01:29:28 +00002318 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002319 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002320
Gordon Henriksen86737662008-01-05 16:56:59 +00002321 // Add argument registers to the end of the list so that they are known live
2322 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002323 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2324 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2325 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002326
Evan Cheng586ccac2008-03-18 23:36:35 +00002327 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002328 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002329 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2330
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002331 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002332 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002333 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002334
Gabor Greifba36cb52008-08-28 21:40:38 +00002335 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002336 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002337
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002339 // We used to do:
2340 //// If this is the first return lowered for this function, add the regs
2341 //// to the liveout set for the function.
2342 // This isn't right, although it's probably harmless on x86; liveouts
2343 // should be computed from returns not tail calls. Consider a void
2344 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002345 return DAG.getNode(X86ISD::TC_RETURN, dl,
2346 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002347 }
2348
Dale Johannesenace16102009-02-03 19:33:06 +00002349 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002350 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002351
Chris Lattner2d297092006-05-23 18:50:38 +00002352 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002354 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002356 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002357 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002358 // pops the hidden struct pointer, so we have to push it back.
2359 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002360 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002362 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002363
Gordon Henriksenae636f82008-01-03 16:47:34 +00002364 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002365 if (!IsSibcall) {
2366 Chain = DAG.getCALLSEQ_END(Chain,
2367 DAG.getIntPtrConstant(NumBytes, true),
2368 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2369 true),
2370 InFlag);
2371 InFlag = Chain.getValue(1);
2372 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002373
Chris Lattner3085e152007-02-25 08:59:22 +00002374 // Handle result values, copying them out of physregs into vregs that we
2375 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002376 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2377 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002378}
2379
Evan Cheng25ab6902006-09-08 06:48:29 +00002380
2381//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002382// Fast Calling Convention (tail call) implementation
2383//===----------------------------------------------------------------------===//
2384
2385// Like std call, callee cleans arguments, convention except that ECX is
2386// reserved for storing the tail called function address. Only 2 registers are
2387// free for argument passing (inreg). Tail call optimization is performed
2388// provided:
2389// * tailcallopt is enabled
2390// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002391// On X86_64 architecture with GOT-style position independent code only local
2392// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002393// To keep the stack aligned according to platform abi the function
2394// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2395// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002396// If a tail called function callee has more arguments than the caller the
2397// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002398// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002399// original REtADDR, but before the saved framepointer or the spilled registers
2400// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2401// stack layout:
2402// arg1
2403// arg2
2404// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002405// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002406// move area ]
2407// (possible EBP)
2408// ESI
2409// EDI
2410// local1 ..
2411
2412/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2413/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002414unsigned
2415X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2416 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002417 MachineFunction &MF = DAG.getMachineFunction();
2418 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002419 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002420 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002421 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002422 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002423 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002424 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2425 // Number smaller than 12 so just add the difference.
2426 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2427 } else {
2428 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002429 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002430 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002431 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002432 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002433}
2434
Evan Cheng5f941932010-02-05 02:21:12 +00002435/// MatchingStackOffset - Return true if the given stack call argument is
2436/// already available in the same position (relatively) of the caller's
2437/// incoming argument stack.
2438static
2439bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2440 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2441 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002442 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2443 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002444 if (Arg.getOpcode() == ISD::CopyFromReg) {
2445 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002446 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002447 return false;
2448 MachineInstr *Def = MRI->getVRegDef(VR);
2449 if (!Def)
2450 return false;
2451 if (!Flags.isByVal()) {
2452 if (!TII->isLoadFromStackSlot(Def, FI))
2453 return false;
2454 } else {
2455 unsigned Opcode = Def->getOpcode();
2456 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2457 Def->getOperand(1).isFI()) {
2458 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002459 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002460 } else
2461 return false;
2462 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002463 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2464 if (Flags.isByVal())
2465 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002466 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002467 // define @foo(%struct.X* %A) {
2468 // tail call @bar(%struct.X* byval %A)
2469 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002470 return false;
2471 SDValue Ptr = Ld->getBasePtr();
2472 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2473 if (!FINode)
2474 return false;
2475 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002476 } else
2477 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002478
Evan Cheng4cae1332010-03-05 08:38:04 +00002479 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002480 if (!MFI->isFixedObjectIndex(FI))
2481 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002482 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002483}
2484
Dan Gohman98ca4f22009-08-05 01:29:28 +00002485/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2486/// for tail call optimization. Targets which want to do tail call
2487/// optimization should implement this function.
2488bool
2489X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002490 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002491 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002492 bool isCalleeStructRet,
2493 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002494 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002495 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002496 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002497 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002498 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002499 CalleeCC != CallingConv::C)
2500 return false;
2501
Evan Cheng7096ae42010-01-29 06:45:59 +00002502 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002503 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002504 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002505 CallingConv::ID CallerCC = CallerF->getCallingConv();
2506 bool CCMatch = CallerCC == CalleeCC;
2507
Dan Gohman1797ed52010-02-08 20:27:50 +00002508 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002509 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002510 return true;
2511 return false;
2512 }
2513
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002514 // Look for obvious safe cases to perform tail call optimization that do not
2515 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002516
Evan Cheng2c12cb42010-03-26 16:26:03 +00002517 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2518 // emit a special epilogue.
2519 if (RegInfo->needsStackRealignment(MF))
2520 return false;
2521
Eric Christopher90eb4022010-07-22 00:26:08 +00002522 // Do not sibcall optimize vararg calls unless the call site is not passing
2523 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002524 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002525 return false;
2526
Evan Chenga375d472010-03-15 18:54:48 +00002527 // Also avoid sibcall optimization if either caller or callee uses struct
2528 // return semantics.
2529 if (isCalleeStructRet || isCallerStructRet)
2530 return false;
2531
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002532 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2533 // Therefore if it's not used by the call it is not safe to optimize this into
2534 // a sibcall.
2535 bool Unused = false;
2536 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2537 if (!Ins[i].Used) {
2538 Unused = true;
2539 break;
2540 }
2541 }
2542 if (Unused) {
2543 SmallVector<CCValAssign, 16> RVLocs;
2544 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2545 RVLocs, *DAG.getContext());
2546 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002547 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002548 CCValAssign &VA = RVLocs[i];
2549 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2550 return false;
2551 }
2552 }
2553
Evan Cheng13617962010-04-30 01:12:32 +00002554 // If the calling conventions do not match, then we'd better make sure the
2555 // results are returned in the same way as what the caller expects.
2556 if (!CCMatch) {
2557 SmallVector<CCValAssign, 16> RVLocs1;
2558 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2559 RVLocs1, *DAG.getContext());
2560 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2561
2562 SmallVector<CCValAssign, 16> RVLocs2;
2563 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2564 RVLocs2, *DAG.getContext());
2565 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2566
2567 if (RVLocs1.size() != RVLocs2.size())
2568 return false;
2569 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2570 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2571 return false;
2572 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2573 return false;
2574 if (RVLocs1[i].isRegLoc()) {
2575 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2576 return false;
2577 } else {
2578 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2579 return false;
2580 }
2581 }
2582 }
2583
Evan Chenga6bff982010-01-30 01:22:00 +00002584 // If the callee takes no arguments then go on to check the results of the
2585 // call.
2586 if (!Outs.empty()) {
2587 // Check if stack adjustment is needed. For now, do not do this if any
2588 // argument is passed on the stack.
2589 SmallVector<CCValAssign, 16> ArgLocs;
2590 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2591 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002592
2593 // Allocate shadow area for Win64
2594 if (Subtarget->isTargetWin64()) {
2595 CCInfo.AllocateStack(32, 8);
2596 }
2597
Duncan Sands45907662010-10-31 13:21:44 +00002598 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Evan Chengb2c92902010-02-02 02:22:50 +00002599 if (CCInfo.getNextStackOffset()) {
2600 MachineFunction &MF = DAG.getMachineFunction();
2601 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2602 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002603
2604 // Check if the arguments are already laid out in the right way as
2605 // the caller's fixed stack objects.
2606 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002607 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2608 const X86InstrInfo *TII =
2609 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002610 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2611 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002612 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002613 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002614 if (VA.getLocInfo() == CCValAssign::Indirect)
2615 return false;
2616 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002617 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2618 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002619 return false;
2620 }
2621 }
2622 }
Evan Cheng9c044672010-05-29 01:35:22 +00002623
2624 // If the tailcall address may be in a register, then make sure it's
2625 // possible to register allocate for it. In 32-bit, the call address can
2626 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002627 // callee-saved registers are restored. These happen to be the same
2628 // registers used to pass 'inreg' arguments so watch out for those.
2629 if (!Subtarget->is64Bit() &&
2630 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002631 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002632 unsigned NumInRegs = 0;
2633 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2634 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002635 if (!VA.isRegLoc())
2636 continue;
2637 unsigned Reg = VA.getLocReg();
2638 switch (Reg) {
2639 default: break;
2640 case X86::EAX: case X86::EDX: case X86::ECX:
2641 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002642 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002643 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002644 }
2645 }
2646 }
Evan Chenga6bff982010-01-30 01:22:00 +00002647 }
Evan Chengb1712452010-01-27 06:25:16 +00002648
Dale Johannesend155d7e2010-10-25 22:17:05 +00002649 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002650 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002651 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2652 return false;
2653
Evan Cheng86809cc2010-02-03 03:28:02 +00002654 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002655}
2656
Dan Gohman3df24e62008-09-03 23:12:08 +00002657FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002658X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2659 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002660}
2661
2662
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002663//===----------------------------------------------------------------------===//
2664// Other Lowering Hooks
2665//===----------------------------------------------------------------------===//
2666
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002667static bool MayFoldLoad(SDValue Op) {
2668 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2669}
2670
2671static bool MayFoldIntoStore(SDValue Op) {
2672 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2673}
2674
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002675static bool isTargetShuffle(unsigned Opcode) {
2676 switch(Opcode) {
2677 default: return false;
2678 case X86ISD::PSHUFD:
2679 case X86ISD::PSHUFHW:
2680 case X86ISD::PSHUFLW:
2681 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002682 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002683 case X86ISD::SHUFPS:
2684 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002685 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002686 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002687 case X86ISD::MOVLPS:
2688 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002689 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002690 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002691 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002692 case X86ISD::MOVSS:
2693 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002694 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002695 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002696 case X86ISD::PUNPCKLWD:
2697 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002698 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002699 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002700 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002701 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002702 case X86ISD::PUNPCKHWD:
2703 case X86ISD::PUNPCKHBW:
2704 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002705 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002706 return true;
2707 }
2708 return false;
2709}
2710
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002711static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002712 SDValue V1, SelectionDAG &DAG) {
2713 switch(Opc) {
2714 default: llvm_unreachable("Unknown x86 shuffle node");
2715 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002716 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002717 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002718 return DAG.getNode(Opc, dl, VT, V1);
2719 }
2720
2721 return SDValue();
2722}
2723
2724static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002725 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002726 switch(Opc) {
2727 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002728 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002729 case X86ISD::PSHUFHW:
2730 case X86ISD::PSHUFLW:
2731 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2732 }
2733
2734 return SDValue();
2735}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002736
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002737static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2738 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2739 switch(Opc) {
2740 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002741 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002742 case X86ISD::SHUFPD:
2743 case X86ISD::SHUFPS:
2744 return DAG.getNode(Opc, dl, VT, V1, V2,
2745 DAG.getConstant(TargetMask, MVT::i8));
2746 }
2747 return SDValue();
2748}
2749
2750static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2751 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2752 switch(Opc) {
2753 default: llvm_unreachable("Unknown x86 shuffle node");
2754 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002755 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002756 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002757 case X86ISD::MOVLPS:
2758 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002759 case X86ISD::MOVSS:
2760 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002761 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002762 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002763 case X86ISD::PUNPCKLWD:
2764 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002765 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002766 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002767 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002768 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002769 case X86ISD::PUNPCKHWD:
2770 case X86ISD::PUNPCKHBW:
2771 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002772 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002773 return DAG.getNode(Opc, dl, VT, V1, V2);
2774 }
2775 return SDValue();
2776}
2777
Dan Gohmand858e902010-04-17 15:26:15 +00002778SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002779 MachineFunction &MF = DAG.getMachineFunction();
2780 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2781 int ReturnAddrIndex = FuncInfo->getRAIndex();
2782
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002783 if (ReturnAddrIndex == 0) {
2784 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002785 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002786 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002787 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002788 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002789 }
2790
Evan Cheng25ab6902006-09-08 06:48:29 +00002791 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002792}
2793
2794
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002795bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2796 bool hasSymbolicDisplacement) {
2797 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002798 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002799 return false;
2800
2801 // If we don't have a symbolic displacement - we don't have any extra
2802 // restrictions.
2803 if (!hasSymbolicDisplacement)
2804 return true;
2805
2806 // FIXME: Some tweaks might be needed for medium code model.
2807 if (M != CodeModel::Small && M != CodeModel::Kernel)
2808 return false;
2809
2810 // For small code model we assume that latest object is 16MB before end of 31
2811 // bits boundary. We may also accept pretty large negative constants knowing
2812 // that all objects are in the positive half of address space.
2813 if (M == CodeModel::Small && Offset < 16*1024*1024)
2814 return true;
2815
2816 // For kernel code model we know that all object resist in the negative half
2817 // of 32bits address space. We may not accept negative offsets, since they may
2818 // be just off and we may accept pretty large positive ones.
2819 if (M == CodeModel::Kernel && Offset > 0)
2820 return true;
2821
2822 return false;
2823}
2824
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002825/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2826/// specific condition code, returning the condition code and the LHS/RHS of the
2827/// comparison to make.
2828static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2829 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002830 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002831 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2832 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2833 // X > -1 -> X == 0, jump !sign.
2834 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002835 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002836 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2837 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002838 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002839 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002840 // X < 1 -> X <= 0
2841 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002842 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002843 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002844 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002845
Evan Chengd9558e02006-01-06 00:43:03 +00002846 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002847 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002848 case ISD::SETEQ: return X86::COND_E;
2849 case ISD::SETGT: return X86::COND_G;
2850 case ISD::SETGE: return X86::COND_GE;
2851 case ISD::SETLT: return X86::COND_L;
2852 case ISD::SETLE: return X86::COND_LE;
2853 case ISD::SETNE: return X86::COND_NE;
2854 case ISD::SETULT: return X86::COND_B;
2855 case ISD::SETUGT: return X86::COND_A;
2856 case ISD::SETULE: return X86::COND_BE;
2857 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002858 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002859 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002860
Chris Lattner4c78e022008-12-23 23:42:27 +00002861 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002862
Chris Lattner4c78e022008-12-23 23:42:27 +00002863 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002864 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2865 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002866 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2867 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002868 }
2869
Chris Lattner4c78e022008-12-23 23:42:27 +00002870 switch (SetCCOpcode) {
2871 default: break;
2872 case ISD::SETOLT:
2873 case ISD::SETOLE:
2874 case ISD::SETUGT:
2875 case ISD::SETUGE:
2876 std::swap(LHS, RHS);
2877 break;
2878 }
2879
2880 // On a floating point condition, the flags are set as follows:
2881 // ZF PF CF op
2882 // 0 | 0 | 0 | X > Y
2883 // 0 | 0 | 1 | X < Y
2884 // 1 | 0 | 0 | X == Y
2885 // 1 | 1 | 1 | unordered
2886 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002887 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002888 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002889 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002890 case ISD::SETOLT: // flipped
2891 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002892 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002893 case ISD::SETOLE: // flipped
2894 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002895 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002896 case ISD::SETUGT: // flipped
2897 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002898 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002899 case ISD::SETUGE: // flipped
2900 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002901 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002902 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002903 case ISD::SETNE: return X86::COND_NE;
2904 case ISD::SETUO: return X86::COND_P;
2905 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002906 case ISD::SETOEQ:
2907 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002908 }
Evan Chengd9558e02006-01-06 00:43:03 +00002909}
2910
Evan Cheng4a460802006-01-11 00:33:36 +00002911/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2912/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002913/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002914static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002915 switch (X86CC) {
2916 default:
2917 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002918 case X86::COND_B:
2919 case X86::COND_BE:
2920 case X86::COND_E:
2921 case X86::COND_P:
2922 case X86::COND_A:
2923 case X86::COND_AE:
2924 case X86::COND_NE:
2925 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002926 return true;
2927 }
2928}
2929
Evan Chengeb2f9692009-10-27 19:56:55 +00002930/// isFPImmLegal - Returns true if the target can instruction select the
2931/// specified FP immediate natively. If false, the legalizer will
2932/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002933bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002934 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2935 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2936 return true;
2937 }
2938 return false;
2939}
2940
Nate Begeman9008ca62009-04-27 18:41:29 +00002941/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2942/// the specified range (L, H].
2943static bool isUndefOrInRange(int Val, int Low, int Hi) {
2944 return (Val < 0) || (Val >= Low && Val < Hi);
2945}
2946
2947/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2948/// specified value.
2949static bool isUndefOrEqual(int Val, int CmpVal) {
2950 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002951 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002953}
2954
Nate Begeman9008ca62009-04-27 18:41:29 +00002955/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2956/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2957/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002958static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002959 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002961 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 return (Mask[0] < 2 && Mask[1] < 2);
2963 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002964}
2965
Nate Begeman9008ca62009-04-27 18:41:29 +00002966bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002967 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002968 N->getMask(M);
2969 return ::isPSHUFDMask(M, N->getValueType(0));
2970}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002971
Nate Begeman9008ca62009-04-27 18:41:29 +00002972/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2973/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002974static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002975 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002976 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002977
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 // Lower quadword copied in order or undef.
2979 for (int i = 0; i != 4; ++i)
2980 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002981 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002982
Evan Cheng506d3df2006-03-29 23:07:14 +00002983 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 for (int i = 4; i != 8; ++i)
2985 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002986 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002987
Evan Cheng506d3df2006-03-29 23:07:14 +00002988 return true;
2989}
2990
Nate Begeman9008ca62009-04-27 18:41:29 +00002991bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002992 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002993 N->getMask(M);
2994 return ::isPSHUFHWMask(M, N->getValueType(0));
2995}
Evan Cheng506d3df2006-03-29 23:07:14 +00002996
Nate Begeman9008ca62009-04-27 18:41:29 +00002997/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2998/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002999static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003001 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003002
Rafael Espindola15684b22009-04-24 12:40:33 +00003003 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003004 for (int i = 4; i != 8; ++i)
3005 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003006 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003007
Rafael Espindola15684b22009-04-24 12:40:33 +00003008 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 for (int i = 0; i != 4; ++i)
3010 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003011 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003012
Rafael Espindola15684b22009-04-24 12:40:33 +00003013 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003014}
3015
Nate Begeman9008ca62009-04-27 18:41:29 +00003016bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003017 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 N->getMask(M);
3019 return ::isPSHUFLWMask(M, N->getValueType(0));
3020}
3021
Nate Begemana09008b2009-10-19 02:17:23 +00003022/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3023/// is suitable for input to PALIGNR.
3024static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3025 bool hasSSSE3) {
3026 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003027
Nate Begemana09008b2009-10-19 02:17:23 +00003028 // Do not handle v2i64 / v2f64 shuffles with palignr.
3029 if (e < 4 || !hasSSSE3)
3030 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003031
Nate Begemana09008b2009-10-19 02:17:23 +00003032 for (i = 0; i != e; ++i)
3033 if (Mask[i] >= 0)
3034 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003035
Nate Begemana09008b2009-10-19 02:17:23 +00003036 // All undef, not a palignr.
3037 if (i == e)
3038 return false;
3039
3040 // Determine if it's ok to perform a palignr with only the LHS, since we
3041 // don't have access to the actual shuffle elements to see if RHS is undef.
3042 bool Unary = Mask[i] < (int)e;
3043 bool NeedsUnary = false;
3044
3045 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003046
Nate Begemana09008b2009-10-19 02:17:23 +00003047 // Check the rest of the elements to see if they are consecutive.
3048 for (++i; i != e; ++i) {
3049 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00003050 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00003051 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003052
Nate Begemana09008b2009-10-19 02:17:23 +00003053 Unary = Unary && (m < (int)e);
3054 NeedsUnary = NeedsUnary || (m < s);
3055
3056 if (NeedsUnary && !Unary)
3057 return false;
3058 if (Unary && m != ((s+i) & (e-1)))
3059 return false;
3060 if (!Unary && m != (s+i))
3061 return false;
3062 }
3063 return true;
3064}
3065
3066bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
3067 SmallVector<int, 8> M;
3068 N->getMask(M);
3069 return ::isPALIGNRMask(M, N->getValueType(0), true);
3070}
3071
Evan Cheng14aed5e2006-03-24 01:18:28 +00003072/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3073/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003074static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 int NumElems = VT.getVectorNumElements();
3076 if (NumElems != 2 && NumElems != 4)
3077 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003078
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 int Half = NumElems / 2;
3080 for (int i = 0; i < Half; ++i)
3081 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003082 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 for (int i = Half; i < NumElems; ++i)
3084 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003085 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003086
Evan Cheng14aed5e2006-03-24 01:18:28 +00003087 return true;
3088}
3089
Nate Begeman9008ca62009-04-27 18:41:29 +00003090bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3091 SmallVector<int, 8> M;
3092 N->getMask(M);
3093 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003094}
3095
Evan Cheng213d2cf2007-05-17 18:45:50 +00003096/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003097/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3098/// half elements to come from vector 1 (which would equal the dest.) and
3099/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003100static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003102
3103 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003105
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 int Half = NumElems / 2;
3107 for (int i = 0; i < Half; ++i)
3108 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003109 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 for (int i = Half; i < NumElems; ++i)
3111 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003112 return false;
3113 return true;
3114}
3115
Nate Begeman9008ca62009-04-27 18:41:29 +00003116static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3117 SmallVector<int, 8> M;
3118 N->getMask(M);
3119 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003120}
3121
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003122/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3123/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003124bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3125 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003126 return false;
3127
Evan Cheng2064a2b2006-03-28 06:50:32 +00003128 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3130 isUndefOrEqual(N->getMaskElt(1), 7) &&
3131 isUndefOrEqual(N->getMaskElt(2), 2) &&
3132 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003133}
3134
Nate Begeman0b10b912009-11-07 23:17:15 +00003135/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3136/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3137/// <2, 3, 2, 3>
3138bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3139 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003140
Nate Begeman0b10b912009-11-07 23:17:15 +00003141 if (NumElems != 4)
3142 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003143
Nate Begeman0b10b912009-11-07 23:17:15 +00003144 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3145 isUndefOrEqual(N->getMaskElt(1), 3) &&
3146 isUndefOrEqual(N->getMaskElt(2), 2) &&
3147 isUndefOrEqual(N->getMaskElt(3), 3);
3148}
3149
Evan Cheng5ced1d82006-04-06 23:23:56 +00003150/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3151/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003152bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3153 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003154
Evan Cheng5ced1d82006-04-06 23:23:56 +00003155 if (NumElems != 2 && NumElems != 4)
3156 return false;
3157
Evan Chengc5cdff22006-04-07 21:53:05 +00003158 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003160 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003161
Evan Chengc5cdff22006-04-07 21:53:05 +00003162 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003164 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003165
3166 return true;
3167}
3168
Nate Begeman0b10b912009-11-07 23:17:15 +00003169/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3170/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3171bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003173
Evan Cheng5ced1d82006-04-06 23:23:56 +00003174 if (NumElems != 2 && NumElems != 4)
3175 return false;
3176
Evan Chengc5cdff22006-04-07 21:53:05 +00003177 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003179 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003180
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 for (unsigned i = 0; i < NumElems/2; ++i)
3182 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003183 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184
3185 return true;
3186}
3187
Evan Cheng0038e592006-03-28 00:39:58 +00003188/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3189/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003190static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003191 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003193 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3197 int BitI = Mask[i];
3198 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003199 if (!isUndefOrEqual(BitI, j))
3200 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003201 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003202 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003203 return false;
3204 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003205 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003206 return false;
3207 }
Evan Cheng0038e592006-03-28 00:39:58 +00003208 }
Evan Cheng0038e592006-03-28 00:39:58 +00003209 return true;
3210}
3211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3213 SmallVector<int, 8> M;
3214 N->getMask(M);
3215 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003216}
3217
Evan Cheng4fcb9222006-03-28 02:43:26 +00003218/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3219/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003220static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003223 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003224 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003225
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3227 int BitI = Mask[i];
3228 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003229 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003230 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003231 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003232 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003233 return false;
3234 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003235 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003236 return false;
3237 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003238 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003239 return true;
3240}
3241
Nate Begeman9008ca62009-04-27 18:41:29 +00003242bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3243 SmallVector<int, 8> M;
3244 N->getMask(M);
3245 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003246}
3247
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003248/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3249/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3250/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003251static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003253 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003254 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003255
Nate Begeman9008ca62009-04-27 18:41:29 +00003256 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3257 int BitI = Mask[i];
3258 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003259 if (!isUndefOrEqual(BitI, j))
3260 return false;
3261 if (!isUndefOrEqual(BitI1, j))
3262 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003263 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003264 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003265}
3266
Nate Begeman9008ca62009-04-27 18:41:29 +00003267bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3268 SmallVector<int, 8> M;
3269 N->getMask(M);
3270 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3271}
3272
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003273/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3274/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3275/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003276static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003278 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3279 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003280
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3282 int BitI = Mask[i];
3283 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003284 if (!isUndefOrEqual(BitI, j))
3285 return false;
3286 if (!isUndefOrEqual(BitI1, j))
3287 return false;
3288 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003289 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003290}
3291
Nate Begeman9008ca62009-04-27 18:41:29 +00003292bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3293 SmallVector<int, 8> M;
3294 N->getMask(M);
3295 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3296}
3297
Evan Cheng017dcc62006-04-21 01:05:10 +00003298/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3299/// specifies a shuffle of elements that is suitable for input to MOVSS,
3300/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003301static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003302 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003303 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003304
3305 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003306
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003308 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003309
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 for (int i = 1; i < NumElts; ++i)
3311 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003312 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003313
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003314 return true;
3315}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003316
Nate Begeman9008ca62009-04-27 18:41:29 +00003317bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3318 SmallVector<int, 8> M;
3319 N->getMask(M);
3320 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003321}
3322
Evan Cheng017dcc62006-04-21 01:05:10 +00003323/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3324/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003325/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003326static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 bool V2IsSplat = false, bool V2IsUndef = false) {
3328 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003329 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003330 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003331
Nate Begeman9008ca62009-04-27 18:41:29 +00003332 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003333 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003334
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 for (int i = 1; i < NumOps; ++i)
3336 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3337 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3338 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003339 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003340
Evan Cheng39623da2006-04-20 08:58:49 +00003341 return true;
3342}
3343
Nate Begeman9008ca62009-04-27 18:41:29 +00003344static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003345 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003346 SmallVector<int, 8> M;
3347 N->getMask(M);
3348 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003349}
3350
Evan Chengd9539472006-04-14 21:59:03 +00003351/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3352/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003353bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3354 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003355 return false;
3356
3357 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003358 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 int Elt = N->getMaskElt(i);
3360 if (Elt >= 0 && Elt != 1)
3361 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003362 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003363
3364 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003365 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 int Elt = N->getMaskElt(i);
3367 if (Elt >= 0 && Elt != 3)
3368 return false;
3369 if (Elt == 3)
3370 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003371 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003372 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003374 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003375}
3376
3377/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3378/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003379bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3380 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003381 return false;
3382
3383 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 for (unsigned i = 0; i < 2; ++i)
3385 if (N->getMaskElt(i) > 0)
3386 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003387
3388 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003389 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 int Elt = N->getMaskElt(i);
3391 if (Elt >= 0 && Elt != 2)
3392 return false;
3393 if (Elt == 2)
3394 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003395 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003397 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003398}
3399
Evan Cheng0b457f02008-09-25 20:50:48 +00003400/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3401/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003402bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3403 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003404
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 for (int i = 0; i < e; ++i)
3406 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003407 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 for (int i = 0; i < e; ++i)
3409 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003410 return false;
3411 return true;
3412}
3413
David Greenec38a03e2011-02-03 15:50:00 +00003414/// isVEXTRACTF128Index - Return true if the specified
3415/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3416/// suitable for input to VEXTRACTF128.
3417bool X86::isVEXTRACTF128Index(SDNode *N) {
3418 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3419 return false;
3420
3421 // The index should be aligned on a 128-bit boundary.
3422 uint64_t Index =
3423 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3424
3425 unsigned VL = N->getValueType(0).getVectorNumElements();
3426 unsigned VBits = N->getValueType(0).getSizeInBits();
3427 unsigned ElSize = VBits / VL;
3428 bool Result = (Index * ElSize) % 128 == 0;
3429
3430 return Result;
3431}
3432
David Greeneccacdc12011-02-04 16:08:29 +00003433/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3434/// operand specifies a subvector insert that is suitable for input to
3435/// VINSERTF128.
3436bool X86::isVINSERTF128Index(SDNode *N) {
3437 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3438 return false;
3439
3440 // The index should be aligned on a 128-bit boundary.
3441 uint64_t Index =
3442 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3443
3444 unsigned VL = N->getValueType(0).getVectorNumElements();
3445 unsigned VBits = N->getValueType(0).getSizeInBits();
3446 unsigned ElSize = VBits / VL;
3447 bool Result = (Index * ElSize) % 128 == 0;
3448
3449 return Result;
3450}
3451
Evan Cheng63d33002006-03-22 08:01:21 +00003452/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003453/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003454unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3456 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3457
Evan Chengb9df0ca2006-03-22 02:53:00 +00003458 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3459 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 for (int i = 0; i < NumOperands; ++i) {
3461 int Val = SVOp->getMaskElt(NumOperands-i-1);
3462 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003463 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003464 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003465 if (i != NumOperands - 1)
3466 Mask <<= Shift;
3467 }
Evan Cheng63d33002006-03-22 08:01:21 +00003468 return Mask;
3469}
3470
Evan Cheng506d3df2006-03-29 23:07:14 +00003471/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003472/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003473unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003475 unsigned Mask = 0;
3476 // 8 nodes, but we only care about the last 4.
3477 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 int Val = SVOp->getMaskElt(i);
3479 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003480 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003481 if (i != 4)
3482 Mask <<= 2;
3483 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003484 return Mask;
3485}
3486
3487/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003488/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003489unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003490 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003491 unsigned Mask = 0;
3492 // 8 nodes, but we only care about the first 4.
3493 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003494 int Val = SVOp->getMaskElt(i);
3495 if (Val >= 0)
3496 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003497 if (i != 0)
3498 Mask <<= 2;
3499 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003500 return Mask;
3501}
3502
Nate Begemana09008b2009-10-19 02:17:23 +00003503/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3504/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3505unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3506 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3507 EVT VVT = N->getValueType(0);
3508 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3509 int Val = 0;
3510
3511 unsigned i, e;
3512 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3513 Val = SVOp->getMaskElt(i);
3514 if (Val >= 0)
3515 break;
3516 }
3517 return (Val - i) * EltSize;
3518}
3519
David Greenec38a03e2011-02-03 15:50:00 +00003520/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3521/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3522/// instructions.
3523unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3524 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3525 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3526
3527 uint64_t Index =
3528 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3529
3530 EVT VecVT = N->getOperand(0).getValueType();
3531 EVT ElVT = VecVT.getVectorElementType();
3532
3533 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
3534
3535 return Index / NumElemsPerChunk;
3536}
3537
David Greeneccacdc12011-02-04 16:08:29 +00003538/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3539/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3540/// instructions.
3541unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3542 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3543 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3544
3545 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003546 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003547
3548 EVT VecVT = N->getValueType(0);
3549 EVT ElVT = VecVT.getVectorElementType();
3550
3551 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
3552
3553 return Index / NumElemsPerChunk;
3554}
3555
Evan Cheng37b73872009-07-30 08:33:02 +00003556/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3557/// constant +0.0.
3558bool X86::isZeroNode(SDValue Elt) {
3559 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003560 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003561 (isa<ConstantFPSDNode>(Elt) &&
3562 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3563}
3564
Nate Begeman9008ca62009-04-27 18:41:29 +00003565/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3566/// their permute mask.
3567static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3568 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003569 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003570 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003571 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003572
Nate Begeman5a5ca152009-04-29 05:20:52 +00003573 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003574 int idx = SVOp->getMaskElt(i);
3575 if (idx < 0)
3576 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003577 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003578 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003579 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003580 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003581 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3583 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003584}
3585
Evan Cheng779ccea2007-12-07 21:30:01 +00003586/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3587/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003588static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003589 unsigned NumElems = VT.getVectorNumElements();
3590 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003591 int idx = Mask[i];
3592 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003593 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003594 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003596 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003597 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003598 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003599}
3600
Evan Cheng533a0aa2006-04-19 20:35:22 +00003601/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3602/// match movhlps. The lower half elements should come from upper half of
3603/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003604/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003605static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3606 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003607 return false;
3608 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003610 return false;
3611 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003613 return false;
3614 return true;
3615}
3616
Evan Cheng5ced1d82006-04-06 23:23:56 +00003617/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003618/// is promoted to a vector. It also returns the LoadSDNode by reference if
3619/// required.
3620static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003621 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3622 return false;
3623 N = N->getOperand(0).getNode();
3624 if (!ISD::isNON_EXTLoad(N))
3625 return false;
3626 if (LD)
3627 *LD = cast<LoadSDNode>(N);
3628 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003629}
3630
Evan Cheng533a0aa2006-04-19 20:35:22 +00003631/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3632/// match movlp{s|d}. The lower half elements should come from lower half of
3633/// V1 (and in order), and the upper half elements should come from the upper
3634/// half of V2 (and in order). And since V1 will become the source of the
3635/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003636static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3637 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003638 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003639 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003640 // Is V2 is a vector load, don't do this transformation. We will try to use
3641 // load folding shufps op.
3642 if (ISD::isNON_EXTLoad(V2))
3643 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003644
Nate Begeman5a5ca152009-04-29 05:20:52 +00003645 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003646
Evan Cheng533a0aa2006-04-19 20:35:22 +00003647 if (NumElems != 2 && NumElems != 4)
3648 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003649 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003651 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003652 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003653 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003654 return false;
3655 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003656}
3657
Evan Cheng39623da2006-04-20 08:58:49 +00003658/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3659/// all the same.
3660static bool isSplatVector(SDNode *N) {
3661 if (N->getOpcode() != ISD::BUILD_VECTOR)
3662 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003663
Dan Gohman475871a2008-07-27 21:46:04 +00003664 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003665 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3666 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003667 return false;
3668 return true;
3669}
3670
Evan Cheng213d2cf2007-05-17 18:45:50 +00003671/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003672/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003673/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003674static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003675 SDValue V1 = N->getOperand(0);
3676 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003677 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3678 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003679 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003680 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003681 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003682 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3683 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003684 if (Opc != ISD::BUILD_VECTOR ||
3685 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003686 return false;
3687 } else if (Idx >= 0) {
3688 unsigned Opc = V1.getOpcode();
3689 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3690 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003691 if (Opc != ISD::BUILD_VECTOR ||
3692 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003693 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003694 }
3695 }
3696 return true;
3697}
3698
3699/// getZeroVector - Returns a vector of specified type with all zero elements.
3700///
Owen Andersone50ed302009-08-10 22:56:29 +00003701static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003702 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003703 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003704
Dale Johannesen0488fb62010-09-30 23:57:10 +00003705 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003706 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003707 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003708 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003709 if (HasSSE2) { // SSE2
3710 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3711 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3712 } else { // SSE1
3713 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3714 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3715 }
3716 } else if (VT.getSizeInBits() == 256) { // AVX
3717 // 256-bit logic and arithmetic instructions in AVX are
3718 // all floating-point, no support for integer ops. Default
3719 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003721 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3722 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003723 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003724 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003725}
3726
Chris Lattner8a594482007-11-25 00:24:49 +00003727/// getOnesVector - Returns a vector of specified type with all bits set.
3728///
Owen Andersone50ed302009-08-10 22:56:29 +00003729static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003730 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003731
Chris Lattner8a594482007-11-25 00:24:49 +00003732 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3733 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003735 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003736 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003737 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003738}
3739
3740
Evan Cheng39623da2006-04-20 08:58:49 +00003741/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3742/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003743static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003744 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003745 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003746
Evan Cheng39623da2006-04-20 08:58:49 +00003747 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003748 SmallVector<int, 8> MaskVec;
3749 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003750
Nate Begeman5a5ca152009-04-29 05:20:52 +00003751 for (unsigned i = 0; i != NumElems; ++i) {
3752 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003753 MaskVec[i] = NumElems;
3754 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003755 }
Evan Cheng39623da2006-04-20 08:58:49 +00003756 }
Evan Cheng39623da2006-04-20 08:58:49 +00003757 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003758 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3759 SVOp->getOperand(1), &MaskVec[0]);
3760 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003761}
3762
Evan Cheng017dcc62006-04-21 01:05:10 +00003763/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3764/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003765static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003766 SDValue V2) {
3767 unsigned NumElems = VT.getVectorNumElements();
3768 SmallVector<int, 8> Mask;
3769 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003770 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003771 Mask.push_back(i);
3772 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003773}
3774
Nate Begeman9008ca62009-04-27 18:41:29 +00003775/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003776static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003777 SDValue V2) {
3778 unsigned NumElems = VT.getVectorNumElements();
3779 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003780 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003781 Mask.push_back(i);
3782 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003783 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003785}
3786
Nate Begeman9008ca62009-04-27 18:41:29 +00003787/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003788static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003789 SDValue V2) {
3790 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003791 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003792 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003793 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003794 Mask.push_back(i + Half);
3795 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003796 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003797 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003798}
3799
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003800/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3801static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003803 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 DebugLoc dl = SV->getDebugLoc();
3805 SDValue V1 = SV->getOperand(0);
3806 int NumElems = VT.getVectorNumElements();
3807 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003808
Nate Begeman9008ca62009-04-27 18:41:29 +00003809 // unpack elements to the correct location
3810 while (NumElems > 4) {
3811 if (EltNo < NumElems/2) {
3812 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3813 } else {
3814 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3815 EltNo -= NumElems/2;
3816 }
3817 NumElems >>= 1;
3818 }
Eric Christopherfd179292009-08-27 18:07:15 +00003819
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 // Perform the splat.
3821 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003822 V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003823 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003824 return DAG.getNode(ISD::BITCAST, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003825}
3826
Evan Chengba05f722006-04-21 23:03:30 +00003827/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003828/// vector of zero or undef vector. This produces a shuffle where the low
3829/// element of V2 is swizzled into the zero/undef vector, landing at element
3830/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003831static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003832 bool isZero, bool HasSSE2,
3833 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003834 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003835 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003836 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3837 unsigned NumElems = VT.getVectorNumElements();
3838 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003839 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 // If this is the insertion idx, put the low elt of V2 here.
3841 MaskVec.push_back(i == Idx ? NumElems : i);
3842 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003843}
3844
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003845/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3846/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003847SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3848 unsigned Depth) {
3849 if (Depth == 6)
3850 return SDValue(); // Limit search depth.
3851
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003852 SDValue V = SDValue(N, 0);
3853 EVT VT = V.getValueType();
3854 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003855
3856 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3857 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3858 Index = SV->getMaskElt(Index);
3859
3860 if (Index < 0)
3861 return DAG.getUNDEF(VT.getVectorElementType());
3862
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003863 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003864 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003865 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003866 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003867
3868 // Recurse into target specific vector shuffles to find scalars.
3869 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003870 int NumElems = VT.getVectorNumElements();
3871 SmallVector<unsigned, 16> ShuffleMask;
3872 SDValue ImmN;
3873
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003874 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003875 case X86ISD::SHUFPS:
3876 case X86ISD::SHUFPD:
3877 ImmN = N->getOperand(N->getNumOperands()-1);
3878 DecodeSHUFPSMask(NumElems,
3879 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3880 ShuffleMask);
3881 break;
3882 case X86ISD::PUNPCKHBW:
3883 case X86ISD::PUNPCKHWD:
3884 case X86ISD::PUNPCKHDQ:
3885 case X86ISD::PUNPCKHQDQ:
3886 DecodePUNPCKHMask(NumElems, ShuffleMask);
3887 break;
3888 case X86ISD::UNPCKHPS:
3889 case X86ISD::UNPCKHPD:
3890 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3891 break;
3892 case X86ISD::PUNPCKLBW:
3893 case X86ISD::PUNPCKLWD:
3894 case X86ISD::PUNPCKLDQ:
3895 case X86ISD::PUNPCKLQDQ:
3896 DecodePUNPCKLMask(NumElems, ShuffleMask);
3897 break;
3898 case X86ISD::UNPCKLPS:
3899 case X86ISD::UNPCKLPD:
3900 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3901 break;
3902 case X86ISD::MOVHLPS:
3903 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3904 break;
3905 case X86ISD::MOVLHPS:
3906 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3907 break;
3908 case X86ISD::PSHUFD:
3909 ImmN = N->getOperand(N->getNumOperands()-1);
3910 DecodePSHUFMask(NumElems,
3911 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3912 ShuffleMask);
3913 break;
3914 case X86ISD::PSHUFHW:
3915 ImmN = N->getOperand(N->getNumOperands()-1);
3916 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3917 ShuffleMask);
3918 break;
3919 case X86ISD::PSHUFLW:
3920 ImmN = N->getOperand(N->getNumOperands()-1);
3921 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3922 ShuffleMask);
3923 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003924 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003925 case X86ISD::MOVSD: {
3926 // The index 0 always comes from the first element of the second source,
3927 // this is why MOVSS and MOVSD are used in the first place. The other
3928 // elements come from the other positions of the first source vector.
3929 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003930 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3931 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003932 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003933 default:
3934 assert("not implemented for target shuffle node");
3935 return SDValue();
3936 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003937
3938 Index = ShuffleMask[Index];
3939 if (Index < 0)
3940 return DAG.getUNDEF(VT.getVectorElementType());
3941
3942 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3943 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3944 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003945 }
3946
3947 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003948 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003949 V = V.getOperand(0);
3950 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003951 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003952
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003953 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003954 return SDValue();
3955 }
3956
3957 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3958 return (Index == 0) ? V.getOperand(0)
3959 : DAG.getUNDEF(VT.getVectorElementType());
3960
3961 if (V.getOpcode() == ISD::BUILD_VECTOR)
3962 return V.getOperand(Index);
3963
3964 return SDValue();
3965}
3966
3967/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3968/// shuffle operation which come from a consecutively from a zero. The
3969/// search can start in two diferent directions, from left or right.
3970static
3971unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3972 bool ZerosFromLeft, SelectionDAG &DAG) {
3973 int i = 0;
3974
3975 while (i < NumElems) {
3976 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003977 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003978 if (!(Elt.getNode() &&
3979 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3980 break;
3981 ++i;
3982 }
3983
3984 return i;
3985}
3986
3987/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3988/// MaskE correspond consecutively to elements from one of the vector operands,
3989/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3990static
3991bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3992 int OpIdx, int NumElems, unsigned &OpNum) {
3993 bool SeenV1 = false;
3994 bool SeenV2 = false;
3995
3996 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3997 int Idx = SVOp->getMaskElt(i);
3998 // Ignore undef indicies
3999 if (Idx < 0)
4000 continue;
4001
4002 if (Idx < NumElems)
4003 SeenV1 = true;
4004 else
4005 SeenV2 = true;
4006
4007 // Only accept consecutive elements from the same vector
4008 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4009 return false;
4010 }
4011
4012 OpNum = SeenV1 ? 0 : 1;
4013 return true;
4014}
4015
4016/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4017/// logical left shift of a vector.
4018static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4019 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4020 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4021 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4022 false /* check zeros from right */, DAG);
4023 unsigned OpSrc;
4024
4025 if (!NumZeros)
4026 return false;
4027
4028 // Considering the elements in the mask that are not consecutive zeros,
4029 // check if they consecutively come from only one of the source vectors.
4030 //
4031 // V1 = {X, A, B, C} 0
4032 // \ \ \ /
4033 // vector_shuffle V1, V2 <1, 2, 3, X>
4034 //
4035 if (!isShuffleMaskConsecutive(SVOp,
4036 0, // Mask Start Index
4037 NumElems-NumZeros-1, // Mask End Index
4038 NumZeros, // Where to start looking in the src vector
4039 NumElems, // Number of elements in vector
4040 OpSrc)) // Which source operand ?
4041 return false;
4042
4043 isLeft = false;
4044 ShAmt = NumZeros;
4045 ShVal = SVOp->getOperand(OpSrc);
4046 return true;
4047}
4048
4049/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4050/// logical left shift of a vector.
4051static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4052 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4053 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4054 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4055 true /* check zeros from left */, DAG);
4056 unsigned OpSrc;
4057
4058 if (!NumZeros)
4059 return false;
4060
4061 // Considering the elements in the mask that are not consecutive zeros,
4062 // check if they consecutively come from only one of the source vectors.
4063 //
4064 // 0 { A, B, X, X } = V2
4065 // / \ / /
4066 // vector_shuffle V1, V2 <X, X, 4, 5>
4067 //
4068 if (!isShuffleMaskConsecutive(SVOp,
4069 NumZeros, // Mask Start Index
4070 NumElems-1, // Mask End Index
4071 0, // Where to start looking in the src vector
4072 NumElems, // Number of elements in vector
4073 OpSrc)) // Which source operand ?
4074 return false;
4075
4076 isLeft = true;
4077 ShAmt = NumZeros;
4078 ShVal = SVOp->getOperand(OpSrc);
4079 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004080}
4081
4082/// isVectorShift - Returns true if the shuffle can be implemented as a
4083/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004084static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004085 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004086 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4087 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4088 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004089
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004090 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004091}
4092
Evan Chengc78d3b42006-04-24 18:01:45 +00004093/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4094///
Dan Gohman475871a2008-07-27 21:46:04 +00004095static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004096 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004097 SelectionDAG &DAG,
4098 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004099 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004100 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004101
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004102 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004103 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004104 bool First = true;
4105 for (unsigned i = 0; i < 16; ++i) {
4106 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4107 if (ThisIsNonZero && First) {
4108 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004110 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004112 First = false;
4113 }
4114
4115 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004116 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004117 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4118 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004119 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004121 }
4122 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4124 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4125 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004126 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004128 } else
4129 ThisElt = LastElt;
4130
Gabor Greifba36cb52008-08-28 21:40:38 +00004131 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004133 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004134 }
4135 }
4136
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004137 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004138}
4139
Bill Wendlinga348c562007-03-22 18:42:45 +00004140/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004141///
Dan Gohman475871a2008-07-27 21:46:04 +00004142static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004143 unsigned NumNonZero, unsigned NumZero,
4144 SelectionDAG &DAG,
4145 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004146 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004147 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004148
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004149 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004150 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004151 bool First = true;
4152 for (unsigned i = 0; i < 8; ++i) {
4153 bool isNonZero = (NonZeros & (1 << i)) != 0;
4154 if (isNonZero) {
4155 if (First) {
4156 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004158 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004160 First = false;
4161 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004162 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004164 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004165 }
4166 }
4167
4168 return V;
4169}
4170
Evan Chengf26ffe92008-05-29 08:22:04 +00004171/// getVShift - Return a vector logical shift node.
4172///
Owen Andersone50ed302009-08-10 22:56:29 +00004173static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 unsigned NumBits, SelectionDAG &DAG,
4175 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004176 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004177 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004178 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4179 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004180 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00004181 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00004182}
4183
Dan Gohman475871a2008-07-27 21:46:04 +00004184SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004185X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004186 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004187
Evan Chengc3630942009-12-09 21:00:30 +00004188 // Check if the scalar load can be widened into a vector load. And if
4189 // the address is "base + cst" see if the cst can be "absorbed" into
4190 // the shuffle mask.
4191 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4192 SDValue Ptr = LD->getBasePtr();
4193 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4194 return SDValue();
4195 EVT PVT = LD->getValueType(0);
4196 if (PVT != MVT::i32 && PVT != MVT::f32)
4197 return SDValue();
4198
4199 int FI = -1;
4200 int64_t Offset = 0;
4201 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4202 FI = FINode->getIndex();
4203 Offset = 0;
4204 } else if (Ptr.getOpcode() == ISD::ADD &&
4205 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4206 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4207 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4208 Offset = Ptr.getConstantOperandVal(1);
4209 Ptr = Ptr.getOperand(0);
4210 } else {
4211 return SDValue();
4212 }
4213
4214 SDValue Chain = LD->getChain();
4215 // Make sure the stack object alignment is at least 16.
4216 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4217 if (DAG.InferPtrAlignment(Ptr) < 16) {
4218 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004219 // Can't change the alignment. FIXME: It's possible to compute
4220 // the exact stack offset and reference FI + adjust offset instead.
4221 // If someone *really* cares about this. That's the way to implement it.
4222 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004223 } else {
4224 MFI->setObjectAlignment(FI, 16);
4225 }
4226 }
4227
4228 // (Offset % 16) must be multiple of 4. Then address is then
4229 // Ptr + (Offset & ~15).
4230 if (Offset < 0)
4231 return SDValue();
4232 if ((Offset % 16) & 3)
4233 return SDValue();
4234 int64_t StartOffset = Offset & ~15;
4235 if (StartOffset)
4236 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4237 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4238
4239 int EltNo = (Offset - StartOffset) >> 2;
4240 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4241 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004242 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4243 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004244 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004245 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004246 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4247 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004248 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004249 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004250 }
4251
4252 return SDValue();
4253}
4254
Michael J. Spencerec38de22010-10-10 22:04:20 +00004255/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4256/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004257/// load which has the same value as a build_vector whose operands are 'elts'.
4258///
4259/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004260///
Nate Begeman1449f292010-03-24 22:19:06 +00004261/// FIXME: we'd also like to handle the case where the last elements are zero
4262/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4263/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004264static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004265 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004266 EVT EltVT = VT.getVectorElementType();
4267 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004268
Nate Begemanfdea31a2010-03-24 20:49:50 +00004269 LoadSDNode *LDBase = NULL;
4270 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004271
Nate Begeman1449f292010-03-24 22:19:06 +00004272 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004273 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004274 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004275 for (unsigned i = 0; i < NumElems; ++i) {
4276 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004277
Nate Begemanfdea31a2010-03-24 20:49:50 +00004278 if (!Elt.getNode() ||
4279 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4280 return SDValue();
4281 if (!LDBase) {
4282 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4283 return SDValue();
4284 LDBase = cast<LoadSDNode>(Elt.getNode());
4285 LastLoadedElt = i;
4286 continue;
4287 }
4288 if (Elt.getOpcode() == ISD::UNDEF)
4289 continue;
4290
4291 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4292 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4293 return SDValue();
4294 LastLoadedElt = i;
4295 }
Nate Begeman1449f292010-03-24 22:19:06 +00004296
4297 // If we have found an entire vector of loads and undefs, then return a large
4298 // load of the entire vector width starting at the base pointer. If we found
4299 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004300 if (LastLoadedElt == NumElems - 1) {
4301 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004302 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004303 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004304 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004305 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004306 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004307 LDBase->isVolatile(), LDBase->isNonTemporal(),
4308 LDBase->getAlignment());
4309 } else if (NumElems == 4 && LastLoadedElt == 1) {
4310 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4311 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004312 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4313 Ops, 2, MVT::i32,
4314 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004315 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004316 }
4317 return SDValue();
4318}
4319
Evan Chengc3630942009-12-09 21:00:30 +00004320SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004321X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004322 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004323
David Greenef125a292011-02-08 19:04:41 +00004324 EVT VT = Op.getValueType();
4325 EVT ExtVT = VT.getVectorElementType();
4326
4327 unsigned NumElems = Op.getNumOperands();
4328
4329 // For AVX-length vectors, build the individual 128-bit pieces and
4330 // use shuffles to put them in place.
4331 if (VT.getSizeInBits() > 256 &&
4332 Subtarget->hasAVX() &&
4333 !Disable256Bit &&
4334 !ISD::isBuildVectorAllZeros(Op.getNode())) {
4335 SmallVector<SDValue, 8> V;
4336 V.resize(NumElems);
4337 for (unsigned i = 0; i < NumElems; ++i) {
4338 V[i] = Op.getOperand(i);
4339 }
4340
4341 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4342
4343 // Build the lower subvector.
4344 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4345 // Build the upper subvector.
4346 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4347 NumElems/2);
4348
4349 return ConcatVectors(Lower, Upper, DAG);
4350 }
4351
Chris Lattner6e80e442010-08-28 17:15:43 +00004352 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4353 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004354 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4355 // is present, so AllOnes is ignored.
4356 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4357 (Op.getValueType().getSizeInBits() != 256 &&
4358 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004359 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004360 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4361 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004362 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004363 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004364
Gabor Greifba36cb52008-08-28 21:40:38 +00004365 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004366 return getOnesVector(Op.getValueType(), DAG, dl);
4367 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004368 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004369
Owen Andersone50ed302009-08-10 22:56:29 +00004370 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004371
Evan Cheng0db9fe62006-04-25 20:13:52 +00004372 unsigned NumZero = 0;
4373 unsigned NumNonZero = 0;
4374 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004375 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004376 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004377 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004378 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004379 if (Elt.getOpcode() == ISD::UNDEF)
4380 continue;
4381 Values.insert(Elt);
4382 if (Elt.getOpcode() != ISD::Constant &&
4383 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004384 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004385 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004386 NumZero++;
4387 else {
4388 NonZeros |= (1 << i);
4389 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004390 }
4391 }
4392
Chris Lattner97a2a562010-08-26 05:24:29 +00004393 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4394 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004395 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004396
Chris Lattner67f453a2008-03-09 05:42:06 +00004397 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004398 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004399 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004400 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004401
Chris Lattner62098042008-03-09 01:05:04 +00004402 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4403 // the value are obviously zero, truncate the value to i32 and do the
4404 // insertion that way. Only do this if the value is non-constant or if the
4405 // value is a constant being inserted into element 0. It is cheaper to do
4406 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004407 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004408 (!IsAllConstants || Idx == 0)) {
4409 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004410 // Handle SSE only.
4411 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4412 EVT VecVT = MVT::v4i32;
4413 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004414
Chris Lattner62098042008-03-09 01:05:04 +00004415 // Truncate the value (which may itself be a constant) to i32, and
4416 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004417 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004418 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004419 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4420 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004421
Chris Lattner62098042008-03-09 01:05:04 +00004422 // Now we have our 32-bit value zero extended in the low element of
4423 // a vector. If Idx != 0, swizzle it into place.
4424 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 SmallVector<int, 4> Mask;
4426 Mask.push_back(Idx);
4427 for (unsigned i = 1; i != VecElts; ++i)
4428 Mask.push_back(i);
4429 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004430 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004431 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004432 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004433 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004434 }
4435 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004436
Chris Lattner19f79692008-03-08 22:59:52 +00004437 // If we have a constant or non-constant insertion into the low element of
4438 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4439 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004440 // depending on what the source datatype is.
4441 if (Idx == 0) {
4442 if (NumZero == 0) {
4443 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004444 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4445 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004446 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4447 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4448 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4449 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4451 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004452 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4453 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004454 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4455 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4456 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004457 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004458 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004459 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004460
4461 // Is it a vector logical left shift?
4462 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004463 X86::isZeroNode(Op.getOperand(0)) &&
4464 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004465 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004466 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004467 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004468 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004469 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004470 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004471
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004472 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004473 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004474
Chris Lattner19f79692008-03-08 22:59:52 +00004475 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4476 // is a non-constant being inserted into an element other than the low one,
4477 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4478 // movd/movss) to move this into the low element, then shuffle it into
4479 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004480 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004481 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004482
Evan Cheng0db9fe62006-04-25 20:13:52 +00004483 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004484 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4485 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004486 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004487 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004488 MaskVec.push_back(i == Idx ? 0 : 1);
4489 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004490 }
4491 }
4492
Chris Lattner67f453a2008-03-09 05:42:06 +00004493 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004494 if (Values.size() == 1) {
4495 if (EVTBits == 32) {
4496 // Instead of a shuffle like this:
4497 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4498 // Check if it's possible to issue this instead.
4499 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4500 unsigned Idx = CountTrailingZeros_32(NonZeros);
4501 SDValue Item = Op.getOperand(Idx);
4502 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4503 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4504 }
Dan Gohman475871a2008-07-27 21:46:04 +00004505 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004506 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004507
Dan Gohmana3941172007-07-24 22:55:08 +00004508 // A vector full of immediates; various special cases are already
4509 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004510 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004511 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004512
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004513 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004514 if (EVTBits == 64) {
4515 if (NumNonZero == 1) {
4516 // One half is zero or undef.
4517 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004518 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004519 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004520 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4521 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004522 }
Dan Gohman475871a2008-07-27 21:46:04 +00004523 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004524 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004525
4526 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004527 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004528 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004529 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004530 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004531 }
4532
Bill Wendling826f36f2007-03-28 00:57:11 +00004533 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004534 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004535 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004536 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004537 }
4538
4539 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004540 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004541 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004542 if (NumElems == 4 && NumZero > 0) {
4543 for (unsigned i = 0; i < 4; ++i) {
4544 bool isZero = !(NonZeros & (1 << i));
4545 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004546 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004547 else
Dale Johannesenace16102009-02-03 19:33:06 +00004548 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004549 }
4550
4551 for (unsigned i = 0; i < 2; ++i) {
4552 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4553 default: break;
4554 case 0:
4555 V[i] = V[i*2]; // Must be a zero vector.
4556 break;
4557 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004559 break;
4560 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004561 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004562 break;
4563 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004565 break;
4566 }
4567 }
4568
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004570 bool Reverse = (NonZeros & 0x3) == 2;
4571 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004572 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004573 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4574 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004575 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4576 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004577 }
4578
Nate Begemanfdea31a2010-03-24 20:49:50 +00004579 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4580 // Check for a build vector of consecutive loads.
4581 for (unsigned i = 0; i < NumElems; ++i)
4582 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004583
Nate Begemanfdea31a2010-03-24 20:49:50 +00004584 // Check for elements which are consecutive loads.
4585 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4586 if (LD.getNode())
4587 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004588
4589 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004590 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004591 SDValue Result;
4592 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4593 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4594 else
4595 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004596
Chris Lattner24faf612010-08-28 17:59:08 +00004597 for (unsigned i = 1; i < NumElems; ++i) {
4598 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4599 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004600 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004601 }
4602 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004604
Chris Lattner6e80e442010-08-28 17:15:43 +00004605 // Otherwise, expand into a number of unpckl*, start by extending each of
4606 // our (non-undef) elements to the full vector width with the element in the
4607 // bottom slot of the vector (which generates no code for SSE).
4608 for (unsigned i = 0; i < NumElems; ++i) {
4609 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4610 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4611 else
4612 V[i] = DAG.getUNDEF(VT);
4613 }
4614
4615 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004616 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4617 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4618 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004619 unsigned EltStride = NumElems >> 1;
4620 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004621 for (unsigned i = 0; i < EltStride; ++i) {
4622 // If V[i+EltStride] is undef and this is the first round of mixing,
4623 // then it is safe to just drop this shuffle: V[i] is already in the
4624 // right place, the one element (since it's the first round) being
4625 // inserted as undef can be dropped. This isn't safe for successive
4626 // rounds because they will permute elements within both vectors.
4627 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4628 EltStride == NumElems/2)
4629 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004630
Chris Lattner6e80e442010-08-28 17:15:43 +00004631 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004632 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004633 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004634 }
4635 return V[0];
4636 }
Dan Gohman475871a2008-07-27 21:46:04 +00004637 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004638}
4639
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004640SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004641X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004642 // We support concatenate two MMX registers and place them in a MMX
4643 // register. This is better than doing a stack convert.
4644 DebugLoc dl = Op.getDebugLoc();
4645 EVT ResVT = Op.getValueType();
4646 assert(Op.getNumOperands() == 2);
4647 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4648 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4649 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004650 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004651 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4652 InVec = Op.getOperand(1);
4653 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4654 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004655 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004656 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4657 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4658 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004659 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004660 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4661 Mask[0] = 0; Mask[1] = 2;
4662 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4663 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004664 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004665}
4666
Nate Begemanb9a47b82009-02-23 08:49:38 +00004667// v8i16 shuffles - Prefer shuffles in the following order:
4668// 1. [all] pshuflw, pshufhw, optional move
4669// 2. [ssse3] 1 x pshufb
4670// 3. [ssse3] 2 x pshufb + 1 x por
4671// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004672SDValue
4673X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4674 SelectionDAG &DAG) const {
4675 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 SDValue V1 = SVOp->getOperand(0);
4677 SDValue V2 = SVOp->getOperand(1);
4678 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004679 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004680
Nate Begemanb9a47b82009-02-23 08:49:38 +00004681 // Determine if more than 1 of the words in each of the low and high quadwords
4682 // of the result come from the same quadword of one of the two inputs. Undef
4683 // mask values count as coming from any quadword, for better codegen.
4684 SmallVector<unsigned, 4> LoQuad(4);
4685 SmallVector<unsigned, 4> HiQuad(4);
4686 BitVector InputQuads(4);
4687 for (unsigned i = 0; i < 8; ++i) {
4688 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004690 MaskVals.push_back(EltIdx);
4691 if (EltIdx < 0) {
4692 ++Quad[0];
4693 ++Quad[1];
4694 ++Quad[2];
4695 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004696 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004697 }
4698 ++Quad[EltIdx / 4];
4699 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004700 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004701
Nate Begemanb9a47b82009-02-23 08:49:38 +00004702 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004703 unsigned MaxQuad = 1;
4704 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004705 if (LoQuad[i] > MaxQuad) {
4706 BestLoQuad = i;
4707 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004708 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004709 }
4710
Nate Begemanb9a47b82009-02-23 08:49:38 +00004711 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004712 MaxQuad = 1;
4713 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004714 if (HiQuad[i] > MaxQuad) {
4715 BestHiQuad = i;
4716 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004717 }
4718 }
4719
Nate Begemanb9a47b82009-02-23 08:49:38 +00004720 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004721 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004722 // single pshufb instruction is necessary. If There are more than 2 input
4723 // quads, disable the next transformation since it does not help SSSE3.
4724 bool V1Used = InputQuads[0] || InputQuads[1];
4725 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004726 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004727 if (InputQuads.count() == 2 && V1Used && V2Used) {
4728 BestLoQuad = InputQuads.find_first();
4729 BestHiQuad = InputQuads.find_next(BestLoQuad);
4730 }
4731 if (InputQuads.count() > 2) {
4732 BestLoQuad = -1;
4733 BestHiQuad = -1;
4734 }
4735 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004736
Nate Begemanb9a47b82009-02-23 08:49:38 +00004737 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4738 // the shuffle mask. If a quad is scored as -1, that means that it contains
4739 // words from all 4 input quadwords.
4740 SDValue NewV;
4741 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004742 SmallVector<int, 8> MaskV;
4743 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4744 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004745 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004746 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
4747 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
4748 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004749
Nate Begemanb9a47b82009-02-23 08:49:38 +00004750 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4751 // source words for the shuffle, to aid later transformations.
4752 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004753 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004754 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004755 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004756 if (idx != (int)i)
4757 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004758 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004759 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004760 AllWordsInNewV = false;
4761 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004762 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004763
Nate Begemanb9a47b82009-02-23 08:49:38 +00004764 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4765 if (AllWordsInNewV) {
4766 for (int i = 0; i != 8; ++i) {
4767 int idx = MaskVals[i];
4768 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004769 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004770 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004771 if ((idx != i) && idx < 4)
4772 pshufhw = false;
4773 if ((idx != i) && idx > 3)
4774 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004775 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004776 V1 = NewV;
4777 V2Used = false;
4778 BestLoQuad = 0;
4779 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004780 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004781
Nate Begemanb9a47b82009-02-23 08:49:38 +00004782 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4783 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004784 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004785 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4786 unsigned TargetMask = 0;
4787 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004788 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004789 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4790 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4791 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004792 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004793 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004794 }
Eric Christopherfd179292009-08-27 18:07:15 +00004795
Nate Begemanb9a47b82009-02-23 08:49:38 +00004796 // If we have SSSE3, and all words of the result are from 1 input vector,
4797 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4798 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004799 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004800 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004801
Nate Begemanb9a47b82009-02-23 08:49:38 +00004802 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004803 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004804 // mask, and elements that come from V1 in the V2 mask, so that the two
4805 // results can be OR'd together.
4806 bool TwoInputs = V1Used && V2Used;
4807 for (unsigned i = 0; i != 8; ++i) {
4808 int EltIdx = MaskVals[i] * 2;
4809 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4811 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004812 continue;
4813 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4815 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004816 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004817 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004818 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004819 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004821 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004822 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004823
Nate Begemanb9a47b82009-02-23 08:49:38 +00004824 // Calculate the shuffle mask for the second input, shuffle it, and
4825 // OR it with the first shuffled input.
4826 pshufbMask.clear();
4827 for (unsigned i = 0; i != 8; ++i) {
4828 int EltIdx = MaskVals[i] * 2;
4829 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4831 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004832 continue;
4833 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004834 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4835 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004836 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004837 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004838 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004839 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 MVT::v16i8, &pshufbMask[0], 16));
4841 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004842 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004843 }
4844
4845 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4846 // and update MaskVals with new element order.
4847 BitVector InOrder(8);
4848 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004849 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004850 for (int i = 0; i != 4; ++i) {
4851 int idx = MaskVals[i];
4852 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004853 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004854 InOrder.set(i);
4855 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004856 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004857 InOrder.set(i);
4858 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004859 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004860 }
4861 }
4862 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004863 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004864 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004865 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004866
4867 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4868 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4869 NewV.getOperand(0),
4870 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4871 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004872 }
Eric Christopherfd179292009-08-27 18:07:15 +00004873
Nate Begemanb9a47b82009-02-23 08:49:38 +00004874 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4875 // and update MaskVals with the new element order.
4876 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004877 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004878 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004879 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004880 for (unsigned i = 4; i != 8; ++i) {
4881 int idx = MaskVals[i];
4882 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004883 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004884 InOrder.set(i);
4885 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004886 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004887 InOrder.set(i);
4888 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004889 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004890 }
4891 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004892 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004893 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004894
4895 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4896 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4897 NewV.getOperand(0),
4898 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4899 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004900 }
Eric Christopherfd179292009-08-27 18:07:15 +00004901
Nate Begemanb9a47b82009-02-23 08:49:38 +00004902 // In case BestHi & BestLo were both -1, which means each quadword has a word
4903 // from each of the four input quadwords, calculate the InOrder bitvector now
4904 // before falling through to the insert/extract cleanup.
4905 if (BestLoQuad == -1 && BestHiQuad == -1) {
4906 NewV = V1;
4907 for (int i = 0; i != 8; ++i)
4908 if (MaskVals[i] < 0 || MaskVals[i] == i)
4909 InOrder.set(i);
4910 }
Eric Christopherfd179292009-08-27 18:07:15 +00004911
Nate Begemanb9a47b82009-02-23 08:49:38 +00004912 // The other elements are put in the right place using pextrw and pinsrw.
4913 for (unsigned i = 0; i != 8; ++i) {
4914 if (InOrder[i])
4915 continue;
4916 int EltIdx = MaskVals[i];
4917 if (EltIdx < 0)
4918 continue;
4919 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004920 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004921 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004922 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004923 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004924 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004925 DAG.getIntPtrConstant(i));
4926 }
4927 return NewV;
4928}
4929
4930// v16i8 shuffles - Prefer shuffles in the following order:
4931// 1. [ssse3] 1 x pshufb
4932// 2. [ssse3] 2 x pshufb + 1 x por
4933// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4934static
Nate Begeman9008ca62009-04-27 18:41:29 +00004935SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004936 SelectionDAG &DAG,
4937 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004938 SDValue V1 = SVOp->getOperand(0);
4939 SDValue V2 = SVOp->getOperand(1);
4940 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004941 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004942 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004943
Nate Begemanb9a47b82009-02-23 08:49:38 +00004944 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004945 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004946 // present, fall back to case 3.
4947 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4948 bool V1Only = true;
4949 bool V2Only = true;
4950 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004951 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004952 if (EltIdx < 0)
4953 continue;
4954 if (EltIdx < 16)
4955 V2Only = false;
4956 else
4957 V1Only = false;
4958 }
Eric Christopherfd179292009-08-27 18:07:15 +00004959
Nate Begemanb9a47b82009-02-23 08:49:38 +00004960 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4961 if (TLI.getSubtarget()->hasSSSE3()) {
4962 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004963
Nate Begemanb9a47b82009-02-23 08:49:38 +00004964 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004965 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004966 //
4967 // Otherwise, we have elements from both input vectors, and must zero out
4968 // elements that come from V2 in the first mask, and V1 in the second mask
4969 // so that we can OR them together.
4970 bool TwoInputs = !(V1Only || V2Only);
4971 for (unsigned i = 0; i != 16; ++i) {
4972 int EltIdx = MaskVals[i];
4973 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004974 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004975 continue;
4976 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004977 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004978 }
4979 // If all the elements are from V2, assign it to V1 and return after
4980 // building the first pshufb.
4981 if (V2Only)
4982 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004983 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004984 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004986 if (!TwoInputs)
4987 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004988
Nate Begemanb9a47b82009-02-23 08:49:38 +00004989 // Calculate the shuffle mask for the second input, shuffle it, and
4990 // OR it with the first shuffled input.
4991 pshufbMask.clear();
4992 for (unsigned i = 0; i != 16; ++i) {
4993 int EltIdx = MaskVals[i];
4994 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004996 continue;
4997 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004998 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004999 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005000 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005001 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 MVT::v16i8, &pshufbMask[0], 16));
5003 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005004 }
Eric Christopherfd179292009-08-27 18:07:15 +00005005
Nate Begemanb9a47b82009-02-23 08:49:38 +00005006 // No SSSE3 - Calculate in place words and then fix all out of place words
5007 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5008 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005009 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5010 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005011 SDValue NewV = V2Only ? V2 : V1;
5012 for (int i = 0; i != 8; ++i) {
5013 int Elt0 = MaskVals[i*2];
5014 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005015
Nate Begemanb9a47b82009-02-23 08:49:38 +00005016 // This word of the result is all undef, skip it.
5017 if (Elt0 < 0 && Elt1 < 0)
5018 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005019
Nate Begemanb9a47b82009-02-23 08:49:38 +00005020 // This word of the result is already in the correct place, skip it.
5021 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5022 continue;
5023 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5024 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005025
Nate Begemanb9a47b82009-02-23 08:49:38 +00005026 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5027 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5028 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005029
5030 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5031 // using a single extract together, load it and store it.
5032 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005033 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005034 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005035 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005036 DAG.getIntPtrConstant(i));
5037 continue;
5038 }
5039
Nate Begemanb9a47b82009-02-23 08:49:38 +00005040 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005041 // source byte is not also odd, shift the extracted word left 8 bits
5042 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005043 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005044 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005045 DAG.getIntPtrConstant(Elt1 / 2));
5046 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005047 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005048 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005049 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5051 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005052 }
5053 // If Elt0 is defined, extract it from the appropriate source. If the
5054 // source byte is not also even, shift the extracted word right 8 bits. If
5055 // Elt1 was also defined, OR the extracted values together before
5056 // inserting them in the result.
5057 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005058 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005059 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5060 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005061 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005062 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005063 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005064 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5065 DAG.getConstant(0x00FF, MVT::i16));
5066 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005067 : InsElt0;
5068 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005069 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005070 DAG.getIntPtrConstant(i));
5071 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005072 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005073}
5074
Evan Cheng7a831ce2007-12-15 03:00:47 +00005075/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005076/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005077/// done when every pair / quad of shuffle mask elements point to elements in
5078/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005079/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005080static
Nate Begeman9008ca62009-04-27 18:41:29 +00005081SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005082 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005083 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005084 SDValue V1 = SVOp->getOperand(0);
5085 SDValue V2 = SVOp->getOperand(1);
5086 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005087 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005088 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005090 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 case MVT::v4f32: NewVT = MVT::v2f64; break;
5092 case MVT::v4i32: NewVT = MVT::v2i64; break;
5093 case MVT::v8i16: NewVT = MVT::v4i32; break;
5094 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005095 }
5096
Nate Begeman9008ca62009-04-27 18:41:29 +00005097 int Scale = NumElems / NewWidth;
5098 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005099 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005100 int StartIdx = -1;
5101 for (int j = 0; j < Scale; ++j) {
5102 int EltIdx = SVOp->getMaskElt(i+j);
5103 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005104 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005105 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005106 StartIdx = EltIdx - (EltIdx % Scale);
5107 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005108 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005109 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005110 if (StartIdx == -1)
5111 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005112 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005113 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005114 }
5115
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005116 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5117 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005118 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005119}
5120
Evan Chengd880b972008-05-09 21:53:03 +00005121/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005122///
Owen Andersone50ed302009-08-10 22:56:29 +00005123static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005124 SDValue SrcOp, SelectionDAG &DAG,
5125 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005126 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005127 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005128 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005129 LD = dyn_cast<LoadSDNode>(SrcOp);
5130 if (!LD) {
5131 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5132 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005133 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005134 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005135 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005136 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005137 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005138 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005140 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005141 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5142 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5143 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005144 SrcOp.getOperand(0)
5145 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005146 }
5147 }
5148 }
5149
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005150 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005151 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005152 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005153 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005154}
5155
Evan Chengace3c172008-07-22 21:13:36 +00005156/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
5157/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005158static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00005159LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5160 SDValue V1 = SVOp->getOperand(0);
5161 SDValue V2 = SVOp->getOperand(1);
5162 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005163 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005164
Evan Chengace3c172008-07-22 21:13:36 +00005165 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005166 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005167 SmallVector<int, 8> Mask1(4U, -1);
5168 SmallVector<int, 8> PermMask;
5169 SVOp->getMask(PermMask);
5170
Evan Chengace3c172008-07-22 21:13:36 +00005171 unsigned NumHi = 0;
5172 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005173 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005174 int Idx = PermMask[i];
5175 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005176 Locs[i] = std::make_pair(-1, -1);
5177 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005178 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5179 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005180 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005181 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005182 NumLo++;
5183 } else {
5184 Locs[i] = std::make_pair(1, NumHi);
5185 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005186 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005187 NumHi++;
5188 }
5189 }
5190 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005191
Evan Chengace3c172008-07-22 21:13:36 +00005192 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005193 // If no more than two elements come from either vector. This can be
5194 // implemented with two shuffles. First shuffle gather the elements.
5195 // The second shuffle, which takes the first shuffle as both of its
5196 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005197 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005198
Nate Begeman9008ca62009-04-27 18:41:29 +00005199 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005200
Evan Chengace3c172008-07-22 21:13:36 +00005201 for (unsigned i = 0; i != 4; ++i) {
5202 if (Locs[i].first == -1)
5203 continue;
5204 else {
5205 unsigned Idx = (i < 2) ? 0 : 4;
5206 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005207 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005208 }
5209 }
5210
Nate Begeman9008ca62009-04-27 18:41:29 +00005211 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005212 } else if (NumLo == 3 || NumHi == 3) {
5213 // Otherwise, we must have three elements from one vector, call it X, and
5214 // one element from the other, call it Y. First, use a shufps to build an
5215 // intermediate vector with the one element from Y and the element from X
5216 // that will be in the same half in the final destination (the indexes don't
5217 // matter). Then, use a shufps to build the final vector, taking the half
5218 // containing the element from Y from the intermediate, and the other half
5219 // from X.
5220 if (NumHi == 3) {
5221 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005222 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005223 std::swap(V1, V2);
5224 }
5225
5226 // Find the element from V2.
5227 unsigned HiIndex;
5228 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005229 int Val = PermMask[HiIndex];
5230 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005231 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005232 if (Val >= 4)
5233 break;
5234 }
5235
Nate Begeman9008ca62009-04-27 18:41:29 +00005236 Mask1[0] = PermMask[HiIndex];
5237 Mask1[1] = -1;
5238 Mask1[2] = PermMask[HiIndex^1];
5239 Mask1[3] = -1;
5240 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005241
5242 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005243 Mask1[0] = PermMask[0];
5244 Mask1[1] = PermMask[1];
5245 Mask1[2] = HiIndex & 1 ? 6 : 4;
5246 Mask1[3] = HiIndex & 1 ? 4 : 6;
5247 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005248 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005249 Mask1[0] = HiIndex & 1 ? 2 : 0;
5250 Mask1[1] = HiIndex & 1 ? 0 : 2;
5251 Mask1[2] = PermMask[2];
5252 Mask1[3] = PermMask[3];
5253 if (Mask1[2] >= 0)
5254 Mask1[2] += 4;
5255 if (Mask1[3] >= 0)
5256 Mask1[3] += 4;
5257 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005258 }
Evan Chengace3c172008-07-22 21:13:36 +00005259 }
5260
5261 // Break it into (shuffle shuffle_hi, shuffle_lo).
5262 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005263 SmallVector<int,8> LoMask(4U, -1);
5264 SmallVector<int,8> HiMask(4U, -1);
5265
5266 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005267 unsigned MaskIdx = 0;
5268 unsigned LoIdx = 0;
5269 unsigned HiIdx = 2;
5270 for (unsigned i = 0; i != 4; ++i) {
5271 if (i == 2) {
5272 MaskPtr = &HiMask;
5273 MaskIdx = 1;
5274 LoIdx = 0;
5275 HiIdx = 2;
5276 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005277 int Idx = PermMask[i];
5278 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005279 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005280 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005281 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005282 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005283 LoIdx++;
5284 } else {
5285 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005286 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005287 HiIdx++;
5288 }
5289 }
5290
Nate Begeman9008ca62009-04-27 18:41:29 +00005291 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5292 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5293 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005294 for (unsigned i = 0; i != 4; ++i) {
5295 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005296 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005297 } else {
5298 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005299 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005300 }
5301 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005302 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005303}
5304
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005305static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005306 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005307 V = V.getOperand(0);
5308 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5309 V = V.getOperand(0);
5310 if (MayFoldLoad(V))
5311 return true;
5312 return false;
5313}
5314
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005315// FIXME: the version above should always be used. Since there's
5316// a bug where several vector shuffles can't be folded because the
5317// DAG is not updated during lowering and a node claims to have two
5318// uses while it only has one, use this version, and let isel match
5319// another instruction if the load really happens to have more than
5320// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005321// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005322static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005323 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005324 V = V.getOperand(0);
5325 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5326 V = V.getOperand(0);
5327 if (ISD::isNormalLoad(V.getNode()))
5328 return true;
5329 return false;
5330}
5331
5332/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5333/// a vector extract, and if both can be later optimized into a single load.
5334/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5335/// here because otherwise a target specific shuffle node is going to be
5336/// emitted for this shuffle, and the optimization not done.
5337/// FIXME: This is probably not the best approach, but fix the problem
5338/// until the right path is decided.
5339static
5340bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5341 const TargetLowering &TLI) {
5342 EVT VT = V.getValueType();
5343 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5344
5345 // Be sure that the vector shuffle is present in a pattern like this:
5346 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5347 if (!V.hasOneUse())
5348 return false;
5349
5350 SDNode *N = *V.getNode()->use_begin();
5351 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5352 return false;
5353
5354 SDValue EltNo = N->getOperand(1);
5355 if (!isa<ConstantSDNode>(EltNo))
5356 return false;
5357
5358 // If the bit convert changed the number of elements, it is unsafe
5359 // to examine the mask.
5360 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005361 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005362 EVT SrcVT = V.getOperand(0).getValueType();
5363 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5364 return false;
5365 V = V.getOperand(0);
5366 HasShuffleIntoBitcast = true;
5367 }
5368
5369 // Select the input vector, guarding against out of range extract vector.
5370 unsigned NumElems = VT.getVectorNumElements();
5371 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5372 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5373 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5374
5375 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005376 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005377 V = V.getOperand(0);
5378
5379 if (ISD::isNormalLoad(V.getNode())) {
5380 // Is the original load suitable?
5381 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5382
5383 // FIXME: avoid the multi-use bug that is preventing lots of
5384 // of foldings to be detected, this is still wrong of course, but
5385 // give the temporary desired behavior, and if it happens that
5386 // the load has real more uses, during isel it will not fold, and
5387 // will generate poor code.
5388 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5389 return false;
5390
5391 if (!HasShuffleIntoBitcast)
5392 return true;
5393
5394 // If there's a bitcast before the shuffle, check if the load type and
5395 // alignment is valid.
5396 unsigned Align = LN0->getAlignment();
5397 unsigned NewAlign =
5398 TLI.getTargetData()->getABITypeAlignment(
5399 VT.getTypeForEVT(*DAG.getContext()));
5400
5401 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5402 return false;
5403 }
5404
5405 return true;
5406}
5407
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005408static
Evan Cheng835580f2010-10-07 20:50:20 +00005409SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5410 EVT VT = Op.getValueType();
5411
5412 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005413 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5414 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005415 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5416 V1, DAG));
5417}
5418
5419static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005420SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5421 bool HasSSE2) {
5422 SDValue V1 = Op.getOperand(0);
5423 SDValue V2 = Op.getOperand(1);
5424 EVT VT = Op.getValueType();
5425
5426 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5427
5428 if (HasSSE2 && VT == MVT::v2f64)
5429 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5430
5431 // v4f32 or v4i32
5432 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5433}
5434
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005435static
5436SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5437 SDValue V1 = Op.getOperand(0);
5438 SDValue V2 = Op.getOperand(1);
5439 EVT VT = Op.getValueType();
5440
5441 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5442 "unsupported shuffle type");
5443
5444 if (V2.getOpcode() == ISD::UNDEF)
5445 V2 = V1;
5446
5447 // v4i32 or v4f32
5448 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5449}
5450
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005451static
5452SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5453 SDValue V1 = Op.getOperand(0);
5454 SDValue V2 = Op.getOperand(1);
5455 EVT VT = Op.getValueType();
5456 unsigned NumElems = VT.getVectorNumElements();
5457
5458 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5459 // operand of these instructions is only memory, so check if there's a
5460 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5461 // same masks.
5462 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005463
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005464 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005465 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005466 CanFoldLoad = true;
5467
5468 // When V1 is a load, it can be folded later into a store in isel, example:
5469 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5470 // turns into:
5471 // (MOVLPSmr addr:$src1, VR128:$src2)
5472 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005473 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005474 CanFoldLoad = true;
5475
5476 if (CanFoldLoad) {
5477 if (HasSSE2 && NumElems == 2)
5478 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5479
5480 if (NumElems == 4)
5481 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5482 }
5483
5484 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5485 // movl and movlp will both match v2i64, but v2i64 is never matched by
5486 // movl earlier because we make it strict to avoid messing with the movlp load
5487 // folding logic (see the code above getMOVLP call). Match it here then,
5488 // this is horrible, but will stay like this until we move all shuffle
5489 // matching to x86 specific nodes. Note that for the 1st condition all
5490 // types are matched with movsd.
5491 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5492 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5493 else if (HasSSE2)
5494 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5495
5496
5497 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5498
5499 // Invert the operand order and use SHUFPS to match it.
5500 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5501 X86::getShuffleSHUFImmediate(SVOp), DAG);
5502}
5503
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005504static inline unsigned getUNPCKLOpcode(EVT VT) {
5505 switch(VT.getSimpleVT().SimpleTy) {
5506 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5507 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5508 case MVT::v4f32: return X86ISD::UNPCKLPS;
5509 case MVT::v2f64: return X86ISD::UNPCKLPD;
5510 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5511 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5512 default:
5513 llvm_unreachable("Unknow type for unpckl");
5514 }
5515 return 0;
5516}
5517
5518static inline unsigned getUNPCKHOpcode(EVT VT) {
5519 switch(VT.getSimpleVT().SimpleTy) {
5520 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5521 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5522 case MVT::v4f32: return X86ISD::UNPCKHPS;
5523 case MVT::v2f64: return X86ISD::UNPCKHPD;
5524 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5525 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5526 default:
5527 llvm_unreachable("Unknow type for unpckh");
5528 }
5529 return 0;
5530}
5531
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005532static
5533SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005534 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005535 const X86Subtarget *Subtarget) {
5536 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5537 EVT VT = Op.getValueType();
5538 DebugLoc dl = Op.getDebugLoc();
5539 SDValue V1 = Op.getOperand(0);
5540 SDValue V2 = Op.getOperand(1);
5541
5542 if (isZeroShuffle(SVOp))
5543 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5544
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005545 // Handle splat operations
5546 if (SVOp->isSplat()) {
5547 // Special case, this is the only place now where it's
5548 // allowed to return a vector_shuffle operation without
5549 // using a target specific node, because *hopefully* it
5550 // will be optimized away by the dag combiner.
5551 if (VT.getVectorNumElements() <= 4 &&
5552 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5553 return Op;
5554
5555 // Handle splats by matching through known masks
5556 if (VT.getVectorNumElements() <= 4)
5557 return SDValue();
5558
Evan Cheng835580f2010-10-07 20:50:20 +00005559 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005560 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005561 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005562
5563 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5564 // do it!
5565 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5566 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5567 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005568 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005569 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5570 // FIXME: Figure out a cleaner way to do this.
5571 // Try to make use of movq to zero out the top part.
5572 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5573 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5574 if (NewOp.getNode()) {
5575 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5576 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5577 DAG, Subtarget, dl);
5578 }
5579 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5580 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5581 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5582 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5583 DAG, Subtarget, dl);
5584 }
5585 }
5586 return SDValue();
5587}
5588
Dan Gohman475871a2008-07-27 21:46:04 +00005589SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005590X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005591 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005592 SDValue V1 = Op.getOperand(0);
5593 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005594 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005595 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005596 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005597 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005598 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5599 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005600 bool V1IsSplat = false;
5601 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005602 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005603 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005604 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005605 MachineFunction &MF = DAG.getMachineFunction();
5606 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005607
Dale Johannesen0488fb62010-09-30 23:57:10 +00005608 // Shuffle operations on MMX not supported.
5609 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005610 return Op;
5611
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005612 // Vector shuffle lowering takes 3 steps:
5613 //
5614 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5615 // narrowing and commutation of operands should be handled.
5616 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5617 // shuffle nodes.
5618 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5619 // so the shuffle can be broken into other shuffles and the legalizer can
5620 // try the lowering again.
5621 //
5622 // The general ideia is that no vector_shuffle operation should be left to
5623 // be matched during isel, all of them must be converted to a target specific
5624 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005625
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005626 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5627 // narrowing and commutation of operands should be handled. The actual code
5628 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005629 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005630 if (NewOp.getNode())
5631 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005632
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005633 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5634 // unpckh_undef). Only use pshufd if speed is more important than size.
5635 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5636 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5637 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5638 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5639 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5640 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005641
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005642 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005643 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005644 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005645
Dale Johannesen0488fb62010-09-30 23:57:10 +00005646 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005647 return getMOVHighToLow(Op, dl, DAG);
5648
5649 // Use to match splats
5650 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5651 (VT == MVT::v2f64 || VT == MVT::v2i64))
5652 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5653
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005654 if (X86::isPSHUFDMask(SVOp)) {
5655 // The actual implementation will match the mask in the if above and then
5656 // during isel it can match several different instructions, not only pshufd
5657 // as its name says, sad but true, emulate the behavior for now...
5658 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5659 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5660
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005661 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5662
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005663 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005664 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5665
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005666 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005667 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5668 TargetMask, DAG);
5669
5670 if (VT == MVT::v4f32)
5671 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5672 TargetMask, DAG);
5673 }
Eric Christopherfd179292009-08-27 18:07:15 +00005674
Evan Chengf26ffe92008-05-29 08:22:04 +00005675 // Check if this can be converted into a logical shift.
5676 bool isLeft = false;
5677 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005678 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005679 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005680 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005681 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005682 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005683 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005684 EVT EltVT = VT.getVectorElementType();
5685 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005686 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005687 }
Eric Christopherfd179292009-08-27 18:07:15 +00005688
Nate Begeman9008ca62009-04-27 18:41:29 +00005689 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005690 if (V1IsUndef)
5691 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005692 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005693 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005694 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005695 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005696 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5697
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005698 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005699 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5700 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005701 }
Eric Christopherfd179292009-08-27 18:07:15 +00005702
Nate Begeman9008ca62009-04-27 18:41:29 +00005703 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005704 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5705 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005706
Dale Johannesen0488fb62010-09-30 23:57:10 +00005707 if (X86::isMOVHLPSMask(SVOp))
5708 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005709
Dale Johannesen0488fb62010-09-30 23:57:10 +00005710 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5711 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005712
Dale Johannesen0488fb62010-09-30 23:57:10 +00005713 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5714 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005715
Dale Johannesen0488fb62010-09-30 23:57:10 +00005716 if (X86::isMOVLPMask(SVOp))
5717 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005718
Nate Begeman9008ca62009-04-27 18:41:29 +00005719 if (ShouldXformToMOVHLPS(SVOp) ||
5720 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5721 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005722
Evan Chengf26ffe92008-05-29 08:22:04 +00005723 if (isShift) {
5724 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005725 EVT EltVT = VT.getVectorElementType();
5726 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005727 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005728 }
Eric Christopherfd179292009-08-27 18:07:15 +00005729
Evan Cheng9eca5e82006-10-25 21:49:50 +00005730 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005731 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5732 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005733 V1IsSplat = isSplatVector(V1.getNode());
5734 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005735
Chris Lattner8a594482007-11-25 00:24:49 +00005736 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005737 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005738 Op = CommuteVectorShuffle(SVOp, DAG);
5739 SVOp = cast<ShuffleVectorSDNode>(Op);
5740 V1 = SVOp->getOperand(0);
5741 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005742 std::swap(V1IsSplat, V2IsSplat);
5743 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005744 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005745 }
5746
Nate Begeman9008ca62009-04-27 18:41:29 +00005747 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5748 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005749 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005750 return V1;
5751 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5752 // the instruction selector will not match, so get a canonical MOVL with
5753 // swapped operands to undo the commute.
5754 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005755 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005756
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005757 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005758 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005759
5760 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005761 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005762
Evan Cheng9bbbb982006-10-25 20:48:19 +00005763 if (V2IsSplat) {
5764 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005765 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005766 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005767 SDValue NewMask = NormalizeMask(SVOp, DAG);
5768 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5769 if (NSVOp != SVOp) {
5770 if (X86::isUNPCKLMask(NSVOp, true)) {
5771 return NewMask;
5772 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5773 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005774 }
5775 }
5776 }
5777
Evan Cheng9eca5e82006-10-25 21:49:50 +00005778 if (Commuted) {
5779 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005780 // FIXME: this seems wrong.
5781 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5782 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005783
5784 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005785 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005786
5787 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005788 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005789 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005790
Nate Begeman9008ca62009-04-27 18:41:29 +00005791 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005792 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005793 return CommuteVectorShuffle(SVOp, DAG);
5794
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005795 // The checks below are all present in isShuffleMaskLegal, but they are
5796 // inlined here right now to enable us to directly emit target specific
5797 // nodes, and remove one by one until they don't return Op anymore.
5798 SmallVector<int, 16> M;
5799 SVOp->getMask(M);
5800
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005801 if (isPALIGNRMask(M, VT, HasSSSE3))
5802 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5803 X86::getShufflePALIGNRImmediate(SVOp),
5804 DAG);
5805
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005806 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5807 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5808 if (VT == MVT::v2f64)
5809 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5810 if (VT == MVT::v2i64)
5811 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5812 }
5813
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005814 if (isPSHUFHWMask(M, VT))
5815 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5816 X86::getShufflePSHUFHWImmediate(SVOp),
5817 DAG);
5818
5819 if (isPSHUFLWMask(M, VT))
5820 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5821 X86::getShufflePSHUFLWImmediate(SVOp),
5822 DAG);
5823
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005824 if (isSHUFPMask(M, VT)) {
5825 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5826 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5827 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5828 TargetMask, DAG);
5829 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5830 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5831 TargetMask, DAG);
5832 }
5833
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005834 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5835 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5836 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5837 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5838 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5839 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5840
Evan Cheng14b32e12007-12-11 01:46:18 +00005841 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005843 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005844 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005845 return NewOp;
5846 }
5847
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005849 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005850 if (NewOp.getNode())
5851 return NewOp;
5852 }
Eric Christopherfd179292009-08-27 18:07:15 +00005853
Dale Johannesen0488fb62010-09-30 23:57:10 +00005854 // Handle all 4 wide cases with a number of shuffles.
5855 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005856 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005857
Dan Gohman475871a2008-07-27 21:46:04 +00005858 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005859}
5860
Dan Gohman475871a2008-07-27 21:46:04 +00005861SDValue
5862X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005863 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005864 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005865 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005866 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005868 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005870 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005871 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005872 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005873 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5874 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5875 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005876 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5877 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005878 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005880 Op.getOperand(0)),
5881 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005883 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005884 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005885 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005886 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005888 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5889 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005890 // result has a single use which is a store or a bitcast to i32. And in
5891 // the case of a store, it's not worth it if the index is a constant 0,
5892 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005893 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005894 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005895 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005896 if ((User->getOpcode() != ISD::STORE ||
5897 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5898 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005899 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005900 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005901 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005902 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005903 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005904 Op.getOperand(0)),
5905 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005906 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005908 // ExtractPS works with constant index.
5909 if (isa<ConstantSDNode>(Op.getOperand(1)))
5910 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005911 }
Dan Gohman475871a2008-07-27 21:46:04 +00005912 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005913}
5914
5915
Dan Gohman475871a2008-07-27 21:46:04 +00005916SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005917X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5918 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005919 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005920 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005921
David Greene74a579d2011-02-10 16:57:36 +00005922 SDValue Vec = Op.getOperand(0);
5923 EVT VecVT = Vec.getValueType();
5924
5925 // If this is a 256-bit vector result, first extract the 128-bit
5926 // vector and then extract from the 128-bit vector.
5927 if (VecVT.getSizeInBits() > 128) {
5928 DebugLoc dl = Op.getNode()->getDebugLoc();
5929 unsigned NumElems = VecVT.getVectorNumElements();
5930 SDValue Idx = Op.getOperand(1);
5931
5932 if (!isa<ConstantSDNode>(Idx))
5933 return SDValue();
5934
5935 unsigned ExtractNumElems = NumElems / (VecVT.getSizeInBits() / 128);
5936 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
5937
5938 // Get the 128-bit vector.
5939 bool Upper = IdxVal >= ExtractNumElems;
5940 Vec = Extract128BitVector(Vec, Idx, DAG, dl);
5941
5942 // Extract from it.
5943 SDValue ScaledIdx = Idx;
5944 if (Upper)
5945 ScaledIdx = DAG.getNode(ISD::SUB, dl, Idx.getValueType(), Idx,
5946 DAG.getConstant(ExtractNumElems,
5947 Idx.getValueType()));
5948 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
5949 ScaledIdx);
5950 }
5951
5952 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
5953
Evan Cheng62a3f152008-03-24 21:52:23 +00005954 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005955 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005956 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005957 return Res;
5958 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005959
Owen Andersone50ed302009-08-10 22:56:29 +00005960 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005961 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005962 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005963 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005964 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005965 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005966 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005967 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5968 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005969 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005971 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005972 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005973 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005974 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005975 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005976 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005977 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005978 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005979 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005980 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005981 if (Idx == 0)
5982 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005983
Evan Cheng0db9fe62006-04-25 20:13:52 +00005984 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005985 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005986 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005987 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005988 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005989 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005990 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005991 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005992 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5993 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5994 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005995 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005996 if (Idx == 0)
5997 return Op;
5998
5999 // UNPCKHPD the element to the lowest double word, then movsd.
6000 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6001 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006002 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006003 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006004 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006005 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006006 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006007 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006008 }
6009
Dan Gohman475871a2008-07-27 21:46:04 +00006010 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006011}
6012
Dan Gohman475871a2008-07-27 21:46:04 +00006013SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006014X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6015 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006016 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006017 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006018 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006019
Dan Gohman475871a2008-07-27 21:46:04 +00006020 SDValue N0 = Op.getOperand(0);
6021 SDValue N1 = Op.getOperand(1);
6022 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006023
Dan Gohman8a55ce42009-09-23 21:02:20 +00006024 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006025 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006026 unsigned Opc;
6027 if (VT == MVT::v8i16)
6028 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006029 else if (VT == MVT::v16i8)
6030 Opc = X86ISD::PINSRB;
6031 else
6032 Opc = X86ISD::PINSRB;
6033
Nate Begeman14d12ca2008-02-11 04:19:36 +00006034 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6035 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006036 if (N1.getValueType() != MVT::i32)
6037 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6038 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006039 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006040 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006041 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006042 // Bits [7:6] of the constant are the source select. This will always be
6043 // zero here. The DAG Combiner may combine an extract_elt index into these
6044 // bits. For example (insert (extract, 3), 2) could be matched by putting
6045 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006046 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006047 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006048 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006049 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006050 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006051 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006052 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006053 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006054 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006055 // PINSR* works with constant index.
6056 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006057 }
Dan Gohman475871a2008-07-27 21:46:04 +00006058 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006059}
6060
Dan Gohman475871a2008-07-27 21:46:04 +00006061SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006062X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006063 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006064 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006065
David Greene6b381262011-02-09 15:32:06 +00006066 DebugLoc dl = Op.getDebugLoc();
6067 SDValue N0 = Op.getOperand(0);
6068 SDValue N1 = Op.getOperand(1);
6069 SDValue N2 = Op.getOperand(2);
6070
6071 // If this is a 256-bit vector result, first insert into a 128-bit
6072 // vector and then insert into the 256-bit vector.
6073 if (VT.getSizeInBits() > 128) {
6074 if (!isa<ConstantSDNode>(N2))
6075 return SDValue();
6076
6077 // Get the 128-bit vector.
6078 unsigned NumElems = VT.getVectorNumElements();
6079 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
6080 bool Upper = IdxVal >= NumElems / 2;
6081
6082 SDValue SubN0 = Extract128BitVector(N0, N2, DAG, dl);
6083
6084 // Insert into it.
6085 SDValue ScaledN2 = N2;
6086 if (Upper)
6087 ScaledN2 = DAG.getNode(ISD::SUB, dl, N2.getValueType(), N2,
6088 DAG.getConstant(NumElems /
6089 (VT.getSizeInBits() / 128),
6090 N2.getValueType()));
6091 Op = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, SubN0.getValueType(), SubN0,
6092 N1, ScaledN2);
6093
6094 // Insert the 128-bit vector
6095 // FIXME: Why UNDEF?
6096 return Insert128BitVector(N0, Op, N2, DAG, dl);
6097 }
6098
Nate Begeman14d12ca2008-02-11 04:19:36 +00006099 if (Subtarget->hasSSE41())
6100 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6101
Dan Gohman8a55ce42009-09-23 21:02:20 +00006102 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006103 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006104
Dan Gohman8a55ce42009-09-23 21:02:20 +00006105 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006106 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6107 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006108 if (N1.getValueType() != MVT::i32)
6109 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6110 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006111 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006112 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006113 }
Dan Gohman475871a2008-07-27 21:46:04 +00006114 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006115}
6116
Dan Gohman475871a2008-07-27 21:46:04 +00006117SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006118X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006119 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006120
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006121 if (Op.getValueType() == MVT::v1i64 &&
6122 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006123 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006124
Owen Anderson825b72b2009-08-11 20:47:22 +00006125 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006126 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6127 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006128 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006129 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006130}
6131
David Greene91585092011-01-26 15:38:49 +00006132// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6133// a simple subregister reference or explicit instructions to grab
6134// upper bits of a vector.
6135SDValue
6136X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6137 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006138 DebugLoc dl = Op.getNode()->getDebugLoc();
6139 SDValue Vec = Op.getNode()->getOperand(0);
6140 SDValue Idx = Op.getNode()->getOperand(1);
6141
6142 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6143 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6144 return Extract128BitVector(Vec, Idx, DAG, dl);
6145 }
David Greene91585092011-01-26 15:38:49 +00006146 }
6147 return SDValue();
6148}
6149
David Greenecfe33c42011-01-26 19:13:22 +00006150// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6151// simple superregister reference or explicit instructions to insert
6152// the upper bits of a vector.
6153SDValue
6154X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6155 if (Subtarget->hasAVX()) {
6156 DebugLoc dl = Op.getNode()->getDebugLoc();
6157 SDValue Vec = Op.getNode()->getOperand(0);
6158 SDValue SubVec = Op.getNode()->getOperand(1);
6159 SDValue Idx = Op.getNode()->getOperand(2);
6160
6161 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6162 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006163 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006164 }
6165 }
6166 return SDValue();
6167}
6168
Bill Wendling056292f2008-09-16 21:48:12 +00006169// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6170// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6171// one of the above mentioned nodes. It has to be wrapped because otherwise
6172// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6173// be used to form addressing mode. These wrapped nodes will be selected
6174// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006175SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006176X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006177 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006178
Chris Lattner41621a22009-06-26 19:22:52 +00006179 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6180 // global base reg.
6181 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006182 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006183 CodeModel::Model M = getTargetMachine().getCodeModel();
6184
Chris Lattner4f066492009-07-11 20:29:19 +00006185 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006186 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006187 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006188 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006189 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006190 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006191 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006192
Evan Cheng1606e8e2009-03-13 07:51:59 +00006193 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006194 CP->getAlignment(),
6195 CP->getOffset(), OpFlag);
6196 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006197 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006198 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006199 if (OpFlag) {
6200 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006201 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006202 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006203 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006204 }
6205
6206 return Result;
6207}
6208
Dan Gohmand858e902010-04-17 15:26:15 +00006209SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006210 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006211
Chris Lattner18c59872009-06-27 04:16:01 +00006212 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6213 // global base reg.
6214 unsigned char OpFlag = 0;
6215 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006216 CodeModel::Model M = getTargetMachine().getCodeModel();
6217
Chris Lattner4f066492009-07-11 20:29:19 +00006218 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006219 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006220 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006221 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006222 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006223 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006224 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006225
Chris Lattner18c59872009-06-27 04:16:01 +00006226 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6227 OpFlag);
6228 DebugLoc DL = JT->getDebugLoc();
6229 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006230
Chris Lattner18c59872009-06-27 04:16:01 +00006231 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006232 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006233 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6234 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006235 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006236 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006237
Chris Lattner18c59872009-06-27 04:16:01 +00006238 return Result;
6239}
6240
6241SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006242X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006243 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006244
Chris Lattner18c59872009-06-27 04:16:01 +00006245 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6246 // global base reg.
6247 unsigned char OpFlag = 0;
6248 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006249 CodeModel::Model M = getTargetMachine().getCodeModel();
6250
Chris Lattner4f066492009-07-11 20:29:19 +00006251 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006252 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006253 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006254 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006255 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006256 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006257 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006258
Chris Lattner18c59872009-06-27 04:16:01 +00006259 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006260
Chris Lattner18c59872009-06-27 04:16:01 +00006261 DebugLoc DL = Op.getDebugLoc();
6262 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006263
6264
Chris Lattner18c59872009-06-27 04:16:01 +00006265 // With PIC, the address is actually $g + Offset.
6266 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006267 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006268 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6269 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006270 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006271 Result);
6272 }
Eric Christopherfd179292009-08-27 18:07:15 +00006273
Chris Lattner18c59872009-06-27 04:16:01 +00006274 return Result;
6275}
6276
Dan Gohman475871a2008-07-27 21:46:04 +00006277SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006278X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006279 // Create the TargetBlockAddressAddress node.
6280 unsigned char OpFlags =
6281 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006282 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006283 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006284 DebugLoc dl = Op.getDebugLoc();
6285 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6286 /*isTarget=*/true, OpFlags);
6287
Dan Gohmanf705adb2009-10-30 01:28:02 +00006288 if (Subtarget->isPICStyleRIPRel() &&
6289 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006290 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6291 else
6292 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006293
Dan Gohman29cbade2009-11-20 23:18:13 +00006294 // With PIC, the address is actually $g + Offset.
6295 if (isGlobalRelativeToPICBase(OpFlags)) {
6296 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6297 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6298 Result);
6299 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006300
6301 return Result;
6302}
6303
6304SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006305X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006306 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006307 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006308 // Create the TargetGlobalAddress node, folding in the constant
6309 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006310 unsigned char OpFlags =
6311 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006312 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006313 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006314 if (OpFlags == X86II::MO_NO_FLAG &&
6315 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006316 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006317 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006318 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006319 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006320 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006321 }
Eric Christopherfd179292009-08-27 18:07:15 +00006322
Chris Lattner4f066492009-07-11 20:29:19 +00006323 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006324 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006325 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6326 else
6327 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006328
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006329 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006330 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006331 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6332 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006333 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006334 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006335
Chris Lattner36c25012009-07-10 07:34:39 +00006336 // For globals that require a load from a stub to get the address, emit the
6337 // load.
6338 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006339 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006340 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006341
Dan Gohman6520e202008-10-18 02:06:02 +00006342 // If there was a non-zero offset that we didn't fold, create an explicit
6343 // addition for it.
6344 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006345 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006346 DAG.getConstant(Offset, getPointerTy()));
6347
Evan Cheng0db9fe62006-04-25 20:13:52 +00006348 return Result;
6349}
6350
Evan Chengda43bcf2008-09-24 00:05:32 +00006351SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006352X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006353 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006354 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006355 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006356}
6357
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006358static SDValue
6359GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006360 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006361 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006362 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006363 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006364 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006365 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006366 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006367 GA->getOffset(),
6368 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006369 if (InFlag) {
6370 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006371 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006372 } else {
6373 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006374 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006375 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006376
6377 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006378 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006379
Rafael Espindola15f1b662009-04-24 12:59:40 +00006380 SDValue Flag = Chain.getValue(1);
6381 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006382}
6383
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006384// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006385static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006386LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006387 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006388 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006389 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6390 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006391 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006392 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006393 InFlag = Chain.getValue(1);
6394
Chris Lattnerb903bed2009-06-26 21:20:29 +00006395 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006396}
6397
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006398// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006399static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006400LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006401 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006402 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6403 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006404}
6405
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006406// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6407// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006408static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006409 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006410 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006411 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006412
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006413 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6414 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6415 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006416
Michael J. Spencerec38de22010-10-10 22:04:20 +00006417 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006418 DAG.getIntPtrConstant(0),
6419 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006420
Chris Lattnerb903bed2009-06-26 21:20:29 +00006421 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006422 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6423 // initialexec.
6424 unsigned WrapperKind = X86ISD::Wrapper;
6425 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006426 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006427 } else if (is64Bit) {
6428 assert(model == TLSModel::InitialExec);
6429 OperandFlags = X86II::MO_GOTTPOFF;
6430 WrapperKind = X86ISD::WrapperRIP;
6431 } else {
6432 assert(model == TLSModel::InitialExec);
6433 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006434 }
Eric Christopherfd179292009-08-27 18:07:15 +00006435
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006436 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6437 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006438 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006439 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006440 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006441 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006442
Rafael Espindola9a580232009-02-27 13:37:18 +00006443 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006444 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006445 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006446
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006447 // The address of the thread local variable is the add of the thread
6448 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006449 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006450}
6451
Dan Gohman475871a2008-07-27 21:46:04 +00006452SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006453X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006454
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006455 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006456 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006457
Eric Christopher30ef0e52010-06-03 04:07:48 +00006458 if (Subtarget->isTargetELF()) {
6459 // TODO: implement the "local dynamic" model
6460 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006461
Eric Christopher30ef0e52010-06-03 04:07:48 +00006462 // If GV is an alias then use the aliasee for determining
6463 // thread-localness.
6464 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6465 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006466
6467 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006468 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006469
Eric Christopher30ef0e52010-06-03 04:07:48 +00006470 switch (model) {
6471 case TLSModel::GeneralDynamic:
6472 case TLSModel::LocalDynamic: // not implemented
6473 if (Subtarget->is64Bit())
6474 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6475 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006476
Eric Christopher30ef0e52010-06-03 04:07:48 +00006477 case TLSModel::InitialExec:
6478 case TLSModel::LocalExec:
6479 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6480 Subtarget->is64Bit());
6481 }
6482 } else if (Subtarget->isTargetDarwin()) {
6483 // Darwin only has one model of TLS. Lower to that.
6484 unsigned char OpFlag = 0;
6485 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6486 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006487
Eric Christopher30ef0e52010-06-03 04:07:48 +00006488 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6489 // global base reg.
6490 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6491 !Subtarget->is64Bit();
6492 if (PIC32)
6493 OpFlag = X86II::MO_TLVP_PIC_BASE;
6494 else
6495 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006496 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006497 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006498 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006499 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006500 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006501
Eric Christopher30ef0e52010-06-03 04:07:48 +00006502 // With PIC32, the address is actually $g + Offset.
6503 if (PIC32)
6504 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6505 DAG.getNode(X86ISD::GlobalBaseReg,
6506 DebugLoc(), getPointerTy()),
6507 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006508
Eric Christopher30ef0e52010-06-03 04:07:48 +00006509 // Lowering the machine isd will make sure everything is in the right
6510 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006511 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006512 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006513 SDValue Args[] = { Chain, Offset };
6514 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006515
Eric Christopher30ef0e52010-06-03 04:07:48 +00006516 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6517 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6518 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00006519
Eric Christopher30ef0e52010-06-03 04:07:48 +00006520 // And our return value (tls address) is in the standard call return value
6521 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006522 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6523 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006524 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006525
Eric Christopher30ef0e52010-06-03 04:07:48 +00006526 assert(false &&
6527 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006528
Torok Edwinc23197a2009-07-14 16:55:14 +00006529 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006530 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006531}
6532
Evan Cheng0db9fe62006-04-25 20:13:52 +00006533
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006534/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006535/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006536SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006537 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006538 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006539 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006540 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006541 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006542 SDValue ShOpLo = Op.getOperand(0);
6543 SDValue ShOpHi = Op.getOperand(1);
6544 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006545 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006546 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006547 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006548
Dan Gohman475871a2008-07-27 21:46:04 +00006549 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006550 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006551 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6552 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006553 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006554 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6555 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006556 }
Evan Chenge3413162006-01-09 18:33:28 +00006557
Owen Anderson825b72b2009-08-11 20:47:22 +00006558 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6559 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006560 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006561 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006562
Dan Gohman475871a2008-07-27 21:46:04 +00006563 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006564 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006565 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6566 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006567
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006568 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006569 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6570 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006571 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006572 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6573 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006574 }
6575
Dan Gohman475871a2008-07-27 21:46:04 +00006576 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006577 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006578}
Evan Chenga3195e82006-01-12 22:54:21 +00006579
Dan Gohmand858e902010-04-17 15:26:15 +00006580SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6581 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006582 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006583
Dale Johannesen0488fb62010-09-30 23:57:10 +00006584 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006585 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006586
Owen Anderson825b72b2009-08-11 20:47:22 +00006587 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006588 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006589
Eli Friedman36df4992009-05-27 00:47:34 +00006590 // These are really Legal; return the operand so the caller accepts it as
6591 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006592 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006593 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006594 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006595 Subtarget->is64Bit()) {
6596 return Op;
6597 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006598
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006599 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006600 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006601 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006602 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006603 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006604 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006605 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006606 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006607 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006608 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6609}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006610
Owen Andersone50ed302009-08-10 22:56:29 +00006611SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006612 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006613 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006614 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006615 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006616 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006617 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006618 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006619 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00006620 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006621 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006622
Chris Lattner492a43e2010-09-22 01:28:21 +00006623 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006624
Chris Lattner492a43e2010-09-22 01:28:21 +00006625 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6626 MachineMemOperand *MMO =
6627 DAG.getMachineFunction()
6628 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6629 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006630
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006631 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006632 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6633 X86ISD::FILD, DL,
6634 Tys, Ops, array_lengthof(Ops),
6635 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006636
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006637 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006638 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006639 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006640
6641 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6642 // shouldn't be necessary except that RFP cannot be live across
6643 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006644 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006645 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6646 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006647 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006648 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006649 SDValue Ops[] = {
6650 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6651 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006652 MachineMemOperand *MMO =
6653 DAG.getMachineFunction()
6654 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006655 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006656
Chris Lattner492a43e2010-09-22 01:28:21 +00006657 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6658 Ops, array_lengthof(Ops),
6659 Op.getValueType(), MMO);
6660 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006661 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006662 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006663 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006664
Evan Cheng0db9fe62006-04-25 20:13:52 +00006665 return Result;
6666}
6667
Bill Wendling8b8a6362009-01-17 03:56:04 +00006668// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006669SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6670 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006671 // This algorithm is not obvious. Here it is in C code, more or less:
6672 /*
6673 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6674 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6675 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006676
Bill Wendling8b8a6362009-01-17 03:56:04 +00006677 // Copy ints to xmm registers.
6678 __m128i xh = _mm_cvtsi32_si128( hi );
6679 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006680
Bill Wendling8b8a6362009-01-17 03:56:04 +00006681 // Combine into low half of a single xmm register.
6682 __m128i x = _mm_unpacklo_epi32( xh, xl );
6683 __m128d d;
6684 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006685
Bill Wendling8b8a6362009-01-17 03:56:04 +00006686 // Merge in appropriate exponents to give the integer bits the right
6687 // magnitude.
6688 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006689
Bill Wendling8b8a6362009-01-17 03:56:04 +00006690 // Subtract away the biases to deal with the IEEE-754 double precision
6691 // implicit 1.
6692 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006693
Bill Wendling8b8a6362009-01-17 03:56:04 +00006694 // All conversions up to here are exact. The correctly rounded result is
6695 // calculated using the current rounding mode using the following
6696 // horizontal add.
6697 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6698 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6699 // store doesn't really need to be here (except
6700 // maybe to zero the other double)
6701 return sd;
6702 }
6703 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006704
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006705 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006706 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006707
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006708 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006709 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006710 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6711 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6712 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6713 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006714 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006715 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006716
Bill Wendling8b8a6362009-01-17 03:56:04 +00006717 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006718 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006719 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006720 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006721 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006722 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006723 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006724
Owen Anderson825b72b2009-08-11 20:47:22 +00006725 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6726 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006727 Op.getOperand(0),
6728 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6730 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006731 Op.getOperand(0),
6732 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006733 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6734 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006735 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006736 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006737 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006738 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006739 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006740 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006741 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006742 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006743
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006744 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006745 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6747 DAG.getUNDEF(MVT::v2f64), ShufMask);
6748 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6749 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006750 DAG.getIntPtrConstant(0));
6751}
6752
Bill Wendling8b8a6362009-01-17 03:56:04 +00006753// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006754SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6755 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006756 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006757 // FP constant to bias correct the final result.
6758 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006759 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006760
6761 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006762 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6763 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006764 Op.getOperand(0),
6765 DAG.getIntPtrConstant(0)));
6766
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006768 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006769 DAG.getIntPtrConstant(0));
6770
6771 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006772 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006773 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006774 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006776 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006777 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 MVT::v2f64, Bias)));
6779 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006780 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006781 DAG.getIntPtrConstant(0));
6782
6783 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006784 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006785
6786 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006787 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006788
Owen Anderson825b72b2009-08-11 20:47:22 +00006789 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006790 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006791 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006792 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006793 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006794 }
6795
6796 // Handle final rounding.
6797 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006798}
6799
Dan Gohmand858e902010-04-17 15:26:15 +00006800SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6801 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006802 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006803 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006804
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006805 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006806 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6807 // the optimization here.
6808 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006809 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006810
Owen Andersone50ed302009-08-10 22:56:29 +00006811 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006812 EVT DstVT = Op.getValueType();
6813 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006814 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006815 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006816 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006817
6818 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006820 if (SrcVT == MVT::i32) {
6821 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6822 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6823 getPointerTy(), StackSlot, WordOff);
6824 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006825 StackSlot, MachinePointerInfo(),
6826 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006827 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006828 OffsetSlot, MachinePointerInfo(),
6829 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006830 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6831 return Fild;
6832 }
6833
6834 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6835 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006836 StackSlot, MachinePointerInfo(),
6837 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006838 // For i64 source, we need to add the appropriate power of 2 if the input
6839 // was negative. This is the same as the optimization in
6840 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6841 // we must be careful to do the computation in x87 extended precision, not
6842 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006843 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6844 MachineMemOperand *MMO =
6845 DAG.getMachineFunction()
6846 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6847 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006848
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006849 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6850 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006851 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6852 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006853
6854 APInt FF(32, 0x5F800000ULL);
6855
6856 // Check whether the sign bit is set.
6857 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6858 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6859 ISD::SETLT);
6860
6861 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6862 SDValue FudgePtr = DAG.getConstantPool(
6863 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6864 getPointerTy());
6865
6866 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6867 SDValue Zero = DAG.getIntPtrConstant(0);
6868 SDValue Four = DAG.getIntPtrConstant(4);
6869 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6870 Zero, Four);
6871 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6872
6873 // Load the value out, extending it from f32 to f80.
6874 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006875 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006876 FudgePtr, MachinePointerInfo::getConstantPool(),
6877 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006878 // Extend everything to 80 bits to force it to be done on x87.
6879 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6880 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006881}
6882
Dan Gohman475871a2008-07-27 21:46:04 +00006883std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006884FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006885 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006886
Owen Andersone50ed302009-08-10 22:56:29 +00006887 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006888
6889 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006890 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6891 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006892 }
6893
Owen Anderson825b72b2009-08-11 20:47:22 +00006894 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6895 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006896 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006897
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006898 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006899 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006900 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006901 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006902 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006903 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006904 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006905 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006906
Evan Cheng87c89352007-10-15 20:11:21 +00006907 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6908 // stack slot.
6909 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006910 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006911 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006912 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006913
Michael J. Spencerec38de22010-10-10 22:04:20 +00006914
6915
Evan Cheng0db9fe62006-04-25 20:13:52 +00006916 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006917 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006918 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006919 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6920 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6921 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006922 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006923
Dan Gohman475871a2008-07-27 21:46:04 +00006924 SDValue Chain = DAG.getEntryNode();
6925 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006926 EVT TheVT = Op.getOperand(0).getValueType();
6927 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006928 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006929 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006930 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006931 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006932 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006933 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006934 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006935 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006936
Chris Lattner492a43e2010-09-22 01:28:21 +00006937 MachineMemOperand *MMO =
6938 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6939 MachineMemOperand::MOLoad, MemSize, MemSize);
6940 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6941 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006942 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006943 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006944 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6945 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006946
Chris Lattner07290932010-09-22 01:05:16 +00006947 MachineMemOperand *MMO =
6948 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6949 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006950
Evan Cheng0db9fe62006-04-25 20:13:52 +00006951 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006952 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006953 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6954 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006955
Chris Lattner27a6c732007-11-24 07:07:01 +00006956 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006957}
6958
Dan Gohmand858e902010-04-17 15:26:15 +00006959SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6960 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006961 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006962 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006963
Eli Friedman948e95a2009-05-23 09:59:16 +00006964 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006965 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006966 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6967 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006968
Chris Lattner27a6c732007-11-24 07:07:01 +00006969 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006970 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006971 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006972}
6973
Dan Gohmand858e902010-04-17 15:26:15 +00006974SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6975 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006976 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6977 SDValue FIST = Vals.first, StackSlot = Vals.second;
6978 assert(FIST.getNode() && "Unexpected failure");
6979
6980 // Load the result.
6981 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006982 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006983}
6984
Dan Gohmand858e902010-04-17 15:26:15 +00006985SDValue X86TargetLowering::LowerFABS(SDValue Op,
6986 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006987 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006988 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006989 EVT VT = Op.getValueType();
6990 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006991 if (VT.isVector())
6992 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006993 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006994 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006995 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006996 CV.push_back(C);
6997 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006998 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006999 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007000 CV.push_back(C);
7001 CV.push_back(C);
7002 CV.push_back(C);
7003 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007004 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007005 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007006 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007007 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007008 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007009 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007010 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007011}
7012
Dan Gohmand858e902010-04-17 15:26:15 +00007013SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007014 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007015 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007016 EVT VT = Op.getValueType();
7017 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007018 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007019 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007020 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007022 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007023 CV.push_back(C);
7024 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007025 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007026 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007027 CV.push_back(C);
7028 CV.push_back(C);
7029 CV.push_back(C);
7030 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007031 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007032 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007033 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007034 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007035 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007036 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007037 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007038 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007039 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007040 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007041 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007042 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007043 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007044 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007045 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007046}
7047
Dan Gohmand858e902010-04-17 15:26:15 +00007048SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007049 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007050 SDValue Op0 = Op.getOperand(0);
7051 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007052 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007053 EVT VT = Op.getValueType();
7054 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007055
7056 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007057 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007058 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007059 SrcVT = VT;
7060 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007061 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007062 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007063 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007064 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007065 }
7066
7067 // At this point the operands and the result should have the same
7068 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007069
Evan Cheng68c47cb2007-01-05 07:55:56 +00007070 // First get the sign bit of second operand.
7071 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007072 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007073 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7074 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007075 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007076 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7077 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7078 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7079 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007080 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007081 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007082 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007083 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007084 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007085 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007086 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007087
7088 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007089 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 // Op0 is MVT::f32, Op1 is MVT::f64.
7091 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7092 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7093 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007094 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007095 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007096 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007097 }
7098
Evan Cheng73d6cf12007-01-05 21:37:56 +00007099 // Clear first operand sign bit.
7100 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007101 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007102 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7103 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007104 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007105 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7106 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7107 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7108 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007109 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007110 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007111 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007112 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007113 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007114 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007115 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007116
7117 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007118 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007119}
7120
Dan Gohman076aee32009-03-04 19:44:21 +00007121/// Emit nodes that will be selected as "test Op0,Op0", or something
7122/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007123SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007124 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007125 DebugLoc dl = Op.getDebugLoc();
7126
Dan Gohman31125812009-03-07 01:58:32 +00007127 // CF and OF aren't always set the way we want. Determine which
7128 // of these we need.
7129 bool NeedCF = false;
7130 bool NeedOF = false;
7131 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007132 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007133 case X86::COND_A: case X86::COND_AE:
7134 case X86::COND_B: case X86::COND_BE:
7135 NeedCF = true;
7136 break;
7137 case X86::COND_G: case X86::COND_GE:
7138 case X86::COND_L: case X86::COND_LE:
7139 case X86::COND_O: case X86::COND_NO:
7140 NeedOF = true;
7141 break;
Dan Gohman31125812009-03-07 01:58:32 +00007142 }
7143
Dan Gohman076aee32009-03-04 19:44:21 +00007144 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007145 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7146 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007147 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7148 // Emit a CMP with 0, which is the TEST pattern.
7149 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7150 DAG.getConstant(0, Op.getValueType()));
7151
7152 unsigned Opcode = 0;
7153 unsigned NumOperands = 0;
7154 switch (Op.getNode()->getOpcode()) {
7155 case ISD::ADD:
7156 // Due to an isel shortcoming, be conservative if this add is likely to be
7157 // selected as part of a load-modify-store instruction. When the root node
7158 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7159 // uses of other nodes in the match, such as the ADD in this case. This
7160 // leads to the ADD being left around and reselected, with the result being
7161 // two adds in the output. Alas, even if none our users are stores, that
7162 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7163 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7164 // climbing the DAG back to the root, and it doesn't seem to be worth the
7165 // effort.
7166 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007167 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007168 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7169 goto default_case;
7170
7171 if (ConstantSDNode *C =
7172 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7173 // An add of one will be selected as an INC.
7174 if (C->getAPIntValue() == 1) {
7175 Opcode = X86ISD::INC;
7176 NumOperands = 1;
7177 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007178 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007179
7180 // An add of negative one (subtract of one) will be selected as a DEC.
7181 if (C->getAPIntValue().isAllOnesValue()) {
7182 Opcode = X86ISD::DEC;
7183 NumOperands = 1;
7184 break;
7185 }
Dan Gohman076aee32009-03-04 19:44:21 +00007186 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007187
7188 // Otherwise use a regular EFLAGS-setting add.
7189 Opcode = X86ISD::ADD;
7190 NumOperands = 2;
7191 break;
7192 case ISD::AND: {
7193 // If the primary and result isn't used, don't bother using X86ISD::AND,
7194 // because a TEST instruction will be better.
7195 bool NonFlagUse = false;
7196 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7197 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7198 SDNode *User = *UI;
7199 unsigned UOpNo = UI.getOperandNo();
7200 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7201 // Look pass truncate.
7202 UOpNo = User->use_begin().getOperandNo();
7203 User = *User->use_begin();
7204 }
7205
7206 if (User->getOpcode() != ISD::BRCOND &&
7207 User->getOpcode() != ISD::SETCC &&
7208 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7209 NonFlagUse = true;
7210 break;
7211 }
Dan Gohman076aee32009-03-04 19:44:21 +00007212 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007213
7214 if (!NonFlagUse)
7215 break;
7216 }
7217 // FALL THROUGH
7218 case ISD::SUB:
7219 case ISD::OR:
7220 case ISD::XOR:
7221 // Due to the ISEL shortcoming noted above, be conservative if this op is
7222 // likely to be selected as part of a load-modify-store instruction.
7223 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7224 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7225 if (UI->getOpcode() == ISD::STORE)
7226 goto default_case;
7227
7228 // Otherwise use a regular EFLAGS-setting instruction.
7229 switch (Op.getNode()->getOpcode()) {
7230 default: llvm_unreachable("unexpected operator!");
7231 case ISD::SUB: Opcode = X86ISD::SUB; break;
7232 case ISD::OR: Opcode = X86ISD::OR; break;
7233 case ISD::XOR: Opcode = X86ISD::XOR; break;
7234 case ISD::AND: Opcode = X86ISD::AND; break;
7235 }
7236
7237 NumOperands = 2;
7238 break;
7239 case X86ISD::ADD:
7240 case X86ISD::SUB:
7241 case X86ISD::INC:
7242 case X86ISD::DEC:
7243 case X86ISD::OR:
7244 case X86ISD::XOR:
7245 case X86ISD::AND:
7246 return SDValue(Op.getNode(), 1);
7247 default:
7248 default_case:
7249 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007250 }
7251
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007252 if (Opcode == 0)
7253 // Emit a CMP with 0, which is the TEST pattern.
7254 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7255 DAG.getConstant(0, Op.getValueType()));
7256
7257 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7258 SmallVector<SDValue, 4> Ops;
7259 for (unsigned i = 0; i != NumOperands; ++i)
7260 Ops.push_back(Op.getOperand(i));
7261
7262 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7263 DAG.ReplaceAllUsesWith(Op, New);
7264 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007265}
7266
7267/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7268/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007269SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007270 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007271 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7272 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007273 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007274
7275 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007276 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007277}
7278
Evan Chengd40d03e2010-01-06 19:38:29 +00007279/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7280/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007281SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7282 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007283 SDValue Op0 = And.getOperand(0);
7284 SDValue Op1 = And.getOperand(1);
7285 if (Op0.getOpcode() == ISD::TRUNCATE)
7286 Op0 = Op0.getOperand(0);
7287 if (Op1.getOpcode() == ISD::TRUNCATE)
7288 Op1 = Op1.getOperand(0);
7289
Evan Chengd40d03e2010-01-06 19:38:29 +00007290 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007291 if (Op1.getOpcode() == ISD::SHL)
7292 std::swap(Op0, Op1);
7293 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007294 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7295 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007296 // If we looked past a truncate, check that it's only truncating away
7297 // known zeros.
7298 unsigned BitWidth = Op0.getValueSizeInBits();
7299 unsigned AndBitWidth = And.getValueSizeInBits();
7300 if (BitWidth > AndBitWidth) {
7301 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7302 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7303 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7304 return SDValue();
7305 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007306 LHS = Op1;
7307 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007308 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007309 } else if (Op1.getOpcode() == ISD::Constant) {
7310 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7311 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007312 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7313 LHS = AndLHS.getOperand(0);
7314 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007315 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007316 }
Evan Cheng0488db92007-09-25 01:57:46 +00007317
Evan Chengd40d03e2010-01-06 19:38:29 +00007318 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007319 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007320 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007321 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007322 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007323 // Also promote i16 to i32 for performance / code size reason.
7324 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007325 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007326 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007327
Evan Chengd40d03e2010-01-06 19:38:29 +00007328 // If the operand types disagree, extend the shift amount to match. Since
7329 // BT ignores high bits (like shifts) we can use anyextend.
7330 if (LHS.getValueType() != RHS.getValueType())
7331 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007332
Evan Chengd40d03e2010-01-06 19:38:29 +00007333 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7334 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7335 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7336 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007337 }
7338
Evan Cheng54de3ea2010-01-05 06:52:31 +00007339 return SDValue();
7340}
7341
Dan Gohmand858e902010-04-17 15:26:15 +00007342SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007343 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7344 SDValue Op0 = Op.getOperand(0);
7345 SDValue Op1 = Op.getOperand(1);
7346 DebugLoc dl = Op.getDebugLoc();
7347 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7348
7349 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007350 // Lower (X & (1 << N)) == 0 to BT(X, N).
7351 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7352 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Chris Lattner481eebc2010-12-19 21:23:48 +00007353 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007354 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007355 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007356 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7357 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7358 if (NewSetCC.getNode())
7359 return NewSetCC;
7360 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007361
Chris Lattner481eebc2010-12-19 21:23:48 +00007362 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7363 // these.
7364 if (Op1.getOpcode() == ISD::Constant &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00007365 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7366 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7367 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007368
Chris Lattner481eebc2010-12-19 21:23:48 +00007369 // If the input is a setcc, then reuse the input setcc or use a new one with
7370 // the inverted condition.
7371 if (Op0.getOpcode() == X86ISD::SETCC) {
7372 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7373 bool Invert = (CC == ISD::SETNE) ^
7374 cast<ConstantSDNode>(Op1)->isNullValue();
7375 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007376
Evan Cheng2c755ba2010-02-27 07:36:59 +00007377 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007378 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7379 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7380 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007381 }
7382
Evan Chenge5b51ac2010-04-17 06:13:15 +00007383 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007384 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007385 if (X86CC == X86::COND_INVALID)
7386 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007387
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007388 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007389 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007390 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007391}
7392
Dan Gohmand858e902010-04-17 15:26:15 +00007393SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007394 SDValue Cond;
7395 SDValue Op0 = Op.getOperand(0);
7396 SDValue Op1 = Op.getOperand(1);
7397 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007398 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007399 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7400 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007401 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007402
7403 if (isFP) {
7404 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007405 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007406 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7407 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007408 bool Swap = false;
7409
7410 switch (SetCCOpcode) {
7411 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007412 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007413 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007414 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007415 case ISD::SETGT: Swap = true; // Fallthrough
7416 case ISD::SETLT:
7417 case ISD::SETOLT: SSECC = 1; break;
7418 case ISD::SETOGE:
7419 case ISD::SETGE: Swap = true; // Fallthrough
7420 case ISD::SETLE:
7421 case ISD::SETOLE: SSECC = 2; break;
7422 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007423 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007424 case ISD::SETNE: SSECC = 4; break;
7425 case ISD::SETULE: Swap = true;
7426 case ISD::SETUGE: SSECC = 5; break;
7427 case ISD::SETULT: Swap = true;
7428 case ISD::SETUGT: SSECC = 6; break;
7429 case ISD::SETO: SSECC = 7; break;
7430 }
7431 if (Swap)
7432 std::swap(Op0, Op1);
7433
Nate Begemanfb8ead02008-07-25 19:05:58 +00007434 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007435 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007436 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007437 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7439 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007440 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007441 }
7442 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007443 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007444 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7445 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007446 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007447 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007448 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007449 }
7450 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007452 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007453
Nate Begeman30a0de92008-07-17 16:51:19 +00007454 // We are handling one of the integer comparisons here. Since SSE only has
7455 // GT and EQ comparisons for integer, swapping operands and multiple
7456 // operations may be required for some comparisons.
7457 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7458 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007459
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007461 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007464 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7465 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007466 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007467
Nate Begeman30a0de92008-07-17 16:51:19 +00007468 switch (SetCCOpcode) {
7469 default: break;
7470 case ISD::SETNE: Invert = true;
7471 case ISD::SETEQ: Opc = EQOpc; break;
7472 case ISD::SETLT: Swap = true;
7473 case ISD::SETGT: Opc = GTOpc; break;
7474 case ISD::SETGE: Swap = true;
7475 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7476 case ISD::SETULT: Swap = true;
7477 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7478 case ISD::SETUGE: Swap = true;
7479 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7480 }
7481 if (Swap)
7482 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007483
Nate Begeman30a0de92008-07-17 16:51:19 +00007484 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7485 // bits of the inputs before performing those operations.
7486 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007487 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007488 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7489 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007490 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007491 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7492 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007493 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7494 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007495 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007496
Dale Johannesenace16102009-02-03 19:33:06 +00007497 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007498
7499 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007500 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007501 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007502
Nate Begeman30a0de92008-07-17 16:51:19 +00007503 return Result;
7504}
Evan Cheng0488db92007-09-25 01:57:46 +00007505
Evan Cheng370e5342008-12-03 08:38:43 +00007506// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007507static bool isX86LogicalCmp(SDValue Op) {
7508 unsigned Opc = Op.getNode()->getOpcode();
7509 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7510 return true;
7511 if (Op.getResNo() == 1 &&
7512 (Opc == X86ISD::ADD ||
7513 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00007514 Opc == X86ISD::ADC ||
7515 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00007516 Opc == X86ISD::SMUL ||
7517 Opc == X86ISD::UMUL ||
7518 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007519 Opc == X86ISD::DEC ||
7520 Opc == X86ISD::OR ||
7521 Opc == X86ISD::XOR ||
7522 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007523 return true;
7524
Chris Lattner9637d5b2010-12-05 07:49:54 +00007525 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
7526 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007527
Dan Gohman076aee32009-03-04 19:44:21 +00007528 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007529}
7530
Chris Lattnera2b56002010-12-05 01:23:24 +00007531static bool isZero(SDValue V) {
7532 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7533 return C && C->isNullValue();
7534}
7535
Chris Lattner96908b12010-12-05 02:00:51 +00007536static bool isAllOnes(SDValue V) {
7537 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7538 return C && C->isAllOnesValue();
7539}
7540
Dan Gohmand858e902010-04-17 15:26:15 +00007541SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007542 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007543 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00007544 SDValue Op1 = Op.getOperand(1);
7545 SDValue Op2 = Op.getOperand(2);
7546 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007547 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007548
Dan Gohman1a492952009-10-20 16:22:37 +00007549 if (Cond.getOpcode() == ISD::SETCC) {
7550 SDValue NewCond = LowerSETCC(Cond, DAG);
7551 if (NewCond.getNode())
7552 Cond = NewCond;
7553 }
Evan Cheng734503b2006-09-11 02:19:56 +00007554
Chris Lattnera2b56002010-12-05 01:23:24 +00007555 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007556 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00007557 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007558 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007559 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00007560 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
7561 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007562 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007563
Chris Lattnera2b56002010-12-05 01:23:24 +00007564 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007565
7566 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00007567 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
7568 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00007569
7570 SDValue CmpOp0 = Cmp.getOperand(0);
7571 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
7572 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007573
Chris Lattner96908b12010-12-05 02:00:51 +00007574 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00007575 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7576 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007577
Chris Lattner96908b12010-12-05 02:00:51 +00007578 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
7579 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007580
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007581 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00007582 if (N2C == 0 || !N2C->isNullValue())
7583 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
7584 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007585 }
7586 }
7587
Chris Lattnera2b56002010-12-05 01:23:24 +00007588 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00007589 if (Cond.getOpcode() == ISD::AND &&
7590 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7591 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007592 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007593 Cond = Cond.getOperand(0);
7594 }
7595
Evan Cheng3f41d662007-10-08 22:16:29 +00007596 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7597 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007598 if (Cond.getOpcode() == X86ISD::SETCC ||
7599 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007600 CC = Cond.getOperand(0);
7601
Dan Gohman475871a2008-07-27 21:46:04 +00007602 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007603 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007604 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007605
Evan Cheng3f41d662007-10-08 22:16:29 +00007606 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007607 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007608 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007609 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007610
Chris Lattnerd1980a52009-03-12 06:52:53 +00007611 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7612 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007613 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007614 addTest = false;
7615 }
7616 }
7617
7618 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007619 // Look pass the truncate.
7620 if (Cond.getOpcode() == ISD::TRUNCATE)
7621 Cond = Cond.getOperand(0);
7622
7623 // We know the result of AND is compared against zero. Try to match
7624 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007625 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00007626 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00007627 if (NewSetCC.getNode()) {
7628 CC = NewSetCC.getOperand(0);
7629 Cond = NewSetCC.getOperand(1);
7630 addTest = false;
7631 }
7632 }
7633 }
7634
7635 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007637 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007638 }
7639
Benjamin Kramere915ff32010-12-22 23:09:28 +00007640 // a < b ? -1 : 0 -> RES = ~setcc_carry
7641 // a < b ? 0 : -1 -> RES = setcc_carry
7642 // a >= b ? -1 : 0 -> RES = setcc_carry
7643 // a >= b ? 0 : -1 -> RES = ~setcc_carry
7644 if (Cond.getOpcode() == X86ISD::CMP) {
7645 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
7646
7647 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
7648 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
7649 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7650 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
7651 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
7652 return DAG.getNOT(DL, Res, Res.getValueType());
7653 return Res;
7654 }
7655 }
7656
Evan Cheng0488db92007-09-25 01:57:46 +00007657 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7658 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007659 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007660 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00007661 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007662}
7663
Evan Cheng370e5342008-12-03 08:38:43 +00007664// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7665// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7666// from the AND / OR.
7667static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7668 Opc = Op.getOpcode();
7669 if (Opc != ISD::OR && Opc != ISD::AND)
7670 return false;
7671 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7672 Op.getOperand(0).hasOneUse() &&
7673 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7674 Op.getOperand(1).hasOneUse());
7675}
7676
Evan Cheng961d6d42009-02-02 08:19:07 +00007677// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7678// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007679static bool isXor1OfSetCC(SDValue Op) {
7680 if (Op.getOpcode() != ISD::XOR)
7681 return false;
7682 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7683 if (N1C && N1C->getAPIntValue() == 1) {
7684 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7685 Op.getOperand(0).hasOneUse();
7686 }
7687 return false;
7688}
7689
Dan Gohmand858e902010-04-17 15:26:15 +00007690SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007691 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007692 SDValue Chain = Op.getOperand(0);
7693 SDValue Cond = Op.getOperand(1);
7694 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007695 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007696 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007697
Dan Gohman1a492952009-10-20 16:22:37 +00007698 if (Cond.getOpcode() == ISD::SETCC) {
7699 SDValue NewCond = LowerSETCC(Cond, DAG);
7700 if (NewCond.getNode())
7701 Cond = NewCond;
7702 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007703#if 0
7704 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007705 else if (Cond.getOpcode() == X86ISD::ADD ||
7706 Cond.getOpcode() == X86ISD::SUB ||
7707 Cond.getOpcode() == X86ISD::SMUL ||
7708 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007709 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007710#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007711
Evan Chengad9c0a32009-12-15 00:53:42 +00007712 // Look pass (and (setcc_carry (cmp ...)), 1).
7713 if (Cond.getOpcode() == ISD::AND &&
7714 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7715 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007716 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007717 Cond = Cond.getOperand(0);
7718 }
7719
Evan Cheng3f41d662007-10-08 22:16:29 +00007720 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7721 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007722 if (Cond.getOpcode() == X86ISD::SETCC ||
7723 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007724 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007725
Dan Gohman475871a2008-07-27 21:46:04 +00007726 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007727 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007728 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007729 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007730 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007731 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007732 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007733 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007734 default: break;
7735 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007736 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007737 // These can only come from an arithmetic instruction with overflow,
7738 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007739 Cond = Cond.getNode()->getOperand(1);
7740 addTest = false;
7741 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007742 }
Evan Cheng0488db92007-09-25 01:57:46 +00007743 }
Evan Cheng370e5342008-12-03 08:38:43 +00007744 } else {
7745 unsigned CondOpc;
7746 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7747 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007748 if (CondOpc == ISD::OR) {
7749 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7750 // two branches instead of an explicit OR instruction with a
7751 // separate test.
7752 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007753 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007754 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007755 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007756 Chain, Dest, CC, Cmp);
7757 CC = Cond.getOperand(1).getOperand(0);
7758 Cond = Cmp;
7759 addTest = false;
7760 }
7761 } else { // ISD::AND
7762 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7763 // two branches instead of an explicit AND instruction with a
7764 // separate test. However, we only do this if this block doesn't
7765 // have a fall-through edge, because this requires an explicit
7766 // jmp when the condition is false.
7767 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007768 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007769 Op.getNode()->hasOneUse()) {
7770 X86::CondCode CCode =
7771 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7772 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007773 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007774 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007775 // Look for an unconditional branch following this conditional branch.
7776 // We need this because we need to reverse the successors in order
7777 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007778 if (User->getOpcode() == ISD::BR) {
7779 SDValue FalseBB = User->getOperand(1);
7780 SDNode *NewBR =
7781 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007782 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007783 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007784 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007785
Dale Johannesene4d209d2009-02-03 20:21:25 +00007786 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007787 Chain, Dest, CC, Cmp);
7788 X86::CondCode CCode =
7789 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7790 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007792 Cond = Cmp;
7793 addTest = false;
7794 }
7795 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007796 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007797 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7798 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7799 // It should be transformed during dag combiner except when the condition
7800 // is set by a arithmetics with overflow node.
7801 X86::CondCode CCode =
7802 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7803 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007804 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007805 Cond = Cond.getOperand(0).getOperand(1);
7806 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007807 }
Evan Cheng0488db92007-09-25 01:57:46 +00007808 }
7809
7810 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007811 // Look pass the truncate.
7812 if (Cond.getOpcode() == ISD::TRUNCATE)
7813 Cond = Cond.getOperand(0);
7814
7815 // We know the result of AND is compared against zero. Try to match
7816 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007817 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007818 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7819 if (NewSetCC.getNode()) {
7820 CC = NewSetCC.getOperand(0);
7821 Cond = NewSetCC.getOperand(1);
7822 addTest = false;
7823 }
7824 }
7825 }
7826
7827 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007828 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007829 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007830 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007831 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007832 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007833}
7834
Anton Korobeynikove060b532007-04-17 19:34:00 +00007835
7836// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7837// Calls to _alloca is needed to probe the stack when allocating more than 4k
7838// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7839// that the guard pages used by the OS virtual memory manager are allocated in
7840// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007841SDValue
7842X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007843 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007844 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007845 "This should be used only on Windows targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007846 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007847
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007848 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007849 SDValue Chain = Op.getOperand(0);
7850 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007851 // FIXME: Ensure alignment here
7852
Dan Gohman475871a2008-07-27 21:46:04 +00007853 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007854
Owen Anderson825b72b2009-08-11 20:47:22 +00007855 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007856
Dale Johannesendd64c412009-02-04 00:33:20 +00007857 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007858 Flag = Chain.getValue(1);
7859
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007860 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007861
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007862 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007863 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007864
Dale Johannesendd64c412009-02-04 00:33:20 +00007865 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007866
Dan Gohman475871a2008-07-27 21:46:04 +00007867 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007868 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007869}
7870
Dan Gohmand858e902010-04-17 15:26:15 +00007871SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007872 MachineFunction &MF = DAG.getMachineFunction();
7873 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7874
Dan Gohman69de1932008-02-06 22:27:42 +00007875 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007876 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007877
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007878 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007879 // vastart just stores the address of the VarArgsFrameIndex slot into the
7880 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007881 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7882 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007883 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7884 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007885 }
7886
7887 // __va_list_tag:
7888 // gp_offset (0 - 6 * 8)
7889 // fp_offset (48 - 48 + 8 * 16)
7890 // overflow_arg_area (point to parameters coming in memory).
7891 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007892 SmallVector<SDValue, 8> MemOps;
7893 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007894 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007895 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007896 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7897 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007898 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007899 MemOps.push_back(Store);
7900
7901 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007902 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007903 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007904 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007905 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7906 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007907 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007908 MemOps.push_back(Store);
7909
7910 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007911 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007912 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007913 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7914 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007915 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7916 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007917 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007918 MemOps.push_back(Store);
7919
7920 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007921 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007922 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007923 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7924 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007925 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7926 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007927 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007928 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007929 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007930}
7931
Dan Gohmand858e902010-04-17 15:26:15 +00007932SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00007933 assert(Subtarget->is64Bit() &&
7934 "LowerVAARG only handles 64-bit va_arg!");
7935 assert((Subtarget->isTargetLinux() ||
7936 Subtarget->isTargetDarwin()) &&
7937 "Unhandled target in LowerVAARG");
7938 assert(Op.getNode()->getNumOperands() == 4);
7939 SDValue Chain = Op.getOperand(0);
7940 SDValue SrcPtr = Op.getOperand(1);
7941 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7942 unsigned Align = Op.getConstantOperandVal(3);
7943 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00007944
Dan Gohman320afb82010-10-12 18:00:49 +00007945 EVT ArgVT = Op.getNode()->getValueType(0);
7946 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
7947 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
7948 uint8_t ArgMode;
7949
7950 // Decide which area this value should be read from.
7951 // TODO: Implement the AMD64 ABI in its entirety. This simple
7952 // selection mechanism works only for the basic types.
7953 if (ArgVT == MVT::f80) {
7954 llvm_unreachable("va_arg for f80 not yet implemented");
7955 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
7956 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
7957 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
7958 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
7959 } else {
7960 llvm_unreachable("Unhandled argument type in LowerVAARG");
7961 }
7962
7963 if (ArgMode == 2) {
7964 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00007965 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00007966 !(DAG.getMachineFunction()
7967 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00007968 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00007969 }
7970
7971 // Insert VAARG_64 node into the DAG
7972 // VAARG_64 returns two values: Variable Argument Address, Chain
7973 SmallVector<SDValue, 11> InstOps;
7974 InstOps.push_back(Chain);
7975 InstOps.push_back(SrcPtr);
7976 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
7977 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
7978 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
7979 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
7980 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
7981 VTs, &InstOps[0], InstOps.size(),
7982 MVT::i64,
7983 MachinePointerInfo(SV),
7984 /*Align=*/0,
7985 /*Volatile=*/false,
7986 /*ReadMem=*/true,
7987 /*WriteMem=*/true);
7988 Chain = VAARG.getValue(1);
7989
7990 // Load the next argument and return it
7991 return DAG.getLoad(ArgVT, dl,
7992 Chain,
7993 VAARG,
7994 MachinePointerInfo(),
7995 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00007996}
7997
Dan Gohmand858e902010-04-17 15:26:15 +00007998SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007999 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008000 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008001 SDValue Chain = Op.getOperand(0);
8002 SDValue DstPtr = Op.getOperand(1);
8003 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008004 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8005 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008006 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008007
Chris Lattnere72f2022010-09-21 05:40:29 +00008008 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008009 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008010 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008011 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008012}
8013
Dan Gohman475871a2008-07-27 21:46:04 +00008014SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008015X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008016 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008017 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008018 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008019 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008020 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008021 case Intrinsic::x86_sse_comieq_ss:
8022 case Intrinsic::x86_sse_comilt_ss:
8023 case Intrinsic::x86_sse_comile_ss:
8024 case Intrinsic::x86_sse_comigt_ss:
8025 case Intrinsic::x86_sse_comige_ss:
8026 case Intrinsic::x86_sse_comineq_ss:
8027 case Intrinsic::x86_sse_ucomieq_ss:
8028 case Intrinsic::x86_sse_ucomilt_ss:
8029 case Intrinsic::x86_sse_ucomile_ss:
8030 case Intrinsic::x86_sse_ucomigt_ss:
8031 case Intrinsic::x86_sse_ucomige_ss:
8032 case Intrinsic::x86_sse_ucomineq_ss:
8033 case Intrinsic::x86_sse2_comieq_sd:
8034 case Intrinsic::x86_sse2_comilt_sd:
8035 case Intrinsic::x86_sse2_comile_sd:
8036 case Intrinsic::x86_sse2_comigt_sd:
8037 case Intrinsic::x86_sse2_comige_sd:
8038 case Intrinsic::x86_sse2_comineq_sd:
8039 case Intrinsic::x86_sse2_ucomieq_sd:
8040 case Intrinsic::x86_sse2_ucomilt_sd:
8041 case Intrinsic::x86_sse2_ucomile_sd:
8042 case Intrinsic::x86_sse2_ucomigt_sd:
8043 case Intrinsic::x86_sse2_ucomige_sd:
8044 case Intrinsic::x86_sse2_ucomineq_sd: {
8045 unsigned Opc = 0;
8046 ISD::CondCode CC = ISD::SETCC_INVALID;
8047 switch (IntNo) {
8048 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008049 case Intrinsic::x86_sse_comieq_ss:
8050 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008051 Opc = X86ISD::COMI;
8052 CC = ISD::SETEQ;
8053 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008054 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008055 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008056 Opc = X86ISD::COMI;
8057 CC = ISD::SETLT;
8058 break;
8059 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008060 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008061 Opc = X86ISD::COMI;
8062 CC = ISD::SETLE;
8063 break;
8064 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008065 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008066 Opc = X86ISD::COMI;
8067 CC = ISD::SETGT;
8068 break;
8069 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008070 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008071 Opc = X86ISD::COMI;
8072 CC = ISD::SETGE;
8073 break;
8074 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008075 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008076 Opc = X86ISD::COMI;
8077 CC = ISD::SETNE;
8078 break;
8079 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008080 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008081 Opc = X86ISD::UCOMI;
8082 CC = ISD::SETEQ;
8083 break;
8084 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008085 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008086 Opc = X86ISD::UCOMI;
8087 CC = ISD::SETLT;
8088 break;
8089 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008090 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008091 Opc = X86ISD::UCOMI;
8092 CC = ISD::SETLE;
8093 break;
8094 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008095 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008096 Opc = X86ISD::UCOMI;
8097 CC = ISD::SETGT;
8098 break;
8099 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008100 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008101 Opc = X86ISD::UCOMI;
8102 CC = ISD::SETGE;
8103 break;
8104 case Intrinsic::x86_sse_ucomineq_ss:
8105 case Intrinsic::x86_sse2_ucomineq_sd:
8106 Opc = X86ISD::UCOMI;
8107 CC = ISD::SETNE;
8108 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008109 }
Evan Cheng734503b2006-09-11 02:19:56 +00008110
Dan Gohman475871a2008-07-27 21:46:04 +00008111 SDValue LHS = Op.getOperand(1);
8112 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008113 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008114 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008115 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8116 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8117 DAG.getConstant(X86CC, MVT::i8), Cond);
8118 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008119 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008120 // ptest and testp intrinsics. The intrinsic these come from are designed to
8121 // return an integer value, not just an instruction so lower it to the ptest
8122 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008123 case Intrinsic::x86_sse41_ptestz:
8124 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008125 case Intrinsic::x86_sse41_ptestnzc:
8126 case Intrinsic::x86_avx_ptestz_256:
8127 case Intrinsic::x86_avx_ptestc_256:
8128 case Intrinsic::x86_avx_ptestnzc_256:
8129 case Intrinsic::x86_avx_vtestz_ps:
8130 case Intrinsic::x86_avx_vtestc_ps:
8131 case Intrinsic::x86_avx_vtestnzc_ps:
8132 case Intrinsic::x86_avx_vtestz_pd:
8133 case Intrinsic::x86_avx_vtestc_pd:
8134 case Intrinsic::x86_avx_vtestnzc_pd:
8135 case Intrinsic::x86_avx_vtestz_ps_256:
8136 case Intrinsic::x86_avx_vtestc_ps_256:
8137 case Intrinsic::x86_avx_vtestnzc_ps_256:
8138 case Intrinsic::x86_avx_vtestz_pd_256:
8139 case Intrinsic::x86_avx_vtestc_pd_256:
8140 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8141 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008142 unsigned X86CC = 0;
8143 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008144 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008145 case Intrinsic::x86_avx_vtestz_ps:
8146 case Intrinsic::x86_avx_vtestz_pd:
8147 case Intrinsic::x86_avx_vtestz_ps_256:
8148 case Intrinsic::x86_avx_vtestz_pd_256:
8149 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008150 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008151 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008152 // ZF = 1
8153 X86CC = X86::COND_E;
8154 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008155 case Intrinsic::x86_avx_vtestc_ps:
8156 case Intrinsic::x86_avx_vtestc_pd:
8157 case Intrinsic::x86_avx_vtestc_ps_256:
8158 case Intrinsic::x86_avx_vtestc_pd_256:
8159 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008160 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008161 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008162 // CF = 1
8163 X86CC = X86::COND_B;
8164 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008165 case Intrinsic::x86_avx_vtestnzc_ps:
8166 case Intrinsic::x86_avx_vtestnzc_pd:
8167 case Intrinsic::x86_avx_vtestnzc_ps_256:
8168 case Intrinsic::x86_avx_vtestnzc_pd_256:
8169 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008170 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008171 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008172 // ZF and CF = 0
8173 X86CC = X86::COND_A;
8174 break;
8175 }
Eric Christopherfd179292009-08-27 18:07:15 +00008176
Eric Christopher71c67532009-07-29 00:28:05 +00008177 SDValue LHS = Op.getOperand(1);
8178 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008179 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8180 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008181 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8182 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8183 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008184 }
Evan Cheng5759f972008-05-04 09:15:50 +00008185
8186 // Fix vector shift instructions where the last operand is a non-immediate
8187 // i32 value.
8188 case Intrinsic::x86_sse2_pslli_w:
8189 case Intrinsic::x86_sse2_pslli_d:
8190 case Intrinsic::x86_sse2_pslli_q:
8191 case Intrinsic::x86_sse2_psrli_w:
8192 case Intrinsic::x86_sse2_psrli_d:
8193 case Intrinsic::x86_sse2_psrli_q:
8194 case Intrinsic::x86_sse2_psrai_w:
8195 case Intrinsic::x86_sse2_psrai_d:
8196 case Intrinsic::x86_mmx_pslli_w:
8197 case Intrinsic::x86_mmx_pslli_d:
8198 case Intrinsic::x86_mmx_pslli_q:
8199 case Intrinsic::x86_mmx_psrli_w:
8200 case Intrinsic::x86_mmx_psrli_d:
8201 case Intrinsic::x86_mmx_psrli_q:
8202 case Intrinsic::x86_mmx_psrai_w:
8203 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008204 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008205 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008206 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008207
8208 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008209 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008210 switch (IntNo) {
8211 case Intrinsic::x86_sse2_pslli_w:
8212 NewIntNo = Intrinsic::x86_sse2_psll_w;
8213 break;
8214 case Intrinsic::x86_sse2_pslli_d:
8215 NewIntNo = Intrinsic::x86_sse2_psll_d;
8216 break;
8217 case Intrinsic::x86_sse2_pslli_q:
8218 NewIntNo = Intrinsic::x86_sse2_psll_q;
8219 break;
8220 case Intrinsic::x86_sse2_psrli_w:
8221 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8222 break;
8223 case Intrinsic::x86_sse2_psrli_d:
8224 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8225 break;
8226 case Intrinsic::x86_sse2_psrli_q:
8227 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8228 break;
8229 case Intrinsic::x86_sse2_psrai_w:
8230 NewIntNo = Intrinsic::x86_sse2_psra_w;
8231 break;
8232 case Intrinsic::x86_sse2_psrai_d:
8233 NewIntNo = Intrinsic::x86_sse2_psra_d;
8234 break;
8235 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008236 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008237 switch (IntNo) {
8238 case Intrinsic::x86_mmx_pslli_w:
8239 NewIntNo = Intrinsic::x86_mmx_psll_w;
8240 break;
8241 case Intrinsic::x86_mmx_pslli_d:
8242 NewIntNo = Intrinsic::x86_mmx_psll_d;
8243 break;
8244 case Intrinsic::x86_mmx_pslli_q:
8245 NewIntNo = Intrinsic::x86_mmx_psll_q;
8246 break;
8247 case Intrinsic::x86_mmx_psrli_w:
8248 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8249 break;
8250 case Intrinsic::x86_mmx_psrli_d:
8251 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8252 break;
8253 case Intrinsic::x86_mmx_psrli_q:
8254 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8255 break;
8256 case Intrinsic::x86_mmx_psrai_w:
8257 NewIntNo = Intrinsic::x86_mmx_psra_w;
8258 break;
8259 case Intrinsic::x86_mmx_psrai_d:
8260 NewIntNo = Intrinsic::x86_mmx_psra_d;
8261 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008262 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008263 }
8264 break;
8265 }
8266 }
Mon P Wangefa42202009-09-03 19:56:25 +00008267
8268 // The vector shift intrinsics with scalars uses 32b shift amounts but
8269 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8270 // to be zero.
8271 SDValue ShOps[4];
8272 ShOps[0] = ShAmt;
8273 ShOps[1] = DAG.getConstant(0, MVT::i32);
8274 if (ShAmtVT == MVT::v4i32) {
8275 ShOps[2] = DAG.getUNDEF(MVT::i32);
8276 ShOps[3] = DAG.getUNDEF(MVT::i32);
8277 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8278 } else {
8279 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008280// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008281 }
8282
Owen Andersone50ed302009-08-10 22:56:29 +00008283 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008284 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008285 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008286 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008287 Op.getOperand(1), ShAmt);
8288 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008289 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008290}
Evan Cheng72261582005-12-20 06:22:03 +00008291
Dan Gohmand858e902010-04-17 15:26:15 +00008292SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8293 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008294 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8295 MFI->setReturnAddressIsTaken(true);
8296
Bill Wendling64e87322009-01-16 19:25:27 +00008297 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008298 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008299
8300 if (Depth > 0) {
8301 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8302 SDValue Offset =
8303 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008304 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008305 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008306 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008307 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008308 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008309 }
8310
8311 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00008312 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008313 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008314 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008315}
8316
Dan Gohmand858e902010-04-17 15:26:15 +00008317SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008318 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8319 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008320
Owen Andersone50ed302009-08-10 22:56:29 +00008321 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008322 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008323 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8324 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008325 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008326 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008327 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8328 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008329 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008330 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008331}
8332
Dan Gohman475871a2008-07-27 21:46:04 +00008333SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008334 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008335 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008336}
8337
Dan Gohmand858e902010-04-17 15:26:15 +00008338SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008339 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008340 SDValue Chain = Op.getOperand(0);
8341 SDValue Offset = Op.getOperand(1);
8342 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008343 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008344
Dan Gohmand8816272010-08-11 18:14:00 +00008345 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8346 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8347 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008348 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008349
Dan Gohmand8816272010-08-11 18:14:00 +00008350 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8351 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008352 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008353 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8354 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008355 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008356 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008357
Dale Johannesene4d209d2009-02-03 20:21:25 +00008358 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008359 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008360 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008361}
8362
Dan Gohman475871a2008-07-27 21:46:04 +00008363SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008364 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008365 SDValue Root = Op.getOperand(0);
8366 SDValue Trmp = Op.getOperand(1); // trampoline
8367 SDValue FPtr = Op.getOperand(2); // nested function
8368 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008369 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008370
Dan Gohman69de1932008-02-06 22:27:42 +00008371 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008372
8373 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008374 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008375
8376 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008377 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8378 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008379
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008380 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
8381 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008382
8383 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8384
8385 // Load the pointer to the nested function into R11.
8386 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008387 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008388 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008389 Addr, MachinePointerInfo(TrmpAddr),
8390 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008391
Owen Anderson825b72b2009-08-11 20:47:22 +00008392 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8393 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008394 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8395 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008396 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008397
8398 // Load the 'nest' parameter value into R10.
8399 // R10 is specified in X86CallingConv.td
8400 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008401 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8402 DAG.getConstant(10, MVT::i64));
8403 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008404 Addr, MachinePointerInfo(TrmpAddr, 10),
8405 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008406
Owen Anderson825b72b2009-08-11 20:47:22 +00008407 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8408 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008409 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8410 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008411 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008412
8413 // Jump to the nested function.
8414 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008415 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8416 DAG.getConstant(20, MVT::i64));
8417 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008418 Addr, MachinePointerInfo(TrmpAddr, 20),
8419 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008420
8421 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008422 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8423 DAG.getConstant(22, MVT::i64));
8424 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008425 MachinePointerInfo(TrmpAddr, 22),
8426 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008427
Dan Gohman475871a2008-07-27 21:46:04 +00008428 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008429 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008430 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008431 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008432 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008433 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008434 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008435 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008436
8437 switch (CC) {
8438 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008439 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008440 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008441 case CallingConv::X86_StdCall: {
8442 // Pass 'nest' parameter in ECX.
8443 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008444 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008445
8446 // Check that ECX wasn't needed by an 'inreg' parameter.
8447 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008448 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008449
Chris Lattner58d74912008-03-12 17:45:29 +00008450 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008451 unsigned InRegCount = 0;
8452 unsigned Idx = 1;
8453
8454 for (FunctionType::param_iterator I = FTy->param_begin(),
8455 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008456 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008457 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008458 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008459
8460 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008461 report_fatal_error("Nest register in use - reduce number of inreg"
8462 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008463 }
8464 }
8465 break;
8466 }
8467 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008468 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008469 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008470 // Pass 'nest' parameter in EAX.
8471 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008472 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008473 break;
8474 }
8475
Dan Gohman475871a2008-07-27 21:46:04 +00008476 SDValue OutChains[4];
8477 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008478
Owen Anderson825b72b2009-08-11 20:47:22 +00008479 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8480 DAG.getConstant(10, MVT::i32));
8481 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008482
Chris Lattnera62fe662010-02-05 19:20:30 +00008483 // This is storing the opcode for MOV32ri.
8484 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008485 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008486 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008487 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008488 Trmp, MachinePointerInfo(TrmpAddr),
8489 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008490
Owen Anderson825b72b2009-08-11 20:47:22 +00008491 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8492 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008493 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8494 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008495 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008496
Chris Lattnera62fe662010-02-05 19:20:30 +00008497 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008498 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8499 DAG.getConstant(5, MVT::i32));
8500 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008501 MachinePointerInfo(TrmpAddr, 5),
8502 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008503
Owen Anderson825b72b2009-08-11 20:47:22 +00008504 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8505 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008506 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8507 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008508 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008509
Dan Gohman475871a2008-07-27 21:46:04 +00008510 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008511 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008512 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008513 }
8514}
8515
Dan Gohmand858e902010-04-17 15:26:15 +00008516SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8517 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008518 /*
8519 The rounding mode is in bits 11:10 of FPSR, and has the following
8520 settings:
8521 00 Round to nearest
8522 01 Round to -inf
8523 10 Round to +inf
8524 11 Round to 0
8525
8526 FLT_ROUNDS, on the other hand, expects the following:
8527 -1 Undefined
8528 0 Round to 0
8529 1 Round to nearest
8530 2 Round to +inf
8531 3 Round to -inf
8532
8533 To perform the conversion, we do:
8534 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8535 */
8536
8537 MachineFunction &MF = DAG.getMachineFunction();
8538 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00008539 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008540 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008541 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008542 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008543
8544 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008545 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008546 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008547
Michael J. Spencerec38de22010-10-10 22:04:20 +00008548
Chris Lattner2156b792010-09-22 01:11:26 +00008549 MachineMemOperand *MMO =
8550 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8551 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008552
Chris Lattner2156b792010-09-22 01:11:26 +00008553 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8554 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8555 DAG.getVTList(MVT::Other),
8556 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008557
8558 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008559 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008560 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008561
8562 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008563 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008564 DAG.getNode(ISD::SRL, DL, MVT::i16,
8565 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008566 CWD, DAG.getConstant(0x800, MVT::i16)),
8567 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008568 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008569 DAG.getNode(ISD::SRL, DL, MVT::i16,
8570 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008571 CWD, DAG.getConstant(0x400, MVT::i16)),
8572 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008573
Dan Gohman475871a2008-07-27 21:46:04 +00008574 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008575 DAG.getNode(ISD::AND, DL, MVT::i16,
8576 DAG.getNode(ISD::ADD, DL, MVT::i16,
8577 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008578 DAG.getConstant(1, MVT::i16)),
8579 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008580
8581
Duncan Sands83ec4b62008-06-06 12:08:01 +00008582 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008583 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008584}
8585
Dan Gohmand858e902010-04-17 15:26:15 +00008586SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008587 EVT VT = Op.getValueType();
8588 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008589 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008590 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008591
8592 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008593 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008594 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008595 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008596 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008597 }
Evan Cheng18efe262007-12-14 02:13:44 +00008598
Evan Cheng152804e2007-12-14 08:30:15 +00008599 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008600 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008601 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008602
8603 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008604 SDValue Ops[] = {
8605 Op,
8606 DAG.getConstant(NumBits+NumBits-1, OpVT),
8607 DAG.getConstant(X86::COND_E, MVT::i8),
8608 Op.getValue(1)
8609 };
8610 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008611
8612 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008613 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008614
Owen Anderson825b72b2009-08-11 20:47:22 +00008615 if (VT == MVT::i8)
8616 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008617 return Op;
8618}
8619
Dan Gohmand858e902010-04-17 15:26:15 +00008620SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008621 EVT VT = Op.getValueType();
8622 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008623 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008624 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008625
8626 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008627 if (VT == MVT::i8) {
8628 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008629 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008630 }
Evan Cheng152804e2007-12-14 08:30:15 +00008631
8632 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008633 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008634 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008635
8636 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008637 SDValue Ops[] = {
8638 Op,
8639 DAG.getConstant(NumBits, OpVT),
8640 DAG.getConstant(X86::COND_E, MVT::i8),
8641 Op.getValue(1)
8642 };
8643 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008644
Owen Anderson825b72b2009-08-11 20:47:22 +00008645 if (VT == MVT::i8)
8646 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008647 return Op;
8648}
8649
Dan Gohmand858e902010-04-17 15:26:15 +00008650SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008651 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008652 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008653 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008654
Mon P Wangaf9b9522008-12-18 21:42:19 +00008655 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8656 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8657 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8658 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8659 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8660 //
8661 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8662 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8663 // return AloBlo + AloBhi + AhiBlo;
8664
8665 SDValue A = Op.getOperand(0);
8666 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008667
Dale Johannesene4d209d2009-02-03 20:21:25 +00008668 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008669 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8670 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008671 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008672 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8673 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008674 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008675 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008676 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008677 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008678 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008679 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008680 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008681 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008682 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008683 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008684 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8685 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008686 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008687 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8688 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008689 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8690 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008691 return Res;
8692}
8693
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008694SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8695 EVT VT = Op.getValueType();
8696 DebugLoc dl = Op.getDebugLoc();
8697 SDValue R = Op.getOperand(0);
8698
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008699 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008700
Nate Begeman51409212010-07-28 00:21:48 +00008701 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8702
8703 if (VT == MVT::v4i32) {
8704 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8705 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8706 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8707
8708 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008709
Nate Begeman51409212010-07-28 00:21:48 +00008710 std::vector<Constant*> CV(4, CI);
8711 Constant *C = ConstantVector::get(CV);
8712 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8713 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008714 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008715 false, false, 16);
8716
8717 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008718 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008719 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8720 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8721 }
8722 if (VT == MVT::v16i8) {
8723 // a = a << 5;
8724 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8725 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8726 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8727
8728 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8729 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8730
8731 std::vector<Constant*> CVM1(16, CM1);
8732 std::vector<Constant*> CVM2(16, CM2);
8733 Constant *C = ConstantVector::get(CVM1);
8734 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8735 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008736 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008737 false, false, 16);
8738
8739 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8740 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8741 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8742 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8743 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008744 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008745 // a += a
8746 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008747
Nate Begeman51409212010-07-28 00:21:48 +00008748 C = ConstantVector::get(CVM2);
8749 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8750 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008751 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008752 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008753
Nate Begeman51409212010-07-28 00:21:48 +00008754 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8755 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8756 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8757 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8758 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008759 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008760 // a += a
8761 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008762
Nate Begeman51409212010-07-28 00:21:48 +00008763 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008764 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00008765 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8766 return R;
8767 }
8768 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008769}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008770
Dan Gohmand858e902010-04-17 15:26:15 +00008771SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008772 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8773 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008774 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8775 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008776 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008777 SDValue LHS = N->getOperand(0);
8778 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008779 unsigned BaseOp = 0;
8780 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008781 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008782 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008783 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008784 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008785 // A subtract of one will be selected as a INC. Note that INC doesn't
8786 // set CF, so we can't do this for UADDO.
8787 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8788 if (C->getAPIntValue() == 1) {
8789 BaseOp = X86ISD::INC;
8790 Cond = X86::COND_O;
8791 break;
8792 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008793 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008794 Cond = X86::COND_O;
8795 break;
8796 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008797 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008798 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008799 break;
8800 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008801 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8802 // set CF, so we can't do this for USUBO.
8803 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8804 if (C->getAPIntValue() == 1) {
8805 BaseOp = X86ISD::DEC;
8806 Cond = X86::COND_O;
8807 break;
8808 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008809 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008810 Cond = X86::COND_O;
8811 break;
8812 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008813 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008814 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008815 break;
8816 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008817 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008818 Cond = X86::COND_O;
8819 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008820 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
8821 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
8822 MVT::i32);
8823 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008824
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008825 SDValue SetCC =
8826 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8827 DAG.getConstant(X86::COND_O, MVT::i32),
8828 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008829
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008830 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8831 return Sum;
8832 }
Bill Wendling74c37652008-12-09 22:08:41 +00008833 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008834
Bill Wendling61edeb52008-12-02 01:06:39 +00008835 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008836 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008837 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008838
Bill Wendling61edeb52008-12-02 01:06:39 +00008839 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008840 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
8841 DAG.getConstant(Cond, MVT::i32),
8842 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008843
Bill Wendling61edeb52008-12-02 01:06:39 +00008844 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8845 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008846}
8847
Eric Christopher9a9d2752010-07-22 02:48:34 +00008848SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8849 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008850
Eric Christopherb6729dc2010-08-04 23:03:04 +00008851 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008852 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008853 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008854 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008855 SDValue Ops[] = {
8856 DAG.getRegister(X86::ESP, MVT::i32), // Base
8857 DAG.getTargetConstant(1, MVT::i8), // Scale
8858 DAG.getRegister(0, MVT::i32), // Index
8859 DAG.getTargetConstant(0, MVT::i32), // Disp
8860 DAG.getRegister(0, MVT::i32), // Segment.
8861 Zero,
8862 Chain
8863 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008864 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008865 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8866 array_lengthof(Ops));
8867 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008868 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008869
Eric Christopher9a9d2752010-07-22 02:48:34 +00008870 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008871 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008872 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008873
Chris Lattner132929a2010-08-14 17:26:09 +00008874 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8875 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8876 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8877 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008878
Chris Lattner132929a2010-08-14 17:26:09 +00008879 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8880 if (!Op1 && !Op2 && !Op3 && Op4)
8881 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008882
Chris Lattner132929a2010-08-14 17:26:09 +00008883 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8884 if (Op1 && !Op2 && !Op3 && !Op4)
8885 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008886
8887 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008888 // (MFENCE)>;
8889 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008890}
8891
Dan Gohmand858e902010-04-17 15:26:15 +00008892SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008893 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008894 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008895 unsigned Reg = 0;
8896 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008897 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008898 default:
8899 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008900 case MVT::i8: Reg = X86::AL; size = 1; break;
8901 case MVT::i16: Reg = X86::AX; size = 2; break;
8902 case MVT::i32: Reg = X86::EAX; size = 4; break;
8903 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008904 assert(Subtarget->is64Bit() && "Node not type legal!");
8905 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008906 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008907 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008908 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008909 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008910 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008911 Op.getOperand(1),
8912 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008913 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008914 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008915 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008916 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8917 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8918 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008919 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008920 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008921 return cpOut;
8922}
8923
Duncan Sands1607f052008-12-01 11:39:25 +00008924SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008925 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008926 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008927 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008928 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008929 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008930 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008931 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8932 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008933 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008934 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8935 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008936 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008937 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008938 rdx.getValue(1)
8939 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008940 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008941}
8942
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008943SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00008944 SelectionDAG &DAG) const {
8945 EVT SrcVT = Op.getOperand(0).getValueType();
8946 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00008947 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8948 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008949 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008950 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008951 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00008952 // i64 <=> MMX conversions are Legal.
8953 if (SrcVT==MVT::i64 && DstVT.isVector())
8954 return Op;
8955 if (DstVT==MVT::i64 && SrcVT.isVector())
8956 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008957 // MMX <=> MMX conversions are Legal.
8958 if (SrcVT.isVector() && DstVT.isVector())
8959 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008960 // All other conversions need to be expanded.
8961 return SDValue();
8962}
Chris Lattner5b856542010-12-20 00:59:46 +00008963
Dan Gohmand858e902010-04-17 15:26:15 +00008964SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008965 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008966 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008967 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008968 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008969 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008970 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008971 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008972 Node->getOperand(0),
8973 Node->getOperand(1), negOp,
8974 cast<AtomicSDNode>(Node)->getSrcValue(),
8975 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008976}
8977
Chris Lattner5b856542010-12-20 00:59:46 +00008978static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
8979 EVT VT = Op.getNode()->getValueType(0);
8980
8981 // Let legalize expand this if it isn't a legal type yet.
8982 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8983 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008984
Chris Lattner5b856542010-12-20 00:59:46 +00008985 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008986
Chris Lattner5b856542010-12-20 00:59:46 +00008987 unsigned Opc;
8988 bool ExtraOp = false;
8989 switch (Op.getOpcode()) {
8990 default: assert(0 && "Invalid code");
8991 case ISD::ADDC: Opc = X86ISD::ADD; break;
8992 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
8993 case ISD::SUBC: Opc = X86ISD::SUB; break;
8994 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
8995 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008996
Chris Lattner5b856542010-12-20 00:59:46 +00008997 if (!ExtraOp)
8998 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
8999 Op.getOperand(1));
9000 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9001 Op.getOperand(1), Op.getOperand(2));
9002}
9003
Evan Cheng0db9fe62006-04-25 20:13:52 +00009004/// LowerOperation - Provide custom lowering hooks for some operations.
9005///
Dan Gohmand858e902010-04-17 15:26:15 +00009006SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009007 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009008 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00009009 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009010 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9011 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009012 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009013 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009014 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9015 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9016 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009017 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009018 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009019 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9020 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9021 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009022 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009023 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009024 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009025 case ISD::SHL_PARTS:
9026 case ISD::SRA_PARTS:
9027 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
9028 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009029 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009030 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009031 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009032 case ISD::FABS: return LowerFABS(Op, DAG);
9033 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009034 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009035 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009036 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009037 case ISD::SELECT: return LowerSELECT(Op, DAG);
9038 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009039 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009040 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009041 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009042 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009043 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009044 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9045 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009046 case ISD::FRAME_TO_ARGS_OFFSET:
9047 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009048 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009049 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009050 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009051 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009052 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9053 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009054 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009055 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009056 case ISD::SADDO:
9057 case ISD::UADDO:
9058 case ISD::SSUBO:
9059 case ISD::USUBO:
9060 case ISD::SMULO:
9061 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009062 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009063 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009064 case ISD::ADDC:
9065 case ISD::ADDE:
9066 case ISD::SUBC:
9067 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009068 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009069}
9070
Duncan Sands1607f052008-12-01 11:39:25 +00009071void X86TargetLowering::
9072ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009073 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009074 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009076 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009077
9078 SDValue Chain = Node->getOperand(0);
9079 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009080 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009081 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009082 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009083 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009084 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009085 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009086 SDValue Result =
9087 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9088 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009089 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009090 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009091 Results.push_back(Result.getValue(2));
9092}
9093
Duncan Sands126d9072008-07-04 11:47:58 +00009094/// ReplaceNodeResults - Replace a node with an illegal result type
9095/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009096void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9097 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009098 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009099 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009100 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009101 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009102 assert(false && "Do not know how to custom type legalize this operation!");
9103 return;
Chris Lattner5b856542010-12-20 00:59:46 +00009104 case ISD::ADDC:
9105 case ISD::ADDE:
9106 case ISD::SUBC:
9107 case ISD::SUBE:
9108 // We don't want to expand or promote these.
9109 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009110 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009111 std::pair<SDValue,SDValue> Vals =
9112 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009113 SDValue FIST = Vals.first, StackSlot = Vals.second;
9114 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009115 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009116 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009117 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9118 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009119 }
9120 return;
9121 }
9122 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009123 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009124 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009125 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009126 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009127 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009128 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009129 eax.getValue(2));
9130 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
9131 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00009132 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009133 Results.push_back(edx.getValue(1));
9134 return;
9135 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009136 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00009137 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009138 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00009139 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009140 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9141 DAG.getConstant(0, MVT::i32));
9142 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9143 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009144 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
9145 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009146 cpInL.getValue(1));
9147 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009148 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9149 DAG.getConstant(0, MVT::i32));
9150 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9151 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009152 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00009153 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009154 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009155 swapInL.getValue(1));
9156 SDValue Ops[] = { swapInH.getValue(0),
9157 N->getOperand(1),
9158 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009159 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00009160 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
9161 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
9162 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00009163 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009164 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009165 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009166 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00009167 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009168 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009169 Results.push_back(cpOutH.getValue(1));
9170 return;
9171 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009172 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00009173 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
9174 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009175 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00009176 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
9177 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009178 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00009179 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
9180 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009181 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00009182 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
9183 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009184 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00009185 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
9186 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009187 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00009188 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
9189 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009190 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00009191 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
9192 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00009193 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00009194}
9195
Evan Cheng72261582005-12-20 06:22:03 +00009196const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
9197 switch (Opcode) {
9198 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00009199 case X86ISD::BSF: return "X86ISD::BSF";
9200 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00009201 case X86ISD::SHLD: return "X86ISD::SHLD";
9202 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00009203 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009204 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00009205 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009206 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00009207 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00009208 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00009209 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
9210 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
9211 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00009212 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00009213 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00009214 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00009215 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00009216 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00009217 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00009218 case X86ISD::COMI: return "X86ISD::COMI";
9219 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00009220 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00009221 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00009222 case X86ISD::CMOV: return "X86ISD::CMOV";
9223 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00009224 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00009225 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
9226 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00009227 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00009228 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00009229 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009230 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00009231 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009232 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
9233 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00009234 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00009235 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Nate Begemanb65c1752010-12-17 22:55:37 +00009236 case X86ISD::PANDN: return "X86ISD::PANDN";
9237 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
9238 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
9239 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00009240 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00009241 case X86ISD::FMAX: return "X86ISD::FMAX";
9242 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00009243 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
9244 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009245 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00009246 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009247 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00009248 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009249 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00009250 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
9251 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009252 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
9253 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
9254 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
9255 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
9256 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
9257 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00009258 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
9259 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00009260 case X86ISD::VSHL: return "X86ISD::VSHL";
9261 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00009262 case X86ISD::CMPPD: return "X86ISD::CMPPD";
9263 case X86ISD::CMPPS: return "X86ISD::CMPPS";
9264 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
9265 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
9266 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
9267 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
9268 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
9269 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
9270 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
9271 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009272 case X86ISD::ADD: return "X86ISD::ADD";
9273 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00009274 case X86ISD::ADC: return "X86ISD::ADC";
9275 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00009276 case X86ISD::SMUL: return "X86ISD::SMUL";
9277 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00009278 case X86ISD::INC: return "X86ISD::INC";
9279 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00009280 case X86ISD::OR: return "X86ISD::OR";
9281 case X86ISD::XOR: return "X86ISD::XOR";
9282 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00009283 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00009284 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009285 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009286 case X86ISD::PALIGN: return "X86ISD::PALIGN";
9287 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
9288 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
9289 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
9290 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
9291 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
9292 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
9293 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
9294 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009295 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00009296 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009297 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00009298 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
9299 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009300 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
9301 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
9302 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
9303 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
9304 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
9305 case X86ISD::MOVSD: return "X86ISD::MOVSD";
9306 case X86ISD::MOVSS: return "X86ISD::MOVSS";
9307 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
9308 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
9309 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
9310 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
9311 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
9312 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
9313 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
9314 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
9315 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
9316 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
9317 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
9318 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00009319 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00009320 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009321 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00009322 }
9323}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009324
Chris Lattnerc9addb72007-03-30 23:15:24 +00009325// isLegalAddressingMode - Return true if the addressing mode represented
9326// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009327bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00009328 const Type *Ty) const {
9329 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009330 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009331 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009332
Chris Lattnerc9addb72007-03-30 23:15:24 +00009333 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009334 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009335 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009336
Chris Lattnerc9addb72007-03-30 23:15:24 +00009337 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00009338 unsigned GVFlags =
9339 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009340
Chris Lattnerdfed4132009-07-10 07:38:24 +00009341 // If a reference to this global requires an extra load, we can't fold it.
9342 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009343 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009344
Chris Lattnerdfed4132009-07-10 07:38:24 +00009345 // If BaseGV requires a register for the PIC base, we cannot also have a
9346 // BaseReg specified.
9347 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00009348 return false;
Evan Cheng52787842007-08-01 23:46:47 +00009349
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009350 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00009351 if ((M != CodeModel::Small || R != Reloc::Static) &&
9352 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009353 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00009354 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009355
Chris Lattnerc9addb72007-03-30 23:15:24 +00009356 switch (AM.Scale) {
9357 case 0:
9358 case 1:
9359 case 2:
9360 case 4:
9361 case 8:
9362 // These scales always work.
9363 break;
9364 case 3:
9365 case 5:
9366 case 9:
9367 // These scales are formed with basereg+scalereg. Only accept if there is
9368 // no basereg yet.
9369 if (AM.HasBaseReg)
9370 return false;
9371 break;
9372 default: // Other stuff never works.
9373 return false;
9374 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009375
Chris Lattnerc9addb72007-03-30 23:15:24 +00009376 return true;
9377}
9378
9379
Evan Cheng2bd122c2007-10-26 01:56:11 +00009380bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009381 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00009382 return false;
Evan Chenge127a732007-10-29 07:57:50 +00009383 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9384 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009385 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00009386 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009387 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00009388}
9389
Owen Andersone50ed302009-08-10 22:56:29 +00009390bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009391 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009392 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009393 unsigned NumBits1 = VT1.getSizeInBits();
9394 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009395 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009396 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009397 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009398}
Evan Cheng2bd122c2007-10-26 01:56:11 +00009399
Dan Gohman97121ba2009-04-08 00:15:30 +00009400bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009401 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009402 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009403}
9404
Owen Andersone50ed302009-08-10 22:56:29 +00009405bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009406 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009407 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009408}
9409
Owen Andersone50ed302009-08-10 22:56:29 +00009410bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009411 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009412 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009413}
9414
Evan Cheng60c07e12006-07-05 22:17:51 +00009415/// isShuffleMaskLegal - Targets can use this to indicate that they only
9416/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9417/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9418/// are assumed to be legal.
9419bool
Eric Christopherfd179292009-08-27 18:07:15 +00009420X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009421 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009422 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009423 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009424 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009425
Nate Begemana09008b2009-10-19 02:17:23 +00009426 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009427 return (VT.getVectorNumElements() == 2 ||
9428 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9429 isMOVLMask(M, VT) ||
9430 isSHUFPMask(M, VT) ||
9431 isPSHUFDMask(M, VT) ||
9432 isPSHUFHWMask(M, VT) ||
9433 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009434 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009435 isUNPCKLMask(M, VT) ||
9436 isUNPCKHMask(M, VT) ||
9437 isUNPCKL_v_undef_Mask(M, VT) ||
9438 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009439}
9440
Dan Gohman7d8143f2008-04-09 20:09:42 +00009441bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009442X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009443 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009444 unsigned NumElts = VT.getVectorNumElements();
9445 // FIXME: This collection of masks seems suspect.
9446 if (NumElts == 2)
9447 return true;
9448 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9449 return (isMOVLMask(Mask, VT) ||
9450 isCommutedMOVLMask(Mask, VT, true) ||
9451 isSHUFPMask(Mask, VT) ||
9452 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009453 }
9454 return false;
9455}
9456
9457//===----------------------------------------------------------------------===//
9458// X86 Scheduler Hooks
9459//===----------------------------------------------------------------------===//
9460
Mon P Wang63307c32008-05-05 19:05:59 +00009461// private utility function
9462MachineBasicBlock *
9463X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9464 MachineBasicBlock *MBB,
9465 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009466 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009467 unsigned LoadOpc,
9468 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009469 unsigned notOpc,
9470 unsigned EAXreg,
9471 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009472 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009473 // For the atomic bitwise operator, we generate
9474 // thisMBB:
9475 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009476 // ld t1 = [bitinstr.addr]
9477 // op t2 = t1, [bitinstr.val]
9478 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009479 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9480 // bz newMBB
9481 // fallthrough -->nextMBB
9482 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9483 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009484 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009485 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009486
Mon P Wang63307c32008-05-05 19:05:59 +00009487 /// First build the CFG
9488 MachineFunction *F = MBB->getParent();
9489 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009490 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9491 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9492 F->insert(MBBIter, newMBB);
9493 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009494
Dan Gohman14152b42010-07-06 20:24:04 +00009495 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9496 nextMBB->splice(nextMBB->begin(), thisMBB,
9497 llvm::next(MachineBasicBlock::iterator(bInstr)),
9498 thisMBB->end());
9499 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009500
Mon P Wang63307c32008-05-05 19:05:59 +00009501 // Update thisMBB to fall through to newMBB
9502 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009503
Mon P Wang63307c32008-05-05 19:05:59 +00009504 // newMBB jumps to itself and fall through to nextMBB
9505 newMBB->addSuccessor(nextMBB);
9506 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009507
Mon P Wang63307c32008-05-05 19:05:59 +00009508 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009509 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009510 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009511 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009512 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009513 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009514 int numArgs = bInstr->getNumOperands() - 1;
9515 for (int i=0; i < numArgs; ++i)
9516 argOpers[i] = &bInstr->getOperand(i+1);
9517
9518 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009519 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009520 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009521
Dale Johannesen140be2d2008-08-19 18:47:28 +00009522 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009523 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009524 for (int i=0; i <= lastAddrIndx; ++i)
9525 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009526
Dale Johannesen140be2d2008-08-19 18:47:28 +00009527 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009528 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009529 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009530 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009531 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009532 tt = t1;
9533
Dale Johannesen140be2d2008-08-19 18:47:28 +00009534 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009535 assert((argOpers[valArgIndx]->isReg() ||
9536 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009537 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009538 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009539 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009540 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009541 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009542 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009543 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009544
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009545 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009546 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009547
Dale Johannesene4d209d2009-02-03 20:21:25 +00009548 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009549 for (int i=0; i <= lastAddrIndx; ++i)
9550 (*MIB).addOperand(*argOpers[i]);
9551 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009552 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009553 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9554 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009555
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009556 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009557 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009558
Mon P Wang63307c32008-05-05 19:05:59 +00009559 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009560 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009561
Dan Gohman14152b42010-07-06 20:24:04 +00009562 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009563 return nextMBB;
9564}
9565
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009566// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009567MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009568X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9569 MachineBasicBlock *MBB,
9570 unsigned regOpcL,
9571 unsigned regOpcH,
9572 unsigned immOpcL,
9573 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009574 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009575 // For the atomic bitwise operator, we generate
9576 // thisMBB (instructions are in pairs, except cmpxchg8b)
9577 // ld t1,t2 = [bitinstr.addr]
9578 // newMBB:
9579 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9580 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009581 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009582 // mov ECX, EBX <- t5, t6
9583 // mov EAX, EDX <- t1, t2
9584 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9585 // mov t3, t4 <- EAX, EDX
9586 // bz newMBB
9587 // result in out1, out2
9588 // fallthrough -->nextMBB
9589
9590 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9591 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009592 const unsigned NotOpc = X86::NOT32r;
9593 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9594 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9595 MachineFunction::iterator MBBIter = MBB;
9596 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009597
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009598 /// First build the CFG
9599 MachineFunction *F = MBB->getParent();
9600 MachineBasicBlock *thisMBB = MBB;
9601 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9602 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9603 F->insert(MBBIter, newMBB);
9604 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009605
Dan Gohman14152b42010-07-06 20:24:04 +00009606 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9607 nextMBB->splice(nextMBB->begin(), thisMBB,
9608 llvm::next(MachineBasicBlock::iterator(bInstr)),
9609 thisMBB->end());
9610 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009611
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009612 // Update thisMBB to fall through to newMBB
9613 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009614
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009615 // newMBB jumps to itself and fall through to nextMBB
9616 newMBB->addSuccessor(nextMBB);
9617 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009618
Dale Johannesene4d209d2009-02-03 20:21:25 +00009619 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009620 // Insert instructions into newMBB based on incoming instruction
9621 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009622 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009623 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009624 MachineOperand& dest1Oper = bInstr->getOperand(0);
9625 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009626 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9627 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009628 argOpers[i] = &bInstr->getOperand(i+2);
9629
Dan Gohman71ea4e52010-05-14 21:01:44 +00009630 // We use some of the operands multiple times, so conservatively just
9631 // clear any kill flags that might be present.
9632 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9633 argOpers[i]->setIsKill(false);
9634 }
9635
Evan Chengad5b52f2010-01-08 19:14:57 +00009636 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009637 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009638
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009639 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009640 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009641 for (int i=0; i <= lastAddrIndx; ++i)
9642 (*MIB).addOperand(*argOpers[i]);
9643 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009644 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009645 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009646 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009647 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009648 MachineOperand newOp3 = *(argOpers[3]);
9649 if (newOp3.isImm())
9650 newOp3.setImm(newOp3.getImm()+4);
9651 else
9652 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009653 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009654 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009655
9656 // t3/4 are defined later, at the bottom of the loop
9657 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9658 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009659 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009660 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009661 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009662 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9663
Evan Cheng306b4ca2010-01-08 23:41:50 +00009664 // The subsequent operations should be using the destination registers of
9665 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009666 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009667 t1 = F->getRegInfo().createVirtualRegister(RC);
9668 t2 = F->getRegInfo().createVirtualRegister(RC);
9669 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9670 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009671 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009672 t1 = dest1Oper.getReg();
9673 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009674 }
9675
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009676 int valArgIndx = lastAddrIndx + 1;
9677 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009678 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009679 "invalid operand");
9680 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9681 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009682 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009683 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009684 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009685 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009686 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009687 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009688 (*MIB).addOperand(*argOpers[valArgIndx]);
9689 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009690 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009691 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009692 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009693 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009694 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009695 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009696 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009697 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009698 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009699 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009700
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009701 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009702 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009703 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009704 MIB.addReg(t2);
9705
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009706 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009707 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009708 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009709 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009710
Dale Johannesene4d209d2009-02-03 20:21:25 +00009711 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009712 for (int i=0; i <= lastAddrIndx; ++i)
9713 (*MIB).addOperand(*argOpers[i]);
9714
9715 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009716 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9717 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009718
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009719 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009720 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009721 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009722 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009723
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009724 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009725 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009726
Dan Gohman14152b42010-07-06 20:24:04 +00009727 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009728 return nextMBB;
9729}
9730
9731// private utility function
9732MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009733X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9734 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009735 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009736 // For the atomic min/max operator, we generate
9737 // thisMBB:
9738 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009739 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009740 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009741 // cmp t1, t2
9742 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009743 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009744 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9745 // bz newMBB
9746 // fallthrough -->nextMBB
9747 //
9748 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9749 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009750 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009751 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009752
Mon P Wang63307c32008-05-05 19:05:59 +00009753 /// First build the CFG
9754 MachineFunction *F = MBB->getParent();
9755 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009756 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9757 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9758 F->insert(MBBIter, newMBB);
9759 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009760
Dan Gohman14152b42010-07-06 20:24:04 +00009761 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9762 nextMBB->splice(nextMBB->begin(), thisMBB,
9763 llvm::next(MachineBasicBlock::iterator(mInstr)),
9764 thisMBB->end());
9765 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009766
Mon P Wang63307c32008-05-05 19:05:59 +00009767 // Update thisMBB to fall through to newMBB
9768 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009769
Mon P Wang63307c32008-05-05 19:05:59 +00009770 // newMBB jumps to newMBB and fall through to nextMBB
9771 newMBB->addSuccessor(nextMBB);
9772 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009773
Dale Johannesene4d209d2009-02-03 20:21:25 +00009774 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009775 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009776 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009777 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009778 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009779 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009780 int numArgs = mInstr->getNumOperands() - 1;
9781 for (int i=0; i < numArgs; ++i)
9782 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009783
Mon P Wang63307c32008-05-05 19:05:59 +00009784 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009785 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009786 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009787
Mon P Wangab3e7472008-05-05 22:56:23 +00009788 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009789 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009790 for (int i=0; i <= lastAddrIndx; ++i)
9791 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009792
Mon P Wang63307c32008-05-05 19:05:59 +00009793 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009794 assert((argOpers[valArgIndx]->isReg() ||
9795 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009796 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009797
9798 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009799 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009800 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009801 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009802 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009803 (*MIB).addOperand(*argOpers[valArgIndx]);
9804
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009805 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009806 MIB.addReg(t1);
9807
Dale Johannesene4d209d2009-02-03 20:21:25 +00009808 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009809 MIB.addReg(t1);
9810 MIB.addReg(t2);
9811
9812 // Generate movc
9813 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009814 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009815 MIB.addReg(t2);
9816 MIB.addReg(t1);
9817
9818 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009819 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009820 for (int i=0; i <= lastAddrIndx; ++i)
9821 (*MIB).addOperand(*argOpers[i]);
9822 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009823 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009824 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9825 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009826
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009827 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009828 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009829
Mon P Wang63307c32008-05-05 19:05:59 +00009830 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009831 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009832
Dan Gohman14152b42010-07-06 20:24:04 +00009833 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009834 return nextMBB;
9835}
9836
Eric Christopherf83a5de2009-08-27 18:08:16 +00009837// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009838// or XMM0_V32I8 in AVX all of this code can be replaced with that
9839// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009840MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009841X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009842 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009843 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9844 "Target must have SSE4.2 or AVX features enabled");
9845
Eric Christopherb120ab42009-08-18 22:50:32 +00009846 DebugLoc dl = MI->getDebugLoc();
9847 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +00009848 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009849 if (!Subtarget->hasAVX()) {
9850 if (memArg)
9851 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9852 else
9853 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9854 } else {
9855 if (memArg)
9856 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9857 else
9858 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9859 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009860
Eric Christopher41c902f2010-11-30 08:20:21 +00009861 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +00009862 for (unsigned i = 0; i < numArgs; ++i) {
9863 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +00009864 if (!(Op.isReg() && Op.isImplicit()))
9865 MIB.addOperand(Op);
9866 }
Eric Christopher41c902f2010-11-30 08:20:21 +00009867 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +00009868 .addReg(X86::XMM0);
9869
Dan Gohman14152b42010-07-06 20:24:04 +00009870 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009871 return BB;
9872}
9873
9874MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +00009875X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009876 DebugLoc dl = MI->getDebugLoc();
9877 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009878
Eric Christopher228232b2010-11-30 07:20:12 +00009879 // Address into RAX/EAX, other two args into ECX, EDX.
9880 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
9881 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
9882 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
9883 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +00009884 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009885
Eric Christopher228232b2010-11-30 07:20:12 +00009886 unsigned ValOps = X86::AddrNumOperands;
9887 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9888 .addReg(MI->getOperand(ValOps).getReg());
9889 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
9890 .addReg(MI->getOperand(ValOps+1).getReg());
9891
9892 // The instruction doesn't actually take any operands though.
9893 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009894
Eric Christopher228232b2010-11-30 07:20:12 +00009895 MI->eraseFromParent(); // The pseudo is gone now.
9896 return BB;
9897}
9898
9899MachineBasicBlock *
9900X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009901 DebugLoc dl = MI->getDebugLoc();
9902 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009903
Eric Christopher228232b2010-11-30 07:20:12 +00009904 // First arg in ECX, the second in EAX.
9905 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9906 .addReg(MI->getOperand(0).getReg());
9907 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
9908 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009909
Eric Christopher228232b2010-11-30 07:20:12 +00009910 // The instruction doesn't actually take any operands though.
9911 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009912
Eric Christopher228232b2010-11-30 07:20:12 +00009913 MI->eraseFromParent(); // The pseudo is gone now.
9914 return BB;
9915}
9916
9917MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +00009918X86TargetLowering::EmitVAARG64WithCustomInserter(
9919 MachineInstr *MI,
9920 MachineBasicBlock *MBB) const {
9921 // Emit va_arg instruction on X86-64.
9922
9923 // Operands to this pseudo-instruction:
9924 // 0 ) Output : destination address (reg)
9925 // 1-5) Input : va_list address (addr, i64mem)
9926 // 6 ) ArgSize : Size (in bytes) of vararg type
9927 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
9928 // 8 ) Align : Alignment of type
9929 // 9 ) EFLAGS (implicit-def)
9930
9931 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
9932 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
9933
9934 unsigned DestReg = MI->getOperand(0).getReg();
9935 MachineOperand &Base = MI->getOperand(1);
9936 MachineOperand &Scale = MI->getOperand(2);
9937 MachineOperand &Index = MI->getOperand(3);
9938 MachineOperand &Disp = MI->getOperand(4);
9939 MachineOperand &Segment = MI->getOperand(5);
9940 unsigned ArgSize = MI->getOperand(6).getImm();
9941 unsigned ArgMode = MI->getOperand(7).getImm();
9942 unsigned Align = MI->getOperand(8).getImm();
9943
9944 // Memory Reference
9945 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
9946 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
9947 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
9948
9949 // Machine Information
9950 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9951 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
9952 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
9953 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
9954 DebugLoc DL = MI->getDebugLoc();
9955
9956 // struct va_list {
9957 // i32 gp_offset
9958 // i32 fp_offset
9959 // i64 overflow_area (address)
9960 // i64 reg_save_area (address)
9961 // }
9962 // sizeof(va_list) = 24
9963 // alignment(va_list) = 8
9964
9965 unsigned TotalNumIntRegs = 6;
9966 unsigned TotalNumXMMRegs = 8;
9967 bool UseGPOffset = (ArgMode == 1);
9968 bool UseFPOffset = (ArgMode == 2);
9969 unsigned MaxOffset = TotalNumIntRegs * 8 +
9970 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
9971
9972 /* Align ArgSize to a multiple of 8 */
9973 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
9974 bool NeedsAlign = (Align > 8);
9975
9976 MachineBasicBlock *thisMBB = MBB;
9977 MachineBasicBlock *overflowMBB;
9978 MachineBasicBlock *offsetMBB;
9979 MachineBasicBlock *endMBB;
9980
9981 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
9982 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
9983 unsigned OffsetReg = 0;
9984
9985 if (!UseGPOffset && !UseFPOffset) {
9986 // If we only pull from the overflow region, we don't create a branch.
9987 // We don't need to alter control flow.
9988 OffsetDestReg = 0; // unused
9989 OverflowDestReg = DestReg;
9990
9991 offsetMBB = NULL;
9992 overflowMBB = thisMBB;
9993 endMBB = thisMBB;
9994 } else {
9995 // First emit code to check if gp_offset (or fp_offset) is below the bound.
9996 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
9997 // If not, pull from overflow_area. (branch to overflowMBB)
9998 //
9999 // thisMBB
10000 // | .
10001 // | .
10002 // offsetMBB overflowMBB
10003 // | .
10004 // | .
10005 // endMBB
10006
10007 // Registers for the PHI in endMBB
10008 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10009 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10010
10011 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10012 MachineFunction *MF = MBB->getParent();
10013 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10014 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10015 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10016
10017 MachineFunction::iterator MBBIter = MBB;
10018 ++MBBIter;
10019
10020 // Insert the new basic blocks
10021 MF->insert(MBBIter, offsetMBB);
10022 MF->insert(MBBIter, overflowMBB);
10023 MF->insert(MBBIter, endMBB);
10024
10025 // Transfer the remainder of MBB and its successor edges to endMBB.
10026 endMBB->splice(endMBB->begin(), thisMBB,
10027 llvm::next(MachineBasicBlock::iterator(MI)),
10028 thisMBB->end());
10029 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10030
10031 // Make offsetMBB and overflowMBB successors of thisMBB
10032 thisMBB->addSuccessor(offsetMBB);
10033 thisMBB->addSuccessor(overflowMBB);
10034
10035 // endMBB is a successor of both offsetMBB and overflowMBB
10036 offsetMBB->addSuccessor(endMBB);
10037 overflowMBB->addSuccessor(endMBB);
10038
10039 // Load the offset value into a register
10040 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10041 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10042 .addOperand(Base)
10043 .addOperand(Scale)
10044 .addOperand(Index)
10045 .addDisp(Disp, UseFPOffset ? 4 : 0)
10046 .addOperand(Segment)
10047 .setMemRefs(MMOBegin, MMOEnd);
10048
10049 // Check if there is enough room left to pull this argument.
10050 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10051 .addReg(OffsetReg)
10052 .addImm(MaxOffset + 8 - ArgSizeA8);
10053
10054 // Branch to "overflowMBB" if offset >= max
10055 // Fall through to "offsetMBB" otherwise
10056 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10057 .addMBB(overflowMBB);
10058 }
10059
10060 // In offsetMBB, emit code to use the reg_save_area.
10061 if (offsetMBB) {
10062 assert(OffsetReg != 0);
10063
10064 // Read the reg_save_area address.
10065 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10066 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10067 .addOperand(Base)
10068 .addOperand(Scale)
10069 .addOperand(Index)
10070 .addDisp(Disp, 16)
10071 .addOperand(Segment)
10072 .setMemRefs(MMOBegin, MMOEnd);
10073
10074 // Zero-extend the offset
10075 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10076 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10077 .addImm(0)
10078 .addReg(OffsetReg)
10079 .addImm(X86::sub_32bit);
10080
10081 // Add the offset to the reg_save_area to get the final address.
10082 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10083 .addReg(OffsetReg64)
10084 .addReg(RegSaveReg);
10085
10086 // Compute the offset for the next argument
10087 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10088 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10089 .addReg(OffsetReg)
10090 .addImm(UseFPOffset ? 16 : 8);
10091
10092 // Store it back into the va_list.
10093 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10094 .addOperand(Base)
10095 .addOperand(Scale)
10096 .addOperand(Index)
10097 .addDisp(Disp, UseFPOffset ? 4 : 0)
10098 .addOperand(Segment)
10099 .addReg(NextOffsetReg)
10100 .setMemRefs(MMOBegin, MMOEnd);
10101
10102 // Jump to endMBB
10103 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10104 .addMBB(endMBB);
10105 }
10106
10107 //
10108 // Emit code to use overflow area
10109 //
10110
10111 // Load the overflow_area address into a register.
10112 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10113 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10114 .addOperand(Base)
10115 .addOperand(Scale)
10116 .addOperand(Index)
10117 .addDisp(Disp, 8)
10118 .addOperand(Segment)
10119 .setMemRefs(MMOBegin, MMOEnd);
10120
10121 // If we need to align it, do so. Otherwise, just copy the address
10122 // to OverflowDestReg.
10123 if (NeedsAlign) {
10124 // Align the overflow address
10125 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
10126 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
10127
10128 // aligned_addr = (addr + (align-1)) & ~(align-1)
10129 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
10130 .addReg(OverflowAddrReg)
10131 .addImm(Align-1);
10132
10133 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
10134 .addReg(TmpReg)
10135 .addImm(~(uint64_t)(Align-1));
10136 } else {
10137 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
10138 .addReg(OverflowAddrReg);
10139 }
10140
10141 // Compute the next overflow address after this argument.
10142 // (the overflow address should be kept 8-byte aligned)
10143 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
10144 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
10145 .addReg(OverflowDestReg)
10146 .addImm(ArgSizeA8);
10147
10148 // Store the new overflow address.
10149 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
10150 .addOperand(Base)
10151 .addOperand(Scale)
10152 .addOperand(Index)
10153 .addDisp(Disp, 8)
10154 .addOperand(Segment)
10155 .addReg(NextAddrReg)
10156 .setMemRefs(MMOBegin, MMOEnd);
10157
10158 // If we branched, emit the PHI to the front of endMBB.
10159 if (offsetMBB) {
10160 BuildMI(*endMBB, endMBB->begin(), DL,
10161 TII->get(X86::PHI), DestReg)
10162 .addReg(OffsetDestReg).addMBB(offsetMBB)
10163 .addReg(OverflowDestReg).addMBB(overflowMBB);
10164 }
10165
10166 // Erase the pseudo instruction
10167 MI->eraseFromParent();
10168
10169 return endMBB;
10170}
10171
10172MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000010173X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
10174 MachineInstr *MI,
10175 MachineBasicBlock *MBB) const {
10176 // Emit code to save XMM registers to the stack. The ABI says that the
10177 // number of registers to save is given in %al, so it's theoretically
10178 // possible to do an indirect jump trick to avoid saving all of them,
10179 // however this code takes a simpler approach and just executes all
10180 // of the stores if %al is non-zero. It's less code, and it's probably
10181 // easier on the hardware branch predictor, and stores aren't all that
10182 // expensive anyway.
10183
10184 // Create the new basic blocks. One block contains all the XMM stores,
10185 // and one block is the final destination regardless of whether any
10186 // stores were performed.
10187 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10188 MachineFunction *F = MBB->getParent();
10189 MachineFunction::iterator MBBIter = MBB;
10190 ++MBBIter;
10191 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
10192 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
10193 F->insert(MBBIter, XMMSaveMBB);
10194 F->insert(MBBIter, EndMBB);
10195
Dan Gohman14152b42010-07-06 20:24:04 +000010196 // Transfer the remainder of MBB and its successor edges to EndMBB.
10197 EndMBB->splice(EndMBB->begin(), MBB,
10198 llvm::next(MachineBasicBlock::iterator(MI)),
10199 MBB->end());
10200 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
10201
Dan Gohmand6708ea2009-08-15 01:38:56 +000010202 // The original block will now fall through to the XMM save block.
10203 MBB->addSuccessor(XMMSaveMBB);
10204 // The XMMSaveMBB will fall through to the end block.
10205 XMMSaveMBB->addSuccessor(EndMBB);
10206
10207 // Now add the instructions.
10208 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10209 DebugLoc DL = MI->getDebugLoc();
10210
10211 unsigned CountReg = MI->getOperand(0).getReg();
10212 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
10213 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
10214
10215 if (!Subtarget->isTargetWin64()) {
10216 // If %al is 0, branch around the XMM save block.
10217 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010218 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010219 MBB->addSuccessor(EndMBB);
10220 }
10221
10222 // In the XMM save block, save all the XMM argument registers.
10223 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
10224 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000010225 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000010226 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000010227 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000010228 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000010229 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010230 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
10231 .addFrameIndex(RegSaveFrameIndex)
10232 .addImm(/*Scale=*/1)
10233 .addReg(/*IndexReg=*/0)
10234 .addImm(/*Disp=*/Offset)
10235 .addReg(/*Segment=*/0)
10236 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000010237 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010238 }
10239
Dan Gohman14152b42010-07-06 20:24:04 +000010240 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010241
10242 return EndMBB;
10243}
Mon P Wang63307c32008-05-05 19:05:59 +000010244
Evan Cheng60c07e12006-07-05 22:17:51 +000010245MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000010246X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010247 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000010248 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10249 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000010250
Chris Lattner52600972009-09-02 05:57:00 +000010251 // To "insert" a SELECT_CC instruction, we actually have to insert the
10252 // diamond control-flow pattern. The incoming instruction knows the
10253 // destination vreg to set, the condition code register to branch on, the
10254 // true/false values to select between, and a branch opcode to use.
10255 const BasicBlock *LLVM_BB = BB->getBasicBlock();
10256 MachineFunction::iterator It = BB;
10257 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000010258
Chris Lattner52600972009-09-02 05:57:00 +000010259 // thisMBB:
10260 // ...
10261 // TrueVal = ...
10262 // cmpTY ccX, r1, r2
10263 // bCC copy1MBB
10264 // fallthrough --> copy0MBB
10265 MachineBasicBlock *thisMBB = BB;
10266 MachineFunction *F = BB->getParent();
10267 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
10268 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000010269 F->insert(It, copy0MBB);
10270 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000010271
Bill Wendling730c07e2010-06-25 20:48:10 +000010272 // If the EFLAGS register isn't dead in the terminator, then claim that it's
10273 // live into the sink and copy blocks.
10274 const MachineFunction *MF = BB->getParent();
10275 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
10276 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000010277
Dan Gohman14152b42010-07-06 20:24:04 +000010278 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
10279 const MachineOperand &MO = MI->getOperand(I);
10280 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000010281 unsigned Reg = MO.getReg();
10282 if (Reg != X86::EFLAGS) continue;
10283 copy0MBB->addLiveIn(Reg);
10284 sinkMBB->addLiveIn(Reg);
10285 }
10286
Dan Gohman14152b42010-07-06 20:24:04 +000010287 // Transfer the remainder of BB and its successor edges to sinkMBB.
10288 sinkMBB->splice(sinkMBB->begin(), BB,
10289 llvm::next(MachineBasicBlock::iterator(MI)),
10290 BB->end());
10291 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
10292
10293 // Add the true and fallthrough blocks as its successors.
10294 BB->addSuccessor(copy0MBB);
10295 BB->addSuccessor(sinkMBB);
10296
10297 // Create the conditional branch instruction.
10298 unsigned Opc =
10299 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
10300 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
10301
Chris Lattner52600972009-09-02 05:57:00 +000010302 // copy0MBB:
10303 // %FalseValue = ...
10304 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000010305 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000010306
Chris Lattner52600972009-09-02 05:57:00 +000010307 // sinkMBB:
10308 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
10309 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000010310 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
10311 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000010312 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
10313 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
10314
Dan Gohman14152b42010-07-06 20:24:04 +000010315 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000010316 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000010317}
10318
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010319MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010320X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010321 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010322 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10323 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010324
10325 // The lowering is pretty easy: we're just emitting the call to _alloca. The
10326 // non-trivial part is impdef of ESP.
10327 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
10328 // mingw-w64.
10329
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010330 const char *StackProbeSymbol =
10331 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
10332
Dan Gohman14152b42010-07-06 20:24:04 +000010333 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010334 .addExternalSymbol(StackProbeSymbol)
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010335 .addReg(X86::EAX, RegState::Implicit)
10336 .addReg(X86::ESP, RegState::Implicit)
10337 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +000010338 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
10339 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010340
Dan Gohman14152b42010-07-06 20:24:04 +000010341 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010342 return BB;
10343}
Chris Lattner52600972009-09-02 05:57:00 +000010344
10345MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000010346X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
10347 MachineBasicBlock *BB) const {
10348 // This is pretty easy. We're taking the value that we received from
10349 // our load from the relocation, sticking it in either RDI (x86-64)
10350 // or EAX and doing an indirect call. The return value will then
10351 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010352 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000010353 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000010354 DebugLoc DL = MI->getDebugLoc();
10355 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000010356
10357 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000010358 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010359
Eric Christopher30ef0e52010-06-03 04:07:48 +000010360 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000010361 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10362 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000010363 .addReg(X86::RIP)
10364 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010365 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010366 MI->getOperand(3).getTargetFlags())
10367 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000010368 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000010369 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000010370 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000010371 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10372 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000010373 .addReg(0)
10374 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010375 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000010376 MI->getOperand(3).getTargetFlags())
10377 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010378 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010379 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010380 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000010381 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10382 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000010383 .addReg(TII->getGlobalBaseReg(F))
10384 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010385 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010386 MI->getOperand(3).getTargetFlags())
10387 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010388 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010389 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010390 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010391
Dan Gohman14152b42010-07-06 20:24:04 +000010392 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000010393 return BB;
10394}
10395
10396MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000010397X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010398 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000010399 switch (MI->getOpcode()) {
10400 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000010401 case X86::TAILJMPd64:
10402 case X86::TAILJMPr64:
10403 case X86::TAILJMPm64:
10404 assert(!"TAILJMP64 would not be touched here.");
10405 case X86::TCRETURNdi64:
10406 case X86::TCRETURNri64:
10407 case X86::TCRETURNmi64:
10408 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
10409 // On AMD64, additional defs should be added before register allocation.
10410 if (!Subtarget->isTargetWin64()) {
10411 MI->addRegisterDefined(X86::RSI);
10412 MI->addRegisterDefined(X86::RDI);
10413 MI->addRegisterDefined(X86::XMM6);
10414 MI->addRegisterDefined(X86::XMM7);
10415 MI->addRegisterDefined(X86::XMM8);
10416 MI->addRegisterDefined(X86::XMM9);
10417 MI->addRegisterDefined(X86::XMM10);
10418 MI->addRegisterDefined(X86::XMM11);
10419 MI->addRegisterDefined(X86::XMM12);
10420 MI->addRegisterDefined(X86::XMM13);
10421 MI->addRegisterDefined(X86::XMM14);
10422 MI->addRegisterDefined(X86::XMM15);
10423 }
10424 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010425 case X86::WIN_ALLOCA:
10426 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010427 case X86::TLSCall_32:
10428 case X86::TLSCall_64:
10429 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000010430 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000010431 case X86::CMOV_FR32:
10432 case X86::CMOV_FR64:
10433 case X86::CMOV_V4F32:
10434 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000010435 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000010436 case X86::CMOV_GR16:
10437 case X86::CMOV_GR32:
10438 case X86::CMOV_RFP32:
10439 case X86::CMOV_RFP64:
10440 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010441 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010442
Dale Johannesen849f2142007-07-03 00:53:03 +000010443 case X86::FP32_TO_INT16_IN_MEM:
10444 case X86::FP32_TO_INT32_IN_MEM:
10445 case X86::FP32_TO_INT64_IN_MEM:
10446 case X86::FP64_TO_INT16_IN_MEM:
10447 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000010448 case X86::FP64_TO_INT64_IN_MEM:
10449 case X86::FP80_TO_INT16_IN_MEM:
10450 case X86::FP80_TO_INT32_IN_MEM:
10451 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000010452 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10453 DebugLoc DL = MI->getDebugLoc();
10454
Evan Cheng60c07e12006-07-05 22:17:51 +000010455 // Change the floating point control register to use "round towards zero"
10456 // mode when truncating to an integer value.
10457 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000010458 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000010459 addFrameReference(BuildMI(*BB, MI, DL,
10460 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010461
10462 // Load the old value of the high byte of the control word...
10463 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000010464 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000010465 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010466 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010467
10468 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000010469 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010470 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000010471
10472 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000010473 addFrameReference(BuildMI(*BB, MI, DL,
10474 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010475
10476 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000010477 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010478 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000010479
10480 // Get the X86 opcode to use.
10481 unsigned Opc;
10482 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010483 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000010484 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10485 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10486 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10487 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10488 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10489 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010490 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10491 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10492 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010493 }
10494
10495 X86AddressMode AM;
10496 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010497 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010498 AM.BaseType = X86AddressMode::RegBase;
10499 AM.Base.Reg = Op.getReg();
10500 } else {
10501 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010502 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010503 }
10504 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010505 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010506 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010507 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010508 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010509 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010510 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010511 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010512 AM.GV = Op.getGlobal();
10513 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010514 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010515 }
Dan Gohman14152b42010-07-06 20:24:04 +000010516 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010517 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010518
10519 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010520 addFrameReference(BuildMI(*BB, MI, DL,
10521 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010522
Dan Gohman14152b42010-07-06 20:24:04 +000010523 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010524 return BB;
10525 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010526 // String/text processing lowering.
10527 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010528 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010529 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10530 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010531 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010532 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10533 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010534 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010535 return EmitPCMP(MI, BB, 5, false /* in mem */);
10536 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010537 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010538 return EmitPCMP(MI, BB, 5, true /* in mem */);
10539
Eric Christopher228232b2010-11-30 07:20:12 +000010540 // Thread synchronization.
10541 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010542 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000010543 case X86::MWAIT:
10544 return EmitMwait(MI, BB);
10545
Eric Christopherb120ab42009-08-18 22:50:32 +000010546 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010547 case X86::ATOMAND32:
10548 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010549 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010550 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010551 X86::NOT32r, X86::EAX,
10552 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010553 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010554 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10555 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010556 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010557 X86::NOT32r, X86::EAX,
10558 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010559 case X86::ATOMXOR32:
10560 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010561 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010562 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010563 X86::NOT32r, X86::EAX,
10564 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010565 case X86::ATOMNAND32:
10566 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010567 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010568 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010569 X86::NOT32r, X86::EAX,
10570 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010571 case X86::ATOMMIN32:
10572 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10573 case X86::ATOMMAX32:
10574 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10575 case X86::ATOMUMIN32:
10576 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10577 case X86::ATOMUMAX32:
10578 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010579
10580 case X86::ATOMAND16:
10581 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10582 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010583 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010584 X86::NOT16r, X86::AX,
10585 X86::GR16RegisterClass);
10586 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010587 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010588 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010589 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010590 X86::NOT16r, X86::AX,
10591 X86::GR16RegisterClass);
10592 case X86::ATOMXOR16:
10593 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10594 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010595 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010596 X86::NOT16r, X86::AX,
10597 X86::GR16RegisterClass);
10598 case X86::ATOMNAND16:
10599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10600 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010601 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010602 X86::NOT16r, X86::AX,
10603 X86::GR16RegisterClass, true);
10604 case X86::ATOMMIN16:
10605 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10606 case X86::ATOMMAX16:
10607 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10608 case X86::ATOMUMIN16:
10609 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10610 case X86::ATOMUMAX16:
10611 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10612
10613 case X86::ATOMAND8:
10614 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10615 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010616 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010617 X86::NOT8r, X86::AL,
10618 X86::GR8RegisterClass);
10619 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010620 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010621 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010622 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010623 X86::NOT8r, X86::AL,
10624 X86::GR8RegisterClass);
10625 case X86::ATOMXOR8:
10626 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10627 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010628 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010629 X86::NOT8r, X86::AL,
10630 X86::GR8RegisterClass);
10631 case X86::ATOMNAND8:
10632 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10633 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010634 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010635 X86::NOT8r, X86::AL,
10636 X86::GR8RegisterClass, true);
10637 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010638 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010639 case X86::ATOMAND64:
10640 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010641 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010642 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010643 X86::NOT64r, X86::RAX,
10644 X86::GR64RegisterClass);
10645 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010646 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10647 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010648 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010649 X86::NOT64r, X86::RAX,
10650 X86::GR64RegisterClass);
10651 case X86::ATOMXOR64:
10652 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010653 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010654 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010655 X86::NOT64r, X86::RAX,
10656 X86::GR64RegisterClass);
10657 case X86::ATOMNAND64:
10658 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10659 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010660 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010661 X86::NOT64r, X86::RAX,
10662 X86::GR64RegisterClass, true);
10663 case X86::ATOMMIN64:
10664 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10665 case X86::ATOMMAX64:
10666 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10667 case X86::ATOMUMIN64:
10668 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10669 case X86::ATOMUMAX64:
10670 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010671
10672 // This group does 64-bit operations on a 32-bit host.
10673 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010674 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010675 X86::AND32rr, X86::AND32rr,
10676 X86::AND32ri, X86::AND32ri,
10677 false);
10678 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010679 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010680 X86::OR32rr, X86::OR32rr,
10681 X86::OR32ri, X86::OR32ri,
10682 false);
10683 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010684 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010685 X86::XOR32rr, X86::XOR32rr,
10686 X86::XOR32ri, X86::XOR32ri,
10687 false);
10688 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010689 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010690 X86::AND32rr, X86::AND32rr,
10691 X86::AND32ri, X86::AND32ri,
10692 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010693 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010694 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010695 X86::ADD32rr, X86::ADC32rr,
10696 X86::ADD32ri, X86::ADC32ri,
10697 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010698 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010699 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010700 X86::SUB32rr, X86::SBB32rr,
10701 X86::SUB32ri, X86::SBB32ri,
10702 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010703 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010704 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010705 X86::MOV32rr, X86::MOV32rr,
10706 X86::MOV32ri, X86::MOV32ri,
10707 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010708 case X86::VASTART_SAVE_XMM_REGS:
10709 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010710
10711 case X86::VAARG_64:
10712 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010713 }
10714}
10715
10716//===----------------------------------------------------------------------===//
10717// X86 Optimization Hooks
10718//===----------------------------------------------------------------------===//
10719
Dan Gohman475871a2008-07-27 21:46:04 +000010720void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010721 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010722 APInt &KnownZero,
10723 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010724 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010725 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010726 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010727 assert((Opc >= ISD::BUILTIN_OP_END ||
10728 Opc == ISD::INTRINSIC_WO_CHAIN ||
10729 Opc == ISD::INTRINSIC_W_CHAIN ||
10730 Opc == ISD::INTRINSIC_VOID) &&
10731 "Should use MaskedValueIsZero if you don't know whether Op"
10732 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010733
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010734 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010735 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010736 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010737 case X86ISD::ADD:
10738 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000010739 case X86ISD::ADC:
10740 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010741 case X86ISD::SMUL:
10742 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010743 case X86ISD::INC:
10744 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010745 case X86ISD::OR:
10746 case X86ISD::XOR:
10747 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010748 // These nodes' second result is a boolean.
10749 if (Op.getResNo() == 0)
10750 break;
10751 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010752 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010753 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10754 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010755 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010756 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010757}
Chris Lattner259e97c2006-01-31 19:43:35 +000010758
Owen Andersonbc146b02010-09-21 20:42:50 +000010759unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10760 unsigned Depth) const {
10761 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10762 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10763 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010764
Owen Andersonbc146b02010-09-21 20:42:50 +000010765 // Fallback case.
10766 return 1;
10767}
10768
Evan Cheng206ee9d2006-07-07 08:33:52 +000010769/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010770/// node is a GlobalAddress + offset.
10771bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010772 const GlobalValue* &GA,
10773 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010774 if (N->getOpcode() == X86ISD::Wrapper) {
10775 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010776 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010777 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010778 return true;
10779 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010780 }
Evan Chengad4196b2008-05-12 19:56:52 +000010781 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010782}
10783
Evan Cheng206ee9d2006-07-07 08:33:52 +000010784/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10785/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10786/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010787/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010788static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010789 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010790 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010791 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010792
Eli Friedman7a5e5552009-06-07 06:52:44 +000010793 if (VT.getSizeInBits() != 128)
10794 return SDValue();
10795
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010796 // Don't create instructions with illegal types after legalize types has run.
10797 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10798 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
10799 return SDValue();
10800
Nate Begemanfdea31a2010-03-24 20:49:50 +000010801 SmallVector<SDValue, 16> Elts;
10802 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010803 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010804
Nate Begemanfdea31a2010-03-24 20:49:50 +000010805 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010806}
Evan Chengd880b972008-05-09 21:53:03 +000010807
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010808/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10809/// generation and convert it from being a bunch of shuffles and extracts
10810/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010811static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10812 const TargetLowering &TLI) {
10813 SDValue InputVector = N->getOperand(0);
10814
10815 // Only operate on vectors of 4 elements, where the alternative shuffling
10816 // gets to be more expensive.
10817 if (InputVector.getValueType() != MVT::v4i32)
10818 return SDValue();
10819
10820 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10821 // single use which is a sign-extend or zero-extend, and all elements are
10822 // used.
10823 SmallVector<SDNode *, 4> Uses;
10824 unsigned ExtractedElements = 0;
10825 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10826 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10827 if (UI.getUse().getResNo() != InputVector.getResNo())
10828 return SDValue();
10829
10830 SDNode *Extract = *UI;
10831 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10832 return SDValue();
10833
10834 if (Extract->getValueType(0) != MVT::i32)
10835 return SDValue();
10836 if (!Extract->hasOneUse())
10837 return SDValue();
10838 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10839 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10840 return SDValue();
10841 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10842 return SDValue();
10843
10844 // Record which element was extracted.
10845 ExtractedElements |=
10846 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10847
10848 Uses.push_back(Extract);
10849 }
10850
10851 // If not all the elements were used, this may not be worthwhile.
10852 if (ExtractedElements != 15)
10853 return SDValue();
10854
10855 // Ok, we've now decided to do the transformation.
10856 DebugLoc dl = InputVector.getDebugLoc();
10857
10858 // Store the value to a temporary stack slot.
10859 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010860 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10861 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010862
10863 // Replace each use (extract) with a load of the appropriate element.
10864 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10865 UE = Uses.end(); UI != UE; ++UI) {
10866 SDNode *Extract = *UI;
10867
10868 // Compute the element's address.
10869 SDValue Idx = Extract->getOperand(1);
10870 unsigned EltSize =
10871 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10872 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10873 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10874
Eric Christopher90eb4022010-07-22 00:26:08 +000010875 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010876 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010877
10878 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010879 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010880 ScalarAddr, MachinePointerInfo(),
10881 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010882
10883 // Replace the exact with the load.
10884 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10885 }
10886
10887 // The replacement was made in place; don't return anything.
10888 return SDValue();
10889}
10890
Chris Lattner83e6c992006-10-04 06:57:07 +000010891/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010892static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010893 const X86Subtarget *Subtarget) {
10894 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010895 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010896 // Get the LHS/RHS of the select.
10897 SDValue LHS = N->getOperand(1);
10898 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010899
Dan Gohman670e5392009-09-21 18:03:22 +000010900 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010901 // instructions match the semantics of the common C idiom x<y?x:y but not
10902 // x<=y?x:y, because of how they handle negative zero (which can be
10903 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010904 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010905 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010906 Cond.getOpcode() == ISD::SETCC) {
10907 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010908
Chris Lattner47b4ce82009-03-11 05:48:52 +000010909 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010910 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010911 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10912 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010913 switch (CC) {
10914 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010915 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010916 // Converting this to a min would handle NaNs incorrectly, and swapping
10917 // the operands would cause it to handle comparisons between positive
10918 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010919 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010920 if (!UnsafeFPMath &&
10921 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10922 break;
10923 std::swap(LHS, RHS);
10924 }
Dan Gohman670e5392009-09-21 18:03:22 +000010925 Opcode = X86ISD::FMIN;
10926 break;
10927 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010928 // Converting this to a min would handle comparisons between positive
10929 // and negative zero incorrectly.
10930 if (!UnsafeFPMath &&
10931 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10932 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010933 Opcode = X86ISD::FMIN;
10934 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010935 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010936 // Converting this to a min would handle both negative zeros and NaNs
10937 // incorrectly, but we can swap the operands to fix both.
10938 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010939 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010940 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010941 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010942 Opcode = X86ISD::FMIN;
10943 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010944
Dan Gohman670e5392009-09-21 18:03:22 +000010945 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010946 // Converting this to a max would handle comparisons between positive
10947 // and negative zero incorrectly.
10948 if (!UnsafeFPMath &&
10949 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10950 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010951 Opcode = X86ISD::FMAX;
10952 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010953 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010954 // Converting this to a max would handle NaNs incorrectly, and swapping
10955 // the operands would cause it to handle comparisons between positive
10956 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010957 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010958 if (!UnsafeFPMath &&
10959 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10960 break;
10961 std::swap(LHS, RHS);
10962 }
Dan Gohman670e5392009-09-21 18:03:22 +000010963 Opcode = X86ISD::FMAX;
10964 break;
10965 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010966 // Converting this to a max would handle both negative zeros and NaNs
10967 // incorrectly, but we can swap the operands to fix both.
10968 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010969 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010970 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010971 case ISD::SETGE:
10972 Opcode = X86ISD::FMAX;
10973 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010974 }
Dan Gohman670e5392009-09-21 18:03:22 +000010975 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010976 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10977 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010978 switch (CC) {
10979 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010980 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010981 // Converting this to a min would handle comparisons between positive
10982 // and negative zero incorrectly, and swapping the operands would
10983 // cause it to handle NaNs incorrectly.
10984 if (!UnsafeFPMath &&
10985 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010986 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010987 break;
10988 std::swap(LHS, RHS);
10989 }
Dan Gohman670e5392009-09-21 18:03:22 +000010990 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010991 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010992 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010993 // Converting this to a min would handle NaNs incorrectly.
10994 if (!UnsafeFPMath &&
10995 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10996 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010997 Opcode = X86ISD::FMIN;
10998 break;
10999 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011000 // Converting this to a min would handle both negative zeros and NaNs
11001 // incorrectly, but we can swap the operands to fix both.
11002 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011003 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011004 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011005 case ISD::SETGE:
11006 Opcode = X86ISD::FMIN;
11007 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011008
Dan Gohman670e5392009-09-21 18:03:22 +000011009 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011010 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011011 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011012 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011013 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000011014 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011015 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011016 // Converting this to a max would handle comparisons between positive
11017 // and negative zero incorrectly, and swapping the operands would
11018 // cause it to handle NaNs incorrectly.
11019 if (!UnsafeFPMath &&
11020 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000011021 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011022 break;
11023 std::swap(LHS, RHS);
11024 }
Dan Gohman670e5392009-09-21 18:03:22 +000011025 Opcode = X86ISD::FMAX;
11026 break;
11027 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011028 // Converting this to a max would handle both negative zeros and NaNs
11029 // incorrectly, but we can swap the operands to fix both.
11030 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011031 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011032 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011033 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011034 Opcode = X86ISD::FMAX;
11035 break;
11036 }
Chris Lattner83e6c992006-10-04 06:57:07 +000011037 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011038
Chris Lattner47b4ce82009-03-11 05:48:52 +000011039 if (Opcode)
11040 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000011041 }
Eric Christopherfd179292009-08-27 18:07:15 +000011042
Chris Lattnerd1980a52009-03-12 06:52:53 +000011043 // If this is a select between two integer constants, try to do some
11044 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000011045 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
11046 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000011047 // Don't do this for crazy integer types.
11048 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
11049 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000011050 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011051 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000011052
Chris Lattnercee56e72009-03-13 05:53:31 +000011053 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000011054 // Efficiently invertible.
11055 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
11056 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
11057 isa<ConstantSDNode>(Cond.getOperand(1))))) {
11058 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000011059 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011060 }
Eric Christopherfd179292009-08-27 18:07:15 +000011061
Chris Lattnerd1980a52009-03-12 06:52:53 +000011062 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011063 if (FalseC->getAPIntValue() == 0 &&
11064 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011065 if (NeedsCondInvert) // Invert the condition if needed.
11066 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11067 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011068
Chris Lattnerd1980a52009-03-12 06:52:53 +000011069 // Zero extend the condition if needed.
11070 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011071
Chris Lattnercee56e72009-03-13 05:53:31 +000011072 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000011073 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011074 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011075 }
Eric Christopherfd179292009-08-27 18:07:15 +000011076
Chris Lattner97a29a52009-03-13 05:22:11 +000011077 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000011078 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000011079 if (NeedsCondInvert) // Invert the condition if needed.
11080 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11081 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011082
Chris Lattner97a29a52009-03-13 05:22:11 +000011083 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011084 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11085 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011086 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000011087 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000011088 }
Eric Christopherfd179292009-08-27 18:07:15 +000011089
Chris Lattnercee56e72009-03-13 05:53:31 +000011090 // Optimize cases that will turn into an LEA instruction. This requires
11091 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011092 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011093 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011094 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011095
Chris Lattnercee56e72009-03-13 05:53:31 +000011096 bool isFastMultiplier = false;
11097 if (Diff < 10) {
11098 switch ((unsigned char)Diff) {
11099 default: break;
11100 case 1: // result = add base, cond
11101 case 2: // result = lea base( , cond*2)
11102 case 3: // result = lea base(cond, cond*2)
11103 case 4: // result = lea base( , cond*4)
11104 case 5: // result = lea base(cond, cond*4)
11105 case 8: // result = lea base( , cond*8)
11106 case 9: // result = lea base(cond, cond*8)
11107 isFastMultiplier = true;
11108 break;
11109 }
11110 }
Eric Christopherfd179292009-08-27 18:07:15 +000011111
Chris Lattnercee56e72009-03-13 05:53:31 +000011112 if (isFastMultiplier) {
11113 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11114 if (NeedsCondInvert) // Invert the condition if needed.
11115 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11116 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011117
Chris Lattnercee56e72009-03-13 05:53:31 +000011118 // Zero extend the condition if needed.
11119 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11120 Cond);
11121 // Scale the condition by the difference.
11122 if (Diff != 1)
11123 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11124 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011125
Chris Lattnercee56e72009-03-13 05:53:31 +000011126 // Add the base if non-zero.
11127 if (FalseC->getAPIntValue() != 0)
11128 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11129 SDValue(FalseC, 0));
11130 return Cond;
11131 }
Eric Christopherfd179292009-08-27 18:07:15 +000011132 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011133 }
11134 }
Eric Christopherfd179292009-08-27 18:07:15 +000011135
Dan Gohman475871a2008-07-27 21:46:04 +000011136 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000011137}
11138
Chris Lattnerd1980a52009-03-12 06:52:53 +000011139/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
11140static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
11141 TargetLowering::DAGCombinerInfo &DCI) {
11142 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000011143
Chris Lattnerd1980a52009-03-12 06:52:53 +000011144 // If the flag operand isn't dead, don't touch this CMOV.
11145 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
11146 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000011147
Chris Lattnerd1980a52009-03-12 06:52:53 +000011148 // If this is a select between two integer constants, try to do some
11149 // optimizations. Note that the operands are ordered the opposite of SELECT
11150 // operands.
11151 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
11152 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
11153 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
11154 // larger than FalseC (the false value).
11155 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011156
Chris Lattnerd1980a52009-03-12 06:52:53 +000011157 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
11158 CC = X86::GetOppositeBranchCondition(CC);
11159 std::swap(TrueC, FalseC);
11160 }
Eric Christopherfd179292009-08-27 18:07:15 +000011161
Chris Lattnerd1980a52009-03-12 06:52:53 +000011162 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011163 // This is efficient for any integer data type (including i8/i16) and
11164 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011165 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
11166 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000011167 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11168 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011169
Chris Lattnerd1980a52009-03-12 06:52:53 +000011170 // Zero extend the condition if needed.
11171 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011172
Chris Lattnerd1980a52009-03-12 06:52:53 +000011173 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
11174 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011175 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011176 if (N->getNumValues() == 2) // Dead flag value?
11177 return DCI.CombineTo(N, Cond, SDValue());
11178 return Cond;
11179 }
Eric Christopherfd179292009-08-27 18:07:15 +000011180
Chris Lattnercee56e72009-03-13 05:53:31 +000011181 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
11182 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000011183 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
11184 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000011185 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11186 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011187
Chris Lattner97a29a52009-03-13 05:22:11 +000011188 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011189 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11190 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011191 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11192 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000011193
Chris Lattner97a29a52009-03-13 05:22:11 +000011194 if (N->getNumValues() == 2) // Dead flag value?
11195 return DCI.CombineTo(N, Cond, SDValue());
11196 return Cond;
11197 }
Eric Christopherfd179292009-08-27 18:07:15 +000011198
Chris Lattnercee56e72009-03-13 05:53:31 +000011199 // Optimize cases that will turn into an LEA instruction. This requires
11200 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011201 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011202 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011203 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011204
Chris Lattnercee56e72009-03-13 05:53:31 +000011205 bool isFastMultiplier = false;
11206 if (Diff < 10) {
11207 switch ((unsigned char)Diff) {
11208 default: break;
11209 case 1: // result = add base, cond
11210 case 2: // result = lea base( , cond*2)
11211 case 3: // result = lea base(cond, cond*2)
11212 case 4: // result = lea base( , cond*4)
11213 case 5: // result = lea base(cond, cond*4)
11214 case 8: // result = lea base( , cond*8)
11215 case 9: // result = lea base(cond, cond*8)
11216 isFastMultiplier = true;
11217 break;
11218 }
11219 }
Eric Christopherfd179292009-08-27 18:07:15 +000011220
Chris Lattnercee56e72009-03-13 05:53:31 +000011221 if (isFastMultiplier) {
11222 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11223 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000011224 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11225 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000011226 // Zero extend the condition if needed.
11227 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11228 Cond);
11229 // Scale the condition by the difference.
11230 if (Diff != 1)
11231 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11232 DAG.getConstant(Diff, Cond.getValueType()));
11233
11234 // Add the base if non-zero.
11235 if (FalseC->getAPIntValue() != 0)
11236 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11237 SDValue(FalseC, 0));
11238 if (N->getNumValues() == 2) // Dead flag value?
11239 return DCI.CombineTo(N, Cond, SDValue());
11240 return Cond;
11241 }
Eric Christopherfd179292009-08-27 18:07:15 +000011242 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011243 }
11244 }
11245 return SDValue();
11246}
11247
11248
Evan Cheng0b0cd912009-03-28 05:57:29 +000011249/// PerformMulCombine - Optimize a single multiply with constant into two
11250/// in order to implement it with two cheaper instructions, e.g.
11251/// LEA + SHL, LEA + LEA.
11252static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
11253 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000011254 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
11255 return SDValue();
11256
Owen Andersone50ed302009-08-10 22:56:29 +000011257 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011258 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000011259 return SDValue();
11260
11261 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
11262 if (!C)
11263 return SDValue();
11264 uint64_t MulAmt = C->getZExtValue();
11265 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
11266 return SDValue();
11267
11268 uint64_t MulAmt1 = 0;
11269 uint64_t MulAmt2 = 0;
11270 if ((MulAmt % 9) == 0) {
11271 MulAmt1 = 9;
11272 MulAmt2 = MulAmt / 9;
11273 } else if ((MulAmt % 5) == 0) {
11274 MulAmt1 = 5;
11275 MulAmt2 = MulAmt / 5;
11276 } else if ((MulAmt % 3) == 0) {
11277 MulAmt1 = 3;
11278 MulAmt2 = MulAmt / 3;
11279 }
11280 if (MulAmt2 &&
11281 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
11282 DebugLoc DL = N->getDebugLoc();
11283
11284 if (isPowerOf2_64(MulAmt2) &&
11285 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
11286 // If second multiplifer is pow2, issue it first. We want the multiply by
11287 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
11288 // is an add.
11289 std::swap(MulAmt1, MulAmt2);
11290
11291 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000011292 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011293 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000011294 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000011295 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011296 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000011297 DAG.getConstant(MulAmt1, VT));
11298
Eric Christopherfd179292009-08-27 18:07:15 +000011299 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011300 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000011301 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000011302 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011303 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000011304 DAG.getConstant(MulAmt2, VT));
11305
11306 // Do not add new nodes to DAG combiner worklist.
11307 DCI.CombineTo(N, NewMul, false);
11308 }
11309 return SDValue();
11310}
11311
Evan Chengad9c0a32009-12-15 00:53:42 +000011312static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
11313 SDValue N0 = N->getOperand(0);
11314 SDValue N1 = N->getOperand(1);
11315 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
11316 EVT VT = N0.getValueType();
11317
11318 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
11319 // since the result of setcc_c is all zero's or all ones.
11320 if (N1C && N0.getOpcode() == ISD::AND &&
11321 N0.getOperand(1).getOpcode() == ISD::Constant) {
11322 SDValue N00 = N0.getOperand(0);
11323 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
11324 ((N00.getOpcode() == ISD::ANY_EXTEND ||
11325 N00.getOpcode() == ISD::ZERO_EXTEND) &&
11326 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
11327 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
11328 APInt ShAmt = N1C->getAPIntValue();
11329 Mask = Mask.shl(ShAmt);
11330 if (Mask != 0)
11331 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
11332 N00, DAG.getConstant(Mask, VT));
11333 }
11334 }
11335
11336 return SDValue();
11337}
Evan Cheng0b0cd912009-03-28 05:57:29 +000011338
Nate Begeman740ab032009-01-26 00:52:55 +000011339/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
11340/// when possible.
11341static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
11342 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000011343 EVT VT = N->getValueType(0);
11344 if (!VT.isVector() && VT.isInteger() &&
11345 N->getOpcode() == ISD::SHL)
11346 return PerformSHLCombine(N, DAG);
11347
Nate Begeman740ab032009-01-26 00:52:55 +000011348 // On X86 with SSE2 support, we can transform this to a vector shift if
11349 // all elements are shifted by the same amount. We can't do this in legalize
11350 // because the a constant vector is typically transformed to a constant pool
11351 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011352 if (!Subtarget->hasSSE2())
11353 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011354
Owen Anderson825b72b2009-08-11 20:47:22 +000011355 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011356 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011357
Mon P Wang3becd092009-01-28 08:12:05 +000011358 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000011359 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000011360 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000011361 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000011362 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
11363 unsigned NumElts = VT.getVectorNumElements();
11364 unsigned i = 0;
11365 for (; i != NumElts; ++i) {
11366 SDValue Arg = ShAmtOp.getOperand(i);
11367 if (Arg.getOpcode() == ISD::UNDEF) continue;
11368 BaseShAmt = Arg;
11369 break;
11370 }
11371 for (; i != NumElts; ++i) {
11372 SDValue Arg = ShAmtOp.getOperand(i);
11373 if (Arg.getOpcode() == ISD::UNDEF) continue;
11374 if (Arg != BaseShAmt) {
11375 return SDValue();
11376 }
11377 }
11378 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000011379 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000011380 SDValue InVec = ShAmtOp.getOperand(0);
11381 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
11382 unsigned NumElts = InVec.getValueType().getVectorNumElements();
11383 unsigned i = 0;
11384 for (; i != NumElts; ++i) {
11385 SDValue Arg = InVec.getOperand(i);
11386 if (Arg.getOpcode() == ISD::UNDEF) continue;
11387 BaseShAmt = Arg;
11388 break;
11389 }
11390 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
11391 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000011392 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000011393 if (C->getZExtValue() == SplatIdx)
11394 BaseShAmt = InVec.getOperand(1);
11395 }
11396 }
11397 if (BaseShAmt.getNode() == 0)
11398 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
11399 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000011400 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011401 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000011402
Mon P Wangefa42202009-09-03 19:56:25 +000011403 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000011404 if (EltVT.bitsGT(MVT::i32))
11405 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
11406 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000011407 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000011408
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011409 // The shift amount is identical so we can do a vector shift.
11410 SDValue ValOp = N->getOperand(0);
11411 switch (N->getOpcode()) {
11412 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011413 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011414 break;
11415 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011416 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011417 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011418 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011419 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011420 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011421 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011422 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011423 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011424 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011425 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011426 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011427 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011428 break;
11429 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000011430 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011431 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011432 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011433 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011434 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011435 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011436 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011437 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011438 break;
11439 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011440 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011441 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011442 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011443 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011444 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011445 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011446 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011447 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011448 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011449 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011450 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011451 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011452 break;
Nate Begeman740ab032009-01-26 00:52:55 +000011453 }
11454 return SDValue();
11455}
11456
Nate Begemanb65c1752010-12-17 22:55:37 +000011457
11458static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
11459 TargetLowering::DAGCombinerInfo &DCI,
11460 const X86Subtarget *Subtarget) {
11461 if (DCI.isBeforeLegalizeOps())
11462 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011463
Nate Begemanb65c1752010-12-17 22:55:37 +000011464 // Want to form PANDN nodes, in the hopes of then easily combining them with
11465 // OR and AND nodes to form PBLEND/PSIGN.
11466 EVT VT = N->getValueType(0);
11467 if (VT != MVT::v2i64)
11468 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011469
Nate Begemanb65c1752010-12-17 22:55:37 +000011470 SDValue N0 = N->getOperand(0);
11471 SDValue N1 = N->getOperand(1);
11472 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011473
Nate Begemanb65c1752010-12-17 22:55:37 +000011474 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011475 if (N0.getOpcode() == ISD::XOR &&
Nate Begemanb65c1752010-12-17 22:55:37 +000011476 ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
11477 return DAG.getNode(X86ISD::PANDN, DL, VT, N0.getOperand(0), N1);
11478
11479 // Check RHS for vnot
11480 if (N1.getOpcode() == ISD::XOR &&
11481 ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
11482 return DAG.getNode(X86ISD::PANDN, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011483
Nate Begemanb65c1752010-12-17 22:55:37 +000011484 return SDValue();
11485}
11486
Evan Cheng760d1942010-01-04 21:22:48 +000011487static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000011488 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000011489 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000011490 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000011491 return SDValue();
11492
Evan Cheng760d1942010-01-04 21:22:48 +000011493 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000011494 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000011495 return SDValue();
11496
Evan Cheng760d1942010-01-04 21:22:48 +000011497 SDValue N0 = N->getOperand(0);
11498 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011499
Nate Begemanb65c1752010-12-17 22:55:37 +000011500 // look for psign/blend
11501 if (Subtarget->hasSSSE3()) {
11502 if (VT == MVT::v2i64) {
11503 // Canonicalize pandn to RHS
11504 if (N0.getOpcode() == X86ISD::PANDN)
11505 std::swap(N0, N1);
11506 // or (and (m, x), (pandn m, y))
11507 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::PANDN) {
11508 SDValue Mask = N1.getOperand(0);
11509 SDValue X = N1.getOperand(1);
11510 SDValue Y;
11511 if (N0.getOperand(0) == Mask)
11512 Y = N0.getOperand(1);
11513 if (N0.getOperand(1) == Mask)
11514 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011515
Nate Begemanb65c1752010-12-17 22:55:37 +000011516 // Check to see if the mask appeared in both the AND and PANDN and
11517 if (!Y.getNode())
11518 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011519
Nate Begemanb65c1752010-12-17 22:55:37 +000011520 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
11521 if (Mask.getOpcode() != ISD::BITCAST ||
11522 X.getOpcode() != ISD::BITCAST ||
11523 Y.getOpcode() != ISD::BITCAST)
11524 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011525
Nate Begemanb65c1752010-12-17 22:55:37 +000011526 // Look through mask bitcast.
11527 Mask = Mask.getOperand(0);
11528 EVT MaskVT = Mask.getValueType();
11529
11530 // Validate that the Mask operand is a vector sra node. The sra node
11531 // will be an intrinsic.
11532 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
11533 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011534
Nate Begemanb65c1752010-12-17 22:55:37 +000011535 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
11536 // there is no psrai.b
11537 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
11538 case Intrinsic::x86_sse2_psrai_w:
11539 case Intrinsic::x86_sse2_psrai_d:
11540 break;
11541 default: return SDValue();
11542 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011543
Nate Begemanb65c1752010-12-17 22:55:37 +000011544 // Check that the SRA is all signbits.
11545 SDValue SraC = Mask.getOperand(2);
11546 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
11547 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
11548 if ((SraAmt + 1) != EltBits)
11549 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011550
Nate Begemanb65c1752010-12-17 22:55:37 +000011551 DebugLoc DL = N->getDebugLoc();
11552
11553 // Now we know we at least have a plendvb with the mask val. See if
11554 // we can form a psignb/w/d.
11555 // psign = x.type == y.type == mask.type && y = sub(0, x);
11556 X = X.getOperand(0);
11557 Y = Y.getOperand(0);
11558 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
11559 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
11560 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
11561 unsigned Opc = 0;
11562 switch (EltBits) {
11563 case 8: Opc = X86ISD::PSIGNB; break;
11564 case 16: Opc = X86ISD::PSIGNW; break;
11565 case 32: Opc = X86ISD::PSIGND; break;
11566 default: break;
11567 }
11568 if (Opc) {
11569 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
11570 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
11571 }
11572 }
11573 // PBLENDVB only available on SSE 4.1
11574 if (!Subtarget->hasSSE41())
11575 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011576
Nate Begemanb65c1752010-12-17 22:55:37 +000011577 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
11578 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
11579 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000011580 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000011581 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
11582 }
11583 }
11584 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011585
Nate Begemanb65c1752010-12-17 22:55:37 +000011586 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000011587 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
11588 std::swap(N0, N1);
11589 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
11590 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000011591 if (!N0.hasOneUse() || !N1.hasOneUse())
11592 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000011593
11594 SDValue ShAmt0 = N0.getOperand(1);
11595 if (ShAmt0.getValueType() != MVT::i8)
11596 return SDValue();
11597 SDValue ShAmt1 = N1.getOperand(1);
11598 if (ShAmt1.getValueType() != MVT::i8)
11599 return SDValue();
11600 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
11601 ShAmt0 = ShAmt0.getOperand(0);
11602 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
11603 ShAmt1 = ShAmt1.getOperand(0);
11604
11605 DebugLoc DL = N->getDebugLoc();
11606 unsigned Opc = X86ISD::SHLD;
11607 SDValue Op0 = N0.getOperand(0);
11608 SDValue Op1 = N1.getOperand(0);
11609 if (ShAmt0.getOpcode() == ISD::SUB) {
11610 Opc = X86ISD::SHRD;
11611 std::swap(Op0, Op1);
11612 std::swap(ShAmt0, ShAmt1);
11613 }
11614
Evan Cheng8b1190a2010-04-28 01:18:01 +000011615 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011616 if (ShAmt1.getOpcode() == ISD::SUB) {
11617 SDValue Sum = ShAmt1.getOperand(0);
11618 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011619 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11620 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11621 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11622 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011623 return DAG.getNode(Opc, DL, VT,
11624 Op0, Op1,
11625 DAG.getNode(ISD::TRUNCATE, DL,
11626 MVT::i8, ShAmt0));
11627 }
11628 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11629 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11630 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011631 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011632 return DAG.getNode(Opc, DL, VT,
11633 N0.getOperand(0), N1.getOperand(0),
11634 DAG.getNode(ISD::TRUNCATE, DL,
11635 MVT::i8, ShAmt0));
11636 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011637
Evan Cheng760d1942010-01-04 21:22:48 +000011638 return SDValue();
11639}
11640
Chris Lattner149a4e52008-02-22 02:09:43 +000011641/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011642static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011643 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011644 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11645 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011646 // A preferable solution to the general problem is to figure out the right
11647 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011648
11649 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011650 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011651 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011652 if (VT.getSizeInBits() != 64)
11653 return SDValue();
11654
Devang Patel578efa92009-06-05 21:57:13 +000011655 const Function *F = DAG.getMachineFunction().getFunction();
11656 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011657 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011658 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011659 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011660 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011661 isa<LoadSDNode>(St->getValue()) &&
11662 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11663 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011664 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011665 LoadSDNode *Ld = 0;
11666 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011667 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011668 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011669 // Must be a store of a load. We currently handle two cases: the load
11670 // is a direct child, and it's under an intervening TokenFactor. It is
11671 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011672 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011673 Ld = cast<LoadSDNode>(St->getChain());
11674 else if (St->getValue().hasOneUse() &&
11675 ChainVal->getOpcode() == ISD::TokenFactor) {
11676 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011677 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011678 TokenFactorIndex = i;
11679 Ld = cast<LoadSDNode>(St->getValue());
11680 } else
11681 Ops.push_back(ChainVal->getOperand(i));
11682 }
11683 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011684
Evan Cheng536e6672009-03-12 05:59:15 +000011685 if (!Ld || !ISD::isNormalLoad(Ld))
11686 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011687
Evan Cheng536e6672009-03-12 05:59:15 +000011688 // If this is not the MMX case, i.e. we are just turning i64 load/store
11689 // into f64 load/store, avoid the transformation if there are multiple
11690 // uses of the loaded value.
11691 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11692 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011693
Evan Cheng536e6672009-03-12 05:59:15 +000011694 DebugLoc LdDL = Ld->getDebugLoc();
11695 DebugLoc StDL = N->getDebugLoc();
11696 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11697 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11698 // pair instead.
11699 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011700 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011701 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11702 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011703 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011704 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011705 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011706 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011707 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011708 Ops.size());
11709 }
Evan Cheng536e6672009-03-12 05:59:15 +000011710 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011711 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011712 St->isVolatile(), St->isNonTemporal(),
11713 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011714 }
Evan Cheng536e6672009-03-12 05:59:15 +000011715
11716 // Otherwise, lower to two pairs of 32-bit loads / stores.
11717 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011718 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11719 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011720
Owen Anderson825b72b2009-08-11 20:47:22 +000011721 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011722 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011723 Ld->isVolatile(), Ld->isNonTemporal(),
11724 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011725 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011726 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011727 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011728 MinAlign(Ld->getAlignment(), 4));
11729
11730 SDValue NewChain = LoLd.getValue(1);
11731 if (TokenFactorIndex != -1) {
11732 Ops.push_back(LoLd);
11733 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011734 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011735 Ops.size());
11736 }
11737
11738 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011739 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11740 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011741
11742 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011743 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011744 St->isVolatile(), St->isNonTemporal(),
11745 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011746 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011747 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011748 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011749 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011750 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011751 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011752 }
Dan Gohman475871a2008-07-27 21:46:04 +000011753 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011754}
11755
Chris Lattner6cf73262008-01-25 06:14:17 +000011756/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11757/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011758static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011759 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11760 // F[X]OR(0.0, x) -> x
11761 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011762 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11763 if (C->getValueAPF().isPosZero())
11764 return N->getOperand(1);
11765 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11766 if (C->getValueAPF().isPosZero())
11767 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011768 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011769}
11770
11771/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011772static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011773 // FAND(0.0, x) -> 0.0
11774 // FAND(x, 0.0) -> 0.0
11775 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11776 if (C->getValueAPF().isPosZero())
11777 return N->getOperand(0);
11778 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11779 if (C->getValueAPF().isPosZero())
11780 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011781 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011782}
11783
Dan Gohmane5af2d32009-01-29 01:59:02 +000011784static SDValue PerformBTCombine(SDNode *N,
11785 SelectionDAG &DAG,
11786 TargetLowering::DAGCombinerInfo &DCI) {
11787 // BT ignores high bits in the bit index operand.
11788 SDValue Op1 = N->getOperand(1);
11789 if (Op1.hasOneUse()) {
11790 unsigned BitWidth = Op1.getValueSizeInBits();
11791 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11792 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011793 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11794 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011795 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011796 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11797 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11798 DCI.CommitTargetLoweringOpt(TLO);
11799 }
11800 return SDValue();
11801}
Chris Lattner83e6c992006-10-04 06:57:07 +000011802
Eli Friedman7a5e5552009-06-07 06:52:44 +000011803static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11804 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011805 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000011806 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011807 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011808 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011809 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011810 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011811 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011812 }
11813 return SDValue();
11814}
11815
Evan Cheng2e489c42009-12-16 00:53:11 +000011816static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11817 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11818 // (and (i32 x86isd::setcc_carry), 1)
11819 // This eliminates the zext. This transformation is necessary because
11820 // ISD::SETCC is always legalized to i8.
11821 DebugLoc dl = N->getDebugLoc();
11822 SDValue N0 = N->getOperand(0);
11823 EVT VT = N->getValueType(0);
11824 if (N0.getOpcode() == ISD::AND &&
11825 N0.hasOneUse() &&
11826 N0.getOperand(0).hasOneUse()) {
11827 SDValue N00 = N0.getOperand(0);
11828 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
11829 return SDValue();
11830 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11831 if (!C || C->getZExtValue() != 1)
11832 return SDValue();
11833 return DAG.getNode(ISD::AND, dl, VT,
11834 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
11835 N00.getOperand(0), N00.getOperand(1)),
11836 DAG.getConstant(1, VT));
11837 }
11838
11839 return SDValue();
11840}
11841
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011842// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
11843static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
11844 unsigned X86CC = N->getConstantOperandVal(0);
11845 SDValue EFLAG = N->getOperand(1);
11846 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011847
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011848 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
11849 // a zext and produces an all-ones bit which is more useful than 0/1 in some
11850 // cases.
11851 if (X86CC == X86::COND_B)
11852 return DAG.getNode(ISD::AND, DL, MVT::i8,
11853 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
11854 DAG.getConstant(X86CC, MVT::i8), EFLAG),
11855 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011856
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011857 return SDValue();
11858}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011859
Chris Lattner23a01992010-12-20 01:37:09 +000011860// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
11861static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
11862 X86TargetLowering::DAGCombinerInfo &DCI) {
11863 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
11864 // the result is either zero or one (depending on the input carry bit).
11865 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
11866 if (X86::isZeroNode(N->getOperand(0)) &&
11867 X86::isZeroNode(N->getOperand(1)) &&
11868 // We don't have a good way to replace an EFLAGS use, so only do this when
11869 // dead right now.
11870 SDValue(N, 1).use_empty()) {
11871 DebugLoc DL = N->getDebugLoc();
11872 EVT VT = N->getValueType(0);
11873 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
11874 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
11875 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
11876 DAG.getConstant(X86::COND_B,MVT::i8),
11877 N->getOperand(2)),
11878 DAG.getConstant(1, VT));
11879 return DCI.CombineTo(N, Res1, CarryOut);
11880 }
11881
11882 return SDValue();
11883}
11884
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011885// fold (add Y, (sete X, 0)) -> adc 0, Y
11886// (add Y, (setne X, 0)) -> sbb -1, Y
11887// (sub (sete X, 0), Y) -> sbb 0, Y
11888// (sub (setne X, 0), Y) -> adc -1, Y
11889static SDValue OptimizeConditonalInDecrement(SDNode *N, SelectionDAG &DAG) {
11890 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011891
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011892 // Look through ZExts.
11893 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
11894 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
11895 return SDValue();
11896
11897 SDValue SetCC = Ext.getOperand(0);
11898 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
11899 return SDValue();
11900
11901 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
11902 if (CC != X86::COND_E && CC != X86::COND_NE)
11903 return SDValue();
11904
11905 SDValue Cmp = SetCC.getOperand(1);
11906 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000011907 !X86::isZeroNode(Cmp.getOperand(1)) ||
11908 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011909 return SDValue();
11910
11911 SDValue CmpOp0 = Cmp.getOperand(0);
11912 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
11913 DAG.getConstant(1, CmpOp0.getValueType()));
11914
11915 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
11916 if (CC == X86::COND_NE)
11917 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
11918 DL, OtherVal.getValueType(), OtherVal,
11919 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
11920 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
11921 DL, OtherVal.getValueType(), OtherVal,
11922 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
11923}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011924
Dan Gohman475871a2008-07-27 21:46:04 +000011925SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000011926 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011927 SelectionDAG &DAG = DCI.DAG;
11928 switch (N->getOpcode()) {
11929 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011930 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011931 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000011932 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011933 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011934 case ISD::ADD:
11935 case ISD::SUB: return OptimizeConditonalInDecrement(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000011936 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000011937 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000011938 case ISD::SHL:
11939 case ISD::SRA:
11940 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000011941 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011942 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000011943 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000011944 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000011945 case X86ISD::FOR: return PerformFORCombine(N, DAG);
11946 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000011947 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011948 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000011949 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011950 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011951 case X86ISD::SHUFPS: // Handle all target specific shuffles
11952 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000011953 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011954 case X86ISD::PUNPCKHBW:
11955 case X86ISD::PUNPCKHWD:
11956 case X86ISD::PUNPCKHDQ:
11957 case X86ISD::PUNPCKHQDQ:
11958 case X86ISD::UNPCKHPS:
11959 case X86ISD::UNPCKHPD:
11960 case X86ISD::PUNPCKLBW:
11961 case X86ISD::PUNPCKLWD:
11962 case X86ISD::PUNPCKLDQ:
11963 case X86ISD::PUNPCKLQDQ:
11964 case X86ISD::UNPCKLPS:
11965 case X86ISD::UNPCKLPD:
11966 case X86ISD::MOVHLPS:
11967 case X86ISD::MOVLHPS:
11968 case X86ISD::PSHUFD:
11969 case X86ISD::PSHUFHW:
11970 case X86ISD::PSHUFLW:
11971 case X86ISD::MOVSS:
11972 case X86ISD::MOVSD:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011973 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011974 }
11975
Dan Gohman475871a2008-07-27 21:46:04 +000011976 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011977}
11978
Evan Chenge5b51ac2010-04-17 06:13:15 +000011979/// isTypeDesirableForOp - Return true if the target has native support for
11980/// the specified value type and it is 'desirable' to use the type for the
11981/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
11982/// instruction encodings are longer and some i16 instructions are slow.
11983bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
11984 if (!isTypeLegal(VT))
11985 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011986 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000011987 return true;
11988
11989 switch (Opc) {
11990 default:
11991 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000011992 case ISD::LOAD:
11993 case ISD::SIGN_EXTEND:
11994 case ISD::ZERO_EXTEND:
11995 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011996 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011997 case ISD::SRL:
11998 case ISD::SUB:
11999 case ISD::ADD:
12000 case ISD::MUL:
12001 case ISD::AND:
12002 case ISD::OR:
12003 case ISD::XOR:
12004 return false;
12005 }
12006}
12007
12008/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000012009/// beneficial for dag combiner to promote the specified node. If true, it
12010/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000012011bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012012 EVT VT = Op.getValueType();
12013 if (VT != MVT::i16)
12014 return false;
12015
Evan Cheng4c26e932010-04-19 19:29:22 +000012016 bool Promote = false;
12017 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012018 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000012019 default: break;
12020 case ISD::LOAD: {
12021 LoadSDNode *LD = cast<LoadSDNode>(Op);
12022 // If the non-extending load has a single use and it's not live out, then it
12023 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012024 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
12025 Op.hasOneUse()*/) {
12026 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
12027 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
12028 // The only case where we'd want to promote LOAD (rather then it being
12029 // promoted as an operand is when it's only use is liveout.
12030 if (UI->getOpcode() != ISD::CopyToReg)
12031 return false;
12032 }
12033 }
Evan Cheng4c26e932010-04-19 19:29:22 +000012034 Promote = true;
12035 break;
12036 }
12037 case ISD::SIGN_EXTEND:
12038 case ISD::ZERO_EXTEND:
12039 case ISD::ANY_EXTEND:
12040 Promote = true;
12041 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012042 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012043 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000012044 SDValue N0 = Op.getOperand(0);
12045 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000012046 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000012047 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012048 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012049 break;
12050 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000012051 case ISD::ADD:
12052 case ISD::MUL:
12053 case ISD::AND:
12054 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000012055 case ISD::XOR:
12056 Commute = true;
12057 // fallthrough
12058 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012059 SDValue N0 = Op.getOperand(0);
12060 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000012061 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012062 return false;
12063 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000012064 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012065 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000012066 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012067 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012068 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012069 }
12070 }
12071
12072 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000012073 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012074}
12075
Evan Cheng60c07e12006-07-05 22:17:51 +000012076//===----------------------------------------------------------------------===//
12077// X86 Inline Assembly Support
12078//===----------------------------------------------------------------------===//
12079
Chris Lattnerb8105652009-07-20 17:51:36 +000012080bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
12081 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000012082
12083 std::string AsmStr = IA->getAsmString();
12084
12085 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000012086 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000012087 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000012088
12089 switch (AsmPieces.size()) {
12090 default: return false;
12091 case 1:
12092 AsmStr = AsmPieces[0];
12093 AsmPieces.clear();
12094 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
12095
Evan Cheng55d42002011-01-08 01:24:27 +000012096 // FIXME: this should verify that we are targetting a 486 or better. If not,
12097 // we will turn this bswap into something that will be lowered to logical ops
12098 // instead of emitting the bswap asm. For now, we don't support 486 or lower
12099 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000012100 // bswap $0
12101 if (AsmPieces.size() == 2 &&
12102 (AsmPieces[0] == "bswap" ||
12103 AsmPieces[0] == "bswapq" ||
12104 AsmPieces[0] == "bswapl") &&
12105 (AsmPieces[1] == "$0" ||
12106 AsmPieces[1] == "${0:q}")) {
12107 // No need to check constraints, nothing other than the equivalent of
12108 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000012109 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12110 if (!Ty || Ty->getBitWidth() % 16 != 0)
12111 return false;
12112 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000012113 }
12114 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012115 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012116 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012117 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012118 AsmPieces[1] == "$$8," &&
12119 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012120 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12121 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012122 const std::string &ConstraintsStr = IA->getConstraintString();
12123 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000012124 std::sort(AsmPieces.begin(), AsmPieces.end());
12125 if (AsmPieces.size() == 4 &&
12126 AsmPieces[0] == "~{cc}" &&
12127 AsmPieces[1] == "~{dirflag}" &&
12128 AsmPieces[2] == "~{flags}" &&
12129 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000012130 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12131 if (!Ty || Ty->getBitWidth() % 16 != 0)
12132 return false;
12133 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000012134 }
Chris Lattnerb8105652009-07-20 17:51:36 +000012135 }
12136 break;
12137 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000012138 if (CI->getType()->isIntegerTy(32) &&
12139 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12140 SmallVector<StringRef, 4> Words;
12141 SplitString(AsmPieces[0], Words, " \t,");
12142 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12143 Words[2] == "${0:w}") {
12144 Words.clear();
12145 SplitString(AsmPieces[1], Words, " \t,");
12146 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
12147 Words[2] == "$0") {
12148 Words.clear();
12149 SplitString(AsmPieces[2], Words, " \t,");
12150 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12151 Words[2] == "${0:w}") {
12152 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012153 const std::string &ConstraintsStr = IA->getConstraintString();
12154 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000012155 std::sort(AsmPieces.begin(), AsmPieces.end());
12156 if (AsmPieces.size() == 4 &&
12157 AsmPieces[0] == "~{cc}" &&
12158 AsmPieces[1] == "~{dirflag}" &&
12159 AsmPieces[2] == "~{flags}" &&
12160 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000012161 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12162 if (!Ty || Ty->getBitWidth() % 16 != 0)
12163 return false;
12164 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000012165 }
12166 }
12167 }
12168 }
12169 }
Evan Cheng55d42002011-01-08 01:24:27 +000012170
12171 if (CI->getType()->isIntegerTy(64)) {
12172 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
12173 if (Constraints.size() >= 2 &&
12174 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
12175 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
12176 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
12177 SmallVector<StringRef, 4> Words;
12178 SplitString(AsmPieces[0], Words, " \t");
12179 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000012180 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012181 SplitString(AsmPieces[1], Words, " \t");
12182 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
12183 Words.clear();
12184 SplitString(AsmPieces[2], Words, " \t,");
12185 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
12186 Words[2] == "%edx") {
12187 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12188 if (!Ty || Ty->getBitWidth() % 16 != 0)
12189 return false;
12190 return IntrinsicLowering::LowerToByteSwap(CI);
12191 }
Chris Lattnerb8105652009-07-20 17:51:36 +000012192 }
12193 }
12194 }
12195 }
12196 break;
12197 }
12198 return false;
12199}
12200
12201
12202
Chris Lattnerf4dff842006-07-11 02:54:03 +000012203/// getConstraintType - Given a constraint letter, return the type of
12204/// constraint it is for this target.
12205X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000012206X86TargetLowering::getConstraintType(const std::string &Constraint) const {
12207 if (Constraint.size() == 1) {
12208 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000012209 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000012210 case 'q':
12211 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000012212 case 'f':
12213 case 't':
12214 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000012215 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000012216 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000012217 case 'Y':
12218 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000012219 case 'a':
12220 case 'b':
12221 case 'c':
12222 case 'd':
12223 case 'S':
12224 case 'D':
12225 case 'A':
12226 return C_Register;
12227 case 'I':
12228 case 'J':
12229 case 'K':
12230 case 'L':
12231 case 'M':
12232 case 'N':
12233 case 'G':
12234 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000012235 case 'e':
12236 case 'Z':
12237 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000012238 default:
12239 break;
12240 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000012241 }
Chris Lattner4234f572007-03-25 02:14:49 +000012242 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000012243}
12244
John Thompson44ab89e2010-10-29 17:29:13 +000012245/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000012246/// This object must already have been set up with the operand type
12247/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000012248TargetLowering::ConstraintWeight
12249 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000012250 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000012251 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012252 Value *CallOperandVal = info.CallOperandVal;
12253 // If we don't have a value, we can't do a match,
12254 // but allow it at the lowest weight.
12255 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000012256 return CW_Default;
12257 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000012258 // Look at the constraint type.
12259 switch (*constraint) {
12260 default:
John Thompson44ab89e2010-10-29 17:29:13 +000012261 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
12262 case 'R':
12263 case 'q':
12264 case 'Q':
12265 case 'a':
12266 case 'b':
12267 case 'c':
12268 case 'd':
12269 case 'S':
12270 case 'D':
12271 case 'A':
12272 if (CallOperandVal->getType()->isIntegerTy())
12273 weight = CW_SpecificReg;
12274 break;
12275 case 'f':
12276 case 't':
12277 case 'u':
12278 if (type->isFloatingPointTy())
12279 weight = CW_SpecificReg;
12280 break;
12281 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000012282 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000012283 weight = CW_SpecificReg;
12284 break;
12285 case 'x':
12286 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012287 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000012288 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012289 break;
12290 case 'I':
12291 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
12292 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000012293 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012294 }
12295 break;
John Thompson44ab89e2010-10-29 17:29:13 +000012296 case 'J':
12297 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12298 if (C->getZExtValue() <= 63)
12299 weight = CW_Constant;
12300 }
12301 break;
12302 case 'K':
12303 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12304 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
12305 weight = CW_Constant;
12306 }
12307 break;
12308 case 'L':
12309 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12310 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
12311 weight = CW_Constant;
12312 }
12313 break;
12314 case 'M':
12315 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12316 if (C->getZExtValue() <= 3)
12317 weight = CW_Constant;
12318 }
12319 break;
12320 case 'N':
12321 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12322 if (C->getZExtValue() <= 0xff)
12323 weight = CW_Constant;
12324 }
12325 break;
12326 case 'G':
12327 case 'C':
12328 if (dyn_cast<ConstantFP>(CallOperandVal)) {
12329 weight = CW_Constant;
12330 }
12331 break;
12332 case 'e':
12333 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12334 if ((C->getSExtValue() >= -0x80000000LL) &&
12335 (C->getSExtValue() <= 0x7fffffffLL))
12336 weight = CW_Constant;
12337 }
12338 break;
12339 case 'Z':
12340 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12341 if (C->getZExtValue() <= 0xffffffff)
12342 weight = CW_Constant;
12343 }
12344 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012345 }
12346 return weight;
12347}
12348
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012349/// LowerXConstraint - try to replace an X constraint, which matches anything,
12350/// with another that has more specific requirements based on the type of the
12351/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000012352const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000012353LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000012354 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
12355 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000012356 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012357 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000012358 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012359 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000012360 return "x";
12361 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012362
Chris Lattner5e764232008-04-26 23:02:14 +000012363 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012364}
12365
Chris Lattner48884cd2007-08-25 00:47:38 +000012366/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
12367/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000012368void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000012369 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000012370 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000012371 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000012372 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000012373
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012374 switch (Constraint) {
12375 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000012376 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000012377 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012378 if (C->getZExtValue() <= 31) {
12379 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012380 break;
12381 }
Devang Patel84f7fd22007-03-17 00:13:28 +000012382 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012383 return;
Evan Cheng364091e2008-09-22 23:57:37 +000012384 case 'J':
12385 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012386 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000012387 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12388 break;
12389 }
12390 }
12391 return;
12392 case 'K':
12393 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012394 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000012395 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12396 break;
12397 }
12398 }
12399 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000012400 case 'N':
12401 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012402 if (C->getZExtValue() <= 255) {
12403 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012404 break;
12405 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000012406 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012407 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000012408 case 'e': {
12409 // 32-bit signed value
12410 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012411 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12412 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012413 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012414 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000012415 break;
12416 }
12417 // FIXME gcc accepts some relocatable values here too, but only in certain
12418 // memory models; it's complicated.
12419 }
12420 return;
12421 }
12422 case 'Z': {
12423 // 32-bit unsigned value
12424 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012425 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12426 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012427 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12428 break;
12429 }
12430 }
12431 // FIXME gcc accepts some relocatable values here too, but only in certain
12432 // memory models; it's complicated.
12433 return;
12434 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012435 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012436 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000012437 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012438 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012439 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000012440 break;
12441 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012442
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012443 // In any sort of PIC mode addresses need to be computed at runtime by
12444 // adding in a register or some sort of table lookup. These can't
12445 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000012446 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012447 return;
12448
Chris Lattnerdc43a882007-05-03 16:52:29 +000012449 // If we are in non-pic codegen mode, we allow the address of a global (with
12450 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000012451 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012452 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000012453
Chris Lattner49921962009-05-08 18:23:14 +000012454 // Match either (GA), (GA+C), (GA+C1+C2), etc.
12455 while (1) {
12456 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
12457 Offset += GA->getOffset();
12458 break;
12459 } else if (Op.getOpcode() == ISD::ADD) {
12460 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12461 Offset += C->getZExtValue();
12462 Op = Op.getOperand(0);
12463 continue;
12464 }
12465 } else if (Op.getOpcode() == ISD::SUB) {
12466 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12467 Offset += -C->getZExtValue();
12468 Op = Op.getOperand(0);
12469 continue;
12470 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012471 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012472
Chris Lattner49921962009-05-08 18:23:14 +000012473 // Otherwise, this isn't something we can handle, reject it.
12474 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012475 }
Eric Christopherfd179292009-08-27 18:07:15 +000012476
Dan Gohman46510a72010-04-15 01:51:59 +000012477 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012478 // If we require an extra load to get this address, as in PIC mode, we
12479 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000012480 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
12481 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012482 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000012483
Devang Patel0d881da2010-07-06 22:08:15 +000012484 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
12485 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000012486 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012487 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012488 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012489
Gabor Greifba36cb52008-08-28 21:40:38 +000012490 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000012491 Ops.push_back(Result);
12492 return;
12493 }
Dale Johannesen1784d162010-06-25 21:55:36 +000012494 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012495}
12496
Chris Lattner259e97c2006-01-31 19:43:35 +000012497std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000012498getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012499 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000012500 if (Constraint.size() == 1) {
12501 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000012502 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000012503 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000012504 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
12505 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012506 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012507 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
12508 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
12509 X86::R10D,X86::R11D,X86::R12D,
12510 X86::R13D,X86::R14D,X86::R15D,
12511 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012512 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012513 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
12514 X86::SI, X86::DI, X86::R8W,X86::R9W,
12515 X86::R10W,X86::R11W,X86::R12W,
12516 X86::R13W,X86::R14W,X86::R15W,
12517 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012518 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012519 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
12520 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
12521 X86::R10B,X86::R11B,X86::R12B,
12522 X86::R13B,X86::R14B,X86::R15B,
12523 X86::BPL, X86::SPL, 0);
12524
Owen Anderson825b72b2009-08-11 20:47:22 +000012525 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012526 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
12527 X86::RSI, X86::RDI, X86::R8, X86::R9,
12528 X86::R10, X86::R11, X86::R12,
12529 X86::R13, X86::R14, X86::R15,
12530 X86::RBP, X86::RSP, 0);
12531
12532 break;
12533 }
Eric Christopherfd179292009-08-27 18:07:15 +000012534 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000012535 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012536 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012537 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012538 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012539 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012540 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000012541 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012542 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000012543 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
12544 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000012545 }
12546 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012547
Chris Lattner1efa40f2006-02-22 00:56:39 +000012548 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000012549}
Chris Lattnerf76d1802006-07-31 23:26:50 +000012550
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012551std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000012552X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012553 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000012554 // First, see if this is a constraint that directly corresponds to an LLVM
12555 // register class.
12556 if (Constraint.size() == 1) {
12557 // GCC Constraint Letters
12558 switch (Constraint[0]) {
12559 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012560 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000012561 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012562 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000012563 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012564 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000012565 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012566 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000012567 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000012568 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000012569 case 'R': // LEGACY_REGS
12570 if (VT == MVT::i8)
12571 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
12572 if (VT == MVT::i16)
12573 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
12574 if (VT == MVT::i32 || !Subtarget->is64Bit())
12575 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
12576 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012577 case 'f': // FP Stack registers.
12578 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
12579 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000012580 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012581 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012582 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012583 return std::make_pair(0U, X86::RFP64RegisterClass);
12584 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000012585 case 'y': // MMX_REGS if MMX allowed.
12586 if (!Subtarget->hasMMX()) break;
12587 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012588 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012589 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012590 // FALL THROUGH.
12591 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012592 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012593
Owen Anderson825b72b2009-08-11 20:47:22 +000012594 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000012595 default: break;
12596 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012597 case MVT::f32:
12598 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000012599 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012600 case MVT::f64:
12601 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000012602 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012603 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012604 case MVT::v16i8:
12605 case MVT::v8i16:
12606 case MVT::v4i32:
12607 case MVT::v2i64:
12608 case MVT::v4f32:
12609 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000012610 return std::make_pair(0U, X86::VR128RegisterClass);
12611 }
Chris Lattnerad043e82007-04-09 05:11:28 +000012612 break;
12613 }
12614 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012615
Chris Lattnerf76d1802006-07-31 23:26:50 +000012616 // Use the default implementation in TargetLowering to convert the register
12617 // constraint into a member of a register class.
12618 std::pair<unsigned, const TargetRegisterClass*> Res;
12619 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000012620
12621 // Not found as a standard register?
12622 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012623 // Map st(0) -> st(7) -> ST0
12624 if (Constraint.size() == 7 && Constraint[0] == '{' &&
12625 tolower(Constraint[1]) == 's' &&
12626 tolower(Constraint[2]) == 't' &&
12627 Constraint[3] == '(' &&
12628 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
12629 Constraint[5] == ')' &&
12630 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000012631
Chris Lattner56d77c72009-09-13 22:41:48 +000012632 Res.first = X86::ST0+Constraint[4]-'0';
12633 Res.second = X86::RFP80RegisterClass;
12634 return Res;
12635 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012636
Chris Lattner56d77c72009-09-13 22:41:48 +000012637 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012638 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000012639 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000012640 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012641 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000012642 }
Chris Lattner56d77c72009-09-13 22:41:48 +000012643
12644 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012645 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012646 Res.first = X86::EFLAGS;
12647 Res.second = X86::CCRRegisterClass;
12648 return Res;
12649 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012650
Dale Johannesen330169f2008-11-13 21:52:36 +000012651 // 'A' means EAX + EDX.
12652 if (Constraint == "A") {
12653 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000012654 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012655 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000012656 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000012657 return Res;
12658 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012659
Chris Lattnerf76d1802006-07-31 23:26:50 +000012660 // Otherwise, check to see if this is a register class of the wrong value
12661 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
12662 // turn into {ax},{dx}.
12663 if (Res.second->hasType(VT))
12664 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012665
Chris Lattnerf76d1802006-07-31 23:26:50 +000012666 // All of the single-register GCC register classes map their values onto
12667 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
12668 // really want an 8-bit or 32-bit register, map to the appropriate register
12669 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000012670 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012671 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012672 unsigned DestReg = 0;
12673 switch (Res.first) {
12674 default: break;
12675 case X86::AX: DestReg = X86::AL; break;
12676 case X86::DX: DestReg = X86::DL; break;
12677 case X86::CX: DestReg = X86::CL; break;
12678 case X86::BX: DestReg = X86::BL; break;
12679 }
12680 if (DestReg) {
12681 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012682 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012683 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012684 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012685 unsigned DestReg = 0;
12686 switch (Res.first) {
12687 default: break;
12688 case X86::AX: DestReg = X86::EAX; break;
12689 case X86::DX: DestReg = X86::EDX; break;
12690 case X86::CX: DestReg = X86::ECX; break;
12691 case X86::BX: DestReg = X86::EBX; break;
12692 case X86::SI: DestReg = X86::ESI; break;
12693 case X86::DI: DestReg = X86::EDI; break;
12694 case X86::BP: DestReg = X86::EBP; break;
12695 case X86::SP: DestReg = X86::ESP; break;
12696 }
12697 if (DestReg) {
12698 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012699 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012700 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012701 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012702 unsigned DestReg = 0;
12703 switch (Res.first) {
12704 default: break;
12705 case X86::AX: DestReg = X86::RAX; break;
12706 case X86::DX: DestReg = X86::RDX; break;
12707 case X86::CX: DestReg = X86::RCX; break;
12708 case X86::BX: DestReg = X86::RBX; break;
12709 case X86::SI: DestReg = X86::RSI; break;
12710 case X86::DI: DestReg = X86::RDI; break;
12711 case X86::BP: DestReg = X86::RBP; break;
12712 case X86::SP: DestReg = X86::RSP; break;
12713 }
12714 if (DestReg) {
12715 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012716 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012717 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012718 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012719 } else if (Res.second == X86::FR32RegisterClass ||
12720 Res.second == X86::FR64RegisterClass ||
12721 Res.second == X86::VR128RegisterClass) {
12722 // Handle references to XMM physical registers that got mapped into the
12723 // wrong class. This can happen with constraints like {xmm0} where the
12724 // target independent register mapper will just pick the first match it can
12725 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012726 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012727 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012728 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012729 Res.second = X86::FR64RegisterClass;
12730 else if (X86::VR128RegisterClass->hasType(VT))
12731 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012732 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012733
Chris Lattnerf76d1802006-07-31 23:26:50 +000012734 return Res;
12735}