blob: 09456342acb01e6a8ab8f7491744e22edf7b41eb [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000088 E = r2iMap_.end(); I != E; ++I)
89 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
94 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000143 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000144 }
145 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000146}
147
Evan Cheng752195e2009-09-14 21:33:42 +0000148void LiveIntervals::dumpInstrs() const {
149 printInstrs(errs());
150}
151
Evan Chengc92da382007-11-03 07:20:12 +0000152/// conflictsWithPhysRegDef - Returns true if the specified register
153/// is defined during the duration of the specified interval.
154bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
155 VirtRegMap &vrm, unsigned reg) {
156 for (LiveInterval::Ranges::const_iterator
157 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000158 for (SlotIndex index = I->start.getBaseIndex(),
159 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesen6b74e502009-12-04 00:16:04 +0000160 index != end;
161 index = index.getNextIndex()) {
Evan Chengc92da382007-11-03 07:20:12 +0000162 MachineInstr *MI = getInstructionFromIndex(index);
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163 if (!MI)
164 continue; // skip deleted instructions
165
Evan Chengc92da382007-11-03 07:20:12 +0000166 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
167 MachineOperand& mop = MI->getOperand(i);
Jakob Stoklund Olesen6b74e502009-12-04 00:16:04 +0000168 if (!mop.isReg() || mop.isUse())
Evan Chengc92da382007-11-03 07:20:12 +0000169 continue;
170 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000171 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000172 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000173 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000174 if (!vrm.hasPhys(PhysReg))
175 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000176 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000177 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000178 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000179 return true;
180 }
181 }
182 }
183
184 return false;
185}
186
Jakob Stoklund Olesen6b74e502009-12-04 00:16:04 +0000187/// conflictsWithPhysRegUse - Returns true if the specified register is used or
188/// defined during the duration of the specified interval. Copies to and from
189/// li.reg are allowed.
190bool LiveIntervals::conflictsWithPhysRegUse(const LiveInterval &li,
191 VirtRegMap &vrm, unsigned reg) {
192 for (LiveInterval::Ranges::const_iterator
193 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
194 for (SlotIndex index = I->start.getBaseIndex(),
195 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
196 index != end;
197 index = index.getNextIndex()) {
198 MachineInstr *MI = getInstructionFromIndex(index);
199 if (!MI)
200 continue; // skip deleted instructions
201
202 // Terminators are considered conflicts since reg may be used at the
203 // destination.
204 if (MI->getDesc().isTerminator())
205 return true;
206
207 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
208 MachineOperand& mop = MI->getOperand(i);
209 if (!mop.isReg() || mop.isUndef())
210 continue;
211 unsigned PhysReg = mop.getReg();
212 if (PhysReg == 0 || PhysReg == li.reg)
213 continue;
214 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
215 if (!vrm.hasPhys(PhysReg))
216 continue;
217 PhysReg = vrm.getPhys(PhysReg);
218 }
219 if (PhysReg && tri_->regsOverlap(PhysReg, reg)) {
220 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
221 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg) ||
222 (SrcReg != li.reg && DstReg != li.reg))
223 return true;
224 }
225 }
226 }
227 }
228 return false;
229}
230
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000231/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
232/// it can check use as well.
233bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
234 unsigned Reg, bool CheckUse,
235 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
236 for (LiveInterval::Ranges::const_iterator
237 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000238 for (SlotIndex index = I->start.getBaseIndex(),
239 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
240 index != end;
241 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000242 MachineInstr *MI = getInstructionFromIndex(index);
243 if (!MI)
244 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000245
246 if (JoinedCopies.count(MI))
247 continue;
248 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
249 MachineOperand& MO = MI->getOperand(i);
250 if (!MO.isReg())
251 continue;
252 if (MO.isUse() && !CheckUse)
253 continue;
254 unsigned PhysReg = MO.getReg();
255 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
256 continue;
257 if (tri_->isSubRegister(Reg, PhysReg))
258 return true;
259 }
260 }
261 }
262
263 return false;
264}
265
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000266#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000267static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000268 if (TargetRegisterInfo::isPhysicalRegister(reg))
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000269 errs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000270 else
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000271 errs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000272}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000273#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000274
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000275void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000276 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000277 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000278 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000279 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000280 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000281 DEBUG({
282 errs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000283 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000284 });
Evan Cheng419852c2008-04-03 16:39:43 +0000285
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000286 // Virtual registers may be defined multiple times (due to phi
287 // elimination and 2-addr elimination). Much of what we do only has to be
288 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000289 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000290 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000291 if (interval.empty()) {
292 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000293 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000294 // Earlyclobbers move back one, so that they overlap the live range
295 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000296 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000297 defIndex = MIIdx.getUseIndex();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000298 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000299 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000300 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000301 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000302 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000303 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000304 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000305 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000306 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000307 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000308
309 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000310
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000311 // Loop over all of the blocks that the vreg is defined in. There are
312 // two cases we have to handle here. The most common case is a vreg
313 // whose lifetime is contained within a basic block. In this case there
314 // will be a single kill, in MBB, which comes after the definition.
315 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
316 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000317 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000318 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000319 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320 else
Lang Hames233a60e2009-11-03 23:52:08 +0000321 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000322
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000323 // If the kill happens after the definition, we have an intra-block
324 // live range.
325 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000326 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000327 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000328 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000329 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000330 DEBUG(errs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000331 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000332 return;
333 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000334 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000335
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000336 // The other case we handle is when a virtual register lives to the end
337 // of the defining block, potentially live across some blocks, then is
338 // live into some number of blocks, but gets killed. Start by adding a
339 // range that goes from this definition to the end of the defining block.
Lang Hames233a60e2009-11-03 23:52:08 +0000340 LiveRange NewLR(defIndex, getMBBEndIdx(mbb).getNextIndex().getLoadIndex(),
341 ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000342 DEBUG(errs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343 interval.addRange(NewLR);
344
345 // Iterate over all of the blocks that the variable is completely
346 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
347 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000348 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
349 E = vi.AliveBlocks.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000350 LiveRange LR(
351 getMBBStartIdx(mf_->getBlockNumbered(*I)),
352 getMBBEndIdx(mf_->getBlockNumbered(*I)).getNextIndex().getLoadIndex(),
353 ValNo);
Dan Gohman4a829ec2008-11-13 16:31:27 +0000354 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000355 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000356 }
357
358 // Finally, this virtual register is live from the start of any killing
359 // block to the 'use' slot of the killing instruction.
360 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
361 MachineInstr *Kill = vi.Kills[i];
Lang Hames233a60e2009-11-03 23:52:08 +0000362 SlotIndex killIdx =
363 getInstructionIndex(Kill).getDefIndex();
Evan Chengb0f59732009-09-21 04:32:32 +0000364 LiveRange LR(getMBBStartIdx(Kill->getParent()), killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000365 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000366 ValNo->addKill(killIdx);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000367 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000368 }
369
370 } else {
371 // If this is the second time we see a virtual register definition, it
372 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000373 // the result of two address elimination, then the vreg is one of the
374 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000375 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000376 // If this is a two-address definition, then we have already processed
377 // the live range. The only problem is that we didn't realize there
378 // are actually two values in the live interval. Because of this we
379 // need to take the LiveRegion that defines this register and split it
380 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000381 assert(interval.containsOneValue());
Lang Hames233a60e2009-11-03 23:52:08 +0000382 SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex();
383 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000384 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000385 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386
Lang Hames35f291d2009-09-12 03:34:03 +0000387 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000388 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000389 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000390
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000391 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000392 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000393 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000394
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000395 // Two-address vregs should always only be redefined once. This means
396 // that at this point, there should be exactly one value number in it.
397 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
398
Chris Lattner91725b72006-08-31 05:54:43 +0000399 // The new value number (#1) is defined by the instruction we claimed
400 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000401 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000402 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000403 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000404 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
405
Chris Lattner91725b72006-08-31 05:54:43 +0000406 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000407 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000408 OldValNo->setCopy(0);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000409
410 // Add the new live interval which replaces the range for the input copy.
411 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000412 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000413 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000414 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000415
416 // If this redefinition is dead, we need to add a dummy unit live
417 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000418 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000419 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
420 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000421
Bill Wendling8e6179f2009-08-22 20:18:03 +0000422 DEBUG({
423 errs() << " RESULT: ";
424 interval.print(errs(), tri_);
425 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000426 } else {
427 // Otherwise, this must be because of phi elimination. If this is the
428 // first redefinition of the vreg that we have seen, go back and change
429 // the live range in the PHI block to be a different value number.
430 if (interval.containsOneValue()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000431 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000432 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000433 MachineInstr *Killer = vi.Kills[0];
Lang Hames233a60e2009-11-03 23:52:08 +0000434 SlotIndex Start = getMBBStartIdx(Killer->getParent());
435 SlotIndex End = getInstructionIndex(Killer).getDefIndex();
Bill Wendling8e6179f2009-08-22 20:18:03 +0000436 DEBUG({
437 errs() << " Removing [" << Start << "," << End << "] from: ";
438 interval.print(errs(), tri_);
439 errs() << "\n";
440 });
Lang Hamesffd13262009-07-09 03:57:02 +0000441 interval.removeRange(Start, End);
442 assert(interval.ranges.size() == 1 &&
Evan Cheng752195e2009-09-14 21:33:42 +0000443 "Newly discovered PHI interval has >1 ranges.");
Lang Hames86511252009-09-04 20:41:11 +0000444 MachineBasicBlock *killMBB = getMBBFromIndex(interval.endIndex());
Lang Hames233a60e2009-11-03 23:52:08 +0000445 VNI->addKill(indexes_->getTerminatorGap(killMBB));
Lang Hames857c4e02009-06-17 21:01:20 +0000446 VNI->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000447 DEBUG({
448 errs() << " RESULT: ";
449 interval.print(errs(), tri_);
450 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000451
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000452 // Replace the interval with one of a NEW value number. Note that this
453 // value number isn't actually defined by an instruction, weird huh? :)
Lang Hames10382fb2009-06-19 02:17:53 +0000454 LiveRange LR(Start, End,
Lang Hames233a60e2009-11-03 23:52:08 +0000455 interval.getNextValue(SlotIndex(getMBBStartIdx(mbb), true),
456 0, false, VNInfoAllocator));
Lang Hames857c4e02009-06-17 21:01:20 +0000457 LR.valno->setIsPHIDef(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000458 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000459 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000460 LR.valno->addKill(End);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000461 DEBUG({
462 errs() << " RESULT: ";
463 interval.print(errs(), tri_);
464 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000465 }
466
467 // In the case of PHI elimination, each variable definition is only
468 // live until the end of the block. We've already taken care of the
469 // rest of the live range.
Lang Hames233a60e2009-11-03 23:52:08 +0000470 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000471 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000472 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000473
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000474 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000475 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000476 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000477 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000478 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000479 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000480 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000481 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000482 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000483
Lang Hames233a60e2009-11-03 23:52:08 +0000484 SlotIndex killIndex = getMBBEndIdx(mbb).getNextIndex().getLoadIndex();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000485 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000486 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000487 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000488 ValNo->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000489 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000490 }
491 }
492
Bill Wendling8e6179f2009-08-22 20:18:03 +0000493 DEBUG(errs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000494}
495
Chris Lattnerf35fef72004-07-23 21:24:19 +0000496void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000497 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000498 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000499 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000500 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000501 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000502 // A physical register cannot be live across basic block, so its
503 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000504 DEBUG({
505 errs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000506 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000507 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000508
Lang Hames233a60e2009-11-03 23:52:08 +0000509 SlotIndex baseIndex = MIIdx;
510 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000511 // Earlyclobbers move back one.
512 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000513 start = MIIdx.getUseIndex();
514 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000515
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000516 // If it is not used after definition, it is considered dead at
517 // the instruction defining it. Hence its interval is:
518 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000519 // For earlyclobbers, the defSlot was pushed back one; the extra
520 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000521 if (MO.isDead()) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000522 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000523 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000524 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000525 }
526
527 // If it is not dead on definition, it must be killed by a
528 // subsequent instruction. Hence its interval is:
529 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000530 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000531 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000532
533 if (getInstructionFromIndex(baseIndex) == 0)
534 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
535
Evan Cheng6130f662008-03-05 00:59:57 +0000536 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000537 DEBUG(errs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000538 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000539 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000540 } else {
541 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
542 if (DefIdx != -1) {
543 if (mi->isRegTiedToUseOperand(DefIdx)) {
544 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000545 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000546 } else {
547 // Another instruction redefines the register before it is ever read.
548 // Then the register is essentially dead at the instruction that defines
549 // it. Hence its interval is:
550 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000551 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000552 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000553 }
554 goto exit;
555 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000556 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000557
Lang Hames233a60e2009-11-03 23:52:08 +0000558 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000559 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000560
561 // The only case we should have a dead physreg here without a killing or
562 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000563 // and never used. Another possible case is the implicit use of the
564 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000565 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000566
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000567exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000568 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000569
Evan Cheng24a3cc42007-04-25 07:30:23 +0000570 // Already exists? Extend old live interval.
571 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000572 bool Extend = OldLR != interval.end();
573 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000574 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000575 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000576 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000577 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000578 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000579 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000580 DEBUG(errs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000581}
582
Chris Lattnerf35fef72004-07-23 21:24:19 +0000583void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
584 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000585 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000586 MachineOperand& MO,
587 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000588 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000589 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000590 getOrCreateInterval(MO.getReg()));
591 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000592 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000593 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000594 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000595 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000596 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000597 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000598 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000599 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000600 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000601 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000602 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000603 // If MI also modifies the sub-register explicitly, avoid processing it
604 // more than once. Do not pass in TRI here so it checks for exact match.
605 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000606 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000607 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000608 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000609}
610
Evan Chengb371f452007-02-19 21:49:54 +0000611void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000612 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000613 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000614 DEBUG({
615 errs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000616 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000617 });
Evan Chengb371f452007-02-19 21:49:54 +0000618
619 // Look for kills, if it reaches a def before it's killed, then it shouldn't
620 // be considered a livein.
621 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames233a60e2009-11-03 23:52:08 +0000622 SlotIndex baseIndex = MIIdx;
623 SlotIndex start = baseIndex;
624 if (getInstructionFromIndex(baseIndex) == 0)
625 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
626
627 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000628 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000629
Evan Chengb371f452007-02-19 21:49:54 +0000630 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000631 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000632 DEBUG(errs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000633 end = baseIndex.getDefIndex();
Evan Cheng0076c612009-03-05 03:34:26 +0000634 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000635 break;
Evan Cheng6130f662008-03-05 00:59:57 +0000636 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000637 // Another instruction redefines the register before it is ever read.
638 // Then the register is essentially dead at the instruction that defines
639 // it. Hence its interval is:
640 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000641 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000642 end = start.getStoreIndex();
Evan Cheng0076c612009-03-05 03:34:26 +0000643 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000644 break;
Evan Chengb371f452007-02-19 21:49:54 +0000645 }
646
Evan Chengb371f452007-02-19 21:49:54 +0000647 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +0000648 if (mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000649 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Cheng0076c612009-03-05 03:34:26 +0000650 }
Evan Chengb371f452007-02-19 21:49:54 +0000651 }
652
Evan Cheng75611fb2007-06-27 01:16:36 +0000653 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000654 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000655 if (isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000656 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000657 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000658 } else {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000659 DEBUG(errs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000660 end = baseIndex;
661 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000662 }
663
Lang Hames10382fb2009-06-19 02:17:53 +0000664 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000665 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000666 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000667 vni->setIsPHIDef(true);
668 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000669
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000670 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000671 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000672 DEBUG(errs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000673}
674
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000675/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000676/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000677/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000678/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000679void LiveIntervals::computeIntervals() {
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000680 DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000681 << "********** Function: "
682 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000683
684 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000685 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
686 MBBI != E; ++MBBI) {
687 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +0000688 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000689 SlotIndex MIIndex = getMBBStartIdx(MBB);
Jakob Stoklund Olesen324da762009-11-20 01:17:03 +0000690 DEBUG(errs() << MBB->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000691
Chris Lattner428b92e2006-09-15 03:57:23 +0000692 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000693
Dan Gohmancb406c22007-10-03 19:26:29 +0000694 // Create intervals for live-ins to this BB first.
695 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
696 LE = MBB->livein_end(); LI != LE; ++LI) {
697 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
698 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000699 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000700 if (!hasInterval(*AS))
701 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
702 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000703 }
704
Owen Anderson99500ae2008-09-15 22:00:38 +0000705 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000706 if (getInstructionFromIndex(MIIndex) == 0)
707 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000708
Chris Lattner428b92e2006-09-15 03:57:23 +0000709 for (; MI != miEnd; ++MI) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000710 DEBUG(errs() << MIIndex << "\t" << *MI);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000711
Evan Cheng438f7bc2006-11-10 08:43:01 +0000712 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000713 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
714 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000715 if (!MO.isReg() || !MO.getReg())
716 continue;
717
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000718 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000719 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000720 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000721 else if (MO.isUndef())
722 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000723 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000724
Lang Hames233a60e2009-11-03 23:52:08 +0000725 // Move to the next instr slot.
726 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000727 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000728 }
Evan Chengd129d732009-07-17 19:43:40 +0000729
730 // Create empty intervals for registers defined by implicit_def's (except
731 // for those implicit_def that define values which are liveout of their
732 // blocks.
733 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
734 unsigned UndefReg = UndefUses[i];
735 (void)getOrCreateInterval(UndefReg);
736 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000737}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000738
Owen Anderson03857b22008-08-13 21:49:13 +0000739LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000740 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000741 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000742}
Evan Chengf2fbca62007-11-12 06:35:08 +0000743
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000744/// dupInterval - Duplicate a live interval. The caller is responsible for
745/// managing the allocated memory.
746LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
747 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000748 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000749 return NewLI;
750}
751
Evan Chengc8d044e2008-02-15 18:24:29 +0000752/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
753/// copy field and returns the source register that defines it.
754unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000755 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000756 return 0;
757
Lang Hames52c1afc2009-08-10 23:43:28 +0000758 if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000759 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000760 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000761 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Lang Hames52c1afc2009-08-10 23:43:28 +0000762 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000763 return Reg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000764 } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
765 VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
766 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000767
Evan Cheng04ee5a12009-01-20 19:12:24 +0000768 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000769 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000770 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000771 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000772 return 0;
773}
Evan Chengf2fbca62007-11-12 06:35:08 +0000774
775//===----------------------------------------------------------------------===//
776// Register allocator hooks.
777//
778
Evan Chengd70dbb52008-02-22 09:24:50 +0000779/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
780/// allow one) virtual register operand, then its uses are implicitly using
781/// the register. Returns the virtual register.
782unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
783 MachineInstr *MI) const {
784 unsigned RegOp = 0;
785 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
786 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000787 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000788 continue;
789 unsigned Reg = MO.getReg();
790 if (Reg == 0 || Reg == li.reg)
791 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000792
793 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
794 !allocatableRegs_[Reg])
795 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000796 // FIXME: For now, only remat MI with at most one register operand.
797 assert(!RegOp &&
798 "Can't rematerialize instruction with multiple register operand!");
799 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000800#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000801 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000802#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000803 }
804 return RegOp;
805}
806
807/// isValNoAvailableAt - Return true if the val# of the specified interval
808/// which reaches the given instruction also reaches the specified use index.
809bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000810 SlotIndex UseIdx) const {
811 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000812 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
813 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
814 return UI != li.end() && UI->valno == ValNo;
815}
816
Evan Chengf2fbca62007-11-12 06:35:08 +0000817/// isReMaterializable - Returns true if the definition MI of the specified
818/// val# of the specified interval is re-materializable.
819bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000820 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000821 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000822 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000823 if (DisableReMat)
824 return false;
825
Dan Gohmana70dca12009-10-09 23:27:56 +0000826 if (!tii_->isTriviallyReMaterializable(MI, aa_))
827 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000828
Dan Gohmana70dca12009-10-09 23:27:56 +0000829 // Target-specific code can mark an instruction as being rematerializable
830 // if it has one virtual reg use, though it had better be something like
831 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000832 unsigned ImpUse = getReMatImplicitUse(li, MI);
833 if (ImpUse) {
834 const LiveInterval &ImpLi = getInterval(ImpUse);
835 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
836 re = mri_->use_end(); ri != re; ++ri) {
837 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000838 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000839 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
840 continue;
841 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
842 return false;
843 }
Evan Chengdc377862008-09-30 15:44:16 +0000844
845 // If a register operand of the re-materialized instruction is going to
846 // be spilled next, then it's not legal to re-materialize this instruction.
847 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
848 if (ImpUse == SpillIs[i]->reg)
849 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000850 }
851 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000852}
853
Evan Cheng06587492008-10-24 02:05:00 +0000854/// isReMaterializable - Returns true if the definition MI of the specified
855/// val# of the specified interval is re-materializable.
856bool LiveIntervals::isReMaterializable(const LiveInterval &li,
857 const VNInfo *ValNo, MachineInstr *MI) {
858 SmallVector<LiveInterval*, 4> Dummy1;
859 bool Dummy2;
860 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
861}
862
Evan Cheng5ef3a042007-12-06 00:01:56 +0000863/// isReMaterializable - Returns true if every definition of MI of every
864/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000865bool LiveIntervals::isReMaterializable(const LiveInterval &li,
866 SmallVectorImpl<LiveInterval*> &SpillIs,
867 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000868 isLoad = false;
869 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
870 i != e; ++i) {
871 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000872 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000873 continue; // Dead val#.
874 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000875 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000876 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000877 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000878 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000879 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000880 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000881 return false;
882 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000883 }
884 return true;
885}
886
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000887/// FilterFoldedOps - Filter out two-address use operands. Return
888/// true if it finds any issue with the operands that ought to prevent
889/// folding.
890static bool FilterFoldedOps(MachineInstr *MI,
891 SmallVector<unsigned, 2> &Ops,
892 unsigned &MRInfo,
893 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000894 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000895 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
896 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000897 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000898 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000899 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000900 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000901 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000902 MRInfo |= (unsigned)VirtRegMap::isMod;
903 else {
904 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000905 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000906 MRInfo = VirtRegMap::isModRef;
907 continue;
908 }
909 MRInfo |= (unsigned)VirtRegMap::isRef;
910 }
911 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000912 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000913 return false;
914}
915
916
917/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
918/// slot / to reg or any rematerialized load into ith operand of specified
919/// MI. If it is successul, MI is updated with the newly created MI and
920/// returns true.
921bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
922 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000923 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000924 SmallVector<unsigned, 2> &Ops,
925 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000926 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +0000927 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000928 RemoveMachineInstrFromMaps(MI);
929 vrm.RemoveMachineInstrFromMaps(MI);
930 MI->eraseFromParent();
931 ++numFolds;
932 return true;
933 }
934
935 // Filter the list of operand indexes that are to be folded. Abort if
936 // any operand will prevent folding.
937 unsigned MRInfo = 0;
938 SmallVector<unsigned, 2> FoldOps;
939 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
940 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000941
Evan Cheng427f4c12008-03-31 23:19:51 +0000942 // The only time it's safe to fold into a two address instruction is when
943 // it's folding reload and spill from / into a spill stack slot.
944 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000945 return false;
946
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000947 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
948 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000949 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000950 // Remember this instruction uses the spill slot.
951 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
952
Evan Chengf2fbca62007-11-12 06:35:08 +0000953 // Attempt to fold the memory reference into the instruction. If
954 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000955 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000956 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000957 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000958 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000959 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000960 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000961 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000962 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000963 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000964 return true;
965 }
966 return false;
967}
968
Evan Cheng018f9b02007-12-05 03:22:34 +0000969/// canFoldMemoryOperand - Returns true if the specified load / store
970/// folding is possible.
971bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000972 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000973 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000974 // Filter the list of operand indexes that are to be folded. Abort if
975 // any operand will prevent folding.
976 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000977 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000978 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
979 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000980
Evan Cheng3c75ba82008-04-01 21:37:32 +0000981 // It's only legal to remat for a use, not a def.
982 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000983 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000984
Evan Chengd70dbb52008-02-22 09:24:50 +0000985 return tii_->canFoldMemoryOperand(MI, FoldOps);
986}
987
Evan Cheng81a03822007-11-17 00:40:40 +0000988bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000989 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
990
991 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
992
993 if (mbb == 0)
994 return false;
995
996 for (++itr; itr != li.ranges.end(); ++itr) {
997 MachineBasicBlock *mbb2 =
998 indexes_->getMBBCoveringRange(itr->start, itr->end);
999
1000 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001001 return false;
1002 }
Lang Hames233a60e2009-11-03 23:52:08 +00001003
Evan Cheng81a03822007-11-17 00:40:40 +00001004 return true;
1005}
1006
Evan Chengd70dbb52008-02-22 09:24:50 +00001007/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1008/// interval on to-be re-materialized operands of MI) with new register.
1009void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1010 MachineInstr *MI, unsigned NewVReg,
1011 VirtRegMap &vrm) {
1012 // There is an implicit use. That means one of the other operand is
1013 // being remat'ed and the remat'ed instruction has li.reg as an
1014 // use operand. Make sure we rewrite that as well.
1015 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1016 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001017 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001018 continue;
1019 unsigned Reg = MO.getReg();
1020 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1021 continue;
1022 if (!vrm.isReMaterialized(Reg))
1023 continue;
1024 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001025 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1026 if (UseMO)
1027 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001028 }
1029}
1030
Evan Chengf2fbca62007-11-12 06:35:08 +00001031/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1032/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001033bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001034rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001035 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001036 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001037 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001038 unsigned Slot, int LdSlot,
1039 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001040 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001041 const TargetRegisterClass* rc,
1042 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001043 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001044 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001045 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001046 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001047 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001048 RestartInstruction:
1049 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1050 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001051 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001052 continue;
1053 unsigned Reg = mop.getReg();
1054 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001055 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001056 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001057 if (Reg != li.reg)
1058 continue;
1059
1060 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001061 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001062 int FoldSlot = Slot;
1063 if (DefIsReMat) {
1064 // If this is the rematerializable definition MI itself and
1065 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001066 if (MI == ReMatOrigDefMI && CanDelete) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001067 DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: "
1068 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001069 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001070 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001071 MI->eraseFromParent();
1072 break;
1073 }
1074
1075 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001076 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001077 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001078 if (isLoad) {
1079 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1080 FoldSS = isLoadSS;
1081 FoldSlot = LdSlot;
1082 }
1083 }
1084
Evan Chengf2fbca62007-11-12 06:35:08 +00001085 // Scan all of the operands of this instruction rewriting operands
1086 // to use NewVReg instead of li.reg as appropriate. We do this for
1087 // two reasons:
1088 //
1089 // 1. If the instr reads the same spilled vreg multiple times, we
1090 // want to reuse the NewVReg.
1091 // 2. If the instr is a two-addr instruction, we are required to
1092 // keep the src/dst regs pinned.
1093 //
1094 // Keep track of whether we replace a use and/or def so that we can
1095 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001096
Evan Cheng81a03822007-11-17 00:40:40 +00001097 HasUse = mop.isUse();
1098 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001099 SmallVector<unsigned, 2> Ops;
1100 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001101 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001102 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001103 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001104 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001105 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001106 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001107 continue;
1108 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001109 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001110 if (!MOj.isUndef()) {
1111 HasUse |= MOj.isUse();
1112 HasDef |= MOj.isDef();
1113 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001114 }
1115 }
1116
David Greene26b86a02008-10-27 17:38:59 +00001117 // Create a new virtual register for the spill interval.
1118 // Create the new register now so we can map the fold instruction
1119 // to the new register so when it is unfolded we get the correct
1120 // answer.
1121 bool CreatedNewVReg = false;
1122 if (NewVReg == 0) {
1123 NewVReg = mri_->createVirtualRegister(rc);
1124 vrm.grow();
1125 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001126
1127 // The new virtual register should get the same allocation hints as the
1128 // old one.
1129 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1130 if (Hint.first || Hint.second)
1131 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001132 }
1133
Evan Cheng9c3c2212008-06-06 07:54:39 +00001134 if (!TryFold)
1135 CanFold = false;
1136 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001137 // Do not fold load / store here if we are splitting. We'll find an
1138 // optimal point to insert a load / store later.
1139 if (!TrySplit) {
1140 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001141 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001142 // Folding the load/store can completely change the instruction in
1143 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001144
1145 if (FoldSS) {
1146 // We need to give the new vreg the same stack slot as the
1147 // spilled interval.
1148 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1149 }
1150
Evan Cheng018f9b02007-12-05 03:22:34 +00001151 HasUse = false;
1152 HasDef = false;
1153 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001154 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001155 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001156 goto RestartInstruction;
1157 }
1158 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001159 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001160 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001161 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001162 }
Evan Chengcddbb832007-11-30 21:23:43 +00001163
Evan Chengcddbb832007-11-30 21:23:43 +00001164 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001165 if (mop.isImplicit())
1166 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001167
1168 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001169 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1170 MachineOperand &mopj = MI->getOperand(Ops[j]);
1171 mopj.setReg(NewVReg);
1172 if (mopj.isImplicit())
1173 rewriteImplicitOps(li, MI, NewVReg, vrm);
1174 }
Evan Chengcddbb832007-11-30 21:23:43 +00001175
Evan Cheng81a03822007-11-17 00:40:40 +00001176 if (CreatedNewVReg) {
1177 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001178 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001179 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001180 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001181 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001182 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001183 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001184 }
1185 if (!CanDelete || (HasUse && HasDef)) {
1186 // If this is a two-addr instruction then its use operands are
1187 // rematerializable but its def is not. It should be assigned a
1188 // stack slot.
1189 vrm.assignVirt2StackSlot(NewVReg, Slot);
1190 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001191 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001192 vrm.assignVirt2StackSlot(NewVReg, Slot);
1193 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001194 } else if (HasUse && HasDef &&
1195 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1196 // If this interval hasn't been assigned a stack slot (because earlier
1197 // def is a deleted remat def), do it now.
1198 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1199 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001200 }
1201
Evan Cheng313d4b82008-02-23 00:33:04 +00001202 // Re-matting an instruction with virtual register use. Add the
1203 // register as an implicit use on the use MI.
1204 if (DefIsReMat && ImpUse)
1205 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1206
Evan Cheng5b69eba2009-04-21 22:46:52 +00001207 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001208 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001209 if (CreatedNewVReg) {
1210 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001211 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001212 if (TrySplit)
1213 vrm.setIsSplitFromReg(NewVReg, li.reg);
1214 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001215
1216 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001217 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001218 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1219 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001220 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001221 nI.addRange(LR);
1222 } else {
1223 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001224 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001225 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1226 nI.getValNumInfo(nI.getNumValNums()-1));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001227 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001228 nI.addRange(LR);
1229 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001230 }
1231 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001232 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1233 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001234 DEBUG(errs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001235 nI.addRange(LR);
1236 }
Evan Cheng81a03822007-11-17 00:40:40 +00001237
Bill Wendling8e6179f2009-08-22 20:18:03 +00001238 DEBUG({
1239 errs() << "\t\t\t\tAdded new interval: ";
1240 nI.print(errs(), tri_);
1241 errs() << '\n';
1242 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001243 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001244 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001245}
Evan Cheng81a03822007-11-17 00:40:40 +00001246bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001247 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001248 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001249 SlotIndex Idx) const {
1250 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001251 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001252 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001253 continue;
1254
Lang Hames233a60e2009-11-03 23:52:08 +00001255 SlotIndex KillIdx = VNI->kills[j];
Evan Cheng0cbb1162007-11-29 01:06:25 +00001256 if (KillIdx > Idx && KillIdx < End)
1257 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001258 }
1259 return false;
1260}
1261
Evan Cheng063284c2008-02-21 00:34:19 +00001262/// RewriteInfo - Keep track of machine instrs that will be rewritten
1263/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001264namespace {
1265 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001266 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001267 MachineInstr *MI;
1268 bool HasUse;
1269 bool HasDef;
Lang Hames233a60e2009-11-03 23:52:08 +00001270 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001271 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1272 };
Evan Cheng063284c2008-02-21 00:34:19 +00001273
Dan Gohman844731a2008-05-13 00:00:25 +00001274 struct RewriteInfoCompare {
1275 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1276 return LHS.Index < RHS.Index;
1277 }
1278 };
1279}
Evan Cheng063284c2008-02-21 00:34:19 +00001280
Evan Chengf2fbca62007-11-12 06:35:08 +00001281void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001282rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001283 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001284 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001285 unsigned Slot, int LdSlot,
1286 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001287 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001288 const TargetRegisterClass* rc,
1289 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001290 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001291 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001292 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001293 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001294 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1295 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001296 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001297 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001298 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001299 SlotIndex start = I->start.getBaseIndex();
1300 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001301
Evan Cheng063284c2008-02-21 00:34:19 +00001302 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001303 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001304 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001305 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1306 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001307 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001308 MachineOperand &O = ri.getOperand();
1309 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001310 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001311 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001312 if (index < start || index >= end)
1313 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001314
1315 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001316 // Must be defined by an implicit def. It should not be spilled. Note,
1317 // this is for correctness reason. e.g.
1318 // 8 %reg1024<def> = IMPLICIT_DEF
1319 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1320 // The live range [12, 14) are not part of the r1024 live interval since
1321 // it's defined by an implicit def. It will not conflicts with live
1322 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001323 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001324 // the INSERT_SUBREG and both target registers that would overlap.
1325 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001326 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1327 }
1328 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1329
Evan Cheng313d4b82008-02-23 00:33:04 +00001330 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001331 // Now rewrite the defs and uses.
1332 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1333 RewriteInfo &rwi = RewriteMIs[i];
1334 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001335 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001336 bool MIHasUse = rwi.HasUse;
1337 bool MIHasDef = rwi.HasDef;
1338 MachineInstr *MI = rwi.MI;
1339 // If MI def and/or use the same register multiple times, then there
1340 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001341 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001342 while (i != e && RewriteMIs[i].MI == MI) {
1343 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001344 bool isUse = RewriteMIs[i].HasUse;
1345 if (isUse) ++NumUses;
1346 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001347 MIHasDef |= RewriteMIs[i].HasDef;
1348 ++i;
1349 }
Evan Cheng81a03822007-11-17 00:40:40 +00001350 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001351
Evan Cheng0a891ed2008-05-23 23:00:04 +00001352 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001353 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001354 // register interval's spill weight to HUGE_VALF to prevent it from
1355 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001356 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001357 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001358 }
1359
Evan Cheng063284c2008-02-21 00:34:19 +00001360 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001361 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001362 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001363 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001364 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001365 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001366 // One common case:
1367 // x = use
1368 // ...
1369 // ...
1370 // def = ...
1371 // = use
1372 // It's better to start a new interval to avoid artifically
1373 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001374 if (MIHasDef && !MIHasUse) {
1375 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001376 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001377 }
1378 }
Evan Chengcada2452007-11-28 01:28:46 +00001379 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001380
1381 bool IsNew = ThisVReg == 0;
1382 if (IsNew) {
1383 // This ends the previous live interval. If all of its def / use
1384 // can be folded, give it a low spill weight.
1385 if (NewVReg && TrySplit && AllCanFold) {
1386 LiveInterval &nI = getOrCreateInterval(NewVReg);
1387 nI.weight /= 10.0F;
1388 }
1389 AllCanFold = true;
1390 }
1391 NewVReg = ThisVReg;
1392
Evan Cheng81a03822007-11-17 00:40:40 +00001393 bool HasDef = false;
1394 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001395 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001396 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1397 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1398 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001399 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001400 if (!HasDef && !HasUse)
1401 continue;
1402
Evan Cheng018f9b02007-12-05 03:22:34 +00001403 AllCanFold &= CanFold;
1404
Evan Cheng81a03822007-11-17 00:40:40 +00001405 // Update weight of spill interval.
1406 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001407 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001408 // The spill weight is now infinity as it cannot be spilled again.
1409 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001410 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001411 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001412
1413 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001414 if (HasDef) {
1415 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001416 bool HasKill = false;
1417 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001418 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001419 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001420 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001421 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001422 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001423 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001424 }
Owen Anderson28998312008-08-13 22:28:50 +00001425 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001426 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001427 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001428 if (SII == SpillIdxes.end()) {
1429 std::vector<SRInfo> S;
1430 S.push_back(SRInfo(index, NewVReg, true));
1431 SpillIdxes.insert(std::make_pair(MBBId, S));
1432 } else if (SII->second.back().vreg != NewVReg) {
1433 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001434 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001435 // If there is an earlier def and this is a two-address
1436 // instruction, then it's not possible to fold the store (which
1437 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001438 SRInfo &Info = SII->second.back();
1439 Info.index = index;
1440 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001441 }
1442 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001443 } else if (SII != SpillIdxes.end() &&
1444 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001445 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001446 // There is an earlier def that's not killed (must be two-address).
1447 // The spill is no longer needed.
1448 SII->second.pop_back();
1449 if (SII->second.empty()) {
1450 SpillIdxes.erase(MBBId);
1451 SpillMBBs.reset(MBBId);
1452 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001453 }
1454 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001455 }
1456
1457 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001458 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001459 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001460 if (SII != SpillIdxes.end() &&
1461 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001462 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001463 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001464 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001465 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001466 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001467 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001468 // If we are splitting live intervals, only fold if it's the first
1469 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001470 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001471 else if (IsNew) {
1472 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001473 if (RII == RestoreIdxes.end()) {
1474 std::vector<SRInfo> Infos;
1475 Infos.push_back(SRInfo(index, NewVReg, true));
1476 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1477 } else {
1478 RII->second.push_back(SRInfo(index, NewVReg, true));
1479 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001480 RestoreMBBs.set(MBBId);
1481 }
1482 }
1483
1484 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001485 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001486 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001487 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001488
1489 if (NewVReg && TrySplit && AllCanFold) {
1490 // If all of its def / use can be folded, give it a low spill weight.
1491 LiveInterval &nI = getOrCreateInterval(NewVReg);
1492 nI.weight /= 10.0F;
1493 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001494}
1495
Lang Hames233a60e2009-11-03 23:52:08 +00001496bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001497 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001498 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001499 if (!RestoreMBBs[Id])
1500 return false;
1501 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1502 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1503 if (Restores[i].index == index &&
1504 Restores[i].vreg == vr &&
1505 Restores[i].canFold)
1506 return true;
1507 return false;
1508}
1509
Lang Hames233a60e2009-11-03 23:52:08 +00001510void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001511 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001512 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001513 if (!RestoreMBBs[Id])
1514 return;
1515 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1516 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1517 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001518 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001519}
Evan Cheng81a03822007-11-17 00:40:40 +00001520
Evan Cheng4cce6b42008-04-11 17:53:36 +00001521/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1522/// spilled and create empty intervals for their uses.
1523void
1524LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1525 const TargetRegisterClass* rc,
1526 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001527 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1528 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001529 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001530 MachineInstr *MI = &*ri;
1531 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001532 if (O.isDef()) {
1533 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1534 "Register def was not rewritten?");
1535 RemoveMachineInstrFromMaps(MI);
1536 vrm.RemoveMachineInstrFromMaps(MI);
1537 MI->eraseFromParent();
1538 } else {
1539 // This must be an use of an implicit_def so it's not part of the live
1540 // interval. Create a new empty live interval for it.
1541 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1542 unsigned NewVReg = mri_->createVirtualRegister(rc);
1543 vrm.grow();
1544 vrm.setIsImplicitlyDefined(NewVReg);
1545 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1546 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1547 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001548 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001549 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001550 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001551 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001552 }
1553 }
Evan Cheng419852c2008-04-03 16:39:43 +00001554 }
1555}
1556
Evan Chengf2fbca62007-11-12 06:35:08 +00001557std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001558addIntervalsForSpillsFast(const LiveInterval &li,
1559 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001560 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001561 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001562
1563 std::vector<LiveInterval*> added;
1564
1565 assert(li.weight != HUGE_VALF &&
1566 "attempt to spill already spilled interval!");
1567
Bill Wendling8e6179f2009-08-22 20:18:03 +00001568 DEBUG({
1569 errs() << "\t\t\t\tadding intervals for spills for interval: ";
1570 li.dump();
1571 errs() << '\n';
1572 });
Owen Andersond6664312008-08-18 18:05:32 +00001573
1574 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1575
Owen Andersona41e47a2008-08-19 22:12:11 +00001576 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1577 while (RI != mri_->reg_end()) {
1578 MachineInstr* MI = &*RI;
1579
1580 SmallVector<unsigned, 2> Indices;
1581 bool HasUse = false;
1582 bool HasDef = false;
1583
1584 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1585 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001586 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001587
1588 HasUse |= MI->getOperand(i).isUse();
1589 HasDef |= MI->getOperand(i).isDef();
1590
1591 Indices.push_back(i);
1592 }
1593
1594 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1595 Indices, true, slot, li.reg)) {
1596 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001597 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001598 vrm.assignVirt2StackSlot(NewVReg, slot);
1599
Owen Andersona41e47a2008-08-19 22:12:11 +00001600 // create a new register for this spill
1601 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00001602
Owen Andersona41e47a2008-08-19 22:12:11 +00001603 // the spill weight is now infinity as it
1604 // cannot be spilled again
1605 nI.weight = HUGE_VALF;
1606
1607 // Rewrite register operands to use the new vreg.
1608 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1609 E = Indices.end(); I != E; ++I) {
1610 MI->getOperand(*I).setReg(NewVReg);
1611
1612 if (MI->getOperand(*I).isUse())
1613 MI->getOperand(*I).setIsKill(true);
1614 }
1615
1616 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001617 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001618 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001619 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1620 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001621 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001622 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001623 nI.addRange(LR);
1624 vrm.addRestorePoint(NewVReg, MI);
1625 }
1626 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001627 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1628 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001629 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001630 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001631 nI.addRange(LR);
1632 vrm.addSpillPoint(NewVReg, true, MI);
1633 }
1634
Owen Anderson17197312008-08-18 23:41:04 +00001635 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001636
Bill Wendling8e6179f2009-08-22 20:18:03 +00001637 DEBUG({
1638 errs() << "\t\t\t\tadded new interval: ";
1639 nI.dump();
1640 errs() << '\n';
1641 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001642 }
Owen Anderson9a032932008-08-18 21:20:32 +00001643
Owen Anderson9a032932008-08-18 21:20:32 +00001644
Owen Andersona41e47a2008-08-19 22:12:11 +00001645 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001646 }
Owen Andersond6664312008-08-18 18:05:32 +00001647
1648 return added;
1649}
1650
1651std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001652addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001653 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001654 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001655
1656 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001657 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001658
Evan Chengf2fbca62007-11-12 06:35:08 +00001659 assert(li.weight != HUGE_VALF &&
1660 "attempt to spill already spilled interval!");
1661
Bill Wendling8e6179f2009-08-22 20:18:03 +00001662 DEBUG({
1663 errs() << "\t\t\t\tadding intervals for spills for interval: ";
1664 li.print(errs(), tri_);
1665 errs() << '\n';
1666 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001667
Evan Cheng72eeb942008-12-05 17:00:16 +00001668 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001669 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001670 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001671 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001672 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1673 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001674 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001675 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001676
1677 unsigned NumValNums = li.getNumValNums();
1678 SmallVector<MachineInstr*, 4> ReMatDefs;
1679 ReMatDefs.resize(NumValNums, NULL);
1680 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1681 ReMatOrigDefs.resize(NumValNums, NULL);
1682 SmallVector<int, 4> ReMatIds;
1683 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1684 BitVector ReMatDelete(NumValNums);
1685 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1686
Evan Cheng81a03822007-11-17 00:40:40 +00001687 // Spilling a split live interval. It cannot be split any further. Also,
1688 // it's also guaranteed to be a single val# / range interval.
1689 if (vrm.getPreSplitReg(li.reg)) {
1690 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001691 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001692 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1693 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001694 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1695 assert(KillMI && "Last use disappeared?");
1696 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1697 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001698 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001699 }
Evan Chengadf85902007-12-05 09:51:10 +00001700 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001701 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1702 Slot = vrm.getStackSlot(li.reg);
1703 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1704 MachineInstr *ReMatDefMI = DefIsReMat ?
1705 vrm.getReMaterializedMI(li.reg) : NULL;
1706 int LdSlot = 0;
1707 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1708 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001709 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001710 bool IsFirstRange = true;
1711 for (LiveInterval::Ranges::const_iterator
1712 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1713 // If this is a split live interval with multiple ranges, it means there
1714 // are two-address instructions that re-defined the value. Only the
1715 // first def can be rematerialized!
1716 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001717 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001718 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1719 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001720 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001721 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001722 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001723 } else {
1724 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1725 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001726 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001727 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001728 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001729 }
1730 IsFirstRange = false;
1731 }
Evan Cheng419852c2008-04-03 16:39:43 +00001732
Evan Cheng4cce6b42008-04-11 17:53:36 +00001733 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001734 return NewLIs;
1735 }
1736
Evan Cheng752195e2009-09-14 21:33:42 +00001737 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001738 if (TrySplit)
1739 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001740 bool NeedStackSlot = false;
1741 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1742 i != e; ++i) {
1743 const VNInfo *VNI = *i;
1744 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001745 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001746 continue; // Dead val#.
1747 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001748 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1749 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001750 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001751 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001752 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001753 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001754 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001755 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001756 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001757 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001758
1759 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001760 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001761 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001762 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001763 CanDelete = false;
1764 // Need a stack slot if there is any live range where uses cannot be
1765 // rematerialized.
1766 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001767 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001768 if (CanDelete)
1769 ReMatDelete.set(VN);
1770 } else {
1771 // Need a stack slot if there is any live range where uses cannot be
1772 // rematerialized.
1773 NeedStackSlot = true;
1774 }
1775 }
1776
1777 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001778 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1779 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1780 Slot = vrm.assignVirt2StackSlot(li.reg);
1781
1782 // This case only occurs when the prealloc splitter has already assigned
1783 // a stack slot to this vreg.
1784 else
1785 Slot = vrm.getStackSlot(li.reg);
1786 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001787
1788 // Create new intervals and rewrite defs and uses.
1789 for (LiveInterval::Ranges::const_iterator
1790 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001791 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1792 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1793 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001794 bool CanDelete = ReMatDelete[I->valno->id];
1795 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001796 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001797 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001798 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001799 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001800 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001801 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001802 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001803 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001804 }
1805
Evan Cheng0cbb1162007-11-29 01:06:25 +00001806 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001807 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001808 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001809 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001810 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001811
Evan Chengb50bb8c2007-12-05 08:16:32 +00001812 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001813 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001814 if (NeedStackSlot) {
1815 int Id = SpillMBBs.find_first();
1816 while (Id != -1) {
1817 std::vector<SRInfo> &spills = SpillIdxes[Id];
1818 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001819 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001820 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001821 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001822 bool isReMat = vrm.isReMaterialized(VReg);
1823 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001824 bool CanFold = false;
1825 bool FoundUse = false;
1826 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001827 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001828 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001829 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1830 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001831 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001832 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001833
1834 Ops.push_back(j);
1835 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001836 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001837 if (isReMat ||
1838 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1839 RestoreMBBs, RestoreIdxes))) {
1840 // MI has two-address uses of the same register. If the use
1841 // isn't the first and only use in the BB, then we can't fold
1842 // it. FIXME: Move this to rewriteInstructionsForSpills.
1843 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001844 break;
1845 }
Evan Chengaee4af62007-12-02 08:30:39 +00001846 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001847 }
1848 }
1849 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001850 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001851 if (CanFold && !Ops.empty()) {
1852 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001853 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001854 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001855 // Also folded uses, do not issue a load.
1856 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001857 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001858 }
Lang Hames233a60e2009-11-03 23:52:08 +00001859 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001860 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001861 }
1862
Evan Cheng7e073ba2008-04-09 20:57:25 +00001863 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001864 if (!Folded) {
1865 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001866 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001867 if (!MI->registerDefIsDead(nI.reg))
1868 // No need to spill a dead def.
1869 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001870 if (isKill)
1871 AddedKill.insert(&nI);
1872 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001873 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001874 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001875 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001876 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001877
Evan Cheng1953d0c2007-11-29 10:12:14 +00001878 int Id = RestoreMBBs.find_first();
1879 while (Id != -1) {
1880 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1881 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001882 SlotIndex index = restores[i].index;
1883 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001884 continue;
1885 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001886 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001887 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001888 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001889 bool CanFold = false;
1890 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001891 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001892 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001893 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1894 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001895 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001896 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001897
Evan Cheng0cbb1162007-11-29 01:06:25 +00001898 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001899 // If this restore were to be folded, it would have been folded
1900 // already.
1901 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001902 break;
1903 }
Evan Chengaee4af62007-12-02 08:30:39 +00001904 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001905 }
1906 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001907
1908 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001909 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001910 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001911 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001912 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1913 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001914 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1915 int LdSlot = 0;
1916 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1917 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001918 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001919 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1920 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001921 if (!Folded) {
1922 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1923 if (ImpUse) {
1924 // Re-matting an instruction with virtual register use. Add the
1925 // register as an implicit use on the use MI and update the register
1926 // interval's spill weight to HUGE_VALF to prevent it from being
1927 // spilled.
1928 LiveInterval &ImpLi = getInterval(ImpUse);
1929 ImpLi.weight = HUGE_VALF;
1930 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1931 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001932 }
Evan Chengaee4af62007-12-02 08:30:39 +00001933 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001934 }
1935 // If folding is not possible / failed, then tell the spiller to issue a
1936 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001937 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001938 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001939 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001940 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001941 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001942 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001943 }
1944
Evan Chengb50bb8c2007-12-05 08:16:32 +00001945 // Finalize intervals: add kills, finalize spill weights, and filter out
1946 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001947 std::vector<LiveInterval*> RetNewLIs;
1948 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1949 LiveInterval *LI = NewLIs[i];
1950 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00001951 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001952 if (!AddedKill.count(LI)) {
1953 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001954 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001955 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001956 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001957 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001958 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001959 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001960 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001961 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001962 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001963 RetNewLIs.push_back(LI);
1964 }
1965 }
Evan Cheng81a03822007-11-17 00:40:40 +00001966
Evan Cheng4cce6b42008-04-11 17:53:36 +00001967 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001968 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001969}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001970
1971/// hasAllocatableSuperReg - Return true if the specified physical register has
1972/// any super register that's allocatable.
1973bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1974 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1975 if (allocatableRegs_[*AS] && hasInterval(*AS))
1976 return true;
1977 return false;
1978}
1979
1980/// getRepresentativeReg - Find the largest super register of the specified
1981/// physical register.
1982unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1983 // Find the largest super-register that is allocatable.
1984 unsigned BestReg = Reg;
1985 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1986 unsigned SuperReg = *AS;
1987 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1988 BestReg = SuperReg;
1989 break;
1990 }
1991 }
1992 return BestReg;
1993}
1994
1995/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1996/// specified interval that conflicts with the specified physical register.
1997unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1998 unsigned PhysReg) const {
1999 unsigned NumConflicts = 0;
2000 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2001 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2002 E = mri_->reg_end(); I != E; ++I) {
2003 MachineOperand &O = I.getOperand();
2004 MachineInstr *MI = O.getParent();
Lang Hames233a60e2009-11-03 23:52:08 +00002005 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002006 if (pli.liveAt(Index))
2007 ++NumConflicts;
2008 }
2009 return NumConflicts;
2010}
2011
2012/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002013/// around all defs and uses of the specified interval. Return true if it
2014/// was able to cut its interval.
2015bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002016 unsigned PhysReg, VirtRegMap &vrm) {
2017 unsigned SpillReg = getRepresentativeReg(PhysReg);
2018
2019 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2020 // If there are registers which alias PhysReg, but which are not a
2021 // sub-register of the chosen representative super register. Assert
2022 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002023 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002024 tri_->isSuperRegister(*AS, SpillReg));
2025
Evan Cheng2824a652009-03-23 18:24:37 +00002026 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002027 SmallVector<unsigned, 4> PRegs;
2028 if (hasInterval(SpillReg))
2029 PRegs.push_back(SpillReg);
2030 else {
2031 SmallSet<unsigned, 4> Added;
2032 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2033 if (Added.insert(*AS) && hasInterval(*AS)) {
2034 PRegs.push_back(*AS);
2035 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2036 Added.insert(*ASS);
2037 }
2038 }
2039
Evan Cheng676dd7c2008-03-11 07:19:34 +00002040 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2041 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2042 E = mri_->reg_end(); I != E; ++I) {
2043 MachineOperand &O = I.getOperand();
2044 MachineInstr *MI = O.getParent();
2045 if (SeenMIs.count(MI))
2046 continue;
2047 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002048 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002049 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2050 unsigned PReg = PRegs[i];
2051 LiveInterval &pli = getInterval(PReg);
2052 if (!pli.liveAt(Index))
2053 continue;
2054 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002055 SlotIndex StartIdx = Index.getLoadIndex();
2056 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002057 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002058 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002059 Cut = true;
2060 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002061 std::string msg;
2062 raw_string_ostream Msg(msg);
2063 Msg << "Ran out of registers during register allocation!";
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002064 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002065 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002066 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002067 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002068 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002069 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002070 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002071 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002072 if (!hasInterval(*AS))
2073 continue;
2074 LiveInterval &spli = getInterval(*AS);
2075 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002076 spli.removeRange(Index.getLoadIndex(),
2077 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002078 }
2079 }
2080 }
Evan Cheng2824a652009-03-23 18:24:37 +00002081 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002082}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002083
2084LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002085 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002086 LiveInterval& Interval = getOrCreateInterval(reg);
2087 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002088 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002089 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002090 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002091 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002092 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002093 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
2094 getMBBEndIdx(startInst->getParent()).getNextIndex().getBaseIndex(), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002095 Interval.addRange(LR);
2096
2097 return LR;
2098}
David Greeneb5257662009-08-03 21:55:09 +00002099