blob: d4c9629226f77ed4eb43c637c8c7433dc8a4c7ed [file] [log] [blame]
Sean Callanan8ed9f512009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
17#include "X86DisassemblerShared.h"
18#include "X86RecognizableInstr.h"
19#include "X86ModRMFilters.h"
20
21#include "llvm/Support/ErrorHandling.h"
22
23#include <string>
24
25using namespace llvm;
26
Sean Callanan9492be82010-02-12 23:39:46 +000027#define MRM_MAPPING \
28 MAP(C1, 33) \
Chris Lattnera599de22010-02-13 00:41:14 +000029 MAP(C2, 34) \
30 MAP(C3, 35) \
31 MAP(C4, 36) \
32 MAP(C8, 37) \
33 MAP(C9, 38) \
34 MAP(E8, 39) \
35 MAP(F0, 40) \
Duncan Sands34727662010-07-12 08:16:59 +000036 MAP(F8, 41) \
Rafael Espindola87ca0e02011-02-22 00:35:18 +000037 MAP(F9, 42) \
38 MAP(D0, 45) \
39 MAP(D1, 46)
Sean Callanan9492be82010-02-12 23:39:46 +000040
Sean Callanan8ed9f512009-12-19 02:59:52 +000041// A clone of X86 since we can't depend on something that is generated.
42namespace X86Local {
43 enum {
44 Pseudo = 0,
45 RawFrm = 1,
46 AddRegFrm = 2,
47 MRMDestReg = 3,
48 MRMDestMem = 4,
49 MRMSrcReg = 5,
50 MRMSrcMem = 6,
51 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
52 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
53 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
54 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanan9492be82010-02-12 23:39:46 +000055 MRMInitReg = 32,
Sean Callanan9492be82010-02-12 23:39:46 +000056#define MAP(from, to) MRM_##from = to,
57 MRM_MAPPING
58#undef MAP
Sean Callanan6aeb2e32010-10-04 22:45:51 +000059 RawFrmImm8 = 43,
60 RawFrmImm16 = 44,
Sean Callanan9492be82010-02-12 23:39:46 +000061 lastMRM
Sean Callanan8ed9f512009-12-19 02:59:52 +000062 };
63
64 enum {
65 TB = 1,
66 REP = 2,
67 D8 = 3, D9 = 4, DA = 5, DB = 6,
68 DC = 7, DD = 8, DE = 9, DF = 10,
69 XD = 11, XS = 12,
Chris Lattner0d8db8e2010-02-12 02:06:33 +000070 T8 = 13, P_TA = 14,
Craig Topper75485d62011-10-23 07:34:00 +000071 A6 = 15, A7 = 16, T8XD = 17, T8XS = 18, TAXD = 19
Sean Callanan8ed9f512009-12-19 02:59:52 +000072 };
73}
Sean Callanan9492be82010-02-12 23:39:46 +000074
75// If rows are added to the opcode extension tables, then corresponding entries
76// must be added here.
77//
78// If the row corresponds to a single byte (i.e., 8f), then add an entry for
79// that byte to ONE_BYTE_EXTENSION_TABLES.
80//
81// If the row corresponds to two bytes where the first is 0f, add an entry for
82// the second byte to TWO_BYTE_EXTENSION_TABLES.
83//
84// If the row corresponds to some other set of bytes, you will need to modify
85// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
86// to the X86 TD files, except in two cases: if the first two bytes of such a
87// new combination are 0f 38 or 0f 3a, you just have to add maps called
88// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
89// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
90// in RecognizableInstr::emitDecodePath().
91
Sean Callanan8ed9f512009-12-19 02:59:52 +000092#define ONE_BYTE_EXTENSION_TABLES \
93 EXTENSION_TABLE(80) \
94 EXTENSION_TABLE(81) \
95 EXTENSION_TABLE(82) \
96 EXTENSION_TABLE(83) \
97 EXTENSION_TABLE(8f) \
98 EXTENSION_TABLE(c0) \
99 EXTENSION_TABLE(c1) \
100 EXTENSION_TABLE(c6) \
101 EXTENSION_TABLE(c7) \
102 EXTENSION_TABLE(d0) \
103 EXTENSION_TABLE(d1) \
104 EXTENSION_TABLE(d2) \
105 EXTENSION_TABLE(d3) \
106 EXTENSION_TABLE(f6) \
107 EXTENSION_TABLE(f7) \
108 EXTENSION_TABLE(fe) \
109 EXTENSION_TABLE(ff)
110
111#define TWO_BYTE_EXTENSION_TABLES \
112 EXTENSION_TABLE(00) \
113 EXTENSION_TABLE(01) \
114 EXTENSION_TABLE(18) \
115 EXTENSION_TABLE(71) \
116 EXTENSION_TABLE(72) \
117 EXTENSION_TABLE(73) \
118 EXTENSION_TABLE(ae) \
Sean Callanan8ed9f512009-12-19 02:59:52 +0000119 EXTENSION_TABLE(ba) \
120 EXTENSION_TABLE(c7)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000121
Craig Topper566f2332011-10-15 20:46:47 +0000122#define THREE_BYTE_38_EXTENSION_TABLES \
123 EXTENSION_TABLE(F3)
124
Sean Callanan8ed9f512009-12-19 02:59:52 +0000125using namespace X86Disassembler;
126
127/// needsModRMForDecode - Indicates whether a particular instruction requires a
128/// ModR/M byte for the instruction to be properly decoded. For example, a
129/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
130/// 0b11.
131///
132/// @param form - The form of the instruction.
133/// @return - true if the form implies that a ModR/M byte is required, false
134/// otherwise.
135static bool needsModRMForDecode(uint8_t form) {
136 if (form == X86Local::MRMDestReg ||
137 form == X86Local::MRMDestMem ||
138 form == X86Local::MRMSrcReg ||
139 form == X86Local::MRMSrcMem ||
140 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
141 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
142 return true;
143 else
144 return false;
145}
146
147/// isRegFormat - Indicates whether a particular form requires the Mod field of
148/// the ModR/M byte to be 0b11.
149///
150/// @param form - The form of the instruction.
151/// @return - true if the form implies that Mod must be 0b11, false
152/// otherwise.
153static bool isRegFormat(uint8_t form) {
154 if (form == X86Local::MRMDestReg ||
155 form == X86Local::MRMSrcReg ||
156 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
157 return true;
158 else
159 return false;
160}
161
162/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
163/// Useful for switch statements and the like.
164///
165/// @param init - A reference to the BitsInit to be decoded.
166/// @return - The field, with the first bit in the BitsInit as the lowest
167/// order bit.
David Greene05bce0b2011-07-29 22:43:06 +0000168static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan8ed9f512009-12-19 02:59:52 +0000169 int width = init.getNumBits();
170
171 assert(width <= 8 && "Field is too large for uint8_t!");
172
173 int index;
174 uint8_t mask = 0x01;
175
176 uint8_t ret = 0;
177
178 for (index = 0; index < width; index++) {
David Greene05bce0b2011-07-29 22:43:06 +0000179 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan8ed9f512009-12-19 02:59:52 +0000180 ret |= mask;
181
182 mask <<= 1;
183 }
184
185 return ret;
186}
187
188/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
189/// name of the field.
190///
191/// @param rec - The record from which to extract the value.
192/// @param name - The name of the field in the record.
193/// @return - The field, as translated by byteFromBitsInit().
194static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greene05bce0b2011-07-29 22:43:06 +0000195 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan8ed9f512009-12-19 02:59:52 +0000196 return byteFromBitsInit(*bits);
197}
198
199RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
200 const CodeGenInstruction &insn,
201 InstrUID uid) {
202 UID = uid;
203
204 Rec = insn.TheDef;
205 Name = Rec->getName();
206 Spec = &tables.specForUID(UID);
207
208 if (!Rec->isSubClassOf("X86Inst")) {
209 ShouldBeEmitted = false;
210 return;
211 }
212
213 Prefix = byteFromRec(Rec, "Prefix");
214 Opcode = byteFromRec(Rec, "Opcode");
215 Form = byteFromRec(Rec, "FormBits");
216 SegOvr = byteFromRec(Rec, "SegOvrBits");
217
218 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
219 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000220 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000221 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Craig Topperb53fa8b2011-10-16 07:55:05 +0000222 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000223 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper6744a172011-10-04 06:30:42 +0000224 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Sean Callanan8ed9f512009-12-19 02:59:52 +0000225 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
226 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
227
228 Name = Rec->getName();
229 AsmString = Rec->getValueAsString("AsmString");
230
Chris Lattnerc240bb02010-11-01 04:03:32 +0000231 Operands = &insn.Operands.OperandList;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000232
Kevin Enderby98f213c2011-09-02 18:03:03 +0000233 IsSSE = (HasOpSizePrefix && (Name.find("16") == Name.npos)) ||
234 (Name.find("CRC32") != Name.npos);
Sean Callanana21e2ea2011-03-15 01:23:15 +0000235 HasFROperands = hasFROperands();
236 HasVEX_LPrefix = has256BitOperands() || Rec->getValueAsBit("hasVEX_L");
Craig Topper17730842011-10-16 03:51:13 +0000237
Eli Friedman71052592011-07-16 02:41:28 +0000238 // Check for 64-bit inst which does not require REX
Craig Topper4da632e2011-09-23 06:57:25 +0000239 Is32Bit = false;
Eli Friedman71052592011-07-16 02:41:28 +0000240 Is64Bit = false;
241 // FIXME: Is there some better way to check for In64BitMode?
242 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
243 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Craig Topper4da632e2011-09-23 06:57:25 +0000244 if (Predicates[i]->getName().find("32Bit") != Name.npos) {
245 Is32Bit = true;
246 break;
247 }
Eli Friedman71052592011-07-16 02:41:28 +0000248 if (Predicates[i]->getName().find("64Bit") != Name.npos) {
249 Is64Bit = true;
250 break;
251 }
252 }
253 // FIXME: These instructions aren't marked as 64-bit in any way
254 Is64Bit |= Rec->getName() == "JMP64pcrel32" ||
255 Rec->getName() == "MASKMOVDQU64" ||
256 Rec->getName() == "POPFS64" ||
257 Rec->getName() == "POPGS64" ||
258 Rec->getName() == "PUSHFS64" ||
259 Rec->getName() == "PUSHGS64" ||
260 Rec->getName() == "REX64_PREFIX" ||
Eli Friedman71052592011-07-16 02:41:28 +0000261 Rec->getName().find("MOV64") != Name.npos ||
262 Rec->getName().find("PUSH64") != Name.npos ||
263 Rec->getName().find("POP64") != Name.npos;
264
Sean Callanan8ed9f512009-12-19 02:59:52 +0000265 ShouldBeEmitted = true;
266}
267
268void RecognizableInstr::processInstr(DisassemblerTables &tables,
Kevin Enderbyfff64ca2011-08-29 22:06:28 +0000269 const CodeGenInstruction &insn,
Sean Callanan8ed9f512009-12-19 02:59:52 +0000270 InstrUID uid)
271{
Daniel Dunbar40728862010-05-20 20:20:32 +0000272 // Ignore "asm parser only" instructions.
273 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
274 return;
275
Sean Callanan8ed9f512009-12-19 02:59:52 +0000276 RecognizableInstr recogInstr(tables, insn, uid);
277
278 recogInstr.emitInstructionSpecifier(tables);
279
280 if (recogInstr.shouldBeEmitted())
281 recogInstr.emitDecodePath(tables);
282}
283
284InstructionContext RecognizableInstr::insnContext() const {
285 InstructionContext insnContext;
286
Craig Topperb53fa8b2011-10-16 07:55:05 +0000287 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
Craig Topper6744a172011-10-04 06:30:42 +0000288 if (HasVEX_LPrefix && HasVEX_WPrefix)
289 llvm_unreachable("Don't support VEX.L and VEX.W together");
290 else if (HasOpSizePrefix && HasVEX_LPrefix)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000291 insnContext = IC_VEX_L_OPSIZE;
292 else if (HasOpSizePrefix && HasVEX_WPrefix)
293 insnContext = IC_VEX_W_OPSIZE;
294 else if (HasOpSizePrefix)
295 insnContext = IC_VEX_OPSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000296 else if (HasVEX_LPrefix &&
297 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000298 insnContext = IC_VEX_L_XS;
Craig Topper75485d62011-10-23 07:34:00 +0000299 else if (HasVEX_LPrefix && (Prefix == X86Local::XD ||
300 Prefix == X86Local::T8XD ||
301 Prefix == X86Local::TAXD))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000302 insnContext = IC_VEX_L_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000303 else if (HasVEX_WPrefix &&
304 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000305 insnContext = IC_VEX_W_XS;
Craig Topper75485d62011-10-23 07:34:00 +0000306 else if (HasVEX_WPrefix && (Prefix == X86Local::XD ||
307 Prefix == X86Local::T8XD ||
308 Prefix == X86Local::TAXD))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000309 insnContext = IC_VEX_W_XD;
310 else if (HasVEX_WPrefix)
311 insnContext = IC_VEX_W;
312 else if (HasVEX_LPrefix)
313 insnContext = IC_VEX_L;
Craig Topper75485d62011-10-23 07:34:00 +0000314 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
315 Prefix == X86Local::TAXD)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000316 insnContext = IC_VEX_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000317 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000318 insnContext = IC_VEX_XS;
319 else
320 insnContext = IC_VEX;
Eli Friedman71052592011-07-16 02:41:28 +0000321 } else if (Is64Bit || HasREX_WPrefix) {
Sean Callanan8ed9f512009-12-19 02:59:52 +0000322 if (HasREX_WPrefix && HasOpSizePrefix)
323 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper75485d62011-10-23 07:34:00 +0000324 else if (HasOpSizePrefix && (Prefix == X86Local::XD ||
325 Prefix == X86Local::T8XD ||
326 Prefix == X86Local::TAXD))
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000327 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000328 else if (HasOpSizePrefix &&
329 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Topper29480fd2011-10-11 04:34:23 +0000330 insnContext = IC_64BIT_XS_OPSIZE;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000331 else if (HasOpSizePrefix)
332 insnContext = IC_64BIT_OPSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000333 else if (HasREX_WPrefix &&
334 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanan8ed9f512009-12-19 02:59:52 +0000335 insnContext = IC_64BIT_REXW_XS;
Craig Topper75485d62011-10-23 07:34:00 +0000336 else if (HasREX_WPrefix && (Prefix == X86Local::XD ||
337 Prefix == X86Local::T8XD ||
338 Prefix == X86Local::TAXD))
Sean Callanan8ed9f512009-12-19 02:59:52 +0000339 insnContext = IC_64BIT_REXW_XD;
Craig Topper75485d62011-10-23 07:34:00 +0000340 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
341 Prefix == X86Local::TAXD)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000342 insnContext = IC_64BIT_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000343 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000344 insnContext = IC_64BIT_XS;
345 else if (HasREX_WPrefix)
346 insnContext = IC_64BIT_REXW;
347 else
348 insnContext = IC_64BIT;
349 } else {
Craig Topper75485d62011-10-23 07:34:00 +0000350 if (HasOpSizePrefix && (Prefix == X86Local::XD ||
351 Prefix == X86Local::T8XD ||
352 Prefix == X86Local::TAXD))
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000353 insnContext = IC_XD_OPSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000354 else if (HasOpSizePrefix &&
355 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Topper29480fd2011-10-11 04:34:23 +0000356 insnContext = IC_XS_OPSIZE;
Kevin Enderby98f213c2011-09-02 18:03:03 +0000357 else if (HasOpSizePrefix)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000358 insnContext = IC_OPSIZE;
Craig Topper75485d62011-10-23 07:34:00 +0000359 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
360 Prefix == X86Local::TAXD)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000361 insnContext = IC_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000362 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS ||
363 Prefix == X86Local::REP)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000364 insnContext = IC_XS;
365 else
366 insnContext = IC;
367 }
368
369 return insnContext;
370}
371
372RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callanana21e2ea2011-03-15 01:23:15 +0000373 ///////////////////
374 // FILTER_STRONG
375 //
376
Sean Callanan8ed9f512009-12-19 02:59:52 +0000377 // Filter out intrinsics
378
379 if (!Rec->isSubClassOf("X86Inst"))
380 return FILTER_STRONG;
381
382 if (Form == X86Local::Pseudo ||
Craig Topper03819792011-09-11 21:41:45 +0000383 (IsCodeGenOnly && Name.find("_REV") == Name.npos))
Sean Callanan8ed9f512009-12-19 02:59:52 +0000384 return FILTER_STRONG;
385
Sean Callanan80443f92010-02-24 02:56:25 +0000386 if (Form == X86Local::MRMInitReg)
387 return FILTER_STRONG;
Sean Callanana21e2ea2011-03-15 01:23:15 +0000388
389
Sean Callanana21e2ea2011-03-15 01:23:15 +0000390 // Filter out artificial instructions
391
392 if (Name.find("TAILJMP") != Name.npos ||
393 Name.find("_Int") != Name.npos ||
394 Name.find("_int") != Name.npos ||
395 Name.find("Int_") != Name.npos ||
396 Name.find("_NOREX") != Name.npos ||
397 Name.find("_TC") != Name.npos ||
398 Name.find("EH_RETURN") != Name.npos ||
399 Name.find("V_SET") != Name.npos ||
400 Name.find("LOCK_") != Name.npos ||
401 Name.find("WIN") != Name.npos ||
402 Name.find("_AVX") != Name.npos ||
403 Name.find("2SDL") != Name.npos)
404 return FILTER_STRONG;
405
406 // Filter out instructions with segment override prefixes.
407 // They're too messy to handle now and we'll special case them if needed.
408
409 if (SegOvr)
410 return FILTER_STRONG;
411
412 // Filter out instructions that can't be printed.
413
414 if (AsmString.size() == 0)
415 return FILTER_STRONG;
416
417 // Filter out instructions with subreg operands.
418
419 if (AsmString.find("subreg") != AsmString.npos)
420 return FILTER_STRONG;
421
422 /////////////////
423 // FILTER_WEAK
424 //
425
426
Sean Callanan8ed9f512009-12-19 02:59:52 +0000427 // Filter out instructions with a LOCK prefix;
428 // prefer forms that do not have the prefix
429 if (HasLockPrefix)
430 return FILTER_WEAK;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000431
Sean Callanana21e2ea2011-03-15 01:23:15 +0000432 // Filter out alternate forms of AVX instructions
433 if (Name.find("_alt") != Name.npos ||
434 Name.find("XrYr") != Name.npos ||
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000435 (Name.find("r64r") != Name.npos && Name.find("r64r64") == Name.npos) ||
Sean Callanana21e2ea2011-03-15 01:23:15 +0000436 Name.find("_64mr") != Name.npos ||
437 Name.find("Xrr") != Name.npos ||
438 Name.find("rr64") != Name.npos)
439 return FILTER_WEAK;
440
441 if (Name == "VMASKMOVDQU64" ||
442 Name == "VEXTRACTPSrr64" ||
443 Name == "VMOVQd64rr" ||
444 Name == "VMOVQs64rr")
445 return FILTER_WEAK;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000446
447 // Special cases.
Dale Johannesen86097c32010-09-07 18:10:56 +0000448
Sean Callanan8ed9f512009-12-19 02:59:52 +0000449 if (Name.find("PCMPISTRI") != Name.npos && Name != "PCMPISTRI")
450 return FILTER_WEAK;
451 if (Name.find("PCMPESTRI") != Name.npos && Name != "PCMPESTRI")
452 return FILTER_WEAK;
453
454 if (Name.find("MOV") != Name.npos && Name.find("r0") != Name.npos)
455 return FILTER_WEAK;
456 if (Name.find("MOVZ") != Name.npos && Name.find("MOVZX") == Name.npos)
457 return FILTER_WEAK;
458 if (Name.find("Fs") != Name.npos)
459 return FILTER_WEAK;
460 if (Name == "MOVLPDrr" ||
461 Name == "MOVLPSrr" ||
462 Name == "PUSHFQ" ||
463 Name == "BSF16rr" ||
464 Name == "BSF16rm" ||
465 Name == "BSR16rr" ||
466 Name == "BSR16rm" ||
467 Name == "MOVSX16rm8" ||
468 Name == "MOVSX16rr8" ||
469 Name == "MOVZX16rm8" ||
470 Name == "MOVZX16rr8" ||
471 Name == "PUSH32i16" ||
472 Name == "PUSH64i16" ||
473 Name == "MOVPQI2QImr" ||
Sean Callanana21e2ea2011-03-15 01:23:15 +0000474 Name == "VMOVPQI2QImr" ||
Sean Callanan8ed9f512009-12-19 02:59:52 +0000475 Name == "MOVSDmr" ||
476 Name == "MOVSDrm" ||
477 Name == "MOVSSmr" ||
478 Name == "MOVSSrm" ||
479 Name == "MMX_MOVD64rrv164" ||
480 Name == "CRC32m16" ||
481 Name == "MOV64ri64i32" ||
482 Name == "CRC32r16")
483 return FILTER_WEAK;
484
Sean Callanan8ed9f512009-12-19 02:59:52 +0000485 if (HasFROperands && Name.find("MOV") != Name.npos &&
486 ((Name.find("2") != Name.npos && Name.find("32") == Name.npos) ||
487 (Name.find("to") != Name.npos)))
488 return FILTER_WEAK;
489
490 return FILTER_NORMAL;
491}
Sean Callanana21e2ea2011-03-15 01:23:15 +0000492
493bool RecognizableInstr::hasFROperands() const {
494 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
495 unsigned numOperands = OperandList.size();
496
497 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
498 const std::string &recName = OperandList[operandIndex].Rec->getName();
499
500 if (recName.find("FR") != recName.npos)
501 return true;
502 }
503 return false;
504}
505
506bool RecognizableInstr::has256BitOperands() const {
507 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
508 unsigned numOperands = OperandList.size();
509
510 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
511 const std::string &recName = OperandList[operandIndex].Rec->getName();
512
513 if (!recName.compare("VR256") || !recName.compare("f256mem")) {
514 return true;
515 }
516 }
517 return false;
518}
Sean Callanan8ed9f512009-12-19 02:59:52 +0000519
520void RecognizableInstr::handleOperand(
521 bool optional,
522 unsigned &operandIndex,
523 unsigned &physicalOperandIndex,
524 unsigned &numPhysicalOperands,
525 unsigned *operandMapping,
526 OperandEncoding (*encodingFromString)(const std::string&, bool hasOpSizePrefix)) {
527 if (optional) {
528 if (physicalOperandIndex >= numPhysicalOperands)
529 return;
530 } else {
531 assert(physicalOperandIndex < numPhysicalOperands);
532 }
533
534 while (operandMapping[operandIndex] != operandIndex) {
535 Spec->operands[operandIndex].encoding = ENCODING_DUP;
536 Spec->operands[operandIndex].type =
537 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
538 ++operandIndex;
539 }
540
541 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callanana21e2ea2011-03-15 01:23:15 +0000542
Sean Callanan8ed9f512009-12-19 02:59:52 +0000543 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
544 HasOpSizePrefix);
545 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callanana21e2ea2011-03-15 01:23:15 +0000546 IsSSE,
547 HasREX_WPrefix,
548 HasOpSizePrefix);
Sean Callanan8ed9f512009-12-19 02:59:52 +0000549
550 ++operandIndex;
551 ++physicalOperandIndex;
552}
553
554void RecognizableInstr::emitInstructionSpecifier(DisassemblerTables &tables) {
555 Spec->name = Name;
556
557 if (!Rec->isSubClassOf("X86Inst"))
558 return;
559
560 switch (filter()) {
561 case FILTER_WEAK:
562 Spec->filtered = true;
563 break;
564 case FILTER_STRONG:
565 ShouldBeEmitted = false;
566 return;
567 case FILTER_NORMAL:
568 break;
569 }
570
571 Spec->insnContext = insnContext();
572
Chris Lattnerc240bb02010-11-01 04:03:32 +0000573 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000574
575 unsigned operandIndex;
576 unsigned numOperands = OperandList.size();
577 unsigned numPhysicalOperands = 0;
578
579 // operandMapping maps from operands in OperandList to their originals.
580 // If operandMapping[i] != i, then the entry is a duplicate.
581 unsigned operandMapping[X86_MAX_OPERANDS];
582
583 bool hasFROperands = false;
584
585 assert(numOperands < X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
586
587 for (operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
588 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerc240bb02010-11-01 04:03:32 +0000589 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera7d479c2010-02-10 01:45:28 +0000590 OperandList[operandIndex].Constraints[0];
591 if (Constraint.isTied()) {
592 operandMapping[operandIndex] = Constraint.getTiedOperand();
Sean Callanan8ed9f512009-12-19 02:59:52 +0000593 } else {
594 ++numPhysicalOperands;
595 operandMapping[operandIndex] = operandIndex;
596 }
597 } else {
598 ++numPhysicalOperands;
599 operandMapping[operandIndex] = operandIndex;
600 }
601
602 const std::string &recName = OperandList[operandIndex].Rec->getName();
603
604 if (recName.find("FR") != recName.npos)
605 hasFROperands = true;
606 }
607
608 if (hasFROperands && Name.find("MOV") != Name.npos &&
609 ((Name.find("2") != Name.npos && Name.find("32") == Name.npos) ||
610 (Name.find("to") != Name.npos)))
611 ShouldBeEmitted = false;
612
613 if (!ShouldBeEmitted)
614 return;
615
616#define HANDLE_OPERAND(class) \
617 handleOperand(false, \
618 operandIndex, \
619 physicalOperandIndex, \
620 numPhysicalOperands, \
621 operandMapping, \
622 class##EncodingFromString);
623
624#define HANDLE_OPTIONAL(class) \
625 handleOperand(true, \
626 operandIndex, \
627 physicalOperandIndex, \
628 numPhysicalOperands, \
629 operandMapping, \
630 class##EncodingFromString);
631
632 // operandIndex should always be < numOperands
633 operandIndex = 0;
634 // physicalOperandIndex should always be < numPhysicalOperands
635 unsigned physicalOperandIndex = 0;
636
637 switch (Form) {
638 case X86Local::RawFrm:
639 // Operand 1 (optional) is an address or immediate.
640 // Operand 2 (optional) is an immediate.
641 assert(numPhysicalOperands <= 2 &&
642 "Unexpected number of operands for RawFrm");
643 HANDLE_OPTIONAL(relocation)
644 HANDLE_OPTIONAL(immediate)
645 break;
646 case X86Local::AddRegFrm:
647 // Operand 1 is added to the opcode.
648 // Operand 2 (optional) is an address.
649 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
650 "Unexpected number of operands for AddRegFrm");
651 HANDLE_OPERAND(opcodeModifier)
652 HANDLE_OPTIONAL(relocation)
653 break;
654 case X86Local::MRMDestReg:
655 // Operand 1 is a register operand in the R/M field.
656 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper3daa5c22011-08-30 07:09:35 +0000657 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000658 // Operand 3 (optional) is an immediate.
Craig Topper3daa5c22011-08-30 07:09:35 +0000659 if (HasVEX_4VPrefix)
660 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
661 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
662 else
663 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
664 "Unexpected number of operands for MRMDestRegFrm");
665
Sean Callanan8ed9f512009-12-19 02:59:52 +0000666 HANDLE_OPERAND(rmRegister)
Craig Topper3daa5c22011-08-30 07:09:35 +0000667
668 if (HasVEX_4VPrefix)
669 // FIXME: In AVX, the register below becomes the one encoded
670 // in ModRMVEX and the one above the one in the VEX.VVVV field
671 HANDLE_OPERAND(vvvvRegister)
672
Sean Callanan8ed9f512009-12-19 02:59:52 +0000673 HANDLE_OPERAND(roRegister)
674 HANDLE_OPTIONAL(immediate)
675 break;
676 case X86Local::MRMDestMem:
677 // Operand 1 is a memory operand (possibly SIB-extended)
678 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper3daa5c22011-08-30 07:09:35 +0000679 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000680 // Operand 3 (optional) is an immediate.
Craig Topper3daa5c22011-08-30 07:09:35 +0000681 if (HasVEX_4VPrefix)
682 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
683 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
684 else
685 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
686 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan8ed9f512009-12-19 02:59:52 +0000687 HANDLE_OPERAND(memory)
Craig Topper3daa5c22011-08-30 07:09:35 +0000688
689 if (HasVEX_4VPrefix)
690 // FIXME: In AVX, the register below becomes the one encoded
691 // in ModRMVEX and the one above the one in the VEX.VVVV field
692 HANDLE_OPERAND(vvvvRegister)
693
Sean Callanan8ed9f512009-12-19 02:59:52 +0000694 HANDLE_OPERAND(roRegister)
695 HANDLE_OPTIONAL(immediate)
696 break;
697 case X86Local::MRMSrcReg:
698 // Operand 1 is a register operand in the Reg/Opcode field.
699 // Operand 2 is a register operand in the R/M field.
Sean Callanana21e2ea2011-03-15 01:23:15 +0000700 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000701 // Operand 3 (optional) is an immediate.
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000702
Craig Topperb53fa8b2011-10-16 07:55:05 +0000703 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000704 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
705 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
706 else
707 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
708 "Unexpected number of operands for MRMSrcRegFrm");
709
710 HANDLE_OPERAND(roRegister)
Craig Topper17730842011-10-16 03:51:13 +0000711
Craig Topperb53fa8b2011-10-16 07:55:05 +0000712 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000713 // FIXME: In AVX, the register below becomes the one encoded
714 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callanana21e2ea2011-03-15 01:23:15 +0000715 HANDLE_OPERAND(vvvvRegister)
Craig Topper17730842011-10-16 03:51:13 +0000716
Sean Callanana21e2ea2011-03-15 01:23:15 +0000717 HANDLE_OPERAND(rmRegister)
Craig Topper17730842011-10-16 03:51:13 +0000718
Craig Topperb53fa8b2011-10-16 07:55:05 +0000719 if (HasVEX_4VOp3Prefix)
Craig Topper17730842011-10-16 03:51:13 +0000720 HANDLE_OPERAND(vvvvRegister)
721
Sean Callanana21e2ea2011-03-15 01:23:15 +0000722 HANDLE_OPTIONAL(immediate)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000723 break;
724 case X86Local::MRMSrcMem:
725 // Operand 1 is a register operand in the Reg/Opcode field.
726 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000727 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000728 // Operand 3 (optional) is an immediate.
Craig Topperb53fa8b2011-10-16 07:55:05 +0000729
730 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000731 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
732 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
733 else
734 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
735 "Unexpected number of operands for MRMSrcMemFrm");
736
Sean Callanan8ed9f512009-12-19 02:59:52 +0000737 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000738
Craig Topperb53fa8b2011-10-16 07:55:05 +0000739 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000740 // FIXME: In AVX, the register below becomes the one encoded
741 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callanana21e2ea2011-03-15 01:23:15 +0000742 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000743
Sean Callanan8ed9f512009-12-19 02:59:52 +0000744 HANDLE_OPERAND(memory)
Craig Topper17730842011-10-16 03:51:13 +0000745
Craig Topperb53fa8b2011-10-16 07:55:05 +0000746 if (HasVEX_4VOp3Prefix)
Craig Topper17730842011-10-16 03:51:13 +0000747 HANDLE_OPERAND(vvvvRegister)
748
Sean Callanan8ed9f512009-12-19 02:59:52 +0000749 HANDLE_OPTIONAL(immediate)
750 break;
751 case X86Local::MRM0r:
752 case X86Local::MRM1r:
753 case X86Local::MRM2r:
754 case X86Local::MRM3r:
755 case X86Local::MRM4r:
756 case X86Local::MRM5r:
757 case X86Local::MRM6r:
758 case X86Local::MRM7r:
759 // Operand 1 is a register operand in the R/M field.
760 // Operand 2 (optional) is an immediate or relocation.
Sean Callanana21e2ea2011-03-15 01:23:15 +0000761 if (HasVEX_4VPrefix)
762 assert(numPhysicalOperands <= 3 &&
Craig Topper566f2332011-10-15 20:46:47 +0000763 "Unexpected number of operands for MRMnRFrm with VEX_4V");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000764 else
765 assert(numPhysicalOperands <= 2 &&
766 "Unexpected number of operands for MRMnRFrm");
767 if (HasVEX_4VPrefix)
Craig Topper566f2332011-10-15 20:46:47 +0000768 HANDLE_OPERAND(vvvvRegister)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000769 HANDLE_OPTIONAL(rmRegister)
770 HANDLE_OPTIONAL(relocation)
771 break;
772 case X86Local::MRM0m:
773 case X86Local::MRM1m:
774 case X86Local::MRM2m:
775 case X86Local::MRM3m:
776 case X86Local::MRM4m:
777 case X86Local::MRM5m:
778 case X86Local::MRM6m:
779 case X86Local::MRM7m:
780 // Operand 1 is a memory operand (possibly SIB-extended)
781 // Operand 2 (optional) is an immediate or relocation.
Craig Topper566f2332011-10-15 20:46:47 +0000782 if (HasVEX_4VPrefix)
783 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
784 "Unexpected number of operands for MRMnMFrm");
785 else
786 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
787 "Unexpected number of operands for MRMnMFrm");
788 if (HasVEX_4VPrefix)
789 HANDLE_OPERAND(vvvvRegister)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000790 HANDLE_OPERAND(memory)
791 HANDLE_OPTIONAL(relocation)
792 break;
Sean Callanan6aeb2e32010-10-04 22:45:51 +0000793 case X86Local::RawFrmImm8:
794 // operand 1 is a 16-bit immediate
795 // operand 2 is an 8-bit immediate
796 assert(numPhysicalOperands == 2 &&
797 "Unexpected number of operands for X86Local::RawFrmImm8");
798 HANDLE_OPERAND(immediate)
799 HANDLE_OPERAND(immediate)
800 break;
801 case X86Local::RawFrmImm16:
802 // operand 1 is a 16-bit immediate
803 // operand 2 is a 16-bit immediate
804 HANDLE_OPERAND(immediate)
805 HANDLE_OPERAND(immediate)
806 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000807 case X86Local::MRMInitReg:
808 // Ignored.
809 break;
810 }
811
812 #undef HANDLE_OPERAND
813 #undef HANDLE_OPTIONAL
814}
815
816void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
817 // Special cases where the LLVM tables are not complete
818
Sean Callanan9492be82010-02-12 23:39:46 +0000819#define MAP(from, to) \
820 case X86Local::MRM_##from: \
821 filter = new ExactFilter(0x##from); \
822 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000823
824 OpcodeType opcodeType = (OpcodeType)-1;
825
826 ModRMFilter* filter = NULL;
827 uint8_t opcodeToSet = 0;
828
829 switch (Prefix) {
830 // Extended two-byte opcodes can start with f2 0f, f3 0f, or 0f
831 case X86Local::XD:
832 case X86Local::XS:
833 case X86Local::TB:
834 opcodeType = TWOBYTE;
835
836 switch (Opcode) {
Sean Callanan95a5a7d2010-02-13 01:48:34 +0000837 default:
838 if (needsModRMForDecode(Form))
839 filter = new ModFilter(isRegFormat(Form));
840 else
841 filter = new DumbFilter();
842 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000843#define EXTENSION_TABLE(n) case 0x##n:
844 TWO_BYTE_EXTENSION_TABLES
845#undef EXTENSION_TABLE
846 switch (Form) {
847 default:
848 llvm_unreachable("Unhandled two-byte extended opcode");
849 case X86Local::MRM0r:
850 case X86Local::MRM1r:
851 case X86Local::MRM2r:
852 case X86Local::MRM3r:
853 case X86Local::MRM4r:
854 case X86Local::MRM5r:
855 case X86Local::MRM6r:
856 case X86Local::MRM7r:
857 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
858 break;
859 case X86Local::MRM0m:
860 case X86Local::MRM1m:
861 case X86Local::MRM2m:
862 case X86Local::MRM3m:
863 case X86Local::MRM4m:
864 case X86Local::MRM5m:
865 case X86Local::MRM6m:
866 case X86Local::MRM7m:
867 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
868 break;
Sean Callanan9492be82010-02-12 23:39:46 +0000869 MRM_MAPPING
Sean Callanan8ed9f512009-12-19 02:59:52 +0000870 } // switch (Form)
871 break;
Sean Callanan95a5a7d2010-02-13 01:48:34 +0000872 } // switch (Opcode)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000873 opcodeToSet = Opcode;
874 break;
875 case X86Local::T8:
Craig Topperee62e4f2011-10-16 16:50:08 +0000876 case X86Local::T8XD:
877 case X86Local::T8XS:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000878 opcodeType = THREEBYTE_38;
Craig Topper566f2332011-10-15 20:46:47 +0000879 switch (Opcode) {
880 default:
881 if (needsModRMForDecode(Form))
882 filter = new ModFilter(isRegFormat(Form));
883 else
884 filter = new DumbFilter();
885 break;
886#define EXTENSION_TABLE(n) case 0x##n:
887 THREE_BYTE_38_EXTENSION_TABLES
888#undef EXTENSION_TABLE
889 switch (Form) {
890 default:
891 llvm_unreachable("Unhandled two-byte extended opcode");
892 case X86Local::MRM0r:
893 case X86Local::MRM1r:
894 case X86Local::MRM2r:
895 case X86Local::MRM3r:
896 case X86Local::MRM4r:
897 case X86Local::MRM5r:
898 case X86Local::MRM6r:
899 case X86Local::MRM7r:
900 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
901 break;
902 case X86Local::MRM0m:
903 case X86Local::MRM1m:
904 case X86Local::MRM2m:
905 case X86Local::MRM3m:
906 case X86Local::MRM4m:
907 case X86Local::MRM5m:
908 case X86Local::MRM6m:
909 case X86Local::MRM7m:
910 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
911 break;
912 MRM_MAPPING
913 } // switch (Form)
914 break;
915 } // switch (Opcode)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000916 opcodeToSet = Opcode;
917 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000918 case X86Local::P_TA:
Craig Topper75485d62011-10-23 07:34:00 +0000919 case X86Local::TAXD:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000920 opcodeType = THREEBYTE_3A;
921 if (needsModRMForDecode(Form))
922 filter = new ModFilter(isRegFormat(Form));
923 else
924 filter = new DumbFilter();
925 opcodeToSet = Opcode;
926 break;
Joerg Sonnenberger4a8ac8d2011-04-04 16:58:13 +0000927 case X86Local::A6:
928 opcodeType = THREEBYTE_A6;
929 if (needsModRMForDecode(Form))
930 filter = new ModFilter(isRegFormat(Form));
931 else
932 filter = new DumbFilter();
933 opcodeToSet = Opcode;
934 break;
935 case X86Local::A7:
936 opcodeType = THREEBYTE_A7;
937 if (needsModRMForDecode(Form))
938 filter = new ModFilter(isRegFormat(Form));
939 else
940 filter = new DumbFilter();
941 opcodeToSet = Opcode;
942 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000943 case X86Local::D8:
944 case X86Local::D9:
945 case X86Local::DA:
946 case X86Local::DB:
947 case X86Local::DC:
948 case X86Local::DD:
949 case X86Local::DE:
950 case X86Local::DF:
951 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
952 opcodeType = ONEBYTE;
953 if (Form == X86Local::AddRegFrm) {
954 Spec->modifierType = MODIFIER_MODRM;
955 Spec->modifierBase = Opcode;
956 filter = new AddRegEscapeFilter(Opcode);
957 } else {
958 filter = new EscapeFilter(true, Opcode);
959 }
960 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
961 break;
Craig Topper842f58f2011-09-11 20:23:20 +0000962 case X86Local::REP:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000963 default:
964 opcodeType = ONEBYTE;
965 switch (Opcode) {
966#define EXTENSION_TABLE(n) case 0x##n:
967 ONE_BYTE_EXTENSION_TABLES
968#undef EXTENSION_TABLE
969 switch (Form) {
970 default:
971 llvm_unreachable("Fell through the cracks of a single-byte "
972 "extended opcode");
973 case X86Local::MRM0r:
974 case X86Local::MRM1r:
975 case X86Local::MRM2r:
976 case X86Local::MRM3r:
977 case X86Local::MRM4r:
978 case X86Local::MRM5r:
979 case X86Local::MRM6r:
980 case X86Local::MRM7r:
981 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
982 break;
983 case X86Local::MRM0m:
984 case X86Local::MRM1m:
985 case X86Local::MRM2m:
986 case X86Local::MRM3m:
987 case X86Local::MRM4m:
988 case X86Local::MRM5m:
989 case X86Local::MRM6m:
990 case X86Local::MRM7m:
991 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
992 break;
Sean Callanan9492be82010-02-12 23:39:46 +0000993 MRM_MAPPING
Sean Callanan8ed9f512009-12-19 02:59:52 +0000994 } // switch (Form)
995 break;
996 case 0xd8:
997 case 0xd9:
998 case 0xda:
999 case 0xdb:
1000 case 0xdc:
1001 case 0xdd:
1002 case 0xde:
1003 case 0xdf:
1004 filter = new EscapeFilter(false, Form - X86Local::MRM0m);
1005 break;
1006 default:
1007 if (needsModRMForDecode(Form))
1008 filter = new ModFilter(isRegFormat(Form));
1009 else
1010 filter = new DumbFilter();
1011 break;
1012 } // switch (Opcode)
1013 opcodeToSet = Opcode;
1014 } // switch (Prefix)
1015
1016 assert(opcodeType != (OpcodeType)-1 &&
1017 "Opcode type not set");
1018 assert(filter && "Filter not set");
1019
1020 if (Form == X86Local::AddRegFrm) {
1021 if(Spec->modifierType != MODIFIER_MODRM) {
1022 assert(opcodeToSet < 0xf9 &&
1023 "Not enough room for all ADDREG_FRM operands");
1024
1025 uint8_t currentOpcode;
1026
1027 for (currentOpcode = opcodeToSet;
1028 currentOpcode < opcodeToSet + 8;
1029 ++currentOpcode)
1030 tables.setTableFields(opcodeType,
1031 insnContext(),
1032 currentOpcode,
1033 *filter,
Craig Topper6744a172011-10-04 06:30:42 +00001034 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan8ed9f512009-12-19 02:59:52 +00001035
1036 Spec->modifierType = MODIFIER_OPCODE;
1037 Spec->modifierBase = opcodeToSet;
1038 } else {
1039 // modifierBase was set where MODIFIER_MODRM was set
1040 tables.setTableFields(opcodeType,
1041 insnContext(),
1042 opcodeToSet,
1043 *filter,
Craig Topper6744a172011-10-04 06:30:42 +00001044 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan8ed9f512009-12-19 02:59:52 +00001045 }
1046 } else {
1047 tables.setTableFields(opcodeType,
1048 insnContext(),
1049 opcodeToSet,
1050 *filter,
Craig Topper6744a172011-10-04 06:30:42 +00001051 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan8ed9f512009-12-19 02:59:52 +00001052
1053 Spec->modifierType = MODIFIER_NONE;
1054 Spec->modifierBase = opcodeToSet;
1055 }
1056
1057 delete filter;
Sean Callanan9492be82010-02-12 23:39:46 +00001058
1059#undef MAP
Sean Callanan8ed9f512009-12-19 02:59:52 +00001060}
1061
1062#define TYPE(str, type) if (s == str) return type;
1063OperandType RecognizableInstr::typeFromString(const std::string &s,
1064 bool isSSE,
1065 bool hasREX_WPrefix,
1066 bool hasOpSizePrefix) {
1067 if (isSSE) {
1068 // For SSE instructions, we ignore the OpSize prefix and force operand
1069 // sizes.
1070 TYPE("GR16", TYPE_R16)
1071 TYPE("GR32", TYPE_R32)
1072 TYPE("GR64", TYPE_R64)
1073 }
1074 if(hasREX_WPrefix) {
1075 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1076 // is special.
1077 TYPE("GR32", TYPE_R32)
1078 }
1079 if(!hasOpSizePrefix) {
1080 // For instructions without an OpSize prefix, a declared 16-bit register or
1081 // immediate encoding is special.
1082 TYPE("GR16", TYPE_R16)
1083 TYPE("i16imm", TYPE_IMM16)
1084 }
1085 TYPE("i16mem", TYPE_Mv)
1086 TYPE("i16imm", TYPE_IMMv)
1087 TYPE("i16i8imm", TYPE_IMMv)
1088 TYPE("GR16", TYPE_Rv)
1089 TYPE("i32mem", TYPE_Mv)
1090 TYPE("i32imm", TYPE_IMMv)
1091 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +00001092 TYPE("u32u8imm", TYPE_IMM32)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001093 TYPE("GR32", TYPE_Rv)
1094 TYPE("i64mem", TYPE_Mv)
1095 TYPE("i64i32imm", TYPE_IMM64)
1096 TYPE("i64i8imm", TYPE_IMM64)
1097 TYPE("GR64", TYPE_R64)
1098 TYPE("i8mem", TYPE_M8)
1099 TYPE("i8imm", TYPE_IMM8)
1100 TYPE("GR8", TYPE_R8)
1101 TYPE("VR128", TYPE_XMM128)
1102 TYPE("f128mem", TYPE_M128)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001103 TYPE("f256mem", TYPE_M256)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001104 TYPE("FR64", TYPE_XMM64)
1105 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001106 TYPE("sdmem", TYPE_M64FP)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001107 TYPE("FR32", TYPE_XMM32)
1108 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001109 TYPE("ssmem", TYPE_M32FP)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001110 TYPE("RST", TYPE_ST)
1111 TYPE("i128mem", TYPE_M128)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001112 TYPE("i256mem", TYPE_M256)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001113 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattner9fc05222010-07-07 22:27:31 +00001114 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001115 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan5edca812010-04-07 21:42:19 +00001116 TYPE("SSECC", TYPE_IMM3)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001117 TYPE("brtarget", TYPE_RELv)
Owen Andersonc2666002010-12-13 19:31:11 +00001118 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001119 TYPE("brtarget8", TYPE_REL8)
1120 TYPE("f80mem", TYPE_M80FP)
Sean Callanan7fb35a22009-12-22 21:12:55 +00001121 TYPE("lea32mem", TYPE_LEA)
1122 TYPE("lea64_32mem", TYPE_LEA)
1123 TYPE("lea64mem", TYPE_LEA)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001124 TYPE("VR64", TYPE_MM64)
1125 TYPE("i64imm", TYPE_IMMv)
1126 TYPE("opaque32mem", TYPE_M1616)
1127 TYPE("opaque48mem", TYPE_M1632)
1128 TYPE("opaque80mem", TYPE_M1664)
1129 TYPE("opaque512mem", TYPE_M512)
1130 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1131 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanan1a8b7892010-05-06 20:59:00 +00001132 TYPE("CONTROL_REG", TYPE_CONTROLREG)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001133 TYPE("offset8", TYPE_MOFFS8)
1134 TYPE("offset16", TYPE_MOFFS16)
1135 TYPE("offset32", TYPE_MOFFS32)
1136 TYPE("offset64", TYPE_MOFFS64)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001137 TYPE("VR256", TYPE_XMM256)
Craig Topper7ea16b02011-10-06 06:44:41 +00001138 TYPE("GR16_NOAX", TYPE_Rv)
1139 TYPE("GR32_NOAX", TYPE_Rv)
1140 TYPE("GR64_NOAX", TYPE_R64)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001141 errs() << "Unhandled type string " << s << "\n";
1142 llvm_unreachable("Unhandled type string");
1143}
1144#undef TYPE
1145
1146#define ENCODING(str, encoding) if (s == str) return encoding;
1147OperandEncoding RecognizableInstr::immediateEncodingFromString
1148 (const std::string &s,
1149 bool hasOpSizePrefix) {
1150 if(!hasOpSizePrefix) {
1151 // For instructions without an OpSize prefix, a declared 16-bit register or
1152 // immediate encoding is special.
1153 ENCODING("i16imm", ENCODING_IW)
1154 }
1155 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +00001156 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001157 ENCODING("SSECC", ENCODING_IB)
1158 ENCODING("i16imm", ENCODING_Iv)
1159 ENCODING("i16i8imm", ENCODING_IB)
1160 ENCODING("i32imm", ENCODING_Iv)
1161 ENCODING("i64i32imm", ENCODING_ID)
1162 ENCODING("i64i8imm", ENCODING_IB)
1163 ENCODING("i8imm", ENCODING_IB)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001164 // This is not a typo. Instructions like BLENDVPD put
1165 // register IDs in 8-bit immediates nowadays.
1166 ENCODING("VR256", ENCODING_IB)
1167 ENCODING("VR128", ENCODING_IB)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001168 errs() << "Unhandled immediate encoding " << s << "\n";
1169 llvm_unreachable("Unhandled immediate encoding");
1170}
1171
1172OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1173 (const std::string &s,
1174 bool hasOpSizePrefix) {
1175 ENCODING("GR16", ENCODING_RM)
1176 ENCODING("GR32", ENCODING_RM)
1177 ENCODING("GR64", ENCODING_RM)
1178 ENCODING("GR8", ENCODING_RM)
1179 ENCODING("VR128", ENCODING_RM)
1180 ENCODING("FR64", ENCODING_RM)
1181 ENCODING("FR32", ENCODING_RM)
1182 ENCODING("VR64", ENCODING_RM)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001183 ENCODING("VR256", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001184 errs() << "Unhandled R/M register encoding " << s << "\n";
1185 llvm_unreachable("Unhandled R/M register encoding");
1186}
1187
1188OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1189 (const std::string &s,
1190 bool hasOpSizePrefix) {
1191 ENCODING("GR16", ENCODING_REG)
1192 ENCODING("GR32", ENCODING_REG)
1193 ENCODING("GR64", ENCODING_REG)
1194 ENCODING("GR8", ENCODING_REG)
1195 ENCODING("VR128", ENCODING_REG)
1196 ENCODING("FR64", ENCODING_REG)
1197 ENCODING("FR32", ENCODING_REG)
1198 ENCODING("VR64", ENCODING_REG)
1199 ENCODING("SEGMENT_REG", ENCODING_REG)
1200 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanan1a8b7892010-05-06 20:59:00 +00001201 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001202 ENCODING("VR256", ENCODING_REG)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001203 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1204 llvm_unreachable("Unhandled reg/opcode register encoding");
1205}
1206
Sean Callanana21e2ea2011-03-15 01:23:15 +00001207OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1208 (const std::string &s,
1209 bool hasOpSizePrefix) {
Craig Topper54a11172011-10-14 07:06:56 +00001210 ENCODING("GR32", ENCODING_VVVV)
1211 ENCODING("GR64", ENCODING_VVVV)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001212 ENCODING("FR32", ENCODING_VVVV)
1213 ENCODING("FR64", ENCODING_VVVV)
1214 ENCODING("VR128", ENCODING_VVVV)
1215 ENCODING("VR256", ENCODING_VVVV)
1216 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1217 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1218}
1219
Sean Callanan8ed9f512009-12-19 02:59:52 +00001220OperandEncoding RecognizableInstr::memoryEncodingFromString
1221 (const std::string &s,
1222 bool hasOpSizePrefix) {
1223 ENCODING("i16mem", ENCODING_RM)
1224 ENCODING("i32mem", ENCODING_RM)
1225 ENCODING("i64mem", ENCODING_RM)
1226 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001227 ENCODING("ssmem", ENCODING_RM)
1228 ENCODING("sdmem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001229 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001230 ENCODING("f256mem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001231 ENCODING("f64mem", ENCODING_RM)
1232 ENCODING("f32mem", ENCODING_RM)
1233 ENCODING("i128mem", ENCODING_RM)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001234 ENCODING("i256mem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001235 ENCODING("f80mem", ENCODING_RM)
1236 ENCODING("lea32mem", ENCODING_RM)
1237 ENCODING("lea64_32mem", ENCODING_RM)
1238 ENCODING("lea64mem", ENCODING_RM)
1239 ENCODING("opaque32mem", ENCODING_RM)
1240 ENCODING("opaque48mem", ENCODING_RM)
1241 ENCODING("opaque80mem", ENCODING_RM)
1242 ENCODING("opaque512mem", ENCODING_RM)
1243 errs() << "Unhandled memory encoding " << s << "\n";
1244 llvm_unreachable("Unhandled memory encoding");
1245}
1246
1247OperandEncoding RecognizableInstr::relocationEncodingFromString
1248 (const std::string &s,
1249 bool hasOpSizePrefix) {
1250 if(!hasOpSizePrefix) {
1251 // For instructions without an OpSize prefix, a declared 16-bit register or
1252 // immediate encoding is special.
1253 ENCODING("i16imm", ENCODING_IW)
1254 }
1255 ENCODING("i16imm", ENCODING_Iv)
1256 ENCODING("i16i8imm", ENCODING_IB)
1257 ENCODING("i32imm", ENCODING_Iv)
1258 ENCODING("i32i8imm", ENCODING_IB)
1259 ENCODING("i64i32imm", ENCODING_ID)
1260 ENCODING("i64i8imm", ENCODING_IB)
1261 ENCODING("i8imm", ENCODING_IB)
1262 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattner9fc05222010-07-07 22:27:31 +00001263 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001264 ENCODING("i32imm_pcrel", ENCODING_ID)
1265 ENCODING("brtarget", ENCODING_Iv)
1266 ENCODING("brtarget8", ENCODING_IB)
1267 ENCODING("i64imm", ENCODING_IO)
1268 ENCODING("offset8", ENCODING_Ia)
1269 ENCODING("offset16", ENCODING_Ia)
1270 ENCODING("offset32", ENCODING_Ia)
1271 ENCODING("offset64", ENCODING_Ia)
1272 errs() << "Unhandled relocation encoding " << s << "\n";
1273 llvm_unreachable("Unhandled relocation encoding");
1274}
1275
1276OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1277 (const std::string &s,
1278 bool hasOpSizePrefix) {
1279 ENCODING("RST", ENCODING_I)
1280 ENCODING("GR32", ENCODING_Rv)
1281 ENCODING("GR64", ENCODING_RO)
1282 ENCODING("GR16", ENCODING_Rv)
1283 ENCODING("GR8", ENCODING_RB)
Craig Topper7ea16b02011-10-06 06:44:41 +00001284 ENCODING("GR16_NOAX", ENCODING_Rv)
1285 ENCODING("GR32_NOAX", ENCODING_Rv)
1286 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001287 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1288 llvm_unreachable("Unhandled opcode modifier encoding");
1289}
Daniel Dunbar9e6d1d12009-12-19 04:16:48 +00001290#undef ENCODING