Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by Chris Lattner and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines an instruction selector for the ARM target. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARM.h" |
| 15 | #include "ARMTargetMachine.h" |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 16 | #include "llvm/CallingConv.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 17 | #include "llvm/DerivedTypes.h" |
| 18 | #include "llvm/Function.h" |
| 19 | #include "llvm/Intrinsics.h" |
| 20 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 21 | #include "llvm/CodeGen/MachineFunction.h" |
| 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 23 | #include "llvm/CodeGen/SelectionDAG.h" |
| 24 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 25 | #include "llvm/CodeGen/SSARegMap.h" |
| 26 | #include "llvm/Target/TargetLowering.h" |
| 27 | #include "llvm/Support/Debug.h" |
| 28 | #include <iostream> |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 29 | #include <queue> |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 30 | #include <set> |
| 31 | using namespace llvm; |
| 32 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 33 | namespace { |
| 34 | class ARMTargetLowering : public TargetLowering { |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame^] | 35 | int VarArgsFrameIndex; // FrameIndex for start of varargs area. |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 36 | public: |
| 37 | ARMTargetLowering(TargetMachine &TM); |
| 38 | virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG); |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 39 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 40 | }; |
| 41 | |
| 42 | } |
| 43 | |
| 44 | ARMTargetLowering::ARMTargetLowering(TargetMachine &TM) |
| 45 | : TargetLowering(TM) { |
Rafael Espindola | 3717ca9 | 2006-08-20 01:49:49 +0000 | [diff] [blame] | 46 | addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass); |
| 47 | |
| 48 | //LLVM requires that a register class supports MVT::f64! |
| 49 | addRegisterClass(MVT::f64, ARM::IntRegsRegisterClass); |
| 50 | |
Rafael Espindola | 06c1e7e | 2006-08-01 12:58:43 +0000 | [diff] [blame] | 51 | setOperationAction(ISD::RET, MVT::Other, Custom); |
| 52 | setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); |
| 53 | setOperationAction(ISD::ConstantPool, MVT::i32, Custom); |
Rafael Espindola | 341b864 | 2006-08-04 12:48:42 +0000 | [diff] [blame] | 54 | |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 55 | setOperationAction(ISD::SETCC, MVT::i32, Expand); |
| 56 | setOperationAction(ISD::SELECT_CC, MVT::i32, Custom); |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 57 | setOperationAction(ISD::BR_CC, MVT::i32, Custom); |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 58 | |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame^] | 59 | setOperationAction(ISD::VASTART, MVT::Other, Custom); |
| 60 | setOperationAction(ISD::VAEND, MVT::Other, Expand); |
| 61 | |
Rafael Espindola | 341b864 | 2006-08-04 12:48:42 +0000 | [diff] [blame] | 62 | setSchedulingPreference(SchedulingForRegPressure); |
Rafael Espindola | 3717ca9 | 2006-08-20 01:49:49 +0000 | [diff] [blame] | 63 | computeRegisterProperties(); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 64 | } |
| 65 | |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 66 | namespace llvm { |
| 67 | namespace ARMISD { |
| 68 | enum NodeType { |
| 69 | // Start the numbering where the builting ops and target ops leave off. |
| 70 | FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END, |
| 71 | /// CALL - A direct function call. |
Rafael Espindola | f4fda80 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 72 | CALL, |
| 73 | |
| 74 | /// Return with a flag operand. |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 75 | RET_FLAG, |
| 76 | |
| 77 | CMP, |
| 78 | |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 79 | SELECT, |
| 80 | |
| 81 | BR |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 82 | }; |
| 83 | } |
| 84 | } |
| 85 | |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 86 | /// DAGCCToARMCC - Convert a DAG integer condition code to an ARM CC |
| 87 | static ARMCC::CondCodes DAGCCToARMCC(ISD::CondCode CC) { |
| 88 | switch (CC) { |
| 89 | default: assert(0 && "Unknown condition code!"); |
| 90 | case ISD::SETNE: return ARMCC::NE; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 91 | case ISD::SETEQ: return ARMCC::EQ; |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 92 | } |
| 93 | } |
| 94 | |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 95 | const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 96 | switch (Opcode) { |
| 97 | default: return 0; |
| 98 | case ARMISD::CALL: return "ARMISD::CALL"; |
Rafael Espindola | f4fda80 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 99 | case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG"; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 100 | case ARMISD::SELECT: return "ARMISD::SELECT"; |
| 101 | case ARMISD::CMP: return "ARMISD::CMP"; |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 102 | case ARMISD::BR: return "ARMISD::BR"; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 103 | } |
| 104 | } |
| 105 | |
| 106 | // This transforms a ISD::CALL node into a |
| 107 | // callseq_star <- ARMISD:CALL <- callseq_end |
| 108 | // chain |
Rafael Espindola | c3c1a86 | 2006-05-25 11:00:18 +0000 | [diff] [blame] | 109 | static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) { |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 110 | SDOperand Chain = Op.getOperand(0); |
| 111 | unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue(); |
| 112 | assert(CallConv == CallingConv::C && "unknown calling convention"); |
| 113 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 114 | bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0; |
| 115 | assert(isTailCall == false && "tail call not supported"); |
| 116 | SDOperand Callee = Op.getOperand(4); |
| 117 | unsigned NumOps = (Op.getNumOperands() - 5) / 2; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 118 | |
Rafael Espindola | ec46ea3 | 2006-08-16 14:43:33 +0000 | [diff] [blame] | 119 | // Count how many bytes are to be pushed on the stack. |
| 120 | unsigned NumBytes = 0; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 121 | |
Rafael Espindola | 1a00946 | 2006-08-08 13:02:29 +0000 | [diff] [blame] | 122 | // Add up all the space actually used. |
| 123 | for (unsigned i = 4; i < NumOps; ++i) |
| 124 | NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8; |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 125 | |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 126 | // Adjust the stack pointer for the new arguments... |
| 127 | // These operations are automatically eliminated by the prolog/epilog pass |
| 128 | Chain = DAG.getCALLSEQ_START(Chain, |
| 129 | DAG.getConstant(NumBytes, MVT::i32)); |
| 130 | |
Rafael Espindola | 1a00946 | 2006-08-08 13:02:29 +0000 | [diff] [blame] | 131 | SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32); |
| 132 | |
| 133 | static const unsigned int num_regs = 4; |
| 134 | static const unsigned regs[num_regs] = { |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 135 | ARM::R0, ARM::R1, ARM::R2, ARM::R3 |
| 136 | }; |
| 137 | |
| 138 | std::vector<std::pair<unsigned, SDOperand> > RegsToPass; |
Rafael Espindola | 1a00946 | 2006-08-08 13:02:29 +0000 | [diff] [blame] | 139 | std::vector<SDOperand> MemOpChains; |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 140 | |
| 141 | for (unsigned i = 0; i != NumOps; ++i) { |
| 142 | SDOperand Arg = Op.getOperand(5+2*i); |
Rafael Espindola | 1a00946 | 2006-08-08 13:02:29 +0000 | [diff] [blame] | 143 | assert(Arg.getValueType() == MVT::i32); |
| 144 | if (i < num_regs) |
| 145 | RegsToPass.push_back(std::make_pair(regs[i], Arg)); |
| 146 | else { |
| 147 | unsigned ArgOffset = (i - num_regs) * 4; |
| 148 | SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType()); |
| 149 | PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff); |
| 150 | MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain, |
| 151 | Arg, PtrOff, DAG.getSrcValue(NULL))); |
| 152 | } |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 153 | } |
Rafael Espindola | 1a00946 | 2006-08-08 13:02:29 +0000 | [diff] [blame] | 154 | if (!MemOpChains.empty()) |
Chris Lattner | e219945 | 2006-08-11 17:38:39 +0000 | [diff] [blame] | 155 | Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, |
| 156 | &MemOpChains[0], MemOpChains.size()); |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 157 | |
| 158 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 159 | // and flag operands which copy the outgoing args into the appropriate regs. |
| 160 | SDOperand InFlag; |
| 161 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
| 162 | Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second, |
| 163 | InFlag); |
| 164 | InFlag = Chain.getValue(1); |
| 165 | } |
| 166 | |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 167 | std::vector<MVT::ValueType> NodeTys; |
| 168 | NodeTys.push_back(MVT::Other); // Returns a chain |
| 169 | NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use. |
| 170 | |
| 171 | // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every |
| 172 | // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol |
| 173 | // node so that legalize doesn't hack it. |
| 174 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
| 175 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType()); |
| 176 | |
| 177 | // If this is a direct call, pass the chain and the callee. |
| 178 | assert (Callee.Val); |
| 179 | std::vector<SDOperand> Ops; |
| 180 | Ops.push_back(Chain); |
| 181 | Ops.push_back(Callee); |
| 182 | |
Rafael Espindola | 7a53bd0 | 2006-08-09 16:41:12 +0000 | [diff] [blame] | 183 | // Add argument registers to the end of the list so that they are known live |
| 184 | // into the call. |
| 185 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
| 186 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
| 187 | RegsToPass[i].second.getValueType())); |
| 188 | |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 189 | unsigned CallOpc = ARMISD::CALL; |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 190 | if (InFlag.Val) |
| 191 | Ops.push_back(InFlag); |
Chris Lattner | 8742867 | 2006-08-11 17:22:35 +0000 | [diff] [blame] | 192 | Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size()); |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 193 | InFlag = Chain.getValue(1); |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 194 | |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 195 | std::vector<SDOperand> ResultVals; |
| 196 | NodeTys.clear(); |
| 197 | |
| 198 | // If the call has results, copy the values out of the ret val registers. |
| 199 | switch (Op.Val->getValueType(0)) { |
| 200 | default: assert(0 && "Unexpected ret value!"); |
| 201 | case MVT::Other: |
| 202 | break; |
| 203 | case MVT::i32: |
| 204 | Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1); |
| 205 | ResultVals.push_back(Chain.getValue(0)); |
| 206 | NodeTys.push_back(MVT::i32); |
| 207 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 208 | |
| 209 | Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain, |
| 210 | DAG.getConstant(NumBytes, MVT::i32)); |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 211 | NodeTys.push_back(MVT::Other); |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 212 | |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 213 | if (ResultVals.empty()) |
| 214 | return Chain; |
| 215 | |
| 216 | ResultVals.push_back(Chain); |
Chris Lattner | 8742867 | 2006-08-11 17:22:35 +0000 | [diff] [blame] | 217 | SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0], |
| 218 | ResultVals.size()); |
Rafael Espindola | fac00a9 | 2006-07-25 20:17:20 +0000 | [diff] [blame] | 219 | return Res.getValue(Op.ResNo); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 220 | } |
| 221 | |
| 222 | static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) { |
| 223 | SDOperand Copy; |
Rafael Espindola | 4b02367 | 2006-06-05 22:26:14 +0000 | [diff] [blame] | 224 | SDOperand Chain = Op.getOperand(0); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 225 | switch(Op.getNumOperands()) { |
| 226 | default: |
| 227 | assert(0 && "Do not know how to return this many arguments!"); |
| 228 | abort(); |
Rafael Espindola | 4b02367 | 2006-06-05 22:26:14 +0000 | [diff] [blame] | 229 | case 1: { |
| 230 | SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32); |
Rafael Espindola | 6312da0 | 2006-08-03 22:50:11 +0000 | [diff] [blame] | 231 | return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain); |
Rafael Espindola | 4b02367 | 2006-06-05 22:26:14 +0000 | [diff] [blame] | 232 | } |
Evan Cheng | 6848be1 | 2006-05-26 23:10:12 +0000 | [diff] [blame] | 233 | case 3: |
Rafael Espindola | 4b02367 | 2006-06-05 22:26:14 +0000 | [diff] [blame] | 234 | Copy = DAG.getCopyToReg(Chain, ARM::R0, Op.getOperand(1), SDOperand()); |
| 235 | if (DAG.getMachineFunction().liveout_empty()) |
| 236 | DAG.getMachineFunction().addLiveOut(ARM::R0); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 237 | break; |
| 238 | } |
Rafael Espindola | 4b02367 | 2006-06-05 22:26:14 +0000 | [diff] [blame] | 239 | |
Rafael Espindola | f4fda80 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 240 | //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag |
| 241 | return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1)); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 242 | } |
| 243 | |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 244 | static SDOperand LowerFORMAL_ARGUMENT(SDOperand Op, SelectionDAG &DAG, |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame^] | 245 | unsigned *vRegs, |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 246 | unsigned ArgNo) { |
Rafael Espindola | 4b442b5 | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 247 | MachineFunction &MF = DAG.getMachineFunction(); |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 248 | MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType(); |
| 249 | assert (ObjectVT == MVT::i32); |
Rafael Espindola | 4b442b5 | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 250 | SDOperand Root = Op.getOperand(0); |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 251 | SSARegMap *RegMap = MF.getSSARegMap(); |
Rafael Espindola | 4b442b5 | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 252 | |
Rafael Espindola | 4b442b5 | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 253 | unsigned num_regs = 4; |
Rafael Espindola | 4b442b5 | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 254 | static const unsigned REGS[] = { |
| 255 | ARM::R0, ARM::R1, ARM::R2, ARM::R3 |
| 256 | }; |
| 257 | |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 258 | if(ArgNo < num_regs) { |
Rafael Espindola | 4b442b5 | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 259 | unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass); |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 260 | MF.addLiveIn(REGS[ArgNo], VReg); |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame^] | 261 | vRegs[ArgNo] = VReg; |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 262 | return DAG.getCopyFromReg(Root, VReg, MVT::i32); |
| 263 | } else { |
| 264 | // If the argument is actually used, emit a load from the right stack |
| 265 | // slot. |
| 266 | if (!Op.Val->hasNUsesOfValue(0, ArgNo)) { |
Rafael Espindola | aefe142 | 2006-07-10 01:41:35 +0000 | [diff] [blame] | 267 | unsigned ArgOffset = (ArgNo - num_regs) * 4; |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 268 | |
| 269 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 270 | unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8; |
| 271 | int FI = MFI->CreateFixedObject(ObjSize, ArgOffset); |
| 272 | SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32); |
| 273 | return DAG.getLoad(ObjectVT, Root, FIN, |
| 274 | DAG.getSrcValue(NULL)); |
| 275 | } else { |
| 276 | // Don't emit a dead load. |
| 277 | return DAG.getNode(ISD::UNDEF, ObjectVT); |
| 278 | } |
| 279 | } |
| 280 | } |
| 281 | |
Rafael Espindola | 06c1e7e | 2006-08-01 12:58:43 +0000 | [diff] [blame] | 282 | static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) { |
| 283 | MVT::ValueType PtrVT = Op.getValueType(); |
| 284 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
| 285 | Constant *C = CP->get(); |
| 286 | SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment()); |
| 287 | |
| 288 | return CPI; |
| 289 | } |
| 290 | |
| 291 | static SDOperand LowerGlobalAddress(SDOperand Op, |
| 292 | SelectionDAG &DAG) { |
| 293 | GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
Rafael Espindola | 61369da | 2006-08-14 19:01:24 +0000 | [diff] [blame] | 294 | int alignment = 2; |
| 295 | SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment); |
Rafael Espindola | 06c1e7e | 2006-08-01 12:58:43 +0000 | [diff] [blame] | 296 | return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr, |
| 297 | DAG.getSrcValue(NULL)); |
| 298 | } |
| 299 | |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame^] | 300 | static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG, |
| 301 | unsigned VarArgsFrameIndex) { |
| 302 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 303 | // memory location argument. |
| 304 | MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 305 | SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT); |
| 306 | return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR, |
| 307 | Op.getOperand(1), Op.getOperand(2)); |
| 308 | } |
| 309 | |
| 310 | static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG, |
| 311 | int &VarArgsFrameIndex) { |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 312 | std::vector<SDOperand> ArgValues; |
| 313 | SDOperand Root = Op.getOperand(0); |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame^] | 314 | unsigned VRegs[4]; |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 315 | |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame^] | 316 | unsigned NumArgs = Op.Val->getNumValues()-1; |
| 317 | for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) { |
| 318 | SDOperand ArgVal = LowerFORMAL_ARGUMENT(Op, DAG, VRegs, ArgNo); |
Rafael Espindola | 4b442b5 | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 319 | |
| 320 | ArgValues.push_back(ArgVal); |
| 321 | } |
| 322 | |
| 323 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0; |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame^] | 324 | if (isVarArg) { |
| 325 | MachineFunction &MF = DAG.getMachineFunction(); |
| 326 | SSARegMap *RegMap = MF.getSSARegMap(); |
| 327 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 328 | VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8, |
| 329 | -16 + NumArgs * 4); |
| 330 | |
| 331 | |
| 332 | static const unsigned REGS[] = { |
| 333 | ARM::R0, ARM::R1, ARM::R2, ARM::R3 |
| 334 | }; |
| 335 | // If this function is vararg, store r0-r3 to their spots on the stack |
| 336 | // so that they may be loaded by deferencing the result of va_next. |
| 337 | SmallVector<SDOperand, 4> MemOps; |
| 338 | for (unsigned ArgNo = 0; ArgNo < 4; ++ArgNo) { |
| 339 | int ArgOffset = - (4 - ArgNo) * 4; |
| 340 | int FI = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8, |
| 341 | ArgOffset); |
| 342 | SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32); |
| 343 | |
| 344 | unsigned VReg; |
| 345 | if (ArgNo < NumArgs) |
| 346 | VReg = VRegs[ArgNo]; |
| 347 | else |
| 348 | VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass); |
| 349 | if (ArgNo >= NumArgs) |
| 350 | MF.addLiveIn(REGS[ArgNo], VReg); |
| 351 | |
| 352 | SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32); |
| 353 | SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1), |
| 354 | Val, FIN, DAG.getSrcValue(NULL)); |
| 355 | MemOps.push_back(Store); |
| 356 | } |
| 357 | Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size()); |
| 358 | } |
Rafael Espindola | 4b442b5 | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 359 | |
| 360 | ArgValues.push_back(Root); |
| 361 | |
| 362 | // Return the new list of results. |
| 363 | std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(), |
| 364 | Op.Val->value_end()); |
Chris Lattner | 8742867 | 2006-08-11 17:22:35 +0000 | [diff] [blame] | 365 | return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size()); |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 366 | } |
| 367 | |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 368 | static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) { |
| 369 | SDOperand LHS = Op.getOperand(0); |
| 370 | SDOperand RHS = Op.getOperand(1); |
| 371 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); |
| 372 | SDOperand TrueVal = Op.getOperand(2); |
| 373 | SDOperand FalseVal = Op.getOperand(3); |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 374 | SDOperand ARMCC = DAG.getConstant(DAGCCToARMCC(CC), MVT::i32); |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 375 | |
| 376 | SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS); |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 377 | return DAG.getNode(ARMISD::SELECT, MVT::i32, FalseVal, TrueVal, ARMCC, Cmp); |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 378 | } |
| 379 | |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 380 | static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG) { |
| 381 | SDOperand Chain = Op.getOperand(0); |
| 382 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get(); |
| 383 | SDOperand LHS = Op.getOperand(2); |
| 384 | SDOperand RHS = Op.getOperand(3); |
| 385 | SDOperand Dest = Op.getOperand(4); |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 386 | SDOperand ARMCC = DAG.getConstant(DAGCCToARMCC(CC), MVT::i32); |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 387 | |
| 388 | SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS); |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 389 | return DAG.getNode(ARMISD::BR, MVT::Other, Chain, Dest, ARMCC, Cmp); |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 390 | } |
| 391 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 392 | SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) { |
| 393 | switch (Op.getOpcode()) { |
| 394 | default: |
| 395 | assert(0 && "Should not custom lower this!"); |
Rafael Espindola | 1c8f053 | 2006-05-15 22:34:39 +0000 | [diff] [blame] | 396 | abort(); |
Rafael Espindola | 06c1e7e | 2006-08-01 12:58:43 +0000 | [diff] [blame] | 397 | case ISD::ConstantPool: |
| 398 | return LowerConstantPool(Op, DAG); |
| 399 | case ISD::GlobalAddress: |
| 400 | return LowerGlobalAddress(Op, DAG); |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 401 | case ISD::FORMAL_ARGUMENTS: |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame^] | 402 | return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex); |
Rafael Espindola | c3c1a86 | 2006-05-25 11:00:18 +0000 | [diff] [blame] | 403 | case ISD::CALL: |
| 404 | return LowerCALL(Op, DAG); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 405 | case ISD::RET: |
| 406 | return LowerRET(Op, DAG); |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 407 | case ISD::SELECT_CC: |
| 408 | return LowerSELECT_CC(Op, DAG); |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 409 | case ISD::BR_CC: |
| 410 | return LowerBR_CC(Op, DAG); |
Rafael Espindola | 755be9b | 2006-08-25 17:55:16 +0000 | [diff] [blame^] | 411 | case ISD::VASTART: |
| 412 | return LowerVASTART(Op, DAG, VarArgsFrameIndex); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 413 | } |
| 414 | } |
| 415 | |
| 416 | //===----------------------------------------------------------------------===// |
| 417 | // Instruction Selector Implementation |
| 418 | //===----------------------------------------------------------------------===// |
| 419 | |
| 420 | //===--------------------------------------------------------------------===// |
| 421 | /// ARMDAGToDAGISel - ARM specific code to select ARM machine |
| 422 | /// instructions for SelectionDAG operations. |
| 423 | /// |
| 424 | namespace { |
| 425 | class ARMDAGToDAGISel : public SelectionDAGISel { |
| 426 | ARMTargetLowering Lowering; |
| 427 | |
| 428 | public: |
| 429 | ARMDAGToDAGISel(TargetMachine &TM) |
| 430 | : SelectionDAGISel(Lowering), Lowering(TM) { |
| 431 | } |
| 432 | |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 433 | SDNode *Select(SDOperand &Result, SDOperand Op); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 434 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG); |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 435 | bool SelectAddrRegImm(SDOperand N, SDOperand &Offset, SDOperand &Base); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 436 | |
| 437 | // Include the pieces autogenerated from the target description. |
| 438 | #include "ARMGenDAGISel.inc" |
| 439 | }; |
| 440 | |
| 441 | void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) { |
| 442 | DEBUG(BB->dump()); |
| 443 | |
| 444 | DAG.setRoot(SelectRoot(DAG.getRoot())); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 445 | DAG.RemoveDeadNodes(); |
| 446 | |
| 447 | ScheduleAndEmitDAG(DAG); |
| 448 | } |
| 449 | |
Rafael Espindola | 61369da | 2006-08-14 19:01:24 +0000 | [diff] [blame] | 450 | static bool isInt12Immediate(SDNode *N, short &Imm) { |
| 451 | if (N->getOpcode() != ISD::Constant) |
| 452 | return false; |
| 453 | |
| 454 | int32_t t = cast<ConstantSDNode>(N)->getValue(); |
| 455 | int max = 2<<12 - 1; |
| 456 | int min = -max; |
| 457 | if (t > min && t < max) { |
| 458 | Imm = t; |
| 459 | return true; |
| 460 | } |
| 461 | else |
| 462 | return false; |
| 463 | } |
| 464 | |
| 465 | static bool isInt12Immediate(SDOperand Op, short &Imm) { |
| 466 | return isInt12Immediate(Op.Val, Imm); |
| 467 | } |
| 468 | |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 469 | //register plus/minus 12 bit offset |
| 470 | bool ARMDAGToDAGISel::SelectAddrRegImm(SDOperand N, SDOperand &Offset, |
| 471 | SDOperand &Base) { |
Rafael Espindola | f3a335c | 2006-08-17 17:09:40 +0000 | [diff] [blame] | 472 | if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) { |
| 473 | Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32); |
| 474 | Offset = CurDAG->getTargetConstant(0, MVT::i32); |
| 475 | return true; |
| 476 | } |
Rafael Espindola | 61369da | 2006-08-14 19:01:24 +0000 | [diff] [blame] | 477 | if (N.getOpcode() == ISD::ADD) { |
| 478 | short imm = 0; |
| 479 | if (isInt12Immediate(N.getOperand(1), imm)) { |
| 480 | Offset = CurDAG->getTargetConstant(imm, MVT::i32); |
| 481 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { |
| 482 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
| 483 | } else { |
| 484 | Base = N.getOperand(0); |
| 485 | } |
| 486 | return true; // [r+i] |
| 487 | } |
| 488 | } |
| 489 | |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 490 | Offset = CurDAG->getTargetConstant(0, MVT::i32); |
Rafael Espindola | aefe142 | 2006-07-10 01:41:35 +0000 | [diff] [blame] | 491 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) { |
| 492 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
| 493 | } |
| 494 | else |
| 495 | Base = N; |
| 496 | return true; //any address fits in a register |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 497 | } |
| 498 | |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 499 | SDNode *ARMDAGToDAGISel::Select(SDOperand &Result, SDOperand Op) { |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 500 | SDNode *N = Op.Val; |
| 501 | |
| 502 | switch (N->getOpcode()) { |
| 503 | default: |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 504 | return SelectCode(Result, Op); |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 505 | break; |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 506 | } |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 507 | return NULL; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 508 | } |
| 509 | |
| 510 | } // end anonymous namespace |
| 511 | |
| 512 | /// createARMISelDag - This pass converts a legalized DAG into a |
| 513 | /// ARM-specific DAG, ready for instruction scheduling. |
| 514 | /// |
| 515 | FunctionPass *llvm::createARMISelDag(TargetMachine &TM) { |
| 516 | return new ARMDAGToDAGISel(TM); |
| 517 | } |