blob: e810cea17a014fc7c9b4c647a44bf8e95ede1c9a [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Chris Lattner017ec352010-02-08 22:33:55 +000019#include "X86MCTargetExpr.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000040#include "llvm/MC/MCSectionMachO.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Dan Gohman2f67df72009-09-03 17:18:51 +000061// Disable16Bit - 16-bit operations typically have a larger encoding than
62// corresponding 32-bit instructions, and 16-bit code is slow on some
63// processors. This is an experimental flag to disable 16-bit operations
64// (which forces them to be Legalized to 32-bit operations).
65static cl::opt<bool>
66Disable16Bit("disable-16bit", cl::Hidden,
67 cl::desc("Disable use of 16-bit instructions"));
68
Evan Cheng10e86422008-04-25 19:11:04 +000069// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000070static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000071 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000072
Chris Lattnerf0144122009-07-28 03:13:23 +000073static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
74 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
75 default: llvm_unreachable("unknown subtarget type");
76 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000077 if (TM.getSubtarget<X86Subtarget>().is64Bit())
78 return new X8664_MachoTargetObjectFile();
79 else
80 return new X86_MachoTargetObjectFile();
Bill Wendlingec041eb2010-03-12 19:20:40 +000081
Chris Lattner8c6ed052009-09-16 01:46:41 +000082 if (TM.getSubtarget<X86Subtarget>().is64Bit())
83 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000084 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000085 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000086 if (TM.getSubtarget<X86Subtarget>().is64Bit())
87 return new X8664_ELFTargetObjectFile(TM);
88 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000089 case X86Subtarget::isMingw:
90 case X86Subtarget::isCygwin:
91 case X86Subtarget::isWindows:
92 return new TargetLoweringObjectFileCOFF();
93 }
Chris Lattnerf0144122009-07-28 03:13:23 +000094}
95
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000096X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000097 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000098 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000099 X86ScalarSSEf64 = Subtarget->hasSSE2();
100 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000101 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000102
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000103 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000104 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000105
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106 // Set up the TargetLowering object.
107
108 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000110 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000111 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000112 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000113
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000114 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000115 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000116 setUseUnderscoreSetJmp(false);
117 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000118 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000119 // MS runtime is weird: it exports _setjmp, but longjmp!
120 setUseUnderscoreSetJmp(true);
121 setUseUnderscoreLongJmp(false);
122 } else {
123 setUseUnderscoreSetJmp(true);
124 setUseUnderscoreLongJmp(true);
125 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000126
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000127 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000129 if (!Disable16Bit)
130 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000132 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000134
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000136
Scott Michelfdc40a02009-02-17 22:15:04 +0000137 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000139 if (!Disable16Bit)
140 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000142 if (!Disable16Bit)
143 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
145 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000146
147 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
149 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
150 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
151 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
152 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
153 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000154
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000155 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
156 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
158 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
159 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000160
Evan Cheng25ab6902006-09-08 06:48:29 +0000161 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
163 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000164 } else if (!UseSoftFloat) {
165 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000166 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000169 // We have an algorithm for SSE2, and we turn this into a 64-bit
170 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
174 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
175 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000178
Devang Patel6a784892009-06-05 18:48:29 +0000179 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 // SSE has no i16 to fp conversion, only i32
181 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000183 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000185 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
187 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000188 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000192 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000193
Dale Johannesen73328d12007-09-19 23:55:34 +0000194 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
195 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
197 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000198
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
200 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
202 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000203
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000204 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000206 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000208 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
210 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000211 }
212
213 // Handle FP_TO_UINT by promoting the destination to a larger signed
214 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
216 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
217 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000218
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000222 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000223 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000224 // Expand FP_TO_UINT into a select.
225 // FIXME: We would like to use a Custom expander here eventually to do
226 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000228 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000229 // With SSE3 we can use fisttpll to convert to a signed i64; without
230 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000232 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000233
Chris Lattner399610a2006-12-05 18:22:22 +0000234 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000235 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
237 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000238 }
Chris Lattner21f66852005-12-23 05:15:23 +0000239
Dan Gohmanb00ee212008-02-18 19:34:53 +0000240 // Scalar integer divide and remainder are lowered to use operations that
241 // produce two results, to match the available instructions. This exposes
242 // the two-result form to trivial CSE, which is able to combine x/y and x%y
243 // into a single instruction.
244 //
245 // Scalar integer multiply-high is also lowered to use two-result
246 // operations, to match the available instructions. However, plain multiply
247 // (low) operations are left as Legal, as there are single-result
248 // instructions for this in x86. Using the two-result multiply instructions
249 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
254 setOperationAction(ISD::SREM , MVT::i8 , Expand);
255 setOperationAction(ISD::UREM , MVT::i8 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
260 setOperationAction(ISD::SREM , MVT::i16 , Expand);
261 setOperationAction(ISD::UREM , MVT::i16 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
266 setOperationAction(ISD::SREM , MVT::i32 , Expand);
267 setOperationAction(ISD::UREM , MVT::i32 , Expand);
268 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
269 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
270 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
271 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
272 setOperationAction(ISD::SREM , MVT::i64 , Expand);
273 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000274
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
276 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
277 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
278 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000279 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
281 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
282 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
283 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
284 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
285 setOperationAction(ISD::FREM , MVT::f32 , Expand);
286 setOperationAction(ISD::FREM , MVT::f64 , Expand);
287 setOperationAction(ISD::FREM , MVT::f80 , Expand);
288 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000289
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
291 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
292 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
293 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000294 if (Disable16Bit) {
295 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
296 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
297 } else {
298 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
299 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
300 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
302 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
303 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000304 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
306 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
307 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000308 }
309
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
311 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000312
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000313 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000314 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000315 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000316 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
322 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
323 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
324 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
325 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000326 if (Disable16Bit)
327 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
328 else
329 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
331 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
332 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
333 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
336 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000337 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000339
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000340 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
344 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000345 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
347 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
351 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
352 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
353 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000354 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000355 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000356 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
358 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
359 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000360 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
362 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
363 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000364 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000365
Evan Chengd2cde682008-03-10 19:38:10 +0000366 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000368
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000369 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000371
Mon P Wang63307c32008-05-05 19:05:59 +0000372 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
374 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
375 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
376 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000382
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000383 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
385 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
386 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
387 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
388 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
389 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
390 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000391 }
392
Evan Cheng3c992d22006-03-07 02:02:57 +0000393 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000394 if (!Subtarget->isTargetDarwin() &&
395 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000396 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000398 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
401 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
402 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
403 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000404 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000405 setExceptionPointerRegister(X86::RAX);
406 setExceptionSelectorRegister(X86::RDX);
407 } else {
408 setExceptionPointerRegister(X86::EAX);
409 setExceptionSelectorRegister(X86::EDX);
410 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
412 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000415
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000417
Nate Begemanacc398c2006-01-25 18:21:52 +0000418 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VASTART , MVT::Other, Custom);
420 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::VAARG , MVT::Other, Custom);
423 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000424 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::VAARG , MVT::Other, Expand);
426 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000427 }
Evan Chengae642192007-03-02 23:16:35 +0000428
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
430 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000431 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000433 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000435 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000437
Evan Chengc7ce29b2009-02-13 22:36:38 +0000438 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000439 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
442 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000443
Evan Cheng223547a2006-01-31 22:28:30 +0000444 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FABS , MVT::f64, Custom);
446 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000447
448 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::FNEG , MVT::f64, Custom);
450 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000451
Evan Cheng68c47cb2007-01-05 07:55:56 +0000452 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
454 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000455
Evan Chengd25e9e82006-02-02 00:28:23 +0000456 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FSIN , MVT::f64, Expand);
458 setOperationAction(ISD::FCOS , MVT::f64, Expand);
459 setOperationAction(ISD::FSIN , MVT::f32, Expand);
460 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000461
Chris Lattnera54aa942006-01-29 06:26:08 +0000462 // Expand FP immediates into loads from the stack, except for the special
463 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464 addLegalFPImmediate(APFloat(+0.0)); // xorpd
465 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000466 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467 // Use SSE for f32, x87 for f64.
468 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
470 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
472 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479
480 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
482 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483
484 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::FSIN , MVT::f32, Expand);
486 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487
Nate Begemane1795842008-02-14 08:57:00 +0000488 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 addLegalFPImmediate(APFloat(+0.0f)); // xorps
490 addLegalFPImmediate(APFloat(+0.0)); // FLD0
491 addLegalFPImmediate(APFloat(+1.0)); // FLD1
492 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
493 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
494
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000495 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
497 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000498 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000499 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000500 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
503 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000504
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
506 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
507 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
508 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000509
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000510 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
512 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000514 addLegalFPImmediate(APFloat(+0.0)); // FLD0
515 addLegalFPImmediate(APFloat(+1.0)); // FLD1
516 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
517 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000518 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
519 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
520 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
521 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000522 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000523
Dale Johannesen59a58732007-08-05 18:49:15 +0000524 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000525 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
527 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
528 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 {
530 bool ignored;
531 APFloat TmpFlt(+0.0);
532 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt); // FLD0
535 TmpFlt.changeSign();
536 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
537 APFloat TmpFlt2(+1.0);
538 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
539 &ignored);
540 addLegalFPImmediate(TmpFlt2); // FLD1
541 TmpFlt2.changeSign();
542 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
543 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000544
Evan Chengc7ce29b2009-02-13 22:36:38 +0000545 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
547 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000548 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000549 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000550
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000551 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
553 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
554 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000555
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::FLOG, MVT::f80, Expand);
557 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
558 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
559 setOperationAction(ISD::FEXP, MVT::f80, Expand);
560 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000561
Mon P Wangf007a8b2008-11-06 05:31:54 +0000562 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000563 // (for widening) or expand (for scalarization). Then we will selectively
564 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
566 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
567 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
582 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
583 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
614 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000615 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000616 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
617 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
618 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
619 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
620 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
621 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
622 setTruncStoreAction((MVT::SimpleValueType)VT,
623 (MVT::SimpleValueType)InnerVT, Expand);
624 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
625 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
626 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000627 }
628
Evan Chengc7ce29b2009-02-13 22:36:38 +0000629 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
630 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000631 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
633 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
634 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
635 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
636 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
639 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
640 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
641 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
644 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
645 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
646 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000647
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
649 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::AND, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::AND, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::AND, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::OR, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::OR, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::OR, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
665 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
668 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
669 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
670 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
671 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
672 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
673 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
678 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
679 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
680 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
681 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
682 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
683 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
686 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
687 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
688 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
689 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000690
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
692 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
693 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
694 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000695
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
697 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
698 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
699 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000702
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
704 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
705 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
706 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
707 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
708 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000710 }
711
Evan Cheng92722532009-03-26 23:06:32 +0000712 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
716 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
717 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
718 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
719 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
720 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
721 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
722 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
723 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
725 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
726 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000727 }
728
Evan Cheng92722532009-03-26 23:06:32 +0000729 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000731
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000732 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
733 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
735 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
736 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
737 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000738
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
740 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
741 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
742 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
743 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
744 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
745 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
746 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
747 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
748 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
749 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
750 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
751 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
752 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
753 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
754 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000755
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
757 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
758 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
759 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000760
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
762 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
763 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
764 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
765 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000766
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000767 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
768 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
769 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
770 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
771 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
772
Evan Cheng2c3ae372006-04-12 21:21:57 +0000773 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
775 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000776 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000777 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000778 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000779 // Do not attempt to custom lower non-128-bit vectors
780 if (!VT.is128BitVector())
781 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 setOperationAction(ISD::BUILD_VECTOR,
783 VT.getSimpleVT().SimpleTy, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE,
785 VT.getSimpleVT().SimpleTy, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
787 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
791 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
792 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
793 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
794 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
795 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000796
Nate Begemancdd1eec2008-02-12 22:51:28 +0000797 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
799 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000800 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000801
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000802 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
804 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000805 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000806
807 // Do not attempt to promote non-128-bit vectors
808 if (!VT.is128BitVector()) {
809 continue;
810 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000815 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000817 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000819 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000821 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000822
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000824
Evan Cheng2c3ae372006-04-12 21:21:57 +0000825 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
827 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
828 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
829 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000830
Owen Anderson825b72b2009-08-11 20:47:22 +0000831 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
832 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000833 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
835 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000836 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000838
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839 if (Subtarget->hasSSE41()) {
840 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
843 // i8 and i16 vectors are custom , because the source register and source
844 // source memory operand types are not the same width. f32 vectors are
845 // custom since the immediate controlling the insert encodes additional
846 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000856
857 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
859 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000860 }
861 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000862
Nate Begeman30a0de92008-07-17 16:51:19 +0000863 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000865 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
David Greene9b9838d2009-06-29 16:47:10 +0000867 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
870 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000872
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
874 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
875 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
876 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
877 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
878 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
879 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
880 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
882 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
883 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
884 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
885 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
886 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
887 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000888
889 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
891 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
892 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
893 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
894 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
895 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
896 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
897 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
898 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
899 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
900 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
901 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
903 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000904
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
906 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
907 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
908 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000909
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
911 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
912 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
913 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
914 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000915
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
917 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
918 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
919 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000922
923#if 0
924 // Not sure we want to do this since there are no 256-bit integer
925 // operations in AVX
926
927 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
928 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
930 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000931
932 // Do not attempt to custom lower non-power-of-2 vectors
933 if (!isPowerOf2_32(VT.getVectorNumElements()))
934 continue;
935
936 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
937 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
938 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
939 }
940
941 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000944 }
David Greene9b9838d2009-06-29 16:47:10 +0000945#endif
946
947#if 0
948 // Not sure we want to do this since there are no 256-bit integer
949 // operations in AVX
950
951 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
952 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
954 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000955
956 if (!VT.is256BitVector()) {
957 continue;
958 }
959 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000969 }
970
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000972#endif
973 }
974
Evan Cheng6be2c582006-04-05 23:38:46 +0000975 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000977
Bill Wendling74c37652008-12-09 22:08:41 +0000978 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::SADDO, MVT::i32, Custom);
980 setOperationAction(ISD::SADDO, MVT::i64, Custom);
981 setOperationAction(ISD::UADDO, MVT::i32, Custom);
982 setOperationAction(ISD::UADDO, MVT::i64, Custom);
983 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
984 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
986 setOperationAction(ISD::USUBO, MVT::i64, Custom);
987 setOperationAction(ISD::SMULO, MVT::i32, Custom);
988 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000989
Evan Chengd54f2d52009-03-31 19:38:51 +0000990 if (!Subtarget->is64Bit()) {
991 // These libcalls are not available in 32-bit.
992 setLibcallName(RTLIB::SHL_I128, 0);
993 setLibcallName(RTLIB::SRL_I128, 0);
994 setLibcallName(RTLIB::SRA_I128, 0);
995 }
996
Evan Cheng206ee9d2006-07-07 08:33:52 +0000997 // We have target-specific dag combine patterns for the following nodes:
998 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000999 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001000 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001001 setTargetDAGCombine(ISD::SHL);
1002 setTargetDAGCombine(ISD::SRA);
1003 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001004 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001005 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001006 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001007 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001008 if (Subtarget->is64Bit())
1009 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001010
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001011 computeRegisterProperties();
1012
Evan Cheng87ed7162006-02-14 08:25:08 +00001013 // FIXME: These should be based on subtarget info. Plus, the values should
1014 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001015 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1016 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1017 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001018 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001019 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001020}
1021
Scott Michel5b8f82e2008-03-10 15:42:14 +00001022
Owen Anderson825b72b2009-08-11 20:47:22 +00001023MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1024 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001025}
1026
1027
Evan Cheng29286502008-01-23 23:17:41 +00001028/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1029/// the desired ByVal argument alignment.
1030static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1031 if (MaxAlign == 16)
1032 return;
1033 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1034 if (VTy->getBitWidth() == 128)
1035 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001036 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1037 unsigned EltAlign = 0;
1038 getMaxByValAlign(ATy->getElementType(), EltAlign);
1039 if (EltAlign > MaxAlign)
1040 MaxAlign = EltAlign;
1041 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1042 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1043 unsigned EltAlign = 0;
1044 getMaxByValAlign(STy->getElementType(i), EltAlign);
1045 if (EltAlign > MaxAlign)
1046 MaxAlign = EltAlign;
1047 if (MaxAlign == 16)
1048 break;
1049 }
1050 }
1051 return;
1052}
1053
1054/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1055/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001056/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1057/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001058unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001059 if (Subtarget->is64Bit()) {
1060 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001061 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001062 if (TyAlign > 8)
1063 return TyAlign;
1064 return 8;
1065 }
1066
Evan Cheng29286502008-01-23 23:17:41 +00001067 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001068 if (Subtarget->hasSSE1())
1069 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001070 return Align;
1071}
Chris Lattner2b02a442007-02-25 08:29:00 +00001072
Evan Chengf0df0312008-05-15 08:39:06 +00001073/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001074/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001075/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001076/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001077EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001078X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001079 bool isSrcConst, bool isSrcStr,
1080 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001081 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1082 // linux. This is because the stack realignment code can't handle certain
1083 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001084 const Function *F = DAG.getMachineFunction().getFunction();
1085 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1086 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001087 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001089 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001090 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 }
Evan Chengf0df0312008-05-15 08:39:06 +00001092 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001093 return MVT::i64;
1094 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001095}
1096
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001097/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1098/// current function. The returned value is a member of the
1099/// MachineJumpTableInfo::JTEntryKind enum.
1100unsigned X86TargetLowering::getJumpTableEncoding() const {
1101 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1102 // symbol.
1103 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1104 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001105 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001106
1107 // Otherwise, use the normal jump table encoding heuristics.
1108 return TargetLowering::getJumpTableEncoding();
1109}
1110
Chris Lattner589c6f62010-01-26 06:28:43 +00001111/// getPICBaseSymbol - Return the X86-32 PIC base.
1112MCSymbol *
1113X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1114 MCContext &Ctx) const {
1115 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner98cdab52010-03-10 02:25:11 +00001116 return Ctx.GetOrCreateTemporarySymbol(Twine(MAI.getPrivateGlobalPrefix())+
1117 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001118}
1119
1120
Chris Lattnerc64daab2010-01-26 05:02:42 +00001121const MCExpr *
1122X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1123 const MachineBasicBlock *MBB,
1124 unsigned uid,MCContext &Ctx) const{
1125 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1126 Subtarget->isPICStyleGOT());
1127 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1128 // entries.
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001129 return X86MCTargetExpr::Create(MBB->getSymbol(),
Chris Lattner017ec352010-02-08 22:33:55 +00001130 X86MCTargetExpr::GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001131}
1132
Evan Chengcc415862007-11-09 01:32:10 +00001133/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1134/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001135SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001136 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001137 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001138 // This doesn't have DebugLoc associated with it, but is not really the
1139 // same as a Register.
1140 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1141 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001142 return Table;
1143}
1144
Chris Lattner589c6f62010-01-26 06:28:43 +00001145/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1146/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1147/// MCExpr.
1148const MCExpr *X86TargetLowering::
1149getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1150 MCContext &Ctx) const {
1151 // X86-64 uses RIP relative addressing based on the jump table label.
1152 if (Subtarget->isPICStyleRIPRel())
1153 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1154
1155 // Otherwise, the reference is relative to the PIC base.
1156 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1157}
1158
Bill Wendlingb4202b82009-07-01 18:50:55 +00001159/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001160unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001161 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001162}
1163
Chris Lattner2b02a442007-02-25 08:29:00 +00001164//===----------------------------------------------------------------------===//
1165// Return Value Calling Convention Implementation
1166//===----------------------------------------------------------------------===//
1167
Chris Lattner59ed56b2007-02-28 04:55:35 +00001168#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001169
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001170bool
1171X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1172 const SmallVectorImpl<EVT> &OutTys,
1173 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1174 SelectionDAG &DAG) {
1175 SmallVector<CCValAssign, 16> RVLocs;
1176 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1177 RVLocs, *DAG.getContext());
1178 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1179}
1180
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181SDValue
1182X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001183 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001184 const SmallVectorImpl<ISD::OutputArg> &Outs,
1185 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Chris Lattner9774c912007-02-27 05:28:59 +00001187 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001188 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1189 RVLocs, *DAG.getContext());
1190 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001191
Evan Chengdcea1632010-02-04 02:40:39 +00001192 // Add the regs to the liveout set for the function.
1193 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1194 for (unsigned i = 0; i != RVLocs.size(); ++i)
1195 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1196 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Dan Gohman475871a2008-07-27 21:46:04 +00001198 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001199
Dan Gohman475871a2008-07-27 21:46:04 +00001200 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001201 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1202 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001203 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001204
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001205 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001206 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1207 CCValAssign &VA = RVLocs[i];
1208 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001209 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Chris Lattner447ff682008-03-11 03:23:40 +00001211 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1212 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001213 if (VA.getLocReg() == X86::ST0 ||
1214 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001215 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1216 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001217 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001218 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001219 RetOps.push_back(ValToCopy);
1220 // Don't emit a copytoreg.
1221 continue;
1222 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001223
Evan Cheng242b38b2009-02-23 09:03:22 +00001224 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1225 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001226 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001227 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001228 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001229 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001230 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001233 }
1234
Dale Johannesendd64c412009-02-04 00:33:20 +00001235 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001236 Flag = Chain.getValue(1);
1237 }
Dan Gohman61a92132008-04-21 23:59:07 +00001238
1239 // The x86-64 ABI for returning structs by value requires that we copy
1240 // the sret argument into %rax for the return. We saved the argument into
1241 // a virtual register in the entry block, so now we copy the value out
1242 // and into %rax.
1243 if (Subtarget->is64Bit() &&
1244 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1245 MachineFunction &MF = DAG.getMachineFunction();
1246 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1247 unsigned Reg = FuncInfo->getSRetReturnReg();
1248 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001249 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001250 FuncInfo->setSRetReturnReg(Reg);
1251 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001252 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001253
Dale Johannesendd64c412009-02-04 00:33:20 +00001254 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001255 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001256
1257 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001258 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001259 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001260
Chris Lattner447ff682008-03-11 03:23:40 +00001261 RetOps[0] = Chain; // Update chain.
1262
1263 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001264 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001265 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001266
1267 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001268 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001269}
1270
Dan Gohman98ca4f22009-08-05 01:29:28 +00001271/// LowerCallResult - Lower the result values of a call into the
1272/// appropriate copies out of appropriate physical registers.
1273///
1274SDValue
1275X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001276 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 const SmallVectorImpl<ISD::InputArg> &Ins,
1278 DebugLoc dl, SelectionDAG &DAG,
1279 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001280
Chris Lattnere32bbf62007-02-28 07:09:55 +00001281 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001282 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001283 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001284 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001285 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner3085e152007-02-25 08:59:22 +00001288 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001289 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001290 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001291 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Torok Edwin3f142c32009-02-01 18:15:56 +00001293 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001294 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001295 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001296 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001297 }
1298
Chris Lattner8e6da152008-03-10 21:08:41 +00001299 // If this is a call to a function that returns an fp value on the floating
1300 // point stack, but where we prefer to use the value in xmm registers, copy
1301 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001302 if ((VA.getLocReg() == X86::ST0 ||
1303 VA.getLocReg() == X86::ST1) &&
1304 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001305 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001306 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001307
Evan Cheng79fb3b42009-02-20 20:43:02 +00001308 SDValue Val;
1309 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001310 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1311 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1312 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001314 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1316 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001317 } else {
1318 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001320 Val = Chain.getValue(0);
1321 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001322 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1323 } else {
1324 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1325 CopyVT, InFlag).getValue(1);
1326 Val = Chain.getValue(0);
1327 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001328 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001329
Dan Gohman37eed792009-02-04 17:28:58 +00001330 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001331 // Round the F80 the right size, which also moves to the appropriate xmm
1332 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001333 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001334 // This truncation won't change the value.
1335 DAG.getIntPtrConstant(1));
1336 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001337
Dan Gohman98ca4f22009-08-05 01:29:28 +00001338 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001339 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001340
Dan Gohman98ca4f22009-08-05 01:29:28 +00001341 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001342}
1343
1344
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001345//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001346// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001347//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001348// StdCall calling convention seems to be standard for many Windows' API
1349// routines and around. It differs from C calling convention just a little:
1350// callee should clean up the stack, not caller. Symbols should be also
1351// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001352// For info on fast calling convention see Fast Calling Convention (tail call)
1353// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001354
Dan Gohman98ca4f22009-08-05 01:29:28 +00001355/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001356/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1358 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001359 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001360
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001362}
1363
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001364/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001365/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366static bool
1367ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1368 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001369 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001370
Dan Gohman98ca4f22009-08-05 01:29:28 +00001371 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001372}
1373
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001374/// IsCalleePop - Determines whether the callee is required to pop its
1375/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001376bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001377 if (IsVarArg)
1378 return false;
1379
Dan Gohman095cc292008-09-13 01:54:27 +00001380 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001381 default:
1382 return false;
1383 case CallingConv::X86_StdCall:
1384 return !Subtarget->is64Bit();
1385 case CallingConv::X86_FastCall:
1386 return !Subtarget->is64Bit();
1387 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001388 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001389 case CallingConv::GHC:
1390 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001391 }
1392}
1393
Dan Gohman095cc292008-09-13 01:54:27 +00001394/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1395/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001396CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001397 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001398 if (CC == CallingConv::GHC)
1399 return CC_X86_64_GHC;
1400 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001401 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001402 else
1403 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001404 }
1405
Gordon Henriksen86737662008-01-05 16:56:59 +00001406 if (CC == CallingConv::X86_FastCall)
1407 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001408 else if (CC == CallingConv::Fast)
1409 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001410 else if (CC == CallingConv::GHC)
1411 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001412 else
1413 return CC_X86_32_C;
1414}
1415
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001416/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1417/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001418/// the specific parameter attribute. The copy will be passed as a byval
1419/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001420static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001421CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001422 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1423 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001425 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001426 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001427}
1428
Chris Lattner29689432010-03-11 00:22:57 +00001429/// IsTailCallConvention - Return true if the calling convention is one that
1430/// supports tail call optimization.
1431static bool IsTailCallConvention(CallingConv::ID CC) {
1432 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1433}
1434
Evan Cheng0c439eb2010-01-27 00:07:07 +00001435/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1436/// a tailcall target by changing its ABI.
1437static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001438 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001439}
1440
Dan Gohman98ca4f22009-08-05 01:29:28 +00001441SDValue
1442X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001443 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001444 const SmallVectorImpl<ISD::InputArg> &Ins,
1445 DebugLoc dl, SelectionDAG &DAG,
1446 const CCValAssign &VA,
1447 MachineFrameInfo *MFI,
1448 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001449 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001450 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001451 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001452 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001453 EVT ValVT;
1454
1455 // If value is passed by pointer we have address passed instead of the value
1456 // itself.
1457 if (VA.getLocInfo() == CCValAssign::Indirect)
1458 ValVT = VA.getLocVT();
1459 else
1460 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001461
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001462 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001463 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001464 // In case of tail call optimization mark all arguments mutable. Since they
1465 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001466 if (Flags.isByVal()) {
1467 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1468 VA.getLocMemOffset(), isImmutable, false);
1469 return DAG.getFrameIndex(FI, getPointerTy());
1470 } else {
1471 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1472 VA.getLocMemOffset(), isImmutable, false);
1473 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1474 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001475 PseudoSourceValue::getFixedStack(FI), 0,
1476 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001477 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001478}
1479
Dan Gohman475871a2008-07-27 21:46:04 +00001480SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001481X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001482 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 bool isVarArg,
1484 const SmallVectorImpl<ISD::InputArg> &Ins,
1485 DebugLoc dl,
1486 SelectionDAG &DAG,
1487 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001488 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001489 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Gordon Henriksen86737662008-01-05 16:56:59 +00001491 const Function* Fn = MF.getFunction();
1492 if (Fn->hasExternalLinkage() &&
1493 Subtarget->isTargetCygMing() &&
1494 Fn->getName() == "main")
1495 FuncInfo->setForceFramePointer(true);
1496
Evan Cheng1bc78042006-04-26 01:20:17 +00001497 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001498 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001499 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001500
Chris Lattner29689432010-03-11 00:22:57 +00001501 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1502 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001503
Chris Lattner638402b2007-02-28 07:00:42 +00001504 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001505 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001506 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1507 ArgLocs, *DAG.getContext());
1508 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001509
Chris Lattnerf39f7712007-02-28 05:46:49 +00001510 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001511 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001512 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1513 CCValAssign &VA = ArgLocs[i];
1514 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1515 // places.
1516 assert(VA.getValNo() != LastVal &&
1517 "Don't support value assigned to multiple locs yet");
1518 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001519
Chris Lattnerf39f7712007-02-28 05:46:49 +00001520 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001521 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001522 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001524 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001527 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001528 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001530 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001531 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001532 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001533 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1534 RC = X86::VR64RegisterClass;
1535 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001536 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001537
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001538 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001539 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001540
Chris Lattnerf39f7712007-02-28 05:46:49 +00001541 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1542 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1543 // right size.
1544 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001545 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001546 DAG.getValueType(VA.getValVT()));
1547 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001548 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001549 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001550 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001551 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001552
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001553 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001554 // Handle MMX values passed in XMM regs.
1555 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001556 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1557 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001558 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1559 } else
1560 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001561 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001562 } else {
1563 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001564 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001565 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001566
1567 // If value is passed via pointer - do a load.
1568 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001569 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1570 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001571
Dan Gohman98ca4f22009-08-05 01:29:28 +00001572 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001573 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001574
Dan Gohman61a92132008-04-21 23:59:07 +00001575 // The x86-64 ABI for returning structs by value requires that we copy
1576 // the sret argument into %rax for the return. Save the argument into
1577 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001578 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001579 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1580 unsigned Reg = FuncInfo->getSRetReturnReg();
1581 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001583 FuncInfo->setSRetReturnReg(Reg);
1584 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001587 }
1588
Chris Lattnerf39f7712007-02-28 05:46:49 +00001589 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001590 // Align stack specially for tail calls.
1591 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001592 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001593
Evan Cheng1bc78042006-04-26 01:20:17 +00001594 // If the function takes variable number of arguments, make a frame index for
1595 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001596 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001598 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001599 }
1600 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001601 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1602
1603 // FIXME: We should really autogenerate these arrays
1604 static const unsigned GPR64ArgRegsWin64[] = {
1605 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001606 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001607 static const unsigned XMMArgRegsWin64[] = {
1608 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1609 };
1610 static const unsigned GPR64ArgRegs64Bit[] = {
1611 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1612 };
1613 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001614 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1615 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1616 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001617 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1618
1619 if (IsWin64) {
1620 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1621 GPR64ArgRegs = GPR64ArgRegsWin64;
1622 XMMArgRegs = XMMArgRegsWin64;
1623 } else {
1624 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1625 GPR64ArgRegs = GPR64ArgRegs64Bit;
1626 XMMArgRegs = XMMArgRegs64Bit;
1627 }
1628 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1629 TotalNumIntRegs);
1630 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1631 TotalNumXMMRegs);
1632
Devang Patel578efa92009-06-05 21:57:13 +00001633 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001634 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001635 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001636 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001637 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001638 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001639 // Kernel mode asks for SSE to be disabled, so don't push them
1640 // on the stack.
1641 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001642
Gordon Henriksen86737662008-01-05 16:56:59 +00001643 // For X86-64, if there are vararg parameters that are passed via
1644 // registers, then we must store them to their spots on the stack so they
1645 // may be loaded by deferencing the result of va_next.
1646 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001647 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1648 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001649 TotalNumXMMRegs * 16, 16,
1650 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001651
Gordon Henriksen86737662008-01-05 16:56:59 +00001652 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001653 SmallVector<SDValue, 8> MemOps;
1654 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001655 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001656 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001657 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1658 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001659 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1660 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001662 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001663 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001664 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001665 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001666 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001667 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001668 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001669
Dan Gohmanface41a2009-08-16 21:24:25 +00001670 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1671 // Now store the XMM (fp + vector) parameter registers.
1672 SmallVector<SDValue, 11> SaveXMMOps;
1673 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001674
Dan Gohmanface41a2009-08-16 21:24:25 +00001675 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1676 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1677 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001678
Dan Gohmanface41a2009-08-16 21:24:25 +00001679 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1680 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001681
Dan Gohmanface41a2009-08-16 21:24:25 +00001682 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1683 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1684 X86::VR128RegisterClass);
1685 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1686 SaveXMMOps.push_back(Val);
1687 }
1688 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1689 MVT::Other,
1690 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001692
1693 if (!MemOps.empty())
1694 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1695 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001696 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001697 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001698
Gordon Henriksen86737662008-01-05 16:56:59 +00001699 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001701 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001702 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001703 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001704 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001705 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001706 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001707 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001708
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 if (!Is64Bit) {
1710 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1713 }
Evan Cheng25caf632006-05-23 21:06:34 +00001714
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001715 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001716
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001718}
1719
Dan Gohman475871a2008-07-27 21:46:04 +00001720SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1722 SDValue StackPtr, SDValue Arg,
1723 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001724 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001726 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001727 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001729 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001730 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001731 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001732 }
Dale Johannesenace16102009-02-03 19:33:06 +00001733 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001734 PseudoSourceValue::getStack(), LocMemOffset,
1735 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001736}
1737
Bill Wendling64e87322009-01-16 19:25:27 +00001738/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001739/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001740SDValue
1741X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001742 SDValue &OutRetAddr, SDValue Chain,
1743 bool IsTailCall, bool Is64Bit,
1744 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001745 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001746 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001747 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001748
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001749 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001750 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001751 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001752}
1753
1754/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1755/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001756static SDValue
1757EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001758 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001759 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001760 // Store the return address to the appropriate stack slot.
1761 if (!FPDiff) return Chain;
1762 // Calculate the new stack slot for the return address.
1763 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001764 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001765 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001768 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001769 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1770 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001771 return Chain;
1772}
1773
Dan Gohman98ca4f22009-08-05 01:29:28 +00001774SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001775X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001776 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001777 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001778 const SmallVectorImpl<ISD::OutputArg> &Outs,
1779 const SmallVectorImpl<ISD::InputArg> &Ins,
1780 DebugLoc dl, SelectionDAG &DAG,
1781 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001782 MachineFunction &MF = DAG.getMachineFunction();
1783 bool Is64Bit = Subtarget->is64Bit();
1784 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001785 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786
Evan Cheng5f941932010-02-05 02:21:12 +00001787 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001788 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001789 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1790 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001791 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001792
1793 // Sibcalls are automatically detected tailcalls which do not require
1794 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001795 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001796 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001797
1798 if (isTailCall)
1799 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001800 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001801
Chris Lattner29689432010-03-11 00:22:57 +00001802 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1803 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001804
Chris Lattner638402b2007-02-28 07:00:42 +00001805 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001807 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1808 ArgLocs, *DAG.getContext());
1809 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001810
Chris Lattner423c5f42007-02-28 05:31:48 +00001811 // Get a count of how many bytes are to be pushed on the stack.
1812 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001813 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001814 // This is a sibcall. The memory operands are available in caller's
1815 // own caller's stack.
1816 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001817 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001818 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001819
Gordon Henriksen86737662008-01-05 16:56:59 +00001820 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001821 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001823 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001824 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1825 FPDiff = NumBytesCallerPushed - NumBytes;
1826
1827 // Set the delta of movement of the returnaddr stackslot.
1828 // But only set if delta is greater than previous delta.
1829 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1830 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1831 }
1832
Evan Chengf22f9b32010-02-06 03:28:46 +00001833 if (!IsSibcall)
1834 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001835
Dan Gohman475871a2008-07-27 21:46:04 +00001836 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001837 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001838 if (isTailCall && FPDiff)
1839 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1840 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001841
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1843 SmallVector<SDValue, 8> MemOpChains;
1844 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001845
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001846 // Walk the register/memloc assignments, inserting copies/loads. In the case
1847 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001848 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1849 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001850 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 SDValue Arg = Outs[i].Val;
1852 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001853 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001854
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 // Promote the value if needed.
1856 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001857 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001858 case CCValAssign::Full: break;
1859 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001860 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001861 break;
1862 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001863 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001864 break;
1865 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001866 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1867 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1869 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1870 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001871 } else
1872 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1873 break;
1874 case CCValAssign::BCvt:
1875 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001876 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001877 case CCValAssign::Indirect: {
1878 // Store the argument.
1879 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001880 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001881 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001882 PseudoSourceValue::getFixedStack(FI), 0,
1883 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001884 Arg = SpillSlot;
1885 break;
1886 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001887 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001888
Chris Lattner423c5f42007-02-28 05:31:48 +00001889 if (VA.isRegLoc()) {
1890 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001891 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001892 assert(VA.isMemLoc());
1893 if (StackPtr.getNode() == 0)
1894 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1895 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1896 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001897 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001898 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001899
Evan Cheng32fe1032006-05-25 00:59:30 +00001900 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001902 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001903
Evan Cheng347d5f72006-04-28 21:29:37 +00001904 // Build a sequence of copy-to-reg nodes chained together with token chain
1905 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001906 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001907 // Tail call byval lowering might overwrite argument registers so in case of
1908 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001910 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001911 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001912 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001913 InFlag = Chain.getValue(1);
1914 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001915
Chris Lattner88e1fd52009-07-09 04:24:46 +00001916 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001917 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1918 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001919 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001920 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1921 DAG.getNode(X86ISD::GlobalBaseReg,
1922 DebugLoc::getUnknownLoc(),
1923 getPointerTy()),
1924 InFlag);
1925 InFlag = Chain.getValue(1);
1926 } else {
1927 // If we are tail calling and generating PIC/GOT style code load the
1928 // address of the callee into ECX. The value in ecx is used as target of
1929 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1930 // for tail calls on PIC/GOT architectures. Normally we would just put the
1931 // address of GOT into ebx and then call target@PLT. But for tail calls
1932 // ebx would be restored (since ebx is callee saved) before jumping to the
1933 // target@PLT.
1934
1935 // Note: The actual moving to ECX is done further down.
1936 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1937 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1938 !G->getGlobal()->hasProtectedVisibility())
1939 Callee = LowerGlobalAddress(Callee, DAG);
1940 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001941 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001942 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001943 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001944
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 if (Is64Bit && isVarArg) {
1946 // From AMD64 ABI document:
1947 // For calls that may call functions that use varargs or stdargs
1948 // (prototype-less calls or calls to functions containing ellipsis (...) in
1949 // the declaration) %al is used as hidden argument to specify the number
1950 // of SSE registers used. The contents of %al do not need to match exactly
1951 // the number of registers, but must be an ubound on the number of SSE
1952 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001953
1954 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 // Count the number of XMM registers allocated.
1956 static const unsigned XMMArgRegs[] = {
1957 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1958 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1959 };
1960 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001961 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001962 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001963
Dale Johannesendd64c412009-02-04 00:33:20 +00001964 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001966 InFlag = Chain.getValue(1);
1967 }
1968
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001969
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001970 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001971 if (isTailCall) {
1972 // Force all the incoming stack arguments to be loaded from the stack
1973 // before any new outgoing arguments are stored to the stack, because the
1974 // outgoing stack slots may alias the incoming argument stack slots, and
1975 // the alias isn't otherwise explicit. This is slightly more conservative
1976 // than necessary, because it means that each store effectively depends
1977 // on every argument instead of just those arguments it would clobber.
1978 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1979
Dan Gohman475871a2008-07-27 21:46:04 +00001980 SmallVector<SDValue, 8> MemOpChains2;
1981 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001983 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001984 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001985 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001986 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1987 CCValAssign &VA = ArgLocs[i];
1988 if (VA.isRegLoc())
1989 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001990 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001991 SDValue Arg = Outs[i].Val;
1992 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 // Create frame index.
1994 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001995 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001996 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001997 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001998
Duncan Sands276dcbd2008-03-21 09:14:45 +00001999 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002000 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002002 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002003 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002004 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002005 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002006
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2008 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002009 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002011 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002012 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002013 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002014 PseudoSourceValue::getFixedStack(FI), 0,
2015 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002016 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
2018 }
2019
2020 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002022 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002023
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002024 // Copy arguments to their registers.
2025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002026 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002027 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002028 InFlag = Chain.getValue(1);
2029 }
Dan Gohman475871a2008-07-27 21:46:04 +00002030 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002031
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002033 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002034 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
2036
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002037 bool WasGlobalOrExternal = false;
2038 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2039 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2040 // In the 64-bit large code model, we have to make all calls
2041 // through a register, since the call instruction's 32-bit
2042 // pc-relative offset may not be large enough to hold the whole
2043 // address.
2044 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2045 WasGlobalOrExternal = true;
2046 // If the callee is a GlobalAddress node (quite common, every direct call
2047 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2048 // it.
2049
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002050 // We should use extra load for direct calls to dllimported functions in
2051 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002052 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002053 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002054 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002055
Chris Lattner48a7d022009-07-09 05:02:21 +00002056 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2057 // external symbols most go through the PLT in PIC mode. If the symbol
2058 // has hidden or protected visibility, or if it is static or local, then
2059 // we don't need to use the PLT - we can directly call it.
2060 if (Subtarget->isTargetELF() &&
2061 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002062 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002063 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002064 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002065 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2066 Subtarget->getDarwinVers() < 9) {
2067 // PC-relative references to external symbols should go through $stub,
2068 // unless we're building with the leopard linker or later, which
2069 // automatically synthesizes these stubs.
2070 OpFlags = X86II::MO_DARWIN_STUB;
2071 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002072
Chris Lattner74e726e2009-07-09 05:27:35 +00002073 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002074 G->getOffset(), OpFlags);
2075 }
Bill Wendling056292f2008-09-16 21:48:12 +00002076 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002077 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002078 unsigned char OpFlags = 0;
2079
2080 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2081 // symbols should go through the PLT.
2082 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002083 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002084 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002085 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002086 Subtarget->getDarwinVers() < 9) {
2087 // PC-relative references to external symbols should go through $stub,
2088 // unless we're building with the leopard linker or later, which
2089 // automatically synthesizes these stubs.
2090 OpFlags = X86II::MO_DARWIN_STUB;
2091 }
Eric Christopherfd179292009-08-27 18:07:15 +00002092
Chris Lattner48a7d022009-07-09 05:02:21 +00002093 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2094 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002095 }
2096
Chris Lattnerd96d0722007-02-25 06:40:16 +00002097 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002100
Evan Chengf22f9b32010-02-06 03:28:46 +00002101 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002102 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2103 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002104 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002106
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002107 Ops.push_back(Chain);
2108 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002109
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002112
Gordon Henriksen86737662008-01-05 16:56:59 +00002113 // Add argument registers to the end of the list so that they are known live
2114 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002115 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2116 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2117 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002118
Evan Cheng586ccac2008-03-18 23:36:35 +00002119 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002121 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2122
2123 // Add an implicit use of AL for x86 vararg functions.
2124 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002126
Gabor Greifba36cb52008-08-28 21:40:38 +00002127 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002128 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002129
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 if (isTailCall) {
2131 // If this is the first return lowered for this function, add the regs
2132 // to the liveout set for the function.
2133 if (MF.getRegInfo().liveout_empty()) {
2134 SmallVector<CCValAssign, 16> RVLocs;
2135 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2136 *DAG.getContext());
2137 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2138 for (unsigned i = 0; i != RVLocs.size(); ++i)
2139 if (RVLocs[i].isRegLoc())
2140 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2141 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 return DAG.getNode(X86ISD::TC_RETURN, dl,
2143 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002144 }
2145
Dale Johannesenace16102009-02-03 19:33:06 +00002146 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002147 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002148
Chris Lattner2d297092006-05-23 18:50:38 +00002149 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002152 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002153 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002154 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002155 // pops the hidden struct pointer, so we have to push it back.
2156 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002157 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002159 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002160
Gordon Henriksenae636f82008-01-03 16:47:34 +00002161 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002162 if (!IsSibcall) {
2163 Chain = DAG.getCALLSEQ_END(Chain,
2164 DAG.getIntPtrConstant(NumBytes, true),
2165 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2166 true),
2167 InFlag);
2168 InFlag = Chain.getValue(1);
2169 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002170
Chris Lattner3085e152007-02-25 08:59:22 +00002171 // Handle result values, copying them out of physregs into vregs that we
2172 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2174 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002175}
2176
Evan Cheng25ab6902006-09-08 06:48:29 +00002177
2178//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002179// Fast Calling Convention (tail call) implementation
2180//===----------------------------------------------------------------------===//
2181
2182// Like std call, callee cleans arguments, convention except that ECX is
2183// reserved for storing the tail called function address. Only 2 registers are
2184// free for argument passing (inreg). Tail call optimization is performed
2185// provided:
2186// * tailcallopt is enabled
2187// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002188// On X86_64 architecture with GOT-style position independent code only local
2189// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002190// To keep the stack aligned according to platform abi the function
2191// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2192// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002193// If a tail called function callee has more arguments than the caller the
2194// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002195// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002196// original REtADDR, but before the saved framepointer or the spilled registers
2197// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2198// stack layout:
2199// arg1
2200// arg2
2201// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002202// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002203// move area ]
2204// (possible EBP)
2205// ESI
2206// EDI
2207// local1 ..
2208
2209/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2210/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002211unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002212 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002213 MachineFunction &MF = DAG.getMachineFunction();
2214 const TargetMachine &TM = MF.getTarget();
2215 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2216 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002217 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002218 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002219 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002220 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2221 // Number smaller than 12 so just add the difference.
2222 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2223 } else {
2224 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002226 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002227 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002228 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002229}
2230
Evan Cheng5f941932010-02-05 02:21:12 +00002231/// MatchingStackOffset - Return true if the given stack call argument is
2232/// already available in the same position (relatively) of the caller's
2233/// incoming argument stack.
2234static
2235bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2236 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2237 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002238 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2239 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002240 if (Arg.getOpcode() == ISD::CopyFromReg) {
2241 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2242 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2243 return false;
2244 MachineInstr *Def = MRI->getVRegDef(VR);
2245 if (!Def)
2246 return false;
2247 if (!Flags.isByVal()) {
2248 if (!TII->isLoadFromStackSlot(Def, FI))
2249 return false;
2250 } else {
2251 unsigned Opcode = Def->getOpcode();
2252 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2253 Def->getOperand(1).isFI()) {
2254 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002255 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002256 } else
2257 return false;
2258 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002259 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2260 if (Flags.isByVal())
2261 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002262 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002263 // define @foo(%struct.X* %A) {
2264 // tail call @bar(%struct.X* byval %A)
2265 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002266 return false;
2267 SDValue Ptr = Ld->getBasePtr();
2268 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2269 if (!FINode)
2270 return false;
2271 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002272 } else
2273 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002274
Evan Cheng4cae1332010-03-05 08:38:04 +00002275 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002276 if (!MFI->isFixedObjectIndex(FI))
2277 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002278 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002279}
2280
Dan Gohman98ca4f22009-08-05 01:29:28 +00002281/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2282/// for tail call optimization. Targets which want to do tail call
2283/// optimization should implement this function.
2284bool
2285X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002286 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002287 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002288 bool isCalleeStructRet,
2289 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002290 const SmallVectorImpl<ISD::OutputArg> &Outs,
2291 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002293 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002294 CalleeCC != CallingConv::C)
2295 return false;
2296
Evan Cheng7096ae42010-01-29 06:45:59 +00002297 // If -tailcallopt is specified, make fastcc functions tail-callable.
2298 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002299 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002300 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002301 CallerF->getCallingConv() == CalleeCC)
2302 return true;
2303 return false;
2304 }
2305
Evan Chengb2c92902010-02-02 02:22:50 +00002306 // Look for obvious safe cases to perform tail call optimization that does not
2307 // requite ABI changes. This is what gcc calls sibcall.
2308
Evan Chenga375d472010-03-15 18:54:48 +00002309 // Do not sibcall optimize vararg calls for now.
Evan Cheng843bd692010-01-31 06:44:49 +00002310 if (isVarArg)
2311 return false;
2312
Evan Chenga375d472010-03-15 18:54:48 +00002313 // Also avoid sibcall optimization if either caller or callee uses struct
2314 // return semantics.
2315 if (isCalleeStructRet || isCallerStructRet)
2316 return false;
2317
Evan Chenga6bff982010-01-30 01:22:00 +00002318 // If the callee takes no arguments then go on to check the results of the
2319 // call.
2320 if (!Outs.empty()) {
2321 // Check if stack adjustment is needed. For now, do not do this if any
2322 // argument is passed on the stack.
2323 SmallVector<CCValAssign, 16> ArgLocs;
2324 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2325 ArgLocs, *DAG.getContext());
2326 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002327 if (CCInfo.getNextStackOffset()) {
2328 MachineFunction &MF = DAG.getMachineFunction();
2329 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2330 return false;
2331 if (Subtarget->isTargetWin64())
2332 // Win64 ABI has additional complications.
2333 return false;
2334
2335 // Check if the arguments are already laid out in the right way as
2336 // the caller's fixed stack objects.
2337 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002338 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2339 const X86InstrInfo *TII =
2340 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002341 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2342 CCValAssign &VA = ArgLocs[i];
2343 EVT RegVT = VA.getLocVT();
2344 SDValue Arg = Outs[i].Val;
2345 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002346 if (VA.getLocInfo() == CCValAssign::Indirect)
2347 return false;
2348 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002349 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2350 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002351 return false;
2352 }
2353 }
2354 }
Evan Chenga6bff982010-01-30 01:22:00 +00002355 }
Evan Chengb1712452010-01-27 06:25:16 +00002356
Evan Cheng86809cc2010-02-03 03:28:02 +00002357 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002358}
2359
Dan Gohman3df24e62008-09-03 23:12:08 +00002360FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002361X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2362 DwarfWriter *dw,
2363 DenseMap<const Value *, unsigned> &vm,
2364 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2365 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002366#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002367 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002368#endif
2369 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002370 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002371#ifndef NDEBUG
2372 , cil
2373#endif
2374 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002375}
2376
2377
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002378//===----------------------------------------------------------------------===//
2379// Other Lowering Hooks
2380//===----------------------------------------------------------------------===//
2381
2382
Dan Gohman475871a2008-07-27 21:46:04 +00002383SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002384 MachineFunction &MF = DAG.getMachineFunction();
2385 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2386 int ReturnAddrIndex = FuncInfo->getRAIndex();
2387
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002388 if (ReturnAddrIndex == 0) {
2389 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002390 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002391 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002392 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002393 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002394 }
2395
Evan Cheng25ab6902006-09-08 06:48:29 +00002396 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002397}
2398
2399
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002400bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2401 bool hasSymbolicDisplacement) {
2402 // Offset should fit into 32 bit immediate field.
2403 if (!isInt32(Offset))
2404 return false;
2405
2406 // If we don't have a symbolic displacement - we don't have any extra
2407 // restrictions.
2408 if (!hasSymbolicDisplacement)
2409 return true;
2410
2411 // FIXME: Some tweaks might be needed for medium code model.
2412 if (M != CodeModel::Small && M != CodeModel::Kernel)
2413 return false;
2414
2415 // For small code model we assume that latest object is 16MB before end of 31
2416 // bits boundary. We may also accept pretty large negative constants knowing
2417 // that all objects are in the positive half of address space.
2418 if (M == CodeModel::Small && Offset < 16*1024*1024)
2419 return true;
2420
2421 // For kernel code model we know that all object resist in the negative half
2422 // of 32bits address space. We may not accept negative offsets, since they may
2423 // be just off and we may accept pretty large positive ones.
2424 if (M == CodeModel::Kernel && Offset > 0)
2425 return true;
2426
2427 return false;
2428}
2429
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002430/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2431/// specific condition code, returning the condition code and the LHS/RHS of the
2432/// comparison to make.
2433static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2434 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002435 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002436 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2437 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2438 // X > -1 -> X == 0, jump !sign.
2439 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002440 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002441 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2442 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002443 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002444 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002445 // X < 1 -> X <= 0
2446 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002447 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002448 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002449 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002450
Evan Chengd9558e02006-01-06 00:43:03 +00002451 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002452 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002453 case ISD::SETEQ: return X86::COND_E;
2454 case ISD::SETGT: return X86::COND_G;
2455 case ISD::SETGE: return X86::COND_GE;
2456 case ISD::SETLT: return X86::COND_L;
2457 case ISD::SETLE: return X86::COND_LE;
2458 case ISD::SETNE: return X86::COND_NE;
2459 case ISD::SETULT: return X86::COND_B;
2460 case ISD::SETUGT: return X86::COND_A;
2461 case ISD::SETULE: return X86::COND_BE;
2462 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002463 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002464 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002465
Chris Lattner4c78e022008-12-23 23:42:27 +00002466 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002467
Chris Lattner4c78e022008-12-23 23:42:27 +00002468 // If LHS is a foldable load, but RHS is not, flip the condition.
2469 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2470 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2471 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2472 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002473 }
2474
Chris Lattner4c78e022008-12-23 23:42:27 +00002475 switch (SetCCOpcode) {
2476 default: break;
2477 case ISD::SETOLT:
2478 case ISD::SETOLE:
2479 case ISD::SETUGT:
2480 case ISD::SETUGE:
2481 std::swap(LHS, RHS);
2482 break;
2483 }
2484
2485 // On a floating point condition, the flags are set as follows:
2486 // ZF PF CF op
2487 // 0 | 0 | 0 | X > Y
2488 // 0 | 0 | 1 | X < Y
2489 // 1 | 0 | 0 | X == Y
2490 // 1 | 1 | 1 | unordered
2491 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002492 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002493 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002494 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002495 case ISD::SETOLT: // flipped
2496 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002497 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002498 case ISD::SETOLE: // flipped
2499 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002500 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002501 case ISD::SETUGT: // flipped
2502 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002503 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002504 case ISD::SETUGE: // flipped
2505 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002506 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002507 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002508 case ISD::SETNE: return X86::COND_NE;
2509 case ISD::SETUO: return X86::COND_P;
2510 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002511 case ISD::SETOEQ:
2512 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002513 }
Evan Chengd9558e02006-01-06 00:43:03 +00002514}
2515
Evan Cheng4a460802006-01-11 00:33:36 +00002516/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2517/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002518/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002519static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002520 switch (X86CC) {
2521 default:
2522 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002523 case X86::COND_B:
2524 case X86::COND_BE:
2525 case X86::COND_E:
2526 case X86::COND_P:
2527 case X86::COND_A:
2528 case X86::COND_AE:
2529 case X86::COND_NE:
2530 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002531 return true;
2532 }
2533}
2534
Evan Chengeb2f9692009-10-27 19:56:55 +00002535/// isFPImmLegal - Returns true if the target can instruction select the
2536/// specified FP immediate natively. If false, the legalizer will
2537/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002538bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002539 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2540 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2541 return true;
2542 }
2543 return false;
2544}
2545
Nate Begeman9008ca62009-04-27 18:41:29 +00002546/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2547/// the specified range (L, H].
2548static bool isUndefOrInRange(int Val, int Low, int Hi) {
2549 return (Val < 0) || (Val >= Low && Val < Hi);
2550}
2551
2552/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2553/// specified value.
2554static bool isUndefOrEqual(int Val, int CmpVal) {
2555 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002556 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002557 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002558}
2559
Nate Begeman9008ca62009-04-27 18:41:29 +00002560/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2561/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2562/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002563static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002564 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002565 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002566 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002567 return (Mask[0] < 2 && Mask[1] < 2);
2568 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002569}
2570
Nate Begeman9008ca62009-04-27 18:41:29 +00002571bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002572 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002573 N->getMask(M);
2574 return ::isPSHUFDMask(M, N->getValueType(0));
2575}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002576
Nate Begeman9008ca62009-04-27 18:41:29 +00002577/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2578/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002579static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002580 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002581 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002582
Nate Begeman9008ca62009-04-27 18:41:29 +00002583 // Lower quadword copied in order or undef.
2584 for (int i = 0; i != 4; ++i)
2585 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002586 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002587
Evan Cheng506d3df2006-03-29 23:07:14 +00002588 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002589 for (int i = 4; i != 8; ++i)
2590 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002591 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002592
Evan Cheng506d3df2006-03-29 23:07:14 +00002593 return true;
2594}
2595
Nate Begeman9008ca62009-04-27 18:41:29 +00002596bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002597 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002598 N->getMask(M);
2599 return ::isPSHUFHWMask(M, N->getValueType(0));
2600}
Evan Cheng506d3df2006-03-29 23:07:14 +00002601
Nate Begeman9008ca62009-04-27 18:41:29 +00002602/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2603/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002604static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002605 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002606 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002607
Rafael Espindola15684b22009-04-24 12:40:33 +00002608 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 for (int i = 4; i != 8; ++i)
2610 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002611 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002612
Rafael Espindola15684b22009-04-24 12:40:33 +00002613 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 for (int i = 0; i != 4; ++i)
2615 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002616 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002617
Rafael Espindola15684b22009-04-24 12:40:33 +00002618 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002619}
2620
Nate Begeman9008ca62009-04-27 18:41:29 +00002621bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002622 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 N->getMask(M);
2624 return ::isPSHUFLWMask(M, N->getValueType(0));
2625}
2626
Nate Begemana09008b2009-10-19 02:17:23 +00002627/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2628/// is suitable for input to PALIGNR.
2629static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2630 bool hasSSSE3) {
2631 int i, e = VT.getVectorNumElements();
2632
2633 // Do not handle v2i64 / v2f64 shuffles with palignr.
2634 if (e < 4 || !hasSSSE3)
2635 return false;
2636
2637 for (i = 0; i != e; ++i)
2638 if (Mask[i] >= 0)
2639 break;
2640
2641 // All undef, not a palignr.
2642 if (i == e)
2643 return false;
2644
2645 // Determine if it's ok to perform a palignr with only the LHS, since we
2646 // don't have access to the actual shuffle elements to see if RHS is undef.
2647 bool Unary = Mask[i] < (int)e;
2648 bool NeedsUnary = false;
2649
2650 int s = Mask[i] - i;
2651
2652 // Check the rest of the elements to see if they are consecutive.
2653 for (++i; i != e; ++i) {
2654 int m = Mask[i];
2655 if (m < 0)
2656 continue;
2657
2658 Unary = Unary && (m < (int)e);
2659 NeedsUnary = NeedsUnary || (m < s);
2660
2661 if (NeedsUnary && !Unary)
2662 return false;
2663 if (Unary && m != ((s+i) & (e-1)))
2664 return false;
2665 if (!Unary && m != (s+i))
2666 return false;
2667 }
2668 return true;
2669}
2670
2671bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2672 SmallVector<int, 8> M;
2673 N->getMask(M);
2674 return ::isPALIGNRMask(M, N->getValueType(0), true);
2675}
2676
Evan Cheng14aed5e2006-03-24 01:18:28 +00002677/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2678/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002679static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 int NumElems = VT.getVectorNumElements();
2681 if (NumElems != 2 && NumElems != 4)
2682 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002683
Nate Begeman9008ca62009-04-27 18:41:29 +00002684 int Half = NumElems / 2;
2685 for (int i = 0; i < Half; ++i)
2686 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002687 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002688 for (int i = Half; i < NumElems; ++i)
2689 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002690 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002691
Evan Cheng14aed5e2006-03-24 01:18:28 +00002692 return true;
2693}
2694
Nate Begeman9008ca62009-04-27 18:41:29 +00002695bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2696 SmallVector<int, 8> M;
2697 N->getMask(M);
2698 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002699}
2700
Evan Cheng213d2cf2007-05-17 18:45:50 +00002701/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002702/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2703/// half elements to come from vector 1 (which would equal the dest.) and
2704/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002705static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002707
2708 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002710
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 int Half = NumElems / 2;
2712 for (int i = 0; i < Half; ++i)
2713 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002714 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002715 for (int i = Half; i < NumElems; ++i)
2716 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002717 return false;
2718 return true;
2719}
2720
Nate Begeman9008ca62009-04-27 18:41:29 +00002721static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2722 SmallVector<int, 8> M;
2723 N->getMask(M);
2724 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002725}
2726
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002727/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2728/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002729bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2730 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002731 return false;
2732
Evan Cheng2064a2b2006-03-28 06:50:32 +00002733 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002734 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2735 isUndefOrEqual(N->getMaskElt(1), 7) &&
2736 isUndefOrEqual(N->getMaskElt(2), 2) &&
2737 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002738}
2739
Nate Begeman0b10b912009-11-07 23:17:15 +00002740/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2741/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2742/// <2, 3, 2, 3>
2743bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2744 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2745
2746 if (NumElems != 4)
2747 return false;
2748
2749 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2750 isUndefOrEqual(N->getMaskElt(1), 3) &&
2751 isUndefOrEqual(N->getMaskElt(2), 2) &&
2752 isUndefOrEqual(N->getMaskElt(3), 3);
2753}
2754
Evan Cheng5ced1d82006-04-06 23:23:56 +00002755/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2756/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002757bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2758 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002759
Evan Cheng5ced1d82006-04-06 23:23:56 +00002760 if (NumElems != 2 && NumElems != 4)
2761 return false;
2762
Evan Chengc5cdff22006-04-07 21:53:05 +00002763 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002765 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002766
Evan Chengc5cdff22006-04-07 21:53:05 +00002767 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002769 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002770
2771 return true;
2772}
2773
Nate Begeman0b10b912009-11-07 23:17:15 +00002774/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2775/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2776bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002778
Evan Cheng5ced1d82006-04-06 23:23:56 +00002779 if (NumElems != 2 && NumElems != 4)
2780 return false;
2781
Evan Chengc5cdff22006-04-07 21:53:05 +00002782 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002783 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002784 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002785
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 for (unsigned i = 0; i < NumElems/2; ++i)
2787 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002788 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002789
2790 return true;
2791}
2792
Evan Cheng0038e592006-03-28 00:39:58 +00002793/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2794/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002795static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002796 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002797 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002798 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002799 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002800
Nate Begeman9008ca62009-04-27 18:41:29 +00002801 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2802 int BitI = Mask[i];
2803 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002804 if (!isUndefOrEqual(BitI, j))
2805 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002806 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002807 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002808 return false;
2809 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002810 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002811 return false;
2812 }
Evan Cheng0038e592006-03-28 00:39:58 +00002813 }
Evan Cheng0038e592006-03-28 00:39:58 +00002814 return true;
2815}
2816
Nate Begeman9008ca62009-04-27 18:41:29 +00002817bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2818 SmallVector<int, 8> M;
2819 N->getMask(M);
2820 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002821}
2822
Evan Cheng4fcb9222006-03-28 02:43:26 +00002823/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2824/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002825static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002826 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002827 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002828 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002829 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002830
Nate Begeman9008ca62009-04-27 18:41:29 +00002831 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2832 int BitI = Mask[i];
2833 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002834 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002835 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002836 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002837 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002838 return false;
2839 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002840 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002841 return false;
2842 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002843 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002844 return true;
2845}
2846
Nate Begeman9008ca62009-04-27 18:41:29 +00002847bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2848 SmallVector<int, 8> M;
2849 N->getMask(M);
2850 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002851}
2852
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002853/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2854/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2855/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002856static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002858 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002859 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002860
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2862 int BitI = Mask[i];
2863 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002864 if (!isUndefOrEqual(BitI, j))
2865 return false;
2866 if (!isUndefOrEqual(BitI1, j))
2867 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002868 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002869 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002870}
2871
Nate Begeman9008ca62009-04-27 18:41:29 +00002872bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2873 SmallVector<int, 8> M;
2874 N->getMask(M);
2875 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2876}
2877
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002878/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2879/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2880/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002881static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002882 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002883 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2884 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002885
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2887 int BitI = Mask[i];
2888 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002889 if (!isUndefOrEqual(BitI, j))
2890 return false;
2891 if (!isUndefOrEqual(BitI1, j))
2892 return false;
2893 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002894 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002895}
2896
Nate Begeman9008ca62009-04-27 18:41:29 +00002897bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2898 SmallVector<int, 8> M;
2899 N->getMask(M);
2900 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2901}
2902
Evan Cheng017dcc62006-04-21 01:05:10 +00002903/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2904/// specifies a shuffle of elements that is suitable for input to MOVSS,
2905/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002906static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002907 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002908 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002909
2910 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002911
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002913 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002914
Nate Begeman9008ca62009-04-27 18:41:29 +00002915 for (int i = 1; i < NumElts; ++i)
2916 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002917 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002918
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002919 return true;
2920}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002921
Nate Begeman9008ca62009-04-27 18:41:29 +00002922bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2923 SmallVector<int, 8> M;
2924 N->getMask(M);
2925 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002926}
2927
Evan Cheng017dcc62006-04-21 01:05:10 +00002928/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2929/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002930/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002931static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 bool V2IsSplat = false, bool V2IsUndef = false) {
2933 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002934 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002935 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002936
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002938 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002939
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 for (int i = 1; i < NumOps; ++i)
2941 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2942 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2943 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002944 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002945
Evan Cheng39623da2006-04-20 08:58:49 +00002946 return true;
2947}
2948
Nate Begeman9008ca62009-04-27 18:41:29 +00002949static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002950 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 SmallVector<int, 8> M;
2952 N->getMask(M);
2953 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002954}
2955
Evan Chengd9539472006-04-14 21:59:03 +00002956/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2957/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002958bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2959 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002960 return false;
2961
2962 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002963 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 int Elt = N->getMaskElt(i);
2965 if (Elt >= 0 && Elt != 1)
2966 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002967 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002968
2969 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002970 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 int Elt = N->getMaskElt(i);
2972 if (Elt >= 0 && Elt != 3)
2973 return false;
2974 if (Elt == 3)
2975 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002976 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002977 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002979 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002980}
2981
2982/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2983/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002984bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2985 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002986 return false;
2987
2988 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 for (unsigned i = 0; i < 2; ++i)
2990 if (N->getMaskElt(i) > 0)
2991 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002992
2993 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002994 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 int Elt = N->getMaskElt(i);
2996 if (Elt >= 0 && Elt != 2)
2997 return false;
2998 if (Elt == 2)
2999 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003000 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003002 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003003}
3004
Evan Cheng0b457f02008-09-25 20:50:48 +00003005/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3006/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003007bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3008 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003009
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 for (int i = 0; i < e; ++i)
3011 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003012 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 for (int i = 0; i < e; ++i)
3014 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003015 return false;
3016 return true;
3017}
3018
Evan Cheng63d33002006-03-22 08:01:21 +00003019/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003020/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003021unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3023 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3024
Evan Chengb9df0ca2006-03-22 02:53:00 +00003025 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3026 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 for (int i = 0; i < NumOperands; ++i) {
3028 int Val = SVOp->getMaskElt(NumOperands-i-1);
3029 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003030 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003031 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003032 if (i != NumOperands - 1)
3033 Mask <<= Shift;
3034 }
Evan Cheng63d33002006-03-22 08:01:21 +00003035 return Mask;
3036}
3037
Evan Cheng506d3df2006-03-29 23:07:14 +00003038/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003039/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003040unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003042 unsigned Mask = 0;
3043 // 8 nodes, but we only care about the last 4.
3044 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 int Val = SVOp->getMaskElt(i);
3046 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003047 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003048 if (i != 4)
3049 Mask <<= 2;
3050 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003051 return Mask;
3052}
3053
3054/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003055/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003056unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003058 unsigned Mask = 0;
3059 // 8 nodes, but we only care about the first 4.
3060 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 int Val = SVOp->getMaskElt(i);
3062 if (Val >= 0)
3063 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003064 if (i != 0)
3065 Mask <<= 2;
3066 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003067 return Mask;
3068}
3069
Nate Begemana09008b2009-10-19 02:17:23 +00003070/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3071/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3072unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3073 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3074 EVT VVT = N->getValueType(0);
3075 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3076 int Val = 0;
3077
3078 unsigned i, e;
3079 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3080 Val = SVOp->getMaskElt(i);
3081 if (Val >= 0)
3082 break;
3083 }
3084 return (Val - i) * EltSize;
3085}
3086
Evan Cheng37b73872009-07-30 08:33:02 +00003087/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3088/// constant +0.0.
3089bool X86::isZeroNode(SDValue Elt) {
3090 return ((isa<ConstantSDNode>(Elt) &&
3091 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3092 (isa<ConstantFPSDNode>(Elt) &&
3093 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3094}
3095
Nate Begeman9008ca62009-04-27 18:41:29 +00003096/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3097/// their permute mask.
3098static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3099 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003100 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003101 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003103
Nate Begeman5a5ca152009-04-29 05:20:52 +00003104 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003105 int idx = SVOp->getMaskElt(i);
3106 if (idx < 0)
3107 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003108 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003110 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003112 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3114 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003115}
3116
Evan Cheng779ccea2007-12-07 21:30:01 +00003117/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3118/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003119static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003120 unsigned NumElems = VT.getVectorNumElements();
3121 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003122 int idx = Mask[i];
3123 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003124 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003125 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003127 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003129 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003130}
3131
Evan Cheng533a0aa2006-04-19 20:35:22 +00003132/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3133/// match movhlps. The lower half elements should come from upper half of
3134/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003135/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003136static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3137 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003138 return false;
3139 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003141 return false;
3142 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003144 return false;
3145 return true;
3146}
3147
Evan Cheng5ced1d82006-04-06 23:23:56 +00003148/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003149/// is promoted to a vector. It also returns the LoadSDNode by reference if
3150/// required.
3151static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003152 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3153 return false;
3154 N = N->getOperand(0).getNode();
3155 if (!ISD::isNON_EXTLoad(N))
3156 return false;
3157 if (LD)
3158 *LD = cast<LoadSDNode>(N);
3159 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003160}
3161
Evan Cheng533a0aa2006-04-19 20:35:22 +00003162/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3163/// match movlp{s|d}. The lower half elements should come from lower half of
3164/// V1 (and in order), and the upper half elements should come from the upper
3165/// half of V2 (and in order). And since V1 will become the source of the
3166/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003167static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3168 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003169 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003170 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003171 // Is V2 is a vector load, don't do this transformation. We will try to use
3172 // load folding shufps op.
3173 if (ISD::isNON_EXTLoad(V2))
3174 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003175
Nate Begeman5a5ca152009-04-29 05:20:52 +00003176 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003177
Evan Cheng533a0aa2006-04-19 20:35:22 +00003178 if (NumElems != 2 && NumElems != 4)
3179 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003180 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003182 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003183 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003185 return false;
3186 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003187}
3188
Evan Cheng39623da2006-04-20 08:58:49 +00003189/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3190/// all the same.
3191static bool isSplatVector(SDNode *N) {
3192 if (N->getOpcode() != ISD::BUILD_VECTOR)
3193 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003194
Dan Gohman475871a2008-07-27 21:46:04 +00003195 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003196 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3197 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003198 return false;
3199 return true;
3200}
3201
Evan Cheng213d2cf2007-05-17 18:45:50 +00003202/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003203/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003204/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003205static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003206 SDValue V1 = N->getOperand(0);
3207 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003208 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3209 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003210 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003211 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003213 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3214 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003215 if (Opc != ISD::BUILD_VECTOR ||
3216 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 return false;
3218 } else if (Idx >= 0) {
3219 unsigned Opc = V1.getOpcode();
3220 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3221 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003222 if (Opc != ISD::BUILD_VECTOR ||
3223 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003224 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003225 }
3226 }
3227 return true;
3228}
3229
3230/// getZeroVector - Returns a vector of specified type with all zero elements.
3231///
Owen Andersone50ed302009-08-10 22:56:29 +00003232static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003233 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003234 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003235
Chris Lattner8a594482007-11-25 00:24:49 +00003236 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3237 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003238 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003239 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3241 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003242 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3244 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003245 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3247 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003248 }
Dale Johannesenace16102009-02-03 19:33:06 +00003249 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003250}
3251
Chris Lattner8a594482007-11-25 00:24:49 +00003252/// getOnesVector - Returns a vector of specified type with all bits set.
3253///
Owen Andersone50ed302009-08-10 22:56:29 +00003254static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003255 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003256
Chris Lattner8a594482007-11-25 00:24:49 +00003257 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3258 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003259 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003260 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003261 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003262 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003263 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003265 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003266}
3267
3268
Evan Cheng39623da2006-04-20 08:58:49 +00003269/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3270/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003271static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003272 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003273 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003274
Evan Cheng39623da2006-04-20 08:58:49 +00003275 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003276 SmallVector<int, 8> MaskVec;
3277 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003278
Nate Begeman5a5ca152009-04-29 05:20:52 +00003279 for (unsigned i = 0; i != NumElems; ++i) {
3280 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 MaskVec[i] = NumElems;
3282 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003283 }
Evan Cheng39623da2006-04-20 08:58:49 +00003284 }
Evan Cheng39623da2006-04-20 08:58:49 +00003285 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003286 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3287 SVOp->getOperand(1), &MaskVec[0]);
3288 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003289}
3290
Evan Cheng017dcc62006-04-21 01:05:10 +00003291/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3292/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003293static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 SDValue V2) {
3295 unsigned NumElems = VT.getVectorNumElements();
3296 SmallVector<int, 8> Mask;
3297 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003298 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 Mask.push_back(i);
3300 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003301}
3302
Nate Begeman9008ca62009-04-27 18:41:29 +00003303/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003304static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 SDValue V2) {
3306 unsigned NumElems = VT.getVectorNumElements();
3307 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003308 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 Mask.push_back(i);
3310 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003311 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003313}
3314
Nate Begeman9008ca62009-04-27 18:41:29 +00003315/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003316static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 SDValue V2) {
3318 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003319 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003320 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003321 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 Mask.push_back(i + Half);
3323 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003324 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003326}
3327
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003328/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003329static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 bool HasSSE2) {
3331 if (SV->getValueType(0).getVectorNumElements() <= 4)
3332 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003333
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003335 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 DebugLoc dl = SV->getDebugLoc();
3337 SDValue V1 = SV->getOperand(0);
3338 int NumElems = VT.getVectorNumElements();
3339 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003340
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 // unpack elements to the correct location
3342 while (NumElems > 4) {
3343 if (EltNo < NumElems/2) {
3344 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3345 } else {
3346 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3347 EltNo -= NumElems/2;
3348 }
3349 NumElems >>= 1;
3350 }
Eric Christopherfd179292009-08-27 18:07:15 +00003351
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 // Perform the splat.
3353 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003354 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003355 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3356 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003357}
3358
Evan Chengba05f722006-04-21 23:03:30 +00003359/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003360/// vector of zero or undef vector. This produces a shuffle where the low
3361/// element of V2 is swizzled into the zero/undef vector, landing at element
3362/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003363static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003364 bool isZero, bool HasSSE2,
3365 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003366 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003367 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3369 unsigned NumElems = VT.getVectorNumElements();
3370 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003371 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 // If this is the insertion idx, put the low elt of V2 here.
3373 MaskVec.push_back(i == Idx ? NumElems : i);
3374 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003375}
3376
Evan Chengf26ffe92008-05-29 08:22:04 +00003377/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3378/// a shuffle that is zero.
3379static
Nate Begeman9008ca62009-04-27 18:41:29 +00003380unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3381 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003382 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003384 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 int Idx = SVOp->getMaskElt(Index);
3386 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003387 ++NumZeros;
3388 continue;
3389 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003391 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003392 ++NumZeros;
3393 else
3394 break;
3395 }
3396 return NumZeros;
3397}
3398
3399/// isVectorShift - Returns true if the shuffle can be implemented as a
3400/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003401/// FIXME: split into pslldqi, psrldqi, palignr variants.
3402static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003403 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003405
3406 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003408 if (!NumZeros) {
3409 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003411 if (!NumZeros)
3412 return false;
3413 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003414 bool SeenV1 = false;
3415 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003416 for (int i = NumZeros; i < NumElems; ++i) {
3417 int Val = isLeft ? (i - NumZeros) : i;
3418 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3419 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003420 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003422 SeenV1 = true;
3423 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003424 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003425 SeenV2 = true;
3426 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003428 return false;
3429 }
3430 if (SeenV1 && SeenV2)
3431 return false;
3432
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003434 ShAmt = NumZeros;
3435 return true;
3436}
3437
3438
Evan Chengc78d3b42006-04-24 18:01:45 +00003439/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3440///
Dan Gohman475871a2008-07-27 21:46:04 +00003441static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003442 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003443 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003444 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003445 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003446
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003447 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003448 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003449 bool First = true;
3450 for (unsigned i = 0; i < 16; ++i) {
3451 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3452 if (ThisIsNonZero && First) {
3453 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003455 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003456 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003457 First = false;
3458 }
3459
3460 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003461 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003462 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3463 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003464 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003466 }
3467 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3469 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3470 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003471 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003473 } else
3474 ThisElt = LastElt;
3475
Gabor Greifba36cb52008-08-28 21:40:38 +00003476 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003478 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003479 }
3480 }
3481
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003483}
3484
Bill Wendlinga348c562007-03-22 18:42:45 +00003485/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003486///
Dan Gohman475871a2008-07-27 21:46:04 +00003487static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003488 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003489 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003490 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003491 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003492
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003493 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003494 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003495 bool First = true;
3496 for (unsigned i = 0; i < 8; ++i) {
3497 bool isNonZero = (NonZeros & (1 << i)) != 0;
3498 if (isNonZero) {
3499 if (First) {
3500 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003502 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003504 First = false;
3505 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003506 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003508 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003509 }
3510 }
3511
3512 return V;
3513}
3514
Evan Chengf26ffe92008-05-29 08:22:04 +00003515/// getVShift - Return a vector logical shift node.
3516///
Owen Andersone50ed302009-08-10 22:56:29 +00003517static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003518 unsigned NumBits, SelectionDAG &DAG,
3519 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003520 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003522 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003523 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3524 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3525 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003526 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003527}
3528
Dan Gohman475871a2008-07-27 21:46:04 +00003529SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003530X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3531 SelectionDAG &DAG) {
3532
3533 // Check if the scalar load can be widened into a vector load. And if
3534 // the address is "base + cst" see if the cst can be "absorbed" into
3535 // the shuffle mask.
3536 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3537 SDValue Ptr = LD->getBasePtr();
3538 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3539 return SDValue();
3540 EVT PVT = LD->getValueType(0);
3541 if (PVT != MVT::i32 && PVT != MVT::f32)
3542 return SDValue();
3543
3544 int FI = -1;
3545 int64_t Offset = 0;
3546 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3547 FI = FINode->getIndex();
3548 Offset = 0;
3549 } else if (Ptr.getOpcode() == ISD::ADD &&
3550 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3551 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3552 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3553 Offset = Ptr.getConstantOperandVal(1);
3554 Ptr = Ptr.getOperand(0);
3555 } else {
3556 return SDValue();
3557 }
3558
3559 SDValue Chain = LD->getChain();
3560 // Make sure the stack object alignment is at least 16.
3561 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3562 if (DAG.InferPtrAlignment(Ptr) < 16) {
3563 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003564 // Can't change the alignment. FIXME: It's possible to compute
3565 // the exact stack offset and reference FI + adjust offset instead.
3566 // If someone *really* cares about this. That's the way to implement it.
3567 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003568 } else {
3569 MFI->setObjectAlignment(FI, 16);
3570 }
3571 }
3572
3573 // (Offset % 16) must be multiple of 4. Then address is then
3574 // Ptr + (Offset & ~15).
3575 if (Offset < 0)
3576 return SDValue();
3577 if ((Offset % 16) & 3)
3578 return SDValue();
3579 int64_t StartOffset = Offset & ~15;
3580 if (StartOffset)
3581 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3582 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3583
3584 int EltNo = (Offset - StartOffset) >> 2;
3585 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3586 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003587 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3588 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003589 // Canonicalize it to a v4i32 shuffle.
3590 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3591 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3592 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3593 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3594 }
3595
3596 return SDValue();
3597}
3598
3599SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003600X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003601 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003602 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003603 if (ISD::isBuildVectorAllZeros(Op.getNode())
3604 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003605 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3606 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3607 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003609 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003610
Gabor Greifba36cb52008-08-28 21:40:38 +00003611 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003612 return getOnesVector(Op.getValueType(), DAG, dl);
3613 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003614 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003615
Owen Andersone50ed302009-08-10 22:56:29 +00003616 EVT VT = Op.getValueType();
3617 EVT ExtVT = VT.getVectorElementType();
3618 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003619
3620 unsigned NumElems = Op.getNumOperands();
3621 unsigned NumZero = 0;
3622 unsigned NumNonZero = 0;
3623 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003624 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003625 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003626 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003627 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003628 if (Elt.getOpcode() == ISD::UNDEF)
3629 continue;
3630 Values.insert(Elt);
3631 if (Elt.getOpcode() != ISD::Constant &&
3632 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003633 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003634 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003635 NumZero++;
3636 else {
3637 NonZeros |= (1 << i);
3638 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003639 }
3640 }
3641
Dan Gohman7f321562007-06-25 16:23:39 +00003642 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003643 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003644 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003645 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003646
Chris Lattner67f453a2008-03-09 05:42:06 +00003647 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003648 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003649 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003650 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003651
Chris Lattner62098042008-03-09 01:05:04 +00003652 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3653 // the value are obviously zero, truncate the value to i32 and do the
3654 // insertion that way. Only do this if the value is non-constant or if the
3655 // value is a constant being inserted into element 0. It is cheaper to do
3656 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003658 (!IsAllConstants || Idx == 0)) {
3659 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3660 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3662 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003663
Chris Lattner62098042008-03-09 01:05:04 +00003664 // Truncate the value (which may itself be a constant) to i32, and
3665 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003667 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003668 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3669 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003670
Chris Lattner62098042008-03-09 01:05:04 +00003671 // Now we have our 32-bit value zero extended in the low element of
3672 // a vector. If Idx != 0, swizzle it into place.
3673 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003674 SmallVector<int, 4> Mask;
3675 Mask.push_back(Idx);
3676 for (unsigned i = 1; i != VecElts; ++i)
3677 Mask.push_back(i);
3678 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003679 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003680 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003681 }
Dale Johannesenace16102009-02-03 19:33:06 +00003682 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003683 }
3684 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003685
Chris Lattner19f79692008-03-08 22:59:52 +00003686 // If we have a constant or non-constant insertion into the low element of
3687 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3688 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003689 // depending on what the source datatype is.
3690 if (Idx == 0) {
3691 if (NumZero == 0) {
3692 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3694 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003695 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3696 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3697 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3698 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3700 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3701 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003702 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3703 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3704 Subtarget->hasSSE2(), DAG);
3705 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3706 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003707 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003708
3709 // Is it a vector logical left shift?
3710 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003711 X86::isZeroNode(Op.getOperand(0)) &&
3712 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003713 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003714 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003715 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003716 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003717 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003718 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003719
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003720 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003721 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003722
Chris Lattner19f79692008-03-08 22:59:52 +00003723 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3724 // is a non-constant being inserted into an element other than the low one,
3725 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3726 // movd/movss) to move this into the low element, then shuffle it into
3727 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003728 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003729 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003730
Evan Cheng0db9fe62006-04-25 20:13:52 +00003731 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003732 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3733 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003734 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003735 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003736 MaskVec.push_back(i == Idx ? 0 : 1);
3737 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003738 }
3739 }
3740
Chris Lattner67f453a2008-03-09 05:42:06 +00003741 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003742 if (Values.size() == 1) {
3743 if (EVTBits == 32) {
3744 // Instead of a shuffle like this:
3745 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3746 // Check if it's possible to issue this instead.
3747 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3748 unsigned Idx = CountTrailingZeros_32(NonZeros);
3749 SDValue Item = Op.getOperand(Idx);
3750 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3751 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3752 }
Dan Gohman475871a2008-07-27 21:46:04 +00003753 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003754 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003755
Dan Gohmana3941172007-07-24 22:55:08 +00003756 // A vector full of immediates; various special cases are already
3757 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003758 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003759 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003760
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003761 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003762 if (EVTBits == 64) {
3763 if (NumNonZero == 1) {
3764 // One half is zero or undef.
3765 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003766 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003767 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003768 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3769 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003770 }
Dan Gohman475871a2008-07-27 21:46:04 +00003771 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003772 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003773
3774 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003775 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003776 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003777 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003778 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003779 }
3780
Bill Wendling826f36f2007-03-28 00:57:11 +00003781 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003782 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003783 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003784 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003785 }
3786
3787 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003788 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003789 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003790 if (NumElems == 4 && NumZero > 0) {
3791 for (unsigned i = 0; i < 4; ++i) {
3792 bool isZero = !(NonZeros & (1 << i));
3793 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003794 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003795 else
Dale Johannesenace16102009-02-03 19:33:06 +00003796 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003797 }
3798
3799 for (unsigned i = 0; i < 2; ++i) {
3800 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3801 default: break;
3802 case 0:
3803 V[i] = V[i*2]; // Must be a zero vector.
3804 break;
3805 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003806 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003807 break;
3808 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003809 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003810 break;
3811 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003812 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003813 break;
3814 }
3815 }
3816
Nate Begeman9008ca62009-04-27 18:41:29 +00003817 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003818 bool Reverse = (NonZeros & 0x3) == 2;
3819 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003821 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3822 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003823 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3824 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003825 }
3826
3827 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003828 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3829 // values to be inserted is equal to the number of elements, in which case
3830 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003831 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003832 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003833 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003834 getSubtarget()->hasSSE41()) {
3835 V[0] = DAG.getUNDEF(VT);
3836 for (unsigned i = 0; i < NumElems; ++i)
3837 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3838 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3839 Op.getOperand(i), DAG.getIntPtrConstant(i));
3840 return V[0];
3841 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003842 // Expand into a number of unpckl*.
3843 // e.g. for v4f32
3844 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3845 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3846 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003847 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003848 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003849 NumElems >>= 1;
3850 while (NumElems != 0) {
3851 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003852 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003853 NumElems >>= 1;
3854 }
3855 return V[0];
3856 }
3857
Dan Gohman475871a2008-07-27 21:46:04 +00003858 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003859}
3860
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003861SDValue
3862X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3863 // We support concatenate two MMX registers and place them in a MMX
3864 // register. This is better than doing a stack convert.
3865 DebugLoc dl = Op.getDebugLoc();
3866 EVT ResVT = Op.getValueType();
3867 assert(Op.getNumOperands() == 2);
3868 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3869 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3870 int Mask[2];
3871 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3872 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3873 InVec = Op.getOperand(1);
3874 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3875 unsigned NumElts = ResVT.getVectorNumElements();
3876 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3877 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3878 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3879 } else {
3880 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3881 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3882 Mask[0] = 0; Mask[1] = 2;
3883 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3884 }
3885 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3886}
3887
Nate Begemanb9a47b82009-02-23 08:49:38 +00003888// v8i16 shuffles - Prefer shuffles in the following order:
3889// 1. [all] pshuflw, pshufhw, optional move
3890// 2. [ssse3] 1 x pshufb
3891// 3. [ssse3] 2 x pshufb + 1 x por
3892// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003893static
Nate Begeman9008ca62009-04-27 18:41:29 +00003894SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3895 SelectionDAG &DAG, X86TargetLowering &TLI) {
3896 SDValue V1 = SVOp->getOperand(0);
3897 SDValue V2 = SVOp->getOperand(1);
3898 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003899 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003900
Nate Begemanb9a47b82009-02-23 08:49:38 +00003901 // Determine if more than 1 of the words in each of the low and high quadwords
3902 // of the result come from the same quadword of one of the two inputs. Undef
3903 // mask values count as coming from any quadword, for better codegen.
3904 SmallVector<unsigned, 4> LoQuad(4);
3905 SmallVector<unsigned, 4> HiQuad(4);
3906 BitVector InputQuads(4);
3907 for (unsigned i = 0; i < 8; ++i) {
3908 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003909 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 MaskVals.push_back(EltIdx);
3911 if (EltIdx < 0) {
3912 ++Quad[0];
3913 ++Quad[1];
3914 ++Quad[2];
3915 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003916 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003917 }
3918 ++Quad[EltIdx / 4];
3919 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003920 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003921
Nate Begemanb9a47b82009-02-23 08:49:38 +00003922 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003923 unsigned MaxQuad = 1;
3924 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003925 if (LoQuad[i] > MaxQuad) {
3926 BestLoQuad = i;
3927 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003928 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003929 }
3930
Nate Begemanb9a47b82009-02-23 08:49:38 +00003931 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003932 MaxQuad = 1;
3933 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003934 if (HiQuad[i] > MaxQuad) {
3935 BestHiQuad = i;
3936 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003937 }
3938 }
3939
Nate Begemanb9a47b82009-02-23 08:49:38 +00003940 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003941 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003942 // single pshufb instruction is necessary. If There are more than 2 input
3943 // quads, disable the next transformation since it does not help SSSE3.
3944 bool V1Used = InputQuads[0] || InputQuads[1];
3945 bool V2Used = InputQuads[2] || InputQuads[3];
3946 if (TLI.getSubtarget()->hasSSSE3()) {
3947 if (InputQuads.count() == 2 && V1Used && V2Used) {
3948 BestLoQuad = InputQuads.find_first();
3949 BestHiQuad = InputQuads.find_next(BestLoQuad);
3950 }
3951 if (InputQuads.count() > 2) {
3952 BestLoQuad = -1;
3953 BestHiQuad = -1;
3954 }
3955 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003956
Nate Begemanb9a47b82009-02-23 08:49:38 +00003957 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3958 // the shuffle mask. If a quad is scored as -1, that means that it contains
3959 // words from all 4 input quadwords.
3960 SDValue NewV;
3961 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 SmallVector<int, 8> MaskV;
3963 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3964 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003965 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3967 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3968 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003969
Nate Begemanb9a47b82009-02-23 08:49:38 +00003970 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3971 // source words for the shuffle, to aid later transformations.
3972 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003973 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003974 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003975 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003976 if (idx != (int)i)
3977 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003978 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003979 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003980 AllWordsInNewV = false;
3981 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003982 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003983
Nate Begemanb9a47b82009-02-23 08:49:38 +00003984 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3985 if (AllWordsInNewV) {
3986 for (int i = 0; i != 8; ++i) {
3987 int idx = MaskVals[i];
3988 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003989 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003990 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003991 if ((idx != i) && idx < 4)
3992 pshufhw = false;
3993 if ((idx != i) && idx > 3)
3994 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003995 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003996 V1 = NewV;
3997 V2Used = false;
3998 BestLoQuad = 0;
3999 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004000 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004001
Nate Begemanb9a47b82009-02-23 08:49:38 +00004002 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4003 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004004 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004005 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004007 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004008 }
Eric Christopherfd179292009-08-27 18:07:15 +00004009
Nate Begemanb9a47b82009-02-23 08:49:38 +00004010 // If we have SSSE3, and all words of the result are from 1 input vector,
4011 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4012 // is present, fall back to case 4.
4013 if (TLI.getSubtarget()->hasSSSE3()) {
4014 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004015
Nate Begemanb9a47b82009-02-23 08:49:38 +00004016 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004017 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004018 // mask, and elements that come from V1 in the V2 mask, so that the two
4019 // results can be OR'd together.
4020 bool TwoInputs = V1Used && V2Used;
4021 for (unsigned i = 0; i != 8; ++i) {
4022 int EltIdx = MaskVals[i] * 2;
4023 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4025 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004026 continue;
4027 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4029 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004030 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004032 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004033 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004035 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004037
Nate Begemanb9a47b82009-02-23 08:49:38 +00004038 // Calculate the shuffle mask for the second input, shuffle it, and
4039 // OR it with the first shuffled input.
4040 pshufbMask.clear();
4041 for (unsigned i = 0; i != 8; ++i) {
4042 int EltIdx = MaskVals[i] * 2;
4043 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4045 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004046 continue;
4047 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4049 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004050 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004051 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004052 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004053 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004054 MVT::v16i8, &pshufbMask[0], 16));
4055 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4056 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004057 }
4058
4059 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4060 // and update MaskVals with new element order.
4061 BitVector InOrder(8);
4062 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004064 for (int i = 0; i != 4; ++i) {
4065 int idx = MaskVals[i];
4066 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 InOrder.set(i);
4069 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004071 InOrder.set(i);
4072 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004074 }
4075 }
4076 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004078 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 }
Eric Christopherfd179292009-08-27 18:07:15 +00004081
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4083 // and update MaskVals with the new element order.
4084 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004087 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004088 for (unsigned i = 4; i != 8; ++i) {
4089 int idx = MaskVals[i];
4090 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004091 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004092 InOrder.set(i);
4093 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004095 InOrder.set(i);
4096 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004097 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 }
4099 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 }
Eric Christopherfd179292009-08-27 18:07:15 +00004103
Nate Begemanb9a47b82009-02-23 08:49:38 +00004104 // In case BestHi & BestLo were both -1, which means each quadword has a word
4105 // from each of the four input quadwords, calculate the InOrder bitvector now
4106 // before falling through to the insert/extract cleanup.
4107 if (BestLoQuad == -1 && BestHiQuad == -1) {
4108 NewV = V1;
4109 for (int i = 0; i != 8; ++i)
4110 if (MaskVals[i] < 0 || MaskVals[i] == i)
4111 InOrder.set(i);
4112 }
Eric Christopherfd179292009-08-27 18:07:15 +00004113
Nate Begemanb9a47b82009-02-23 08:49:38 +00004114 // The other elements are put in the right place using pextrw and pinsrw.
4115 for (unsigned i = 0; i != 8; ++i) {
4116 if (InOrder[i])
4117 continue;
4118 int EltIdx = MaskVals[i];
4119 if (EltIdx < 0)
4120 continue;
4121 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004122 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004123 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004125 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004127 DAG.getIntPtrConstant(i));
4128 }
4129 return NewV;
4130}
4131
4132// v16i8 shuffles - Prefer shuffles in the following order:
4133// 1. [ssse3] 1 x pshufb
4134// 2. [ssse3] 2 x pshufb + 1 x por
4135// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4136static
Nate Begeman9008ca62009-04-27 18:41:29 +00004137SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4138 SelectionDAG &DAG, X86TargetLowering &TLI) {
4139 SDValue V1 = SVOp->getOperand(0);
4140 SDValue V2 = SVOp->getOperand(1);
4141 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004143 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004144
Nate Begemanb9a47b82009-02-23 08:49:38 +00004145 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004146 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 // present, fall back to case 3.
4148 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4149 bool V1Only = true;
4150 bool V2Only = true;
4151 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004152 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004153 if (EltIdx < 0)
4154 continue;
4155 if (EltIdx < 16)
4156 V2Only = false;
4157 else
4158 V1Only = false;
4159 }
Eric Christopherfd179292009-08-27 18:07:15 +00004160
Nate Begemanb9a47b82009-02-23 08:49:38 +00004161 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4162 if (TLI.getSubtarget()->hasSSSE3()) {
4163 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004164
Nate Begemanb9a47b82009-02-23 08:49:38 +00004165 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004166 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004167 //
4168 // Otherwise, we have elements from both input vectors, and must zero out
4169 // elements that come from V2 in the first mask, and V1 in the second mask
4170 // so that we can OR them together.
4171 bool TwoInputs = !(V1Only || V2Only);
4172 for (unsigned i = 0; i != 16; ++i) {
4173 int EltIdx = MaskVals[i];
4174 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 continue;
4177 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 }
4180 // If all the elements are from V2, assign it to V1 and return after
4181 // building the first pshufb.
4182 if (V2Only)
4183 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004185 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 if (!TwoInputs)
4188 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004189
Nate Begemanb9a47b82009-02-23 08:49:38 +00004190 // Calculate the shuffle mask for the second input, shuffle it, and
4191 // OR it with the first shuffled input.
4192 pshufbMask.clear();
4193 for (unsigned i = 0; i != 16; ++i) {
4194 int EltIdx = MaskVals[i];
4195 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 continue;
4198 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004199 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004202 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 MVT::v16i8, &pshufbMask[0], 16));
4204 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 }
Eric Christopherfd179292009-08-27 18:07:15 +00004206
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 // No SSSE3 - Calculate in place words and then fix all out of place words
4208 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4209 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4211 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 SDValue NewV = V2Only ? V2 : V1;
4213 for (int i = 0; i != 8; ++i) {
4214 int Elt0 = MaskVals[i*2];
4215 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004216
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 // This word of the result is all undef, skip it.
4218 if (Elt0 < 0 && Elt1 < 0)
4219 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004220
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 // This word of the result is already in the correct place, skip it.
4222 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4223 continue;
4224 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4225 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004226
Nate Begemanb9a47b82009-02-23 08:49:38 +00004227 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4228 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4229 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004230
4231 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4232 // using a single extract together, load it and store it.
4233 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004235 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004237 DAG.getIntPtrConstant(i));
4238 continue;
4239 }
4240
Nate Begemanb9a47b82009-02-23 08:49:38 +00004241 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004242 // source byte is not also odd, shift the extracted word left 8 bits
4243 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 DAG.getIntPtrConstant(Elt1 / 2));
4247 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004248 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004249 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004250 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4252 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 }
4254 // If Elt0 is defined, extract it from the appropriate source. If the
4255 // source byte is not also even, shift the extracted word right 8 bits. If
4256 // Elt1 was also defined, OR the extracted values together before
4257 // inserting them in the result.
4258 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004260 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4261 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004263 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004264 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4266 DAG.getConstant(0x00FF, MVT::i16));
4267 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004268 : InsElt0;
4269 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004271 DAG.getIntPtrConstant(i));
4272 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004274}
4275
Evan Cheng7a831ce2007-12-15 03:00:47 +00004276/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4277/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4278/// done when every pair / quad of shuffle mask elements point to elements in
4279/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004280/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4281static
Nate Begeman9008ca62009-04-27 18:41:29 +00004282SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4283 SelectionDAG &DAG,
4284 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004285 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 SDValue V1 = SVOp->getOperand(0);
4287 SDValue V2 = SVOp->getOperand(1);
4288 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004289 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004291 EVT MaskEltVT = MaskVT.getVectorElementType();
4292 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004294 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 case MVT::v4f32: NewVT = MVT::v2f64; break;
4296 case MVT::v4i32: NewVT = MVT::v2i64; break;
4297 case MVT::v8i16: NewVT = MVT::v4i32; break;
4298 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004299 }
4300
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004301 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004302 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004304 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004306 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 int Scale = NumElems / NewWidth;
4308 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004309 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 int StartIdx = -1;
4311 for (int j = 0; j < Scale; ++j) {
4312 int EltIdx = SVOp->getMaskElt(i+j);
4313 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004314 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004316 StartIdx = EltIdx - (EltIdx % Scale);
4317 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004318 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004319 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 if (StartIdx == -1)
4321 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004322 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004324 }
4325
Dale Johannesenace16102009-02-03 19:33:06 +00004326 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4327 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004329}
4330
Evan Chengd880b972008-05-09 21:53:03 +00004331/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004332///
Owen Andersone50ed302009-08-10 22:56:29 +00004333static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004334 SDValue SrcOp, SelectionDAG &DAG,
4335 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004337 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004338 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004339 LD = dyn_cast<LoadSDNode>(SrcOp);
4340 if (!LD) {
4341 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4342 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004343 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4344 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004345 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4346 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004347 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004348 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004349 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004350 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4351 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4352 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4353 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004354 SrcOp.getOperand(0)
4355 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004356 }
4357 }
4358 }
4359
Dale Johannesenace16102009-02-03 19:33:06 +00004360 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4361 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004362 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004363 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004364}
4365
Evan Chengace3c172008-07-22 21:13:36 +00004366/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4367/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004368static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004369LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4370 SDValue V1 = SVOp->getOperand(0);
4371 SDValue V2 = SVOp->getOperand(1);
4372 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004373 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004374
Evan Chengace3c172008-07-22 21:13:36 +00004375 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004376 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 SmallVector<int, 8> Mask1(4U, -1);
4378 SmallVector<int, 8> PermMask;
4379 SVOp->getMask(PermMask);
4380
Evan Chengace3c172008-07-22 21:13:36 +00004381 unsigned NumHi = 0;
4382 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004383 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004384 int Idx = PermMask[i];
4385 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004386 Locs[i] = std::make_pair(-1, -1);
4387 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4389 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004390 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004392 NumLo++;
4393 } else {
4394 Locs[i] = std::make_pair(1, NumHi);
4395 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004396 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004397 NumHi++;
4398 }
4399 }
4400 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004401
Evan Chengace3c172008-07-22 21:13:36 +00004402 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004403 // If no more than two elements come from either vector. This can be
4404 // implemented with two shuffles. First shuffle gather the elements.
4405 // The second shuffle, which takes the first shuffle as both of its
4406 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004407 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004408
Nate Begeman9008ca62009-04-27 18:41:29 +00004409 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004410
Evan Chengace3c172008-07-22 21:13:36 +00004411 for (unsigned i = 0; i != 4; ++i) {
4412 if (Locs[i].first == -1)
4413 continue;
4414 else {
4415 unsigned Idx = (i < 2) ? 0 : 4;
4416 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004417 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004418 }
4419 }
4420
Nate Begeman9008ca62009-04-27 18:41:29 +00004421 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004422 } else if (NumLo == 3 || NumHi == 3) {
4423 // Otherwise, we must have three elements from one vector, call it X, and
4424 // one element from the other, call it Y. First, use a shufps to build an
4425 // intermediate vector with the one element from Y and the element from X
4426 // that will be in the same half in the final destination (the indexes don't
4427 // matter). Then, use a shufps to build the final vector, taking the half
4428 // containing the element from Y from the intermediate, and the other half
4429 // from X.
4430 if (NumHi == 3) {
4431 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004433 std::swap(V1, V2);
4434 }
4435
4436 // Find the element from V2.
4437 unsigned HiIndex;
4438 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004439 int Val = PermMask[HiIndex];
4440 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004441 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004442 if (Val >= 4)
4443 break;
4444 }
4445
Nate Begeman9008ca62009-04-27 18:41:29 +00004446 Mask1[0] = PermMask[HiIndex];
4447 Mask1[1] = -1;
4448 Mask1[2] = PermMask[HiIndex^1];
4449 Mask1[3] = -1;
4450 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004451
4452 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 Mask1[0] = PermMask[0];
4454 Mask1[1] = PermMask[1];
4455 Mask1[2] = HiIndex & 1 ? 6 : 4;
4456 Mask1[3] = HiIndex & 1 ? 4 : 6;
4457 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004458 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004459 Mask1[0] = HiIndex & 1 ? 2 : 0;
4460 Mask1[1] = HiIndex & 1 ? 0 : 2;
4461 Mask1[2] = PermMask[2];
4462 Mask1[3] = PermMask[3];
4463 if (Mask1[2] >= 0)
4464 Mask1[2] += 4;
4465 if (Mask1[3] >= 0)
4466 Mask1[3] += 4;
4467 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004468 }
Evan Chengace3c172008-07-22 21:13:36 +00004469 }
4470
4471 // Break it into (shuffle shuffle_hi, shuffle_lo).
4472 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004473 SmallVector<int,8> LoMask(4U, -1);
4474 SmallVector<int,8> HiMask(4U, -1);
4475
4476 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004477 unsigned MaskIdx = 0;
4478 unsigned LoIdx = 0;
4479 unsigned HiIdx = 2;
4480 for (unsigned i = 0; i != 4; ++i) {
4481 if (i == 2) {
4482 MaskPtr = &HiMask;
4483 MaskIdx = 1;
4484 LoIdx = 0;
4485 HiIdx = 2;
4486 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 int Idx = PermMask[i];
4488 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004489 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004490 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004491 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004493 LoIdx++;
4494 } else {
4495 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004497 HiIdx++;
4498 }
4499 }
4500
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4502 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4503 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004504 for (unsigned i = 0; i != 4; ++i) {
4505 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004507 } else {
4508 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004509 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004510 }
4511 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004513}
4514
Dan Gohman475871a2008-07-27 21:46:04 +00004515SDValue
4516X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004517 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004518 SDValue V1 = Op.getOperand(0);
4519 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004520 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004521 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004522 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004523 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004524 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4525 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004526 bool V1IsSplat = false;
4527 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004528
Nate Begeman9008ca62009-04-27 18:41:29 +00004529 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004530 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004531
Nate Begeman9008ca62009-04-27 18:41:29 +00004532 // Promote splats to v4f32.
4533 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004534 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004535 return Op;
4536 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004537 }
4538
Evan Cheng7a831ce2007-12-15 03:00:47 +00004539 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4540 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004541 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004542 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004543 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004544 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004545 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004546 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004547 // FIXME: Figure out a cleaner way to do this.
4548 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004549 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004550 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004551 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004552 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4553 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4554 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004555 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004556 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4558 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004559 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004560 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004561 }
4562 }
Eric Christopherfd179292009-08-27 18:07:15 +00004563
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 if (X86::isPSHUFDMask(SVOp))
4565 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004566
Evan Chengf26ffe92008-05-29 08:22:04 +00004567 // Check if this can be converted into a logical shift.
4568 bool isLeft = false;
4569 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004570 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004571 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004572 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004573 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004574 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004575 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004576 EVT EltVT = VT.getVectorElementType();
4577 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004578 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004579 }
Eric Christopherfd179292009-08-27 18:07:15 +00004580
Nate Begeman9008ca62009-04-27 18:41:29 +00004581 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004582 if (V1IsUndef)
4583 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004584 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004585 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004586 if (!isMMX)
4587 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004588 }
Eric Christopherfd179292009-08-27 18:07:15 +00004589
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 // FIXME: fold these into legal mask.
4591 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4592 X86::isMOVSLDUPMask(SVOp) ||
4593 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004594 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004595 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004596 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004597
Nate Begeman9008ca62009-04-27 18:41:29 +00004598 if (ShouldXformToMOVHLPS(SVOp) ||
4599 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4600 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004601
Evan Chengf26ffe92008-05-29 08:22:04 +00004602 if (isShift) {
4603 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004604 EVT EltVT = VT.getVectorElementType();
4605 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004606 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004607 }
Eric Christopherfd179292009-08-27 18:07:15 +00004608
Evan Cheng9eca5e82006-10-25 21:49:50 +00004609 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004610 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4611 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004612 V1IsSplat = isSplatVector(V1.getNode());
4613 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004614
Chris Lattner8a594482007-11-25 00:24:49 +00004615 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004616 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 Op = CommuteVectorShuffle(SVOp, DAG);
4618 SVOp = cast<ShuffleVectorSDNode>(Op);
4619 V1 = SVOp->getOperand(0);
4620 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004621 std::swap(V1IsSplat, V2IsSplat);
4622 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004623 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004624 }
4625
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4627 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004628 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004629 return V1;
4630 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4631 // the instruction selector will not match, so get a canonical MOVL with
4632 // swapped operands to undo the commute.
4633 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004634 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004635
Nate Begeman9008ca62009-04-27 18:41:29 +00004636 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4637 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4638 X86::isUNPCKLMask(SVOp) ||
4639 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004640 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004641
Evan Cheng9bbbb982006-10-25 20:48:19 +00004642 if (V2IsSplat) {
4643 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004644 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004645 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004646 SDValue NewMask = NormalizeMask(SVOp, DAG);
4647 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4648 if (NSVOp != SVOp) {
4649 if (X86::isUNPCKLMask(NSVOp, true)) {
4650 return NewMask;
4651 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4652 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004653 }
4654 }
4655 }
4656
Evan Cheng9eca5e82006-10-25 21:49:50 +00004657 if (Commuted) {
4658 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 // FIXME: this seems wrong.
4660 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4661 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4662 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4663 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4664 X86::isUNPCKLMask(NewSVOp) ||
4665 X86::isUNPCKHMask(NewSVOp))
4666 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004667 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004668
Nate Begemanb9a47b82009-02-23 08:49:38 +00004669 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004670
4671 // Normalize the node to match x86 shuffle ops if needed
4672 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4673 return CommuteVectorShuffle(SVOp, DAG);
4674
4675 // Check for legal shuffle and return?
4676 SmallVector<int, 16> PermMask;
4677 SVOp->getMask(PermMask);
4678 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004679 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004680
Evan Cheng14b32e12007-12-11 01:46:18 +00004681 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004683 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004684 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004685 return NewOp;
4686 }
4687
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004690 if (NewOp.getNode())
4691 return NewOp;
4692 }
Eric Christopherfd179292009-08-27 18:07:15 +00004693
Evan Chengace3c172008-07-22 21:13:36 +00004694 // Handle all 4 wide cases with a number of shuffles except for MMX.
4695 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004697
Dan Gohman475871a2008-07-27 21:46:04 +00004698 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004699}
4700
Dan Gohman475871a2008-07-27 21:46:04 +00004701SDValue
4702X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004703 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004704 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004705 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004706 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004708 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004710 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004711 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004712 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004713 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4714 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4715 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4717 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004718 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004719 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004720 Op.getOperand(0)),
4721 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004722 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004723 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004725 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004726 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004728 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4729 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004730 // result has a single use which is a store or a bitcast to i32. And in
4731 // the case of a store, it's not worth it if the index is a constant 0,
4732 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004733 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004734 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004735 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004736 if ((User->getOpcode() != ISD::STORE ||
4737 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4738 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004739 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004741 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4743 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004744 Op.getOperand(0)),
4745 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4747 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004748 // ExtractPS works with constant index.
4749 if (isa<ConstantSDNode>(Op.getOperand(1)))
4750 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004751 }
Dan Gohman475871a2008-07-27 21:46:04 +00004752 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004753}
4754
4755
Dan Gohman475871a2008-07-27 21:46:04 +00004756SDValue
4757X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004758 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004759 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004760
Evan Cheng62a3f152008-03-24 21:52:23 +00004761 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004762 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004763 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004764 return Res;
4765 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004766
Owen Andersone50ed302009-08-10 22:56:29 +00004767 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004768 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004769 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004770 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004771 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004772 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004773 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004774 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4775 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004776 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004778 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004779 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004780 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004781 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004782 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004783 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004784 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004785 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004786 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004787 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004788 if (Idx == 0)
4789 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004790
Evan Cheng0db9fe62006-04-25 20:13:52 +00004791 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004792 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004793 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004794 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004795 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004796 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004797 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004798 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004799 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4800 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4801 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004802 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004803 if (Idx == 0)
4804 return Op;
4805
4806 // UNPCKHPD the element to the lowest double word, then movsd.
4807 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4808 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004809 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004810 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004811 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004812 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004813 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004814 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004815 }
4816
Dan Gohman475871a2008-07-27 21:46:04 +00004817 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004818}
4819
Dan Gohman475871a2008-07-27 21:46:04 +00004820SDValue
4821X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004822 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004823 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004824 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004825
Dan Gohman475871a2008-07-27 21:46:04 +00004826 SDValue N0 = Op.getOperand(0);
4827 SDValue N1 = Op.getOperand(1);
4828 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004829
Dan Gohman8a55ce42009-09-23 21:02:20 +00004830 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004831 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004832 unsigned Opc;
4833 if (VT == MVT::v8i16)
4834 Opc = X86ISD::PINSRW;
4835 else if (VT == MVT::v4i16)
4836 Opc = X86ISD::MMX_PINSRW;
4837 else if (VT == MVT::v16i8)
4838 Opc = X86ISD::PINSRB;
4839 else
4840 Opc = X86ISD::PINSRB;
4841
Nate Begeman14d12ca2008-02-11 04:19:36 +00004842 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4843 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004844 if (N1.getValueType() != MVT::i32)
4845 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4846 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004847 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004848 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004849 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004850 // Bits [7:6] of the constant are the source select. This will always be
4851 // zero here. The DAG Combiner may combine an extract_elt index into these
4852 // bits. For example (insert (extract, 3), 2) could be matched by putting
4853 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004854 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004855 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004856 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004857 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004858 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004859 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004860 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004861 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004862 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004863 // PINSR* works with constant index.
4864 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004865 }
Dan Gohman475871a2008-07-27 21:46:04 +00004866 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004867}
4868
Dan Gohman475871a2008-07-27 21:46:04 +00004869SDValue
4870X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004871 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004872 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004873
4874 if (Subtarget->hasSSE41())
4875 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4876
Dan Gohman8a55ce42009-09-23 21:02:20 +00004877 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004878 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004879
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004880 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004881 SDValue N0 = Op.getOperand(0);
4882 SDValue N1 = Op.getOperand(1);
4883 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004884
Dan Gohman8a55ce42009-09-23 21:02:20 +00004885 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004886 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4887 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 if (N1.getValueType() != MVT::i32)
4889 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4890 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004891 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004892 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4893 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004894 }
Dan Gohman475871a2008-07-27 21:46:04 +00004895 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896}
4897
Dan Gohman475871a2008-07-27 21:46:04 +00004898SDValue
4899X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004900 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 if (Op.getValueType() == MVT::v2f32)
4902 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4903 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4904 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004905 Op.getOperand(0))));
4906
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4908 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004909
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4911 EVT VT = MVT::v2i32;
4912 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004913 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004914 case MVT::v16i8:
4915 case MVT::v8i16:
4916 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004917 break;
4918 }
Dale Johannesenace16102009-02-03 19:33:06 +00004919 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4920 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004921}
4922
Bill Wendling056292f2008-09-16 21:48:12 +00004923// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4924// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4925// one of the above mentioned nodes. It has to be wrapped because otherwise
4926// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4927// be used to form addressing mode. These wrapped nodes will be selected
4928// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004929SDValue
4930X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004931 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004932
Chris Lattner41621a22009-06-26 19:22:52 +00004933 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4934 // global base reg.
4935 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004936 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004937 CodeModel::Model M = getTargetMachine().getCodeModel();
4938
Chris Lattner4f066492009-07-11 20:29:19 +00004939 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004940 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004941 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004942 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004943 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004944 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004945 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004946
Evan Cheng1606e8e2009-03-13 07:51:59 +00004947 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004948 CP->getAlignment(),
4949 CP->getOffset(), OpFlag);
4950 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004951 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004952 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004953 if (OpFlag) {
4954 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004955 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004956 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004957 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004958 }
4959
4960 return Result;
4961}
4962
Chris Lattner18c59872009-06-27 04:16:01 +00004963SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4964 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004965
Chris Lattner18c59872009-06-27 04:16:01 +00004966 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4967 // global base reg.
4968 unsigned char OpFlag = 0;
4969 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004970 CodeModel::Model M = getTargetMachine().getCodeModel();
4971
Chris Lattner4f066492009-07-11 20:29:19 +00004972 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004973 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004974 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004975 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004976 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004977 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004978 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004979
Chris Lattner18c59872009-06-27 04:16:01 +00004980 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4981 OpFlag);
4982 DebugLoc DL = JT->getDebugLoc();
4983 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004984
Chris Lattner18c59872009-06-27 04:16:01 +00004985 // With PIC, the address is actually $g + Offset.
4986 if (OpFlag) {
4987 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4988 DAG.getNode(X86ISD::GlobalBaseReg,
4989 DebugLoc::getUnknownLoc(), getPointerTy()),
4990 Result);
4991 }
Eric Christopherfd179292009-08-27 18:07:15 +00004992
Chris Lattner18c59872009-06-27 04:16:01 +00004993 return Result;
4994}
4995
4996SDValue
4997X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4998 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004999
Chris Lattner18c59872009-06-27 04:16:01 +00005000 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5001 // global base reg.
5002 unsigned char OpFlag = 0;
5003 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005004 CodeModel::Model M = getTargetMachine().getCodeModel();
5005
Chris Lattner4f066492009-07-11 20:29:19 +00005006 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005007 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005008 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005009 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005010 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005011 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005012 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005013
Chris Lattner18c59872009-06-27 04:16:01 +00005014 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005015
Chris Lattner18c59872009-06-27 04:16:01 +00005016 DebugLoc DL = Op.getDebugLoc();
5017 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005018
5019
Chris Lattner18c59872009-06-27 04:16:01 +00005020 // With PIC, the address is actually $g + Offset.
5021 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005022 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005023 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5024 DAG.getNode(X86ISD::GlobalBaseReg,
5025 DebugLoc::getUnknownLoc(),
5026 getPointerTy()),
5027 Result);
5028 }
Eric Christopherfd179292009-08-27 18:07:15 +00005029
Chris Lattner18c59872009-06-27 04:16:01 +00005030 return Result;
5031}
5032
Dan Gohman475871a2008-07-27 21:46:04 +00005033SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005034X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005035 // Create the TargetBlockAddressAddress node.
5036 unsigned char OpFlags =
5037 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005038 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005039 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5040 DebugLoc dl = Op.getDebugLoc();
5041 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5042 /*isTarget=*/true, OpFlags);
5043
Dan Gohmanf705adb2009-10-30 01:28:02 +00005044 if (Subtarget->isPICStyleRIPRel() &&
5045 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005046 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5047 else
5048 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005049
Dan Gohman29cbade2009-11-20 23:18:13 +00005050 // With PIC, the address is actually $g + Offset.
5051 if (isGlobalRelativeToPICBase(OpFlags)) {
5052 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5053 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5054 Result);
5055 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005056
5057 return Result;
5058}
5059
5060SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005061X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005062 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005063 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005064 // Create the TargetGlobalAddress node, folding in the constant
5065 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005066 unsigned char OpFlags =
5067 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005068 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005069 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005070 if (OpFlags == X86II::MO_NO_FLAG &&
5071 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005072 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005073 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005074 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005075 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005076 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005077 }
Eric Christopherfd179292009-08-27 18:07:15 +00005078
Chris Lattner4f066492009-07-11 20:29:19 +00005079 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005080 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005081 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5082 else
5083 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005084
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005085 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005086 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005087 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5088 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005089 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005091
Chris Lattner36c25012009-07-10 07:34:39 +00005092 // For globals that require a load from a stub to get the address, emit the
5093 // load.
5094 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005095 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005096 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005097
Dan Gohman6520e202008-10-18 02:06:02 +00005098 // If there was a non-zero offset that we didn't fold, create an explicit
5099 // addition for it.
5100 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005101 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005102 DAG.getConstant(Offset, getPointerTy()));
5103
Evan Cheng0db9fe62006-04-25 20:13:52 +00005104 return Result;
5105}
5106
Evan Chengda43bcf2008-09-24 00:05:32 +00005107SDValue
5108X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5109 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005110 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005111 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005112}
5113
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005114static SDValue
5115GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005116 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005117 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005118 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005119 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005120 DebugLoc dl = GA->getDebugLoc();
5121 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5122 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005123 GA->getOffset(),
5124 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005125 if (InFlag) {
5126 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005127 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005128 } else {
5129 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005130 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005131 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005132
5133 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5134 MFI->setHasCalls(true);
5135
Rafael Espindola15f1b662009-04-24 12:59:40 +00005136 SDValue Flag = Chain.getValue(1);
5137 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005138}
5139
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005140// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005141static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005142LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005143 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005144 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005145 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5146 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005147 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005148 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005149 PtrVT), InFlag);
5150 InFlag = Chain.getValue(1);
5151
Chris Lattnerb903bed2009-06-26 21:20:29 +00005152 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005153}
5154
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005155// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005156static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005157LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005158 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005159 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5160 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005161}
5162
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005163// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5164// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005165static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005166 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005167 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005168 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005169 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005170 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5171 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005172 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005173 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005174
5175 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005176 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005177
Chris Lattnerb903bed2009-06-26 21:20:29 +00005178 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005179 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5180 // initialexec.
5181 unsigned WrapperKind = X86ISD::Wrapper;
5182 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005183 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005184 } else if (is64Bit) {
5185 assert(model == TLSModel::InitialExec);
5186 OperandFlags = X86II::MO_GOTTPOFF;
5187 WrapperKind = X86ISD::WrapperRIP;
5188 } else {
5189 assert(model == TLSModel::InitialExec);
5190 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005191 }
Eric Christopherfd179292009-08-27 18:07:15 +00005192
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005193 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5194 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005195 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005196 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005197 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005198
Rafael Espindola9a580232009-02-27 13:37:18 +00005199 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005200 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005201 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005202
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005203 // The address of the thread local variable is the add of the thread
5204 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005205 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005206}
5207
Dan Gohman475871a2008-07-27 21:46:04 +00005208SDValue
5209X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005210 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005211 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005212 assert(Subtarget->isTargetELF() &&
5213 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005214 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005215 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005216
Chris Lattnerb903bed2009-06-26 21:20:29 +00005217 // If GV is an alias then use the aliasee for determining
5218 // thread-localness.
5219 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5220 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005221
Chris Lattnerb903bed2009-06-26 21:20:29 +00005222 TLSModel::Model model = getTLSModel(GV,
5223 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005224
Chris Lattnerb903bed2009-06-26 21:20:29 +00005225 switch (model) {
5226 case TLSModel::GeneralDynamic:
5227 case TLSModel::LocalDynamic: // not implemented
5228 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005229 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005230 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005231
Chris Lattnerb903bed2009-06-26 21:20:29 +00005232 case TLSModel::InitialExec:
5233 case TLSModel::LocalExec:
5234 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5235 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005236 }
Eric Christopherfd179292009-08-27 18:07:15 +00005237
Torok Edwinc23197a2009-07-14 16:55:14 +00005238 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005239 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005240}
5241
Evan Cheng0db9fe62006-04-25 20:13:52 +00005242
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005243/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005244/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005245SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005246 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005247 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005248 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005249 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005250 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005251 SDValue ShOpLo = Op.getOperand(0);
5252 SDValue ShOpHi = Op.getOperand(1);
5253 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005254 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005256 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005257
Dan Gohman475871a2008-07-27 21:46:04 +00005258 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005259 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005260 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5261 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005262 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005263 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5264 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005265 }
Evan Chenge3413162006-01-09 18:33:28 +00005266
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5268 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005269 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005271
Dan Gohman475871a2008-07-27 21:46:04 +00005272 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005273 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005274 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5275 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005276
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005277 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005278 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5279 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005280 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005281 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5282 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005283 }
5284
Dan Gohman475871a2008-07-27 21:46:04 +00005285 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005286 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287}
Evan Chenga3195e82006-01-12 22:54:21 +00005288
Dan Gohman475871a2008-07-27 21:46:04 +00005289SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005290 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005291
5292 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005294 return Op;
5295 }
5296 return SDValue();
5297 }
5298
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005300 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005301
Eli Friedman36df4992009-05-27 00:47:34 +00005302 // These are really Legal; return the operand so the caller accepts it as
5303 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005305 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005306 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005307 Subtarget->is64Bit()) {
5308 return Op;
5309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005310
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005311 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005312 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005314 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005315 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005316 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005317 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005318 PseudoSourceValue::getFixedStack(SSFI), 0,
5319 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005320 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5321}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005322
Owen Andersone50ed302009-08-10 22:56:29 +00005323SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005324 SDValue StackSlot,
5325 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005326 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005327 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005328 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005329 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005330 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005331 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005332 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005333 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005334 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005335 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005336 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005337
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005338 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005339 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005340 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341
5342 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5343 // shouldn't be necessary except that RFP cannot be live across
5344 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005345 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005346 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005347 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005348 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005349 SDValue Ops[] = {
5350 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5351 };
5352 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005353 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005354 PseudoSourceValue::getFixedStack(SSFI), 0,
5355 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005356 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005357
Evan Cheng0db9fe62006-04-25 20:13:52 +00005358 return Result;
5359}
5360
Bill Wendling8b8a6362009-01-17 03:56:04 +00005361// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5362SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5363 // This algorithm is not obvious. Here it is in C code, more or less:
5364 /*
5365 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5366 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5367 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005368
Bill Wendling8b8a6362009-01-17 03:56:04 +00005369 // Copy ints to xmm registers.
5370 __m128i xh = _mm_cvtsi32_si128( hi );
5371 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005372
Bill Wendling8b8a6362009-01-17 03:56:04 +00005373 // Combine into low half of a single xmm register.
5374 __m128i x = _mm_unpacklo_epi32( xh, xl );
5375 __m128d d;
5376 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005377
Bill Wendling8b8a6362009-01-17 03:56:04 +00005378 // Merge in appropriate exponents to give the integer bits the right
5379 // magnitude.
5380 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005381
Bill Wendling8b8a6362009-01-17 03:56:04 +00005382 // Subtract away the biases to deal with the IEEE-754 double precision
5383 // implicit 1.
5384 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005385
Bill Wendling8b8a6362009-01-17 03:56:04 +00005386 // All conversions up to here are exact. The correctly rounded result is
5387 // calculated using the current rounding mode using the following
5388 // horizontal add.
5389 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5390 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5391 // store doesn't really need to be here (except
5392 // maybe to zero the other double)
5393 return sd;
5394 }
5395 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005396
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005397 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005398 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005399
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005400 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005401 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005402 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5403 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5404 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5405 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005406 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005407 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005408
Bill Wendling8b8a6362009-01-17 03:56:04 +00005409 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005410 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005411 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005412 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005413 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005414 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005415 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005416
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5418 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005419 Op.getOperand(0),
5420 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005421 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5422 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005423 Op.getOperand(0),
5424 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005425 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5426 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005427 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005428 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5430 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5431 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005432 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005433 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005435
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005436 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005437 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005438 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5439 DAG.getUNDEF(MVT::v2f64), ShufMask);
5440 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5441 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005442 DAG.getIntPtrConstant(0));
5443}
5444
Bill Wendling8b8a6362009-01-17 03:56:04 +00005445// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5446SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005447 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005448 // FP constant to bias correct the final result.
5449 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005450 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005451
5452 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005453 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5454 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005455 Op.getOperand(0),
5456 DAG.getIntPtrConstant(0)));
5457
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5459 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005460 DAG.getIntPtrConstant(0));
5461
5462 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005463 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5464 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005465 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005466 MVT::v2f64, Load)),
5467 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005468 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005469 MVT::v2f64, Bias)));
5470 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5471 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005472 DAG.getIntPtrConstant(0));
5473
5474 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005476
5477 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005478 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005479
Owen Anderson825b72b2009-08-11 20:47:22 +00005480 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005481 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005482 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005484 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005485 }
5486
5487 // Handle final rounding.
5488 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005489}
5490
5491SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005492 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005493 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005494
Evan Chenga06ec9e2009-01-19 08:08:22 +00005495 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5496 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5497 // the optimization here.
5498 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005499 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005500
Owen Andersone50ed302009-08-10 22:56:29 +00005501 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005503 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005504 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005505 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005506
Bill Wendling8b8a6362009-01-17 03:56:04 +00005507 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005509 return LowerUINT_TO_FP_i32(Op, DAG);
5510 }
5511
Owen Anderson825b72b2009-08-11 20:47:22 +00005512 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005513
5514 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005515 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005516 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5517 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5518 getPointerTy(), StackSlot, WordOff);
5519 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005520 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005522 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005524}
5525
Dan Gohman475871a2008-07-27 21:46:04 +00005526std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005527FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005528 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005529
Owen Andersone50ed302009-08-10 22:56:29 +00005530 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005531
5532 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5534 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005535 }
5536
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5538 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005539 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005540
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005541 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005543 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005544 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005545 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005547 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005548 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005549
Evan Cheng87c89352007-10-15 20:11:21 +00005550 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5551 // stack slot.
5552 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005553 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005554 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005555 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005556
Evan Cheng0db9fe62006-04-25 20:13:52 +00005557 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005559 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5561 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5562 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005563 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005564
Dan Gohman475871a2008-07-27 21:46:04 +00005565 SDValue Chain = DAG.getEntryNode();
5566 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005567 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005568 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005569 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005570 PseudoSourceValue::getFixedStack(SSFI), 0,
5571 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005572 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005573 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005574 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5575 };
Dale Johannesenace16102009-02-03 19:33:06 +00005576 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005577 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005578 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005579 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5580 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005581
Evan Cheng0db9fe62006-04-25 20:13:52 +00005582 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005583 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005585
Chris Lattner27a6c732007-11-24 07:07:01 +00005586 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005587}
5588
Dan Gohman475871a2008-07-27 21:46:04 +00005589SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005590 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 if (Op.getValueType() == MVT::v2i32 &&
5592 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005593 return Op;
5594 }
5595 return SDValue();
5596 }
5597
Eli Friedman948e95a2009-05-23 09:59:16 +00005598 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005599 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005600 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5601 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005602
Chris Lattner27a6c732007-11-24 07:07:01 +00005603 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005604 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005605 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005606}
5607
Eli Friedman948e95a2009-05-23 09:59:16 +00005608SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5609 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5610 SDValue FIST = Vals.first, StackSlot = Vals.second;
5611 assert(FIST.getNode() && "Unexpected failure");
5612
5613 // Load the result.
5614 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005615 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005616}
5617
Dan Gohman475871a2008-07-27 21:46:04 +00005618SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005619 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005620 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005621 EVT VT = Op.getValueType();
5622 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005623 if (VT.isVector())
5624 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005625 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005627 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005628 CV.push_back(C);
5629 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005630 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005631 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005632 CV.push_back(C);
5633 CV.push_back(C);
5634 CV.push_back(C);
5635 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005636 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005637 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005638 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005639 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005640 PseudoSourceValue::getConstantPool(), 0,
5641 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005642 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005643}
5644
Dan Gohman475871a2008-07-27 21:46:04 +00005645SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005646 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005647 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005648 EVT VT = Op.getValueType();
5649 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005650 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005651 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005652 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005654 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005655 CV.push_back(C);
5656 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005657 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005658 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005659 CV.push_back(C);
5660 CV.push_back(C);
5661 CV.push_back(C);
5662 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005663 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005664 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005665 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005666 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005667 PseudoSourceValue::getConstantPool(), 0,
5668 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005669 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005670 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5672 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005673 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005675 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005676 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005677 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005678}
5679
Dan Gohman475871a2008-07-27 21:46:04 +00005680SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005681 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005682 SDValue Op0 = Op.getOperand(0);
5683 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005684 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005685 EVT VT = Op.getValueType();
5686 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005687
5688 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005689 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005690 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005691 SrcVT = VT;
5692 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005693 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005694 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005695 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005696 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005697 }
5698
5699 // At this point the operands and the result should have the same
5700 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005701
Evan Cheng68c47cb2007-01-05 07:55:56 +00005702 // First get the sign bit of second operand.
5703 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005705 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5706 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005707 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005708 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5709 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5710 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5711 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005712 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005713 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005714 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005715 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005716 PseudoSourceValue::getConstantPool(), 0,
5717 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005718 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005719
5720 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005721 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005722 // Op0 is MVT::f32, Op1 is MVT::f64.
5723 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5724 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5725 DAG.getConstant(32, MVT::i32));
5726 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5727 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005728 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005729 }
5730
Evan Cheng73d6cf12007-01-05 21:37:56 +00005731 // Clear first operand sign bit.
5732 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005733 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005734 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5735 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005736 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005737 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5738 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5739 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5740 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005741 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005742 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005743 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005744 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005745 PseudoSourceValue::getConstantPool(), 0,
5746 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005747 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005748
5749 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005750 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005751}
5752
Dan Gohman076aee32009-03-04 19:44:21 +00005753/// Emit nodes that will be selected as "test Op0,Op0", or something
5754/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005755SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5756 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005757 DebugLoc dl = Op.getDebugLoc();
5758
Dan Gohman31125812009-03-07 01:58:32 +00005759 // CF and OF aren't always set the way we want. Determine which
5760 // of these we need.
5761 bool NeedCF = false;
5762 bool NeedOF = false;
5763 switch (X86CC) {
5764 case X86::COND_A: case X86::COND_AE:
5765 case X86::COND_B: case X86::COND_BE:
5766 NeedCF = true;
5767 break;
5768 case X86::COND_G: case X86::COND_GE:
5769 case X86::COND_L: case X86::COND_LE:
5770 case X86::COND_O: case X86::COND_NO:
5771 NeedOF = true;
5772 break;
5773 default: break;
5774 }
5775
Dan Gohman076aee32009-03-04 19:44:21 +00005776 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005777 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5778 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5779 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005780 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005781 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005782 switch (Op.getNode()->getOpcode()) {
5783 case ISD::ADD:
5784 // Due to an isel shortcoming, be conservative if this add is likely to
5785 // be selected as part of a load-modify-store instruction. When the root
5786 // node in a match is a store, isel doesn't know how to remap non-chain
5787 // non-flag uses of other nodes in the match, such as the ADD in this
5788 // case. This leads to the ADD being left around and reselected, with
5789 // the result being two adds in the output.
5790 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5791 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5792 if (UI->getOpcode() == ISD::STORE)
5793 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005794 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005795 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5796 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005797 if (C->getAPIntValue() == 1) {
5798 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005799 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005800 break;
5801 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005802 // An add of negative one (subtract of one) will be selected as a DEC.
5803 if (C->getAPIntValue().isAllOnesValue()) {
5804 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005805 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005806 break;
5807 }
5808 }
Dan Gohman076aee32009-03-04 19:44:21 +00005809 // Otherwise use a regular EFLAGS-setting add.
5810 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005811 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005812 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005813 case ISD::AND: {
5814 // If the primary and result isn't used, don't bother using X86ISD::AND,
5815 // because a TEST instruction will be better.
5816 bool NonFlagUse = false;
5817 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005818 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5819 SDNode *User = *UI;
5820 unsigned UOpNo = UI.getOperandNo();
5821 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5822 // Look pass truncate.
5823 UOpNo = User->use_begin().getOperandNo();
5824 User = *User->use_begin();
5825 }
5826 if (User->getOpcode() != ISD::BRCOND &&
5827 User->getOpcode() != ISD::SETCC &&
5828 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005829 NonFlagUse = true;
5830 break;
5831 }
Evan Cheng17751da2010-01-07 00:54:06 +00005832 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005833 if (!NonFlagUse)
5834 break;
5835 }
5836 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005837 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005838 case ISD::OR:
5839 case ISD::XOR:
5840 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005841 // likely to be selected as part of a load-modify-store instruction.
5842 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5843 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5844 if (UI->getOpcode() == ISD::STORE)
5845 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005846 // Otherwise use a regular EFLAGS-setting instruction.
5847 switch (Op.getNode()->getOpcode()) {
5848 case ISD::SUB: Opcode = X86ISD::SUB; break;
5849 case ISD::OR: Opcode = X86ISD::OR; break;
5850 case ISD::XOR: Opcode = X86ISD::XOR; break;
5851 case ISD::AND: Opcode = X86ISD::AND; break;
5852 default: llvm_unreachable("unexpected operator!");
5853 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005854 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005855 break;
5856 case X86ISD::ADD:
5857 case X86ISD::SUB:
5858 case X86ISD::INC:
5859 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005860 case X86ISD::OR:
5861 case X86ISD::XOR:
5862 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005863 return SDValue(Op.getNode(), 1);
5864 default:
5865 default_case:
5866 break;
5867 }
5868 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005870 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005871 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005872 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005873 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005874 DAG.ReplaceAllUsesWith(Op, New);
5875 return SDValue(New.getNode(), 1);
5876 }
5877 }
5878
5879 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005881 DAG.getConstant(0, Op.getValueType()));
5882}
5883
5884/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5885/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005886SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5887 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005888 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5889 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005890 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005891
5892 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005894}
5895
Evan Chengd40d03e2010-01-06 19:38:29 +00005896/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5897/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00005898static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005899 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00005900 SDValue Op0 = And.getOperand(0);
5901 SDValue Op1 = And.getOperand(1);
5902 if (Op0.getOpcode() == ISD::TRUNCATE)
5903 Op0 = Op0.getOperand(0);
5904 if (Op1.getOpcode() == ISD::TRUNCATE)
5905 Op1 = Op1.getOperand(0);
5906
Evan Chengd40d03e2010-01-06 19:38:29 +00005907 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00005908 if (Op1.getOpcode() == ISD::SHL) {
5909 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
5910 if (And10C->getZExtValue() == 1) {
5911 LHS = Op0;
5912 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005913 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005914 } else if (Op0.getOpcode() == ISD::SHL) {
5915 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
5916 if (And00C->getZExtValue() == 1) {
5917 LHS = Op1;
5918 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00005919 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005920 } else if (Op1.getOpcode() == ISD::Constant) {
5921 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
5922 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00005923 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5924 LHS = AndLHS.getOperand(0);
5925 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005926 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005927 }
Evan Cheng0488db92007-09-25 01:57:46 +00005928
Evan Chengd40d03e2010-01-06 19:38:29 +00005929 if (LHS.getNode()) {
5930 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5931 // instruction. Since the shift amount is in-range-or-undefined, we know
5932 // that doing a bittest on the i16 value is ok. We extend to i32 because
5933 // the encoding for the i16 version is larger than the i32 version.
5934 if (LHS.getValueType() == MVT::i8)
5935 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005936
Evan Chengd40d03e2010-01-06 19:38:29 +00005937 // If the operand types disagree, extend the shift amount to match. Since
5938 // BT ignores high bits (like shifts) we can use anyextend.
5939 if (LHS.getValueType() != RHS.getValueType())
5940 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005941
Evan Chengd40d03e2010-01-06 19:38:29 +00005942 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5943 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5944 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5945 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005946 }
5947
Evan Cheng54de3ea2010-01-05 06:52:31 +00005948 return SDValue();
5949}
5950
5951SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5952 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5953 SDValue Op0 = Op.getOperand(0);
5954 SDValue Op1 = Op.getOperand(1);
5955 DebugLoc dl = Op.getDebugLoc();
5956 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5957
5958 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005959 // Lower (X & (1 << N)) == 0 to BT(X, N).
5960 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5961 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5962 if (Op0.getOpcode() == ISD::AND &&
5963 Op0.hasOneUse() &&
5964 Op1.getOpcode() == ISD::Constant &&
5965 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5966 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5967 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5968 if (NewSetCC.getNode())
5969 return NewSetCC;
5970 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005971
Evan Cheng2c755ba2010-02-27 07:36:59 +00005972 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
5973 if (Op0.getOpcode() == X86ISD::SETCC &&
5974 Op1.getOpcode() == ISD::Constant &&
5975 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
5976 cast<ConstantSDNode>(Op1)->isNullValue()) &&
5977 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5978 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
5979 bool Invert = (CC == ISD::SETNE) ^
5980 cast<ConstantSDNode>(Op1)->isNullValue();
5981 if (Invert)
5982 CCode = X86::GetOppositeBranchCondition(CCode);
5983 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5984 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
5985 }
5986
Chris Lattnere55484e2008-12-25 05:34:37 +00005987 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5988 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005989 if (X86CC == X86::COND_INVALID)
5990 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005991
Dan Gohman31125812009-03-07 01:58:32 +00005992 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005993
5994 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005995 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005996 return DAG.getNode(ISD::AND, dl, MVT::i8,
5997 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5998 DAG.getConstant(X86CC, MVT::i8), Cond),
5999 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006000
Owen Anderson825b72b2009-08-11 20:47:22 +00006001 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6002 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006003}
6004
Dan Gohman475871a2008-07-27 21:46:04 +00006005SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6006 SDValue Cond;
6007 SDValue Op0 = Op.getOperand(0);
6008 SDValue Op1 = Op.getOperand(1);
6009 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006010 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006011 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6012 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006013 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006014
6015 if (isFP) {
6016 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006017 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006018 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6019 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006020 bool Swap = false;
6021
6022 switch (SetCCOpcode) {
6023 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006024 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006025 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006026 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006027 case ISD::SETGT: Swap = true; // Fallthrough
6028 case ISD::SETLT:
6029 case ISD::SETOLT: SSECC = 1; break;
6030 case ISD::SETOGE:
6031 case ISD::SETGE: Swap = true; // Fallthrough
6032 case ISD::SETLE:
6033 case ISD::SETOLE: SSECC = 2; break;
6034 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006035 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006036 case ISD::SETNE: SSECC = 4; break;
6037 case ISD::SETULE: Swap = true;
6038 case ISD::SETUGE: SSECC = 5; break;
6039 case ISD::SETULT: Swap = true;
6040 case ISD::SETUGT: SSECC = 6; break;
6041 case ISD::SETO: SSECC = 7; break;
6042 }
6043 if (Swap)
6044 std::swap(Op0, Op1);
6045
Nate Begemanfb8ead02008-07-25 19:05:58 +00006046 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006047 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006048 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006049 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006050 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6051 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006052 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006053 }
6054 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006055 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006056 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6057 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006058 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006059 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006060 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006061 }
6062 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006063 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006064 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006065
Nate Begeman30a0de92008-07-17 16:51:19 +00006066 // We are handling one of the integer comparisons here. Since SSE only has
6067 // GT and EQ comparisons for integer, swapping operands and multiple
6068 // operations may be required for some comparisons.
6069 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6070 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006071
Owen Anderson825b72b2009-08-11 20:47:22 +00006072 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006073 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006074 case MVT::v8i8:
6075 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6076 case MVT::v4i16:
6077 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6078 case MVT::v2i32:
6079 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6080 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006081 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006082
Nate Begeman30a0de92008-07-17 16:51:19 +00006083 switch (SetCCOpcode) {
6084 default: break;
6085 case ISD::SETNE: Invert = true;
6086 case ISD::SETEQ: Opc = EQOpc; break;
6087 case ISD::SETLT: Swap = true;
6088 case ISD::SETGT: Opc = GTOpc; break;
6089 case ISD::SETGE: Swap = true;
6090 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6091 case ISD::SETULT: Swap = true;
6092 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6093 case ISD::SETUGE: Swap = true;
6094 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6095 }
6096 if (Swap)
6097 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006098
Nate Begeman30a0de92008-07-17 16:51:19 +00006099 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6100 // bits of the inputs before performing those operations.
6101 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006102 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006103 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6104 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006105 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006106 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6107 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006108 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6109 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006110 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006111
Dale Johannesenace16102009-02-03 19:33:06 +00006112 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006113
6114 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006115 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006116 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006117
Nate Begeman30a0de92008-07-17 16:51:19 +00006118 return Result;
6119}
Evan Cheng0488db92007-09-25 01:57:46 +00006120
Evan Cheng370e5342008-12-03 08:38:43 +00006121// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006122static bool isX86LogicalCmp(SDValue Op) {
6123 unsigned Opc = Op.getNode()->getOpcode();
6124 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6125 return true;
6126 if (Op.getResNo() == 1 &&
6127 (Opc == X86ISD::ADD ||
6128 Opc == X86ISD::SUB ||
6129 Opc == X86ISD::SMUL ||
6130 Opc == X86ISD::UMUL ||
6131 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006132 Opc == X86ISD::DEC ||
6133 Opc == X86ISD::OR ||
6134 Opc == X86ISD::XOR ||
6135 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006136 return true;
6137
6138 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006139}
6140
Dan Gohman475871a2008-07-27 21:46:04 +00006141SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006142 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006143 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006144 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006145 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006146
Dan Gohman1a492952009-10-20 16:22:37 +00006147 if (Cond.getOpcode() == ISD::SETCC) {
6148 SDValue NewCond = LowerSETCC(Cond, DAG);
6149 if (NewCond.getNode())
6150 Cond = NewCond;
6151 }
Evan Cheng734503b2006-09-11 02:19:56 +00006152
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006153 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6154 SDValue Op1 = Op.getOperand(1);
6155 SDValue Op2 = Op.getOperand(2);
6156 if (Cond.getOpcode() == X86ISD::SETCC &&
6157 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6158 SDValue Cmp = Cond.getOperand(1);
6159 if (Cmp.getOpcode() == X86ISD::CMP) {
6160 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6161 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6162 ConstantSDNode *RHSC =
6163 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6164 if (N1C && N1C->isAllOnesValue() &&
6165 N2C && N2C->isNullValue() &&
6166 RHSC && RHSC->isNullValue()) {
6167 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006168 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006169 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6170 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6171 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6172 }
6173 }
6174 }
6175
Evan Chengad9c0a32009-12-15 00:53:42 +00006176 // Look pass (and (setcc_carry (cmp ...)), 1).
6177 if (Cond.getOpcode() == ISD::AND &&
6178 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6179 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6180 if (C && C->getAPIntValue() == 1)
6181 Cond = Cond.getOperand(0);
6182 }
6183
Evan Cheng3f41d662007-10-08 22:16:29 +00006184 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6185 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006186 if (Cond.getOpcode() == X86ISD::SETCC ||
6187 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006188 CC = Cond.getOperand(0);
6189
Dan Gohman475871a2008-07-27 21:46:04 +00006190 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006191 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006192 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006193
Evan Cheng3f41d662007-10-08 22:16:29 +00006194 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006195 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006196 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006197 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006198
Chris Lattnerd1980a52009-03-12 06:52:53 +00006199 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6200 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006201 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006202 addTest = false;
6203 }
6204 }
6205
6206 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006207 // Look pass the truncate.
6208 if (Cond.getOpcode() == ISD::TRUNCATE)
6209 Cond = Cond.getOperand(0);
6210
6211 // We know the result of AND is compared against zero. Try to match
6212 // it to BT.
6213 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6214 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6215 if (NewSetCC.getNode()) {
6216 CC = NewSetCC.getOperand(0);
6217 Cond = NewSetCC.getOperand(1);
6218 addTest = false;
6219 }
6220 }
6221 }
6222
6223 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006224 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006225 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006226 }
6227
Evan Cheng0488db92007-09-25 01:57:46 +00006228 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6229 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006230 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6231 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006232 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006233}
6234
Evan Cheng370e5342008-12-03 08:38:43 +00006235// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6236// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6237// from the AND / OR.
6238static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6239 Opc = Op.getOpcode();
6240 if (Opc != ISD::OR && Opc != ISD::AND)
6241 return false;
6242 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6243 Op.getOperand(0).hasOneUse() &&
6244 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6245 Op.getOperand(1).hasOneUse());
6246}
6247
Evan Cheng961d6d42009-02-02 08:19:07 +00006248// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6249// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006250static bool isXor1OfSetCC(SDValue Op) {
6251 if (Op.getOpcode() != ISD::XOR)
6252 return false;
6253 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6254 if (N1C && N1C->getAPIntValue() == 1) {
6255 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6256 Op.getOperand(0).hasOneUse();
6257 }
6258 return false;
6259}
6260
Dan Gohman475871a2008-07-27 21:46:04 +00006261SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006262 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006263 SDValue Chain = Op.getOperand(0);
6264 SDValue Cond = Op.getOperand(1);
6265 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006266 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006267 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006268
Dan Gohman1a492952009-10-20 16:22:37 +00006269 if (Cond.getOpcode() == ISD::SETCC) {
6270 SDValue NewCond = LowerSETCC(Cond, DAG);
6271 if (NewCond.getNode())
6272 Cond = NewCond;
6273 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006274#if 0
6275 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006276 else if (Cond.getOpcode() == X86ISD::ADD ||
6277 Cond.getOpcode() == X86ISD::SUB ||
6278 Cond.getOpcode() == X86ISD::SMUL ||
6279 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006280 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006281#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006282
Evan Chengad9c0a32009-12-15 00:53:42 +00006283 // Look pass (and (setcc_carry (cmp ...)), 1).
6284 if (Cond.getOpcode() == ISD::AND &&
6285 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6286 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6287 if (C && C->getAPIntValue() == 1)
6288 Cond = Cond.getOperand(0);
6289 }
6290
Evan Cheng3f41d662007-10-08 22:16:29 +00006291 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6292 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006293 if (Cond.getOpcode() == X86ISD::SETCC ||
6294 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006295 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006296
Dan Gohman475871a2008-07-27 21:46:04 +00006297 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006298 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006299 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006300 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006301 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006302 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006303 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006304 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006305 default: break;
6306 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006307 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006308 // These can only come from an arithmetic instruction with overflow,
6309 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006310 Cond = Cond.getNode()->getOperand(1);
6311 addTest = false;
6312 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006313 }
Evan Cheng0488db92007-09-25 01:57:46 +00006314 }
Evan Cheng370e5342008-12-03 08:38:43 +00006315 } else {
6316 unsigned CondOpc;
6317 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6318 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006319 if (CondOpc == ISD::OR) {
6320 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6321 // two branches instead of an explicit OR instruction with a
6322 // separate test.
6323 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006324 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006325 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006326 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006327 Chain, Dest, CC, Cmp);
6328 CC = Cond.getOperand(1).getOperand(0);
6329 Cond = Cmp;
6330 addTest = false;
6331 }
6332 } else { // ISD::AND
6333 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6334 // two branches instead of an explicit AND instruction with a
6335 // separate test. However, we only do this if this block doesn't
6336 // have a fall-through edge, because this requires an explicit
6337 // jmp when the condition is false.
6338 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006339 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006340 Op.getNode()->hasOneUse()) {
6341 X86::CondCode CCode =
6342 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6343 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006344 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006345 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6346 // Look for an unconditional branch following this conditional branch.
6347 // We need this because we need to reverse the successors in order
6348 // to implement FCMP_OEQ.
6349 if (User.getOpcode() == ISD::BR) {
6350 SDValue FalseBB = User.getOperand(1);
6351 SDValue NewBR =
6352 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6353 assert(NewBR == User);
6354 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006355
Dale Johannesene4d209d2009-02-03 20:21:25 +00006356 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006357 Chain, Dest, CC, Cmp);
6358 X86::CondCode CCode =
6359 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6360 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006361 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006362 Cond = Cmp;
6363 addTest = false;
6364 }
6365 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006366 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006367 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6368 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6369 // It should be transformed during dag combiner except when the condition
6370 // is set by a arithmetics with overflow node.
6371 X86::CondCode CCode =
6372 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6373 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006374 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006375 Cond = Cond.getOperand(0).getOperand(1);
6376 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006377 }
Evan Cheng0488db92007-09-25 01:57:46 +00006378 }
6379
6380 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006381 // Look pass the truncate.
6382 if (Cond.getOpcode() == ISD::TRUNCATE)
6383 Cond = Cond.getOperand(0);
6384
6385 // We know the result of AND is compared against zero. Try to match
6386 // it to BT.
6387 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6388 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6389 if (NewSetCC.getNode()) {
6390 CC = NewSetCC.getOperand(0);
6391 Cond = NewSetCC.getOperand(1);
6392 addTest = false;
6393 }
6394 }
6395 }
6396
6397 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006398 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006399 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006400 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006401 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006402 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006403}
6404
Anton Korobeynikove060b532007-04-17 19:34:00 +00006405
6406// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6407// Calls to _alloca is needed to probe the stack when allocating more than 4k
6408// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6409// that the guard pages used by the OS virtual memory manager are allocated in
6410// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006411SDValue
6412X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006413 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006414 assert(Subtarget->isTargetCygMing() &&
6415 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006416 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006417
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006418 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006419 SDValue Chain = Op.getOperand(0);
6420 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006421 // FIXME: Ensure alignment here
6422
Dan Gohman475871a2008-07-27 21:46:04 +00006423 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006424
Owen Andersone50ed302009-08-10 22:56:29 +00006425 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006426 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006427
Dale Johannesendd64c412009-02-04 00:33:20 +00006428 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006429 Flag = Chain.getValue(1);
6430
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006431 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006432
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006433 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6434 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006435
Dale Johannesendd64c412009-02-04 00:33:20 +00006436 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006437
Dan Gohman475871a2008-07-27 21:46:04 +00006438 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006439 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006440}
6441
Dan Gohman475871a2008-07-27 21:46:04 +00006442SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006443X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006444 SDValue Chain,
6445 SDValue Dst, SDValue Src,
6446 SDValue Size, unsigned Align,
6447 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006448 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006449 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006450
Bill Wendling6f287b22008-09-30 21:22:07 +00006451 // If not DWORD aligned or size is more than the threshold, call the library.
6452 // The libc version is likely to be faster for these cases. It can use the
6453 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006454 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006455 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006456 ConstantSize->getZExtValue() >
6457 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006458 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006459
6460 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006461 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006462
Bill Wendling6158d842008-10-01 00:59:58 +00006463 if (const char *bzeroEntry = V &&
6464 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006465 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006466 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006467 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006468 TargetLowering::ArgListEntry Entry;
6469 Entry.Node = Dst;
6470 Entry.Ty = IntPtrTy;
6471 Args.push_back(Entry);
6472 Entry.Node = Size;
6473 Args.push_back(Entry);
6474 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006475 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6476 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006477 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006478 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006479 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006480 }
6481
Dan Gohman707e0182008-04-12 04:36:06 +00006482 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006483 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006484 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006485
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006486 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006487 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006488 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006489 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006490 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006491 unsigned BytesLeft = 0;
6492 bool TwoRepStos = false;
6493 if (ValC) {
6494 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006495 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006496
Evan Cheng0db9fe62006-04-25 20:13:52 +00006497 // If the value is a constant, then we can potentially use larger sets.
6498 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006499 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006500 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006501 ValReg = X86::AX;
6502 Val = (Val << 8) | Val;
6503 break;
6504 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006505 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006506 ValReg = X86::EAX;
6507 Val = (Val << 8) | Val;
6508 Val = (Val << 16) | Val;
6509 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006510 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006511 ValReg = X86::RAX;
6512 Val = (Val << 32) | Val;
6513 }
6514 break;
6515 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006516 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006517 ValReg = X86::AL;
6518 Count = DAG.getIntPtrConstant(SizeVal);
6519 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006520 }
6521
Owen Anderson825b72b2009-08-11 20:47:22 +00006522 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006523 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006524 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6525 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006526 }
6527
Dale Johannesen0f502f62009-02-03 22:26:09 +00006528 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006529 InFlag);
6530 InFlag = Chain.getValue(1);
6531 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006532 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006533 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006534 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006535 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006536 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006537
Scott Michelfdc40a02009-02-17 22:15:04 +00006538 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006539 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006540 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006541 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006542 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006543 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006544 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006545 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006546
Owen Anderson825b72b2009-08-11 20:47:22 +00006547 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006548 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6549 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006550
Evan Cheng0db9fe62006-04-25 20:13:52 +00006551 if (TwoRepStos) {
6552 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006553 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006554 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006555 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006556 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6557 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006558 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006559 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006560 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006561 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006562 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6563 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006564 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006565 // Handle the last 1 - 7 bytes.
6566 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006567 EVT AddrVT = Dst.getValueType();
6568 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006569
Dale Johannesen0f502f62009-02-03 22:26:09 +00006570 Chain = DAG.getMemset(Chain, dl,
6571 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006572 DAG.getConstant(Offset, AddrVT)),
6573 Src,
6574 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006575 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006576 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006577
Dan Gohman707e0182008-04-12 04:36:06 +00006578 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006579 return Chain;
6580}
Evan Cheng11e15b32006-04-03 20:53:28 +00006581
Dan Gohman475871a2008-07-27 21:46:04 +00006582SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006583X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006584 SDValue Chain, SDValue Dst, SDValue Src,
6585 SDValue Size, unsigned Align,
6586 bool AlwaysInline,
6587 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006588 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006589 // This requires the copy size to be a constant, preferrably
6590 // within a subtarget-specific limit.
6591 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6592 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006593 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006594 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006595 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006596 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006597
Evan Cheng1887c1c2008-08-21 21:00:15 +00006598 /// If not DWORD aligned, call the library.
6599 if ((Align & 3) != 0)
6600 return SDValue();
6601
6602 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006603 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006604 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006605 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006606
Duncan Sands83ec4b62008-06-06 12:08:01 +00006607 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006608 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006609 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006610 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006611
Dan Gohman475871a2008-07-27 21:46:04 +00006612 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006613 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006614 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006615 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006616 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006617 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006618 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006619 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006620 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006621 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006622 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006623 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006624 InFlag = Chain.getValue(1);
6625
Owen Anderson825b72b2009-08-11 20:47:22 +00006626 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006627 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6628 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6629 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630
Dan Gohman475871a2008-07-27 21:46:04 +00006631 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006632 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006633 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006634 // Handle the last 1 - 7 bytes.
6635 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006636 EVT DstVT = Dst.getValueType();
6637 EVT SrcVT = Src.getValueType();
6638 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006639 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006640 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006641 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006642 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006643 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006644 DAG.getConstant(BytesLeft, SizeVT),
6645 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006646 DstSV, DstSVOff + Offset,
6647 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006648 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006649
Owen Anderson825b72b2009-08-11 20:47:22 +00006650 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006651 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006652}
6653
Dan Gohman475871a2008-07-27 21:46:04 +00006654SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006655 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006656 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006657
Evan Cheng25ab6902006-09-08 06:48:29 +00006658 if (!Subtarget->is64Bit()) {
6659 // vastart just stores the address of the VarArgsFrameIndex slot into the
6660 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006661 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006662 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6663 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006664 }
6665
6666 // __va_list_tag:
6667 // gp_offset (0 - 6 * 8)
6668 // fp_offset (48 - 48 + 8 * 16)
6669 // overflow_arg_area (point to parameters coming in memory).
6670 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006671 SmallVector<SDValue, 8> MemOps;
6672 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006673 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006674 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006675 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6676 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006677 MemOps.push_back(Store);
6678
6679 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006680 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006681 FIN, DAG.getIntPtrConstant(4));
6682 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006683 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006684 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006685 MemOps.push_back(Store);
6686
6687 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006688 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006689 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006690 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006691 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6692 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006693 MemOps.push_back(Store);
6694
6695 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006696 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006697 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006698 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006699 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6700 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006701 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006702 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006703 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006704}
6705
Dan Gohman475871a2008-07-27 21:46:04 +00006706SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006707 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6708 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006709 SDValue Chain = Op.getOperand(0);
6710 SDValue SrcPtr = Op.getOperand(1);
6711 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006712
Torok Edwindac237e2009-07-08 20:53:28 +00006713 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006714 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006715}
6716
Dan Gohman475871a2008-07-27 21:46:04 +00006717SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006718 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006719 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006720 SDValue Chain = Op.getOperand(0);
6721 SDValue DstPtr = Op.getOperand(1);
6722 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006723 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6724 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006725 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006726
Dale Johannesendd64c412009-02-04 00:33:20 +00006727 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006728 DAG.getIntPtrConstant(24), 8, false,
6729 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006730}
6731
Dan Gohman475871a2008-07-27 21:46:04 +00006732SDValue
6733X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006734 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006735 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006736 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006737 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006738 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006739 case Intrinsic::x86_sse_comieq_ss:
6740 case Intrinsic::x86_sse_comilt_ss:
6741 case Intrinsic::x86_sse_comile_ss:
6742 case Intrinsic::x86_sse_comigt_ss:
6743 case Intrinsic::x86_sse_comige_ss:
6744 case Intrinsic::x86_sse_comineq_ss:
6745 case Intrinsic::x86_sse_ucomieq_ss:
6746 case Intrinsic::x86_sse_ucomilt_ss:
6747 case Intrinsic::x86_sse_ucomile_ss:
6748 case Intrinsic::x86_sse_ucomigt_ss:
6749 case Intrinsic::x86_sse_ucomige_ss:
6750 case Intrinsic::x86_sse_ucomineq_ss:
6751 case Intrinsic::x86_sse2_comieq_sd:
6752 case Intrinsic::x86_sse2_comilt_sd:
6753 case Intrinsic::x86_sse2_comile_sd:
6754 case Intrinsic::x86_sse2_comigt_sd:
6755 case Intrinsic::x86_sse2_comige_sd:
6756 case Intrinsic::x86_sse2_comineq_sd:
6757 case Intrinsic::x86_sse2_ucomieq_sd:
6758 case Intrinsic::x86_sse2_ucomilt_sd:
6759 case Intrinsic::x86_sse2_ucomile_sd:
6760 case Intrinsic::x86_sse2_ucomigt_sd:
6761 case Intrinsic::x86_sse2_ucomige_sd:
6762 case Intrinsic::x86_sse2_ucomineq_sd: {
6763 unsigned Opc = 0;
6764 ISD::CondCode CC = ISD::SETCC_INVALID;
6765 switch (IntNo) {
6766 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006767 case Intrinsic::x86_sse_comieq_ss:
6768 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006769 Opc = X86ISD::COMI;
6770 CC = ISD::SETEQ;
6771 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006772 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006773 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006774 Opc = X86ISD::COMI;
6775 CC = ISD::SETLT;
6776 break;
6777 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006778 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006779 Opc = X86ISD::COMI;
6780 CC = ISD::SETLE;
6781 break;
6782 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006783 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006784 Opc = X86ISD::COMI;
6785 CC = ISD::SETGT;
6786 break;
6787 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006788 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006789 Opc = X86ISD::COMI;
6790 CC = ISD::SETGE;
6791 break;
6792 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006793 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006794 Opc = X86ISD::COMI;
6795 CC = ISD::SETNE;
6796 break;
6797 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006798 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006799 Opc = X86ISD::UCOMI;
6800 CC = ISD::SETEQ;
6801 break;
6802 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006803 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 Opc = X86ISD::UCOMI;
6805 CC = ISD::SETLT;
6806 break;
6807 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006808 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809 Opc = X86ISD::UCOMI;
6810 CC = ISD::SETLE;
6811 break;
6812 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006813 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 Opc = X86ISD::UCOMI;
6815 CC = ISD::SETGT;
6816 break;
6817 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006818 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006819 Opc = X86ISD::UCOMI;
6820 CC = ISD::SETGE;
6821 break;
6822 case Intrinsic::x86_sse_ucomineq_ss:
6823 case Intrinsic::x86_sse2_ucomineq_sd:
6824 Opc = X86ISD::UCOMI;
6825 CC = ISD::SETNE;
6826 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006827 }
Evan Cheng734503b2006-09-11 02:19:56 +00006828
Dan Gohman475871a2008-07-27 21:46:04 +00006829 SDValue LHS = Op.getOperand(1);
6830 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006831 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006832 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006833 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6834 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6835 DAG.getConstant(X86CC, MVT::i8), Cond);
6836 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006837 }
Eric Christopher71c67532009-07-29 00:28:05 +00006838 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006839 // an integer value, not just an instruction so lower it to the ptest
6840 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006841 case Intrinsic::x86_sse41_ptestz:
6842 case Intrinsic::x86_sse41_ptestc:
6843 case Intrinsic::x86_sse41_ptestnzc:{
6844 unsigned X86CC = 0;
6845 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006846 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006847 case Intrinsic::x86_sse41_ptestz:
6848 // ZF = 1
6849 X86CC = X86::COND_E;
6850 break;
6851 case Intrinsic::x86_sse41_ptestc:
6852 // CF = 1
6853 X86CC = X86::COND_B;
6854 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006855 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006856 // ZF and CF = 0
6857 X86CC = X86::COND_A;
6858 break;
6859 }
Eric Christopherfd179292009-08-27 18:07:15 +00006860
Eric Christopher71c67532009-07-29 00:28:05 +00006861 SDValue LHS = Op.getOperand(1);
6862 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006863 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6864 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6865 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6866 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006867 }
Evan Cheng5759f972008-05-04 09:15:50 +00006868
6869 // Fix vector shift instructions where the last operand is a non-immediate
6870 // i32 value.
6871 case Intrinsic::x86_sse2_pslli_w:
6872 case Intrinsic::x86_sse2_pslli_d:
6873 case Intrinsic::x86_sse2_pslli_q:
6874 case Intrinsic::x86_sse2_psrli_w:
6875 case Intrinsic::x86_sse2_psrli_d:
6876 case Intrinsic::x86_sse2_psrli_q:
6877 case Intrinsic::x86_sse2_psrai_w:
6878 case Intrinsic::x86_sse2_psrai_d:
6879 case Intrinsic::x86_mmx_pslli_w:
6880 case Intrinsic::x86_mmx_pslli_d:
6881 case Intrinsic::x86_mmx_pslli_q:
6882 case Intrinsic::x86_mmx_psrli_w:
6883 case Intrinsic::x86_mmx_psrli_d:
6884 case Intrinsic::x86_mmx_psrli_q:
6885 case Intrinsic::x86_mmx_psrai_w:
6886 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006887 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006888 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006889 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006890
6891 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006892 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006893 switch (IntNo) {
6894 case Intrinsic::x86_sse2_pslli_w:
6895 NewIntNo = Intrinsic::x86_sse2_psll_w;
6896 break;
6897 case Intrinsic::x86_sse2_pslli_d:
6898 NewIntNo = Intrinsic::x86_sse2_psll_d;
6899 break;
6900 case Intrinsic::x86_sse2_pslli_q:
6901 NewIntNo = Intrinsic::x86_sse2_psll_q;
6902 break;
6903 case Intrinsic::x86_sse2_psrli_w:
6904 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6905 break;
6906 case Intrinsic::x86_sse2_psrli_d:
6907 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6908 break;
6909 case Intrinsic::x86_sse2_psrli_q:
6910 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6911 break;
6912 case Intrinsic::x86_sse2_psrai_w:
6913 NewIntNo = Intrinsic::x86_sse2_psra_w;
6914 break;
6915 case Intrinsic::x86_sse2_psrai_d:
6916 NewIntNo = Intrinsic::x86_sse2_psra_d;
6917 break;
6918 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006919 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006920 switch (IntNo) {
6921 case Intrinsic::x86_mmx_pslli_w:
6922 NewIntNo = Intrinsic::x86_mmx_psll_w;
6923 break;
6924 case Intrinsic::x86_mmx_pslli_d:
6925 NewIntNo = Intrinsic::x86_mmx_psll_d;
6926 break;
6927 case Intrinsic::x86_mmx_pslli_q:
6928 NewIntNo = Intrinsic::x86_mmx_psll_q;
6929 break;
6930 case Intrinsic::x86_mmx_psrli_w:
6931 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6932 break;
6933 case Intrinsic::x86_mmx_psrli_d:
6934 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6935 break;
6936 case Intrinsic::x86_mmx_psrli_q:
6937 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6938 break;
6939 case Intrinsic::x86_mmx_psrai_w:
6940 NewIntNo = Intrinsic::x86_mmx_psra_w;
6941 break;
6942 case Intrinsic::x86_mmx_psrai_d:
6943 NewIntNo = Intrinsic::x86_mmx_psra_d;
6944 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006945 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006946 }
6947 break;
6948 }
6949 }
Mon P Wangefa42202009-09-03 19:56:25 +00006950
6951 // The vector shift intrinsics with scalars uses 32b shift amounts but
6952 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6953 // to be zero.
6954 SDValue ShOps[4];
6955 ShOps[0] = ShAmt;
6956 ShOps[1] = DAG.getConstant(0, MVT::i32);
6957 if (ShAmtVT == MVT::v4i32) {
6958 ShOps[2] = DAG.getUNDEF(MVT::i32);
6959 ShOps[3] = DAG.getUNDEF(MVT::i32);
6960 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6961 } else {
6962 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6963 }
6964
Owen Andersone50ed302009-08-10 22:56:29 +00006965 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006966 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006967 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006968 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006969 Op.getOperand(1), ShAmt);
6970 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006971 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006972}
Evan Cheng72261582005-12-20 06:22:03 +00006973
Dan Gohman475871a2008-07-27 21:46:04 +00006974SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006975 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006976 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006977
6978 if (Depth > 0) {
6979 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6980 SDValue Offset =
6981 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006983 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006984 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006985 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00006986 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00006987 }
6988
6989 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006990 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006991 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00006992 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006993}
6994
Dan Gohman475871a2008-07-27 21:46:04 +00006995SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006996 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6997 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006998 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006999 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007000 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7001 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007002 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007003 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007004 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7005 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007006 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007007}
7008
Dan Gohman475871a2008-07-27 21:46:04 +00007009SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007010 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007011 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007012}
7013
Dan Gohman475871a2008-07-27 21:46:04 +00007014SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007015{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007016 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007017 SDValue Chain = Op.getOperand(0);
7018 SDValue Offset = Op.getOperand(1);
7019 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007020 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007021
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007022 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7023 getPointerTy());
7024 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007025
Dale Johannesene4d209d2009-02-03 20:21:25 +00007026 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007027 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007028 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007029 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007030 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007031 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007032
Dale Johannesene4d209d2009-02-03 20:21:25 +00007033 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007034 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007035 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007036}
7037
Dan Gohman475871a2008-07-27 21:46:04 +00007038SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007039 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007040 SDValue Root = Op.getOperand(0);
7041 SDValue Trmp = Op.getOperand(1); // trampoline
7042 SDValue FPtr = Op.getOperand(2); // nested function
7043 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007044 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007045
Dan Gohman69de1932008-02-06 22:27:42 +00007046 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007047
7048 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007049 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007050
7051 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007052 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7053 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007054
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007055 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7056 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007057
7058 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7059
7060 // Load the pointer to the nested function into R11.
7061 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007062 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007063 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007064 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007065
Owen Anderson825b72b2009-08-11 20:47:22 +00007066 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7067 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007068 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7069 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007070
7071 // Load the 'nest' parameter value into R10.
7072 // R10 is specified in X86CallingConv.td
7073 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007074 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7075 DAG.getConstant(10, MVT::i64));
7076 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007077 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007078
Owen Anderson825b72b2009-08-11 20:47:22 +00007079 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7080 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007081 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7082 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007083
7084 // Jump to the nested function.
7085 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007086 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7087 DAG.getConstant(20, MVT::i64));
7088 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007089 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007090
7091 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007092 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7093 DAG.getConstant(22, MVT::i64));
7094 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007095 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007096
Dan Gohman475871a2008-07-27 21:46:04 +00007097 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007098 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007099 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007100 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007101 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007102 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007103 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007104 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007105
7106 switch (CC) {
7107 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007108 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007109 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007110 case CallingConv::X86_StdCall: {
7111 // Pass 'nest' parameter in ECX.
7112 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007113 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007114
7115 // Check that ECX wasn't needed by an 'inreg' parameter.
7116 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007117 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007118
Chris Lattner58d74912008-03-12 17:45:29 +00007119 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007120 unsigned InRegCount = 0;
7121 unsigned Idx = 1;
7122
7123 for (FunctionType::param_iterator I = FTy->param_begin(),
7124 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007125 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007126 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007127 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007128
7129 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007130 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007131 }
7132 }
7133 break;
7134 }
7135 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007136 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007137 // Pass 'nest' parameter in EAX.
7138 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007139 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007140 break;
7141 }
7142
Dan Gohman475871a2008-07-27 21:46:04 +00007143 SDValue OutChains[4];
7144 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007145
Owen Anderson825b72b2009-08-11 20:47:22 +00007146 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7147 DAG.getConstant(10, MVT::i32));
7148 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007149
Chris Lattnera62fe662010-02-05 19:20:30 +00007150 // This is storing the opcode for MOV32ri.
7151 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007152 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007153 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007154 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007155 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007156
Owen Anderson825b72b2009-08-11 20:47:22 +00007157 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7158 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007159 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7160 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007161
Chris Lattnera62fe662010-02-05 19:20:30 +00007162 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007163 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7164 DAG.getConstant(5, MVT::i32));
7165 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007166 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007167
Owen Anderson825b72b2009-08-11 20:47:22 +00007168 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7169 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007170 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7171 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007172
Dan Gohman475871a2008-07-27 21:46:04 +00007173 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007174 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007175 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007176 }
7177}
7178
Dan Gohman475871a2008-07-27 21:46:04 +00007179SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007180 /*
7181 The rounding mode is in bits 11:10 of FPSR, and has the following
7182 settings:
7183 00 Round to nearest
7184 01 Round to -inf
7185 10 Round to +inf
7186 11 Round to 0
7187
7188 FLT_ROUNDS, on the other hand, expects the following:
7189 -1 Undefined
7190 0 Round to 0
7191 1 Round to nearest
7192 2 Round to +inf
7193 3 Round to -inf
7194
7195 To perform the conversion, we do:
7196 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7197 */
7198
7199 MachineFunction &MF = DAG.getMachineFunction();
7200 const TargetMachine &TM = MF.getTarget();
7201 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7202 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007203 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007204 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007205
7206 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007207 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007208 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007209
Owen Anderson825b72b2009-08-11 20:47:22 +00007210 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007211 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007212
7213 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007214 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7215 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007216
7217 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007218 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007219 DAG.getNode(ISD::SRL, dl, MVT::i16,
7220 DAG.getNode(ISD::AND, dl, MVT::i16,
7221 CWD, DAG.getConstant(0x800, MVT::i16)),
7222 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007223 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 DAG.getNode(ISD::SRL, dl, MVT::i16,
7225 DAG.getNode(ISD::AND, dl, MVT::i16,
7226 CWD, DAG.getConstant(0x400, MVT::i16)),
7227 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007228
Dan Gohman475871a2008-07-27 21:46:04 +00007229 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007230 DAG.getNode(ISD::AND, dl, MVT::i16,
7231 DAG.getNode(ISD::ADD, dl, MVT::i16,
7232 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7233 DAG.getConstant(1, MVT::i16)),
7234 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007235
7236
Duncan Sands83ec4b62008-06-06 12:08:01 +00007237 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007238 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007239}
7240
Dan Gohman475871a2008-07-27 21:46:04 +00007241SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007242 EVT VT = Op.getValueType();
7243 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007244 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007245 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007246
7247 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007248 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007249 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007251 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007252 }
Evan Cheng18efe262007-12-14 02:13:44 +00007253
Evan Cheng152804e2007-12-14 08:30:15 +00007254 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007255 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007256 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007257
7258 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007259 SDValue Ops[] = {
7260 Op,
7261 DAG.getConstant(NumBits+NumBits-1, OpVT),
7262 DAG.getConstant(X86::COND_E, MVT::i8),
7263 Op.getValue(1)
7264 };
7265 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007266
7267 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007268 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007269
Owen Anderson825b72b2009-08-11 20:47:22 +00007270 if (VT == MVT::i8)
7271 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007272 return Op;
7273}
7274
Dan Gohman475871a2008-07-27 21:46:04 +00007275SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007276 EVT VT = Op.getValueType();
7277 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007278 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007279 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007280
7281 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007282 if (VT == MVT::i8) {
7283 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007284 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007285 }
Evan Cheng152804e2007-12-14 08:30:15 +00007286
7287 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007288 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007289 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007290
7291 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007292 SDValue Ops[] = {
7293 Op,
7294 DAG.getConstant(NumBits, OpVT),
7295 DAG.getConstant(X86::COND_E, MVT::i8),
7296 Op.getValue(1)
7297 };
7298 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007299
Owen Anderson825b72b2009-08-11 20:47:22 +00007300 if (VT == MVT::i8)
7301 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007302 return Op;
7303}
7304
Mon P Wangaf9b9522008-12-18 21:42:19 +00007305SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007306 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007307 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007308 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007309
Mon P Wangaf9b9522008-12-18 21:42:19 +00007310 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7311 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7312 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7313 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7314 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7315 //
7316 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7317 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7318 // return AloBlo + AloBhi + AhiBlo;
7319
7320 SDValue A = Op.getOperand(0);
7321 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007322
Dale Johannesene4d209d2009-02-03 20:21:25 +00007323 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007324 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7325 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007326 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007327 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7328 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007329 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007330 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007331 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007332 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007333 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007334 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007335 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007336 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007337 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007338 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007339 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7340 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007341 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007342 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7343 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007344 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7345 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007346 return Res;
7347}
7348
7349
Bill Wendling74c37652008-12-09 22:08:41 +00007350SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7351 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7352 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007353 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7354 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007355 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007356 SDValue LHS = N->getOperand(0);
7357 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007358 unsigned BaseOp = 0;
7359 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007360 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007361
7362 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007363 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007364 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007365 // A subtract of one will be selected as a INC. Note that INC doesn't
7366 // set CF, so we can't do this for UADDO.
7367 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7368 if (C->getAPIntValue() == 1) {
7369 BaseOp = X86ISD::INC;
7370 Cond = X86::COND_O;
7371 break;
7372 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007373 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007374 Cond = X86::COND_O;
7375 break;
7376 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007377 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007378 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007379 break;
7380 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007381 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7382 // set CF, so we can't do this for USUBO.
7383 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7384 if (C->getAPIntValue() == 1) {
7385 BaseOp = X86ISD::DEC;
7386 Cond = X86::COND_O;
7387 break;
7388 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007389 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007390 Cond = X86::COND_O;
7391 break;
7392 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007393 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007394 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007395 break;
7396 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007397 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007398 Cond = X86::COND_O;
7399 break;
7400 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007401 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007402 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007403 break;
7404 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007405
Bill Wendling61edeb52008-12-02 01:06:39 +00007406 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007407 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007409
Bill Wendling61edeb52008-12-02 01:06:39 +00007410 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007413
Bill Wendling61edeb52008-12-02 01:06:39 +00007414 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7415 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007416}
7417
Dan Gohman475871a2008-07-27 21:46:04 +00007418SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007419 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007420 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007421 unsigned Reg = 0;
7422 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007423 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007424 default:
7425 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 case MVT::i8: Reg = X86::AL; size = 1; break;
7427 case MVT::i16: Reg = X86::AX; size = 2; break;
7428 case MVT::i32: Reg = X86::EAX; size = 4; break;
7429 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007430 assert(Subtarget->is64Bit() && "Node not type legal!");
7431 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007432 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007433 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007434 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007435 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007436 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007437 Op.getOperand(1),
7438 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007439 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007440 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007442 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007443 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007444 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007445 return cpOut;
7446}
7447
Duncan Sands1607f052008-12-01 11:39:25 +00007448SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007449 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007450 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007452 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007453 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007454 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007455 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7456 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007457 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007458 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7459 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007460 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007461 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007462 rdx.getValue(1)
7463 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007465}
7466
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007467SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7468 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007469 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007470 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007471 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007472 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007473 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007474 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007475 Node->getOperand(0),
7476 Node->getOperand(1), negOp,
7477 cast<AtomicSDNode>(Node)->getSrcValue(),
7478 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007479}
7480
Evan Cheng0db9fe62006-04-25 20:13:52 +00007481/// LowerOperation - Provide custom lowering hooks for some operations.
7482///
Dan Gohman475871a2008-07-27 21:46:04 +00007483SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007484 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007485 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007486 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7487 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007488 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007489 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007490 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7491 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7492 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7493 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7494 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7495 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007496 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007497 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007498 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007499 case ISD::SHL_PARTS:
7500 case ISD::SRA_PARTS:
7501 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7502 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007503 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007504 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007505 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007506 case ISD::FABS: return LowerFABS(Op, DAG);
7507 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007508 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007509 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007510 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007511 case ISD::SELECT: return LowerSELECT(Op, DAG);
7512 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007513 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007514 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007515 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007516 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007517 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007518 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7519 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007520 case ISD::FRAME_TO_ARGS_OFFSET:
7521 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007522 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007523 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007524 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007525 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007526 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7527 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007528 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007529 case ISD::SADDO:
7530 case ISD::UADDO:
7531 case ISD::SSUBO:
7532 case ISD::USUBO:
7533 case ISD::SMULO:
7534 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007535 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007536 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007537}
7538
Duncan Sands1607f052008-12-01 11:39:25 +00007539void X86TargetLowering::
7540ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7541 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007542 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007543 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007544 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007545
7546 SDValue Chain = Node->getOperand(0);
7547 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007549 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007551 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007552 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007553 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007554 SDValue Result =
7555 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7556 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007557 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007558 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007559 Results.push_back(Result.getValue(2));
7560}
7561
Duncan Sands126d9072008-07-04 11:47:58 +00007562/// ReplaceNodeResults - Replace a node with an illegal result type
7563/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007564void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7565 SmallVectorImpl<SDValue>&Results,
7566 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007567 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007568 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007569 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007570 assert(false && "Do not know how to custom type legalize this operation!");
7571 return;
7572 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007573 std::pair<SDValue,SDValue> Vals =
7574 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007575 SDValue FIST = Vals.first, StackSlot = Vals.second;
7576 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007577 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007578 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007579 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7580 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007581 }
7582 return;
7583 }
7584 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007585 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007586 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007587 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007588 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007589 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007591 eax.getValue(2));
7592 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7593 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007594 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007595 Results.push_back(edx.getValue(1));
7596 return;
7597 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007598 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007599 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007601 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007602 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7603 DAG.getConstant(0, MVT::i32));
7604 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7605 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007606 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7607 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007608 cpInL.getValue(1));
7609 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007610 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7611 DAG.getConstant(0, MVT::i32));
7612 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7613 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007614 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007615 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007616 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007617 swapInL.getValue(1));
7618 SDValue Ops[] = { swapInH.getValue(0),
7619 N->getOperand(1),
7620 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007621 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007622 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007623 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007624 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007625 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007627 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007628 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007629 Results.push_back(cpOutH.getValue(1));
7630 return;
7631 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007632 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007633 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7634 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007635 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007636 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7637 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007638 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007639 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7640 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007641 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007642 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7643 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007644 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007645 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7646 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007647 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007648 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7649 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007650 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007651 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7652 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007653 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007654}
7655
Evan Cheng72261582005-12-20 06:22:03 +00007656const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7657 switch (Opcode) {
7658 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007659 case X86ISD::BSF: return "X86ISD::BSF";
7660 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007661 case X86ISD::SHLD: return "X86ISD::SHLD";
7662 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007663 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007664 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007665 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007666 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007667 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007668 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007669 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7670 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7671 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007672 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007673 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007674 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007675 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007676 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007677 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007678 case X86ISD::COMI: return "X86ISD::COMI";
7679 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007680 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007681 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007682 case X86ISD::CMOV: return "X86ISD::CMOV";
7683 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007684 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007685 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7686 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007687 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007688 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007689 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007690 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007691 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007692 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7693 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007694 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007695 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007696 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007697 case X86ISD::FMAX: return "X86ISD::FMAX";
7698 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007699 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7700 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007701 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007702 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007703 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007704 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007705 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007706 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7707 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007708 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7709 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7710 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7711 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7712 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7713 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007714 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7715 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007716 case X86ISD::VSHL: return "X86ISD::VSHL";
7717 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007718 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7719 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7720 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7721 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7722 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7723 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7724 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7725 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7726 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7727 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007728 case X86ISD::ADD: return "X86ISD::ADD";
7729 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007730 case X86ISD::SMUL: return "X86ISD::SMUL";
7731 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007732 case X86ISD::INC: return "X86ISD::INC";
7733 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007734 case X86ISD::OR: return "X86ISD::OR";
7735 case X86ISD::XOR: return "X86ISD::XOR";
7736 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007737 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007738 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007739 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007740 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007741 }
7742}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007743
Chris Lattnerc9addb72007-03-30 23:15:24 +00007744// isLegalAddressingMode - Return true if the addressing mode represented
7745// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007746bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007747 const Type *Ty) const {
7748 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007749 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007750
Chris Lattnerc9addb72007-03-30 23:15:24 +00007751 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007752 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007753 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007754
Chris Lattnerc9addb72007-03-30 23:15:24 +00007755 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007756 unsigned GVFlags =
7757 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007758
Chris Lattnerdfed4132009-07-10 07:38:24 +00007759 // If a reference to this global requires an extra load, we can't fold it.
7760 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007761 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007762
Chris Lattnerdfed4132009-07-10 07:38:24 +00007763 // If BaseGV requires a register for the PIC base, we cannot also have a
7764 // BaseReg specified.
7765 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007766 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007767
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007768 // If lower 4G is not available, then we must use rip-relative addressing.
7769 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7770 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007771 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007772
Chris Lattnerc9addb72007-03-30 23:15:24 +00007773 switch (AM.Scale) {
7774 case 0:
7775 case 1:
7776 case 2:
7777 case 4:
7778 case 8:
7779 // These scales always work.
7780 break;
7781 case 3:
7782 case 5:
7783 case 9:
7784 // These scales are formed with basereg+scalereg. Only accept if there is
7785 // no basereg yet.
7786 if (AM.HasBaseReg)
7787 return false;
7788 break;
7789 default: // Other stuff never works.
7790 return false;
7791 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007792
Chris Lattnerc9addb72007-03-30 23:15:24 +00007793 return true;
7794}
7795
7796
Evan Cheng2bd122c2007-10-26 01:56:11 +00007797bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007798 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007799 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007800 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7801 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007802 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007803 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007804 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007805}
7806
Owen Andersone50ed302009-08-10 22:56:29 +00007807bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007808 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007809 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007810 unsigned NumBits1 = VT1.getSizeInBits();
7811 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007812 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007813 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007814 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007815}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007816
Dan Gohman97121ba2009-04-08 00:15:30 +00007817bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007818 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007819 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007820}
7821
Owen Andersone50ed302009-08-10 22:56:29 +00007822bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007823 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007824 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007825}
7826
Owen Andersone50ed302009-08-10 22:56:29 +00007827bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007828 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007829 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007830}
7831
Evan Cheng60c07e12006-07-05 22:17:51 +00007832/// isShuffleMaskLegal - Targets can use this to indicate that they only
7833/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7834/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7835/// are assumed to be legal.
7836bool
Eric Christopherfd179292009-08-27 18:07:15 +00007837X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007838 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007839 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007840 if (VT.getSizeInBits() == 64)
7841 return false;
7842
Nate Begemana09008b2009-10-19 02:17:23 +00007843 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007844 return (VT.getVectorNumElements() == 2 ||
7845 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7846 isMOVLMask(M, VT) ||
7847 isSHUFPMask(M, VT) ||
7848 isPSHUFDMask(M, VT) ||
7849 isPSHUFHWMask(M, VT) ||
7850 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007851 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007852 isUNPCKLMask(M, VT) ||
7853 isUNPCKHMask(M, VT) ||
7854 isUNPCKL_v_undef_Mask(M, VT) ||
7855 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007856}
7857
Dan Gohman7d8143f2008-04-09 20:09:42 +00007858bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007859X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007860 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007861 unsigned NumElts = VT.getVectorNumElements();
7862 // FIXME: This collection of masks seems suspect.
7863 if (NumElts == 2)
7864 return true;
7865 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7866 return (isMOVLMask(Mask, VT) ||
7867 isCommutedMOVLMask(Mask, VT, true) ||
7868 isSHUFPMask(Mask, VT) ||
7869 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007870 }
7871 return false;
7872}
7873
7874//===----------------------------------------------------------------------===//
7875// X86 Scheduler Hooks
7876//===----------------------------------------------------------------------===//
7877
Mon P Wang63307c32008-05-05 19:05:59 +00007878// private utility function
7879MachineBasicBlock *
7880X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7881 MachineBasicBlock *MBB,
7882 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007883 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007884 unsigned LoadOpc,
7885 unsigned CXchgOpc,
7886 unsigned copyOpc,
7887 unsigned notOpc,
7888 unsigned EAXreg,
7889 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007890 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007891 // For the atomic bitwise operator, we generate
7892 // thisMBB:
7893 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007894 // ld t1 = [bitinstr.addr]
7895 // op t2 = t1, [bitinstr.val]
7896 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007897 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7898 // bz newMBB
7899 // fallthrough -->nextMBB
7900 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7901 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007902 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007903 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007904
Mon P Wang63307c32008-05-05 19:05:59 +00007905 /// First build the CFG
7906 MachineFunction *F = MBB->getParent();
7907 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007908 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7909 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7910 F->insert(MBBIter, newMBB);
7911 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007912
Mon P Wang63307c32008-05-05 19:05:59 +00007913 // Move all successors to thisMBB to nextMBB
7914 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007915
Mon P Wang63307c32008-05-05 19:05:59 +00007916 // Update thisMBB to fall through to newMBB
7917 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007918
Mon P Wang63307c32008-05-05 19:05:59 +00007919 // newMBB jumps to itself and fall through to nextMBB
7920 newMBB->addSuccessor(nextMBB);
7921 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007922
Mon P Wang63307c32008-05-05 19:05:59 +00007923 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007924 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007925 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007926 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007927 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007928 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007929 int numArgs = bInstr->getNumOperands() - 1;
7930 for (int i=0; i < numArgs; ++i)
7931 argOpers[i] = &bInstr->getOperand(i+1);
7932
7933 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007934 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7935 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007936
Dale Johannesen140be2d2008-08-19 18:47:28 +00007937 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007938 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007939 for (int i=0; i <= lastAddrIndx; ++i)
7940 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007941
Dale Johannesen140be2d2008-08-19 18:47:28 +00007942 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007943 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007944 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007945 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007946 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007947 tt = t1;
7948
Dale Johannesen140be2d2008-08-19 18:47:28 +00007949 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007950 assert((argOpers[valArgIndx]->isReg() ||
7951 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007952 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007953 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007954 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007955 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007956 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007957 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007958 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007959
Dale Johannesene4d209d2009-02-03 20:21:25 +00007960 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007961 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007962
Dale Johannesene4d209d2009-02-03 20:21:25 +00007963 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007964 for (int i=0; i <= lastAddrIndx; ++i)
7965 (*MIB).addOperand(*argOpers[i]);
7966 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007967 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007968 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7969 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007970
Dale Johannesene4d209d2009-02-03 20:21:25 +00007971 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007972 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007973
Mon P Wang63307c32008-05-05 19:05:59 +00007974 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00007975 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007976
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007977 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007978 return nextMBB;
7979}
7980
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007981// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007982MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007983X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7984 MachineBasicBlock *MBB,
7985 unsigned regOpcL,
7986 unsigned regOpcH,
7987 unsigned immOpcL,
7988 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007989 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007990 // For the atomic bitwise operator, we generate
7991 // thisMBB (instructions are in pairs, except cmpxchg8b)
7992 // ld t1,t2 = [bitinstr.addr]
7993 // newMBB:
7994 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7995 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007996 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007997 // mov ECX, EBX <- t5, t6
7998 // mov EAX, EDX <- t1, t2
7999 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8000 // mov t3, t4 <- EAX, EDX
8001 // bz newMBB
8002 // result in out1, out2
8003 // fallthrough -->nextMBB
8004
8005 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8006 const unsigned LoadOpc = X86::MOV32rm;
8007 const unsigned copyOpc = X86::MOV32rr;
8008 const unsigned NotOpc = X86::NOT32r;
8009 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8010 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8011 MachineFunction::iterator MBBIter = MBB;
8012 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008013
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008014 /// First build the CFG
8015 MachineFunction *F = MBB->getParent();
8016 MachineBasicBlock *thisMBB = MBB;
8017 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8018 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8019 F->insert(MBBIter, newMBB);
8020 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008021
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008022 // Move all successors to thisMBB to nextMBB
8023 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008024
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008025 // Update thisMBB to fall through to newMBB
8026 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008027
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008028 // newMBB jumps to itself and fall through to nextMBB
8029 newMBB->addSuccessor(nextMBB);
8030 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008031
Dale Johannesene4d209d2009-02-03 20:21:25 +00008032 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008033 // Insert instructions into newMBB based on incoming instruction
8034 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008035 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008036 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008037 MachineOperand& dest1Oper = bInstr->getOperand(0);
8038 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008039 MachineOperand* argOpers[2 + X86AddrNumOperands];
8040 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008041 argOpers[i] = &bInstr->getOperand(i+2);
8042
Evan Chengad5b52f2010-01-08 19:14:57 +00008043 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008044 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008045
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008046 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008047 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008048 for (int i=0; i <= lastAddrIndx; ++i)
8049 (*MIB).addOperand(*argOpers[i]);
8050 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008051 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008052 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008053 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008054 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008055 MachineOperand newOp3 = *(argOpers[3]);
8056 if (newOp3.isImm())
8057 newOp3.setImm(newOp3.getImm()+4);
8058 else
8059 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008060 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008061 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008062
8063 // t3/4 are defined later, at the bottom of the loop
8064 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8065 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008066 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008067 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008069 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8070
Evan Cheng306b4ca2010-01-08 23:41:50 +00008071 // The subsequent operations should be using the destination registers of
8072 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008073 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008074 t1 = F->getRegInfo().createVirtualRegister(RC);
8075 t2 = F->getRegInfo().createVirtualRegister(RC);
8076 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8077 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008078 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008079 t1 = dest1Oper.getReg();
8080 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008081 }
8082
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008083 int valArgIndx = lastAddrIndx + 1;
8084 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008085 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008086 "invalid operand");
8087 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8088 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008089 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008090 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008091 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008092 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008093 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008094 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008095 (*MIB).addOperand(*argOpers[valArgIndx]);
8096 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008097 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008098 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008099 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008100 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008101 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008102 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008103 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008104 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008105 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008106 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008107
Dale Johannesene4d209d2009-02-03 20:21:25 +00008108 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008109 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008110 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008111 MIB.addReg(t2);
8112
Dale Johannesene4d209d2009-02-03 20:21:25 +00008113 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008114 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008115 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008116 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008117
Dale Johannesene4d209d2009-02-03 20:21:25 +00008118 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008119 for (int i=0; i <= lastAddrIndx; ++i)
8120 (*MIB).addOperand(*argOpers[i]);
8121
8122 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008123 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8124 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008125
Dale Johannesene4d209d2009-02-03 20:21:25 +00008126 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008127 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008128 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008129 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008130
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008131 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008132 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008133
8134 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8135 return nextMBB;
8136}
8137
8138// private utility function
8139MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008140X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8141 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008142 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008143 // For the atomic min/max operator, we generate
8144 // thisMBB:
8145 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008146 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008147 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008148 // cmp t1, t2
8149 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008150 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008151 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8152 // bz newMBB
8153 // fallthrough -->nextMBB
8154 //
8155 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8156 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008157 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008158 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008159
Mon P Wang63307c32008-05-05 19:05:59 +00008160 /// First build the CFG
8161 MachineFunction *F = MBB->getParent();
8162 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008163 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8164 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8165 F->insert(MBBIter, newMBB);
8166 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008167
Dan Gohmand6708ea2009-08-15 01:38:56 +00008168 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008169 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008170
Mon P Wang63307c32008-05-05 19:05:59 +00008171 // Update thisMBB to fall through to newMBB
8172 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008173
Mon P Wang63307c32008-05-05 19:05:59 +00008174 // newMBB jumps to newMBB and fall through to nextMBB
8175 newMBB->addSuccessor(nextMBB);
8176 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008177
Dale Johannesene4d209d2009-02-03 20:21:25 +00008178 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008179 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008180 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008181 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008182 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008183 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008184 int numArgs = mInstr->getNumOperands() - 1;
8185 for (int i=0; i < numArgs; ++i)
8186 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008187
Mon P Wang63307c32008-05-05 19:05:59 +00008188 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008189 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8190 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008191
Mon P Wangab3e7472008-05-05 22:56:23 +00008192 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008193 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008194 for (int i=0; i <= lastAddrIndx; ++i)
8195 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008196
Mon P Wang63307c32008-05-05 19:05:59 +00008197 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008198 assert((argOpers[valArgIndx]->isReg() ||
8199 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008200 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008201
8202 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008203 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008204 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008205 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008206 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008207 (*MIB).addOperand(*argOpers[valArgIndx]);
8208
Dale Johannesene4d209d2009-02-03 20:21:25 +00008209 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008210 MIB.addReg(t1);
8211
Dale Johannesene4d209d2009-02-03 20:21:25 +00008212 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008213 MIB.addReg(t1);
8214 MIB.addReg(t2);
8215
8216 // Generate movc
8217 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008218 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008219 MIB.addReg(t2);
8220 MIB.addReg(t1);
8221
8222 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008224 for (int i=0; i <= lastAddrIndx; ++i)
8225 (*MIB).addOperand(*argOpers[i]);
8226 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008227 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008228 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8229 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008230
Dale Johannesene4d209d2009-02-03 20:21:25 +00008231 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008232 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008233
Mon P Wang63307c32008-05-05 19:05:59 +00008234 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008235 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008236
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008237 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008238 return nextMBB;
8239}
8240
Eric Christopherf83a5de2009-08-27 18:08:16 +00008241// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8242// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008243MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008244X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008245 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008246
8247 MachineFunction *F = BB->getParent();
8248 DebugLoc dl = MI->getDebugLoc();
8249 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8250
8251 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008252 if (memArg)
8253 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8254 else
8255 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008256
8257 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8258
8259 for (unsigned i = 0; i < numArgs; ++i) {
8260 MachineOperand &Op = MI->getOperand(i+1);
8261
8262 if (!(Op.isReg() && Op.isImplicit()))
8263 MIB.addOperand(Op);
8264 }
8265
8266 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8267 .addReg(X86::XMM0);
8268
8269 F->DeleteMachineInstr(MI);
8270
8271 return BB;
8272}
8273
8274MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008275X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8276 MachineInstr *MI,
8277 MachineBasicBlock *MBB) const {
8278 // Emit code to save XMM registers to the stack. The ABI says that the
8279 // number of registers to save is given in %al, so it's theoretically
8280 // possible to do an indirect jump trick to avoid saving all of them,
8281 // however this code takes a simpler approach and just executes all
8282 // of the stores if %al is non-zero. It's less code, and it's probably
8283 // easier on the hardware branch predictor, and stores aren't all that
8284 // expensive anyway.
8285
8286 // Create the new basic blocks. One block contains all the XMM stores,
8287 // and one block is the final destination regardless of whether any
8288 // stores were performed.
8289 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8290 MachineFunction *F = MBB->getParent();
8291 MachineFunction::iterator MBBIter = MBB;
8292 ++MBBIter;
8293 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8294 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8295 F->insert(MBBIter, XMMSaveMBB);
8296 F->insert(MBBIter, EndMBB);
8297
8298 // Set up the CFG.
8299 // Move any original successors of MBB to the end block.
8300 EndMBB->transferSuccessors(MBB);
8301 // The original block will now fall through to the XMM save block.
8302 MBB->addSuccessor(XMMSaveMBB);
8303 // The XMMSaveMBB will fall through to the end block.
8304 XMMSaveMBB->addSuccessor(EndMBB);
8305
8306 // Now add the instructions.
8307 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8308 DebugLoc DL = MI->getDebugLoc();
8309
8310 unsigned CountReg = MI->getOperand(0).getReg();
8311 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8312 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8313
8314 if (!Subtarget->isTargetWin64()) {
8315 // If %al is 0, branch around the XMM save block.
8316 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008317 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008318 MBB->addSuccessor(EndMBB);
8319 }
8320
8321 // In the XMM save block, save all the XMM argument registers.
8322 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8323 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008324 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008325 F->getMachineMemOperand(
8326 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8327 MachineMemOperand::MOStore, Offset,
8328 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008329 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8330 .addFrameIndex(RegSaveFrameIndex)
8331 .addImm(/*Scale=*/1)
8332 .addReg(/*IndexReg=*/0)
8333 .addImm(/*Disp=*/Offset)
8334 .addReg(/*Segment=*/0)
8335 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008336 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008337 }
8338
8339 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8340
8341 return EndMBB;
8342}
Mon P Wang63307c32008-05-05 19:05:59 +00008343
Evan Cheng60c07e12006-07-05 22:17:51 +00008344MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008345X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008346 MachineBasicBlock *BB,
8347 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008348 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8349 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008350
Chris Lattner52600972009-09-02 05:57:00 +00008351 // To "insert" a SELECT_CC instruction, we actually have to insert the
8352 // diamond control-flow pattern. The incoming instruction knows the
8353 // destination vreg to set, the condition code register to branch on, the
8354 // true/false values to select between, and a branch opcode to use.
8355 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8356 MachineFunction::iterator It = BB;
8357 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008358
Chris Lattner52600972009-09-02 05:57:00 +00008359 // thisMBB:
8360 // ...
8361 // TrueVal = ...
8362 // cmpTY ccX, r1, r2
8363 // bCC copy1MBB
8364 // fallthrough --> copy0MBB
8365 MachineBasicBlock *thisMBB = BB;
8366 MachineFunction *F = BB->getParent();
8367 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8368 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8369 unsigned Opc =
8370 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8371 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8372 F->insert(It, copy0MBB);
8373 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008374 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008375 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008376 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008377 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008378 E = BB->succ_end(); I != E; ++I) {
8379 EM->insert(std::make_pair(*I, sinkMBB));
8380 sinkMBB->addSuccessor(*I);
8381 }
8382 // Next, remove all successors of the current block, and add the true
8383 // and fallthrough blocks as its successors.
8384 while (!BB->succ_empty())
8385 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008386 // Add the true and fallthrough blocks as its successors.
8387 BB->addSuccessor(copy0MBB);
8388 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008389
Chris Lattner52600972009-09-02 05:57:00 +00008390 // copy0MBB:
8391 // %FalseValue = ...
8392 // # fallthrough to sinkMBB
8393 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008394
Chris Lattner52600972009-09-02 05:57:00 +00008395 // Update machine-CFG edges
8396 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008397
Chris Lattner52600972009-09-02 05:57:00 +00008398 // sinkMBB:
8399 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8400 // ...
8401 BB = sinkMBB;
8402 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8403 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8404 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8405
8406 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8407 return BB;
8408}
8409
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008410MachineBasicBlock *
8411X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8412 MachineBasicBlock *BB,
8413 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8414 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8415 DebugLoc DL = MI->getDebugLoc();
8416 MachineFunction *F = BB->getParent();
8417
8418 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8419 // non-trivial part is impdef of ESP.
8420 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8421 // mingw-w64.
8422
8423 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8424 .addExternalSymbol("_alloca")
8425 .addReg(X86::EAX, RegState::Implicit)
8426 .addReg(X86::ESP, RegState::Implicit)
8427 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8428 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8429
8430 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8431 return BB;
8432}
Chris Lattner52600972009-09-02 05:57:00 +00008433
8434MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008435X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008436 MachineBasicBlock *BB,
8437 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008438 switch (MI->getOpcode()) {
8439 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008440 case X86::MINGW_ALLOCA:
8441 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008442 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008443 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008444 case X86::CMOV_FR32:
8445 case X86::CMOV_FR64:
8446 case X86::CMOV_V4F32:
8447 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008448 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008449 case X86::CMOV_GR16:
8450 case X86::CMOV_GR32:
8451 case X86::CMOV_RFP32:
8452 case X86::CMOV_RFP64:
8453 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008454 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008455
Dale Johannesen849f2142007-07-03 00:53:03 +00008456 case X86::FP32_TO_INT16_IN_MEM:
8457 case X86::FP32_TO_INT32_IN_MEM:
8458 case X86::FP32_TO_INT64_IN_MEM:
8459 case X86::FP64_TO_INT16_IN_MEM:
8460 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008461 case X86::FP64_TO_INT64_IN_MEM:
8462 case X86::FP80_TO_INT16_IN_MEM:
8463 case X86::FP80_TO_INT32_IN_MEM:
8464 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008465 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8466 DebugLoc DL = MI->getDebugLoc();
8467
Evan Cheng60c07e12006-07-05 22:17:51 +00008468 // Change the floating point control register to use "round towards zero"
8469 // mode when truncating to an integer value.
8470 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008471 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008472 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008473
8474 // Load the old value of the high byte of the control word...
8475 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008476 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008477 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008478 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008479
8480 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008481 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008482 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008483
8484 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008485 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008486
8487 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008488 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008489 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008490
8491 // Get the X86 opcode to use.
8492 unsigned Opc;
8493 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008494 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008495 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8496 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8497 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8498 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8499 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8500 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008501 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8502 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8503 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008504 }
8505
8506 X86AddressMode AM;
8507 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008508 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008509 AM.BaseType = X86AddressMode::RegBase;
8510 AM.Base.Reg = Op.getReg();
8511 } else {
8512 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008513 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008514 }
8515 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008516 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008517 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008518 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008519 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008520 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008521 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008522 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008523 AM.GV = Op.getGlobal();
8524 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008525 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008526 }
Chris Lattner52600972009-09-02 05:57:00 +00008527 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008528 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008529
8530 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008531 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008532
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008533 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008534 return BB;
8535 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008536 // DBG_VALUE. Only the frame index case is done here.
8537 case X86::DBG_VALUE: {
8538 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8539 DebugLoc DL = MI->getDebugLoc();
8540 X86AddressMode AM;
8541 MachineFunction *F = BB->getParent();
8542 AM.BaseType = X86AddressMode::FrameIndexBase;
8543 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8544 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8545 addImm(MI->getOperand(1).getImm()).
8546 addMetadata(MI->getOperand(2).getMetadata());
8547 F->DeleteMachineInstr(MI); // Remove pseudo.
8548 return BB;
8549 }
8550
Eric Christopherb120ab42009-08-18 22:50:32 +00008551 // String/text processing lowering.
8552 case X86::PCMPISTRM128REG:
8553 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8554 case X86::PCMPISTRM128MEM:
8555 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8556 case X86::PCMPESTRM128REG:
8557 return EmitPCMP(MI, BB, 5, false /* in mem */);
8558 case X86::PCMPESTRM128MEM:
8559 return EmitPCMP(MI, BB, 5, true /* in mem */);
8560
8561 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008562 case X86::ATOMAND32:
8563 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008564 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008565 X86::LCMPXCHG32, X86::MOV32rr,
8566 X86::NOT32r, X86::EAX,
8567 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008568 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8570 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008571 X86::LCMPXCHG32, X86::MOV32rr,
8572 X86::NOT32r, X86::EAX,
8573 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008574 case X86::ATOMXOR32:
8575 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008576 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008577 X86::LCMPXCHG32, X86::MOV32rr,
8578 X86::NOT32r, X86::EAX,
8579 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008580 case X86::ATOMNAND32:
8581 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008582 X86::AND32ri, X86::MOV32rm,
8583 X86::LCMPXCHG32, X86::MOV32rr,
8584 X86::NOT32r, X86::EAX,
8585 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008586 case X86::ATOMMIN32:
8587 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8588 case X86::ATOMMAX32:
8589 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8590 case X86::ATOMUMIN32:
8591 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8592 case X86::ATOMUMAX32:
8593 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008594
8595 case X86::ATOMAND16:
8596 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8597 X86::AND16ri, X86::MOV16rm,
8598 X86::LCMPXCHG16, X86::MOV16rr,
8599 X86::NOT16r, X86::AX,
8600 X86::GR16RegisterClass);
8601 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008602 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008603 X86::OR16ri, X86::MOV16rm,
8604 X86::LCMPXCHG16, X86::MOV16rr,
8605 X86::NOT16r, X86::AX,
8606 X86::GR16RegisterClass);
8607 case X86::ATOMXOR16:
8608 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8609 X86::XOR16ri, X86::MOV16rm,
8610 X86::LCMPXCHG16, X86::MOV16rr,
8611 X86::NOT16r, X86::AX,
8612 X86::GR16RegisterClass);
8613 case X86::ATOMNAND16:
8614 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8615 X86::AND16ri, X86::MOV16rm,
8616 X86::LCMPXCHG16, X86::MOV16rr,
8617 X86::NOT16r, X86::AX,
8618 X86::GR16RegisterClass, true);
8619 case X86::ATOMMIN16:
8620 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8621 case X86::ATOMMAX16:
8622 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8623 case X86::ATOMUMIN16:
8624 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8625 case X86::ATOMUMAX16:
8626 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8627
8628 case X86::ATOMAND8:
8629 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8630 X86::AND8ri, X86::MOV8rm,
8631 X86::LCMPXCHG8, X86::MOV8rr,
8632 X86::NOT8r, X86::AL,
8633 X86::GR8RegisterClass);
8634 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008635 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008636 X86::OR8ri, X86::MOV8rm,
8637 X86::LCMPXCHG8, X86::MOV8rr,
8638 X86::NOT8r, X86::AL,
8639 X86::GR8RegisterClass);
8640 case X86::ATOMXOR8:
8641 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8642 X86::XOR8ri, X86::MOV8rm,
8643 X86::LCMPXCHG8, X86::MOV8rr,
8644 X86::NOT8r, X86::AL,
8645 X86::GR8RegisterClass);
8646 case X86::ATOMNAND8:
8647 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8648 X86::AND8ri, X86::MOV8rm,
8649 X86::LCMPXCHG8, X86::MOV8rr,
8650 X86::NOT8r, X86::AL,
8651 X86::GR8RegisterClass, true);
8652 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008653 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008654 case X86::ATOMAND64:
8655 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008656 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008657 X86::LCMPXCHG64, X86::MOV64rr,
8658 X86::NOT64r, X86::RAX,
8659 X86::GR64RegisterClass);
8660 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008661 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8662 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008663 X86::LCMPXCHG64, X86::MOV64rr,
8664 X86::NOT64r, X86::RAX,
8665 X86::GR64RegisterClass);
8666 case X86::ATOMXOR64:
8667 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008668 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008669 X86::LCMPXCHG64, X86::MOV64rr,
8670 X86::NOT64r, X86::RAX,
8671 X86::GR64RegisterClass);
8672 case X86::ATOMNAND64:
8673 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8674 X86::AND64ri32, X86::MOV64rm,
8675 X86::LCMPXCHG64, X86::MOV64rr,
8676 X86::NOT64r, X86::RAX,
8677 X86::GR64RegisterClass, true);
8678 case X86::ATOMMIN64:
8679 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8680 case X86::ATOMMAX64:
8681 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8682 case X86::ATOMUMIN64:
8683 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8684 case X86::ATOMUMAX64:
8685 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008686
8687 // This group does 64-bit operations on a 32-bit host.
8688 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008689 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008690 X86::AND32rr, X86::AND32rr,
8691 X86::AND32ri, X86::AND32ri,
8692 false);
8693 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008694 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008695 X86::OR32rr, X86::OR32rr,
8696 X86::OR32ri, X86::OR32ri,
8697 false);
8698 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008699 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008700 X86::XOR32rr, X86::XOR32rr,
8701 X86::XOR32ri, X86::XOR32ri,
8702 false);
8703 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008704 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008705 X86::AND32rr, X86::AND32rr,
8706 X86::AND32ri, X86::AND32ri,
8707 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008708 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008709 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008710 X86::ADD32rr, X86::ADC32rr,
8711 X86::ADD32ri, X86::ADC32ri,
8712 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008713 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008714 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008715 X86::SUB32rr, X86::SBB32rr,
8716 X86::SUB32ri, X86::SBB32ri,
8717 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008718 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008719 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008720 X86::MOV32rr, X86::MOV32rr,
8721 X86::MOV32ri, X86::MOV32ri,
8722 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008723 case X86::VASTART_SAVE_XMM_REGS:
8724 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008725 }
8726}
8727
8728//===----------------------------------------------------------------------===//
8729// X86 Optimization Hooks
8730//===----------------------------------------------------------------------===//
8731
Dan Gohman475871a2008-07-27 21:46:04 +00008732void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008733 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008734 APInt &KnownZero,
8735 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008736 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008737 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008738 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008739 assert((Opc >= ISD::BUILTIN_OP_END ||
8740 Opc == ISD::INTRINSIC_WO_CHAIN ||
8741 Opc == ISD::INTRINSIC_W_CHAIN ||
8742 Opc == ISD::INTRINSIC_VOID) &&
8743 "Should use MaskedValueIsZero if you don't know whether Op"
8744 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008745
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008746 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008747 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008748 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008749 case X86ISD::ADD:
8750 case X86ISD::SUB:
8751 case X86ISD::SMUL:
8752 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008753 case X86ISD::INC:
8754 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008755 case X86ISD::OR:
8756 case X86ISD::XOR:
8757 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008758 // These nodes' second result is a boolean.
8759 if (Op.getResNo() == 0)
8760 break;
8761 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008762 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008763 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8764 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008765 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008766 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008767}
Chris Lattner259e97c2006-01-31 19:43:35 +00008768
Evan Cheng206ee9d2006-07-07 08:33:52 +00008769/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008770/// node is a GlobalAddress + offset.
8771bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8772 GlobalValue* &GA, int64_t &Offset) const{
8773 if (N->getOpcode() == X86ISD::Wrapper) {
8774 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008775 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008776 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008777 return true;
8778 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008779 }
Evan Chengad4196b2008-05-12 19:56:52 +00008780 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008781}
8782
Nate Begeman9008ca62009-04-27 18:41:29 +00008783static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008784 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008785 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008786 SelectionDAG &DAG, MachineFrameInfo *MFI,
8787 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008788 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008789 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008790 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008791 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008792 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008793 return false;
8794 continue;
8795 }
8796
Dan Gohman475871a2008-07-27 21:46:04 +00008797 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008798 if (!Elt.getNode() ||
8799 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008800 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008801 if (!LDBase) {
8802 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008803 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008804 LDBase = cast<LoadSDNode>(Elt.getNode());
8805 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008806 continue;
8807 }
8808 if (Elt.getOpcode() == ISD::UNDEF)
8809 continue;
8810
Nate Begemanabc01992009-06-05 21:37:30 +00008811 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008812 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008813 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008814 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008815 }
8816 return true;
8817}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008818
8819/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8820/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8821/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008822/// order. In the case of v2i64, it will see if it can rewrite the
8823/// shuffle to be an appropriate build vector so it can take advantage of
8824// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008825static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008826 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008827 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008828 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008829 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008830 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8831 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008832
Eli Friedman7a5e5552009-06-07 06:52:44 +00008833 if (VT.getSizeInBits() != 128)
8834 return SDValue();
8835
Mon P Wang1e955802009-04-03 02:43:30 +00008836 // Try to combine a vector_shuffle into a 128-bit load.
8837 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008838 LoadSDNode *LD = NULL;
8839 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008840 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008841 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008842 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008843
Eli Friedman7a5e5552009-06-07 06:52:44 +00008844 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008845 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008846 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8847 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008848 LD->isVolatile(), LD->isNonTemporal(), 0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008849 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008850 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008851 LD->isVolatile(), LD->isNonTemporal(),
8852 LD->getAlignment());
Eli Friedman7a5e5552009-06-07 06:52:44 +00008853 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008854 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008855 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8856 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008857 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8858 }
8859 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008860}
Evan Chengd880b972008-05-09 21:53:03 +00008861
Chris Lattner83e6c992006-10-04 06:57:07 +00008862/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008863static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008864 const X86Subtarget *Subtarget) {
8865 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008866 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008867 // Get the LHS/RHS of the select.
8868 SDValue LHS = N->getOperand(1);
8869 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008870
Dan Gohman670e5392009-09-21 18:03:22 +00008871 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008872 // instructions match the semantics of the common C idiom x<y?x:y but not
8873 // x<=y?x:y, because of how they handle negative zero (which can be
8874 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008875 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008876 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008877 Cond.getOpcode() == ISD::SETCC) {
8878 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008879
Chris Lattner47b4ce82009-03-11 05:48:52 +00008880 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008881 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008882 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8883 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008884 switch (CC) {
8885 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008886 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008887 // Converting this to a min would handle NaNs incorrectly, and swapping
8888 // the operands would cause it to handle comparisons between positive
8889 // and negative zero incorrectly.
8890 if (!FiniteOnlyFPMath() &&
8891 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8892 if (!UnsafeFPMath &&
8893 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8894 break;
8895 std::swap(LHS, RHS);
8896 }
Dan Gohman670e5392009-09-21 18:03:22 +00008897 Opcode = X86ISD::FMIN;
8898 break;
8899 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008900 // Converting this to a min would handle comparisons between positive
8901 // and negative zero incorrectly.
8902 if (!UnsafeFPMath &&
8903 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8904 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008905 Opcode = X86ISD::FMIN;
8906 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008907 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008908 // Converting this to a min would handle both negative zeros and NaNs
8909 // incorrectly, but we can swap the operands to fix both.
8910 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008911 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008912 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008913 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008914 Opcode = X86ISD::FMIN;
8915 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008916
Dan Gohman670e5392009-09-21 18:03:22 +00008917 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008918 // Converting this to a max would handle comparisons between positive
8919 // and negative zero incorrectly.
8920 if (!UnsafeFPMath &&
8921 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8922 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008923 Opcode = X86ISD::FMAX;
8924 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008925 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008926 // Converting this to a max would handle NaNs incorrectly, and swapping
8927 // the operands would cause it to handle comparisons between positive
8928 // and negative zero incorrectly.
8929 if (!FiniteOnlyFPMath() &&
8930 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8931 if (!UnsafeFPMath &&
8932 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8933 break;
8934 std::swap(LHS, RHS);
8935 }
Dan Gohman670e5392009-09-21 18:03:22 +00008936 Opcode = X86ISD::FMAX;
8937 break;
8938 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008939 // Converting this to a max would handle both negative zeros and NaNs
8940 // incorrectly, but we can swap the operands to fix both.
8941 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008942 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008943 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008944 case ISD::SETGE:
8945 Opcode = X86ISD::FMAX;
8946 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008947 }
Dan Gohman670e5392009-09-21 18:03:22 +00008948 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00008949 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
8950 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008951 switch (CC) {
8952 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008953 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008954 // Converting this to a min would handle comparisons between positive
8955 // and negative zero incorrectly, and swapping the operands would
8956 // cause it to handle NaNs incorrectly.
8957 if (!UnsafeFPMath &&
8958 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
8959 if (!FiniteOnlyFPMath() &&
8960 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8961 break;
8962 std::swap(LHS, RHS);
8963 }
Dan Gohman670e5392009-09-21 18:03:22 +00008964 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008965 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008966 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008967 // Converting this to a min would handle NaNs incorrectly.
8968 if (!UnsafeFPMath &&
8969 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8970 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008971 Opcode = X86ISD::FMIN;
8972 break;
8973 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008974 // Converting this to a min would handle both negative zeros and NaNs
8975 // incorrectly, but we can swap the operands to fix both.
8976 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008977 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008978 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008979 case ISD::SETGE:
8980 Opcode = X86ISD::FMIN;
8981 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008982
Dan Gohman670e5392009-09-21 18:03:22 +00008983 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008984 // Converting this to a max would handle NaNs incorrectly.
8985 if (!FiniteOnlyFPMath() &&
8986 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8987 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008988 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008989 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008990 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008991 // Converting this to a max would handle comparisons between positive
8992 // and negative zero incorrectly, and swapping the operands would
8993 // cause it to handle NaNs incorrectly.
8994 if (!UnsafeFPMath &&
8995 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
8996 if (!FiniteOnlyFPMath() &&
8997 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8998 break;
8999 std::swap(LHS, RHS);
9000 }
Dan Gohman670e5392009-09-21 18:03:22 +00009001 Opcode = X86ISD::FMAX;
9002 break;
9003 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009004 // Converting this to a max would handle both negative zeros and NaNs
9005 // incorrectly, but we can swap the operands to fix both.
9006 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009007 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009008 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009009 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009010 Opcode = X86ISD::FMAX;
9011 break;
9012 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009013 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009014
Chris Lattner47b4ce82009-03-11 05:48:52 +00009015 if (Opcode)
9016 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009017 }
Eric Christopherfd179292009-08-27 18:07:15 +00009018
Chris Lattnerd1980a52009-03-12 06:52:53 +00009019 // If this is a select between two integer constants, try to do some
9020 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009021 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9022 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009023 // Don't do this for crazy integer types.
9024 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9025 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009026 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009027 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009028
Chris Lattnercee56e72009-03-13 05:53:31 +00009029 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009030 // Efficiently invertible.
9031 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9032 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9033 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9034 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009035 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009036 }
Eric Christopherfd179292009-08-27 18:07:15 +00009037
Chris Lattnerd1980a52009-03-12 06:52:53 +00009038 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009039 if (FalseC->getAPIntValue() == 0 &&
9040 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009041 if (NeedsCondInvert) // Invert the condition if needed.
9042 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9043 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009044
Chris Lattnerd1980a52009-03-12 06:52:53 +00009045 // Zero extend the condition if needed.
9046 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009047
Chris Lattnercee56e72009-03-13 05:53:31 +00009048 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009049 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009050 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009051 }
Eric Christopherfd179292009-08-27 18:07:15 +00009052
Chris Lattner97a29a52009-03-13 05:22:11 +00009053 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009054 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009055 if (NeedsCondInvert) // Invert the condition if needed.
9056 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9057 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009058
Chris Lattner97a29a52009-03-13 05:22:11 +00009059 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009060 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9061 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009062 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009063 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009064 }
Eric Christopherfd179292009-08-27 18:07:15 +00009065
Chris Lattnercee56e72009-03-13 05:53:31 +00009066 // Optimize cases that will turn into an LEA instruction. This requires
9067 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009068 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009069 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009070 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009071
Chris Lattnercee56e72009-03-13 05:53:31 +00009072 bool isFastMultiplier = false;
9073 if (Diff < 10) {
9074 switch ((unsigned char)Diff) {
9075 default: break;
9076 case 1: // result = add base, cond
9077 case 2: // result = lea base( , cond*2)
9078 case 3: // result = lea base(cond, cond*2)
9079 case 4: // result = lea base( , cond*4)
9080 case 5: // result = lea base(cond, cond*4)
9081 case 8: // result = lea base( , cond*8)
9082 case 9: // result = lea base(cond, cond*8)
9083 isFastMultiplier = true;
9084 break;
9085 }
9086 }
Eric Christopherfd179292009-08-27 18:07:15 +00009087
Chris Lattnercee56e72009-03-13 05:53:31 +00009088 if (isFastMultiplier) {
9089 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9090 if (NeedsCondInvert) // Invert the condition if needed.
9091 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9092 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009093
Chris Lattnercee56e72009-03-13 05:53:31 +00009094 // Zero extend the condition if needed.
9095 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9096 Cond);
9097 // Scale the condition by the difference.
9098 if (Diff != 1)
9099 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9100 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009101
Chris Lattnercee56e72009-03-13 05:53:31 +00009102 // Add the base if non-zero.
9103 if (FalseC->getAPIntValue() != 0)
9104 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9105 SDValue(FalseC, 0));
9106 return Cond;
9107 }
Eric Christopherfd179292009-08-27 18:07:15 +00009108 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009109 }
9110 }
Eric Christopherfd179292009-08-27 18:07:15 +00009111
Dan Gohman475871a2008-07-27 21:46:04 +00009112 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009113}
9114
Chris Lattnerd1980a52009-03-12 06:52:53 +00009115/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9116static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9117 TargetLowering::DAGCombinerInfo &DCI) {
9118 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009119
Chris Lattnerd1980a52009-03-12 06:52:53 +00009120 // If the flag operand isn't dead, don't touch this CMOV.
9121 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9122 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009123
Chris Lattnerd1980a52009-03-12 06:52:53 +00009124 // If this is a select between two integer constants, try to do some
9125 // optimizations. Note that the operands are ordered the opposite of SELECT
9126 // operands.
9127 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9128 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9129 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9130 // larger than FalseC (the false value).
9131 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009132
Chris Lattnerd1980a52009-03-12 06:52:53 +00009133 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9134 CC = X86::GetOppositeBranchCondition(CC);
9135 std::swap(TrueC, FalseC);
9136 }
Eric Christopherfd179292009-08-27 18:07:15 +00009137
Chris Lattnerd1980a52009-03-12 06:52:53 +00009138 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009139 // This is efficient for any integer data type (including i8/i16) and
9140 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009141 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9142 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009143 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9144 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009145
Chris Lattnerd1980a52009-03-12 06:52:53 +00009146 // Zero extend the condition if needed.
9147 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009148
Chris Lattnerd1980a52009-03-12 06:52:53 +00009149 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9150 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009151 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009152 if (N->getNumValues() == 2) // Dead flag value?
9153 return DCI.CombineTo(N, Cond, SDValue());
9154 return Cond;
9155 }
Eric Christopherfd179292009-08-27 18:07:15 +00009156
Chris Lattnercee56e72009-03-13 05:53:31 +00009157 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9158 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009159 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9160 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009161 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9162 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009163
Chris Lattner97a29a52009-03-13 05:22:11 +00009164 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009165 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9166 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009167 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9168 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009169
Chris Lattner97a29a52009-03-13 05:22:11 +00009170 if (N->getNumValues() == 2) // Dead flag value?
9171 return DCI.CombineTo(N, Cond, SDValue());
9172 return Cond;
9173 }
Eric Christopherfd179292009-08-27 18:07:15 +00009174
Chris Lattnercee56e72009-03-13 05:53:31 +00009175 // Optimize cases that will turn into an LEA instruction. This requires
9176 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009177 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009178 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009179 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009180
Chris Lattnercee56e72009-03-13 05:53:31 +00009181 bool isFastMultiplier = false;
9182 if (Diff < 10) {
9183 switch ((unsigned char)Diff) {
9184 default: break;
9185 case 1: // result = add base, cond
9186 case 2: // result = lea base( , cond*2)
9187 case 3: // result = lea base(cond, cond*2)
9188 case 4: // result = lea base( , cond*4)
9189 case 5: // result = lea base(cond, cond*4)
9190 case 8: // result = lea base( , cond*8)
9191 case 9: // result = lea base(cond, cond*8)
9192 isFastMultiplier = true;
9193 break;
9194 }
9195 }
Eric Christopherfd179292009-08-27 18:07:15 +00009196
Chris Lattnercee56e72009-03-13 05:53:31 +00009197 if (isFastMultiplier) {
9198 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9199 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009200 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9201 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009202 // Zero extend the condition if needed.
9203 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9204 Cond);
9205 // Scale the condition by the difference.
9206 if (Diff != 1)
9207 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9208 DAG.getConstant(Diff, Cond.getValueType()));
9209
9210 // Add the base if non-zero.
9211 if (FalseC->getAPIntValue() != 0)
9212 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9213 SDValue(FalseC, 0));
9214 if (N->getNumValues() == 2) // Dead flag value?
9215 return DCI.CombineTo(N, Cond, SDValue());
9216 return Cond;
9217 }
Eric Christopherfd179292009-08-27 18:07:15 +00009218 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009219 }
9220 }
9221 return SDValue();
9222}
9223
9224
Evan Cheng0b0cd912009-03-28 05:57:29 +00009225/// PerformMulCombine - Optimize a single multiply with constant into two
9226/// in order to implement it with two cheaper instructions, e.g.
9227/// LEA + SHL, LEA + LEA.
9228static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9229 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009230 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9231 return SDValue();
9232
Owen Andersone50ed302009-08-10 22:56:29 +00009233 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009234 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009235 return SDValue();
9236
9237 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9238 if (!C)
9239 return SDValue();
9240 uint64_t MulAmt = C->getZExtValue();
9241 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9242 return SDValue();
9243
9244 uint64_t MulAmt1 = 0;
9245 uint64_t MulAmt2 = 0;
9246 if ((MulAmt % 9) == 0) {
9247 MulAmt1 = 9;
9248 MulAmt2 = MulAmt / 9;
9249 } else if ((MulAmt % 5) == 0) {
9250 MulAmt1 = 5;
9251 MulAmt2 = MulAmt / 5;
9252 } else if ((MulAmt % 3) == 0) {
9253 MulAmt1 = 3;
9254 MulAmt2 = MulAmt / 3;
9255 }
9256 if (MulAmt2 &&
9257 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9258 DebugLoc DL = N->getDebugLoc();
9259
9260 if (isPowerOf2_64(MulAmt2) &&
9261 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9262 // If second multiplifer is pow2, issue it first. We want the multiply by
9263 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9264 // is an add.
9265 std::swap(MulAmt1, MulAmt2);
9266
9267 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009268 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009269 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009270 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009271 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009272 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009273 DAG.getConstant(MulAmt1, VT));
9274
Eric Christopherfd179292009-08-27 18:07:15 +00009275 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009276 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009277 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009278 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009279 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009280 DAG.getConstant(MulAmt2, VT));
9281
9282 // Do not add new nodes to DAG combiner worklist.
9283 DCI.CombineTo(N, NewMul, false);
9284 }
9285 return SDValue();
9286}
9287
Evan Chengad9c0a32009-12-15 00:53:42 +00009288static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9289 SDValue N0 = N->getOperand(0);
9290 SDValue N1 = N->getOperand(1);
9291 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9292 EVT VT = N0.getValueType();
9293
9294 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9295 // since the result of setcc_c is all zero's or all ones.
9296 if (N1C && N0.getOpcode() == ISD::AND &&
9297 N0.getOperand(1).getOpcode() == ISD::Constant) {
9298 SDValue N00 = N0.getOperand(0);
9299 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9300 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9301 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9302 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9303 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9304 APInt ShAmt = N1C->getAPIntValue();
9305 Mask = Mask.shl(ShAmt);
9306 if (Mask != 0)
9307 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9308 N00, DAG.getConstant(Mask, VT));
9309 }
9310 }
9311
9312 return SDValue();
9313}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009314
Nate Begeman740ab032009-01-26 00:52:55 +00009315/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9316/// when possible.
9317static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9318 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009319 EVT VT = N->getValueType(0);
9320 if (!VT.isVector() && VT.isInteger() &&
9321 N->getOpcode() == ISD::SHL)
9322 return PerformSHLCombine(N, DAG);
9323
Nate Begeman740ab032009-01-26 00:52:55 +00009324 // On X86 with SSE2 support, we can transform this to a vector shift if
9325 // all elements are shifted by the same amount. We can't do this in legalize
9326 // because the a constant vector is typically transformed to a constant pool
9327 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009328 if (!Subtarget->hasSSE2())
9329 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009330
Owen Anderson825b72b2009-08-11 20:47:22 +00009331 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009332 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009333
Mon P Wang3becd092009-01-28 08:12:05 +00009334 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009335 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009336 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009337 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009338 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9339 unsigned NumElts = VT.getVectorNumElements();
9340 unsigned i = 0;
9341 for (; i != NumElts; ++i) {
9342 SDValue Arg = ShAmtOp.getOperand(i);
9343 if (Arg.getOpcode() == ISD::UNDEF) continue;
9344 BaseShAmt = Arg;
9345 break;
9346 }
9347 for (; i != NumElts; ++i) {
9348 SDValue Arg = ShAmtOp.getOperand(i);
9349 if (Arg.getOpcode() == ISD::UNDEF) continue;
9350 if (Arg != BaseShAmt) {
9351 return SDValue();
9352 }
9353 }
9354 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009355 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009356 SDValue InVec = ShAmtOp.getOperand(0);
9357 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9358 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9359 unsigned i = 0;
9360 for (; i != NumElts; ++i) {
9361 SDValue Arg = InVec.getOperand(i);
9362 if (Arg.getOpcode() == ISD::UNDEF) continue;
9363 BaseShAmt = Arg;
9364 break;
9365 }
9366 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9367 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009368 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009369 if (C->getZExtValue() == SplatIdx)
9370 BaseShAmt = InVec.getOperand(1);
9371 }
9372 }
9373 if (BaseShAmt.getNode() == 0)
9374 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9375 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009376 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009377 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009378
Mon P Wangefa42202009-09-03 19:56:25 +00009379 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009380 if (EltVT.bitsGT(MVT::i32))
9381 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9382 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009383 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009384
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009385 // The shift amount is identical so we can do a vector shift.
9386 SDValue ValOp = N->getOperand(0);
9387 switch (N->getOpcode()) {
9388 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009389 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009390 break;
9391 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009392 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009393 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009394 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009395 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009396 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009397 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009398 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009399 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009400 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009401 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009402 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009403 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009404 break;
9405 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009406 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009407 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009408 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009409 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009410 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009411 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009412 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009413 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009414 break;
9415 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009416 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009417 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009418 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009419 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009420 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009421 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009422 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009423 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009424 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009425 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009426 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009427 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009428 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009429 }
9430 return SDValue();
9431}
9432
Evan Cheng760d1942010-01-04 21:22:48 +00009433static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9434 const X86Subtarget *Subtarget) {
9435 EVT VT = N->getValueType(0);
9436 if (VT != MVT::i64 || !Subtarget->is64Bit())
9437 return SDValue();
9438
9439 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9440 SDValue N0 = N->getOperand(0);
9441 SDValue N1 = N->getOperand(1);
9442 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9443 std::swap(N0, N1);
9444 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9445 return SDValue();
9446
9447 SDValue ShAmt0 = N0.getOperand(1);
9448 if (ShAmt0.getValueType() != MVT::i8)
9449 return SDValue();
9450 SDValue ShAmt1 = N1.getOperand(1);
9451 if (ShAmt1.getValueType() != MVT::i8)
9452 return SDValue();
9453 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9454 ShAmt0 = ShAmt0.getOperand(0);
9455 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9456 ShAmt1 = ShAmt1.getOperand(0);
9457
9458 DebugLoc DL = N->getDebugLoc();
9459 unsigned Opc = X86ISD::SHLD;
9460 SDValue Op0 = N0.getOperand(0);
9461 SDValue Op1 = N1.getOperand(0);
9462 if (ShAmt0.getOpcode() == ISD::SUB) {
9463 Opc = X86ISD::SHRD;
9464 std::swap(Op0, Op1);
9465 std::swap(ShAmt0, ShAmt1);
9466 }
9467
9468 if (ShAmt1.getOpcode() == ISD::SUB) {
9469 SDValue Sum = ShAmt1.getOperand(0);
9470 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9471 if (SumC->getSExtValue() == 64 &&
9472 ShAmt1.getOperand(1) == ShAmt0)
9473 return DAG.getNode(Opc, DL, VT,
9474 Op0, Op1,
9475 DAG.getNode(ISD::TRUNCATE, DL,
9476 MVT::i8, ShAmt0));
9477 }
9478 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9479 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9480 if (ShAmt0C &&
9481 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9482 return DAG.getNode(Opc, DL, VT,
9483 N0.getOperand(0), N1.getOperand(0),
9484 DAG.getNode(ISD::TRUNCATE, DL,
9485 MVT::i8, ShAmt0));
9486 }
9487
9488 return SDValue();
9489}
9490
Chris Lattner149a4e52008-02-22 02:09:43 +00009491/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009492static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009493 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009494 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9495 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009496 // A preferable solution to the general problem is to figure out the right
9497 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009498
9499 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009500 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009501 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009502 if (VT.getSizeInBits() != 64)
9503 return SDValue();
9504
Devang Patel578efa92009-06-05 21:57:13 +00009505 const Function *F = DAG.getMachineFunction().getFunction();
9506 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009507 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009508 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009509 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009510 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009511 isa<LoadSDNode>(St->getValue()) &&
9512 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9513 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009514 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009515 LoadSDNode *Ld = 0;
9516 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009517 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009518 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009519 // Must be a store of a load. We currently handle two cases: the load
9520 // is a direct child, and it's under an intervening TokenFactor. It is
9521 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009522 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009523 Ld = cast<LoadSDNode>(St->getChain());
9524 else if (St->getValue().hasOneUse() &&
9525 ChainVal->getOpcode() == ISD::TokenFactor) {
9526 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009527 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009528 TokenFactorIndex = i;
9529 Ld = cast<LoadSDNode>(St->getValue());
9530 } else
9531 Ops.push_back(ChainVal->getOperand(i));
9532 }
9533 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009534
Evan Cheng536e6672009-03-12 05:59:15 +00009535 if (!Ld || !ISD::isNormalLoad(Ld))
9536 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009537
Evan Cheng536e6672009-03-12 05:59:15 +00009538 // If this is not the MMX case, i.e. we are just turning i64 load/store
9539 // into f64 load/store, avoid the transformation if there are multiple
9540 // uses of the loaded value.
9541 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9542 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009543
Evan Cheng536e6672009-03-12 05:59:15 +00009544 DebugLoc LdDL = Ld->getDebugLoc();
9545 DebugLoc StDL = N->getDebugLoc();
9546 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9547 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9548 // pair instead.
9549 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009550 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009551 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9552 Ld->getBasePtr(), Ld->getSrcValue(),
9553 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009554 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009555 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009556 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009557 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009558 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009559 Ops.size());
9560 }
Evan Cheng536e6672009-03-12 05:59:15 +00009561 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009562 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009563 St->isVolatile(), St->isNonTemporal(),
9564 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009565 }
Evan Cheng536e6672009-03-12 05:59:15 +00009566
9567 // Otherwise, lower to two pairs of 32-bit loads / stores.
9568 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009569 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9570 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009571
Owen Anderson825b72b2009-08-11 20:47:22 +00009572 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009573 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009574 Ld->isVolatile(), Ld->isNonTemporal(),
9575 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009576 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009577 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009578 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009579 MinAlign(Ld->getAlignment(), 4));
9580
9581 SDValue NewChain = LoLd.getValue(1);
9582 if (TokenFactorIndex != -1) {
9583 Ops.push_back(LoLd);
9584 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009585 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009586 Ops.size());
9587 }
9588
9589 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009590 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9591 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009592
9593 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9594 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009595 St->isVolatile(), St->isNonTemporal(),
9596 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009597 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9598 St->getSrcValue(),
9599 St->getSrcValueOffset() + 4,
9600 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009601 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009602 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009603 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009604 }
Dan Gohman475871a2008-07-27 21:46:04 +00009605 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009606}
9607
Chris Lattner6cf73262008-01-25 06:14:17 +00009608/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9609/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009610static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009611 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9612 // F[X]OR(0.0, x) -> x
9613 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009614 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9615 if (C->getValueAPF().isPosZero())
9616 return N->getOperand(1);
9617 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9618 if (C->getValueAPF().isPosZero())
9619 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009620 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009621}
9622
9623/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009624static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009625 // FAND(0.0, x) -> 0.0
9626 // FAND(x, 0.0) -> 0.0
9627 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9628 if (C->getValueAPF().isPosZero())
9629 return N->getOperand(0);
9630 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9631 if (C->getValueAPF().isPosZero())
9632 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009633 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009634}
9635
Dan Gohmane5af2d32009-01-29 01:59:02 +00009636static SDValue PerformBTCombine(SDNode *N,
9637 SelectionDAG &DAG,
9638 TargetLowering::DAGCombinerInfo &DCI) {
9639 // BT ignores high bits in the bit index operand.
9640 SDValue Op1 = N->getOperand(1);
9641 if (Op1.hasOneUse()) {
9642 unsigned BitWidth = Op1.getValueSizeInBits();
9643 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9644 APInt KnownZero, KnownOne;
9645 TargetLowering::TargetLoweringOpt TLO(DAG);
9646 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9647 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9648 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9649 DCI.CommitTargetLoweringOpt(TLO);
9650 }
9651 return SDValue();
9652}
Chris Lattner83e6c992006-10-04 06:57:07 +00009653
Eli Friedman7a5e5552009-06-07 06:52:44 +00009654static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9655 SDValue Op = N->getOperand(0);
9656 if (Op.getOpcode() == ISD::BIT_CONVERT)
9657 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009658 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009659 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009660 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009661 OpVT.getVectorElementType().getSizeInBits()) {
9662 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9663 }
9664 return SDValue();
9665}
9666
Owen Anderson99177002009-06-29 18:04:45 +00009667// On X86 and X86-64, atomic operations are lowered to locked instructions.
9668// Locked instructions, in turn, have implicit fence semantics (all memory
9669// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009670// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009671// fence-atomic-fence.
9672static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9673 SDValue atomic = N->getOperand(0);
9674 switch (atomic.getOpcode()) {
9675 case ISD::ATOMIC_CMP_SWAP:
9676 case ISD::ATOMIC_SWAP:
9677 case ISD::ATOMIC_LOAD_ADD:
9678 case ISD::ATOMIC_LOAD_SUB:
9679 case ISD::ATOMIC_LOAD_AND:
9680 case ISD::ATOMIC_LOAD_OR:
9681 case ISD::ATOMIC_LOAD_XOR:
9682 case ISD::ATOMIC_LOAD_NAND:
9683 case ISD::ATOMIC_LOAD_MIN:
9684 case ISD::ATOMIC_LOAD_MAX:
9685 case ISD::ATOMIC_LOAD_UMIN:
9686 case ISD::ATOMIC_LOAD_UMAX:
9687 break;
9688 default:
9689 return SDValue();
9690 }
Eric Christopherfd179292009-08-27 18:07:15 +00009691
Owen Anderson99177002009-06-29 18:04:45 +00009692 SDValue fence = atomic.getOperand(0);
9693 if (fence.getOpcode() != ISD::MEMBARRIER)
9694 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009695
Owen Anderson99177002009-06-29 18:04:45 +00009696 switch (atomic.getOpcode()) {
9697 case ISD::ATOMIC_CMP_SWAP:
9698 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9699 atomic.getOperand(1), atomic.getOperand(2),
9700 atomic.getOperand(3));
9701 case ISD::ATOMIC_SWAP:
9702 case ISD::ATOMIC_LOAD_ADD:
9703 case ISD::ATOMIC_LOAD_SUB:
9704 case ISD::ATOMIC_LOAD_AND:
9705 case ISD::ATOMIC_LOAD_OR:
9706 case ISD::ATOMIC_LOAD_XOR:
9707 case ISD::ATOMIC_LOAD_NAND:
9708 case ISD::ATOMIC_LOAD_MIN:
9709 case ISD::ATOMIC_LOAD_MAX:
9710 case ISD::ATOMIC_LOAD_UMIN:
9711 case ISD::ATOMIC_LOAD_UMAX:
9712 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9713 atomic.getOperand(1), atomic.getOperand(2));
9714 default:
9715 return SDValue();
9716 }
9717}
9718
Evan Cheng2e489c42009-12-16 00:53:11 +00009719static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9720 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9721 // (and (i32 x86isd::setcc_carry), 1)
9722 // This eliminates the zext. This transformation is necessary because
9723 // ISD::SETCC is always legalized to i8.
9724 DebugLoc dl = N->getDebugLoc();
9725 SDValue N0 = N->getOperand(0);
9726 EVT VT = N->getValueType(0);
9727 if (N0.getOpcode() == ISD::AND &&
9728 N0.hasOneUse() &&
9729 N0.getOperand(0).hasOneUse()) {
9730 SDValue N00 = N0.getOperand(0);
9731 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9732 return SDValue();
9733 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9734 if (!C || C->getZExtValue() != 1)
9735 return SDValue();
9736 return DAG.getNode(ISD::AND, dl, VT,
9737 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9738 N00.getOperand(0), N00.getOperand(1)),
9739 DAG.getConstant(1, VT));
9740 }
9741
9742 return SDValue();
9743}
9744
Dan Gohman475871a2008-07-27 21:46:04 +00009745SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009746 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009747 SelectionDAG &DAG = DCI.DAG;
9748 switch (N->getOpcode()) {
9749 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009750 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009751 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009752 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009753 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009754 case ISD::SHL:
9755 case ISD::SRA:
9756 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009757 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009758 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009759 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009760 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9761 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009762 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009763 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009764 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009765 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009766 }
9767
Dan Gohman475871a2008-07-27 21:46:04 +00009768 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009769}
9770
Evan Cheng60c07e12006-07-05 22:17:51 +00009771//===----------------------------------------------------------------------===//
9772// X86 Inline Assembly Support
9773//===----------------------------------------------------------------------===//
9774
Chris Lattnerb8105652009-07-20 17:51:36 +00009775static bool LowerToBSwap(CallInst *CI) {
9776 // FIXME: this should verify that we are targetting a 486 or better. If not,
9777 // we will turn this bswap into something that will be lowered to logical ops
9778 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9779 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009780
Chris Lattnerb8105652009-07-20 17:51:36 +00009781 // Verify this is a simple bswap.
9782 if (CI->getNumOperands() != 2 ||
9783 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009784 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009785 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009786
Chris Lattnerb8105652009-07-20 17:51:36 +00009787 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9788 if (!Ty || Ty->getBitWidth() % 16 != 0)
9789 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009790
Chris Lattnerb8105652009-07-20 17:51:36 +00009791 // Okay, we can do this xform, do so now.
9792 const Type *Tys[] = { Ty };
9793 Module *M = CI->getParent()->getParent()->getParent();
9794 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009795
Chris Lattnerb8105652009-07-20 17:51:36 +00009796 Value *Op = CI->getOperand(1);
9797 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009798
Chris Lattnerb8105652009-07-20 17:51:36 +00009799 CI->replaceAllUsesWith(Op);
9800 CI->eraseFromParent();
9801 return true;
9802}
9803
9804bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9805 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9806 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9807
9808 std::string AsmStr = IA->getAsmString();
9809
9810 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009811 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009812 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9813
9814 switch (AsmPieces.size()) {
9815 default: return false;
9816 case 1:
9817 AsmStr = AsmPieces[0];
9818 AsmPieces.clear();
9819 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9820
9821 // bswap $0
9822 if (AsmPieces.size() == 2 &&
9823 (AsmPieces[0] == "bswap" ||
9824 AsmPieces[0] == "bswapq" ||
9825 AsmPieces[0] == "bswapl") &&
9826 (AsmPieces[1] == "$0" ||
9827 AsmPieces[1] == "${0:q}")) {
9828 // No need to check constraints, nothing other than the equivalent of
9829 // "=r,0" would be valid here.
9830 return LowerToBSwap(CI);
9831 }
9832 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009833 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009834 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009835 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009836 AsmPieces[1] == "$$8," &&
9837 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009838 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9839 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009840 const std::string &Constraints = IA->getConstraintString();
9841 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009842 std::sort(AsmPieces.begin(), AsmPieces.end());
9843 if (AsmPieces.size() == 4 &&
9844 AsmPieces[0] == "~{cc}" &&
9845 AsmPieces[1] == "~{dirflag}" &&
9846 AsmPieces[2] == "~{flags}" &&
9847 AsmPieces[3] == "~{fpsr}") {
9848 return LowerToBSwap(CI);
9849 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009850 }
9851 break;
9852 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009853 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009854 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009855 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9856 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9857 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009858 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009859 SplitString(AsmPieces[0], Words, " \t");
9860 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9861 Words.clear();
9862 SplitString(AsmPieces[1], Words, " \t");
9863 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9864 Words.clear();
9865 SplitString(AsmPieces[2], Words, " \t,");
9866 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9867 Words[2] == "%edx") {
9868 return LowerToBSwap(CI);
9869 }
9870 }
9871 }
9872 }
9873 break;
9874 }
9875 return false;
9876}
9877
9878
9879
Chris Lattnerf4dff842006-07-11 02:54:03 +00009880/// getConstraintType - Given a constraint letter, return the type of
9881/// constraint it is for this target.
9882X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009883X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9884 if (Constraint.size() == 1) {
9885 switch (Constraint[0]) {
9886 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009887 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009888 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009889 case 'r':
9890 case 'R':
9891 case 'l':
9892 case 'q':
9893 case 'Q':
9894 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009895 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009896 case 'Y':
9897 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009898 case 'e':
9899 case 'Z':
9900 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009901 default:
9902 break;
9903 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009904 }
Chris Lattner4234f572007-03-25 02:14:49 +00009905 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009906}
9907
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009908/// LowerXConstraint - try to replace an X constraint, which matches anything,
9909/// with another that has more specific requirements based on the type of the
9910/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009911const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009912LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009913 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9914 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009915 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009916 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009917 return "Y";
9918 if (Subtarget->hasSSE1())
9919 return "x";
9920 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009921
Chris Lattner5e764232008-04-26 23:02:14 +00009922 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009923}
9924
Chris Lattner48884cd2007-08-25 00:47:38 +00009925/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9926/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009927void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009928 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009929 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009930 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009931 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009932 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009933
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009934 switch (Constraint) {
9935 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009936 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009937 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009938 if (C->getZExtValue() <= 31) {
9939 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009940 break;
9941 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009942 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009943 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009944 case 'J':
9945 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009946 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009947 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9948 break;
9949 }
9950 }
9951 return;
9952 case 'K':
9953 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009954 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009955 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9956 break;
9957 }
9958 }
9959 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009960 case 'N':
9961 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009962 if (C->getZExtValue() <= 255) {
9963 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009964 break;
9965 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009966 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009967 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009968 case 'e': {
9969 // 32-bit signed value
9970 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9971 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009972 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9973 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009974 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009975 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009976 break;
9977 }
9978 // FIXME gcc accepts some relocatable values here too, but only in certain
9979 // memory models; it's complicated.
9980 }
9981 return;
9982 }
9983 case 'Z': {
9984 // 32-bit unsigned value
9985 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9986 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009987 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9988 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009989 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9990 break;
9991 }
9992 }
9993 // FIXME gcc accepts some relocatable values here too, but only in certain
9994 // memory models; it's complicated.
9995 return;
9996 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009997 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009998 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009999 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010000 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010002 break;
10003 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010004
Chris Lattnerdc43a882007-05-03 16:52:29 +000010005 // If we are in non-pic codegen mode, we allow the address of a global (with
10006 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010007 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010008 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010009
Chris Lattner49921962009-05-08 18:23:14 +000010010 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10011 while (1) {
10012 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10013 Offset += GA->getOffset();
10014 break;
10015 } else if (Op.getOpcode() == ISD::ADD) {
10016 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10017 Offset += C->getZExtValue();
10018 Op = Op.getOperand(0);
10019 continue;
10020 }
10021 } else if (Op.getOpcode() == ISD::SUB) {
10022 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10023 Offset += -C->getZExtValue();
10024 Op = Op.getOperand(0);
10025 continue;
10026 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010027 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010028
Chris Lattner49921962009-05-08 18:23:14 +000010029 // Otherwise, this isn't something we can handle, reject it.
10030 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010031 }
Eric Christopherfd179292009-08-27 18:07:15 +000010032
Chris Lattner36c25012009-07-10 07:34:39 +000010033 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010034 // If we require an extra load to get this address, as in PIC mode, we
10035 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010036 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10037 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010038 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010039
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010040 if (hasMemory)
10041 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10042 else
10043 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010044 Result = Op;
10045 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010046 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010047 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010048
Gabor Greifba36cb52008-08-28 21:40:38 +000010049 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010050 Ops.push_back(Result);
10051 return;
10052 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010053 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10054 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010055}
10056
Chris Lattner259e97c2006-01-31 19:43:35 +000010057std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010058getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010059 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010060 if (Constraint.size() == 1) {
10061 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010062 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010063 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010064 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10065 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010066 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010067 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10068 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10069 X86::R10D,X86::R11D,X86::R12D,
10070 X86::R13D,X86::R14D,X86::R15D,
10071 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010072 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010073 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10074 X86::SI, X86::DI, X86::R8W,X86::R9W,
10075 X86::R10W,X86::R11W,X86::R12W,
10076 X86::R13W,X86::R14W,X86::R15W,
10077 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010078 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010079 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10080 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10081 X86::R10B,X86::R11B,X86::R12B,
10082 X86::R13B,X86::R14B,X86::R15B,
10083 X86::BPL, X86::SPL, 0);
10084
Owen Anderson825b72b2009-08-11 20:47:22 +000010085 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010086 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10087 X86::RSI, X86::RDI, X86::R8, X86::R9,
10088 X86::R10, X86::R11, X86::R12,
10089 X86::R13, X86::R14, X86::R15,
10090 X86::RBP, X86::RSP, 0);
10091
10092 break;
10093 }
Eric Christopherfd179292009-08-27 18:07:15 +000010094 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010095 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010096 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010097 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010098 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010099 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010100 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010101 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010102 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010103 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10104 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010105 }
10106 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010107
Chris Lattner1efa40f2006-02-22 00:56:39 +000010108 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010109}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010110
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010111std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010112X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010113 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010114 // First, see if this is a constraint that directly corresponds to an LLVM
10115 // register class.
10116 if (Constraint.size() == 1) {
10117 // GCC Constraint Letters
10118 switch (Constraint[0]) {
10119 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010120 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010121 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010122 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010123 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010124 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010125 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010126 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010127 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010128 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010129 case 'R': // LEGACY_REGS
10130 if (VT == MVT::i8)
10131 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10132 if (VT == MVT::i16)
10133 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10134 if (VT == MVT::i32 || !Subtarget->is64Bit())
10135 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10136 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010137 case 'f': // FP Stack registers.
10138 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10139 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010140 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010141 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010142 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010143 return std::make_pair(0U, X86::RFP64RegisterClass);
10144 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010145 case 'y': // MMX_REGS if MMX allowed.
10146 if (!Subtarget->hasMMX()) break;
10147 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010148 case 'Y': // SSE_REGS if SSE2 allowed
10149 if (!Subtarget->hasSSE2()) break;
10150 // FALL THROUGH.
10151 case 'x': // SSE_REGS if SSE1 allowed
10152 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010153
Owen Anderson825b72b2009-08-11 20:47:22 +000010154 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010155 default: break;
10156 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010157 case MVT::f32:
10158 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010159 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010160 case MVT::f64:
10161 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010162 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010163 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010164 case MVT::v16i8:
10165 case MVT::v8i16:
10166 case MVT::v4i32:
10167 case MVT::v2i64:
10168 case MVT::v4f32:
10169 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010170 return std::make_pair(0U, X86::VR128RegisterClass);
10171 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010172 break;
10173 }
10174 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010175
Chris Lattnerf76d1802006-07-31 23:26:50 +000010176 // Use the default implementation in TargetLowering to convert the register
10177 // constraint into a member of a register class.
10178 std::pair<unsigned, const TargetRegisterClass*> Res;
10179 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010180
10181 // Not found as a standard register?
10182 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010183 // Map st(0) -> st(7) -> ST0
10184 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10185 tolower(Constraint[1]) == 's' &&
10186 tolower(Constraint[2]) == 't' &&
10187 Constraint[3] == '(' &&
10188 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10189 Constraint[5] == ')' &&
10190 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010191
Chris Lattner56d77c72009-09-13 22:41:48 +000010192 Res.first = X86::ST0+Constraint[4]-'0';
10193 Res.second = X86::RFP80RegisterClass;
10194 return Res;
10195 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010196
Chris Lattner56d77c72009-09-13 22:41:48 +000010197 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010198 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010199 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010200 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010201 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010202 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010203
10204 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010205 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010206 Res.first = X86::EFLAGS;
10207 Res.second = X86::CCRRegisterClass;
10208 return Res;
10209 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010210
Dale Johannesen330169f2008-11-13 21:52:36 +000010211 // 'A' means EAX + EDX.
10212 if (Constraint == "A") {
10213 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010214 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010215 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010216 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010217 return Res;
10218 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010219
Chris Lattnerf76d1802006-07-31 23:26:50 +000010220 // Otherwise, check to see if this is a register class of the wrong value
10221 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10222 // turn into {ax},{dx}.
10223 if (Res.second->hasType(VT))
10224 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010225
Chris Lattnerf76d1802006-07-31 23:26:50 +000010226 // All of the single-register GCC register classes map their values onto
10227 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10228 // really want an 8-bit or 32-bit register, map to the appropriate register
10229 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010230 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010232 unsigned DestReg = 0;
10233 switch (Res.first) {
10234 default: break;
10235 case X86::AX: DestReg = X86::AL; break;
10236 case X86::DX: DestReg = X86::DL; break;
10237 case X86::CX: DestReg = X86::CL; break;
10238 case X86::BX: DestReg = X86::BL; break;
10239 }
10240 if (DestReg) {
10241 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010242 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010243 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010244 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010245 unsigned DestReg = 0;
10246 switch (Res.first) {
10247 default: break;
10248 case X86::AX: DestReg = X86::EAX; break;
10249 case X86::DX: DestReg = X86::EDX; break;
10250 case X86::CX: DestReg = X86::ECX; break;
10251 case X86::BX: DestReg = X86::EBX; break;
10252 case X86::SI: DestReg = X86::ESI; break;
10253 case X86::DI: DestReg = X86::EDI; break;
10254 case X86::BP: DestReg = X86::EBP; break;
10255 case X86::SP: DestReg = X86::ESP; break;
10256 }
10257 if (DestReg) {
10258 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010259 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010260 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010261 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010262 unsigned DestReg = 0;
10263 switch (Res.first) {
10264 default: break;
10265 case X86::AX: DestReg = X86::RAX; break;
10266 case X86::DX: DestReg = X86::RDX; break;
10267 case X86::CX: DestReg = X86::RCX; break;
10268 case X86::BX: DestReg = X86::RBX; break;
10269 case X86::SI: DestReg = X86::RSI; break;
10270 case X86::DI: DestReg = X86::RDI; break;
10271 case X86::BP: DestReg = X86::RBP; break;
10272 case X86::SP: DestReg = X86::RSP; break;
10273 }
10274 if (DestReg) {
10275 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010276 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010277 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010278 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010279 } else if (Res.second == X86::FR32RegisterClass ||
10280 Res.second == X86::FR64RegisterClass ||
10281 Res.second == X86::VR128RegisterClass) {
10282 // Handle references to XMM physical registers that got mapped into the
10283 // wrong class. This can happen with constraints like {xmm0} where the
10284 // target independent register mapper will just pick the first match it can
10285 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010286 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010287 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010288 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010289 Res.second = X86::FR64RegisterClass;
10290 else if (X86::VR128RegisterClass->hasType(VT))
10291 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010292 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010293
Chris Lattnerf76d1802006-07-31 23:26:50 +000010294 return Res;
10295}