blob: 9a0bd235d7e3cb6244dbe09a7d056b1fa8d5e023 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman2048b852009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "SDNodeDbgValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszak81bfd712013-01-10 22:13:13 +000020#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotemc05d3062012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/GCMetadata.h"
27#include "llvm/CodeGen/GCStrategy.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000035#include "llvm/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/DataLayout.h"
39#include "llvm/IR/DerivedTypes.h"
40#include "llvm/IR/Function.h"
41#include "llvm/IR/GlobalVariable.h"
42#include "llvm/IR/InlineAsm.h"
43#include "llvm/IR/Instructions.h"
44#include "llvm/IR/IntrinsicInst.h"
45#include "llvm/IR/Intrinsics.h"
46#include "llvm/IR/LLVMContext.h"
47#include "llvm/IR/Module.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000048#include "llvm/Support/CommandLine.h"
49#include "llvm/Support/Debug.h"
50#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/IntegersSubsetMapping.h"
52#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000088static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000089
Chris Lattner3ac18842010-08-24 23:20:40 +000090static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
91 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +000092 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +000093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000094/// getCopyFromParts - Create a value that contains the specified legal parts
95/// combined into the value they represent. If the parts combine to a type
96/// larger then ValueVT then AssertOp can be used to specify whether the extra
97/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
98/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000099static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000100 const SDValue *Parts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000101 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling12931302012-09-26 04:04:19 +0000102 const Value *V,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000103 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000104 if (ValueVT.isVector())
Bill Wendling12931302012-09-26 04:04:19 +0000105 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
106 PartVT, ValueVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000130 PartVT, HalfVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000132 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000134 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling12931302012-09-26 04:04:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000167 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling12931302012-09-26 04:04:19 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000182 EVT PartEVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000183
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000184 if (PartEVT == ValueVT)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 return Val;
186
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000187 if (PartEVT.isInteger() && ValueVT.isInteger()) {
188 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000193 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000200 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000204 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000209 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213}
214
Bill Wendling12931302012-09-26 04:04:19 +0000215/// getCopyFromPartsVector - Create a value that contains the specified legal
216/// parts combined into the value they represent. If the parts combine to a
217/// type larger then ValueVT then AssertOp can be used to specify whether the
218/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
219/// ValueVT (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000220static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
221 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000222 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000223 assert(ValueVT.isVector() && "Not a vector value");
224 assert(NumParts > 0 && "No parts to assemble!");
225 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
226 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000227
Chris Lattner3ac18842010-08-24 23:20:40 +0000228 // Handle a multi-element vector.
229 if (NumParts > 1) {
Patrik Hagglundee211d22012-12-19 11:53:21 +0000230 EVT IntermediateVT;
231 MVT RegisterVT;
Chris Lattner3ac18842010-08-24 23:20:40 +0000232 unsigned NumIntermediates;
233 unsigned NumRegs =
234 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
235 NumIntermediates, RegisterVT);
236 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
237 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000238 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglundee211d22012-12-19 11:53:21 +0000239 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000240 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000241
Chris Lattner3ac18842010-08-24 23:20:40 +0000242 // Assemble the parts into intermediate operands.
243 SmallVector<SDValue, 8> Ops(NumIntermediates);
244 if (NumIntermediates == NumParts) {
245 // If the register was not expanded, truncate or copy the value,
246 // as appropriate.
247 for (unsigned i = 0; i != NumParts; ++i)
248 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling12931302012-09-26 04:04:19 +0000249 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000250 } else if (NumParts > 0) {
251 // If the intermediate type was expanded, build the intermediate
252 // operands from the parts.
253 assert(NumParts % NumIntermediates == 0 &&
254 "Must expand into a divisible number of parts!");
255 unsigned Factor = NumParts / NumIntermediates;
256 for (unsigned i = 0; i != NumIntermediates; ++i)
257 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling12931302012-09-26 04:04:19 +0000258 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000259 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000260
Chris Lattner3ac18842010-08-24 23:20:40 +0000261 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
262 // intermediate operands.
263 Val = DAG.getNode(IntermediateVT.isVector() ?
264 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
265 ValueVT, &Ops[0], NumIntermediates);
266 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000269 EVT PartEVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000271 if (PartEVT == ValueVT)
Chris Lattner3ac18842010-08-24 23:20:40 +0000272 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000273
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000274 if (PartEVT.isVector()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000275 // If the element type of the source/dest vectors are the same, but the
276 // parts vector has more elements than the value vector, then we have a
277 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
278 // elements we want.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000279 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
280 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000281 "Cannot narrow, it would be a lossy transformation");
282 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
283 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284 }
285
Chris Lattnere6f7c262010-08-25 22:49:25 +0000286 // Vector/Vector bitcast.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000287 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem0b666362011-06-04 20:58:08 +0000288 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
289
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000290 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000291 "Cannot handle this kind of promotion");
292 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000293 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000294 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
295 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000296
Chris Lattnere6f7c262010-08-25 22:49:25 +0000297 }
Eric Christopher471e4222011-06-08 23:55:35 +0000298
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000299 // Trivial bitcast if the types are the same size and the destination
300 // vector type is legal.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000301 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000302 TLI.isTypeLegal(ValueVT))
303 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000304
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000305 // Handle cases such as i8 -> <1 x i1>
Bill Wendling12931302012-09-26 04:04:19 +0000306 if (ValueVT.getVectorNumElements() != 1) {
307 LLVMContext &Ctx = *DAG.getContext();
308 Twine ErrMsg("non-trivial scalar-to-vector conversion");
309 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
310 if (const CallInst *CI = dyn_cast<CallInst>(I))
311 if (isa<InlineAsm>(CI->getCalledValue()))
312 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
313 Ctx.emitError(I, ErrMsg);
314 } else {
315 Ctx.emitError(ErrMsg);
316 }
317 report_fatal_error("Cannot handle scalar-to-vector conversion!");
318 }
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000319
320 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000321 ValueVT.getVectorElementType() != PartEVT) {
322 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000323 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
324 DL, ValueVT.getScalarType(), Val);
325 }
326
Chris Lattner3ac18842010-08-24 23:20:40 +0000327 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
328}
329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
331 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000332 MVT PartVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334/// getCopyToParts - Create a series of nodes that contain the specified value
335/// split into legal parts. If the parts contain more bits than Val, then, for
336/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000337static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000338 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000339 MVT PartVT, const Value *V,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000341 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 // Handle the vector case separately.
344 if (ValueVT.isVector())
Bill Wendlingf18eb582012-09-26 06:16:18 +0000345 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000346
Chris Lattnera13b8602010-08-24 23:10:06 +0000347 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000348 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000349 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000350 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
351
Chris Lattnera13b8602010-08-24 23:10:06 +0000352 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 return;
354
Chris Lattnera13b8602010-08-24 23:10:06 +0000355 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000356 EVT PartEVT = PartVT;
357 if (PartEVT == ValueVT) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359 Parts[0] = Val;
360 return;
361 }
362
Chris Lattnera13b8602010-08-24 23:10:06 +0000363 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
364 // If the parts cover more bits than the value has, promote the value.
365 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
366 assert(NumParts == 1 && "Do not know what to promote to!");
367 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
368 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000369 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
370 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000371 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000372 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
373 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000374 if (PartVT == MVT::x86mmx)
375 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000376 }
377 } else if (PartBits == ValueVT.getSizeInBits()) {
378 // Different types of the same size.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000379 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000380 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000381 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
382 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000383 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
384 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000385 "Unknown mismatch!");
386 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
387 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000388 if (PartVT == MVT::x86mmx)
389 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000390 }
391
392 // The value may have changed - recompute ValueVT.
393 ValueVT = Val.getValueType();
394 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
395 "Failed to tile the value with PartVT!");
396
397 if (NumParts == 1) {
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000398 if (PartEVT != ValueVT) {
Bill Wendlingf18eb582012-09-26 06:16:18 +0000399 LLVMContext &Ctx = *DAG.getContext();
400 Twine ErrMsg("scalar-to-vector conversion failed");
401 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
402 if (const CallInst *CI = dyn_cast<CallInst>(I))
403 if (isa<InlineAsm>(CI->getCalledValue()))
404 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
405 Ctx.emitError(I, ErrMsg);
406 } else {
407 Ctx.emitError(ErrMsg);
408 }
409 }
410
Chris Lattnera13b8602010-08-24 23:10:06 +0000411 Parts[0] = Val;
412 return;
413 }
414
415 // Expand the value into multiple parts.
416 if (NumParts & (NumParts - 1)) {
417 // The number of parts is not a power of 2. Split off and copy the tail.
418 assert(PartVT.isInteger() && ValueVT.isInteger() &&
419 "Do not know what to expand to!");
420 unsigned RoundParts = 1 << Log2_32(NumParts);
421 unsigned RoundBits = RoundParts * PartBits;
422 unsigned OddParts = NumParts - RoundParts;
423 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
424 DAG.getIntPtrConstant(RoundBits));
Bill Wendlingf18eb582012-09-26 06:16:18 +0000425 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattnera13b8602010-08-24 23:10:06 +0000426
427 if (TLI.isBigEndian())
428 // The odd parts were reversed by getCopyToParts - unreverse them.
429 std::reverse(Parts + RoundParts, Parts + NumParts);
430
431 NumParts = RoundParts;
432 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
433 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
434 }
435
436 // The number of parts is a power of 2. Repeatedly bisect the value using
437 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000438 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000439 EVT::getIntegerVT(*DAG.getContext(),
440 ValueVT.getSizeInBits()),
441 Val);
442
443 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
444 for (unsigned i = 0; i < NumParts; i += StepSize) {
445 unsigned ThisBits = StepSize * PartBits / 2;
446 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
447 SDValue &Part0 = Parts[i];
448 SDValue &Part1 = Parts[i+StepSize/2];
449
450 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
451 ThisVT, Part0, DAG.getIntPtrConstant(1));
452 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(0));
454
455 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
457 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000458 }
459 }
460 }
461
462 if (TLI.isBigEndian())
463 std::reverse(Parts, Parts + OrigNumParts);
464}
465
466
467/// getCopyToPartsVector - Create a series of nodes that contain the specified
468/// value split into legal parts.
469static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
470 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000471 MVT PartVT, const Value *V) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000472 EVT ValueVT = Val.getValueType();
473 assert(ValueVT.isVector() && "Not a vector");
474 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Chris Lattnera13b8602010-08-24 23:10:06 +0000476 if (NumParts == 1) {
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000477 EVT PartEVT = PartVT;
478 if (PartEVT == ValueVT) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000479 // Nothing to do.
480 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
481 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000482 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000483 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000484 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
485 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000486 EVT ElementVT = PartVT.getVectorElementType();
487 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
488 // undef elements.
489 SmallVector<SDValue, 16> Ops;
490 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
491 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
492 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000493
Chris Lattnere6f7c262010-08-25 22:49:25 +0000494 for (unsigned i = ValueVT.getVectorNumElements(),
495 e = PartVT.getVectorNumElements(); i != e; ++i)
496 Ops.push_back(DAG.getUNDEF(ElementVT));
497
498 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
499
500 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000501
Chris Lattnere6f7c262010-08-25 22:49:25 +0000502 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
503 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000504 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000505 PartEVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000506 ValueVT.getVectorElementType()) &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000507 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem0b666362011-06-04 20:58:08 +0000508
509 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000510 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotemc6341e62011-06-19 08:49:38 +0000511 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
512 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000513 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000514 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000515 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000516 "Only trivial vector-to-scalar conversions should get here!");
517 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
518 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000519
520 bool Smaller = ValueVT.bitsLE(PartVT);
521 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
522 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000523 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000524
Chris Lattnera13b8602010-08-24 23:10:06 +0000525 Parts[0] = Val;
526 return;
527 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000529 // Handle a multi-element vector.
Patrik Hagglundee211d22012-12-19 11:53:21 +0000530 EVT IntermediateVT;
531 MVT RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000533 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000534 IntermediateVT,
535 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000536 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000538 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
539 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000540 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000542 // Split the vector into intermediate operands.
543 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000544 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000545 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000546 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000547 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000548 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000549 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000550 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000551 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000552 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000554 // Split the intermediate operands into legal parts.
555 if (NumParts == NumIntermediates) {
556 // If the register was not expanded, promote or copy the value,
557 // as appropriate.
558 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000559 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000560 } else if (NumParts > 0) {
561 // If the intermediate type was expanded, split each the value into
562 // legal parts.
563 assert(NumParts % NumIntermediates == 0 &&
564 "Must expand into a divisible number of parts!");
565 unsigned Factor = NumParts / NumIntermediates;
566 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000567 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000568 }
569}
570
Dan Gohman462f6b52010-05-29 17:53:24 +0000571namespace {
572 /// RegsForValue - This struct represents the registers (physical or virtual)
573 /// that a particular set of values is assigned, and the type information
574 /// about the value. The most common situation is to represent one value at a
575 /// time, but struct or array values are handled element-wise as multiple
576 /// values. The splitting of aggregates is performed recursively, so that we
577 /// never have aggregate-typed registers. The values at this point do not
578 /// necessarily have legal types, so each value may require one or more
579 /// registers of some legal type.
580 ///
581 struct RegsForValue {
582 /// ValueVTs - The value types of the values, which may not be legal, and
583 /// may need be promoted or synthesized from one or more registers.
584 ///
585 SmallVector<EVT, 4> ValueVTs;
586
587 /// RegVTs - The value types of the registers. This is the same size as
588 /// ValueVTs and it records, for each value, what the type of the assigned
589 /// register or registers are. (Individual values are never synthesized
590 /// from more than one type of register.)
591 ///
592 /// With virtual registers, the contents of RegVTs is redundant with TLI's
593 /// getRegisterType member function, however when with physical registers
594 /// it is necessary to have a separate record of the types.
595 ///
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000596 SmallVector<MVT, 4> RegVTs;
Dan Gohman462f6b52010-05-29 17:53:24 +0000597
598 /// Regs - This list holds the registers assigned to the values.
599 /// Each legal or promoted value requires one register, and each
600 /// expanded value requires multiple registers.
601 ///
602 SmallVector<unsigned, 4> Regs;
603
604 RegsForValue() {}
605
606 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000607 MVT regvt, EVT valuevt)
Dan Gohman462f6b52010-05-29 17:53:24 +0000608 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
609
Dan Gohman462f6b52010-05-29 17:53:24 +0000610 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000611 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000612 ComputeValueVTs(tli, Ty, ValueVTs);
613
614 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
615 EVT ValueVT = ValueVTs[Value];
616 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +0000617 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman462f6b52010-05-29 17:53:24 +0000618 for (unsigned i = 0; i != NumRegs; ++i)
619 Regs.push_back(Reg + i);
620 RegVTs.push_back(RegisterVT);
621 Reg += NumRegs;
622 }
623 }
624
625 /// areValueTypesLegal - Return true if types of all the values are legal.
626 bool areValueTypesLegal(const TargetLowering &TLI) {
627 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000628 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000629 if (!TLI.isTypeLegal(RegisterVT))
630 return false;
631 }
632 return true;
633 }
634
635 /// append - Add the specified values to this one.
636 void append(const RegsForValue &RHS) {
637 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
638 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
639 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
640 }
641
642 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
643 /// this value and returns the result as a ValueVTs value. This uses
644 /// Chain/Flag as the input and updates them for the output Chain/Flag.
645 /// If the Flag pointer is NULL, no flag is used.
646 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
647 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000648 SDValue &Chain, SDValue *Flag,
649 const Value *V = 0) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000650
651 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
652 /// specified value into the registers specified by this object. This uses
653 /// Chain/Flag as the input and updates them for the output Chain/Flag.
654 /// If the Flag pointer is NULL, no flag is used.
655 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000656 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000657
658 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
659 /// operand list. This adds the code marker, matching input operand index
660 /// (if applicable), and includes the number of values added into it.
661 void AddInlineAsmOperands(unsigned Kind,
662 bool HasMatching, unsigned MatchingIdx,
663 SelectionDAG &DAG,
664 std::vector<SDValue> &Ops) const;
665 };
666}
667
668/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
669/// this value and returns the result as a ValueVT value. This uses
670/// Chain/Flag as the input and updates them for the output Chain/Flag.
671/// If the Flag pointer is NULL, no flag is used.
672SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
673 FunctionLoweringInfo &FuncInfo,
674 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000675 SDValue &Chain, SDValue *Flag,
676 const Value *V) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000677 // A Value with type {} or [0 x %t] needs no registers.
678 if (ValueVTs.empty())
679 return SDValue();
680
Dan Gohman462f6b52010-05-29 17:53:24 +0000681 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
682
683 // Assemble the legal parts into the final values.
684 SmallVector<SDValue, 4> Values(ValueVTs.size());
685 SmallVector<SDValue, 8> Parts;
686 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
687 // Copy the legal parts from the registers.
688 EVT ValueVT = ValueVTs[Value];
689 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000690 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000691
692 Parts.resize(NumRegs);
693 for (unsigned i = 0; i != NumRegs; ++i) {
694 SDValue P;
695 if (Flag == 0) {
696 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
697 } else {
698 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
699 *Flag = P.getValue(2);
700 }
701
702 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000703 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000704
705 // If the source register was virtual and if we know something about it,
706 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000707 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000708 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000709 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000710
711 const FunctionLoweringInfo::LiveOutInfo *LOI =
712 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
713 if (!LOI)
714 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000715
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000716 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000717 unsigned NumSignBits = LOI->NumSignBits;
718 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000719
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000720 // FIXME: We capture more information than the dag can represent. For
721 // now, just use the tightest assertzext/assertsext possible.
722 bool isSExt = true;
723 EVT FromVT(MVT::Other);
724 if (NumSignBits == RegSize)
725 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
726 else if (NumZeroBits >= RegSize-1)
727 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
728 else if (NumSignBits > RegSize-8)
729 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
730 else if (NumZeroBits >= RegSize-8)
731 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
732 else if (NumSignBits > RegSize-16)
733 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
734 else if (NumZeroBits >= RegSize-16)
735 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
736 else if (NumSignBits > RegSize-32)
737 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
738 else if (NumZeroBits >= RegSize-32)
739 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
740 else
741 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000742
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000743 // Add an assertion node.
744 assert(FromVT != MVT::Other);
745 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
746 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000747 }
748
749 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling12931302012-09-26 04:04:19 +0000750 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman462f6b52010-05-29 17:53:24 +0000751 Part += NumRegs;
752 Parts.clear();
753 }
754
755 return DAG.getNode(ISD::MERGE_VALUES, dl,
756 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
757 &Values[0], ValueVTs.size());
758}
759
760/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
761/// specified value into the registers specified by this object. This uses
762/// Chain/Flag as the input and updates them for the output Chain/Flag.
763/// If the Flag pointer is NULL, no flag is used.
764void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000765 SDValue &Chain, SDValue *Flag,
766 const Value *V) const {
Dan Gohman462f6b52010-05-29 17:53:24 +0000767 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
768
769 // Get the list of the values's legal parts.
770 unsigned NumRegs = Regs.size();
771 SmallVector<SDValue, 8> Parts(NumRegs);
772 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
773 EVT ValueVT = ValueVTs[Value];
774 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000775 MVT RegisterVT = RegVTs[Value];
Evan Cheng2766a472012-12-06 19:13:27 +0000776 ISD::NodeType ExtendKind =
777 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman462f6b52010-05-29 17:53:24 +0000778
Chris Lattner3ac18842010-08-24 23:20:40 +0000779 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng2766a472012-12-06 19:13:27 +0000780 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman462f6b52010-05-29 17:53:24 +0000781 Part += NumParts;
782 }
783
784 // Copy the parts into the registers.
785 SmallVector<SDValue, 8> Chains(NumRegs);
786 for (unsigned i = 0; i != NumRegs; ++i) {
787 SDValue Part;
788 if (Flag == 0) {
789 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
790 } else {
791 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
792 *Flag = Part.getValue(1);
793 }
794
795 Chains[i] = Part.getValue(0);
796 }
797
798 if (NumRegs == 1 || Flag)
799 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
800 // flagged to it. That is the CopyToReg nodes and the user are considered
801 // a single scheduling unit. If we create a TokenFactor and return it as
802 // chain, then the TokenFactor is both a predecessor (operand) of the
803 // user as well as a successor (the TF operands are flagged to the user).
804 // c1, f1 = CopyToReg
805 // c2, f2 = CopyToReg
806 // c3 = TokenFactor c1, c2
807 // ...
808 // = op c3, ..., f2
809 Chain = Chains[NumRegs-1];
810 else
811 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
812}
813
814/// AddInlineAsmOperands - Add this value to the specified inlineasm node
815/// operand list. This adds the code marker and includes the number of
816/// values added into it.
817void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
818 unsigned MatchingIdx,
819 SelectionDAG &DAG,
820 std::vector<SDValue> &Ops) const {
821 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
822
823 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
824 if (HasMatching)
825 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000826 else if (!Regs.empty() &&
827 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
828 // Put the register class of the virtual registers in the flag word. That
829 // way, later passes can recompute register class constraints for inline
830 // assembly as well as normal instructions.
831 // Don't do this for tied operands that can use the regclass information
832 // from the def.
833 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
834 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
835 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
836 }
837
Dan Gohman462f6b52010-05-29 17:53:24 +0000838 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
839 Ops.push_back(Res);
840
841 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
842 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000843 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000844 for (unsigned i = 0; i != NumRegs; ++i) {
845 assert(Reg < Regs.size() && "Mismatch in # registers expected");
846 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
847 }
848 }
849}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850
Owen Anderson243eb9e2011-12-08 22:15:21 +0000851void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
852 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 AA = &aa;
854 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000855 LibInfo = li;
Micah Villmow3574eca2012-10-08 16:38:25 +0000856 TD = DAG.getTarget().getDataLayout();
Richard Smithcb1f68d2012-08-22 00:42:39 +0000857 Context = DAG.getContext();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000858 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859}
860
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000861/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000862/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863/// for a new block. This doesn't clear out information about
864/// additional blocks that are needed to complete switch lowering
865/// or PHI node updating; that information is cleared out as it is
866/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000867void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000869 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870 PendingLoads.clear();
871 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000872 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000873 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874}
875
Devang Patel23385752011-05-23 17:44:13 +0000876/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000877/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000878/// information that is dangling in a basic block can be properly
879/// resolved in a different basic block. This allows the
880/// SelectionDAG to resolve dangling debug information attached
881/// to PHI nodes.
882void SelectionDAGBuilder::clearDanglingDebugInfo() {
883 DanglingDebugInfoMap.clear();
884}
885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000886/// getRoot - Return the current virtual root of the Selection DAG,
887/// flushing any PendingLoad items. This must be done before emitting
888/// a store or any other node that may need to be ordered after any
889/// prior load instructions.
890///
Dan Gohman2048b852009-11-23 18:04:58 +0000891SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892 if (PendingLoads.empty())
893 return DAG.getRoot();
894
895 if (PendingLoads.size() == 1) {
896 SDValue Root = PendingLoads[0];
897 DAG.setRoot(Root);
898 PendingLoads.clear();
899 return Root;
900 }
901
902 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000904 &PendingLoads[0], PendingLoads.size());
905 PendingLoads.clear();
906 DAG.setRoot(Root);
907 return Root;
908}
909
910/// getControlRoot - Similar to getRoot, but instead of flushing all the
911/// PendingLoad items, flush all the PendingExports items. It is necessary
912/// to do this before emitting a terminator instruction.
913///
Dan Gohman2048b852009-11-23 18:04:58 +0000914SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000915 SDValue Root = DAG.getRoot();
916
917 if (PendingExports.empty())
918 return Root;
919
920 // Turn all of the CopyToReg chains into one factored node.
921 if (Root.getOpcode() != ISD::EntryToken) {
922 unsigned i = 0, e = PendingExports.size();
923 for (; i != e; ++i) {
924 assert(PendingExports[i].getNode()->getNumOperands() > 1);
925 if (PendingExports[i].getNode()->getOperand(0) == Root)
926 break; // Don't add the root if we already indirectly depend on it.
927 }
928
929 if (i == e)
930 PendingExports.push_back(Root);
931 }
932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 &PendingExports[0],
935 PendingExports.size());
936 PendingExports.clear();
937 DAG.setRoot(Root);
938 return Root;
939}
940
Bill Wendling4533cac2010-01-28 21:51:40 +0000941void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
942 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
943 DAG.AssignOrdering(Node, SDNodeOrder);
944
945 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
946 AssignOrderingToNode(Node->getOperand(I).getNode());
947}
948
Dan Gohman46510a72010-04-15 01:51:59 +0000949void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000950 // Set up outgoing PHI node register values before emitting the terminator.
951 if (isa<TerminatorInst>(&I))
952 HandlePHINodesInSuccessorBlocks(I.getParent());
953
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000954 CurDebugLoc = I.getDebugLoc();
955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000956 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000957
Dan Gohman92884f72010-04-20 15:03:56 +0000958 if (!isa<TerminatorInst>(&I) && !HasTailCall)
959 CopyToExportRegsIfNeeded(&I);
960
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000961 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000962}
963
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000964void SelectionDAGBuilder::visitPHI(const PHINode &) {
965 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
966}
967
Dan Gohman46510a72010-04-15 01:51:59 +0000968void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969 // Note: this doesn't use InstVisitor, because it has to work with
970 // ConstantExpr's in addition to instructions.
971 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000972 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973 // Build the switch statement using the Instruction.def file.
974#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000975 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth0b8c9a82013-01-02 11:36:10 +0000976#include "llvm/IR/Instruction.def"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000978
979 // Assign the ordering to the freshly created DAG nodes.
980 if (NodeMap.count(&I)) {
981 ++SDNodeOrder;
982 AssignOrderingToNode(getValue(&I).getNode());
983 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000984}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000986// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
987// generate the debug data structures now that we've seen its definition.
988void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
989 SDValue Val) {
990 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000991 if (DDI.getDI()) {
992 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000993 DebugLoc dl = DDI.getdl();
994 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000995 MDNode *Variable = DI->getVariable();
996 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000997 SDDbgValue *SDV;
998 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000999 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000 SDV = DAG.getDbgValue(Variable, Val.getNode(),
1001 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
1002 DAG.AddDbgValue(SDV, Val.getNode(), false);
1003 }
Owen Anderson95771af2011-02-25 21:41:48 +00001004 } else
Eric Christopher0822e012012-02-23 03:39:43 +00001005 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001006 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1007 }
1008}
1009
Nick Lewycky8de34002011-09-30 22:19:53 +00001010/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +00001011SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +00001012 // If we already have an SDValue for this value, use it. It's important
1013 // to do this first, so that we don't create a CopyFromReg if we already
1014 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 SDValue &N = NodeMap[V];
1016 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Dan Gohman28a17352010-07-01 01:59:43 +00001018 // If there's a virtual register allocated and initialized for this
1019 // value, use it.
1020 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1021 if (It != FuncInfo.ValueMap.end()) {
1022 unsigned InReg = It->second;
1023 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
1024 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001025 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Devang Patel8f314282011-01-25 18:09:58 +00001026 resolveDanglingDebugInfo(V, N);
1027 return N;
Dan Gohman28a17352010-07-01 01:59:43 +00001028 }
1029
1030 // Otherwise create a new SDValue and remember it.
1031 SDValue Val = getValueImpl(V);
1032 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001033 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001034 return Val;
1035}
1036
1037/// getNonRegisterValue - Return an SDValue for the given Value, but
1038/// don't look in FuncInfo.ValueMap for a virtual register.
1039SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1040 // If we already have an SDValue for this value, use it.
1041 SDValue &N = NodeMap[V];
1042 if (N.getNode()) return N;
1043
1044 // Otherwise create a new SDValue and remember it.
1045 SDValue Val = getValueImpl(V);
1046 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001047 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001048 return Val;
1049}
1050
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001051/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001052/// Create an SDValue for the given value.
1053SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001054 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001055 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohman383b5f62010-04-17 15:32:28 +00001057 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001058 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059
Dan Gohman383b5f62010-04-17 15:32:28 +00001060 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001061 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001064 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman383b5f62010-04-17 15:32:28 +00001066 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001067 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001068
Nate Begeman9008ca62009-04-27 18:41:29 +00001069 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001070 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071
Dan Gohman383b5f62010-04-17 15:32:28 +00001072 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 visit(CE->getOpcode(), *CE);
1074 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001075 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076 return N1;
1077 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1080 SmallVector<SDValue, 4> Constants;
1081 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1082 OI != OE; ++OI) {
1083 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001084 // If the operand is an empty aggregate, there are no values.
1085 if (!Val) continue;
1086 // Add each leaf value from the operand to the Constants list
1087 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1089 Constants.push_back(SDValue(Val, i));
1090 }
Bill Wendling87710f02009-12-21 23:47:40 +00001091
Bill Wendling4533cac2010-01-28 21:51:40 +00001092 return DAG.getMergeValues(&Constants[0], Constants.size(),
1093 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001094 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001095
1096 if (const ConstantDataSequential *CDS =
1097 dyn_cast<ConstantDataSequential>(C)) {
1098 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001099 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001100 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1101 // Add each leaf value from the operand to the Constants list
1102 // to form a flattened list of all the values.
1103 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1104 Ops.push_back(SDValue(Val, i));
1105 }
1106
1107 if (isa<ArrayType>(CDS->getType()))
1108 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1109 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1110 VT, &Ops[0], Ops.size());
1111 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112
Duncan Sands1df98592010-02-16 11:11:14 +00001113 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001114 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1115 "Unknown struct or array constant!");
1116
Owen Andersone50ed302009-08-10 22:56:29 +00001117 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001118 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1119 unsigned NumElts = ValueVTs.size();
1120 if (NumElts == 0)
1121 return SDValue(); // empty struct
1122 SmallVector<SDValue, 4> Constants(NumElts);
1123 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001124 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001125 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001126 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001127 else if (EltVT.isFloatingPoint())
1128 Constants[i] = DAG.getConstantFP(0, EltVT);
1129 else
1130 Constants[i] = DAG.getConstant(0, EltVT);
1131 }
Bill Wendling87710f02009-12-21 23:47:40 +00001132
Bill Wendling4533cac2010-01-28 21:51:40 +00001133 return DAG.getMergeValues(&Constants[0], NumElts,
1134 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001135 }
1136
Dan Gohman383b5f62010-04-17 15:32:28 +00001137 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001138 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001139
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001140 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001141 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 // Now that we know the number and type of the elements, get that number of
1144 // elements into the Ops array based on what kind of constant it is.
1145 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001146 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001147 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001148 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001149 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001150 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001152
1153 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001154 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001155 Op = DAG.getConstantFP(0, EltVT);
1156 else
1157 Op = DAG.getConstant(0, EltVT);
1158 Ops.assign(NumElements, Op);
1159 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001161 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001162 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1163 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001164 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001166 // If this is a static alloca, generate it as the frameindex instead of
1167 // computation.
1168 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1169 DenseMap<const AllocaInst*, int>::iterator SI =
1170 FuncInfo.StaticAllocaMap.find(AI);
1171 if (SI != FuncInfo.StaticAllocaMap.end())
1172 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1173 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001174
Dan Gohman28a17352010-07-01 01:59:43 +00001175 // If this is an instruction which fast-isel has deferred, select it now.
1176 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001177 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1178 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1179 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001180 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Dan Gohman28a17352010-07-01 01:59:43 +00001181 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Dan Gohman28a17352010-07-01 01:59:43 +00001183 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001184}
1185
Dan Gohman46510a72010-04-15 01:51:59 +00001186void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187 SDValue Chain = getControlRoot();
1188 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001189 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001190
Dan Gohman7451d3e2010-05-29 17:03:36 +00001191 if (!FuncInfo.CanLowerReturn) {
1192 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 const Function *F = I.getParent()->getParent();
1194
1195 // Emit a store of the return value through the virtual register.
1196 // Leave Outs empty so that LowerReturn won't try to load return
1197 // registers the usual way.
1198 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001199 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001200 PtrValueVTs);
1201
1202 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1203 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001204
Owen Andersone50ed302009-08-10 22:56:29 +00001205 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 SmallVector<uint64_t, 4> Offsets;
1207 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001208 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001209
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001210 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001211 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001212 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1213 RetPtr.getValueType(), RetPtr,
1214 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001215 Chains[i] =
1216 DAG.getStore(Chain, getCurDebugLoc(),
1217 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001218 // FIXME: better loc info would be nice.
1219 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001220 }
1221
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001222 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1223 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001224 } else if (I.getNumOperands() != 0) {
1225 SmallVector<EVT, 4> ValueVTs;
1226 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1227 unsigned NumValues = ValueVTs.size();
1228 if (NumValues) {
1229 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001230 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1231 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001233 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001234
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001235 const Function *F = I.getParent()->getParent();
Bill Wendling8b62abd2012-12-30 13:01:51 +00001236 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1237 Attribute::SExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001238 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling8b62abd2012-12-30 13:01:51 +00001239 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1240 Attribute::ZExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001241 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001242
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001243 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001244 VT = TLI.getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001245
1246 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00001247 MVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001248 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001249 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001250 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendlingf18eb582012-09-26 06:16:18 +00001251 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001252
1253 // 'inreg' on function refers to return value
1254 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling8b62abd2012-12-30 13:01:51 +00001255 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1256 Attribute::InReg))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001257 Flags.setInReg();
1258
1259 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001260 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001261 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001262 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001263 Flags.setZExt();
1264
Dan Gohmanc9403652010-07-07 15:54:55 +00001265 for (unsigned i = 0; i < NumParts; ++i) {
1266 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00001267 /*isfixed=*/true, 0, 0));
Dan Gohmanc9403652010-07-07 15:54:55 +00001268 OutVals.push_back(Parts[i]);
1269 }
Evan Cheng3927f432009-03-25 20:20:11 +00001270 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 }
1272 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001273
1274 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001275 CallingConv::ID CallConv =
1276 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001278 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001279
1280 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001282 "LowerReturn didn't return a valid chain!");
1283
1284 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286}
1287
Dan Gohmanad62f532009-04-23 23:13:24 +00001288/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1289/// created for it, emit nodes to copy the value into the virtual
1290/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001291void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001292 // Skip empty types
1293 if (V->getType()->isEmptyTy())
1294 return;
1295
Dan Gohman33b7a292010-04-16 17:15:02 +00001296 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1297 if (VMI != FuncInfo.ValueMap.end()) {
1298 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1299 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001300 }
1301}
1302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1304/// the current basic block, add it to ValueMap now so that we'll get a
1305/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001306void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 // No need to export constants.
1308 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 // Already exported?
1311 if (FuncInfo.isExportedInst(V)) return;
1312
1313 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1314 CopyValueToVirtualRegister(V, Reg);
1315}
1316
Dan Gohman46510a72010-04-15 01:51:59 +00001317bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001318 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // The operands of the setcc have to be in this block. We don't know
1320 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001321 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 // Can export from current BB.
1323 if (VI->getParent() == FromBB)
1324 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001325
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 // Is already exported, noop.
1327 return FuncInfo.isExportedInst(V);
1328 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 // If this is an argument, we can export it if the BB is the entry block or
1331 // if it is already exported.
1332 if (isa<Argument>(V)) {
1333 if (FromBB == &FromBB->getParent()->getEntryBlock())
1334 return true;
1335
1336 // Otherwise, can only export this if it is already exported.
1337 return FuncInfo.isExportedInst(V);
1338 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001339
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 // Otherwise, constants can always be exported.
1341 return true;
1342}
1343
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001344/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001345uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1346 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001347 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1348 if (!BPI)
1349 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001350 const BasicBlock *SrcBB = Src->getBasicBlock();
1351 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001352 return BPI->getEdgeWeight(SrcBB, DstBB);
1353}
1354
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001355void SelectionDAGBuilder::
1356addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1357 uint32_t Weight /* = 0 */) {
1358 if (!Weight)
1359 Weight = getEdgeWeight(Src, Dst);
1360 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001361}
1362
1363
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001364static bool InBlock(const Value *V, const BasicBlock *BB) {
1365 if (const Instruction *I = dyn_cast<Instruction>(V))
1366 return I->getParent() == BB;
1367 return true;
1368}
1369
Dan Gohmanc2277342008-10-17 21:16:08 +00001370/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1371/// This function emits a branch and is used at the leaves of an OR or an
1372/// AND operator tree.
1373///
1374void
Dan Gohman46510a72010-04-15 01:51:59 +00001375SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001376 MachineBasicBlock *TBB,
1377 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001378 MachineBasicBlock *CurBB,
1379 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001380 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381
Dan Gohmanc2277342008-10-17 21:16:08 +00001382 // If the leaf of the tree is a comparison, merge the condition into
1383 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001384 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001385 // The operands of the cmp have to be in this block. We don't know
1386 // how to export them from some other block. If this is the first block
1387 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001389 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1390 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001392 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001393 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001394 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001395 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001396 if (TM.Options.NoNaNsFPMath)
1397 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 } else {
1399 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001400 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001402
1403 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1405 SwitchCases.push_back(CB);
1406 return;
1407 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001408 }
1409
1410 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001411 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001412 NULL, TBB, FBB, CurBB);
1413 SwitchCases.push_back(CB);
1414}
1415
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001416/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001417void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001418 MachineBasicBlock *TBB,
1419 MachineBasicBlock *FBB,
1420 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001421 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001422 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001423 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001424 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001425 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001426 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1427 BOp->getParent() != CurBB->getBasicBlock() ||
1428 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1429 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001430 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 return;
1432 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 // Create TmpBB after CurBB.
1435 MachineFunction::iterator BBI = CurBB;
1436 MachineFunction &MF = DAG.getMachineFunction();
1437 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1438 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 if (Opc == Instruction::Or) {
1441 // Codegen X | Y as:
1442 // jmp_if_X TBB
1443 // jmp TmpBB
1444 // TmpBB:
1445 // jmp_if_Y TBB
1446 // jmp FBB
1447 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001450 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001453 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 } else {
1455 assert(Opc == Instruction::And && "Unknown merge op!");
1456 // Codegen X & Y as:
1457 // jmp_if_X TmpBB
1458 // jmp FBB
1459 // TmpBB:
1460 // jmp_if_Y TBB
1461 // jmp FBB
1462 //
1463 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001466 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001469 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 }
1471}
1472
1473/// If the set of cases should be emitted as a series of branches, return true.
1474/// If we should emit this as a bunch of and/or'd together conditions, return
1475/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001476bool
Dan Gohman2048b852009-11-23 18:04:58 +00001477SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001479
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 // If this is two comparisons of the same values or'd or and'd together, they
1481 // will get folded into a single comparison, so don't emit two blocks.
1482 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1483 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1484 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1485 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1486 return false;
1487 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001488
Chris Lattner133ce872010-01-02 00:00:03 +00001489 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1490 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1491 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1492 Cases[0].CC == Cases[1].CC &&
1493 isa<Constant>(Cases[0].CmpRHS) &&
1494 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1495 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1496 return false;
1497 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1498 return false;
1499 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501 return true;
1502}
1503
Dan Gohman46510a72010-04-15 01:51:59 +00001504void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001505 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001506
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 // Update machine-CFG edges.
1508 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1509
1510 // Figure out which block is immediately after the current one.
1511 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001512 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001513 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 NextBlock = BBI;
1515
1516 if (I.isUnconditional()) {
1517 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001518 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001521 if (Succ0MBB != NextBlock)
1522 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001524 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001525
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001526 return;
1527 }
1528
1529 // If this condition is one of the special cases we handle, do special stuff
1530 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001531 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1533
1534 // If this is a series of conditions that are or'd or and'd together, emit
1535 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001536 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 // For example, instead of something like:
1538 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001539 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001541 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 // or C, F
1543 // jnz foo
1544 // Emit:
1545 // cmp A, B
1546 // je foo
1547 // cmp D, E
1548 // jle foo
1549 //
Dan Gohman46510a72010-04-15 01:51:59 +00001550 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001551 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001552 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001553 (BOp->getOpcode() == Instruction::And ||
1554 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001555 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1556 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 // If the compares in later blocks need to use values not currently
1558 // exported from this block, export them now. This block should always
1559 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001560 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562 // Allow some cases to be rejected.
1563 if (ShouldEmitAsBranches(SwitchCases)) {
1564 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1565 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1566 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1567 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001570 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 SwitchCases.erase(SwitchCases.begin());
1572 return;
1573 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001574
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 // Okay, we decided not to do this, remove any inserted MBB's and clear
1576 // SwitchCases.
1577 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001578 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001579
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580 SwitchCases.clear();
1581 }
1582 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001583
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001585 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001586 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001587
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588 // Use visitSwitchCase to actually insert the fast branch sequence for this
1589 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001590 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591}
1592
1593/// visitSwitchCase - Emits the necessary code to represent a single node in
1594/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001595void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1596 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597 SDValue Cond;
1598 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001599 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001600
1601 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602 if (CB.CmpMHS == NULL) {
1603 // Fold "(X == true)" to X and "(X == false)" to !X to
1604 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001605 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001606 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001608 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001609 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001611 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001615 assert(CB.CC == ISD::SETCC_INVALID &&
1616 "Condition is undefined for to-the-range belonging check.");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617
Anton Korobeynikov23218582008-12-23 22:25:27 +00001618 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1619 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620
1621 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001622 EVT VT = CmpOp.getValueType();
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001623
1624 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(false)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001626 ISD::SETULE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001628 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001629 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631 DAG.getConstant(High-Low, VT), ISD::SETULE);
1632 }
1633 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001636 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesene7fdef42012-08-20 21:39:52 +00001637 // TrueBB and FalseBB are always different unless the incoming IR is
1638 // degenerate. This only happens when running llc on weird IR.
1639 if (CB.TrueBB != CB.FalseBB)
1640 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001641
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001642 // Set NextBlock to be the MBB immediately after the current one, if any.
1643 // This is used to avoid emitting unnecessary branches to the next block.
1644 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001645 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001646 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649 // If the lhs block is the next block, invert the condition so that we can
1650 // fall through to the lhs instead of the rhs block.
1651 if (CB.TrueBB == NextBlock) {
1652 std::swap(CB.TrueBB, CB.FalseBB);
1653 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001654 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001656
Dale Johannesenf5d97892009-02-04 01:48:28 +00001657 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001659 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001660
Evan Cheng266a99d2010-09-23 06:51:55 +00001661 // Insert the false branch. Do this even if it's a fall through branch,
1662 // this makes it easier to do DAG optimizations which require inverting
1663 // the branch condition.
1664 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1665 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001666
1667 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001668}
1669
1670/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001671void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001672 // Emit the code for the jump table
1673 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001674 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001675 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1676 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001678 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1679 MVT::Other, Index.getValue(1),
1680 Table, Index);
1681 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001682}
1683
1684/// visitJumpTableHeader - This function emits necessary code to produce index
1685/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001686void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001687 JumpTableHeader &JTH,
1688 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001689 // Subtract the lowest switch case value from the value being switched on and
1690 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691 // difference between smallest and largest cases.
1692 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001693 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001694 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001695 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001696
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001697 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001698 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001699 // can be used as an index into the jump table in a subsequent basic block.
1700 // This value may be smaller or larger than the target's pointer type, and
1701 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001702 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001703
Dan Gohman89496d02010-07-02 00:10:16 +00001704 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001705 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1706 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707 JT.Reg = JumpTableReg;
1708
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001709 // Emit the range check for the jump table, and branch to the default block
1710 // for the switch statement if the value being switched on exceeds the largest
1711 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001712 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001713 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001714 DAG.getConstant(JTH.Last-JTH.First,VT),
1715 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716
1717 // Set NextBlock to be the MBB immediately after the current one, if any.
1718 // This is used to avoid emitting unnecessary branches to the next block.
1719 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001720 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001721
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001722 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723 NextBlock = BBI;
1724
Dale Johannesen66978ee2009-01-31 02:22:37 +00001725 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001727 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728
Bill Wendling4533cac2010-01-28 21:51:40 +00001729 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001730 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1731 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001732
Bill Wendling87710f02009-12-21 23:47:40 +00001733 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001734}
1735
1736/// visitBitTestHeader - This function emits necessary code to produce value
1737/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001738void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1739 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740 // Subtract the minimum value
1741 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglund34525f92012-12-11 11:14:33 +00001742 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001743 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001744 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745
1746 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001747 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001748 TLI.getSetCCResultType(Sub.getValueType()),
1749 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001750 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751
Evan Chengd08e5b42011-01-06 01:02:44 +00001752 // Determine the type of the test operands.
1753 bool UsePtrType = false;
1754 if (!TLI.isTypeLegal(VT))
1755 UsePtrType = true;
1756 else {
1757 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001758 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001759 // Switch table case range are encoded into series of masks.
1760 // Just use pointer type, it's guaranteed to fit.
1761 UsePtrType = true;
1762 break;
1763 }
1764 }
1765 if (UsePtrType) {
1766 VT = TLI.getPointerTy();
1767 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1768 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001769
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001770 B.RegVT = VT.getSimpleVT();
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001771 B.Reg = FuncInfo.CreateReg(B.RegVT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001772 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001773 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774
1775 // Set NextBlock to be the MBB immediately after the current one, if any.
1776 // This is used to avoid emitting unnecessary branches to the next block.
1777 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001778 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001779 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001780 NextBlock = BBI;
1781
1782 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1783
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001784 addSuccessorWithWeight(SwitchBB, B.Default);
1785 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786
Dale Johannesen66978ee2009-01-31 02:22:37 +00001787 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001788 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001789 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001790
Evan Cheng8c1f4322010-09-23 18:32:19 +00001791 if (MBB != NextBlock)
1792 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1793 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001794
Bill Wendling87710f02009-12-21 23:47:40 +00001795 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001796}
1797
1798/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001799void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1800 MachineBasicBlock* NextMBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00001801 uint32_t BranchWeightToNext,
Dan Gohman2048b852009-11-23 18:04:58 +00001802 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001803 BitTestCase &B,
1804 MachineBasicBlock *SwitchBB) {
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001805 MVT VT = BB.RegVT;
Evan Chengd08e5b42011-01-06 01:02:44 +00001806 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1807 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001808 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001809 unsigned PopCount = CountPopulation_64(B.Mask);
1810 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001811 // Testing for a single bit; just compare the shift count with what it
1812 // would need to be to shift a 1 bit in that position.
1813 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001814 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001815 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001816 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001817 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001818 } else if (PopCount == BB.Range) {
1819 // There is only one zero bit in the range, test for it directly.
1820 Cmp = DAG.getSetCC(getCurDebugLoc(),
1821 TLI.getSetCCResultType(VT),
1822 ShiftOp,
1823 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1824 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001825 } else {
1826 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001827 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1828 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001829
Dan Gohman8e0163a2010-06-24 02:06:24 +00001830 // Emit bit tests and jumps
1831 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001832 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001833 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001834 TLI.getSetCCResultType(VT),
1835 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001836 ISD::SETNE);
1837 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838
Manman Ren1a710fd2012-08-24 18:14:27 +00001839 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1840 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1841 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1842 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001843
Dale Johannesen66978ee2009-01-31 02:22:37 +00001844 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001846 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847
1848 // Set NextBlock to be the MBB immediately after the current one, if any.
1849 // This is used to avoid emitting unnecessary branches to the next block.
1850 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001851 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001852 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853 NextBlock = BBI;
1854
Evan Cheng8c1f4322010-09-23 18:32:19 +00001855 if (NextMBB != NextBlock)
1856 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1857 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001858
Bill Wendling87710f02009-12-21 23:47:40 +00001859 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001860}
1861
Dan Gohman46510a72010-04-15 01:51:59 +00001862void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001863 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001864
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001865 // Retrieve successors.
1866 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1867 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1868
Gabor Greifb67e6b32009-01-15 11:10:44 +00001869 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00001870 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00001871 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00001873 else if (Fn && Fn->isIntrinsic()) {
1874 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Manman Ren5e5974f2013-02-27 02:11:57 +00001875 // If donothing has a landingpad, we should clear CurrentCallSite.
1876 if (LandingPad) {
1877 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1878 unsigned CallSiteIndex = MMI.getCurrentCallSite();
1879 if (CallSiteIndex)
1880 MMI.setCurrentCallSite(0);
1881 }
Nuno Lopes4532bf62012-07-18 00:07:17 +00001882 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00001883 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001884 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001885
1886 // If the value of the invoke is used outside of its defining block, make it
1887 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001888 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001889
1890 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001891 addSuccessorWithWeight(InvokeMBB, Return);
1892 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001893
1894 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001895 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1896 MVT::Other, getControlRoot(),
1897 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001898}
1899
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001900void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1901 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1902}
1903
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001904void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1905 assert(FuncInfo.MBB->isLandingPad() &&
1906 "Call to landingpad not in landing pad!");
1907
1908 MachineBasicBlock *MBB = FuncInfo.MBB;
1909 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1910 AddLandingPadInfo(LP, MMI, MBB);
1911
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001912 // If there aren't registers to copy the values into (e.g., during SjLj
1913 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001914 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001915 TLI.getExceptionSelectorRegister() == 0)
1916 return;
1917
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001918 SmallVector<EVT, 2> ValueVTs;
1919 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1920
1921 // Insert the EXCEPTIONADDR instruction.
1922 assert(FuncInfo.MBB->isLandingPad() &&
1923 "Call to eh.exception not in landing pad!");
1924 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1925 SDValue Ops[2];
1926 Ops[0] = DAG.getRoot();
1927 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1928 SDValue Chain = Op1.getValue(1);
1929
1930 // Insert the EHSELECTION instruction.
1931 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1932 Ops[0] = Op1;
1933 Ops[1] = Chain;
1934 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1935 Chain = Op2.getValue(1);
1936 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1937
1938 Ops[0] = Op1;
1939 Ops[1] = Op2;
1940 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1941 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1942 &Ops[0], 2);
1943
1944 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1945 setValue(&LP, RetPair.first);
1946 DAG.setRoot(RetPair.second);
1947}
1948
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1950/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001951bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1952 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001953 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001954 MachineBasicBlock *Default,
1955 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001957 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001958 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001959 return false;
1960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 // Get the MachineFunction which holds the current MBB. This is used when
1962 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001963 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001964
1965 // Figure out which block is immediately after the current one.
1966 MachineBasicBlock *NextBlock = 0;
1967 MachineFunction::iterator BBI = CR.CaseBB;
1968
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001969 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001970 NextBlock = BBI;
1971
Manman Ren1a710fd2012-08-24 18:14:27 +00001972 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramerce750f02010-11-22 09:45:38 +00001973 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001974 // is the same as the other, but has one bit unset that the other has set,
1975 // use bit manipulation to do two compares at once. For example:
1976 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001977 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1978 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1979 if (Size == 2 && CR.CaseBB == SwitchBB) {
1980 Case &Small = *CR.Range.first;
1981 Case &Big = *(CR.Range.second-1);
1982
1983 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1984 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1985 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1986
1987 // Check that there is only one bit different.
1988 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1989 (SmallValue | BigValue) == BigValue) {
1990 // Isolate the common bit.
1991 APInt CommonBit = BigValue & ~SmallValue;
1992 assert((SmallValue | CommonBit) == BigValue &&
1993 CommonBit.countPopulation() == 1 && "Not a common bit?");
1994
1995 SDValue CondLHS = getValue(SV);
1996 EVT VT = CondLHS.getValueType();
1997 DebugLoc DL = getCurDebugLoc();
1998
1999 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2000 DAG.getConstant(CommonBit, VT));
2001 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2002 Or, DAG.getConstant(BigValue, VT),
2003 ISD::SETEQ);
2004
2005 // Update successor info.
Manman Ren1a710fd2012-08-24 18:14:27 +00002006 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2007 addSuccessorWithWeight(SwitchBB, Small.BB,
2008 Small.ExtraWeight + Big.ExtraWeight);
2009 addSuccessorWithWeight(SwitchBB, Default,
2010 // The default destination is the first successor in IR.
2011 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramerce750f02010-11-22 09:45:38 +00002012
2013 // Insert the true branch.
2014 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2015 getControlRoot(), Cond,
2016 DAG.getBasicBlock(Small.BB));
2017
2018 // Insert the false branch.
2019 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2020 DAG.getBasicBlock(Default));
2021
2022 DAG.setRoot(BrCond);
2023 return true;
2024 }
2025 }
2026 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002027
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002028 // Order cases by weight so the most likely case will be checked first.
Manman Ren1a710fd2012-08-24 18:14:27 +00002029 uint32_t UnhandledWeights = 0;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002030 if (BPI) {
2031 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002032 uint32_t IWeight = I->ExtraWeight;
2033 UnhandledWeights += IWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002034 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002035 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002036 if (IWeight > JWeight)
2037 std::swap(*I, *J);
2038 }
2039 }
2040 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002042 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00002043 if (Size > 1 &&
2044 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 // The last case block won't fall through into 'NextBlock' if we emit the
2046 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002047 // We start at the bottom as it's the case with the least weight.
Benjamin Kramercf1d69d2012-05-27 10:56:55 +00002048 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049 if (I->BB == NextBlock) {
2050 std::swap(*I, BackCase);
2051 break;
2052 }
2053 }
2054 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 // Create a CaseBlock record representing a conditional branch to
2057 // the Case's target mbb if the value being switched on SV is equal
2058 // to C.
2059 MachineBasicBlock *CurBlock = CR.CaseBB;
2060 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2061 MachineBasicBlock *FallThrough;
2062 if (I != E-1) {
2063 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2064 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002065
2066 // Put SV in a virtual register to make it available from the new blocks.
2067 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 } else {
2069 // If the last case doesn't match, go to the default block.
2070 FallThrough = Default;
2071 }
2072
Dan Gohman46510a72010-04-15 01:51:59 +00002073 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002074 ISD::CondCode CC;
2075 if (I->High == I->Low) {
2076 // This is just small small case range :) containing exactly 1 case
2077 CC = ISD::SETEQ;
2078 LHS = SV; RHS = I->High; MHS = NULL;
2079 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002080 CC = ISD::SETCC_INVALID;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 LHS = I->Low; MHS = SV; RHS = I->High;
2082 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002083
Manman Ren1a710fd2012-08-24 18:14:27 +00002084 // The false weight should be sum of all un-handled cases.
2085 UnhandledWeights -= I->ExtraWeight;
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002086 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2087 /* me */ CurBlock,
Manman Ren1a710fd2012-08-24 18:14:27 +00002088 /* trueweight */ I->ExtraWeight,
2089 /* falseweight */ UnhandledWeights);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 // If emitting the first comparison, just call visitSwitchCase to emit the
2092 // code into the current block. Otherwise, push the CaseBlock onto the
2093 // vector to be later processed by SDISel, and insert the node's MBB
2094 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002095 if (CurBlock == SwitchBB)
2096 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 else
2098 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002099
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100 CurBlock = FallThrough;
2101 }
2102
2103 return true;
2104}
2105
2106static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002107 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002108 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2109 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002111
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002112static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002113 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002114 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002115 return (LastExt - FirstExt + 1ULL);
2116}
2117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002119bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2120 CaseRecVector &WorkList,
2121 const Value *SV,
2122 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002123 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124 Case& FrontCase = *CR.Range.first;
2125 Case& BackCase = *(CR.Range.second-1);
2126
Chris Lattnere880efe2009-11-07 07:50:34 +00002127 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2128 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129
Chris Lattnere880efe2009-11-07 07:50:34 +00002130 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002131 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002132 TSize += I->size();
2133
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002134 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002135 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002136
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002137 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002138 // The density is TSize / Range. Require at least 40%.
2139 // It should not be possible for IntTSize to saturate for sane code, but make
2140 // sure we handle Range saturation correctly.
2141 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2142 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2143 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144 return false;
2145
David Greene4b69d992010-01-05 01:24:57 +00002146 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002147 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002148 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149
2150 // Get the MachineFunction which holds the current MBB. This is used when
2151 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002152 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153
2154 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002156 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002157
2158 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2159
2160 // Create a new basic block to hold the code for loading the address
2161 // of the jump table, and jumping to it. Update successor information;
2162 // we will either branch to the default case for the switch, or the jump
2163 // table.
2164 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2165 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002166
2167 addSuccessorWithWeight(CR.CaseBB, Default);
2168 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002169
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002170 // Build a vector of destination BBs, corresponding to each target
2171 // of the jump table. If the value of the jump table slot corresponds to
2172 // a case statement, push the case's BB onto the vector, otherwise, push
2173 // the default BB.
2174 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002175 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002177 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2178 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002179
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002180 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181 DestBBs.push_back(I->BB);
2182 if (TEI==High)
2183 ++I;
2184 } else {
2185 DestBBs.push_back(Default);
2186 }
2187 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002188
Manman Ren1a710fd2012-08-24 18:14:27 +00002189 // Calculate weight for each unique destination in CR.
2190 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2191 if (FuncInfo.BPI)
2192 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2193 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2194 DestWeights.find(I->BB);
2195 if (Itr != DestWeights.end())
2196 Itr->second += I->ExtraWeight;
2197 else
2198 DestWeights[I->BB] = I->ExtraWeight;
2199 }
2200
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002201 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002202 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2203 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204 E = DestBBs.end(); I != E; ++I) {
2205 if (!SuccsHandled[(*I)->getNumber()]) {
2206 SuccsHandled[(*I)->getNumber()] = true;
Manman Ren1a710fd2012-08-24 18:14:27 +00002207 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2208 DestWeights.find(*I);
2209 addSuccessorWithWeight(JumpTableBB, *I,
2210 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211 }
2212 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002213
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002214 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002215 unsigned JTEncoding = TLI.getJumpTableEncoding();
2216 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002217 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002219 // Set the jump table information so that we can codegen it as a second
2220 // MachineBasicBlock
2221 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002222 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2223 if (CR.CaseBB == SwitchBB)
2224 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 return true;
2228}
2229
2230/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2231/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002232bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2233 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002234 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002235 MachineBasicBlock *Default,
2236 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237 // Get the MachineFunction which holds the current MBB. This is used when
2238 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002239 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240
2241 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002243 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244
2245 Case& FrontCase = *CR.Range.first;
2246 Case& BackCase = *(CR.Range.second-1);
2247 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2248
2249 // Size is the number of Cases represented by this range.
2250 unsigned Size = CR.Range.second - CR.Range.first;
2251
Chris Lattnere880efe2009-11-07 07:50:34 +00002252 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2253 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254 double FMetric = 0;
2255 CaseItr Pivot = CR.Range.first + Size/2;
2256
2257 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2258 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002259 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2261 I!=E; ++I)
2262 TSize += I->size();
2263
Chris Lattnere880efe2009-11-07 07:50:34 +00002264 APInt LSize = FrontCase.size();
2265 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002266 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002267 << "First: " << First << ", Last: " << Last <<'\n'
2268 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002269 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2270 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002271 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2272 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002273 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002274 assert((Range - 2ULL).isNonNegative() &&
2275 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002276 // Use volatile double here to avoid excess precision issues on some hosts,
2277 // e.g. that use 80-bit X87 registers.
2278 volatile double LDensity =
2279 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002280 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002281 volatile double RDensity =
2282 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002283 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002284 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002285 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002286 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002287 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2288 << "LDensity: " << LDensity
2289 << ", RDensity: " << RDensity << '\n'
2290 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 if (FMetric < Metric) {
2292 Pivot = J;
2293 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002294 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295 }
2296
2297 LSize += J->size();
2298 RSize -= J->size();
2299 }
2300 if (areJTsAllowed(TLI)) {
2301 // If our case is dense we *really* should handle it earlier!
2302 assert((FMetric > 0) && "Should handle dense range earlier!");
2303 } else {
2304 Pivot = CR.Range.first + Size/2;
2305 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307 CaseRange LHSR(CR.Range.first, Pivot);
2308 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002309 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002311
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002313 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002314 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002315 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316 // Pivot's Value, then we can branch directly to the LHS's Target,
2317 // rather than creating a leaf node for it.
2318 if ((LHSR.second - LHSR.first) == 1 &&
2319 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002320 cast<ConstantInt>(C)->getValue() ==
2321 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 TrueBB = LHSR.first->BB;
2323 } else {
2324 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2325 CurMF->insert(BBI, TrueBB);
2326 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002327
2328 // Put SV in a virtual register to make it available from the new blocks.
2329 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332 // Similar to the optimization above, if the Value being switched on is
2333 // known to be less than the Constant CR.LT, and the current Case Value
2334 // is CR.LT - 1, then we can branch directly to the target block for
2335 // the current Case Value, rather than emitting a RHS leaf node for it.
2336 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002337 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2338 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339 FalseBB = RHSR.first->BB;
2340 } else {
2341 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2342 CurMF->insert(BBI, FalseBB);
2343 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002344
2345 // Put SV in a virtual register to make it available from the new blocks.
2346 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 }
2348
2349 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002350 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 // Otherwise, branch to LHS.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002352 CaseBlock CB(ISD::SETULT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002353
Dan Gohman99be8ae2010-04-19 22:41:47 +00002354 if (CR.CaseBB == SwitchBB)
2355 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356 else
2357 SwitchCases.push_back(CB);
2358
2359 return true;
2360}
2361
2362/// handleBitTestsSwitchCase - if current case range has few destination and
2363/// range span less, than machine word bitwidth, encode case range into series
2364/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002365bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2366 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002367 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002368 MachineBasicBlock* Default,
2369 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002370 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002371 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372
2373 Case& FrontCase = *CR.Range.first;
2374 Case& BackCase = *(CR.Range.second-1);
2375
2376 // Get the MachineFunction which holds the current MBB. This is used when
2377 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002378 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002380 // If target does not have legal shift left, do not emit bit tests at all.
2381 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2382 return false;
2383
Anton Korobeynikov23218582008-12-23 22:25:27 +00002384 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002385 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2386 I!=E; ++I) {
2387 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002388 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 // Count unique destinations
2392 SmallSet<MachineBasicBlock*, 4> Dests;
2393 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2394 Dests.insert(I->BB);
2395 if (Dests.size() > 3)
2396 // Don't bother the code below, if there are too much unique destinations
2397 return false;
2398 }
David Greene4b69d992010-01-05 01:24:57 +00002399 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002400 << Dests.size() << '\n'
2401 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002402
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002404 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2405 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002406 APInt cmpRange = maxValue - minValue;
2407
David Greene4b69d992010-01-05 01:24:57 +00002408 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002409 << "Low bound: " << minValue << '\n'
2410 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002411
Dan Gohmane0567812010-04-08 23:03:40 +00002412 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413 (!(Dests.size() == 1 && numCmps >= 3) &&
2414 !(Dests.size() == 2 && numCmps >= 5) &&
2415 !(Dests.size() >= 3 && numCmps >= 6)))
2416 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002417
David Greene4b69d992010-01-05 01:24:57 +00002418 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002419 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2420
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002421 // Optimize the case where all the case values fit in a
2422 // word without having to subtract minValue. In this case,
2423 // we can optimize away the subtraction.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002424 if (maxValue.ult(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002425 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002426 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002427 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430 CaseBitsVector CasesBits;
2431 unsigned i, count = 0;
2432
2433 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2434 MachineBasicBlock* Dest = I->BB;
2435 for (i = 0; i < count; ++i)
2436 if (Dest == CasesBits[i].BB)
2437 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439 if (i == count) {
2440 assert((count < 3) && "Too much destinations to test!");
Manman Ren1a710fd2012-08-24 18:14:27 +00002441 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002442 count++;
2443 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002444
2445 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2446 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2447
2448 uint64_t lo = (lowValue - lowBound).getZExtValue();
2449 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Ren1a710fd2012-08-24 18:14:27 +00002450 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452 for (uint64_t j = lo; j <= hi; j++) {
2453 CasesBits[i].Mask |= 1ULL << j;
2454 CasesBits[i].Bits++;
2455 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002456
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457 }
2458 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002459
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 BitTestInfo BTC;
2461
2462 // Figure out which block is immediately after the current one.
2463 MachineFunction::iterator BBI = CR.CaseBB;
2464 ++BBI;
2465
2466 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2467
David Greene4b69d992010-01-05 01:24:57 +00002468 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002470 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002471 << ", Bits: " << CasesBits[i].Bits
2472 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473
2474 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2475 CurMF->insert(BBI, CaseBB);
2476 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2477 CaseBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00002478 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002479
2480 // Put SV in a virtual register to make it available from the new blocks.
2481 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002483
2484 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002485 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002486 CR.CaseBB, Default, BTC);
2487
Dan Gohman99be8ae2010-04-19 22:41:47 +00002488 if (CR.CaseBB == SwitchBB)
2489 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002490
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491 BitTestCases.push_back(BTB);
2492
2493 return true;
2494}
2495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002497size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2498 const SwitchInst& SI) {
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002499
2500 /// Use a shorter form of declaration, and also
2501 /// show the we want to use CRSBuilder as Clusterifier.
Stepan Dyatkovskiy4319a552012-06-02 07:26:00 +00002502 typedef IntegersSubsetMapping<MachineBasicBlock> Clusterifier;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002503
2504 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505
Manman Ren1a710fd2012-08-24 18:14:27 +00002506 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002508 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002509 i != e; ++i) {
2510 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002511 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2512
Manman Ren1a710fd2012-08-24 18:14:27 +00002513 TheClusterifier.add(i.getCaseValueEx(), SMBB,
2514 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515 }
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002516
2517 TheClusterifier.optimize();
2518
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002519 size_t numCmps = 0;
2520 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2521 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002522 Clusterifier::Cluster &C = *i;
Manman Ren1a710fd2012-08-24 18:14:27 +00002523 // Update edge weight for the cluster.
2524 unsigned W = C.first.Weight;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002525
Stepan Dyatkovskiy484fc932012-05-28 12:39:09 +00002526 // FIXME: Currently work with ConstantInt based numbers.
2527 // Changing it to APInt based is a pretty heavy for this commit.
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002528 Cases.push_back(Case(C.first.getLow().toConstantInt(),
2529 C.first.getHigh().toConstantInt(), C.second, W));
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002530
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002531 if (C.first.getLow() != C.first.getHigh())
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002532 // A range counts double, since it requires two compares.
2533 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534 }
2535
2536 return numCmps;
2537}
2538
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002539void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2540 MachineBasicBlock *Last) {
2541 // Update JTCases.
2542 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2543 if (JTCases[i].first.HeaderBB == First)
2544 JTCases[i].first.HeaderBB = Last;
2545
2546 // Update BitTestCases.
2547 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2548 if (BitTestCases[i].Parent == First)
2549 BitTestCases[i].Parent = Last;
2550}
2551
Dan Gohman46510a72010-04-15 01:51:59 +00002552void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002553 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555 // Figure out which block is immediately after the current one.
2556 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002557 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2558
2559 // If there is only the default destination, branch to it if it is not the
2560 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002561 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002562 // Update machine-CFG edges.
2563
2564 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002565 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002566 if (Default != NextBlock)
2567 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2568 MVT::Other, getControlRoot(),
2569 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002570
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002571 return;
2572 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002573
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574 // If there are any non-default case statements, create a vector of Cases
2575 // representing each one, and sort the vector so that we can efficiently
2576 // create a binary search tree from them.
2577 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002578 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002579 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002580 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002581 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002582
2583 // Get the Value to be switched on and default basic blocks, which will be
2584 // inserted into CaseBlock records, representing basic blocks in the binary
2585 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002586 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587
2588 // Push the initial CaseRec onto the worklist
2589 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002590 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2591 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002592
2593 while (!WorkList.empty()) {
2594 // Grab a record representing a case range to process off the worklist
2595 CaseRec CR = WorkList.back();
2596 WorkList.pop_back();
2597
Dan Gohman99be8ae2010-04-19 22:41:47 +00002598 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002599 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002600
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002601 // If the range has few cases (two or less) emit a series of specific
2602 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002603 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002605
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002606 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002607 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002608 // lowering the switch to a binary tree of conditional branches.
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002609 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman99be8ae2010-04-19 22:41:47 +00002610 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002611 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002613 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2614 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002615 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002616 }
2617}
2618
Dan Gohman46510a72010-04-15 01:51:59 +00002619void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002620 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002621
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002622 // Update machine-CFG edges with unique successors.
Nadav Rotemee0ce152012-10-23 21:05:33 +00002623 SmallSet<BasicBlock*, 32> Done;
2624 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2625 BasicBlock *BB = I.getSuccessor(i);
2626 bool Inserted = Done.insert(BB);
2627 if (!Inserted)
2628 continue;
2629
2630 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002631 addSuccessorWithWeight(IndirectBrMBB, Succ);
2632 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002633
Bill Wendling4533cac2010-01-28 21:51:40 +00002634 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2635 MVT::Other, getControlRoot(),
2636 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002637}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002638
Dan Gohman46510a72010-04-15 01:51:59 +00002639void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002641 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002642 if (isa<Constant>(I.getOperand(0)) &&
2643 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2644 SDValue Op2 = getValue(I.getOperand(1));
2645 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2646 Op2.getValueType(), Op2));
2647 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002648 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002649
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002650 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002651}
2652
Dan Gohman46510a72010-04-15 01:51:59 +00002653void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002654 SDValue Op1 = getValue(I.getOperand(0));
2655 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002656 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2657 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002658}
2659
Dan Gohman46510a72010-04-15 01:51:59 +00002660void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002661 SDValue Op1 = getValue(I.getOperand(0));
2662 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002663
Michael Liaoa6b20ce2013-03-01 18:40:30 +00002664 EVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
Owen Anderson95771af2011-02-25 21:41:48 +00002665
Chris Lattnerd3027732011-02-13 09:02:52 +00002666 // Coerce the shift amount to the right type if we can.
2667 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002668 unsigned ShiftSize = ShiftTy.getSizeInBits();
2669 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002670 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002671
Dan Gohman57fc82d2009-04-09 03:51:29 +00002672 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002673 if (ShiftSize > Op2Size)
2674 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002675
Dan Gohman57fc82d2009-04-09 03:51:29 +00002676 // If the operand is larger than the shift count type but the shift
2677 // count type has enough bits to represent any shift value, truncate
2678 // it now. This is a common case and it exposes the truncate to
2679 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002680 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2681 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2682 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002683 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002684 else
Chris Lattnere0751182011-02-13 19:09:16 +00002685 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002686 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002687
Bill Wendling4533cac2010-01-28 21:51:40 +00002688 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2689 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002690}
2691
Benjamin Kramer9c640302011-07-08 10:31:30 +00002692void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002693 SDValue Op1 = getValue(I.getOperand(0));
2694 SDValue Op2 = getValue(I.getOperand(1));
2695
2696 // Turn exact SDivs into multiplications.
2697 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2698 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002699 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2700 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002701 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2702 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2703 else
2704 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2705 Op1, Op2));
2706}
2707
Dan Gohman46510a72010-04-15 01:51:59 +00002708void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002710 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002712 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713 predicate = ICmpInst::Predicate(IC->getPredicate());
2714 SDValue Op1 = getValue(I.getOperand(0));
2715 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002716 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002717
Owen Andersone50ed302009-08-10 22:56:29 +00002718 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002719 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720}
2721
Dan Gohman46510a72010-04-15 01:51:59 +00002722void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002723 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002724 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002725 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002726 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727 predicate = FCmpInst::Predicate(FC->getPredicate());
2728 SDValue Op1 = getValue(I.getOperand(0));
2729 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002730 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002731 if (TM.Options.NoNaNsFPMath)
2732 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002733 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002734 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002735}
2736
Dan Gohman46510a72010-04-15 01:51:59 +00002737void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002738 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002739 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2740 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002741 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002742
Bill Wendling49fcff82009-12-21 22:30:11 +00002743 SmallVector<SDValue, 4> Values(NumValues);
2744 SDValue Cond = getValue(I.getOperand(0));
2745 SDValue TrueVal = getValue(I.getOperand(1));
2746 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002747 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2748 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002749
Bill Wendling4533cac2010-01-28 21:51:40 +00002750 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002751 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2752 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002753 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002754 SDValue(TrueVal.getNode(),
2755 TrueVal.getResNo() + i),
2756 SDValue(FalseVal.getNode(),
2757 FalseVal.getResNo() + i));
2758
Bill Wendling4533cac2010-01-28 21:51:40 +00002759 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2760 DAG.getVTList(&ValueVTs[0], NumValues),
2761 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002762}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763
Dan Gohman46510a72010-04-15 01:51:59 +00002764void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2766 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002767 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002768 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002769}
2770
Dan Gohman46510a72010-04-15 01:51:59 +00002771void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2773 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2774 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002775 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002776 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002777}
2778
Dan Gohman46510a72010-04-15 01:51:59 +00002779void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002780 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2781 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2782 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002783 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002784 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002785}
2786
Dan Gohman46510a72010-04-15 01:51:59 +00002787void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788 // FPTrunc is never a no-op cast, no need to check
2789 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002790 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002791 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002792 DestVT, N,
2793 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002794}
2795
Dan Gohman46510a72010-04-15 01:51:59 +00002796void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002797 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002799 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002800 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801}
2802
Dan Gohman46510a72010-04-15 01:51:59 +00002803void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804 // FPToUI is never a no-op cast, no need to check
2805 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002806 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002807 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808}
2809
Dan Gohman46510a72010-04-15 01:51:59 +00002810void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811 // FPToSI is never a no-op cast, no need to check
2812 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002813 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002814 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002815}
2816
Dan Gohman46510a72010-04-15 01:51:59 +00002817void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002818 // UIToFP is never a no-op cast, no need to check
2819 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002820 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002821 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002822}
2823
Dan Gohman46510a72010-04-15 01:51:59 +00002824void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002825 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002827 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002828 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002829}
2830
Dan Gohman46510a72010-04-15 01:51:59 +00002831void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002832 // What to do depends on the size of the integer and the size of the pointer.
2833 // We can either truncate, zero extend, or no-op, accordingly.
2834 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002835 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002836 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002837}
2838
Dan Gohman46510a72010-04-15 01:51:59 +00002839void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002840 // What to do depends on the size of the integer and the size of the pointer.
2841 // We can either truncate, zero extend, or no-op, accordingly.
2842 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002843 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002844 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002845}
2846
Dan Gohman46510a72010-04-15 01:51:59 +00002847void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002848 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002849 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002850
Bill Wendling49fcff82009-12-21 22:30:11 +00002851 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002852 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002853 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002854 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002855 DestVT, N)); // convert types.
2856 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002857 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002858}
2859
Dan Gohman46510a72010-04-15 01:51:59 +00002860void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002861 SDValue InVec = getValue(I.getOperand(0));
2862 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002863 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002864 TLI.getPointerTy(),
2865 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002866 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2867 TLI.getValueType(I.getType()),
2868 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002869}
2870
Dan Gohman46510a72010-04-15 01:51:59 +00002871void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002872 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002873 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002874 TLI.getPointerTy(),
2875 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002876 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2877 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002878}
2879
Craig Topper51578342012-01-04 09:23:09 +00002880// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002881// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002882// specified sequential range [L, L+Pos). or is undef.
2883static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002884 unsigned Pos, unsigned Size, int Low) {
2885 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002886 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002887 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002888 return true;
2889}
2890
Dan Gohman46510a72010-04-15 01:51:59 +00002891void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002892 SDValue Src1 = getValue(I.getOperand(0));
2893 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002894
Chris Lattner56243b82012-01-26 02:51:13 +00002895 SmallVector<int, 8> Mask;
2896 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2897 unsigned MaskNumElts = Mask.size();
2898
Owen Andersone50ed302009-08-10 22:56:29 +00002899 EVT VT = TLI.getValueType(I.getType());
2900 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002901 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002902
Mon P Wangc7849c22008-11-16 05:06:27 +00002903 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002904 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2905 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002906 return;
2907 }
2908
2909 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002910 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2911 // Mask is longer than the source vectors and is a multiple of the source
2912 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002913 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002914 if (SrcNumElts*2 == MaskNumElts) {
2915 // First check for Src1 in low and Src2 in high
2916 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2917 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2918 // The shuffle is concatenating two vectors together.
2919 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2920 VT, Src1, Src2));
2921 return;
2922 }
2923 // Then check for Src2 in low and Src1 in high
2924 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2925 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2926 // The shuffle is concatenating two vectors together.
2927 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2928 VT, Src2, Src1));
2929 return;
2930 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002931 }
2932
Mon P Wangc7849c22008-11-16 05:06:27 +00002933 // Pad both vectors with undefs to make them the same length as the mask.
2934 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2936 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002937 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002938
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2940 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002941 MOps1[0] = Src1;
2942 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002943
2944 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2945 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 &MOps1[0], NumConcat);
2947 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002948 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002949 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002950
Mon P Wangaeb06d22008-11-10 04:46:22 +00002951 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002953 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002955 if (Idx >= (int)SrcNumElts)
2956 Idx -= SrcNumElts - MaskNumElts;
2957 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002958 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002959
Bill Wendling4533cac2010-01-28 21:51:40 +00002960 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2961 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002962 return;
2963 }
2964
Mon P Wangc7849c22008-11-16 05:06:27 +00002965 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002966 // Analyze the access pattern of the vector to see if we can extract
2967 // two subvectors and do the shuffle. The analysis is done by calculating
2968 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002969 int MinRange[2] = { static_cast<int>(SrcNumElts),
2970 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002971 int MaxRange[2] = {-1, -1};
2972
Nate Begeman5a5ca152009-04-29 05:20:52 +00002973 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002975 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 if (Idx < 0)
2977 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002978
Nate Begeman5a5ca152009-04-29 05:20:52 +00002979 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 Input = 1;
2981 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002982 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 if (Idx > MaxRange[Input])
2984 MaxRange[Input] = Idx;
2985 if (Idx < MinRange[Input])
2986 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002987 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002988
Mon P Wangc7849c22008-11-16 05:06:27 +00002989 // Check if the access is smaller than the vector size and can we find
2990 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002991 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2992 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002993 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002994 for (unsigned Input = 0; Input < 2; ++Input) {
2995 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002996 RangeUse[Input] = 0; // Unused
2997 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002998 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002999 }
Craig Topperf873dde2012-04-08 17:53:33 +00003000
3001 // Find a good start index that is a multiple of the mask length. Then
3002 // see if the rest of the elements are in range.
3003 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3004 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3005 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3006 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00003007 }
3008
Bill Wendling636e2582009-08-21 18:16:06 +00003009 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00003010 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00003011 return;
3012 }
Craig Topper10612dc2012-04-08 23:15:04 +00003013 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003014 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00003015 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00003016 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003017 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00003018 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003019 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00003020 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003021 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003022 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003023
Mon P Wangc7849c22008-11-16 05:06:27 +00003024 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003026 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00003028 if (Idx >= 0) {
3029 if (Idx < (int)SrcNumElts)
3030 Idx -= StartIdx[0];
3031 else
3032 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3033 }
3034 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00003035 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003036
Bill Wendling4533cac2010-01-28 21:51:40 +00003037 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
3038 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00003039 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003040 }
3041 }
3042
Mon P Wangc7849c22008-11-16 05:06:27 +00003043 // We can't use either concat vectors or extract subvectors so fall back to
3044 // replacing the shuffle with extract and build vector.
3045 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003046 EVT EltVT = VT.getVectorElementType();
3047 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00003048 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003049 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00003050 int Idx = Mask[i];
3051 SDValue Res;
3052
3053 if (Idx < 0) {
3054 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003055 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00003056 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3057 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003058
Craig Topper23de31b2012-04-11 03:06:35 +00003059 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
3060 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003061 }
Craig Topper23de31b2012-04-11 03:06:35 +00003062
3063 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003064 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003065
Bill Wendling4533cac2010-01-28 21:51:40 +00003066 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
3067 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068}
3069
Dan Gohman46510a72010-04-15 01:51:59 +00003070void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071 const Value *Op0 = I.getOperand(0);
3072 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003073 Type *AggTy = I.getType();
3074 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003075 bool IntoUndef = isa<UndefValue>(Op0);
3076 bool FromUndef = isa<UndefValue>(Op1);
3077
Jay Foadfc6d3a42011-07-13 10:26:04 +00003078 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003079
Owen Andersone50ed302009-08-10 22:56:29 +00003080 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003081 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003082 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3084
3085 unsigned NumAggValues = AggValueVTs.size();
3086 unsigned NumValValues = ValValueVTs.size();
3087 SmallVector<SDValue, 4> Values(NumAggValues);
3088
3089 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003090 unsigned i = 0;
3091 // Copy the beginning value(s) from the original aggregate.
3092 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003093 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003094 SDValue(Agg.getNode(), Agg.getResNo() + i);
3095 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003096 if (NumValValues) {
3097 SDValue Val = getValue(Op1);
3098 for (; i != LinearIndex + NumValValues; ++i)
3099 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3100 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3101 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003102 // Copy remaining value(s) from the original aggregate.
3103 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003104 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003105 SDValue(Agg.getNode(), Agg.getResNo() + i);
3106
Bill Wendling4533cac2010-01-28 21:51:40 +00003107 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3108 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3109 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003110}
3111
Dan Gohman46510a72010-04-15 01:51:59 +00003112void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003113 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003114 Type *AggTy = Op0->getType();
3115 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003116 bool OutOfUndef = isa<UndefValue>(Op0);
3117
Jay Foadfc6d3a42011-07-13 10:26:04 +00003118 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003119
Owen Andersone50ed302009-08-10 22:56:29 +00003120 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003121 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3122
3123 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003124
3125 // Ignore a extractvalue that produces an empty object
3126 if (!NumValValues) {
3127 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3128 return;
3129 }
3130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003131 SmallVector<SDValue, 4> Values(NumValValues);
3132
3133 SDValue Agg = getValue(Op0);
3134 // Copy out the selected value(s).
3135 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3136 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003137 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003138 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003139 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003140
Bill Wendling4533cac2010-01-28 21:51:40 +00003141 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3142 DAG.getVTList(&ValValueVTs[0], NumValValues),
3143 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003144}
3145
Dan Gohman46510a72010-04-15 01:51:59 +00003146void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003147 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003148 // Note that the pointer operand may be a vector of pointers. Take the scalar
3149 // element which holds a pointer.
3150 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003151
Dan Gohman46510a72010-04-15 01:51:59 +00003152 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003154 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003155 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003156 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003157 if (Field) {
3158 // N = N + Offset
3159 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003160 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003161 DAG.getConstant(Offset, N.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003162 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003163
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164 Ty = StTy->getElementType(Field);
3165 } else {
3166 Ty = cast<SequentialType>(Ty)->getElementType();
3167
3168 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003169 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003170 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003171 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003172 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003173 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003174 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003175 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003176 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003177 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3178 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003180 else
Evan Chengb1032a82009-02-09 20:54:38 +00003181 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003182
Dale Johannesen66978ee2009-01-31 02:22:37 +00003183 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003184 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003185 continue;
3186 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003187
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003188 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003189 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3190 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003191 SDValue IdxN = getValue(Idx);
3192
3193 // If the index is smaller or larger than intptr_t, truncate or extend
3194 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003195 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003196
3197 // If this is a multiply by a power of two, turn it into a shl
3198 // immediately. This is a very common case.
3199 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003200 if (ElementSize.isPowerOf2()) {
3201 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003202 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003203 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003204 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003205 } else {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003206 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Scott Michelfdc40a02009-02-17 22:15:04 +00003207 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003208 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003209 }
3210 }
3211
Scott Michelfdc40a02009-02-17 22:15:04 +00003212 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003213 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003214 }
3215 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003217 setValue(&I, N);
3218}
3219
Dan Gohman46510a72010-04-15 01:51:59 +00003220void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003221 // If this is a fixed sized alloca in the entry block of the function,
3222 // allocate it statically on the stack.
3223 if (FuncInfo.StaticAllocaMap.count(&I))
3224 return; // getValue will auto-populate this.
3225
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003226 Type *Ty = I.getAllocatedType();
Micah Villmow3574eca2012-10-08 16:38:25 +00003227 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003228 unsigned Align =
Micah Villmow3574eca2012-10-08 16:38:25 +00003229 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003230 I.getAlignment());
3231
3232 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003233
Owen Andersone50ed302009-08-10 22:56:29 +00003234 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003235 if (AllocSize.getValueType() != IntPtr)
3236 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3237
3238 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3239 AllocSize,
3240 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003242 // Handle alignment. If the requested alignment is less than or equal to
3243 // the stack alignment, ignore it. If the size is greater than or equal to
3244 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003245 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003246 if (Align <= StackAlign)
3247 Align = 0;
3248
3249 // Round the size of the allocation up to the stack alignment size
3250 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003251 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003252 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003253 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003254
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003255 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003256 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003257 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003258 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3259
3260 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003261 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003262 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003263 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003264 setValue(&I, DSA);
3265 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003266
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003267 // Inform the Frame Information that we have just allocated a variable-sized
3268 // object.
Bob Wilson8f637ad2013-02-08 20:35:15 +00003269 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003270}
3271
Dan Gohman46510a72010-04-15 01:51:59 +00003272void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003273 if (I.isAtomic())
3274 return visitAtomicLoad(I);
3275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003276 const Value *SV = I.getOperand(0);
3277 SDValue Ptr = getValue(SV);
3278
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003279 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003280
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003281 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003282 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003283 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003284 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003285 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003286 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003287
Owen Andersone50ed302009-08-10 22:56:29 +00003288 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003289 SmallVector<uint64_t, 4> Offsets;
3290 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3291 unsigned NumValues = ValueVTs.size();
3292 if (NumValues == 0)
3293 return;
3294
3295 SDValue Root;
3296 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003297 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003298 // Serialize volatile loads with other side effects.
3299 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003300 else if (AA->pointsToConstantMemory(
3301 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003302 // Do not serialize (non-volatile) loads of constant memory with anything.
3303 Root = DAG.getEntryNode();
3304 ConstantMemory = true;
3305 } else {
3306 // Do not serialize non-volatile loads against each other.
3307 Root = DAG.getRoot();
3308 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003310 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003311 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3312 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003313 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003314 unsigned ChainI = 0;
3315 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3316 // Serializing loads here may result in excessive register pressure, and
3317 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3318 // could recover a bit by hoisting nodes upward in the chain by recognizing
3319 // they are side-effect free or do not alias. The optimizer should really
3320 // avoid this case by converting large object/array copies to llvm.memcpy
3321 // (MaxParallelChains should always remain as failsafe).
3322 if (ChainI == MaxParallelChains) {
3323 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3324 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3325 MVT::Other, &Chains[0], ChainI);
3326 Root = Chain;
3327 ChainI = 0;
3328 }
Bill Wendling856ff412009-12-22 00:12:37 +00003329 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3330 PtrVT, Ptr,
3331 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003332 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003333 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003334 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3335 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003336
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003337 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003338 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003339 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003340
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003341 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003342 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003343 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003344 if (isVolatile)
3345 DAG.setRoot(Chain);
3346 else
3347 PendingLoads.push_back(Chain);
3348 }
3349
Bill Wendling4533cac2010-01-28 21:51:40 +00003350 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3351 DAG.getVTList(&ValueVTs[0], NumValues),
3352 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003353}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003354
Dan Gohman46510a72010-04-15 01:51:59 +00003355void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003356 if (I.isAtomic())
3357 return visitAtomicStore(I);
3358
Dan Gohman46510a72010-04-15 01:51:59 +00003359 const Value *SrcV = I.getOperand(0);
3360 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003361
Owen Andersone50ed302009-08-10 22:56:29 +00003362 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003363 SmallVector<uint64_t, 4> Offsets;
3364 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3365 unsigned NumValues = ValueVTs.size();
3366 if (NumValues == 0)
3367 return;
3368
3369 // Get the lowered operands. Note that we do this after
3370 // checking if NumResults is zero, because with zero results
3371 // the operands won't have values in the map.
3372 SDValue Src = getValue(SrcV);
3373 SDValue Ptr = getValue(PtrV);
3374
3375 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003376 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3377 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003378 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003379 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003380 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003381 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003382 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003383
Andrew Trickde91f3c2010-11-12 17:50:46 +00003384 unsigned ChainI = 0;
3385 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3386 // See visitLoad comments.
3387 if (ChainI == MaxParallelChains) {
3388 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3389 MVT::Other, &Chains[0], ChainI);
3390 Root = Chain;
3391 ChainI = 0;
3392 }
Bill Wendling856ff412009-12-22 00:12:37 +00003393 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3394 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003395 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3396 SDValue(Src.getNode(), Src.getResNo() + i),
3397 Add, MachinePointerInfo(PtrV, Offsets[i]),
3398 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3399 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003400 }
3401
Devang Patel7e13efa2010-10-26 22:14:52 +00003402 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003403 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003404 ++SDNodeOrder;
3405 AssignOrderingToNode(StoreNode.getNode());
3406 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003407}
3408
Eli Friedman26689ac2011-08-03 21:06:02 +00003409static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003410 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003411 bool Before, DebugLoc dl,
3412 SelectionDAG &DAG,
3413 const TargetLowering &TLI) {
3414 // Fence, if necessary
3415 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003416 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003417 Order = Release;
3418 else if (Order == Acquire || Order == Monotonic)
3419 return Chain;
3420 } else {
3421 if (Order == AcquireRelease)
3422 Order = Acquire;
3423 else if (Order == Release || Order == Monotonic)
3424 return Chain;
3425 }
3426 SDValue Ops[3];
3427 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003428 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3429 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003430 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3431}
3432
Eli Friedmanff030482011-07-28 21:48:00 +00003433void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003434 DebugLoc dl = getCurDebugLoc();
3435 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003436 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003437
3438 SDValue InChain = getRoot();
3439
3440 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003441 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3442 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003443
Eli Friedman55ba8162011-07-29 03:05:32 +00003444 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003445 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003446 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003447 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003448 getValue(I.getPointerOperand()),
3449 getValue(I.getCompareOperand()),
3450 getValue(I.getNewValOperand()),
3451 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003452 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3453 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003454
3455 SDValue OutChain = L.getValue(1);
3456
3457 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003458 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3459 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003460
Eli Friedman55ba8162011-07-29 03:05:32 +00003461 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003462 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003463}
3464
3465void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003466 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003467 ISD::NodeType NT;
3468 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003469 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003470 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3471 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3472 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3473 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3474 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3475 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3476 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3477 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3478 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3479 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3480 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3481 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003482 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003483 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003484
3485 SDValue InChain = getRoot();
3486
3487 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003488 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3489 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003490
Eli Friedman55ba8162011-07-29 03:05:32 +00003491 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003492 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003493 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003494 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003495 getValue(I.getPointerOperand()),
3496 getValue(I.getValOperand()),
3497 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003498 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003499 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003500
3501 SDValue OutChain = L.getValue(1);
3502
3503 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003504 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3505 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003506
Eli Friedman55ba8162011-07-29 03:05:32 +00003507 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003508 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003509}
3510
Eli Friedman47f35132011-07-25 23:16:38 +00003511void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003512 DebugLoc dl = getCurDebugLoc();
3513 SDValue Ops[3];
3514 Ops[0] = getRoot();
3515 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3516 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3517 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003518}
3519
Eli Friedman327236c2011-08-24 20:50:09 +00003520void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3521 DebugLoc dl = getCurDebugLoc();
3522 AtomicOrdering Order = I.getOrdering();
3523 SynchronizationScope Scope = I.getSynchScope();
3524
3525 SDValue InChain = getRoot();
3526
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003527 EVT VT = TLI.getValueType(I.getType());
Eli Friedman327236c2011-08-24 20:50:09 +00003528
Evan Cheng607acd62013-02-06 02:06:33 +00003529 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanfe731212011-09-13 20:50:54 +00003530 report_fatal_error("Cannot generate unaligned atomic load");
3531
Eli Friedman327236c2011-08-24 20:50:09 +00003532 SDValue L =
3533 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3534 getValue(I.getPointerOperand()),
3535 I.getPointerOperand(), I.getAlignment(),
3536 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3537 Scope);
3538
3539 SDValue OutChain = L.getValue(1);
3540
3541 if (TLI.getInsertFencesForAtomic())
3542 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3543 DAG, TLI);
3544
3545 setValue(&I, L);
3546 DAG.setRoot(OutChain);
3547}
3548
3549void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3550 DebugLoc dl = getCurDebugLoc();
3551
3552 AtomicOrdering Order = I.getOrdering();
3553 SynchronizationScope Scope = I.getSynchScope();
3554
3555 SDValue InChain = getRoot();
3556
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003557 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanfe731212011-09-13 20:50:54 +00003558
Evan Cheng607acd62013-02-06 02:06:33 +00003559 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanfe731212011-09-13 20:50:54 +00003560 report_fatal_error("Cannot generate unaligned atomic store");
3561
Eli Friedman327236c2011-08-24 20:50:09 +00003562 if (TLI.getInsertFencesForAtomic())
3563 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3564 DAG, TLI);
3565
3566 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003567 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003568 InChain,
3569 getValue(I.getPointerOperand()),
3570 getValue(I.getValueOperand()),
3571 I.getPointerOperand(), I.getAlignment(),
3572 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3573 Scope);
3574
3575 if (TLI.getInsertFencesForAtomic())
3576 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3577 DAG, TLI);
3578
3579 DAG.setRoot(OutChain);
3580}
3581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003582/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3583/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003584void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003585 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003586 bool HasChain = !I.doesNotAccessMemory();
3587 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3588
3589 // Build the operand list.
3590 SmallVector<SDValue, 8> Ops;
3591 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3592 if (OnlyLoad) {
3593 // We don't need to serialize loads against other loads.
3594 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003595 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003596 Ops.push_back(getRoot());
3597 }
3598 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003599
3600 // Info is set by getTgtMemInstrinsic
3601 TargetLowering::IntrinsicInfo Info;
3602 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3603
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003604 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003605 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3606 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003607 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003608
3609 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003610 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3611 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003612 Ops.push_back(Op);
3613 }
3614
Owen Andersone50ed302009-08-10 22:56:29 +00003615 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003616 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003617
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003618 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003620
Bob Wilson8d919552009-07-31 22:41:21 +00003621 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003622
3623 // Create the node.
3624 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003625 if (IsTgtIntrinsic) {
3626 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003627 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003628 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003629 Info.memVT,
3630 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003631 Info.align, Info.vol,
3632 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003633 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003634 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003635 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003636 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003637 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003638 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003639 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003640 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003641 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003642 }
3643
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003644 if (HasChain) {
3645 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3646 if (OnlyLoad)
3647 PendingLoads.push_back(Chain);
3648 else
3649 DAG.setRoot(Chain);
3650 }
Bill Wendling856ff412009-12-22 00:12:37 +00003651
Benjamin Kramerf0127052010-01-05 13:12:22 +00003652 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003653 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003654 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003655 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003656 }
Bill Wendling856ff412009-12-22 00:12:37 +00003657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003658 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003659 } else {
3660 // Assign order to result here. If the intrinsic does not produce a result,
3661 // it won't be mapped to a SDNode and visit() will not assign it an order
3662 // number.
3663 ++SDNodeOrder;
3664 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003665 }
3666}
3667
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003668/// GetSignificand - Get the significand and build it into a floating-point
3669/// number with exponent of 1:
3670///
3671/// Op = (Op & 0x007fffff) | 0x3f800000;
3672///
Matt Beaumont-Gay50e75bf2013-02-25 18:11:18 +00003673/// where Op is the hexadecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003674static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003675GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3677 DAG.getConstant(0x007fffff, MVT::i32));
3678 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3679 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003680 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003681}
3682
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683/// GetExponent - Get the exponent:
3684///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003685/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003686///
Matt Beaumont-Gay50e75bf2013-02-25 18:11:18 +00003687/// where Op is the hexadecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003688static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003689GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003690 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3692 DAG.getConstant(0x7f800000, MVT::i32));
3693 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003694 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3696 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003697 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003698}
3699
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003700/// getF32Constant - Get 32-bit floating point constant.
3701static SDValue
3702getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover0a29cb02013-01-22 09:46:31 +00003703 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3704 MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705}
3706
Craig Topper538cd482012-11-24 18:52:06 +00003707/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003708/// limited-precision mode.
Craig Topper538cd482012-11-24 18:52:06 +00003709static SDValue expandExp(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3710 const TargetLowering &TLI) {
3711 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003712 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003713
3714 // Put the exponent in the right bit position for later addition to the
3715 // final result:
3716 //
3717 // #define LOG2OFe 1.4426950f
3718 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003720 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003722
3723 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3725 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003726
3727 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003729 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003730
Craig Topperb3157722012-11-24 08:22:37 +00003731 SDValue TwoToFracPartOfX;
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003732 if (LimitFloatPrecision <= 6) {
3733 // For floating-point precision of 6:
3734 //
3735 // TwoToFractionalPartOfX =
3736 // 0.997535578f +
3737 // (0.735607626f + 0.252464424f * x) * x;
3738 //
3739 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003741 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003743 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00003745 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3746 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00003747 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003748 // For floating-point precision of 12:
3749 //
3750 // TwoToFractionalPartOfX =
3751 // 0.999892986f +
3752 // (0.696457318f +
3753 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3754 //
3755 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003757 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003759 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3761 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003762 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00003764 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3765 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00003766 } else { // LimitFloatPrecision <= 18
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003767 // For floating-point precision of 18:
3768 //
3769 // TwoToFractionalPartOfX =
3770 // 0.999999982f +
3771 // (0.693148872f +
3772 // (0.240227044f +
3773 // (0.554906021e-1f +
3774 // (0.961591928e-2f +
3775 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3776 //
3777 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003779 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003781 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3783 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003784 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3786 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003787 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3789 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003790 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3792 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003793 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00003795 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3796 getF32Constant(DAG, 0x3f800000));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003797 }
Craig Topperb3157722012-11-24 08:22:37 +00003798
3799 // Add the exponent into the result in integer domain.
3800 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00003801 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3802 DAG.getNode(ISD::ADD, dl, MVT::i32,
3803 t13, IntegerPartOfX));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003804 }
3805
Craig Topper538cd482012-11-24 18:52:06 +00003806 // No special expansion.
3807 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003808}
3809
Craig Topper5d1e0892012-11-23 18:38:31 +00003810/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendling39150252008-09-09 20:39:27 +00003811/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003812static SDValue expandLog(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3813 const TargetLowering &TLI) {
3814 if (Op.getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003815 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003816 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003817
3818 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003819 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003821 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003822
3823 // Get the significand and build it into a floating-point number with
3824 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003825 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003826
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003827 SDValue LogOfMantissa;
Bill Wendling39150252008-09-09 20:39:27 +00003828 if (LimitFloatPrecision <= 6) {
3829 // For floating-point precision of 6:
3830 //
3831 // LogofMantissa =
3832 // -1.1609546f +
3833 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003834 //
Bill Wendling39150252008-09-09 20:39:27 +00003835 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003837 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003839 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003841 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3842 getF32Constant(DAG, 0x3f949a29));
Craig Topper08ac4692012-11-16 20:01:39 +00003843 } else if (LimitFloatPrecision <= 12) {
Bill Wendling39150252008-09-09 20:39:27 +00003844 // For floating-point precision of 12:
3845 //
3846 // LogOfMantissa =
3847 // -1.7417939f +
3848 // (2.8212026f +
3849 // (-1.4699568f +
3850 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3851 //
3852 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003854 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003856 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3858 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003859 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3861 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003862 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003864 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3865 getF32Constant(DAG, 0x3fdef31a));
Craig Topper08ac4692012-11-16 20:01:39 +00003866 } else { // LimitFloatPrecision <= 18
Bill Wendling39150252008-09-09 20:39:27 +00003867 // For floating-point precision of 18:
3868 //
3869 // LogOfMantissa =
3870 // -2.1072184f +
3871 // (4.2372794f +
3872 // (-3.7029485f +
3873 // (2.2781945f +
3874 // (-0.87823314f +
3875 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3876 //
3877 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003879 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003881 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3883 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003884 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3886 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003887 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3889 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003890 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003891 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3892 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003893 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003895 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3896 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003897 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003898
Craig Topper5d1e0892012-11-23 18:38:31 +00003899 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003900 }
3901
Craig Topper5d1e0892012-11-23 18:38:31 +00003902 // No special expansion.
3903 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003904}
3905
Craig Topper5d1e0892012-11-23 18:38:31 +00003906/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00003907/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003908static SDValue expandLog2(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3909 const TargetLowering &TLI) {
3910 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003911 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003912 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003913
Bill Wendling39150252008-09-09 20:39:27 +00003914 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003915 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003916
Bill Wendling3eb59402008-09-09 00:28:24 +00003917 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003918 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003919 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003920
Bill Wendling3eb59402008-09-09 00:28:24 +00003921 // Different possible minimax approximations of significand in
3922 // floating-point for various degrees of accuracy over [1,2].
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003923 SDValue Log2ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00003924 if (LimitFloatPrecision <= 6) {
3925 // For floating-point precision of 6:
3926 //
3927 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3928 //
3929 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003935 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3936 getF32Constant(DAG, 0x3fd6633d));
Craig Topper08ac4692012-11-16 20:01:39 +00003937 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00003938 // For floating-point precision of 12:
3939 //
3940 // Log2ofMantissa =
3941 // -2.51285454f +
3942 // (4.07009056f +
3943 // (-2.12067489f +
3944 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003945 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003946 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003948 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003950 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3952 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003953 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3955 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003956 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003958 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3959 getF32Constant(DAG, 0x4020d29c));
Craig Topper08ac4692012-11-16 20:01:39 +00003960 } else { // LimitFloatPrecision <= 18
Bill Wendling3eb59402008-09-09 00:28:24 +00003961 // For floating-point precision of 18:
3962 //
3963 // Log2ofMantissa =
3964 // -3.0400495f +
3965 // (6.1129976f +
3966 // (-5.3420409f +
3967 // (3.2865683f +
3968 // (-1.2669343f +
3969 // (0.27515199f -
3970 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3971 //
3972 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003974 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003976 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003977 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3978 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003979 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003980 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3981 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003982 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3984 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003985 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3987 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003988 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003990 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3991 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003992 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003993
Craig Topper5d1e0892012-11-23 18:38:31 +00003994 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen853244f2008-09-05 23:49:37 +00003995 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003996
Craig Topper5d1e0892012-11-23 18:38:31 +00003997 // No special expansion.
3998 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003999}
4000
Craig Topper5d1e0892012-11-23 18:38:31 +00004001/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00004002/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00004003static SDValue expandLog10(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
4004 const TargetLowering &TLI) {
4005 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00004006 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004007 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00004008
Bill Wendling39150252008-09-09 20:39:27 +00004009 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004010 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004012 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004013
4014 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004015 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004016 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004017
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004018 SDValue Log10ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00004019 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004020 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004021 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004022 // Log10ofMantissa =
4023 // -0.50419619f +
4024 // (0.60948995f - 0.10380950f * x) * x;
4025 //
4026 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004028 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004029 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004030 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004032 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4033 getF32Constant(DAG, 0x3f011300));
Craig Topper08ac4692012-11-16 20:01:39 +00004034 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00004035 // For floating-point precision of 12:
4036 //
4037 // Log10ofMantissa =
4038 // -0.64831180f +
4039 // (0.91751397f +
4040 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4041 //
4042 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004044 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004046 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004047 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4048 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004049 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004051 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4052 getF32Constant(DAG, 0x3f25f7c3));
Craig Topper08ac4692012-11-16 20:01:39 +00004053 } else { // LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004054 // For floating-point precision of 18:
4055 //
4056 // Log10ofMantissa =
4057 // -0.84299375f +
4058 // (1.5327582f +
4059 // (-1.0688956f +
4060 // (0.49102474f +
4061 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4062 //
4063 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004064 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004067 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4069 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004070 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004071 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4072 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004073 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004074 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4075 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004076 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004078 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4079 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling3eb59402008-09-09 00:28:24 +00004080 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004081
Craig Topper5d1e0892012-11-23 18:38:31 +00004082 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesen852680a2008-09-05 21:27:19 +00004083 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004084
Craig Topper5d1e0892012-11-23 18:38:31 +00004085 // No special expansion.
4086 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004087}
4088
Craig Topper538cd482012-11-24 18:52:06 +00004089/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlinge10c8142008-09-09 22:39:21 +00004090/// limited-precision mode.
Craig Topper538cd482012-11-24 18:52:06 +00004091static SDValue expandExp2(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
4092 const TargetLowering &TLI) {
4093 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004094 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004095 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004096
4097 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4099 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004100
4101 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004102 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004103 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004104
Craig Topperb3157722012-11-24 08:22:37 +00004105 SDValue TwoToFractionalPartOfX;
Bill Wendlinge10c8142008-09-09 22:39:21 +00004106 if (LimitFloatPrecision <= 6) {
4107 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004108 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004109 // TwoToFractionalPartOfX =
4110 // 0.997535578f +
4111 // (0.735607626f + 0.252464424f * x) * x;
4112 //
4113 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004114 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004115 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004116 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004117 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00004119 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4120 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004121 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinge10c8142008-09-09 22:39:21 +00004122 // For floating-point precision of 12:
4123 //
4124 // TwoToFractionalPartOfX =
4125 // 0.999892986f +
4126 // (0.696457318f +
4127 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4128 //
4129 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004131 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004133 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4135 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004136 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00004138 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4139 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004140 } else { // LimitFloatPrecision <= 18
Bill Wendlinge10c8142008-09-09 22:39:21 +00004141 // For floating-point precision of 18:
4142 //
4143 // TwoToFractionalPartOfX =
4144 // 0.999999982f +
4145 // (0.693148872f +
4146 // (0.240227044f +
4147 // (0.554906021e-1f +
4148 // (0.961591928e-2f +
4149 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4150 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004152 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004154 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4156 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004157 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4159 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004160 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4162 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004163 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4165 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004166 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00004168 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4169 getF32Constant(DAG, 0x3f800000));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004170 }
Craig Topperb3157722012-11-24 08:22:37 +00004171
4172 // Add the exponent into the result in integer domain.
4173 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4174 TwoToFractionalPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00004175 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4176 DAG.getNode(ISD::ADD, dl, MVT::i32,
4177 t13, IntegerPartOfX));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004178 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004179
Craig Topper538cd482012-11-24 18:52:06 +00004180 // No special expansion.
4181 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesen601d3c02008-09-05 01:48:15 +00004182}
4183
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004184/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4185/// limited-precision mode with x == 10.0f.
Craig Topper327e4cb2012-11-25 08:08:58 +00004186static SDValue expandPow(DebugLoc dl, SDValue LHS, SDValue RHS,
4187 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004188 bool IsExp10 = false;
Craig Topper327e4cb2012-11-25 08:08:58 +00004189 if (LHS.getValueType() == MVT::f32 && LHS.getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004190 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper327e4cb2012-11-25 08:08:58 +00004191 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4192 APFloat Ten(10.0f);
4193 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004194 }
4195 }
4196
Craig Topperc1aa6382012-11-25 00:48:58 +00004197 if (IsExp10) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004198 // Put the exponent in the right bit position for later addition to the
4199 // final result:
4200 //
4201 // #define LOG2OF10 3.3219281f
4202 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper327e4cb2012-11-25 08:08:58 +00004203 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004204 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004206
4207 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4209 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004210
4211 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004213 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004214
Craig Topper915562e2012-11-25 00:15:07 +00004215 SDValue TwoToFractionalPartOfX;
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004216 if (LimitFloatPrecision <= 6) {
4217 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004218 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004219 // twoToFractionalPartOfX =
4220 // 0.997535578f +
4221 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004222 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004223 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004225 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004226 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004227 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper915562e2012-11-25 00:15:07 +00004229 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4230 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004231 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004232 // For floating-point precision of 12:
4233 //
4234 // TwoToFractionalPartOfX =
4235 // 0.999892986f +
4236 // (0.696457318f +
4237 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4238 //
4239 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004241 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004243 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4245 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004246 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper915562e2012-11-25 00:15:07 +00004248 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4249 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004250 } else { // LimitFloatPrecision <= 18
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004251 // For floating-point precision of 18:
4252 //
4253 // TwoToFractionalPartOfX =
4254 // 0.999999982f +
4255 // (0.693148872f +
4256 // (0.240227044f +
4257 // (0.554906021e-1f +
4258 // (0.961591928e-2f +
4259 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4260 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004262 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004264 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4266 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004267 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4269 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004270 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4272 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004273 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4275 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004276 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper915562e2012-11-25 00:15:07 +00004278 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4279 getF32Constant(DAG, 0x3f800000));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004280 }
Craig Topper915562e2012-11-25 00:15:07 +00004281
4282 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper327e4cb2012-11-25 08:08:58 +00004283 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4284 DAG.getNode(ISD::ADD, dl, MVT::i32,
4285 t13, IntegerPartOfX));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004286 }
4287
Craig Topper327e4cb2012-11-25 08:08:58 +00004288 // No special expansion.
4289 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004290}
4291
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004292
4293/// ExpandPowI - Expand a llvm.powi intrinsic.
4294static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4295 SelectionDAG &DAG) {
4296 // If RHS is a constant, we can expand this out to a multiplication tree,
4297 // otherwise we end up lowering to a call to __powidf2 (for example). When
4298 // optimizing for size, we only want to do this if the expansion would produce
4299 // a small number of multiplies, otherwise we do the full expansion.
4300 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4301 // Get the exponent as a positive value.
4302 unsigned Val = RHSC->getSExtValue();
4303 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004304
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004305 // powi(x, 0) -> 1.0
4306 if (Val == 0)
4307 return DAG.getConstantFP(1.0, LHS.getValueType());
4308
Dan Gohmanae541aa2010-04-15 04:33:49 +00004309 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling831737d2012-12-30 10:32:01 +00004310 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4311 Attribute::OptimizeForSize) ||
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004312 // If optimizing for size, don't insert too many multiplies. This
4313 // inserts up to 5 multiplies.
4314 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4315 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004316 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004317 // powi(x,15) generates one more multiply than it should), but this has
4318 // the benefit of being both really simple and much better than a libcall.
4319 SDValue Res; // Logically starts equal to 1.0
4320 SDValue CurSquare = LHS;
4321 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004322 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004323 if (Res.getNode())
4324 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4325 else
4326 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004327 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004328
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004329 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4330 CurSquare, CurSquare);
4331 Val >>= 1;
4332 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004333
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004334 // If the original was negative, invert the result, producing 1/(x*x*x).
4335 if (RHSC->getSExtValue() < 0)
4336 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4337 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4338 return Res;
4339 }
4340 }
4341
4342 // Otherwise, expand to a libcall.
4343 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4344}
4345
Devang Patel227dfdb2011-05-16 21:24:05 +00004346// getTruncatedArgReg - Find underlying register used for an truncated
4347// argument.
4348static unsigned getTruncatedArgReg(const SDValue &N) {
4349 if (N.getOpcode() != ISD::TRUNCATE)
4350 return 0;
4351
4352 const SDValue &Ext = N.getOperand(0);
4353 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4354 const SDValue &CFR = Ext.getOperand(0);
4355 if (CFR.getOpcode() == ISD::CopyFromReg)
4356 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004357 if (CFR.getOpcode() == ISD::TRUNCATE)
4358 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004359 }
4360 return 0;
4361}
4362
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004363/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4364/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4365/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004366bool
Devang Patel78a06e52010-08-25 20:39:26 +00004367SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004368 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004369 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004370 const Argument *Arg = dyn_cast<Argument>(V);
4371 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004372 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004373
Devang Patel719f6a92010-04-29 20:40:36 +00004374 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004375 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4376 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4377
Devang Patela83ce982010-04-29 18:50:36 +00004378 // Ignore inlined function arguments here.
4379 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004380 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004381 return false;
4382
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004383 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004384 // Some arguments' frame index is recorded during argument lowering.
4385 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4386 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004387 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004388
Devang Patel9aee3352011-09-08 22:59:09 +00004389 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004390 if (N.getOpcode() == ISD::CopyFromReg)
4391 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4392 else
4393 Reg = getTruncatedArgReg(N);
4394 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004395 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4396 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4397 if (PR)
4398 Reg = PR;
4399 }
4400 }
4401
Evan Chenga36acad2010-04-29 06:33:38 +00004402 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004403 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004404 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004405 if (VMI != FuncInfo.ValueMap.end())
4406 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004407 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004408
Devang Patel8bc9ef72010-11-02 17:19:03 +00004409 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004410 // Check if frame index is available.
4411 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004412 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004413 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4414 Reg = TRI->getFrameRegister(MF);
4415 Offset = FINode->getIndex();
4416 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004417 }
4418
4419 if (!Reg)
4420 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004421
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004422 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4423 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004424 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004425 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004426 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004427}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004428
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004429// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004430#if defined(_MSC_VER) && defined(setjmp) && \
4431 !defined(setjmp_undefined_for_msvc)
4432# pragma push_macro("setjmp")
4433# undef setjmp
4434# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004435#endif
4436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004437/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4438/// we want to emit this as a call to a named external function, return the name
4439/// otherwise lower it and return null.
4440const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004441SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004442 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004443 SDValue Res;
4444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004445 switch (Intrinsic) {
4446 default:
4447 // By default, turn this into a target intrinsic node.
4448 visitTargetIntrinsic(I, Intrinsic);
4449 return 0;
4450 case Intrinsic::vastart: visitVAStart(I); return 0;
4451 case Intrinsic::vaend: visitVAEnd(I); return 0;
4452 case Intrinsic::vacopy: visitVACopy(I); return 0;
4453 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004454 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004455 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004456 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004457 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004458 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004459 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004460 return 0;
4461 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004462 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004463 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004464 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004465 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004466 // Assert for address < 256 since we support only user defined address
4467 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004468 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004469 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004470 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004471 < 256 &&
4472 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004473 SDValue Op1 = getValue(I.getArgOperand(0));
4474 SDValue Op2 = getValue(I.getArgOperand(1));
4475 SDValue Op3 = getValue(I.getArgOperand(2));
4476 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004477 if (!Align)
4478 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004479 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004480 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004481 MachinePointerInfo(I.getArgOperand(0)),
4482 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004483 return 0;
4484 }
Chris Lattner824b9582008-11-21 16:42:48 +00004485 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004486 // Assert for address < 256 since we support only user defined address
4487 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004488 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004489 < 256 &&
4490 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004491 SDValue Op1 = getValue(I.getArgOperand(0));
4492 SDValue Op2 = getValue(I.getArgOperand(1));
4493 SDValue Op3 = getValue(I.getArgOperand(2));
4494 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004495 if (!Align)
4496 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004497 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004498 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004499 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004500 return 0;
4501 }
Chris Lattner824b9582008-11-21 16:42:48 +00004502 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004503 // Assert for address < 256 since we support only user defined address
4504 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004505 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004506 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004507 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004508 < 256 &&
4509 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004510 SDValue Op1 = getValue(I.getArgOperand(0));
4511 SDValue Op2 = getValue(I.getArgOperand(1));
4512 SDValue Op3 = getValue(I.getArgOperand(2));
4513 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004514 if (!Align)
4515 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004516 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004517 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004518 MachinePointerInfo(I.getArgOperand(0)),
4519 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004520 return 0;
4521 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004522 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004523 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004524 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004525 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004526 if (!Address || !DIVariable(Variable).Verify()) {
4527 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004528 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004529 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004530
4531 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4532 // but do not always have a corresponding SDNode built. The SDNodeOrder
4533 // absolute, but not relative, values are different depending on whether
4534 // debug info exists.
4535 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004536
4537 // Check if address has undef value.
4538 if (isa<UndefValue>(Address) ||
4539 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004540 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004541 return 0;
4542 }
4543
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004544 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004545 if (!N.getNode() && isa<Argument>(Address))
4546 // Check unused arguments map.
4547 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004548 SDDbgValue *SDV;
4549 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004550 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4551 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004552 // Parameters are handled specially.
4553 bool isParameter =
4554 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4555 isa<Argument>(Address));
4556
Devang Patel8e741ed2010-09-02 21:02:27 +00004557 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4558
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004559 if (isParameter && !AI) {
4560 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4561 if (FINode)
4562 // Byval parameter. We have a frame index at this point.
4563 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4564 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004565 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004566 // Address is an argument, so try to emit its dbg value using
4567 // virtual register info from the FuncInfo.ValueMap.
4568 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004569 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004570 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004571 } else if (AI)
4572 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4573 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004574 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004575 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004576 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004577 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4578 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004579 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004580 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004581 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4582 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004583 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004584 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004585 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004586 // If variable is pinned by a alloca in dominating bb then
4587 // use StaticAllocaMap.
4588 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004589 if (AI->getParent() != DI.getParent()) {
4590 DenseMap<const AllocaInst*, int>::iterator SI =
4591 FuncInfo.StaticAllocaMap.find(AI);
4592 if (SI != FuncInfo.StaticAllocaMap.end()) {
4593 SDV = DAG.getDbgValue(Variable, SI->second,
4594 0, dl, SDNodeOrder);
4595 DAG.AddDbgValue(SDV, 0, false);
4596 return 0;
4597 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004598 }
4599 }
Eric Christopher0822e012012-02-23 03:39:43 +00004600 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004601 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004602 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004603 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004604 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004605 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004606 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004607 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004608 return 0;
4609
4610 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004611 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004612 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004613 if (!V)
4614 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004615
4616 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4617 // but do not always have a corresponding SDNode built. The SDNodeOrder
4618 // absolute, but not relative, values are different depending on whether
4619 // debug info exists.
4620 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004621 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004622 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004623 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4624 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004625 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004626 // Do not use getValue() in here; we don't want to generate code at
4627 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004628 SDValue N = NodeMap[V];
4629 if (!N.getNode() && isa<Argument>(V))
4630 // Check unused arguments map.
4631 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004632 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004633 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004634 SDV = DAG.getDbgValue(Variable, N.getNode(),
4635 N.getResNo(), Offset, dl, SDNodeOrder);
4636 DAG.AddDbgValue(SDV, N.getNode(), false);
4637 }
Devang Patela778f5c2011-02-18 22:43:42 +00004638 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004639 // Do not call getValue(V) yet, as we don't want to generate code.
4640 // Remember it for later.
4641 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4642 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004643 } else {
Devang Patel00190342010-03-15 19:15:44 +00004644 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004645 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004646 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004647 }
Devang Patel00190342010-03-15 19:15:44 +00004648 }
4649
4650 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004651 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004652 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004653 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004654 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004655 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004656 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4657 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004658 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004659 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004660 DenseMap<const AllocaInst*, int>::iterator SI =
4661 FuncInfo.StaticAllocaMap.find(AI);
4662 if (SI == FuncInfo.StaticAllocaMap.end())
4663 return 0; // VLAs.
4664 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004665
Chris Lattner512063d2010-04-05 06:19:28 +00004666 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4667 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4668 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004669 return 0;
4670 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004671
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004672 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004673 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004674 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004675 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4676 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004677 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004678 return 0;
4679 }
4680
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004681 case Intrinsic::eh_return_i32:
4682 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004683 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4684 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4685 MVT::Other,
4686 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004687 getValue(I.getArgOperand(0)),
4688 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004689 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004690 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004691 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004692 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004693 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004694 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004695 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004696 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004697 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004698 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004699 TLI.getPointerTy()),
4700 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004701 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004702 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004703 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004704 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4705 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004706 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004707 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004708 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004709 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004710 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004711 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004712 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004713
Chris Lattner512063d2010-04-05 06:19:28 +00004714 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004715 return 0;
4716 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004717 case Intrinsic::eh_sjlj_functioncontext: {
4718 // Get and store the index of the function context.
4719 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004720 AllocaInst *FnCtx =
4721 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004722 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4723 MFI->setFunctionContextIndex(FI);
4724 return 0;
4725 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004726 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004727 SDValue Ops[2];
4728 Ops[0] = getRoot();
4729 Ops[1] = getValue(I.getArgOperand(0));
4730 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4731 DAG.getVTList(MVT::i32, MVT::Other),
4732 Ops, 2);
4733 setValue(&I, Op.getValue(0));
4734 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004735 return 0;
4736 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004737 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004738 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004739 getRoot(), getValue(I.getArgOperand(0))));
4740 return 0;
4741 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004742
Dale Johannesen0488fb62010-09-30 23:57:10 +00004743 case Intrinsic::x86_mmx_pslli_w:
4744 case Intrinsic::x86_mmx_pslli_d:
4745 case Intrinsic::x86_mmx_pslli_q:
4746 case Intrinsic::x86_mmx_psrli_w:
4747 case Intrinsic::x86_mmx_psrli_d:
4748 case Intrinsic::x86_mmx_psrli_q:
4749 case Intrinsic::x86_mmx_psrai_w:
4750 case Intrinsic::x86_mmx_psrai_d: {
4751 SDValue ShAmt = getValue(I.getArgOperand(1));
4752 if (isa<ConstantSDNode>(ShAmt)) {
4753 visitTargetIntrinsic(I, Intrinsic);
4754 return 0;
4755 }
4756 unsigned NewIntrinsic = 0;
4757 EVT ShAmtVT = MVT::v2i32;
4758 switch (Intrinsic) {
4759 case Intrinsic::x86_mmx_pslli_w:
4760 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4761 break;
4762 case Intrinsic::x86_mmx_pslli_d:
4763 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4764 break;
4765 case Intrinsic::x86_mmx_pslli_q:
4766 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4767 break;
4768 case Intrinsic::x86_mmx_psrli_w:
4769 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4770 break;
4771 case Intrinsic::x86_mmx_psrli_d:
4772 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4773 break;
4774 case Intrinsic::x86_mmx_psrli_q:
4775 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4776 break;
4777 case Intrinsic::x86_mmx_psrai_w:
4778 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4779 break;
4780 case Intrinsic::x86_mmx_psrai_d:
4781 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4782 break;
4783 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4784 }
4785
4786 // The vector shift intrinsics with scalars uses 32b shift amounts but
4787 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4788 // to be zero.
4789 // We must do this early because v2i32 is not a legal type.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004790 SDValue ShOps[2];
4791 ShOps[0] = ShAmt;
4792 ShOps[1] = DAG.getConstant(0, MVT::i32);
4793 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4794 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004795 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004796 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4797 DAG.getConstant(NewIntrinsic, MVT::i32),
4798 getValue(I.getArgOperand(0)), ShAmt);
4799 setValue(&I, Res);
4800 return 0;
4801 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004802 case Intrinsic::x86_avx_vinsertf128_pd_256:
4803 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004804 case Intrinsic::x86_avx_vinsertf128_si_256:
4805 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004806 EVT DestVT = TLI.getValueType(I.getType());
4807 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4808 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4809 ElVT.getVectorNumElements();
4810 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4811 getValue(I.getArgOperand(0)),
4812 getValue(I.getArgOperand(1)),
Craig Topperf6dc7922012-09-05 05:48:09 +00004813 DAG.getIntPtrConstant(Idx));
4814 setValue(&I, Res);
4815 return 0;
4816 }
4817 case Intrinsic::x86_avx_vextractf128_pd_256:
4818 case Intrinsic::x86_avx_vextractf128_ps_256:
4819 case Intrinsic::x86_avx_vextractf128_si_256:
4820 case Intrinsic::x86_avx2_vextracti128: {
Craig Topperf6dc7922012-09-05 05:48:09 +00004821 EVT DestVT = TLI.getValueType(I.getType());
4822 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4823 DestVT.getVectorNumElements();
4824 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT,
4825 getValue(I.getArgOperand(0)),
4826 DAG.getIntPtrConstant(Idx));
Pete Cooperd18134f2012-02-24 03:51:49 +00004827 setValue(&I, Res);
4828 return 0;
4829 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004830 case Intrinsic::convertff:
4831 case Intrinsic::convertfsi:
4832 case Intrinsic::convertfui:
4833 case Intrinsic::convertsif:
4834 case Intrinsic::convertuif:
4835 case Intrinsic::convertss:
4836 case Intrinsic::convertsu:
4837 case Intrinsic::convertus:
4838 case Intrinsic::convertuu: {
4839 ISD::CvtCode Code = ISD::CVT_INVALID;
4840 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004841 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004842 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4843 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4844 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4845 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4846 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4847 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4848 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4849 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4850 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4851 }
Owen Andersone50ed302009-08-10 22:56:29 +00004852 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004853 const Value *Op1 = I.getArgOperand(0);
Craig Topper134f78c2012-11-24 23:05:23 +00004854 Res = DAG.getConvertRndSat(DestVT, dl, getValue(Op1),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004855 DAG.getValueType(DestVT),
4856 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004857 getValue(I.getArgOperand(1)),
4858 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004859 Code);
4860 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004861 return 0;
4862 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004863 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004864 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4865 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004866 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004867 case Intrinsic::log:
Craig Topper5d1e0892012-11-23 18:38:31 +00004868 setValue(&I, expandLog(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004869 return 0;
4870 case Intrinsic::log2:
Craig Topper5d1e0892012-11-23 18:38:31 +00004871 setValue(&I, expandLog2(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004872 return 0;
4873 case Intrinsic::log10:
Craig Topper5d1e0892012-11-23 18:38:31 +00004874 setValue(&I, expandLog10(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004875 return 0;
4876 case Intrinsic::exp:
Craig Topper538cd482012-11-24 18:52:06 +00004877 setValue(&I, expandExp(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004878 return 0;
4879 case Intrinsic::exp2:
Craig Topper538cd482012-11-24 18:52:06 +00004880 setValue(&I, expandExp2(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004881 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004882 case Intrinsic::pow:
Craig Topper327e4cb2012-11-25 08:08:58 +00004883 setValue(&I, expandPow(dl, getValue(I.getArgOperand(0)),
4884 getValue(I.getArgOperand(1)), DAG, TLI));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004886 case Intrinsic::sqrt:
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00004887 case Intrinsic::fabs:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004888 case Intrinsic::sin:
4889 case Intrinsic::cos:
Dan Gohman27db99f2012-07-26 17:43:27 +00004890 case Intrinsic::floor:
Craig Topper49010472012-11-15 06:51:10 +00004891 case Intrinsic::ceil:
Craig Topper49010472012-11-15 06:51:10 +00004892 case Intrinsic::trunc:
Craig Topper49010472012-11-15 06:51:10 +00004893 case Intrinsic::rint:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004894 case Intrinsic::nearbyint: {
4895 unsigned Opcode;
4896 switch (Intrinsic) {
4897 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4898 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4899 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4900 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4901 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4902 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4903 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4904 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4905 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4906 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
4907 }
4908
4909 setValue(&I, DAG.getNode(Opcode, dl,
Craig Topper49010472012-11-15 06:51:10 +00004910 getValue(I.getArgOperand(0)).getValueType(),
4911 getValue(I.getArgOperand(0))));
4912 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004913 }
Cameron Zwarich33390842011-07-08 21:39:21 +00004914 case Intrinsic::fma:
4915 setValue(&I, DAG.getNode(ISD::FMA, dl,
4916 getValue(I.getArgOperand(0)).getValueType(),
4917 getValue(I.getArgOperand(0)),
4918 getValue(I.getArgOperand(1)),
4919 getValue(I.getArgOperand(2))));
4920 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00004921 case Intrinsic::fmuladd: {
4922 EVT VT = TLI.getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00004923 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Lang Hamesb47ec402012-11-22 03:31:45 +00004924 TLI.isOperationLegalOrCustom(ISD::FMA, VT) &&
Lang Hamese0231412012-06-22 01:09:09 +00004925 TLI.isFMAFasterThanMulAndAdd(VT)){
Lang Hames5afba6f2012-06-05 19:07:46 +00004926 setValue(&I, DAG.getNode(ISD::FMA, dl,
4927 getValue(I.getArgOperand(0)).getValueType(),
4928 getValue(I.getArgOperand(0)),
4929 getValue(I.getArgOperand(1)),
4930 getValue(I.getArgOperand(2))));
4931 } else {
4932 SDValue Mul = DAG.getNode(ISD::FMUL, dl,
4933 getValue(I.getArgOperand(0)).getValueType(),
4934 getValue(I.getArgOperand(0)),
4935 getValue(I.getArgOperand(1)));
4936 SDValue Add = DAG.getNode(ISD::FADD, dl,
4937 getValue(I.getArgOperand(0)).getValueType(),
4938 Mul,
4939 getValue(I.getArgOperand(2)));
4940 setValue(&I, Add);
4941 }
4942 return 0;
4943 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004944 case Intrinsic::convert_to_fp16:
4945 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004946 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004947 return 0;
4948 case Intrinsic::convert_from_fp16:
4949 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004950 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004951 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004952 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004953 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004954 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955 return 0;
4956 }
4957 case Intrinsic::readcyclecounter: {
4958 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004959 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4960 DAG.getVTList(MVT::i64, MVT::Other),
4961 &Op, 1);
4962 setValue(&I, Res);
4963 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004964 return 0;
4965 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004966 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004967 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004968 getValue(I.getArgOperand(0)).getValueType(),
4969 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004970 return 0;
4971 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004972 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004973 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004974 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004975 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4976 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004977 return 0;
4978 }
4979 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004980 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004981 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004982 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004983 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4984 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004985 return 0;
4986 }
4987 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004988 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004989 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004990 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004991 return 0;
4992 }
4993 case Intrinsic::stacksave: {
4994 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004995 Res = DAG.getNode(ISD::STACKSAVE, dl,
4996 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4997 setValue(&I, Res);
4998 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004999 return 0;
5000 }
5001 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00005002 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00005003 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005004 return 0;
5005 }
Bill Wendling57344502008-11-18 11:01:33 +00005006 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00005007 // Emit code into the DAG to store the stack guard onto the stack.
5008 MachineFunction &MF = DAG.getMachineFunction();
5009 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005010 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00005011
Gabor Greif0635f352010-06-25 09:38:13 +00005012 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5013 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00005014
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00005015 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00005016 MFI->setStackProtectorIndex(FI);
5017
5018 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5019
5020 // Store the stack protector onto the stack.
Craig Topper134f78c2012-11-24 23:05:23 +00005021 Res = DAG.getStore(getRoot(), dl, Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005022 MachinePointerInfo::getFixedStack(FI),
5023 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005024 setValue(&I, Res);
5025 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005026 return 0;
5027 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005028 case Intrinsic::objectsize: {
5029 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005030 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005031
5032 assert(CI && "Non-constant type in __builtin_object_size?");
5033
Gabor Greif0635f352010-06-25 09:38:13 +00005034 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005035 EVT Ty = Arg.getValueType();
5036
Dan Gohmane368b462010-06-18 14:22:04 +00005037 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005038 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005039 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005040 Res = DAG.getConstant(0, Ty);
5041
5042 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005043 return 0;
5044 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005045 case Intrinsic::var_annotation:
5046 // Discard annotate attributes
5047 return 0;
5048
5049 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005050 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051
5052 SDValue Ops[6];
5053 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005054 Ops[1] = getValue(I.getArgOperand(0));
5055 Ops[2] = getValue(I.getArgOperand(1));
5056 Ops[3] = getValue(I.getArgOperand(2));
5057 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005058 Ops[5] = DAG.getSrcValue(F);
5059
Duncan Sands4a544a72011-09-06 13:37:06 +00005060 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005061
Duncan Sands4a544a72011-09-06 13:37:06 +00005062 DAG.setRoot(Res);
5063 return 0;
5064 }
5065 case Intrinsic::adjust_trampoline: {
5066 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5067 TLI.getPointerTy(),
5068 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005069 return 0;
5070 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005071 case Intrinsic::gcroot:
5072 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005073 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005074 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005075
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005076 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5077 GFI->addStackRoot(FI->getIndex(), TypeMap);
5078 }
5079 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005080 case Intrinsic::gcread:
5081 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005082 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005083 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005084 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005085 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005086
5087 case Intrinsic::expect: {
5088 // Just replace __builtin_expect(exp, c) with EXP.
5089 setValue(&I, getValue(I.getArgOperand(0)));
5090 return 0;
5091 }
5092
Shuxin Yang970755e2012-10-19 20:11:16 +00005093 case Intrinsic::debugtrap:
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005094 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005095 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005096 if (TrapFuncName.empty()) {
Shuxin Yang970755e2012-10-19 20:11:16 +00005097 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
5098 ISD::TRAP : ISD::DEBUGTRAP;
5099 DAG.setRoot(DAG.getNode(Op, dl,MVT::Other, getRoot()));
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005100 return 0;
5101 }
5102 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005103 TargetLowering::
5104 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005105 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005106 /*isTailCall=*/false,
5107 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005108 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Craig Topper134f78c2012-11-24 23:05:23 +00005109 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005110 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005111 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005113 }
Shuxin Yang970755e2012-10-19 20:11:16 +00005114
Bill Wendlingef375462008-11-21 02:38:44 +00005115 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005116 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005117 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005118 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005119 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005120 case Intrinsic::smul_with_overflow: {
5121 ISD::NodeType Op;
5122 switch (Intrinsic) {
5123 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5124 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5125 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5126 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5127 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5128 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5129 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5130 }
5131 SDValue Op1 = getValue(I.getArgOperand(0));
5132 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005133
Craig Topperc42e6402012-04-11 04:34:11 +00005134 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Craig Topper134f78c2012-11-24 23:05:23 +00005135 setValue(&I, DAG.getNode(Op, dl, VTs, Op1, Op2));
Craig Topperc42e6402012-04-11 04:34:11 +00005136 return 0;
5137 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005138 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005139 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005140 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005141 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005142 Ops[1] = getValue(I.getArgOperand(0));
5143 Ops[2] = getValue(I.getArgOperand(1));
5144 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005145 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005146 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5147 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005148 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005149 EVT::getIntegerVT(*Context, 8),
5150 MachinePointerInfo(I.getArgOperand(0)),
5151 0, /* align */
5152 false, /* volatile */
5153 rw==0, /* read */
5154 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005155 return 0;
5156 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005157 case Intrinsic::lifetime_start:
Nadav Rotemc05d3062012-09-06 09:17:37 +00005158 case Intrinsic::lifetime_end: {
Nadav Rotemc05d3062012-09-06 09:17:37 +00005159 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005160 // Stack coloring is not enabled in O0, discard region information.
5161 if (TM.getOptLevel() == CodeGenOpt::None)
5162 return 0;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005163
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005164 SmallVector<Value *, 4> Allocas;
5165 GetUnderlyingObjects(I.getArgOperand(1), Allocas, TD);
5166
5167 for (SmallVector<Value*, 4>::iterator Object = Allocas.begin(),
5168 E = Allocas.end(); Object != E; ++Object) {
5169 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5170
5171 // Could not find an Alloca.
5172 if (!LifetimeObject)
5173 continue;
5174
5175 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5176
5177 SDValue Ops[2];
5178 Ops[0] = getRoot();
5179 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
5180 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5181
5182 Res = DAG.getNode(Opcode, dl, MVT::Other, Ops, 2);
5183 DAG.setRoot(Res);
5184 }
Nadav Rotem5882e562013-02-01 19:25:23 +00005185 return 0;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005186 }
5187 case Intrinsic::invariant_start:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005188 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005189 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005190 return 0;
5191 case Intrinsic::invariant_end:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005192 // Discard region information.
5193 return 0;
Nuno Lopes85b40892012-06-28 22:30:12 +00005194 case Intrinsic::donothing:
5195 // ignore
5196 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005197 }
5198}
5199
Dan Gohman46510a72010-04-15 01:51:59 +00005200void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005201 bool isTailCall,
5202 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005203 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5204 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5205 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005206 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005207 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208
5209 TargetLowering::ArgListTy Args;
5210 TargetLowering::ArgListEntry Entry;
5211 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005212
5213 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005214 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendling8b62abd2012-12-30 13:01:51 +00005215 GetReturnInfo(RetTy, CS.getAttributes(), Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005216
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005217 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Bill Wendling96cb1122012-07-19 00:04:14 +00005218 DAG.getMachineFunction(),
5219 FTy->isVarArg(), Outs,
5220 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005221
5222 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005223 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005224
5225 if (!CanLowerReturn) {
Micah Villmow3574eca2012-10-08 16:38:25 +00005226 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005227 FTy->getReturnType());
Micah Villmow3574eca2012-10-08 16:38:25 +00005228 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005229 FTy->getReturnType());
5230 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005231 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005232 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005233
Chris Lattnerecf42c42010-09-21 16:36:31 +00005234 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005235 Entry.Node = DemoteStackSlot;
5236 Entry.Ty = StackSlotPtrType;
5237 Entry.isSExt = false;
5238 Entry.isZExt = false;
5239 Entry.isInReg = false;
5240 Entry.isSRet = true;
5241 Entry.isNest = false;
5242 Entry.isByVal = false;
5243 Entry.Alignment = Align;
5244 Args.push_back(Entry);
5245 RetTy = Type::getVoidTy(FTy->getContext());
5246 }
5247
Dan Gohman46510a72010-04-15 01:51:59 +00005248 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005249 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005250 const Value *V = *i;
5251
5252 // Skip empty types
5253 if (V->getType()->isEmptyTy())
5254 continue;
5255
5256 SDValue ArgNode = getValue(V);
5257 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005258
5259 unsigned attrInd = i - CS.arg_begin() + 1;
Bill Wendling034b94b2012-12-19 07:18:57 +00005260 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5261 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5262 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5263 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5264 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5265 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005266 Entry.Alignment = CS.getParamAlignment(attrInd);
5267 Args.push_back(Entry);
5268 }
5269
Chris Lattner512063d2010-04-05 06:19:28 +00005270 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005271 // Insert a label before the invoke call to mark the try range. This can be
5272 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005273 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005274
Jim Grosbachca752c92010-01-28 01:45:32 +00005275 // For SjLj, keep track of which landing pads go with which invokes
5276 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005277 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005278 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005279 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005280 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005281
Jim Grosbachca752c92010-01-28 01:45:32 +00005282 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005283 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005284 }
5285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005286 // Both PendingLoads and PendingExports must be flushed here;
5287 // this call might not return.
5288 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005289 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005290 }
5291
Dan Gohman98ca4f22009-08-05 01:29:28 +00005292 // Check if target-independent constraints permit a tail call here.
5293 // Target-dependent constraints are checked within TLI.LowerCallTo.
Bill Wendling1a17bd22013-01-18 21:50:24 +00005294 if (isTailCall && !isInTailCallPosition(CS, TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005295 isTailCall = false;
5296
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005297 TargetLowering::
5298 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
5299 getCurDebugLoc(), CS);
5300 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005301 assert((isTailCall || Result.second.getNode()) &&
5302 "Non-null chain expected with non-tail call!");
5303 assert((Result.second.getNode() || !Result.first.getNode()) &&
5304 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005305 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005306 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005307 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005308 // The instruction result is the result of loading from the
5309 // hidden sret parameter.
5310 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005311 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005312
5313 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5314 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5315 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005316
5317 SmallVector<EVT, 4> RetTys;
5318 SmallVector<uint64_t, 4> Offsets;
5319 RetTy = FTy->getReturnType();
5320 ComputeValueVTs(TLI, RetTy, RetTys, &Offsets);
5321
5322 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005323 SmallVector<SDValue, 4> Values(NumValues);
5324 SmallVector<SDValue, 4> Chains(NumValues);
5325
5326 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005327 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5328 DemoteStackSlot,
5329 DAG.getConstant(Offsets[i], PtrVT));
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005330 SDValue L = DAG.getLoad(RetTys[i], getCurDebugLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005331 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005332 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005333 Values[i] = L;
5334 Chains[i] = L.getValue(1);
5335 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005336
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005337 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5338 MVT::Other, &Chains[0], NumValues);
5339 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005340
Bill Wendling4533cac2010-01-28 21:51:40 +00005341 setValue(CS.getInstruction(),
5342 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5343 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005344 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005345 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005346
Evan Chengc249e482011-04-01 19:57:01 +00005347 // Assign order to nodes here. If the call does not produce a result, it won't
5348 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005349 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005350 // As a special case, a null chain means that a tail call has been emitted and
5351 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005352 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005353 ++SDNodeOrder;
5354 AssignOrderingToNode(DAG.getRoot().getNode());
5355 } else {
5356 DAG.setRoot(Result.second);
5357 ++SDNodeOrder;
5358 AssignOrderingToNode(Result.second.getNode());
5359 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005360
Chris Lattner512063d2010-04-05 06:19:28 +00005361 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005362 // Insert a label at the end of the invoke call to mark the try range. This
5363 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005364 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005365 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005366
5367 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005368 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369 }
5370}
5371
Chris Lattner8047d9a2009-12-24 00:37:38 +00005372/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5373/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005374static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5375 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005376 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005377 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005378 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005379 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005380 if (C->isNullValue())
5381 continue;
5382 // Unknown instruction.
5383 return false;
5384 }
5385 return true;
5386}
5387
Dan Gohman46510a72010-04-15 01:51:59 +00005388static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005389 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005390 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005391
Chris Lattner8047d9a2009-12-24 00:37:38 +00005392 // Check to see if this load can be trivially constant folded, e.g. if the
5393 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005394 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005395 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005396 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005397 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005398
Dan Gohman46510a72010-04-15 01:51:59 +00005399 if (const Constant *LoadCst =
5400 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5401 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005402 return Builder.getValue(LoadCst);
5403 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005404
Chris Lattner8047d9a2009-12-24 00:37:38 +00005405 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5406 // still constant memory, the input chain can be the entry node.
5407 SDValue Root;
5408 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005409
Chris Lattner8047d9a2009-12-24 00:37:38 +00005410 // Do not serialize (non-volatile) loads of constant memory with anything.
5411 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5412 Root = Builder.DAG.getEntryNode();
5413 ConstantMemory = true;
5414 } else {
5415 // Do not serialize non-volatile loads against each other.
5416 Root = Builder.DAG.getRoot();
5417 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005418
Chris Lattner8047d9a2009-12-24 00:37:38 +00005419 SDValue Ptr = Builder.getValue(PtrVal);
5420 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005421 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005422 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005423 false /*nontemporal*/,
5424 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005425
Chris Lattner8047d9a2009-12-24 00:37:38 +00005426 if (!ConstantMemory)
5427 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5428 return LoadVal;
5429}
5430
5431
5432/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5433/// If so, return true and lower it, otherwise return false and it will be
5434/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005435bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005436 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005437 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005438 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005439
Gabor Greif0635f352010-06-25 09:38:13 +00005440 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005441 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005442 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005443 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005444 return false;
5445
Gabor Greif0635f352010-06-25 09:38:13 +00005446 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005447
Chris Lattner8047d9a2009-12-24 00:37:38 +00005448 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5449 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005450 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5451 bool ActuallyDoIt = true;
5452 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005453 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005454 switch (Size->getZExtValue()) {
5455 default:
5456 LoadVT = MVT::Other;
5457 LoadTy = 0;
5458 ActuallyDoIt = false;
5459 break;
5460 case 2:
5461 LoadVT = MVT::i16;
5462 LoadTy = Type::getInt16Ty(Size->getContext());
5463 break;
5464 case 4:
5465 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005466 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005467 break;
5468 case 8:
5469 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005470 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005471 break;
5472 /*
5473 case 16:
5474 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005475 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005476 LoadTy = VectorType::get(LoadTy, 4);
5477 break;
5478 */
5479 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005480
Chris Lattner04b091a2009-12-24 01:07:17 +00005481 // This turns into unaligned loads. We only do this if the target natively
5482 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5483 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005484
Chris Lattner04b091a2009-12-24 01:07:17 +00005485 // Require that we can find a legal MVT, and only do this if the target
5486 // supports unaligned loads of that type. Expanding into byte loads would
5487 // bloat the code.
5488 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5489 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5490 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5491 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5492 ActuallyDoIt = false;
5493 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005494
Chris Lattner04b091a2009-12-24 01:07:17 +00005495 if (ActuallyDoIt) {
5496 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5497 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005498
Chris Lattner04b091a2009-12-24 01:07:17 +00005499 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5500 ISD::SETNE);
5501 EVT CallVT = TLI.getValueType(I.getType(), true);
5502 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5503 return true;
5504 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005505 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005506
5507
Chris Lattner8047d9a2009-12-24 00:37:38 +00005508 return false;
5509}
5510
Bob Wilson53624a22012-08-03 23:29:17 +00005511/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5512/// operation (as expected), translate it to an SDNode with the specified opcode
5513/// and return true.
5514bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5515 unsigned Opcode) {
5516 // Sanity check that it really is a unary floating-point call.
5517 if (I.getNumArgOperands() != 1 ||
5518 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5519 I.getType() != I.getArgOperand(0)->getType() ||
5520 !I.onlyReadsMemory())
5521 return false;
5522
5523 SDValue Tmp = getValue(I.getArgOperand(0));
5524 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(), Tmp.getValueType(), Tmp));
5525 return true;
5526}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005527
Dan Gohman46510a72010-04-15 01:51:59 +00005528void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005529 // Handle inline assembly differently.
5530 if (isa<InlineAsm>(I.getCalledValue())) {
5531 visitInlineAsm(&I);
5532 return;
5533 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005534
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005535 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005536 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005538 const char *RenameFn = 0;
5539 if (Function *F = I.getCalledFunction()) {
5540 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005541 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005542 if (unsigned IID = II->getIntrinsicID(F)) {
5543 RenameFn = visitIntrinsicCall(I, IID);
5544 if (!RenameFn)
5545 return;
5546 }
5547 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005548 if (unsigned IID = F->getIntrinsicID()) {
5549 RenameFn = visitIntrinsicCall(I, IID);
5550 if (!RenameFn)
5551 return;
5552 }
5553 }
5554
5555 // Check for well-known libc/libm calls. If the function is internal, it
5556 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005557 LibFunc::Func Func;
5558 if (!F->hasLocalLinkage() && F->hasName() &&
5559 LibInfo->getLibFunc(F->getName(), Func) &&
5560 LibInfo->hasOptimizedCodeGen(Func)) {
5561 switch (Func) {
5562 default: break;
5563 case LibFunc::copysign:
5564 case LibFunc::copysignf:
5565 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005566 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005567 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5568 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson53624a22012-08-03 23:29:17 +00005569 I.getType() == I.getArgOperand(1)->getType() &&
5570 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005571 SDValue LHS = getValue(I.getArgOperand(0));
5572 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005573 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5574 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005575 return;
5576 }
Bob Wilson982dc842012-08-03 21:26:24 +00005577 break;
5578 case LibFunc::fabs:
5579 case LibFunc::fabsf:
5580 case LibFunc::fabsl:
Bob Wilson53624a22012-08-03 23:29:17 +00005581 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005583 break;
5584 case LibFunc::sin:
5585 case LibFunc::sinf:
5586 case LibFunc::sinl:
Bob Wilson53624a22012-08-03 23:29:17 +00005587 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005588 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005589 break;
5590 case LibFunc::cos:
5591 case LibFunc::cosf:
5592 case LibFunc::cosl:
Bob Wilson53624a22012-08-03 23:29:17 +00005593 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005594 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005595 break;
5596 case LibFunc::sqrt:
5597 case LibFunc::sqrtf:
5598 case LibFunc::sqrtl:
Bob Wilson53624a22012-08-03 23:29:17 +00005599 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005600 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005601 break;
5602 case LibFunc::floor:
5603 case LibFunc::floorf:
5604 case LibFunc::floorl:
Bob Wilson53624a22012-08-03 23:29:17 +00005605 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005606 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005607 break;
5608 case LibFunc::nearbyint:
5609 case LibFunc::nearbyintf:
5610 case LibFunc::nearbyintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005611 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005612 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005613 break;
5614 case LibFunc::ceil:
5615 case LibFunc::ceilf:
5616 case LibFunc::ceill:
Bob Wilson53624a22012-08-03 23:29:17 +00005617 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005618 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005619 break;
5620 case LibFunc::rint:
5621 case LibFunc::rintf:
5622 case LibFunc::rintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005623 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005624 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005625 break;
5626 case LibFunc::trunc:
5627 case LibFunc::truncf:
5628 case LibFunc::truncl:
Bob Wilson53624a22012-08-03 23:29:17 +00005629 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005630 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005631 break;
5632 case LibFunc::log2:
5633 case LibFunc::log2f:
5634 case LibFunc::log2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005635 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005636 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005637 break;
5638 case LibFunc::exp2:
5639 case LibFunc::exp2f:
5640 case LibFunc::exp2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005641 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005642 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005643 break;
5644 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00005645 if (visitMemCmpCall(I))
5646 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005647 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005648 }
5649 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005650 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005651
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652 SDValue Callee;
5653 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005654 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655 else
Bill Wendling056292f2008-09-16 21:48:12 +00005656 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005657
Bill Wendling0d580132009-12-23 01:28:19 +00005658 // Check if we can potentially perform a tail call. More detailed checking is
5659 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005660 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005661}
5662
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005663namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005664
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665/// AsmOperandInfo - This contains information for each constraint that we are
5666/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005667class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005668public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669 /// CallOperand - If this is the result output operand or a clobber
5670 /// this is null, otherwise it is the incoming operand to the CallInst.
5671 /// This gets modified as the asm is processed.
5672 SDValue CallOperand;
5673
5674 /// AssignedRegs - If this is a register or register class operand, this
5675 /// contains the set of register corresponding to the operand.
5676 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005677
John Thompsoneac6e1d2010-09-13 18:15:37 +00005678 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5680 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005681
Owen Andersone50ed302009-08-10 22:56:29 +00005682 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005683 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005685 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005686 const TargetLowering &TLI,
Micah Villmow3574eca2012-10-08 16:38:25 +00005687 const DataLayout *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005688 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005689
Chris Lattner81249c92008-10-17 17:05:25 +00005690 if (isa<BasicBlock>(CallOperandVal))
5691 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005692
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005693 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005694
Eric Christophercef81b72011-05-09 20:04:43 +00005695 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005696 // If this is an indirect operand, the operand is a pointer to the
5697 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005698 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005699 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005700 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005701 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005702 OpTy = PtrTy->getElementType();
5703 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005704
Eric Christophercef81b72011-05-09 20:04:43 +00005705 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005706 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005707 if (STy->getNumElements() == 1)
5708 OpTy = STy->getElementType(0);
5709
Chris Lattner81249c92008-10-17 17:05:25 +00005710 // If OpTy is not a single value, it may be a struct/union that we
5711 // can tile with integers.
5712 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5713 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5714 switch (BitSize) {
5715 default: break;
5716 case 1:
5717 case 8:
5718 case 16:
5719 case 32:
5720 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005721 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005722 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005723 break;
5724 }
5725 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005726
Chris Lattner81249c92008-10-17 17:05:25 +00005727 return TLI.getValueType(OpTy, true);
5728 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729};
Dan Gohman462f6b52010-05-29 17:53:24 +00005730
John Thompson44ab89e2010-10-29 17:29:13 +00005731typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5732
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005733} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005734
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735/// GetRegistersForValue - Assign registers (virtual or physical) for the
5736/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005737/// register allocator to handle the assignment process. However, if the asm
5738/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739/// allocation. This produces generally horrible, but correct, code.
5740///
5741/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005743static void GetRegistersForValue(SelectionDAG &DAG,
5744 const TargetLowering &TLI,
5745 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005746 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005747 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005748
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005749 MachineFunction &MF = DAG.getMachineFunction();
5750 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005751
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752 // If this is a constraint for a single physreg, or a constraint for a
5753 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005754 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005755 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5756 OpInfo.ConstraintVT);
5757
5758 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005759 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005760 // If this is a FP input in an integer register (or visa versa) insert a bit
5761 // cast of the input value. More generally, handle any case where the input
5762 // value disagrees with the register class we plan to stick this in.
5763 if (OpInfo.Type == InlineAsm::isInput &&
5764 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005765 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005766 // types are identical size, use a bitcast to convert (e.g. two differing
5767 // vector types).
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005768 MVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005769 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005770 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005771 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005772 OpInfo.ConstraintVT = RegVT;
5773 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5774 // If the input is a FP value and we want it in FP registers, do a
5775 // bitcast to the corresponding integer type. This turns an f64 value
5776 // into i64, which can be passed with two i32 values on a 32-bit
5777 // machine.
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005778 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005779 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005780 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005781 OpInfo.ConstraintVT = RegVT;
5782 }
5783 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005784
Owen Anderson23b9b192009-08-12 00:36:31 +00005785 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005786 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005787
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005788 MVT RegVT;
Owen Andersone50ed302009-08-10 22:56:29 +00005789 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005790
5791 // If this is a constraint for a specific physical register, like {r17},
5792 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005793 if (unsigned AssignedReg = PhysReg.first) {
5794 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005796 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005797
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005798 // Get the actual register value type. This is important, because the user
5799 // may have asked for (e.g.) the AX register in i32 type. We need to
5800 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005801 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005802
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005804 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805
5806 // If this is an expanded reference, add the rest of the regs to Regs.
5807 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005808 TargetRegisterClass::iterator I = RC->begin();
5809 for (; *I != AssignedReg; ++I)
5810 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005811
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005812 // Already added the first reg.
5813 --NumRegs; ++I;
5814 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005815 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005816 Regs.push_back(*I);
5817 }
5818 }
Bill Wendling651ad132009-12-22 01:25:10 +00005819
Dan Gohman7451d3e2010-05-29 17:03:36 +00005820 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005821 return;
5822 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005823
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005824 // Otherwise, if this was a reference to an LLVM register class, create vregs
5825 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005826 if (const TargetRegisterClass *RC = PhysReg.second) {
5827 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005829 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005830
Evan Chengfb112882009-03-23 08:01:15 +00005831 // Create the appropriate number of virtual registers.
5832 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5833 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005834 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005835
Dan Gohman7451d3e2010-05-29 17:03:36 +00005836 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005837 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005838 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005839
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 // Otherwise, we couldn't allocate enough registers for this.
5841}
5842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843/// visitInlineAsm - Handle a call to an InlineAsm object.
5844///
Dan Gohman46510a72010-04-15 01:51:59 +00005845void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5846 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005847
5848 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005849 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005850
Evan Chengce1cdac2011-05-06 20:52:23 +00005851 TargetLowering::AsmOperandInfoVector
5852 TargetConstraints = TLI.ParseConstraints(CS);
5853
John Thompsoneac6e1d2010-09-13 18:15:37 +00005854 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5857 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005858 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5859 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005860 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005861
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005862 MVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863
5864 // Compute the value type for each operand.
5865 switch (OpInfo.Type) {
5866 case InlineAsm::isOutput:
5867 // Indirect outputs just consume an argument.
5868 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005869 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 break;
5871 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005873 // The return value of the call is this value. As such, there is no
5874 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005875 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005876 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005877 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 } else {
5879 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005880 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 }
5882 ++ResNo;
5883 break;
5884 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005885 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 break;
5887 case InlineAsm::isClobber:
5888 // Nothing to do.
5889 break;
5890 }
5891
5892 // If this is an input or an indirect output, process the call argument.
5893 // BasicBlocks are labels, currently appearing only in asm's.
5894 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005895 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005897 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005898 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005899 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005900
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005901 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD).
5902 getSimpleVT();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005903 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005905 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005906
John Thompsoneac6e1d2010-09-13 18:15:37 +00005907 // Indirect operand accesses access memory.
5908 if (OpInfo.isIndirect)
5909 hasMemory = true;
5910 else {
5911 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005912 TargetLowering::ConstraintType
5913 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005914 if (CType == TargetLowering::C_Memory) {
5915 hasMemory = true;
5916 break;
5917 }
5918 }
5919 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005920 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005921
John Thompsoneac6e1d2010-09-13 18:15:37 +00005922 SDValue Chain, Flag;
5923
5924 // We won't need to flush pending loads if this asm doesn't touch
5925 // memory and is nonvolatile.
5926 if (hasMemory || IA->hasSideEffects())
5927 Chain = getRoot();
5928 else
5929 Chain = DAG.getRoot();
5930
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005931 // Second pass over the constraints: compute which constraint option to use
5932 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005933 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005934 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005935
John Thompson54584742010-09-24 22:24:05 +00005936 // If this is an output operand with a matching input operand, look up the
5937 // matching input. If their types mismatch, e.g. one is an integer, the
5938 // other is floating point, or their sizes are different, flag it as an
5939 // error.
5940 if (OpInfo.hasMatchingInput()) {
5941 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005942
John Thompson54584742010-09-24 22:24:05 +00005943 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00005944 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5945 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005946 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00005947 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5948 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005949 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005950 if ((OpInfo.ConstraintVT.isInteger() !=
5951 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005952 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005953 report_fatal_error("Unsupported asm: input constraint"
5954 " with a matching output constraint of"
5955 " incompatible type!");
5956 }
5957 Input.ConstraintVT = OpInfo.ConstraintVT;
5958 }
5959 }
5960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005961 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005962 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963
Eric Christopherfffe3632013-01-11 18:12:39 +00005964 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5965 OpInfo.Type == InlineAsm::isClobber)
5966 continue;
5967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005968 // If this is a memory input, and if the operand is not indirect, do what we
5969 // need to to provide an address for the memory input.
5970 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5971 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005972 assert((OpInfo.isMultipleAlternative ||
5973 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005976 // Memory operands really want the address of the value. If we don't have
5977 // an indirect input, put it in the constpool if we can, otherwise spill
5978 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005979 // TODO: This isn't quite right. We need to handle these according to
5980 // the addressing mode that the constraint wants. Also, this may take
5981 // an additional register for the computation and we don't want that
5982 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005984 // If the operand is a float, integer, or vector constant, spill to a
5985 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005986 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005987 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00005988 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5990 TLI.getPointerTy());
5991 } else {
5992 // Otherwise, create a stack slot and emit a store to it before the
5993 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005994 Type *Ty = OpVal->getType();
Micah Villmow3574eca2012-10-08 16:38:25 +00005995 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5996 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005998 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005999 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006000 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006001 OpInfo.CallOperand, StackSlot,
6002 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006003 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006004 OpInfo.CallOperand = StackSlot;
6005 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006006
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006007 // There is no longer a Value* corresponding to this operand.
6008 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006009
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 // It is now an indirect operand.
6011 OpInfo.isIndirect = true;
6012 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006013
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006014 // If this constraint is for a specific register, allocate it before
6015 // anything else.
6016 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006017 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006018 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006019
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006020 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006021 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006022 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6023 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006025 // C_Register operands have already been allocated, Other/Memory don't need
6026 // to be.
6027 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006028 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006029 }
6030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6032 std::vector<SDValue> AsmNodeOperands;
6033 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6034 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006035 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6036 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006037
Chris Lattnerdecc2672010-04-07 05:20:54 +00006038 // If we have a !srcloc metadata node associated with it, we want to attach
6039 // this to the ultimately generated inline asm machineinstr. To do this, we
6040 // pass in the third operand as this (potentially null) inline asm MDNode.
6041 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6042 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006043
Chad Rosier3d716882012-10-30 19:11:54 +00006044 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6045 // bits as operand 3.
Evan Chengc36b7062011-01-07 23:50:32 +00006046 unsigned ExtraInfo = 0;
6047 if (IA->hasSideEffects())
6048 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6049 if (IA->isAlignStack())
6050 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosier77fffa62012-09-05 22:17:43 +00006051 // Set the asm dialect.
Chad Rosier2f1d8152012-09-05 22:40:13 +00006052 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier3d716882012-10-30 19:11:54 +00006053
6054 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6055 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6056 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6057
6058 // Compute the constraint code and ConstraintType to use.
6059 TLI.ComputeConstraintToUse(OpInfo, SDValue());
6060
Chad Rosierdfa4cec2012-10-30 20:01:12 +00006061 // Ideally, we would only check against memory constraints. However, the
6062 // meaning of an other constraint can be target-specific and we can't easily
6063 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6064 // for other constriants as well.
Chad Rosier3d716882012-10-30 19:11:54 +00006065 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6066 OpInfo.ConstraintType == TargetLowering::C_Other) {
6067 if (OpInfo.Type == InlineAsm::isInput)
6068 ExtraInfo |= InlineAsm::Extra_MayLoad;
6069 else if (OpInfo.Type == InlineAsm::isOutput)
6070 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopherfffe3632013-01-11 18:12:39 +00006071 else if (OpInfo.Type == InlineAsm::isClobber)
6072 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier3d716882012-10-30 19:11:54 +00006073 }
6074 }
6075
Evan Chengc36b7062011-01-07 23:50:32 +00006076 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6077 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006079 // Loop over all of the inputs, copying the operand values into the
6080 // appropriate registers and processing the output regs.
6081 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006082
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006083 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6084 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006085
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6087 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6088
6089 switch (OpInfo.Type) {
6090 case InlineAsm::isOutput: {
6091 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6092 OpInfo.ConstraintType != TargetLowering::C_Register) {
6093 // Memory output, or 'other' output (e.g. 'X' constraint).
6094 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6095
6096 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006097 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6098 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006099 TLI.getPointerTy()));
6100 AsmNodeOperands.push_back(OpInfo.CallOperand);
6101 break;
6102 }
6103
6104 // Otherwise, this is a register or register class output.
6105
6106 // Copy the output from the appropriate register. Find a register that
6107 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006108 if (OpInfo.AssignedRegs.Regs.empty()) {
6109 LLVMContext &Ctx = *DAG.getContext();
6110 Ctx.emitError(CS.getInstruction(),
6111 "couldn't allocate output register for constraint '" +
6112 Twine(OpInfo.ConstraintCode) + "'");
6113 break;
6114 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006115
6116 // If this is an indirect operand, store through the pointer after the
6117 // asm.
6118 if (OpInfo.isIndirect) {
6119 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6120 OpInfo.CallOperandVal));
6121 } else {
6122 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006123 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006124 // Concatenate this output onto the outputs list.
6125 RetValRegs.append(OpInfo.AssignedRegs);
6126 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006128 // Add information to the INLINEASM node to know that this register is
6129 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006130 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006131 InlineAsm::Kind_RegDefEarlyClobber :
6132 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006133 false,
6134 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006135 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006136 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006137 break;
6138 }
6139 case InlineAsm::isInput: {
6140 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006141
Chris Lattner6bdcda32008-10-17 16:47:46 +00006142 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 // If this is required to match an output register we have already set,
6144 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006145 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006147 // Scan until we find the definition we already emitted of this operand.
6148 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006149 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006150 for (; OperandNo; --OperandNo) {
6151 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006152 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006153 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006154 assert((InlineAsm::isRegDefKind(OpFlag) ||
6155 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6156 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006157 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006158 }
6159
Evan Cheng697cbbf2009-03-20 18:03:34 +00006160 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006161 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006162 if (InlineAsm::isRegDefKind(OpFlag) ||
6163 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006164 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006165 if (OpInfo.isIndirect) {
6166 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006167 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006168 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6169 " don't know how to handle tied "
6170 "indirect register inputs");
Chad Rosier75900222013-03-01 19:12:05 +00006171 report_fatal_error("Cannot handle indirect register inputs!");
Chris Lattner6129c372010-04-08 00:09:16 +00006172 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006174 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006175 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006176 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006177 MatchedRegs.RegVTs.push_back(RegVT);
6178 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006179 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006180 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006181 MatchedRegs.Regs.push_back
6182 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006183
6184 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006185 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006186 Chain, &Flag, CS.getInstruction());
Chris Lattnerdecc2672010-04-07 05:20:54 +00006187 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006188 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006189 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006190 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006191 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006192
Chris Lattnerdecc2672010-04-07 05:20:54 +00006193 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6194 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6195 "Unexpected number of operands");
6196 // Add information to the INLINEASM node to know about this input.
6197 // See InlineAsm.h isUseOperandTiedToDef.
6198 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6199 OpInfo.getMatchedOperand());
6200 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6201 TLI.getPointerTy()));
6202 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6203 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006204 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006205
Dale Johannesenb5611a62010-07-13 20:17:05 +00006206 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006207 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6208 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006209 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006210
Dale Johannesenb5611a62010-07-13 20:17:05 +00006211 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006212 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006213 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006214 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006215 if (Ops.empty()) {
6216 LLVMContext &Ctx = *DAG.getContext();
6217 Ctx.emitError(CS.getInstruction(),
6218 "invalid operand for inline asm constraint '" +
6219 Twine(OpInfo.ConstraintCode) + "'");
6220 break;
6221 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006222
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006223 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006224 unsigned ResOpType =
6225 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006226 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006227 TLI.getPointerTy()));
6228 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6229 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006230 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006231
Chris Lattnerdecc2672010-04-07 05:20:54 +00006232 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006233 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6234 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6235 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006237 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006238 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006239 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006240 TLI.getPointerTy()));
6241 AsmNodeOperands.push_back(InOperandVal);
6242 break;
6243 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006245 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6246 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6247 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006248
6249 // TODO: Support this.
6250 if (OpInfo.isIndirect) {
6251 LLVMContext &Ctx = *DAG.getContext();
6252 Ctx.emitError(CS.getInstruction(),
6253 "Don't know how to handle indirect register inputs yet "
6254 "for constraint '" + Twine(OpInfo.ConstraintCode) + "'");
6255 break;
6256 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006257
6258 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006259 if (OpInfo.AssignedRegs.Regs.empty()) {
6260 LLVMContext &Ctx = *DAG.getContext();
6261 Ctx.emitError(CS.getInstruction(),
6262 "couldn't allocate input reg for constraint '" +
6263 Twine(OpInfo.ConstraintCode) + "'");
6264 break;
6265 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006266
Dale Johannesen66978ee2009-01-31 02:22:37 +00006267 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006268 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006269
Chris Lattnerdecc2672010-04-07 05:20:54 +00006270 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006271 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006272 break;
6273 }
6274 case InlineAsm::isClobber: {
6275 // Add the clobbered value to the operand list, so that the register
6276 // allocator is aware that the physreg got clobbered.
6277 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006278 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006279 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006280 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006281 break;
6282 }
6283 }
6284 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006285
Chris Lattnerdecc2672010-04-07 05:20:54 +00006286 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006287 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006288 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006289
Dale Johannesen66978ee2009-01-31 02:22:37 +00006290 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006291 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006292 &AsmNodeOperands[0], AsmNodeOperands.size());
6293 Flag = Chain.getValue(1);
6294
6295 // If this asm returns a register value, copy the result from that register
6296 // and set it as the value of the call.
6297 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006298 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006299 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006300
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006301 // FIXME: Why don't we do this for inline asms with MRVs?
6302 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006303 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006304
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006305 // If any of the results of the inline asm is a vector, it may have the
6306 // wrong width/num elts. This can happen for register classes that can
6307 // contain multiple different value types. The preg or vreg allocated may
6308 // not have the same VT as was expected. Convert it to the right type
6309 // with bit_convert.
6310 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006311 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006312 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006313
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006314 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006315 ResultType.isInteger() && Val.getValueType().isInteger()) {
6316 // If a result value was tied to an input value, the computed result may
6317 // have a wider width than the expected result. Extract the relevant
6318 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006319 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006320 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006321
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006322 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006323 }
Dan Gohman95915732008-10-18 01:03:45 +00006324
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006325 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006326 // Don't need to use this as a chain in this case.
6327 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6328 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006329 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006330
Dan Gohman46510a72010-04-15 01:51:59 +00006331 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006333 // Process indirect outputs, first output all of the flagged copies out of
6334 // physregs.
6335 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6336 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006337 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006338 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006339 Chain, &Flag, IA);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006340 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6341 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006342
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006343 // Emit the non-flagged stores from the physregs.
6344 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006345 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6346 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6347 StoresToEmit[i].first,
6348 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006349 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006350 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006351 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006352 }
6353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006354 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006355 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006356 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006358 DAG.setRoot(Chain);
6359}
6360
Dan Gohman46510a72010-04-15 01:51:59 +00006361void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006362 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6363 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006364 getValue(I.getArgOperand(0)),
6365 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006366}
6367
Dan Gohman46510a72010-04-15 01:51:59 +00006368void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Micah Villmow3574eca2012-10-08 16:38:25 +00006369 const DataLayout &TD = *TLI.getDataLayout();
Dale Johannesena04b7572009-02-03 23:04:43 +00006370 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6371 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006372 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006373 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006374 setValue(&I, V);
6375 DAG.setRoot(V.getValue(1));
6376}
6377
Dan Gohman46510a72010-04-15 01:51:59 +00006378void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006379 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6380 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006381 getValue(I.getArgOperand(0)),
6382 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006383}
6384
Dan Gohman46510a72010-04-15 01:51:59 +00006385void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006386 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6387 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006388 getValue(I.getArgOperand(0)),
6389 getValue(I.getArgOperand(1)),
6390 DAG.getSrcValue(I.getArgOperand(0)),
6391 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006392}
6393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006394/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006395/// implementation, which just calls LowerCall.
6396/// FIXME: When all targets are
6397/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006398std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006399TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006400 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006401 CLI.Outs.clear();
6402 CLI.OutVals.clear();
6403 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006404 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006405 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006406 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6407 for (unsigned Value = 0, NumValues = ValueVTs.size();
6408 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006409 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006410 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006411 SDValue Op = SDValue(Args[i].Node.getNode(),
6412 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006413 ISD::ArgFlagsTy Flags;
6414 unsigned OriginalAlignment =
Micah Villmow3574eca2012-10-08 16:38:25 +00006415 getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006416
6417 if (Args[i].isZExt)
6418 Flags.setZExt();
6419 if (Args[i].isSExt)
6420 Flags.setSExt();
6421 if (Args[i].isInReg)
6422 Flags.setInReg();
6423 if (Args[i].isSRet)
6424 Flags.setSRet();
6425 if (Args[i].isByVal) {
6426 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006427 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6428 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +00006429 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430 // For ByVal, alignment should come from FE. BE will guess if this
6431 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006432 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006433 if (Args[i].Alignment)
6434 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006435 else
6436 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006437 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006438 }
6439 if (Args[i].isNest)
6440 Flags.setNest();
6441 Flags.setOrigAlign(OriginalAlignment);
6442
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006443 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006444 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006445 SmallVector<SDValue, 4> Parts(NumParts);
6446 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6447
6448 if (Args[i].isSExt)
6449 ExtendKind = ISD::SIGN_EXTEND;
6450 else if (Args[i].isZExt)
6451 ExtendKind = ISD::ZERO_EXTEND;
6452
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006453 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +00006454 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006455
Dan Gohman98ca4f22009-08-05 01:29:28 +00006456 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006457 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006458 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00006459 i < CLI.NumFixedArgs,
6460 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006461 if (NumParts > 1 && j == 0)
6462 MyFlags.Flags.setSplit();
6463 else if (j != 0)
6464 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006466 CLI.Outs.push_back(MyFlags);
6467 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006468 }
6469 }
6470 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006471
Dan Gohman98ca4f22009-08-05 01:29:28 +00006472 // Handle the incoming return values from the call.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006473 CLI.Ins.clear();
Owen Andersone50ed302009-08-10 22:56:29 +00006474 SmallVector<EVT, 4> RetTys;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006475 ComputeValueVTs(*this, CLI.RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006476 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006477 EVT VT = RetTys[I];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006478 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006479 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006480 for (unsigned i = 0; i != NumRegs; ++i) {
6481 ISD::InputArg MyFlags;
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006482 MyFlags.VT = RegisterVT;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006483 MyFlags.Used = CLI.IsReturnValueUsed;
6484 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006485 MyFlags.Flags.setSExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006486 if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006487 MyFlags.Flags.setZExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006488 if (CLI.IsInReg)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006489 MyFlags.Flags.setInReg();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006490 CLI.Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006491 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006492 }
6493
Dan Gohman98ca4f22009-08-05 01:29:28 +00006494 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006495 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006496
6497 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006498 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006499 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006500 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006501 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006502 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006503 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006504
6505 // For a tail call, the return value is merely live-out and there aren't
6506 // any nodes in the DAG representing it. Return a special value to
6507 // indicate that a tail call has been emitted and no more Instructions
6508 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006509 if (CLI.IsTailCall) {
6510 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006511 return std::make_pair(SDValue(), SDValue());
6512 }
6513
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006514 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00006515 assert(InVals[i].getNode() &&
6516 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006517 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006518 "LowerCall emitted a value with the wrong type!");
6519 });
6520
Dan Gohman98ca4f22009-08-05 01:29:28 +00006521 // Collect the legal value parts into potentially illegal values
6522 // that correspond to the original function's return values.
6523 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006524 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006525 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006526 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006527 AssertOp = ISD::AssertZext;
6528 SmallVector<SDValue, 4> ReturnValues;
6529 unsigned CurReg = 0;
6530 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006531 EVT VT = RetTys[I];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006532 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006533 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006534
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006535 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling12931302012-09-26 04:04:19 +00006536 NumRegs, RegisterVT, VT, NULL,
Bill Wendling4533cac2010-01-28 21:51:40 +00006537 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006538 CurReg += NumRegs;
6539 }
6540
6541 // For a function returning void, there is no return value. We can't create
6542 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006543 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006544 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006545 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006546
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006547 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
6548 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00006549 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006550 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006551}
6552
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006553void TargetLowering::LowerOperationWrapper(SDNode *N,
6554 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006555 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006556 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006557 if (Res.getNode())
6558 Results.push_back(Res);
6559}
6560
Dan Gohmand858e902010-04-17 15:26:15 +00006561SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006562 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006563}
6564
Dan Gohman46510a72010-04-15 01:51:59 +00006565void
6566SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006567 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006568 assert((Op.getOpcode() != ISD::CopyFromReg ||
6569 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6570 "Copy from a reg to the same reg!");
6571 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6572
Owen Anderson23b9b192009-08-12 00:36:31 +00006573 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006574 SDValue Chain = DAG.getEntryNode();
Bill Wendlingf18eb582012-09-26 06:16:18 +00006575 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006576 PendingExports.push_back(Chain);
6577}
6578
6579#include "llvm/CodeGen/SelectionDAGISel.h"
6580
Eli Friedman23d32432011-05-05 16:53:34 +00006581/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6582/// entry block, return true. This includes arguments used by switches, since
6583/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006584static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006585 // With FastISel active, we may be splitting blocks, so force creation
6586 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006587 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006588 return A->use_empty();
6589
6590 const BasicBlock *Entry = A->getParent()->begin();
6591 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6592 UI != E; ++UI) {
6593 const User *U = *UI;
6594 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6595 return false; // Use not in entry block.
6596 }
6597 return true;
6598}
6599
Eli Bendersky6437d382013-02-28 23:09:18 +00006600void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman2048b852009-11-23 18:04:58 +00006601 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006602 DebugLoc dl = SDB->getCurDebugLoc();
Micah Villmow3574eca2012-10-08 16:38:25 +00006603 const DataLayout *TD = TLI.getDataLayout();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006604 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006605
Dan Gohman7451d3e2010-05-29 17:03:36 +00006606 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006607 // Put in an sret pointer parameter before all the other parameters.
6608 SmallVector<EVT, 1> ValueVTs;
6609 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6610
6611 // NOTE: Assuming that a pointer will never break down to more than one VT
6612 // or one register.
6613 ISD::ArgFlagsTy Flags;
6614 Flags.setSRet();
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006615 MVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006616 ISD::InputArg RetArg(Flags, RegisterVT, true, 0, 0);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006617 Ins.push_back(RetArg);
6618 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006619
Dan Gohman98ca4f22009-08-05 01:29:28 +00006620 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006621 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006622 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006623 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006624 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006625 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6626 bool isArgValueUsed = !I->use_empty();
6627 for (unsigned Value = 0, NumValues = ValueVTs.size();
6628 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006629 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006630 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006631 ISD::ArgFlagsTy Flags;
6632 unsigned OriginalAlignment =
6633 TD->getABITypeAlignment(ArgTy);
6634
Bill Wendling39cd0c82012-12-30 12:45:13 +00006635 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006636 Flags.setZExt();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006637 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006638 Flags.setSExt();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006639 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006640 Flags.setInReg();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006641 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006642 Flags.setSRet();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006643 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00006644 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006645 PointerType *Ty = cast<PointerType>(I->getType());
6646 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006647 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006648 // For ByVal, alignment should be passed from FE. BE will guess if
6649 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006650 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006651 if (F.getParamAlignment(Idx))
6652 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006653 else
6654 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006655 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006656 }
Bill Wendling39cd0c82012-12-30 12:45:13 +00006657 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006658 Flags.setNest();
6659 Flags.setOrigAlign(OriginalAlignment);
6660
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006661 MVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006662 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006663 for (unsigned i = 0; i != NumRegs; ++i) {
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006664 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed,
6665 Idx-1, i*RegisterVT.getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006666 if (NumRegs > 1 && i == 0)
6667 MyFlags.Flags.setSplit();
6668 // if it isn't first piece, alignment must be 1
6669 else if (i > 0)
6670 MyFlags.Flags.setOrigAlign(1);
6671 Ins.push_back(MyFlags);
6672 }
6673 }
6674 }
6675
6676 // Call the target to set up the argument values.
6677 SmallVector<SDValue, 8> InVals;
6678 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6679 F.isVarArg(), Ins,
6680 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006681
6682 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006683 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006684 "LowerFormalArguments didn't return a valid chain!");
6685 assert(InVals.size() == Ins.size() &&
6686 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006687 DEBUG({
6688 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6689 assert(InVals[i].getNode() &&
6690 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006691 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006692 "LowerFormalArguments emitted a value with the wrong type!");
6693 }
6694 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006695
Dan Gohman5e866062009-08-06 15:37:27 +00006696 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006697 DAG.setRoot(NewRoot);
6698
6699 // Set up the argument values.
6700 unsigned i = 0;
6701 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006702 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006703 // Create a virtual register for the sret pointer, and put in a copy
6704 // from the sret argument into it.
6705 SmallVector<EVT, 1> ValueVTs;
6706 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006707 MVT VT = ValueVTs[0].getSimpleVT();
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006708 MVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006709 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006710 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling12931302012-09-26 04:04:19 +00006711 RegVT, VT, NULL, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006712
Dan Gohman2048b852009-11-23 18:04:58 +00006713 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006714 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6715 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006716 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006717 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6718 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006719 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006720
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006721 // i indexes lowered arguments. Bump it past the hidden sret argument.
6722 // Idx indexes LLVM arguments. Don't touch it.
6723 ++i;
6724 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006725
Dan Gohman46510a72010-04-15 01:51:59 +00006726 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006727 ++I, ++Idx) {
6728 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006729 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006730 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006731 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006732
6733 // If this argument is unused then remember its value. It is used to generate
6734 // debugging information.
6735 if (I->use_empty() && NumValues)
6736 SDB->setUnusedArgValue(I, InVals[i]);
6737
Eli Friedman23d32432011-05-05 16:53:34 +00006738 for (unsigned Val = 0; Val != NumValues; ++Val) {
6739 EVT VT = ValueVTs[Val];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006740 MVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006741 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006742
6743 if (!I->use_empty()) {
6744 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling39cd0c82012-12-30 12:45:13 +00006745 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006746 AssertOp = ISD::AssertSext;
Bill Wendling39cd0c82012-12-30 12:45:13 +00006747 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006748 AssertOp = ISD::AssertZext;
6749
Bill Wendling46ada192010-03-02 01:55:18 +00006750 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006751 NumParts, PartVT, VT,
Bill Wendling12931302012-09-26 04:04:19 +00006752 NULL, AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006753 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006754
Dan Gohman98ca4f22009-08-05 01:29:28 +00006755 i += NumParts;
6756 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006757
Eli Friedman23d32432011-05-05 16:53:34 +00006758 // We don't need to do anything else for unused arguments.
6759 if (ArgValues.empty())
6760 continue;
6761
Devang Patel9aee3352011-09-08 22:59:09 +00006762 // Note down frame index.
6763 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00006764 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00006765 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006766
Eli Friedman23d32432011-05-05 16:53:34 +00006767 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6768 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006769
Eli Friedman23d32432011-05-05 16:53:34 +00006770 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006771 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006772 if (LoadSDNode *LNode =
6773 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6774 if (FrameIndexSDNode *FI =
6775 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6776 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6777 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006778
Eli Friedman23d32432011-05-05 16:53:34 +00006779 // If this argument is live outside of the entry block, insert a copy from
6780 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006781 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006782 // If we can, though, try to skip creating an unnecessary vreg.
6783 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006784 // general. It's also subtly incompatible with the hacks FastISel
6785 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006786 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6787 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6788 FuncInfo->ValueMap[I] = Reg;
6789 continue;
6790 }
6791 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006792 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006793 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006794 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006795 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006796 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006797
Dan Gohman98ca4f22009-08-05 01:29:28 +00006798 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006799
6800 // Finally, if the target has anything special to do, allow it to do so.
6801 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006802 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006803}
6804
6805/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6806/// ensure constants are generated when needed. Remember the virtual registers
6807/// that need to be added to the Machine PHI nodes as input. We cannot just
6808/// directly add them, because expansion might result in multiple MBB's for one
6809/// BB. As such, the start of the BB might correspond to a different MBB than
6810/// the end.
6811///
6812void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006813SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006814 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006815
6816 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6817
6818 // Check successor nodes' PHI nodes that expect a constant to be available
6819 // from this block.
6820 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006821 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006822 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006823 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006824
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006825 // If this terminator has multiple identical successors (common for
6826 // switches), only handle each succ once.
6827 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006828
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006829 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006830
6831 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6832 // nodes and Machine PHI nodes, but the incoming operands have not been
6833 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006834 for (BasicBlock::const_iterator I = SuccBB->begin();
6835 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006836 // Ignore dead phi's.
6837 if (PN->use_empty()) continue;
6838
Rafael Espindola3fa82832011-05-13 15:18:06 +00006839 // Skip empty types
6840 if (PN->getType()->isEmptyTy())
6841 continue;
6842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006843 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006844 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006845
Dan Gohman46510a72010-04-15 01:51:59 +00006846 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006847 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006848 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006849 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006850 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006851 }
6852 Reg = RegOut;
6853 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006854 DenseMap<const Value *, unsigned>::iterator I =
6855 FuncInfo.ValueMap.find(PHIOp);
6856 if (I != FuncInfo.ValueMap.end())
6857 Reg = I->second;
6858 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006859 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006860 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006861 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006862 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006863 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006864 }
6865 }
6866
6867 // Remember that this register needs to added to the machine PHI node as
6868 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006869 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006870 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6871 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006872 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006873 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006874 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006875 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006876 Reg += NumRegisters;
6877 }
6878 }
6879 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006880 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006881}