blob: 0ef1e3c653c8864f6a7de6045cd5fa5662d357a8 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chengc4af4632010-11-17 20:13:28 +0000272// An 'and' node with a single use.
273def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
277// An 'xor' node with a single use.
278def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
279 return N->hasOneUse();
280}]>;
281
Evan Chenga8e29892007-01-19 07:51:42 +0000282//===----------------------------------------------------------------------===//
283// Operand Definitions.
284//
285
286// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000287def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000288 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000291// Call target.
292def bltarget : Operand<i32> {
293 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000294 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000295}
296
Evan Chenga8e29892007-01-19 07:51:42 +0000297// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000298def RegListAsmOperand : AsmOperandClass {
299 let Name = "RegList";
300 let SuperClasses = [];
301}
302
Bill Wendling0f630752010-11-17 04:32:08 +0000303def DPRRegListAsmOperand : AsmOperandClass {
304 let Name = "DPRRegList";
305 let SuperClasses = [];
306}
307
308def SPRRegListAsmOperand : AsmOperandClass {
309 let Name = "SPRRegList";
310 let SuperClasses = [];
311}
312
Bill Wendling04863d02010-11-13 10:40:19 +0000313def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000315 let ParserMatchClass = RegListAsmOperand;
316 let PrintMethod = "printRegisterList";
317}
318
Bill Wendling0f630752010-11-17 04:32:08 +0000319def dpr_reglist : Operand<i32> {
320 let EncoderMethod = "getRegisterListOpValue";
321 let ParserMatchClass = DPRRegListAsmOperand;
322 let PrintMethod = "printRegisterList";
323}
324
325def spr_reglist : Operand<i32> {
326 let EncoderMethod = "getRegisterListOpValue";
327 let ParserMatchClass = SPRRegListAsmOperand;
328 let PrintMethod = "printRegisterList";
329}
330
Evan Chenga8e29892007-01-19 07:51:42 +0000331// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
332def cpinst_operand : Operand<i32> {
333 let PrintMethod = "printCPInstOperand";
334}
335
336def jtblock_operand : Operand<i32> {
337 let PrintMethod = "printJTBlockOperand";
338}
Evan Cheng66ac5312009-07-25 00:33:29 +0000339def jt2block_operand : Operand<i32> {
340 let PrintMethod = "printJT2BlockOperand";
341}
Evan Chenga8e29892007-01-19 07:51:42 +0000342
343// Local PC labels.
344def pclabel : Operand<i32> {
345 let PrintMethod = "printPCLabel";
346}
347
Owen Anderson498ec202010-10-27 22:49:00 +0000348def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000349 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000350}
351
Jim Grosbachb35ad412010-10-13 19:56:10 +0000352// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
353def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 int32_t v = (int32_t)N->getZExtValue();
355 return v == 8 || v == 16 || v == 24; }]> {
356 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000357}
358
Bob Wilson22f5dc72010-08-16 18:27:34 +0000359// shift_imm: An integer that encodes a shift amount and the type of shift
360// (currently either asr or lsl) using the same encoding used for the
361// immediates in so_reg operands.
362def shift_imm : Operand<i32> {
363 let PrintMethod = "printShiftImmOperand";
364}
365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// shifter_operand operands: so_reg and so_imm.
367def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000368 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000369 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000370 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000371 let PrintMethod = "printSORegOperand";
372 let MIOperandInfo = (ops GPR, GPR, i32imm);
373}
Evan Chengf40deed2010-10-27 23:41:30 +0000374def shift_so_reg : Operand<i32>, // reg reg imm
375 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
376 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000377 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000378 let PrintMethod = "printSORegOperand";
379 let MIOperandInfo = (ops GPR, GPR, i32imm);
380}
Evan Chenga8e29892007-01-19 07:51:42 +0000381
382// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
383// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
384// represented in the imm field in the same 12-bit form that they are encoded
385// into so_imm instructions: the 8-bit immediate is the least significant bits
386// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000387def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000388 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000389 let PrintMethod = "printSOImmOperand";
390}
391
Evan Chengc70d1842007-03-20 08:11:30 +0000392// Break so_imm's up into two pieces. This handles immediates with up to 16
393// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
394// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000395def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000396 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000397}]>;
398
399/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
400///
401def arm_i32imm : PatLeaf<(imm), [{
402 if (Subtarget->hasV6T2Ops())
403 return true;
404 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
405}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000406
407def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000408 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000410}]>;
411
412def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000413 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000415}]>;
416
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000417def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
418 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
419 }]> {
420 let PrintMethod = "printSOImm2PartOperand";
421}
422
423def so_neg_imm2part_1 : SDNodeXForm<imm, [{
424 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
425 return CurDAG->getTargetConstant(V, MVT::i32);
426}]>;
427
428def so_neg_imm2part_2 : SDNodeXForm<imm, [{
429 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
430 return CurDAG->getTargetConstant(V, MVT::i32);
431}]>;
432
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000433/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
434def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
435 return (int32_t)N->getZExtValue() < 32;
436}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000437
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000438/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
439def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
440 return (int32_t)N->getZExtValue() < 32;
441}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000442 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000443}
444
Evan Chenga8e29892007-01-19 07:51:42 +0000445// Define ARM specific addressing modes.
446
Jim Grosbach3e556122010-10-26 22:37:02 +0000447
448// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000449//
Jim Grosbach3e556122010-10-26 22:37:02 +0000450def addrmode_imm12 : Operand<i32>,
451 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000452 // 12-bit immediate operand. Note that instructions using this encode
453 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
454 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000455
Chris Lattner2ac19022010-11-15 05:19:05 +0000456 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000457 let PrintMethod = "printAddrModeImm12Operand";
458 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000459}
Jim Grosbach3e556122010-10-26 22:37:02 +0000460// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000461//
Jim Grosbach3e556122010-10-26 22:37:02 +0000462def ldst_so_reg : Operand<i32>,
463 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000464 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000465 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000466 let PrintMethod = "printAddrMode2Operand";
467 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
468}
469
Jim Grosbach3e556122010-10-26 22:37:02 +0000470// addrmode2 := reg +/- imm12
471// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000472//
473def addrmode2 : Operand<i32>,
474 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000475 string EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000476 let PrintMethod = "printAddrMode2Operand";
477 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
478}
479
480def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000481 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
482 [], [SDNPWantRoot]> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000483 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000484 let PrintMethod = "printAddrMode2OffsetOperand";
485 let MIOperandInfo = (ops GPR, i32imm);
486}
487
488// addrmode3 := reg +/- reg
489// addrmode3 := reg +/- imm8
490//
491def addrmode3 : Operand<i32>,
492 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000493 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000494 let PrintMethod = "printAddrMode3Operand";
495 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
496}
497
498def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000499 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
500 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000501 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000502 let PrintMethod = "printAddrMode3OffsetOperand";
503 let MIOperandInfo = (ops GPR, i32imm);
504}
505
Jim Grosbache6913602010-11-03 01:01:43 +0000506// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000507//
Jim Grosbache6913602010-11-03 01:01:43 +0000508def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000509 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000510 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000511}
512
Bill Wendling59914872010-11-08 00:39:58 +0000513def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000514 let Name = "MemMode5";
515 let SuperClasses = [];
516}
517
Evan Chenga8e29892007-01-19 07:51:42 +0000518// addrmode5 := reg +/- imm8*4
519//
520def addrmode5 : Operand<i32>,
521 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
522 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000523 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000524 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000525 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000526}
527
Bob Wilson8b024a52009-07-01 23:16:05 +0000528// addrmode6 := reg with optional writeback
529//
530def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000531 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000532 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000533 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000534 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000535}
536
537def am6offset : Operand<i32> {
538 let PrintMethod = "printAddrMode6OffsetOperand";
539 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000540 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000541}
542
Evan Chenga8e29892007-01-19 07:51:42 +0000543// addrmodepc := pc + reg
544//
545def addrmodepc : Operand<i32>,
546 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
547 let PrintMethod = "printAddrModePCOperand";
548 let MIOperandInfo = (ops GPR, i32imm);
549}
550
Bob Wilson4f38b382009-08-21 21:58:55 +0000551def nohash_imm : Operand<i32> {
552 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000553}
554
Evan Chenga8e29892007-01-19 07:51:42 +0000555//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000556
Evan Cheng37f25d92008-08-28 23:39:26 +0000557include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000558
559//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000560// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000561//
562
Evan Cheng3924f782008-08-29 07:36:24 +0000563/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000564/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000565multiclass AsI1_bin_irs<bits<4> opcod, string opc,
566 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
567 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000568 // The register-immediate version is re-materializable. This is useful
569 // in particular for taking the address of a local.
570 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000571 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
572 iii, opc, "\t$Rd, $Rn, $imm",
573 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
574 bits<4> Rd;
575 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000576 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000577 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000578 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000579 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000580 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000581 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000582 }
Jim Grosbach62547262010-10-11 18:51:51 +0000583 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
584 iir, opc, "\t$Rd, $Rn, $Rm",
585 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000586 bits<4> Rd;
587 bits<4> Rn;
588 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000589 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000590 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000591 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000592 let Inst{15-12} = Rd;
593 let Inst{11-4} = 0b00000000;
594 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000595 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000596 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
597 iis, opc, "\t$Rd, $Rn, $shift",
598 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000599 bits<4> Rd;
600 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000601 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000602 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000603 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000604 let Inst{15-12} = Rd;
605 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000606 }
Evan Chenga8e29892007-01-19 07:51:42 +0000607}
608
Evan Cheng1e249e32009-06-25 20:59:23 +0000609/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000610/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000611let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000612multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
613 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
614 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000615 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
616 iii, opc, "\t$Rd, $Rn, $imm",
617 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
618 bits<4> Rd;
619 bits<4> Rn;
620 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000621 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000623 let Inst{19-16} = Rn;
624 let Inst{15-12} = Rd;
625 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000626 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000627 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
628 iir, opc, "\t$Rd, $Rn, $Rm",
629 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
630 bits<4> Rd;
631 bits<4> Rn;
632 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000633 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000634 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000635 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000636 let Inst{19-16} = Rn;
637 let Inst{15-12} = Rd;
638 let Inst{11-4} = 0b00000000;
639 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000640 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000641 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
642 iis, opc, "\t$Rd, $Rn, $shift",
643 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
644 bits<4> Rd;
645 bits<4> Rn;
646 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000647 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000648 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000649 let Inst{19-16} = Rn;
650 let Inst{15-12} = Rd;
651 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000652 }
Evan Cheng071a2792007-09-11 19:55:27 +0000653}
Evan Chengc85e8322007-07-05 07:13:32 +0000654}
655
656/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000657/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000658/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000659let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000660multiclass AI1_cmp_irs<bits<4> opcod, string opc,
661 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
662 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000663 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
664 opc, "\t$Rn, $imm",
665 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000666 bits<4> Rn;
667 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000668 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000669 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000670 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000671 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000672 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000673 }
674 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
675 opc, "\t$Rn, $Rm",
676 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000677 bits<4> Rn;
678 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000679 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000680 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000681 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000682 let Inst{19-16} = Rn;
683 let Inst{15-12} = 0b0000;
684 let Inst{11-4} = 0b00000000;
685 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000686 }
687 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
688 opc, "\t$Rn, $shift",
689 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000690 bits<4> Rn;
691 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000692 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000693 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000694 let Inst{19-16} = Rn;
695 let Inst{15-12} = 0b0000;
696 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000697 }
Evan Cheng071a2792007-09-11 19:55:27 +0000698}
Evan Chenga8e29892007-01-19 07:51:42 +0000699}
700
Evan Cheng576a3962010-09-25 00:49:35 +0000701/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000702/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000703/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000704multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000705 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
706 IIC_iEXTr, opc, "\t$Rd, $Rm",
707 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000708 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000709 bits<4> Rd;
710 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000711 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000712 let Inst{15-12} = Rd;
713 let Inst{11-10} = 0b00;
714 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000715 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000716 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
717 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
718 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000719 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000720 bits<4> Rd;
721 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000722 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000723 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000724 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000725 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000726 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000727 }
Evan Chenga8e29892007-01-19 07:51:42 +0000728}
729
Evan Cheng576a3962010-09-25 00:49:35 +0000730multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000731 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
732 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000733 [/* For disassembly only; pattern left blank */]>,
734 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000735 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000736 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000737 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000738 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
739 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000740 [/* For disassembly only; pattern left blank */]>,
741 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000742 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000743 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000744 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000745 }
746}
747
Evan Cheng576a3962010-09-25 00:49:35 +0000748/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000749/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000750multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000751 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
752 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
753 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000754 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000755 bits<4> Rd;
756 bits<4> Rm;
757 bits<4> Rn;
758 let Inst{19-16} = Rn;
759 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000760 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000761 let Inst{9-4} = 0b000111;
762 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000763 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000764 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
765 rot_imm:$rot),
766 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
767 [(set GPR:$Rd, (opnode GPR:$Rn,
768 (rotr GPR:$Rm, rot_imm:$rot)))]>,
769 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000770 bits<4> Rd;
771 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000772 bits<4> Rn;
773 bits<2> rot;
774 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000775 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000776 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000777 let Inst{9-4} = 0b000111;
778 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000779 }
Evan Chenga8e29892007-01-19 07:51:42 +0000780}
781
Johnny Chen2ec5e492010-02-22 21:50:40 +0000782// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000783multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000784 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
785 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000786 [/* For disassembly only; pattern left blank */]>,
787 Requires<[IsARM, HasV6]> {
788 let Inst{11-10} = 0b00;
789 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000790 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
791 rot_imm:$rot),
792 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000793 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000794 Requires<[IsARM, HasV6]> {
795 bits<4> Rn;
796 bits<2> rot;
797 let Inst{19-16} = Rn;
798 let Inst{11-10} = rot;
799 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000800}
801
Evan Cheng62674222009-06-25 23:34:10 +0000802/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
803let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000804multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
805 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000806 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
807 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
808 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000809 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000810 bits<4> Rd;
811 bits<4> Rn;
812 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000813 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000814 let Inst{15-12} = Rd;
815 let Inst{19-16} = Rn;
816 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000817 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000818 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
819 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
820 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000821 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000822 bits<4> Rd;
823 bits<4> Rn;
824 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000825 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000826 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000827 let isCommutable = Commutable;
828 let Inst{3-0} = Rm;
829 let Inst{15-12} = Rd;
830 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000831 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000832 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
833 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
834 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000835 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000836 bits<4> Rd;
837 bits<4> Rn;
838 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000839 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000840 let Inst{11-0} = shift;
841 let Inst{15-12} = Rd;
842 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000843 }
Jim Grosbache5165492009-11-09 00:11:35 +0000844}
845// Carry setting variants
846let Defs = [CPSR] in {
847multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
848 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000849 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
850 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
851 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000852 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000853 bits<4> Rd;
854 bits<4> Rn;
855 bits<12> imm;
856 let Inst{15-12} = Rd;
857 let Inst{19-16} = Rn;
858 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000859 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000860 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000861 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000862 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
863 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
864 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000865 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000866 bits<4> Rd;
867 bits<4> Rn;
868 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000869 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000870 let isCommutable = Commutable;
871 let Inst{3-0} = Rm;
872 let Inst{15-12} = Rd;
873 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000874 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000875 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000876 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000877 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
878 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
879 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000880 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000881 bits<4> Rd;
882 bits<4> Rn;
883 bits<12> shift;
884 let Inst{11-0} = shift;
885 let Inst{15-12} = Rd;
886 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000887 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000888 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000889 }
Evan Cheng071a2792007-09-11 19:55:27 +0000890}
Evan Chengc85e8322007-07-05 07:13:32 +0000891}
Jim Grosbache5165492009-11-09 00:11:35 +0000892}
Evan Chengc85e8322007-07-05 07:13:32 +0000893
Jim Grosbach3e556122010-10-26 22:37:02 +0000894let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000895multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000896 InstrItinClass iir, PatFrag opnode> {
897 // Note: We use the complex addrmode_imm12 rather than just an input
898 // GPR and a constrained immediate so that we can use this to match
899 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000900 def i12: AIldst1<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000901 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
902 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000903 bits<4> Rt;
904 bits<17> addr;
905 let Inst{23} = addr{12}; // U (add = ('U' == 1))
906 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000907 let Inst{15-12} = Rt;
908 let Inst{11-0} = addr{11-0}; // imm12
909 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000910 def rs : AIldst1<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000911 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
912 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000913 bits<4> Rt;
914 bits<17> shift;
915 let Inst{23} = shift{12}; // U (add = ('U' == 1))
916 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000917 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000918 let Inst{11-0} = shift{11-0};
919 }
920}
921}
922
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000923multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000924 InstrItinClass iir, PatFrag opnode> {
925 // Note: We use the complex addrmode_imm12 rather than just an input
926 // GPR and a constrained immediate so that we can use this to match
927 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000928 def i12 : AIldst1<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000929 (ins GPR:$Rt, addrmode_imm12:$addr),
930 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
931 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
932 bits<4> Rt;
933 bits<17> addr;
934 let Inst{23} = addr{12}; // U (add = ('U' == 1))
935 let Inst{19-16} = addr{16-13}; // Rn
936 let Inst{15-12} = Rt;
937 let Inst{11-0} = addr{11-0}; // imm12
938 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000939 def rs : AIldst1<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000940 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
941 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
942 bits<4> Rt;
943 bits<17> shift;
944 let Inst{23} = shift{12}; // U (add = ('U' == 1))
945 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000946 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000947 let Inst{11-0} = shift{11-0};
948 }
949}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000950//===----------------------------------------------------------------------===//
951// Instructions
952//===----------------------------------------------------------------------===//
953
Evan Chenga8e29892007-01-19 07:51:42 +0000954//===----------------------------------------------------------------------===//
955// Miscellaneous Instructions.
956//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000957
Evan Chenga8e29892007-01-19 07:51:42 +0000958/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
959/// the function. The first operand is the ID# for this instruction, the second
960/// is the index into the MachineConstantPool that this is, the third is the
961/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000962let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000963def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000964PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000965 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000966
Jim Grosbach4642ad32010-02-22 23:10:38 +0000967// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
968// from removing one half of the matched pairs. That breaks PEI, which assumes
969// these will always be in pairs, and asserts if it finds otherwise. Better way?
970let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000971def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000972PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000973 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000974
Jim Grosbach64171712010-02-16 21:07:46 +0000975def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000976PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000977 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000978}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000979
Johnny Chenf4d81052010-02-12 22:53:19 +0000980def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000981 [/* For disassembly only; pattern left blank */]>,
982 Requires<[IsARM, HasV6T2]> {
983 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000984 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000985 let Inst{7-0} = 0b00000000;
986}
987
Johnny Chenf4d81052010-02-12 22:53:19 +0000988def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
989 [/* For disassembly only; pattern left blank */]>,
990 Requires<[IsARM, HasV6T2]> {
991 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000992 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000993 let Inst{7-0} = 0b00000001;
994}
995
996def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
997 [/* For disassembly only; pattern left blank */]>,
998 Requires<[IsARM, HasV6T2]> {
999 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001000 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001001 let Inst{7-0} = 0b00000010;
1002}
1003
1004def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1005 [/* For disassembly only; pattern left blank */]>,
1006 Requires<[IsARM, HasV6T2]> {
1007 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001008 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001009 let Inst{7-0} = 0b00000011;
1010}
1011
Johnny Chen2ec5e492010-02-22 21:50:40 +00001012def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1013 "\t$dst, $a, $b",
1014 [/* For disassembly only; pattern left blank */]>,
1015 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001016 bits<4> Rd;
1017 bits<4> Rn;
1018 bits<4> Rm;
1019 let Inst{3-0} = Rm;
1020 let Inst{15-12} = Rd;
1021 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001022 let Inst{27-20} = 0b01101000;
1023 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001024 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001025}
1026
Johnny Chenf4d81052010-02-12 22:53:19 +00001027def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1028 [/* For disassembly only; pattern left blank */]>,
1029 Requires<[IsARM, HasV6T2]> {
1030 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001031 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001032 let Inst{7-0} = 0b00000100;
1033}
1034
Johnny Chenc6f7b272010-02-11 18:12:29 +00001035// The i32imm operand $val can be used by a debugger to store more information
1036// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001037def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001038 [/* For disassembly only; pattern left blank */]>,
1039 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001040 bits<16> val;
1041 let Inst{3-0} = val{3-0};
1042 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001043 let Inst{27-20} = 0b00010010;
1044 let Inst{7-4} = 0b0111;
1045}
1046
Johnny Chenb98e1602010-02-12 18:55:33 +00001047// Change Processor State is a system instruction -- for disassembly only.
1048// The singleton $opt operand contains the following information:
1049// opt{4-0} = mode from Inst{4-0}
1050// opt{5} = changemode from Inst{17}
1051// opt{8-6} = AIF from Inst{8-6}
1052// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001053// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001054def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001055 [/* For disassembly only; pattern left blank */]>,
1056 Requires<[IsARM]> {
1057 let Inst{31-28} = 0b1111;
1058 let Inst{27-20} = 0b00010000;
1059 let Inst{16} = 0;
1060 let Inst{5} = 0;
1061}
1062
Johnny Chenb92a23f2010-02-21 04:42:01 +00001063// Preload signals the memory system of possible future data/instruction access.
1064// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001065multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001066
Evan Chengdfed19f2010-11-03 06:34:55 +00001067 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001068 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001069 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001070 bits<4> Rt;
1071 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001072 let Inst{31-26} = 0b111101;
1073 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001074 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001075 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001076 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001077 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001078 let Inst{19-16} = addr{16-13}; // Rn
1079 let Inst{15-12} = Rt;
1080 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001081 }
1082
Evan Chengdfed19f2010-11-03 06:34:55 +00001083 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001084 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001085 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001086 bits<4> Rt;
1087 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001088 let Inst{31-26} = 0b111101;
1089 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001090 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001091 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001092 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001093 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001094 let Inst{19-16} = shift{16-13}; // Rn
1095 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001096 }
1097}
1098
Evan Cheng416941d2010-11-04 05:19:35 +00001099defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1100defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1101defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001102
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001103def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1104 "setend\t$end",
1105 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001106 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001107 bits<1> end;
1108 let Inst{31-10} = 0b1111000100000001000000;
1109 let Inst{9} = end;
1110 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001111}
1112
Johnny Chenf4d81052010-02-12 22:53:19 +00001113def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001114 [/* For disassembly only; pattern left blank */]>,
1115 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001116 bits<4> opt;
1117 let Inst{27-4} = 0b001100100000111100001111;
1118 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001119}
1120
Johnny Chenba6e0332010-02-11 17:14:31 +00001121// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001122let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001123def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001124 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001125 Requires<[IsARM]> {
1126 let Inst{27-25} = 0b011;
1127 let Inst{24-20} = 0b11111;
1128 let Inst{7-5} = 0b111;
1129 let Inst{4} = 0b1;
1130}
1131
Evan Cheng12c3a532008-11-06 17:48:05 +00001132// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001133let isNotDuplicable = 1 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001134def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001135 IIC_iALUr,
Jim Grosbach53694262010-11-18 01:15:56 +00001136 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001137
Evan Cheng325474e2008-01-07 23:56:57 +00001138let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001139def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001140 IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001141 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001142
Jim Grosbach53694262010-11-18 01:15:56 +00001143def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001144 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001145 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001146
Jim Grosbach53694262010-11-18 01:15:56 +00001147def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001148 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001149 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001150
Jim Grosbach53694262010-11-18 01:15:56 +00001151def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001152 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001153 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001154
Jim Grosbach53694262010-11-18 01:15:56 +00001155def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001156 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001157 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001158}
Chris Lattner13c63102008-01-06 05:55:01 +00001159let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001160def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001161 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001162 [(store GPR:$src, addrmodepc:$addr)]>;
1163
Evan Chengd87293c2008-11-06 08:47:38 +00001164def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001165 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001166 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1167
Evan Chengd87293c2008-11-06 08:47:38 +00001168def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001169 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001170 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1171}
Evan Cheng12c3a532008-11-06 17:48:05 +00001172} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001173
Evan Chenge07715c2009-06-23 05:25:29 +00001174
1175// LEApcrel - Load a pc-relative address into a register without offending the
1176// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001177let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001178let isReMaterializable = 1 in
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001179// FIXME: We want one cannonical LEApcrel instruction and to express one or
1180// both of these as pseudo-instructions that get expanded to it.
1181def LEApcrel : AXI1<0, (outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1182 MiscFrm, IIC_iALUi,
1183 "adr$p\t$Rd, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001184
Jim Grosbacha967d112010-06-21 21:27:27 +00001185} // neverHasSideEffects
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001186def LEApcrelJT : AXI1<0b0100, (outs GPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001187 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001188 MiscFrm, IIC_iALUi,
1189 "adr$p\t$Rd, #${label}_${id}", []> {
1190 bits<4> p;
1191 bits<4> Rd;
1192 let Inst{31-28} = p;
1193 let Inst{27-25} = 0b001;
1194 let Inst{20} = 0;
1195 let Inst{19-16} = 0b1111;
1196 let Inst{15-12} = Rd;
1197 // FIXME: Add label encoding/fixup
Evan Chengbc8a9452009-07-07 23:40:25 +00001198}
Evan Chenge07715c2009-06-23 05:25:29 +00001199
Evan Chenga8e29892007-01-19 07:51:42 +00001200//===----------------------------------------------------------------------===//
1201// Control Flow Instructions.
1202//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001203
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001204let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1205 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001206 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001207 "bx", "\tlr", [(ARMretflag)]>,
1208 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001209 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001210 }
1211
1212 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001213 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001214 "mov", "\tpc, lr", [(ARMretflag)]>,
1215 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001216 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001217 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001218}
Rafael Espindola27185192006-09-29 21:20:16 +00001219
Bob Wilson04ea6e52009-10-28 00:37:03 +00001220// Indirect branches
1221let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001222 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001223 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001224 [(brind GPR:$dst)]>,
1225 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001226 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001227 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001228 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001229 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001230
1231 // ARMV4 only
1232 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1233 [(brind GPR:$dst)]>,
1234 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001235 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001236 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001237 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001238 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001239}
1240
Bob Wilson54fc1242009-06-22 21:01:46 +00001241// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001242let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001243 Defs = [R0, R1, R2, R3, R12, LR,
1244 D0, D1, D2, D3, D4, D5, D6, D7,
1245 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001246 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001247 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001248 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001249 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001250 Requires<[IsARM, IsNotDarwin]> {
1251 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001252 bits<24> func;
1253 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001254 }
Evan Cheng277f0742007-06-19 21:05:09 +00001255
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001256 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001257 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001258 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001259 Requires<[IsARM, IsNotDarwin]> {
1260 bits<24> func;
1261 let Inst{23-0} = func;
1262 }
Evan Cheng277f0742007-06-19 21:05:09 +00001263
Evan Chenga8e29892007-01-19 07:51:42 +00001264 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001265 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001266 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001267 [(ARMcall GPR:$func)]>,
1268 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001269 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001270 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001271 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001272 }
1273
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001274 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001275 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1276 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001277 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001278 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001279 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001280 bits<4> func;
1281 let Inst{27-4} = 0b000100101111111111110001;
1282 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001283 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001284
1285 // ARMv4
1286 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1287 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1288 [(ARMcall_nolink tGPR:$func)]>,
1289 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001290 bits<4> func;
1291 let Inst{27-4} = 0b000110100000111100000000;
1292 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001293 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001294}
1295
1296// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001297let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001298 Defs = [R0, R1, R2, R3, R9, R12, LR,
1299 D0, D1, D2, D3, D4, D5, D6, D7,
1300 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001301 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001302 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001303 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001304 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1305 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001306 bits<24> func;
1307 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001308 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001309
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001310 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001311 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001312 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001313 Requires<[IsARM, IsDarwin]> {
1314 bits<24> func;
1315 let Inst{23-0} = func;
1316 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001317
1318 // ARMv5T and above
1319 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001320 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001321 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001322 bits<4> func;
1323 let Inst{27-4} = 0b000100101111111111110011;
1324 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001325 }
1326
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001327 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001328 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1329 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001330 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001331 [(ARMcall_nolink tGPR:$func)]>,
1332 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001333 bits<4> func;
1334 let Inst{27-4} = 0b000100101111111111110001;
1335 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001336 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001337
1338 // ARMv4
1339 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1340 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1341 [(ARMcall_nolink tGPR:$func)]>,
1342 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001343 bits<4> func;
1344 let Inst{27-4} = 0b000110100000111100000000;
1345 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001346 }
Rafael Espindola35574632006-07-18 17:00:30 +00001347}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001348
Dale Johannesen51e28e62010-06-03 21:09:53 +00001349// Tail calls.
1350
Jim Grosbach832859d2010-10-13 22:09:34 +00001351// FIXME: These should probably be xformed into the non-TC versions of the
1352// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001353let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1354 // Darwin versions.
1355 let Defs = [R0, R1, R2, R3, R9, R12,
1356 D0, D1, D2, D3, D4, D5, D6, D7,
1357 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1358 D27, D28, D29, D30, D31, PC],
1359 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001360 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1361 Pseudo, IIC_Br,
1362 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001363
Evan Cheng6523d2f2010-06-19 00:11:54 +00001364 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1365 Pseudo, IIC_Br,
1366 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001367
Evan Cheng6523d2f2010-06-19 00:11:54 +00001368 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001369 IIC_Br, "b\t$dst @ TAILCALL",
1370 []>, Requires<[IsDarwin]>;
1371
1372 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001373 IIC_Br, "b.w\t$dst @ TAILCALL",
1374 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001375
Evan Cheng6523d2f2010-06-19 00:11:54 +00001376 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1377 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1378 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001379 bits<4> dst;
1380 let Inst{31-4} = 0b1110000100101111111111110001;
1381 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001382 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001383 }
1384
1385 // Non-Darwin versions (the difference is R9).
1386 let Defs = [R0, R1, R2, R3, R12,
1387 D0, D1, D2, D3, D4, D5, D6, D7,
1388 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1389 D27, D28, D29, D30, D31, PC],
1390 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001391 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1392 Pseudo, IIC_Br,
1393 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001394
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001395 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001396 Pseudo, IIC_Br,
1397 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001398
Evan Cheng6523d2f2010-06-19 00:11:54 +00001399 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1400 IIC_Br, "b\t$dst @ TAILCALL",
1401 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001402
Evan Cheng6523d2f2010-06-19 00:11:54 +00001403 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1404 IIC_Br, "b.w\t$dst @ TAILCALL",
1405 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001406
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001407 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001408 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1409 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001410 bits<4> dst;
1411 let Inst{31-4} = 0b1110000100101111111111110001;
1412 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001413 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001414 }
1415}
1416
David Goodwin1a8f36e2009-08-12 18:31:53 +00001417let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001418 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001419 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001420 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001421 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001422 "b\t$target", [(br bb:$target)]> {
1423 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001424 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001425 let Inst{23-0} = target;
1426 }
Evan Cheng44bec522007-05-15 01:29:07 +00001427
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001428 let isNotDuplicable = 1, isIndirectBranch = 1,
1429 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1430 isCodeGenOnly = 1 in {
1431 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1432 IIC_Br, "mov\tpc, $target$jt",
1433 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1434 let Inst{11-4} = 0b00000000;
1435 let Inst{15-12} = 0b1111;
1436 let Inst{20} = 0; // S Bit
1437 let Inst{24-21} = 0b1101;
1438 let Inst{27-25} = 0b000;
1439 }
1440 def BR_JTm : JTI<(outs),
1441 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1442 IIC_Br, "ldr\tpc, $target$jt",
1443 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1444 imm:$id)]> {
1445 let Inst{15-12} = 0b1111;
1446 let Inst{20} = 1; // L bit
1447 let Inst{21} = 0; // W bit
1448 let Inst{22} = 0; // B bit
1449 let Inst{24} = 1; // P bit
1450 let Inst{27-25} = 0b011;
1451 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001452 def BR_JTadd : PseudoInst<(outs),
1453 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001454 IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001455 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1456 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001457 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001458 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001459
Evan Chengc85e8322007-07-05 07:13:32 +00001460 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001461 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001462 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001463 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001464 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1465 bits<24> target;
1466 let Inst{23-0} = target;
1467 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001468}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001469
Johnny Chena1e76212010-02-13 02:51:09 +00001470// Branch and Exchange Jazelle -- for disassembly only
1471def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1472 [/* For disassembly only; pattern left blank */]> {
1473 let Inst{23-20} = 0b0010;
1474 //let Inst{19-8} = 0xfff;
1475 let Inst{7-4} = 0b0010;
1476}
1477
Johnny Chen0296f3e2010-02-16 21:59:54 +00001478// Secure Monitor Call is a system instruction -- for disassembly only
1479def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1480 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001481 bits<4> opt;
1482 let Inst{23-4} = 0b01100000000000000111;
1483 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001484}
1485
Johnny Chen64dfb782010-02-16 20:04:27 +00001486// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001487let isCall = 1 in {
1488def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001489 [/* For disassembly only; pattern left blank */]> {
1490 bits<24> svc;
1491 let Inst{23-0} = svc;
1492}
Johnny Chen85d5a892010-02-10 18:02:25 +00001493}
1494
Johnny Chenfb566792010-02-17 21:39:10 +00001495// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001496let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001497def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1498 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001499 [/* For disassembly only; pattern left blank */]> {
1500 let Inst{31-28} = 0b1111;
1501 let Inst{22-20} = 0b110; // W = 1
1502}
1503
Jim Grosbache6913602010-11-03 01:01:43 +00001504def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1505 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001506 [/* For disassembly only; pattern left blank */]> {
1507 let Inst{31-28} = 0b1111;
1508 let Inst{22-20} = 0b100; // W = 0
1509}
1510
Johnny Chenfb566792010-02-17 21:39:10 +00001511// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001512def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1513 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001514 [/* For disassembly only; pattern left blank */]> {
1515 let Inst{31-28} = 0b1111;
1516 let Inst{22-20} = 0b011; // W = 1
1517}
1518
Jim Grosbache6913602010-11-03 01:01:43 +00001519def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1520 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001521 [/* For disassembly only; pattern left blank */]> {
1522 let Inst{31-28} = 0b1111;
1523 let Inst{22-20} = 0b001; // W = 0
1524}
Chris Lattner39ee0362010-10-31 19:10:56 +00001525} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001526
Evan Chenga8e29892007-01-19 07:51:42 +00001527//===----------------------------------------------------------------------===//
1528// Load / store Instructions.
1529//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001530
Evan Chenga8e29892007-01-19 07:51:42 +00001531// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001532
1533
Evan Cheng7e2fe912010-10-28 06:47:08 +00001534defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001535 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001536defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001537 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001538defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001539 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001540defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001541 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001542
Evan Chengfa775d02007-03-19 07:20:03 +00001543// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001544let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1545 isReMaterializable = 1 in
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001546def LDRcp : AIldst1<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1547 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1548 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001549 bits<4> Rt;
1550 bits<17> addr;
1551 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1552 let Inst{19-16} = 0b1111;
1553 let Inst{15-12} = Rt;
1554 let Inst{11-0} = addr{11-0}; // imm12
1555}
Evan Chengfa775d02007-03-19 07:20:03 +00001556
Evan Chenga8e29892007-01-19 07:51:42 +00001557// Loads with zero extension
Jim Grosbach160f8f02010-11-18 00:46:58 +00001558def LDRH : AI3ld<0b1011, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001559 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1560 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001561
Evan Chenga8e29892007-01-19 07:51:42 +00001562// Loads with sign extension
Jim Grosbach160f8f02010-11-18 00:46:58 +00001563def LDRSH : AI3ld<0b1111, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001564 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1565 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001566
Jim Grosbach160f8f02010-11-18 00:46:58 +00001567def LDRSB : AI3ld<0b1101, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001568 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1569 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001570
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001571let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1572 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001573// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001574def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001575 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001576 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001577
Evan Chenga8e29892007-01-19 07:51:42 +00001578// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001579multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001580 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1581 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001582 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1583 // {17-14} Rn
1584 // {13} 1 == Rm, 0 == imm12
1585 // {12} isAdd
1586 // {11-0} imm12/Rm
1587 bits<18> addr;
1588 let Inst{25} = addr{13};
1589 let Inst{23} = addr{12};
1590 let Inst{19-16} = addr{17-14};
1591 let Inst{11-0} = addr{11-0};
1592 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001593 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1594 (ins GPR:$Rn, am2offset:$offset),
1595 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001596 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1597 // {13} 1 == Rm, 0 == imm12
1598 // {12} isAdd
1599 // {11-0} imm12/Rm
1600 bits<14> offset;
1601 bits<4> Rn;
1602 let Inst{25} = offset{13};
1603 let Inst{23} = offset{12};
1604 let Inst{19-16} = Rn;
1605 let Inst{11-0} = offset{11-0};
1606 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001607}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001608
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001609defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1610defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001611
Jim Grosbach928f3322010-11-11 01:55:59 +00001612def LDRH_PRE : AI3ldhpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001613 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001614 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001615
Jim Grosbach928f3322010-11-11 01:55:59 +00001616def LDRH_POST : AI3ldhpo<(outs GPR:$Rt, GPR:$Rn_wb),
1617 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1618 "ldrh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001619
Jim Grosbach928f3322010-11-11 01:55:59 +00001620def LDRSH_PRE : AI3ldshpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001621 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001622 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001623
Jim Grosbach928f3322010-11-11 01:55:59 +00001624def LDRSH_POST: AI3ldshpo<(outs GPR:$Rt, GPR:$Rn_wb),
1625 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1626 "ldrsh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001627
Jim Grosbach928f3322010-11-11 01:55:59 +00001628def LDRSB_PRE : AI3ldsbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001629 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001630 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001631
Jim Grosbach928f3322010-11-11 01:55:59 +00001632def LDRSB_POST: AI3ldsbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1633 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
1634 "ldrsb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001635
1636// For disassembly only
1637def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001638 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001639 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1640 Requires<[IsARM, HasV5TE]>;
1641
1642// For disassembly only
1643def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001644 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001645 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1646 Requires<[IsARM, HasV5TE]>;
1647
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001648} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001649
Johnny Chenadb561d2010-02-18 03:27:42 +00001650// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001651
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001652def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1653 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1654 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001655 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1656 let Inst{21} = 1; // overwrite
1657}
1658
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001659def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1660 (ins GPR:$base,am2offset:$offset), IndexModeNone,
1661 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001662 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1663 let Inst{21} = 1; // overwrite
1664}
1665
1666def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001667 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001668 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1669 let Inst{21} = 1; // overwrite
1670}
1671
1672def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001673 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001674 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1675 let Inst{21} = 1; // overwrite
1676}
1677
1678def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001679 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001680 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001681 let Inst{21} = 1; // overwrite
1682}
1683
Evan Chenga8e29892007-01-19 07:51:42 +00001684// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001685
1686// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001687def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1688 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1689 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001690
Evan Chenga8e29892007-01-19 07:51:42 +00001691// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001692let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1693 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001694def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001695 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001696 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001697
1698// Indexed stores
Jim Grosbach99f53d12010-11-15 20:47:07 +00001699def STR_PRE : AI2ldstidx<0, 0, 1, (outs GPR:$Rn_wb),
1700 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001701 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001702 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1703 [(set GPR:$Rn_wb,
1704 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1705 // {13} 1 == Rm, 0 == imm12
1706 // {12} isAdd
1707 // {11-0} imm12/Rm
1708 bits<14> offset;
1709 bits<4> Rn;
1710 let Inst{25} = offset{13};
1711 let Inst{23} = offset{12};
1712 let Inst{19-16} = Rn;
1713 let Inst{11-0} = offset{11-0};
1714}
Evan Chenga8e29892007-01-19 07:51:42 +00001715
Jim Grosbach99f53d12010-11-15 20:47:07 +00001716def STR_POST : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
1717 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001718 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001719 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1720 [(set GPR:$Rn_wb,
1721 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1722 // {13} 1 == Rm, 0 == imm12
1723 // {12} isAdd
1724 // {11-0} imm12/Rm
1725 bits<14> offset;
1726 bits<4> Rn;
1727 let Inst{25} = offset{13};
1728 let Inst{23} = offset{12};
1729 let Inst{19-16} = Rn;
1730 let Inst{11-0} = offset{11-0};
1731}
Evan Chenga8e29892007-01-19 07:51:42 +00001732
Evan Chengd87293c2008-11-06 08:47:38 +00001733def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001734 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001735 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001736 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001737 [(set GPR:$base_wb,
1738 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1739
Evan Chengd87293c2008-11-06 08:47:38 +00001740def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001741 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001742 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001743 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001744 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1745 GPR:$base, am3offset:$offset))]>;
1746
Jim Grosbach99f53d12010-11-15 20:47:07 +00001747def STRB_PRE : AI2ldstidx<0, 1, 1, (outs GPR:$Rn_wb),
1748 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001749 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001750 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1751 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1752 GPR:$Rn, am2offset:$offset))]> {
1753 // {13} 1 == Rm, 0 == imm12
1754 // {12} isAdd
1755 // {11-0} imm12/Rm
1756 bits<14> offset;
1757 bits<4> Rn;
1758 let Inst{25} = offset{13};
1759 let Inst{23} = offset{12};
1760 let Inst{19-16} = Rn;
1761 let Inst{11-0} = offset{11-0};
1762}
Evan Chenga8e29892007-01-19 07:51:42 +00001763
Jim Grosbach99f53d12010-11-15 20:47:07 +00001764def STRB_POST: AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
1765 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001766 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001767 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1768 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1769 GPR:$Rn, am2offset:$offset))]> {
1770 // {13} 1 == Rm, 0 == imm12
1771 // {12} isAdd
1772 // {11-0} imm12/Rm
1773 bits<14> offset;
1774 bits<4> Rn;
1775 let Inst{25} = offset{13};
1776 let Inst{23} = offset{12};
1777 let Inst{19-16} = Rn;
1778 let Inst{11-0} = offset{11-0};
1779}
Evan Chenga8e29892007-01-19 07:51:42 +00001780
Johnny Chen39a4bb32010-02-18 22:31:18 +00001781// For disassembly only
1782def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1783 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001784 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001785 "strd", "\t$src1, $src2, [$base, $offset]!",
1786 "$base = $base_wb", []>;
1787
1788// For disassembly only
1789def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1790 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001791 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001792 "strd", "\t$src1, $src2, [$base], $offset",
1793 "$base = $base_wb", []>;
1794
Johnny Chenad4df4c2010-03-01 19:22:00 +00001795// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001796
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001797def STRT : AI2ldstidx<0, 0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001798 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001799 IndexModeNone, StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001800 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1801 [/* For disassembly only; pattern left blank */]> {
1802 let Inst{21} = 1; // overwrite
1803}
1804
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001805def STRBT : AI2ldstidx<0, 1, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001806 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001807 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001808 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1809 [/* For disassembly only; pattern left blank */]> {
1810 let Inst{21} = 1; // overwrite
1811}
1812
Johnny Chenad4df4c2010-03-01 19:22:00 +00001813def STRHT: AI3sthpo<(outs GPR:$base_wb),
1814 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001815 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001816 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1817 [/* For disassembly only; pattern left blank */]> {
1818 let Inst{21} = 1; // overwrite
1819}
1820
Evan Chenga8e29892007-01-19 07:51:42 +00001821//===----------------------------------------------------------------------===//
1822// Load / store multiple Instructions.
1823//
1824
Bill Wendling6c470b82010-11-13 09:09:38 +00001825multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1826 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001827 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001828 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1829 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001830 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001831 let Inst{24-23} = 0b01; // Increment After
1832 let Inst{21} = 0; // No writeback
1833 let Inst{20} = L_bit;
1834 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001835 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001836 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1837 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001838 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001839 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001840 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001841 let Inst{20} = L_bit;
1842 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001843 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001844 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1845 IndexModeNone, f, itin,
1846 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1847 let Inst{24-23} = 0b00; // Decrement After
1848 let Inst{21} = 0; // No writeback
1849 let Inst{20} = L_bit;
1850 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001851 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001852 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1853 IndexModeUpd, f, itin_upd,
1854 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1855 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001856 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001857 let Inst{20} = L_bit;
1858 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001859 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001860 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1861 IndexModeNone, f, itin,
1862 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1863 let Inst{24-23} = 0b10; // Decrement Before
1864 let Inst{21} = 0; // No writeback
1865 let Inst{20} = L_bit;
1866 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001867 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001868 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1869 IndexModeUpd, f, itin_upd,
1870 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1871 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001872 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001873 let Inst{20} = L_bit;
1874 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001875 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001876 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1877 IndexModeNone, f, itin,
1878 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1879 let Inst{24-23} = 0b11; // Increment Before
1880 let Inst{21} = 0; // No writeback
1881 let Inst{20} = L_bit;
1882 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001883 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001884 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1885 IndexModeUpd, f, itin_upd,
1886 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1887 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001888 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001889 let Inst{20} = L_bit;
1890 }
1891}
1892
Bill Wendlingc93989a2010-11-13 11:20:05 +00001893let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001894
1895let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1896defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1897
1898let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1899defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1900
1901} // neverHasSideEffects
1902
Bill Wendling73fe34a2010-11-16 01:16:36 +00001903// Load / Store Multiple Mnemnoic Aliases
1904def : MnemonicAlias<"ldm", "ldmia">;
1905def : MnemonicAlias<"stm", "stmia">;
1906
1907// FIXME: remove when we have a way to marking a MI with these properties.
1908// FIXME: Should pc be an implicit operand like PICADD, etc?
1909let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1910 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling7b718782010-11-16 02:08:45 +00001911def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001912 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001913 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001914 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001915 "$Rn = $wb", []> {
1916 let Inst{24-23} = 0b01; // Increment After
1917 let Inst{21} = 1; // Writeback
1918 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001919}
Evan Chenga8e29892007-01-19 07:51:42 +00001920
Evan Chenga8e29892007-01-19 07:51:42 +00001921//===----------------------------------------------------------------------===//
1922// Move Instructions.
1923//
1924
Evan Chengcd799b92009-06-12 20:46:18 +00001925let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001926def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1927 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1928 bits<4> Rd;
1929 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001930
Johnny Chen04301522009-11-07 00:54:36 +00001931 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001932 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001933 let Inst{3-0} = Rm;
1934 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001935}
1936
Dale Johannesen38d5f042010-06-15 22:24:08 +00001937// A version for the smaller set of tail call registers.
1938let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001939def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001940 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1941 bits<4> Rd;
1942 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001943
Dale Johannesen38d5f042010-06-15 22:24:08 +00001944 let Inst{11-4} = 0b00000000;
1945 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001946 let Inst{3-0} = Rm;
1947 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001948}
1949
Evan Chengf40deed2010-10-27 23:41:30 +00001950def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001951 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001952 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1953 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001954 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001955 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001956 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001957 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001958 let Inst{25} = 0;
1959}
Evan Chenga2515702007-03-19 07:09:02 +00001960
Evan Chengc4af4632010-11-17 20:13:28 +00001961let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001962def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1963 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001964 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001965 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001966 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001967 let Inst{15-12} = Rd;
1968 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001969 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001970}
1971
Evan Chengc4af4632010-11-17 20:13:28 +00001972let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001973def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001974 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001975 "movw", "\t$Rd, $imm",
1976 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001977 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001978 bits<4> Rd;
1979 bits<16> imm;
1980 let Inst{15-12} = Rd;
1981 let Inst{11-0} = imm{11-0};
1982 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001983 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001984 let Inst{25} = 1;
1985}
1986
Jim Grosbach1de588d2010-10-14 18:54:27 +00001987let Constraints = "$src = $Rd" in
1988def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001989 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001990 "movt", "\t$Rd, $imm",
1991 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001992 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001993 lo16AllZero:$imm))]>, UnaryDP,
1994 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001995 bits<4> Rd;
1996 bits<16> imm;
1997 let Inst{15-12} = Rd;
1998 let Inst{11-0} = imm{11-0};
1999 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002000 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002001 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002002}
Evan Cheng13ab0202007-07-10 18:08:01 +00002003
Evan Cheng20956592009-10-21 08:15:52 +00002004def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2005 Requires<[IsARM, HasV6T2]>;
2006
David Goodwinca01a8d2009-09-01 18:32:09 +00002007let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002008def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002009 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2010 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002011
2012// These aren't really mov instructions, but we have to define them this way
2013// due to flag operands.
2014
Evan Cheng071a2792007-09-11 19:55:27 +00002015let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002016def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002017 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2018 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002019def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002020 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2021 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002022}
Evan Chenga8e29892007-01-19 07:51:42 +00002023
Evan Chenga8e29892007-01-19 07:51:42 +00002024//===----------------------------------------------------------------------===//
2025// Extend Instructions.
2026//
2027
2028// Sign extenders
2029
Evan Cheng576a3962010-09-25 00:49:35 +00002030defm SXTB : AI_ext_rrot<0b01101010,
2031 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2032defm SXTH : AI_ext_rrot<0b01101011,
2033 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002034
Evan Cheng576a3962010-09-25 00:49:35 +00002035defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002036 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002037defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002038 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002039
Johnny Chen2ec5e492010-02-22 21:50:40 +00002040// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002041defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002042
2043// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002044defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002045
2046// Zero extenders
2047
2048let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002049defm UXTB : AI_ext_rrot<0b01101110,
2050 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2051defm UXTH : AI_ext_rrot<0b01101111,
2052 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2053defm UXTB16 : AI_ext_rrot<0b01101100,
2054 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002055
Jim Grosbach542f6422010-07-28 23:25:44 +00002056// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2057// The transformation should probably be done as a combiner action
2058// instead so we can include a check for masking back in the upper
2059// eight bits of the source into the lower eight bits of the result.
2060//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2061// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002062def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002063 (UXTB16r_rot GPR:$Src, 8)>;
2064
Evan Cheng576a3962010-09-25 00:49:35 +00002065defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002066 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002067defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002068 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002069}
2070
Evan Chenga8e29892007-01-19 07:51:42 +00002071// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002072// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002073defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002074
Evan Chenga8e29892007-01-19 07:51:42 +00002075
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002076def SBFX : I<(outs GPR:$Rd),
2077 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002078 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002079 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002080 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002081 bits<4> Rd;
2082 bits<4> Rn;
2083 bits<5> lsb;
2084 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002085 let Inst{27-21} = 0b0111101;
2086 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002087 let Inst{20-16} = width;
2088 let Inst{15-12} = Rd;
2089 let Inst{11-7} = lsb;
2090 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002091}
2092
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002093def UBFX : I<(outs GPR:$Rd),
2094 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002095 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002096 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002097 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002098 bits<4> Rd;
2099 bits<4> Rn;
2100 bits<5> lsb;
2101 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002102 let Inst{27-21} = 0b0111111;
2103 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002104 let Inst{20-16} = width;
2105 let Inst{15-12} = Rd;
2106 let Inst{11-7} = lsb;
2107 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002108}
2109
Evan Chenga8e29892007-01-19 07:51:42 +00002110//===----------------------------------------------------------------------===//
2111// Arithmetic Instructions.
2112//
2113
Jim Grosbach26421962008-10-14 20:36:24 +00002114defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002115 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002116 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002117defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002118 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002119 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002120
Evan Chengc85e8322007-07-05 07:13:32 +00002121// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002122defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002123 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002124 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2125defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002126 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002127 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002128
Evan Cheng62674222009-06-25 23:34:10 +00002129defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002130 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002131defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002132 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002133defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002134 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002135defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002136 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002137
Jim Grosbach84760882010-10-15 18:42:41 +00002138def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2139 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2140 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2141 bits<4> Rd;
2142 bits<4> Rn;
2143 bits<12> imm;
2144 let Inst{25} = 1;
2145 let Inst{15-12} = Rd;
2146 let Inst{19-16} = Rn;
2147 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002148}
Evan Cheng13ab0202007-07-10 18:08:01 +00002149
Bob Wilsoncff71782010-08-05 18:23:43 +00002150// The reg/reg form is only defined for the disassembler; for codegen it is
2151// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002152def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2153 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002154 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002155 bits<4> Rd;
2156 bits<4> Rn;
2157 bits<4> Rm;
2158 let Inst{11-4} = 0b00000000;
2159 let Inst{25} = 0;
2160 let Inst{3-0} = Rm;
2161 let Inst{15-12} = Rd;
2162 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002163}
2164
Jim Grosbach84760882010-10-15 18:42:41 +00002165def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2166 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2167 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2168 bits<4> Rd;
2169 bits<4> Rn;
2170 bits<12> shift;
2171 let Inst{25} = 0;
2172 let Inst{11-0} = shift;
2173 let Inst{15-12} = Rd;
2174 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002175}
Evan Chengc85e8322007-07-05 07:13:32 +00002176
2177// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002178let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002179def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2180 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2181 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2182 bits<4> Rd;
2183 bits<4> Rn;
2184 bits<12> imm;
2185 let Inst{25} = 1;
2186 let Inst{20} = 1;
2187 let Inst{15-12} = Rd;
2188 let Inst{19-16} = Rn;
2189 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002190}
Jim Grosbach84760882010-10-15 18:42:41 +00002191def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2192 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2193 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2194 bits<4> Rd;
2195 bits<4> Rn;
2196 bits<12> shift;
2197 let Inst{25} = 0;
2198 let Inst{20} = 1;
2199 let Inst{11-0} = shift;
2200 let Inst{15-12} = Rd;
2201 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002202}
Evan Cheng071a2792007-09-11 19:55:27 +00002203}
Evan Chengc85e8322007-07-05 07:13:32 +00002204
Evan Cheng62674222009-06-25 23:34:10 +00002205let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002206def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2207 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2208 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002209 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002210 bits<4> Rd;
2211 bits<4> Rn;
2212 bits<12> imm;
2213 let Inst{25} = 1;
2214 let Inst{15-12} = Rd;
2215 let Inst{19-16} = Rn;
2216 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002217}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002218// The reg/reg form is only defined for the disassembler; for codegen it is
2219// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002220def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2221 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002222 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002223 bits<4> Rd;
2224 bits<4> Rn;
2225 bits<4> Rm;
2226 let Inst{11-4} = 0b00000000;
2227 let Inst{25} = 0;
2228 let Inst{3-0} = Rm;
2229 let Inst{15-12} = Rd;
2230 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002231}
Jim Grosbach84760882010-10-15 18:42:41 +00002232def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2233 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2234 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002235 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002236 bits<4> Rd;
2237 bits<4> Rn;
2238 bits<12> shift;
2239 let Inst{25} = 0;
2240 let Inst{11-0} = shift;
2241 let Inst{15-12} = Rd;
2242 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002243}
Evan Cheng62674222009-06-25 23:34:10 +00002244}
2245
2246// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002247let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002248def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2249 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2250 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002251 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002252 bits<4> Rd;
2253 bits<4> Rn;
2254 bits<12> imm;
2255 let Inst{25} = 1;
2256 let Inst{20} = 1;
2257 let Inst{15-12} = Rd;
2258 let Inst{19-16} = Rn;
2259 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002260}
Jim Grosbach84760882010-10-15 18:42:41 +00002261def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2262 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2263 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002264 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002265 bits<4> Rd;
2266 bits<4> Rn;
2267 bits<12> shift;
2268 let Inst{25} = 0;
2269 let Inst{20} = 1;
2270 let Inst{11-0} = shift;
2271 let Inst{15-12} = Rd;
2272 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002273}
Evan Cheng071a2792007-09-11 19:55:27 +00002274}
Evan Cheng2c614c52007-06-06 10:17:05 +00002275
Evan Chenga8e29892007-01-19 07:51:42 +00002276// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002277// The assume-no-carry-in form uses the negation of the input since add/sub
2278// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2279// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2280// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002281def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2282 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002283def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2284 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2285// The with-carry-in form matches bitwise not instead of the negation.
2286// Effectively, the inverse interpretation of the carry flag already accounts
2287// for part of the negation.
2288def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2289 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002290
2291// Note: These are implemented in C++ code, because they have to generate
2292// ADD/SUBrs instructions, which use a complex pattern that a xform function
2293// cannot produce.
2294// (mul X, 2^n+1) -> (add (X << n), X)
2295// (mul X, 2^n-1) -> (rsb X, (X << n))
2296
Johnny Chen667d1272010-02-22 18:50:54 +00002297// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002298// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002299class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002300 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002301 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2302 opc, "\t$Rd, $Rn, $Rm", pattern> {
2303 bits<4> Rd;
2304 bits<4> Rn;
2305 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002306 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002307 let Inst{11-4} = op11_4;
2308 let Inst{19-16} = Rn;
2309 let Inst{15-12} = Rd;
2310 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002311}
2312
Johnny Chen667d1272010-02-22 18:50:54 +00002313// Saturating add/subtract -- for disassembly only
2314
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002315def QADD : AAI<0b00010000, 0b00000101, "qadd",
2316 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2317def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2318 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2319def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2320def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2321
2322def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2323def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2324def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2325def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2326def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2327def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2328def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2329def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2330def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2331def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2332def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2333def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002334
2335// Signed/Unsigned add/subtract -- for disassembly only
2336
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002337def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2338def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2339def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2340def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2341def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2342def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2343def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2344def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2345def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2346def USAX : AAI<0b01100101, 0b11110101, "usax">;
2347def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2348def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002349
2350// Signed/Unsigned halving add/subtract -- for disassembly only
2351
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002352def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2353def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2354def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2355def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2356def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2357def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2358def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2359def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2360def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2361def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2362def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2363def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002364
Johnny Chenadc77332010-02-26 22:04:29 +00002365// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002366
Jim Grosbach70987fb2010-10-18 23:35:38 +00002367def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002368 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002369 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002370 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002371 bits<4> Rd;
2372 bits<4> Rn;
2373 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002374 let Inst{27-20} = 0b01111000;
2375 let Inst{15-12} = 0b1111;
2376 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002377 let Inst{19-16} = Rd;
2378 let Inst{11-8} = Rm;
2379 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002380}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002381def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002382 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002383 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002384 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002385 bits<4> Rd;
2386 bits<4> Rn;
2387 bits<4> Rm;
2388 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002389 let Inst{27-20} = 0b01111000;
2390 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002391 let Inst{19-16} = Rd;
2392 let Inst{15-12} = Ra;
2393 let Inst{11-8} = Rm;
2394 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002395}
2396
2397// Signed/Unsigned saturate -- for disassembly only
2398
Jim Grosbach70987fb2010-10-18 23:35:38 +00002399def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2400 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002401 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002402 bits<4> Rd;
2403 bits<5> sat_imm;
2404 bits<4> Rn;
2405 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002406 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002407 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408 let Inst{20-16} = sat_imm;
2409 let Inst{15-12} = Rd;
2410 let Inst{11-7} = sh{7-3};
2411 let Inst{6} = sh{0};
2412 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002413}
2414
Jim Grosbach70987fb2010-10-18 23:35:38 +00002415def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2416 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002417 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002418 bits<4> Rd;
2419 bits<4> sat_imm;
2420 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002421 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002422 let Inst{11-4} = 0b11110011;
2423 let Inst{15-12} = Rd;
2424 let Inst{19-16} = sat_imm;
2425 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002426}
2427
Jim Grosbach70987fb2010-10-18 23:35:38 +00002428def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2429 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002430 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002431 bits<4> Rd;
2432 bits<5> sat_imm;
2433 bits<4> Rn;
2434 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002435 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002436 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002437 let Inst{15-12} = Rd;
2438 let Inst{11-7} = sh{7-3};
2439 let Inst{6} = sh{0};
2440 let Inst{20-16} = sat_imm;
2441 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002442}
2443
Jim Grosbach70987fb2010-10-18 23:35:38 +00002444def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2445 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002446 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002447 bits<4> Rd;
2448 bits<4> sat_imm;
2449 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002450 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002451 let Inst{11-4} = 0b11110011;
2452 let Inst{15-12} = Rd;
2453 let Inst{19-16} = sat_imm;
2454 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002455}
Evan Chenga8e29892007-01-19 07:51:42 +00002456
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002457def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2458def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002459
Evan Chenga8e29892007-01-19 07:51:42 +00002460//===----------------------------------------------------------------------===//
2461// Bitwise Instructions.
2462//
2463
Jim Grosbach26421962008-10-14 20:36:24 +00002464defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002465 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002466 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002467defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002468 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002469 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002470defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002471 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002472 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002473defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002474 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002475 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002476
Jim Grosbach3fea191052010-10-21 22:03:21 +00002477def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002478 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002479 "bfc", "\t$Rd, $imm", "$src = $Rd",
2480 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002481 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002482 bits<4> Rd;
2483 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002484 let Inst{27-21} = 0b0111110;
2485 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002486 let Inst{15-12} = Rd;
2487 let Inst{11-7} = imm{4-0}; // lsb
2488 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002489}
2490
Johnny Chenb2503c02010-02-17 06:31:48 +00002491// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002492def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002493 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002494 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2495 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002496 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002497 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002498 bits<4> Rd;
2499 bits<4> Rn;
2500 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002501 let Inst{27-21} = 0b0111110;
2502 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002503 let Inst{15-12} = Rd;
2504 let Inst{11-7} = imm{4-0}; // lsb
2505 let Inst{20-16} = imm{9-5}; // width
2506 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002507}
2508
Jim Grosbach36860462010-10-21 22:19:32 +00002509def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2510 "mvn", "\t$Rd, $Rm",
2511 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2512 bits<4> Rd;
2513 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002514 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002515 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002516 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002517 let Inst{15-12} = Rd;
2518 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002519}
Jim Grosbach36860462010-10-21 22:19:32 +00002520def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2521 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2522 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2523 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002524 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002525 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002526 let Inst{19-16} = 0b0000;
2527 let Inst{15-12} = Rd;
2528 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002529}
Evan Chengc4af4632010-11-17 20:13:28 +00002530let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002531def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2532 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2533 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2534 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002535 bits<12> imm;
2536 let Inst{25} = 1;
2537 let Inst{19-16} = 0b0000;
2538 let Inst{15-12} = Rd;
2539 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002540}
Evan Chenga8e29892007-01-19 07:51:42 +00002541
2542def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2543 (BICri GPR:$src, so_imm_not:$imm)>;
2544
2545//===----------------------------------------------------------------------===//
2546// Multiply Instructions.
2547//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002548class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2549 string opc, string asm, list<dag> pattern>
2550 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2551 bits<4> Rd;
2552 bits<4> Rm;
2553 bits<4> Rn;
2554 let Inst{19-16} = Rd;
2555 let Inst{11-8} = Rm;
2556 let Inst{3-0} = Rn;
2557}
2558class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2559 string opc, string asm, list<dag> pattern>
2560 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2561 bits<4> RdLo;
2562 bits<4> RdHi;
2563 bits<4> Rm;
2564 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002565 let Inst{19-16} = RdHi;
2566 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002567 let Inst{11-8} = Rm;
2568 let Inst{3-0} = Rn;
2569}
Evan Chenga8e29892007-01-19 07:51:42 +00002570
Evan Cheng8de898a2009-06-26 00:19:44 +00002571let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002572def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2573 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2574 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002575
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002576def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2577 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2578 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2579 bits<4> Ra;
2580 let Inst{15-12} = Ra;
2581}
Evan Chenga8e29892007-01-19 07:51:42 +00002582
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002583def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002584 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002585 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002586 Requires<[IsARM, HasV6T2]> {
2587 bits<4> Rd;
2588 bits<4> Rm;
2589 bits<4> Rn;
2590 let Inst{19-16} = Rd;
2591 let Inst{11-8} = Rm;
2592 let Inst{3-0} = Rn;
2593}
Evan Chengedcbada2009-07-06 22:05:45 +00002594
Evan Chenga8e29892007-01-19 07:51:42 +00002595// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002596
Evan Chengcd799b92009-06-12 20:46:18 +00002597let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002598let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002599def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2600 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2601 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002602
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002603def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2604 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2605 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002606}
Evan Chenga8e29892007-01-19 07:51:42 +00002607
2608// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002609def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2610 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2611 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002612
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002613def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2614 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2615 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002616
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002617def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2618 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2619 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2620 Requires<[IsARM, HasV6]> {
2621 bits<4> RdLo;
2622 bits<4> RdHi;
2623 bits<4> Rm;
2624 bits<4> Rn;
2625 let Inst{19-16} = RdLo;
2626 let Inst{15-12} = RdHi;
2627 let Inst{11-8} = Rm;
2628 let Inst{3-0} = Rn;
2629}
Evan Chengcd799b92009-06-12 20:46:18 +00002630} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002631
2632// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002633def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2634 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2635 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002636 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002637 let Inst{15-12} = 0b1111;
2638}
Evan Cheng13ab0202007-07-10 18:08:01 +00002639
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002640def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2641 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002642 [/* For disassembly only; pattern left blank */]>,
2643 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002644 let Inst{15-12} = 0b1111;
2645}
2646
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002647def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2648 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2649 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2650 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2651 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002652
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002653def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2654 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2655 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002656 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002657 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002658
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002659def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2660 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2661 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2662 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2663 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002664
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002665def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2666 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2667 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002668 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002669 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002670
Raul Herbster37fb5b12007-08-30 23:25:47 +00002671multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002672 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2673 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2674 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2675 (sext_inreg GPR:$Rm, i16)))]>,
2676 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002677
Jim Grosbach3870b752010-10-22 18:35:16 +00002678 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2679 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2680 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2681 (sra GPR:$Rm, (i32 16))))]>,
2682 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002683
Jim Grosbach3870b752010-10-22 18:35:16 +00002684 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2685 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2686 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2687 (sext_inreg GPR:$Rm, i16)))]>,
2688 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002689
Jim Grosbach3870b752010-10-22 18:35:16 +00002690 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2691 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2692 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2693 (sra GPR:$Rm, (i32 16))))]>,
2694 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002695
Jim Grosbach3870b752010-10-22 18:35:16 +00002696 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2697 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2698 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2699 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2700 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002701
Jim Grosbach3870b752010-10-22 18:35:16 +00002702 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2703 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2704 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2705 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2706 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002707}
2708
Raul Herbster37fb5b12007-08-30 23:25:47 +00002709
2710multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002711 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002712 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2713 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2714 [(set GPR:$Rd, (add GPR:$Ra,
2715 (opnode (sext_inreg GPR:$Rn, i16),
2716 (sext_inreg GPR:$Rm, i16))))]>,
2717 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002718
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002719 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002720 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2721 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2722 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2723 (sra GPR:$Rm, (i32 16)))))]>,
2724 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002725
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002726 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002727 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2728 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2729 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2730 (sext_inreg GPR:$Rm, i16))))]>,
2731 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002732
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002733 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002734 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2735 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2736 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2737 (sra GPR:$Rm, (i32 16)))))]>,
2738 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002739
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002740 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002741 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2742 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2743 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2744 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2745 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002746
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002747 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002748 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2749 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2750 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2751 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2752 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002753}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002754
Raul Herbster37fb5b12007-08-30 23:25:47 +00002755defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2756defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002757
Johnny Chen83498e52010-02-12 21:59:23 +00002758// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002759def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2760 (ins GPR:$Rn, GPR:$Rm),
2761 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002762 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002763 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002764
Jim Grosbach3870b752010-10-22 18:35:16 +00002765def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2766 (ins GPR:$Rn, GPR:$Rm),
2767 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002768 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002769 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002770
Jim Grosbach3870b752010-10-22 18:35:16 +00002771def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2772 (ins GPR:$Rn, GPR:$Rm),
2773 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002774 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002775 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002776
Jim Grosbach3870b752010-10-22 18:35:16 +00002777def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2778 (ins GPR:$Rn, GPR:$Rm),
2779 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002780 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002781 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002782
Johnny Chen667d1272010-02-22 18:50:54 +00002783// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002784class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2785 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002786 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002787 bits<4> Rn;
2788 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002789 let Inst{4} = 1;
2790 let Inst{5} = swap;
2791 let Inst{6} = sub;
2792 let Inst{7} = 0;
2793 let Inst{21-20} = 0b00;
2794 let Inst{22} = long;
2795 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002796 let Inst{11-8} = Rm;
2797 let Inst{3-0} = Rn;
2798}
2799class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2800 InstrItinClass itin, string opc, string asm>
2801 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2802 bits<4> Rd;
2803 let Inst{15-12} = 0b1111;
2804 let Inst{19-16} = Rd;
2805}
2806class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2807 InstrItinClass itin, string opc, string asm>
2808 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2809 bits<4> Ra;
2810 let Inst{15-12} = Ra;
2811}
2812class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2813 InstrItinClass itin, string opc, string asm>
2814 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2815 bits<4> RdLo;
2816 bits<4> RdHi;
2817 let Inst{19-16} = RdHi;
2818 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002819}
2820
2821multiclass AI_smld<bit sub, string opc> {
2822
Jim Grosbach385e1362010-10-22 19:15:30 +00002823 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2824 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002825
Jim Grosbach385e1362010-10-22 19:15:30 +00002826 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2827 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002828
Jim Grosbach385e1362010-10-22 19:15:30 +00002829 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2830 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2831 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002832
Jim Grosbach385e1362010-10-22 19:15:30 +00002833 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2834 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2835 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002836
2837}
2838
2839defm SMLA : AI_smld<0, "smla">;
2840defm SMLS : AI_smld<1, "smls">;
2841
Johnny Chen2ec5e492010-02-22 21:50:40 +00002842multiclass AI_sdml<bit sub, string opc> {
2843
Jim Grosbach385e1362010-10-22 19:15:30 +00002844 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2845 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2846 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2847 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002848}
2849
2850defm SMUA : AI_sdml<0, "smua">;
2851defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002852
Evan Chenga8e29892007-01-19 07:51:42 +00002853//===----------------------------------------------------------------------===//
2854// Misc. Arithmetic Instructions.
2855//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002856
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002857def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2858 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2859 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002860
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002861def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2862 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2863 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2864 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002865
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002866def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2867 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2868 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002869
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002870def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2871 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2872 [(set GPR:$Rd,
2873 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2874 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2875 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2876 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2877 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002878
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002879def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2880 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2881 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002882 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002883 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2884 (shl GPR:$Rm, (i32 8))), i16))]>,
2885 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002886
Bob Wilsonf955f292010-08-17 17:23:19 +00002887def lsl_shift_imm : SDNodeXForm<imm, [{
2888 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2889 return CurDAG->getTargetConstant(Sh, MVT::i32);
2890}]>;
2891
2892def lsl_amt : PatLeaf<(i32 imm), [{
2893 return (N->getZExtValue() < 32);
2894}], lsl_shift_imm>;
2895
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002896def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2897 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2898 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2899 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2900 (and (shl GPR:$Rm, lsl_amt:$sh),
2901 0xFFFF0000)))]>,
2902 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002903
Evan Chenga8e29892007-01-19 07:51:42 +00002904// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002905def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2906 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2907def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2908 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002909
Bob Wilsonf955f292010-08-17 17:23:19 +00002910def asr_shift_imm : SDNodeXForm<imm, [{
2911 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2912 return CurDAG->getTargetConstant(Sh, MVT::i32);
2913}]>;
2914
2915def asr_amt : PatLeaf<(i32 imm), [{
2916 return (N->getZExtValue() <= 32);
2917}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002918
Bob Wilsondc66eda2010-08-16 22:26:55 +00002919// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2920// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002921def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2922 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2923 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2924 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2925 (and (sra GPR:$Rm, asr_amt:$sh),
2926 0xFFFF)))]>,
2927 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002928
Evan Chenga8e29892007-01-19 07:51:42 +00002929// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2930// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002931def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002932 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002933def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002934 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2935 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002936
Evan Chenga8e29892007-01-19 07:51:42 +00002937//===----------------------------------------------------------------------===//
2938// Comparison Instructions...
2939//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002940
Jim Grosbach26421962008-10-14 20:36:24 +00002941defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002942 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002943 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002944
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002945// FIXME: We have to be careful when using the CMN instruction and comparison
2946// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002947// results:
2948//
2949// rsbs r1, r1, 0
2950// cmp r0, r1
2951// mov r0, #0
2952// it ls
2953// mov r0, #1
2954//
2955// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002956//
Bill Wendling6165e872010-08-26 18:33:51 +00002957// cmn r0, r1
2958// mov r0, #0
2959// it ls
2960// mov r0, #1
2961//
2962// However, the CMN gives the *opposite* result when r1 is 0. This is because
2963// the carry flag is set in the CMP case but not in the CMN case. In short, the
2964// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2965// value of r0 and the carry bit (because the "carry bit" parameter to
2966// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2967// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2968// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2969// parameter to AddWithCarry is defined as 0).
2970//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002971// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002972//
2973// x = 0
2974// ~x = 0xFFFF FFFF
2975// ~x + 1 = 0x1 0000 0000
2976// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2977//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002978// Therefore, we should disable CMN when comparing against zero, until we can
2979// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2980// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002981//
2982// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2983//
2984// This is related to <rdar://problem/7569620>.
2985//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002986//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2987// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002988
Evan Chenga8e29892007-01-19 07:51:42 +00002989// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002990defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002991 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002992 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002993defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002994 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002995 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002996
David Goodwinc0309b42009-06-29 15:33:01 +00002997defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002998 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002999 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
3000defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003001 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003002 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003003
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003004//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3005// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003006
David Goodwinc0309b42009-06-29 15:33:01 +00003007def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003008 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003009
Evan Cheng218977b2010-07-13 19:27:42 +00003010// Pseudo i64 compares for some floating point compares.
3011let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3012 Defs = [CPSR] in {
3013def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003014 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003015 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003016 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3017
3018def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003019 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003020 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3021} // usesCustomInserter
3022
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003023
Evan Chenga8e29892007-01-19 07:51:42 +00003024// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003025// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003026// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003027// FIXME: These should all be pseudo-instructions that get expanded to
3028// the normal MOV instructions. That would fix the dependency on
3029// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003030let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003031def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3032 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3033 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3034 RegConstraint<"$false = $Rd">, UnaryDP {
3035 bits<4> Rd;
3036 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003037 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003038 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003039 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003040 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003041 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003042}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003043
Jim Grosbach27e90082010-10-29 19:28:17 +00003044def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3045 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3046 "mov", "\t$Rd, $shift",
3047 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3048 RegConstraint<"$false = $Rd">, UnaryDP {
3049 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003050 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003051 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003052 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003053 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003054 let Inst{15-12} = Rd;
3055 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003056}
3057
Evan Chengc4af4632010-11-17 20:13:28 +00003058let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003059def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
3060 DPFrm, IIC_iMOVi,
3061 "movw", "\t$Rd, $imm",
3062 []>,
3063 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3064 UnaryDP {
3065 bits<4> Rd;
3066 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003067 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003068 let Inst{20} = 0;
3069 let Inst{19-16} = imm{15-12};
3070 let Inst{15-12} = Rd;
3071 let Inst{11-0} = imm{11-0};
3072}
3073
Evan Chengc4af4632010-11-17 20:13:28 +00003074let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003075def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3076 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3077 "mov", "\t$Rd, $imm",
3078 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3079 RegConstraint<"$false = $Rd">, UnaryDP {
3080 bits<4> Rd;
3081 bits<12> imm;
3082 let Inst{25} = 1;
3083 let Inst{20} = 0;
3084 let Inst{19-16} = 0b0000;
3085 let Inst{15-12} = Rd;
3086 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003087}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003088
Evan Cheng63f35442010-11-13 02:25:14 +00003089// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003090let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003091def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3092 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003093 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003094
Evan Chengc4af4632010-11-17 20:13:28 +00003095let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003096def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3097 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3098 "mvn", "\t$Rd, $imm",
3099 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3100 RegConstraint<"$false = $Rd">, UnaryDP {
3101 bits<4> Rd;
3102 bits<12> imm;
3103 let Inst{25} = 1;
3104 let Inst{20} = 0;
3105 let Inst{19-16} = 0b0000;
3106 let Inst{15-12} = Rd;
3107 let Inst{11-0} = imm;
3108}
Owen Andersonf523e472010-09-23 23:45:25 +00003109} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003110
Jim Grosbach3728e962009-12-10 00:11:09 +00003111//===----------------------------------------------------------------------===//
3112// Atomic operations intrinsics
3113//
3114
Bob Wilsonf74a4292010-10-30 00:54:37 +00003115def memb_opt : Operand<i32> {
3116 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003117}
Jim Grosbach3728e962009-12-10 00:11:09 +00003118
Bob Wilsonf74a4292010-10-30 00:54:37 +00003119// memory barriers protect the atomic sequences
3120let hasSideEffects = 1 in {
3121def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3122 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3123 Requires<[IsARM, HasDB]> {
3124 bits<4> opt;
3125 let Inst{31-4} = 0xf57ff05;
3126 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003127}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003128
Johnny Chen7def14f2010-08-11 23:35:12 +00003129def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003130 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003131 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003132 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003133 // FIXME: add encoding
3134}
Jim Grosbach3728e962009-12-10 00:11:09 +00003135}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003136
Bob Wilsonf74a4292010-10-30 00:54:37 +00003137def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3138 "dsb", "\t$opt",
3139 [/* For disassembly only; pattern left blank */]>,
3140 Requires<[IsARM, HasDB]> {
3141 bits<4> opt;
3142 let Inst{31-4} = 0xf57ff04;
3143 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003144}
3145
Johnny Chenfd6037d2010-02-18 00:19:08 +00003146// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003147def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3148 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003149 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003150 let Inst{3-0} = 0b1111;
3151}
3152
Jim Grosbach66869102009-12-11 18:52:41 +00003153let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003154 let Uses = [CPSR] in {
3155 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003157 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3158 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003159 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003160 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3161 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003162 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003163 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3164 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003165 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003166 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3167 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003168 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003169 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3170 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003172 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3173 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003175 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3176 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003178 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3179 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003181 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3182 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003183 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003184 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3185 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003186 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003187 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3188 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003189 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003190 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3191 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003192 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003193 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3194 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003195 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003196 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3197 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003198 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003199 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3200 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003201 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003202 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3203 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003204 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003205 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3206 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003207 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003208 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3209
3210 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003211 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003212 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3213 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003214 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003215 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3216 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003217 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003218 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3219
Jim Grosbache801dc42009-12-12 01:40:06 +00003220 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003221 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003222 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3223 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003224 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003225 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3226 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003227 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003228 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3229}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003230}
3231
3232let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003233def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3234 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003235 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003236def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3237 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003238 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003239def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3240 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003241 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003242def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003243 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003244 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003245 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003246}
3247
Jim Grosbach86875a22010-10-29 19:58:57 +00003248let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3249def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003250 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003251 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003252 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003253def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003254 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003255 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003256 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003257def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003258 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003259 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003260 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003261def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3262 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003263 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003264 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003265 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003266}
3267
Johnny Chenb9436272010-02-17 22:37:58 +00003268// Clear-Exclusive is for disassembly only.
3269def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3270 [/* For disassembly only; pattern left blank */]>,
3271 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003272 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003273}
3274
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003275// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3276let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003277def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3278 [/* For disassembly only; pattern left blank */]>;
3279def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3280 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003281}
3282
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003283//===----------------------------------------------------------------------===//
3284// TLS Instructions
3285//
3286
3287// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003288// FIXME: This needs to be a pseudo of some sort so that we can get the
3289// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003290let isCall = 1,
3291 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003292 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003293 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003294 [(set R0, ARMthread_pointer)]>;
3295}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003296
Evan Chenga8e29892007-01-19 07:51:42 +00003297//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003298// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003299// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003300// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003301// Since by its nature we may be coming from some other function to get
3302// here, and we're using the stack frame for the containing function to
3303// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003304// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003305// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003306// except for our own input by listing the relevant registers in Defs. By
3307// doing so, we also cause the prologue/epilogue code to actively preserve
3308// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003309// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003310//
3311// These are pseudo-instructions and are lowered to individual MC-insts, so
3312// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003313let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003314 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3315 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003316 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003317 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003318 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003319 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003320 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003321 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3322 Requires<[IsARM, HasVFP2]>;
3323}
3324
3325let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003326 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3327 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003328 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3329 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003330 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003331 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3332 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003333}
3334
Jim Grosbach5eb19512010-05-22 01:06:18 +00003335// FIXME: Non-Darwin version(s)
3336let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3337 Defs = [ R7, LR, SP ] in {
3338def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3339 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003340 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003341 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3342 Requires<[IsARM, IsDarwin]>;
3343}
3344
Jim Grosbache4ad3872010-10-19 23:27:08 +00003345// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003346// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003347// handled when the pseudo is expanded (which happens before any passes
3348// that need the instruction size).
3349let isBarrier = 1, hasSideEffects = 1 in
3350def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003351 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003352 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3353 Requires<[IsDarwin]>;
3354
Jim Grosbach0e0da732009-05-12 23:59:14 +00003355//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003356// Non-Instruction Patterns
3357//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003358
Evan Chenga8e29892007-01-19 07:51:42 +00003359// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003360
Evan Cheng893d7fe2010-11-12 23:03:38 +00003361// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003362// This is a single pseudo instruction, the benefit is that it can be remat'd
3363// as a single unit instead of having to handle reg inputs.
3364// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003365let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003366def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003367 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003368 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003369
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003370// ConstantPool, GlobalAddress, and JumpTable
3371def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3372 Requires<[IsARM, DontUseMovt]>;
3373def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3374def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3375 Requires<[IsARM, UseMovt]>;
3376def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3377 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3378
Evan Chenga8e29892007-01-19 07:51:42 +00003379// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003380
Dale Johannesen51e28e62010-06-03 21:09:53 +00003381// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003382def : ARMPat<(ARMtcret tcGPR:$dst),
3383 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003384
3385def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3386 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3387
3388def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3389 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3390
Dale Johannesen38d5f042010-06-15 22:24:08 +00003391def : ARMPat<(ARMtcret tcGPR:$dst),
3392 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003393
3394def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3395 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3396
3397def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3398 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003399
Evan Chenga8e29892007-01-19 07:51:42 +00003400// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003401def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003402 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003403def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003404 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003405
Evan Chenga8e29892007-01-19 07:51:42 +00003406// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003407def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3408def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003409
Evan Chenga8e29892007-01-19 07:51:42 +00003410// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003411def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3412def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3413def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3414def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3415
Evan Chenga8e29892007-01-19 07:51:42 +00003416def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003417
Evan Cheng83b5cf02008-11-05 23:22:34 +00003418def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3419def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3420
Evan Cheng34b12d22007-01-19 20:27:35 +00003421// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003422def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3423 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003424 (SMULBB GPR:$a, GPR:$b)>;
3425def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3426 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003427def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3428 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003429 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003430def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003431 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003432def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3433 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003434 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003435def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003436 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003437def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3438 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003439 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003440def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003441 (SMULWB GPR:$a, GPR:$b)>;
3442
3443def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003444 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3445 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003446 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3447def : ARMV5TEPat<(add GPR:$acc,
3448 (mul sext_16_node:$a, sext_16_node:$b)),
3449 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3450def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003451 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3452 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003453 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3454def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003455 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003456 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3457def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003458 (mul (sra GPR:$a, (i32 16)),
3459 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003460 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3461def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003462 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003463 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3464def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003465 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3466 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003467 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3468def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003469 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003470 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3471
Evan Chenga8e29892007-01-19 07:51:42 +00003472//===----------------------------------------------------------------------===//
3473// Thumb Support
3474//
3475
3476include "ARMInstrThumb.td"
3477
3478//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003479// Thumb2 Support
3480//
3481
3482include "ARMInstrThumb2.td"
3483
3484//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003485// Floating Point Support
3486//
3487
3488include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003489
3490//===----------------------------------------------------------------------===//
3491// Advanced SIMD (NEON) Support
3492//
3493
3494include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003495
3496//===----------------------------------------------------------------------===//
3497// Coprocessor Instructions. For disassembly only.
3498//
3499
3500def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3501 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3502 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3503 [/* For disassembly only; pattern left blank */]> {
3504 let Inst{4} = 0;
3505}
3506
3507def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3508 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3509 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3510 [/* For disassembly only; pattern left blank */]> {
3511 let Inst{31-28} = 0b1111;
3512 let Inst{4} = 0;
3513}
3514
Johnny Chen64dfb782010-02-16 20:04:27 +00003515class ACI<dag oops, dag iops, string opc, string asm>
3516 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3517 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3518 let Inst{27-25} = 0b110;
3519}
3520
3521multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3522
3523 def _OFFSET : ACI<(outs),
3524 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3525 opc, "\tp$cop, cr$CRd, $addr"> {
3526 let Inst{31-28} = op31_28;
3527 let Inst{24} = 1; // P = 1
3528 let Inst{21} = 0; // W = 0
3529 let Inst{22} = 0; // D = 0
3530 let Inst{20} = load;
3531 }
3532
3533 def _PRE : ACI<(outs),
3534 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3535 opc, "\tp$cop, cr$CRd, $addr!"> {
3536 let Inst{31-28} = op31_28;
3537 let Inst{24} = 1; // P = 1
3538 let Inst{21} = 1; // W = 1
3539 let Inst{22} = 0; // D = 0
3540 let Inst{20} = load;
3541 }
3542
3543 def _POST : ACI<(outs),
3544 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3545 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3546 let Inst{31-28} = op31_28;
3547 let Inst{24} = 0; // P = 0
3548 let Inst{21} = 1; // W = 1
3549 let Inst{22} = 0; // D = 0
3550 let Inst{20} = load;
3551 }
3552
3553 def _OPTION : ACI<(outs),
3554 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3555 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3556 let Inst{31-28} = op31_28;
3557 let Inst{24} = 0; // P = 0
3558 let Inst{23} = 1; // U = 1
3559 let Inst{21} = 0; // W = 0
3560 let Inst{22} = 0; // D = 0
3561 let Inst{20} = load;
3562 }
3563
3564 def L_OFFSET : ACI<(outs),
3565 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003566 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003567 let Inst{31-28} = op31_28;
3568 let Inst{24} = 1; // P = 1
3569 let Inst{21} = 0; // W = 0
3570 let Inst{22} = 1; // D = 1
3571 let Inst{20} = load;
3572 }
3573
3574 def L_PRE : ACI<(outs),
3575 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003576 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003577 let Inst{31-28} = op31_28;
3578 let Inst{24} = 1; // P = 1
3579 let Inst{21} = 1; // W = 1
3580 let Inst{22} = 1; // D = 1
3581 let Inst{20} = load;
3582 }
3583
3584 def L_POST : ACI<(outs),
3585 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003586 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003587 let Inst{31-28} = op31_28;
3588 let Inst{24} = 0; // P = 0
3589 let Inst{21} = 1; // W = 1
3590 let Inst{22} = 1; // D = 1
3591 let Inst{20} = load;
3592 }
3593
3594 def L_OPTION : ACI<(outs),
3595 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003596 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003597 let Inst{31-28} = op31_28;
3598 let Inst{24} = 0; // P = 0
3599 let Inst{23} = 1; // U = 1
3600 let Inst{21} = 0; // W = 0
3601 let Inst{22} = 1; // D = 1
3602 let Inst{20} = load;
3603 }
3604}
3605
3606defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3607defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3608defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3609defm STC2 : LdStCop<0b1111, 0, "stc2">;
3610
Johnny Chen906d57f2010-02-12 01:44:23 +00003611def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3612 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3613 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3614 [/* For disassembly only; pattern left blank */]> {
3615 let Inst{20} = 0;
3616 let Inst{4} = 1;
3617}
3618
3619def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3620 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3621 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3622 [/* For disassembly only; pattern left blank */]> {
3623 let Inst{31-28} = 0b1111;
3624 let Inst{20} = 0;
3625 let Inst{4} = 1;
3626}
3627
3628def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3629 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3630 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3631 [/* For disassembly only; pattern left blank */]> {
3632 let Inst{20} = 1;
3633 let Inst{4} = 1;
3634}
3635
3636def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3637 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3638 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3639 [/* For disassembly only; pattern left blank */]> {
3640 let Inst{31-28} = 0b1111;
3641 let Inst{20} = 1;
3642 let Inst{4} = 1;
3643}
3644
3645def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3646 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3647 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3648 [/* For disassembly only; pattern left blank */]> {
3649 let Inst{23-20} = 0b0100;
3650}
3651
3652def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3653 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3654 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3655 [/* For disassembly only; pattern left blank */]> {
3656 let Inst{31-28} = 0b1111;
3657 let Inst{23-20} = 0b0100;
3658}
3659
3660def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3661 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3662 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3663 [/* For disassembly only; pattern left blank */]> {
3664 let Inst{23-20} = 0b0101;
3665}
3666
3667def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3668 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3669 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3670 [/* For disassembly only; pattern left blank */]> {
3671 let Inst{31-28} = 0b1111;
3672 let Inst{23-20} = 0b0101;
3673}
3674
Johnny Chenb98e1602010-02-12 18:55:33 +00003675//===----------------------------------------------------------------------===//
3676// Move between special register and ARM core register -- for disassembly only
3677//
3678
3679def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3680 [/* For disassembly only; pattern left blank */]> {
3681 let Inst{23-20} = 0b0000;
3682 let Inst{7-4} = 0b0000;
3683}
3684
3685def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3686 [/* For disassembly only; pattern left blank */]> {
3687 let Inst{23-20} = 0b0100;
3688 let Inst{7-4} = 0b0000;
3689}
3690
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003691def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3692 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003693 [/* For disassembly only; pattern left blank */]> {
3694 let Inst{23-20} = 0b0010;
3695 let Inst{7-4} = 0b0000;
3696}
3697
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003698def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3699 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003700 [/* For disassembly only; pattern left blank */]> {
3701 let Inst{23-20} = 0b0010;
3702 let Inst{7-4} = 0b0000;
3703}
3704
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003705def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3706 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003707 [/* For disassembly only; pattern left blank */]> {
3708 let Inst{23-20} = 0b0110;
3709 let Inst{7-4} = 0b0000;
3710}
3711
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003712def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3713 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003714 [/* For disassembly only; pattern left blank */]> {
3715 let Inst{23-20} = 0b0110;
3716 let Inst{7-4} = 0b0000;
3717}