blob: 16bd67e32e9e5cef69cf3d88356b42b16bcbf4fb [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000195
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
325 }
326
Chris Lattner399610a2006-12-05 18:22:22 +0000327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000328 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000331 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000333 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000335 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000336 }
Chris Lattner21f66852005-12-23 05:15:23 +0000337
Dan Gohmanb00ee212008-02-18 19:34:53 +0000338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
342 //
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000348 for (unsigned i = 0, e = 4; i != e; ++i) {
349 MVT VT = IntVTs[i];
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000356
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000368 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chandler Carruth77821022011-12-24 12:12:34 +0000379 // Promote the i8 variants and force them on up to i32 which has a shorter
380 // encoding.
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000390 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
395 }
Craig Topper37f21672011-10-11 06:44:02 +0000396
397 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000398 // When promoting the i8 variants, force them to i32 for a shorter
399 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000408 } else {
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
418 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 }
420
Benjamin Kramer1292c222010-12-04 20:32:23 +0000421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
423 } else {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000449 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000454
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000455 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000460 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480
Craig Topper1accb7e2012-01-10 06:54:16 +0000481 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000483
Eric Christopher9a9d2752010-07-22 02:48:34 +0000484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000486
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000493
Mon P Wang63307c32008-05-05 19:05:59 +0000494 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000495 for (unsigned i = 0, e = 4; i != e; ++i) {
496 MVT VT = IntVTs[i];
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000500 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000501
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000511 }
512
Eli Friedman43f51ae2011-08-26 21:21:21 +0000513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
515 }
516
Evan Cheng3c992d22006-03-07 02:02:57 +0000517 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000520 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000522 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000523
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
531 } else {
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
534 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000537
Duncan Sands4a544a72011-09-06 13:37:06 +0000538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000542
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 }
Evan Chengae642192007-03-02 23:16:35 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000556
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000560 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
563 else
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000566
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000569 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
571 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572
Evan Cheng223547a2006-01-31 22:28:30 +0000573 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
577 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000580
Evan Cheng68c47cb2007-01-05 07:55:56 +0000581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
588
Evan Chengd25e9e82006-02-02 00:28:23 +0000589 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000594
Chris Lattnera54aa942006-01-29 06:26:08 +0000595 // Expand FP immediates into loads from the stack, except for the special
596 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
603 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
617 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Nate Begemane1795842008-02-14 08:57:00 +0000621 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
627
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000632 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
636 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000642
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000655 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000656
Cameron Zwarich33390842011-07-08 21:39:21 +0000657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
660
Dale Johannesen59a58732007-08-05 18:49:15 +0000661 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000662 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 addLegalFPImmediate(TmpFlt); // FLD0
669 TmpFlt.changeSign();
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000671
672 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
675 &ignored);
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000681 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000684 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000685
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000691 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000692 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000693
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000704
Mon P Wangf007a8b2008-11-06 05:31:54 +0000705 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000774 }
775
Evan Chengc7ce29b2009-02-13 22:36:38 +0000776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000779 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000780 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
782
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000814
Craig Topper1accb7e2012-01-10 06:54:16 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830 }
831
Craig Topper1accb7e2012-01-10 06:54:16 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000834
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000858
Nadav Rotem354efd82011-09-18 14:57:03 +0000859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000869
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
884 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000908 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000909
910 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000911 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000912 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000913
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000924 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000927
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000937
Craig Topperd0a31172012-01-10 06:37:29 +0000938 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000958
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
962 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972
Pete Coopera77214a2011-11-14 19:38:42 +0000973 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000974 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 }
979 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980
Craig Topper1accb7e2012-01-10 06:54:16 +0000981 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000984
Nadav Rotem43012222011-05-11 08:12:09 +0000985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000990
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
999 } else {
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1002
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1007 }
Nadav Rotem43012222011-05-11 08:12:09 +00001008 }
1009
Craig Topperd0a31172012-01-10 06:37:29 +00001010 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001014 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001038
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058
Duncan Sands28b77e92011-09-06 19:07:46 +00001059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001063
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1067
Craig Topperaaa643c2011-11-09 07:28:55 +00001068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001083
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001087 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001088
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001090
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1093
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001098 } else {
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1103
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1108
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001113
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1116
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 }
Craig Topper13894fa2011-08-24 06:14:18 +00001122
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1127 EVT VT = SVT;
1128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001144 }
1145
David Greene54d8eba2011-01-27 22:38:56 +00001146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1149 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001178
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179
Eli Friedman962f5492010-06-02 19:35:46 +00001180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001182 //
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1188 MVT VT = IntVTs[i];
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001195 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001196
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001200
Evan Chengd54f2d52009-03-31 19:38:51 +00001201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1206 }
1207
Evan Cheng206ee9d2006-07-07 08:33:52 +00001208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001211 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001212 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001216 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001217 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001218 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001222 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001223 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001224 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001225 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001226 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001418 RRC = X86::VR64RegisterClass;
1419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
1425 RRC = X86::VR128RegisterClass;
1426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Cheng3d2125c2010-11-30 23:55:39 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
1587 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001588 if (Copy->getOpcode() == ISD::CopyToReg) {
1589 // If the copy has a glue operand, we conservatively assume it isn't safe to
1590 // perform a tail call.
1591 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1592 return false;
1593 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001594 return false;
1595
Evan Cheng1bf891a2010-12-01 22:59:46 +00001596 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (UI->getOpcode() != X86ISD::RET_FLAG)
1600 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 HasRet = true;
1602 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001603
Evan Cheng1bf891a2010-12-01 22:59:46 +00001604 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605}
1606
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607EVT
1608X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001609 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001610 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001611 // TODO: Is this also valid on 32-bit?
1612 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613 ReturnMVT = MVT::i8;
1614 else
1615 ReturnMVT = MVT::i32;
1616
1617 EVT MinVT = getRegisterType(Context, ReturnMVT);
1618 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001619}
1620
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621/// LowerCallResult - Lower the result values of a call into the
1622/// appropriate copies out of appropriate physical registers.
1623///
1624SDValue
1625X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001626 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 const SmallVectorImpl<ISD::InputArg> &Ins,
1628 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001629 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001630
Chris Lattnere32bbf62007-02-28 07:09:55 +00001631 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001632 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001634 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1635 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001637
Chris Lattner3085e152007-02-25 08:59:22 +00001638 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001639 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001640 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001641 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001642
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001645 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001646 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 }
1648
Evan Cheng79fb3b42009-02-20 20:43:02 +00001649 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650
1651 // If this is a call to a function that returns an fp value on the floating
1652 // point stack, we must guarantee the the value is popped from the stack, so
1653 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001654 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001655 // instead.
1656 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1657 // If we prefer to use the value in xmm registers, copy it out as f80 and
1658 // use a truncate to move it from fp stack reg to xmm reg.
1659 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001660 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001661 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1662 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001663 Val = Chain.getValue(0);
1664
1665 // Round the f80 to the right size, which also moves it to the appropriate
1666 // xmm register.
1667 if (CopyVT != VA.getValVT())
1668 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1669 // This truncation won't change the value.
1670 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001671 } else {
1672 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1673 CopyVT, InFlag).getValue(1);
1674 Val = Chain.getValue(0);
1675 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001676 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001678 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001681}
1682
1683
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001684//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001686//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001687// StdCall calling convention seems to be standard for many Windows' API
1688// routines and around. It differs from C calling convention just a little:
1689// callee should clean up the stack, not caller. Symbols should be also
1690// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// For info on fast calling convention see Fast Calling Convention (tail call)
1692// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001695/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1697 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001701}
1702
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001703/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool
1706ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1707 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001711}
1712
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1714/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001715/// the specific parameter attribute. The copy will be passed as a byval
1716/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001717static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001718CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001719 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1720 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001721 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001722
Dale Johannesendd64c412009-02-04 00:33:20 +00001723 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001724 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001725 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001726}
1727
Chris Lattner29689432010-03-11 00:22:57 +00001728/// IsTailCallConvention - Return true if the calling convention is one that
1729/// supports tail call optimization.
1730static bool IsTailCallConvention(CallingConv::ID CC) {
1731 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1732}
1733
Evan Cheng485fafc2011-03-21 01:19:09 +00001734bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001735 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001736 return false;
1737
1738 CallSite CS(CI);
1739 CallingConv::ID CalleeCC = CS.getCallingConv();
1740 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1741 return false;
1742
1743 return true;
1744}
1745
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1747/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001748static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1749 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001750 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001751}
1752
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753SDValue
1754X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001755 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 const SmallVectorImpl<ISD::InputArg> &Ins,
1757 DebugLoc dl, SelectionDAG &DAG,
1758 const CCValAssign &VA,
1759 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001761 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001763 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1764 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001765 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001766 EVT ValVT;
1767
1768 // If value is passed by pointer we have address passed instead of the value
1769 // itself.
1770 if (VA.getLocInfo() == CCValAssign::Indirect)
1771 ValVT = VA.getLocVT();
1772 else
1773 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001774
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001775 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001776 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001777 // In case of tail call optimization mark all arguments mutable. Since they
1778 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001779 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001780 unsigned Bytes = Flags.getByValSize();
1781 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1782 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001783 return DAG.getFrameIndex(FI, getPointerTy());
1784 } else {
1785 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001786 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1788 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001789 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001790 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001791 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001792}
1793
Dan Gohman475871a2008-07-27 21:46:04 +00001794SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001796 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 bool isVarArg,
1798 const SmallVectorImpl<ISD::InputArg> &Ins,
1799 DebugLoc dl,
1800 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001801 SmallVectorImpl<SDValue> &InVals)
1802 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001803 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Gordon Henriksen86737662008-01-05 16:56:59 +00001806 const Function* Fn = MF.getFunction();
1807 if (Fn->hasExternalLinkage() &&
1808 Subtarget->isTargetCygMing() &&
1809 Fn->getName() == "main")
1810 FuncInfo->setForceFramePointer(true);
1811
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001814 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001815 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001816
Chris Lattner29689432010-03-11 00:22:57 +00001817 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1818 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819
Chris Lattner638402b2007-02-28 07:00:42 +00001820 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001821 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001822 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001824
1825 // Allocate shadow area for Win64
1826 if (IsWin64) {
1827 CCInfo.AllocateStack(32, 8);
1828 }
1829
Duncan Sands45907662010-10-31 13:21:44 +00001830 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001831
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001833 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1835 CCValAssign &VA = ArgLocs[i];
1836 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1837 // places.
1838 assert(VA.getValNo() != LastVal &&
1839 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001840 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001842
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001844 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001845 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001854 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1855 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001856 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001857 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001858 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001859 RC = X86::VR64RegisterClass;
1860 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001861 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001862
Devang Patel68e6bee2011-02-21 23:21:26 +00001863 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1867 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1868 // right size.
1869 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001870 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001871 DAG.getValueType(VA.getValVT()));
1872 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001873 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001875 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001877
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001878 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 // Handle MMX values passed in XMM regs.
1880 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001881 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1882 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 } else
1884 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001885 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001886 } else {
1887 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001889 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890
1891 // If value is passed via pointer - do a load.
1892 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001893 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001894 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001897 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001898
Dan Gohman61a92132008-04-21 23:59:07 +00001899 // The x86-64 ABI for returning structs by value requires that we copy
1900 // the sret argument into %rax for the return. Save the argument into
1901 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001902 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001903 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1904 unsigned Reg = FuncInfo->getSRetReturnReg();
1905 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001907 FuncInfo->setSRetReturnReg(Reg);
1908 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001911 }
1912
Chris Lattnerf39f7712007-02-28 05:46:49 +00001913 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001914 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001915 if (FuncIsMadeTailCallSafe(CallConv,
1916 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001917 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001918
Evan Cheng1bc78042006-04-26 01:20:17 +00001919 // If the function takes variable number of arguments, make a frame index for
1920 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001921 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001922 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1923 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001924 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 }
1926 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001927 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1928
1929 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001930 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001931 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001933 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001934 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1935 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001936 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1938 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1939 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001940 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001941 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942
1943 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001944 // The XMM registers which might contain var arg parameters are shadowed
1945 // in their paired GPR. So we only need to save the GPR to their home
1946 // slots.
1947 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949 } else {
1950 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1951 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001952
Chad Rosier30450e82011-12-22 22:35:21 +00001953 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1954 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 }
1956 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1957 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958
Devang Patel578efa92009-06-05 21:57:13 +00001959 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001960 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001961 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001962 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1963 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001964 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001965 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001966 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001967 // Kernel mode asks for SSE to be disabled, so don't push them
1968 // on the stack.
1969 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001970
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001972 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001973 // Get to the caller-allocated home save location. Add 8 to account
1974 // for the return address.
1975 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001977 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001978 // Fixup to set vararg frame on shadow area (4 x i64).
1979 if (NumIntRegs < 4)
1980 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 } else {
1982 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001983 // registers, then we must store them to their spots on the stack so
1984 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1986 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1987 FuncInfo->setRegSaveFrameIndex(
1988 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001991
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001994 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1995 getPointerTy());
1996 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001997 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001998 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1999 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002000 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002001 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002004 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002005 MachinePointerInfo::getFixedStack(
2006 FuncInfo->getRegSaveFrameIndex(), Offset),
2007 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002009 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002011
Dan Gohmanface41a2009-08-16 21:24:25 +00002012 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2013 // Now store the XMM (fp + vector) parameter registers.
2014 SmallVector<SDValue, 11> SaveXMMOps;
2015 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002016
Devang Patel68e6bee2011-02-21 23:21:26 +00002017 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2019 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Dan Gohman1e93df62010-04-17 14:41:14 +00002021 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2022 FuncInfo->getRegSaveFrameIndex()));
2023 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2024 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Dan Gohmanface41a2009-08-16 21:24:25 +00002026 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002027 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002028 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002029 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2030 SaveXMMOps.push_back(Val);
2031 }
2032 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2033 MVT::Other,
2034 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002036
2037 if (!MemOps.empty())
2038 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2039 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002042
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002044 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2045 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002047 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002049 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002050 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2051 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002053 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002054
Gordon Henriksen86737662008-01-05 16:56:59 +00002055 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 // RegSaveFrameIndex is X86-64 only.
2057 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002058 if (CallConv == CallingConv::X86_FastCall ||
2059 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002060 // fastcc functions can't have varargs.
2061 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 }
Evan Cheng25caf632006-05-23 21:06:34 +00002063
Rafael Espindola76927d752011-08-30 19:39:58 +00002064 FuncInfo->setArgumentStackSize(StackSize);
2065
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067}
2068
Dan Gohman475871a2008-07-27 21:46:04 +00002069SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2071 SDValue StackPtr, SDValue Arg,
2072 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002073 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002074 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002075 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002076 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002077 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002078 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002079 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002080
2081 return DAG.getStore(Chain, dl, Arg, PtrOff,
2082 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002083 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002084}
2085
Bill Wendling64e87322009-01-16 19:25:27 +00002086/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002088SDValue
2089X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002090 SDValue &OutRetAddr, SDValue Chain,
2091 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002092 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002094 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002096
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002098 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002099 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002100 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101}
2102
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002103/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002105static SDValue
2106EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002108 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002109 // Store the return address to the appropriate stack slot.
2110 if (!FPDiff) return Chain;
2111 // Calculate the new stack slot for the return address.
2112 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002113 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002114 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002118 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002119 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120 return Chain;
2121}
2122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002124X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002125 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002126 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002128 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 const SmallVectorImpl<ISD::InputArg> &Ins,
2130 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002131 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 MachineFunction &MF = DAG.getMachineFunction();
2133 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002134 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002135 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002137 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138
Nick Lewycky22de16d2012-01-19 00:34:10 +00002139 if (MF.getTarget().Options.DisableTailCalls)
2140 isTailCall = false;
2141
Evan Cheng5f941932010-02-05 02:21:12 +00002142 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002143 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002144 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2145 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002146 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002147
2148 // Sibcalls are automatically detected tailcalls which do not require
2149 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002150 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002151 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002152
2153 if (isTailCall)
2154 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002155 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002156
Chris Lattner29689432010-03-11 00:22:57 +00002157 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2158 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002159
Chris Lattner638402b2007-02-28 07:00:42 +00002160 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002161 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002162 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002164
2165 // Allocate shadow area for Win64
2166 if (IsWin64) {
2167 CCInfo.AllocateStack(32, 8);
2168 }
2169
Duncan Sands45907662010-10-31 13:21:44 +00002170 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002171
Chris Lattner423c5f42007-02-28 05:31:48 +00002172 // Get a count of how many bytes are to be pushed on the stack.
2173 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002174 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002175 // This is a sibcall. The memory operands are available in caller's
2176 // own caller's stack.
2177 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002178 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2179 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002181
Gordon Henriksen86737662008-01-05 16:56:59 +00002182 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002184 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002185 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002186 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2187 FPDiff = NumBytesCallerPushed - NumBytes;
2188
2189 // Set the delta of movement of the returnaddr stackslot.
2190 // But only set if delta is greater than previous delta.
2191 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2192 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2193 }
2194
Evan Chengf22f9b32010-02-06 03:28:46 +00002195 if (!IsSibcall)
2196 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002197
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002199 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002200 if (isTailCall && FPDiff)
2201 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2202 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2205 SmallVector<SDValue, 8> MemOpChains;
2206 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002207
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208 // Walk the register/memloc assignments, inserting copies/loads. In the case
2209 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2211 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002212 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002213 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002215 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 // Promote the value if needed.
2218 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002219 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002220 case CCValAssign::Full: break;
2221 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002222 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 break;
2224 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002225 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
2227 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2229 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002230 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002231 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2232 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002233 } else
2234 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2235 break;
2236 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002237 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002239 case CCValAssign::Indirect: {
2240 // Store the argument.
2241 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002242 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002243 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002244 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002245 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002246 Arg = SpillSlot;
2247 break;
2248 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Chris Lattner423c5f42007-02-28 05:31:48 +00002251 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002252 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2253 if (isVarArg && IsWin64) {
2254 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2255 // shadow reg if callee is a varargs function.
2256 unsigned ShadowReg = 0;
2257 switch (VA.getLocReg()) {
2258 case X86::XMM0: ShadowReg = X86::RCX; break;
2259 case X86::XMM1: ShadowReg = X86::RDX; break;
2260 case X86::XMM2: ShadowReg = X86::R8; break;
2261 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 if (ShadowReg)
2264 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002265 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002266 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002267 assert(VA.isMemLoc());
2268 if (StackPtr.getNode() == 0)
2269 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2270 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2271 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002272 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002274
Evan Cheng32fe1032006-05-25 00:59:30 +00002275 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002277 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002278
Evan Cheng347d5f72006-04-28 21:29:37 +00002279 // Build a sequence of copy-to-reg nodes chained together with token chain
2280 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002281 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 // Tail call byval lowering might overwrite argument registers so in case of
2283 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002285 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002286 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 InFlag = Chain.getValue(1);
2289 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002290
Chris Lattner88e1fd52009-07-09 04:24:46 +00002291 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002292 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2293 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002295 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2296 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002297 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 InFlag);
2299 InFlag = Chain.getValue(1);
2300 } else {
2301 // If we are tail calling and generating PIC/GOT style code load the
2302 // address of the callee into ECX. The value in ecx is used as target of
2303 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2304 // for tail calls on PIC/GOT architectures. Normally we would just put the
2305 // address of GOT into ebx and then call target@PLT. But for tail calls
2306 // ebx would be restored (since ebx is callee saved) before jumping to the
2307 // target@PLT.
2308
2309 // Note: The actual moving to ECX is done further down.
2310 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2311 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2312 !G->getGlobal()->hasProtectedVisibility())
2313 Callee = LowerGlobalAddress(Callee, DAG);
2314 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002315 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002316 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002317 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002318
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002319 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002320 // From AMD64 ABI document:
2321 // For calls that may call functions that use varargs or stdargs
2322 // (prototype-less calls or calls to functions containing ellipsis (...) in
2323 // the declaration) %al is used as hidden argument to specify the number
2324 // of SSE registers used. The contents of %al do not need to match exactly
2325 // the number of registers, but must be an ubound on the number of SSE
2326 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002327
Gordon Henriksen86737662008-01-05 16:56:59 +00002328 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002329 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002330 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2331 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2332 };
2333 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002334 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002335 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002336
Dale Johannesendd64c412009-02-04 00:33:20 +00002337 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002339 InFlag = Chain.getValue(1);
2340 }
2341
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002342
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002343 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002344 if (isTailCall) {
2345 // Force all the incoming stack arguments to be loaded from the stack
2346 // before any new outgoing arguments are stored to the stack, because the
2347 // outgoing stack slots may alias the incoming argument stack slots, and
2348 // the alias isn't otherwise explicit. This is slightly more conservative
2349 // than necessary, because it means that each store effectively depends
2350 // on every argument instead of just those arguments it would clobber.
2351 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2352
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SmallVector<SDValue, 8> MemOpChains2;
2354 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002356 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002357 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002358 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002359 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2360 CCValAssign &VA = ArgLocs[i];
2361 if (VA.isRegLoc())
2362 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002363 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002364 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002366 // Create frame index.
2367 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002368 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002369 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002370 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002371
Duncan Sands276dcbd2008-03-21 09:14:45 +00002372 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002373 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002375 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002376 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002377 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002378 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002379
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2381 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002382 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002384 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002385 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002387 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002388 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002390 }
2391 }
2392
2393 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002395 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002396
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002397 // Copy arguments to their registers.
2398 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002399 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002400 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401 InFlag = Chain.getValue(1);
2402 }
Dan Gohman475871a2008-07-27 21:46:04 +00002403 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002404
Gordon Henriksen86737662008-01-05 16:56:59 +00002405 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002406 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002407 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002408 }
2409
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002410 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2411 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2412 // In the 64-bit large code model, we have to make all calls
2413 // through a register, since the call instruction's 32-bit
2414 // pc-relative offset may not be large enough to hold the whole
2415 // address.
2416 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002417 // If the callee is a GlobalAddress node (quite common, every direct call
2418 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2419 // it.
2420
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002421 // We should use extra load for direct calls to dllimported functions in
2422 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002423 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002424 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002425 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002426 bool ExtraLoad = false;
2427 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002428
Chris Lattner48a7d022009-07-09 05:02:21 +00002429 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2430 // external symbols most go through the PLT in PIC mode. If the symbol
2431 // has hidden or protected visibility, or if it is static or local, then
2432 // we don't need to use the PLT - we can directly call it.
2433 if (Subtarget->isTargetELF() &&
2434 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002435 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002436 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002437 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002438 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002439 (!Subtarget->getTargetTriple().isMacOSX() ||
2440 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 // PC-relative references to external symbols should go through $stub,
2442 // unless we're building with the leopard linker or later, which
2443 // automatically synthesizes these stubs.
2444 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002445 } else if (Subtarget->isPICStyleRIPRel() &&
2446 isa<Function>(GV) &&
2447 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2448 // If the function is marked as non-lazy, generate an indirect call
2449 // which loads from the GOT directly. This avoids runtime overhead
2450 // at the cost of eager binding (and one extra byte of encoding).
2451 OpFlags = X86II::MO_GOTPCREL;
2452 WrapperKind = X86ISD::WrapperRIP;
2453 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002454 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002455
Devang Patel0d881da2010-07-06 22:08:15 +00002456 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002458
2459 // Add a wrapper if needed.
2460 if (WrapperKind != ISD::DELETED_NODE)
2461 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2462 // Add extra indirection if needed.
2463 if (ExtraLoad)
2464 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2465 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002466 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002467 }
Bill Wendling056292f2008-09-16 21:48:12 +00002468 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002469 unsigned char OpFlags = 0;
2470
Evan Cheng1bf891a2010-12-01 22:59:46 +00002471 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2472 // external symbols should go through the PLT.
2473 if (Subtarget->isTargetELF() &&
2474 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2475 OpFlags = X86II::MO_PLT;
2476 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002477 (!Subtarget->getTargetTriple().isMacOSX() ||
2478 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002479 // PC-relative references to external symbols should go through $stub,
2480 // unless we're building with the leopard linker or later, which
2481 // automatically synthesizes these stubs.
2482 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002483 }
Eric Christopherfd179292009-08-27 18:07:15 +00002484
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2486 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002487 }
2488
Chris Lattnerd96d0722007-02-25 06:40:16 +00002489 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002490 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002491 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002492
Evan Chengf22f9b32010-02-06 03:28:46 +00002493 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002494 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2495 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002496 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002499 Ops.push_back(Chain);
2500 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002501
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002504
Gordon Henriksen86737662008-01-05 16:56:59 +00002505 // Add argument registers to the end of the list so that they are known live
2506 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002507 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2508 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2509 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002510
Evan Cheng586ccac2008-03-18 23:36:35 +00002511 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002513 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2514
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002515 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002516 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002518
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002519 // Add a register mask operand representing the call-preserved registers.
2520 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2521 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2522 assert(Mask && "Missing call preserved mask for calling convention");
2523 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002524
Gabor Greifba36cb52008-08-28 21:40:38 +00002525 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002526 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002527
Dan Gohman98ca4f22009-08-05 01:29:28 +00002528 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002529 // We used to do:
2530 //// If this is the first return lowered for this function, add the regs
2531 //// to the liveout set for the function.
2532 // This isn't right, although it's probably harmless on x86; liveouts
2533 // should be computed from returns not tail calls. Consider a void
2534 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002535 return DAG.getNode(X86ISD::TC_RETURN, dl,
2536 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002537 }
2538
Dale Johannesenace16102009-02-03 19:33:06 +00002539 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002540 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002541
Chris Lattner2d297092006-05-23 18:50:38 +00002542 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002544 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2545 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002546 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002547 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2548 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002549 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002550 // pops the hidden struct pointer, so we have to push it back.
2551 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002552 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002553 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002554 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002555 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002556
Gordon Henriksenae636f82008-01-03 16:47:34 +00002557 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002558 if (!IsSibcall) {
2559 Chain = DAG.getCALLSEQ_END(Chain,
2560 DAG.getIntPtrConstant(NumBytes, true),
2561 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2562 true),
2563 InFlag);
2564 InFlag = Chain.getValue(1);
2565 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002566
Chris Lattner3085e152007-02-25 08:59:22 +00002567 // Handle result values, copying them out of physregs into vregs that we
2568 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002569 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2570 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002571}
2572
Evan Cheng25ab6902006-09-08 06:48:29 +00002573
2574//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002575// Fast Calling Convention (tail call) implementation
2576//===----------------------------------------------------------------------===//
2577
2578// Like std call, callee cleans arguments, convention except that ECX is
2579// reserved for storing the tail called function address. Only 2 registers are
2580// free for argument passing (inreg). Tail call optimization is performed
2581// provided:
2582// * tailcallopt is enabled
2583// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002584// On X86_64 architecture with GOT-style position independent code only local
2585// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002586// To keep the stack aligned according to platform abi the function
2587// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2588// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002589// If a tail called function callee has more arguments than the caller the
2590// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002591// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002592// original REtADDR, but before the saved framepointer or the spilled registers
2593// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2594// stack layout:
2595// arg1
2596// arg2
2597// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002598// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002599// move area ]
2600// (possible EBP)
2601// ESI
2602// EDI
2603// local1 ..
2604
2605/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2606/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002607unsigned
2608X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2609 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002610 MachineFunction &MF = DAG.getMachineFunction();
2611 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002612 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002614 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002616 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002617 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2618 // Number smaller than 12 so just add the difference.
2619 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2620 } else {
2621 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002622 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002623 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002624 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002625 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002626}
2627
Evan Cheng5f941932010-02-05 02:21:12 +00002628/// MatchingStackOffset - Return true if the given stack call argument is
2629/// already available in the same position (relatively) of the caller's
2630/// incoming argument stack.
2631static
2632bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2633 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2634 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002635 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2636 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002637 if (Arg.getOpcode() == ISD::CopyFromReg) {
2638 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002639 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002640 return false;
2641 MachineInstr *Def = MRI->getVRegDef(VR);
2642 if (!Def)
2643 return false;
2644 if (!Flags.isByVal()) {
2645 if (!TII->isLoadFromStackSlot(Def, FI))
2646 return false;
2647 } else {
2648 unsigned Opcode = Def->getOpcode();
2649 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2650 Def->getOperand(1).isFI()) {
2651 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002652 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002653 } else
2654 return false;
2655 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2657 if (Flags.isByVal())
2658 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002659 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002660 // define @foo(%struct.X* %A) {
2661 // tail call @bar(%struct.X* byval %A)
2662 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002663 return false;
2664 SDValue Ptr = Ld->getBasePtr();
2665 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2666 if (!FINode)
2667 return false;
2668 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002669 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002670 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002671 FI = FINode->getIndex();
2672 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002673 } else
2674 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002675
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002677 if (!MFI->isFixedObjectIndex(FI))
2678 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002680}
2681
Dan Gohman98ca4f22009-08-05 01:29:28 +00002682/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2683/// for tail call optimization. Targets which want to do tail call
2684/// optimization should implement this function.
2685bool
2686X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002687 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002688 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002689 bool isCalleeStructRet,
2690 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002691 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002692 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002693 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002694 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002695 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002696 CalleeCC != CallingConv::C)
2697 return false;
2698
Evan Cheng7096ae42010-01-29 06:45:59 +00002699 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002700 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002701 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002702 CallingConv::ID CallerCC = CallerF->getCallingConv();
2703 bool CCMatch = CallerCC == CalleeCC;
2704
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002705 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002706 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002707 return true;
2708 return false;
2709 }
2710
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002711 // Look for obvious safe cases to perform tail call optimization that do not
2712 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002713
Evan Cheng2c12cb42010-03-26 16:26:03 +00002714 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2715 // emit a special epilogue.
2716 if (RegInfo->needsStackRealignment(MF))
2717 return false;
2718
Evan Chenga375d472010-03-15 18:54:48 +00002719 // Also avoid sibcall optimization if either caller or callee uses struct
2720 // return semantics.
2721 if (isCalleeStructRet || isCallerStructRet)
2722 return false;
2723
Chad Rosier2416da32011-06-24 21:15:36 +00002724 // An stdcall caller is expected to clean up its arguments; the callee
2725 // isn't going to do that.
2726 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2727 return false;
2728
Chad Rosier871f6642011-05-18 19:59:50 +00002729 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002730 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002731 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002732
2733 // Optimizing for varargs on Win64 is unlikely to be safe without
2734 // additional testing.
2735 if (Subtarget->isTargetWin64())
2736 return false;
2737
Chad Rosier871f6642011-05-18 19:59:50 +00002738 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002739 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2740 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002741
Chad Rosier871f6642011-05-18 19:59:50 +00002742 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2743 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2744 if (!ArgLocs[i].isRegLoc())
2745 return false;
2746 }
2747
Chad Rosier30450e82011-12-22 22:35:21 +00002748 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2749 // stack. Therefore, if it's not used by the call it is not safe to optimize
2750 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002751 bool Unused = false;
2752 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2753 if (!Ins[i].Used) {
2754 Unused = true;
2755 break;
2756 }
2757 }
2758 if (Unused) {
2759 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002760 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2761 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002762 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002763 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002764 CCValAssign &VA = RVLocs[i];
2765 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2766 return false;
2767 }
2768 }
2769
Evan Cheng13617962010-04-30 01:12:32 +00002770 // If the calling conventions do not match, then we'd better make sure the
2771 // results are returned in the same way as what the caller expects.
2772 if (!CCMatch) {
2773 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002774 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2775 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002776 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2777
2778 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002779 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2780 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002781 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2782
2783 if (RVLocs1.size() != RVLocs2.size())
2784 return false;
2785 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2786 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2787 return false;
2788 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2789 return false;
2790 if (RVLocs1[i].isRegLoc()) {
2791 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2792 return false;
2793 } else {
2794 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2795 return false;
2796 }
2797 }
2798 }
2799
Evan Chenga6bff982010-01-30 01:22:00 +00002800 // If the callee takes no arguments then go on to check the results of the
2801 // call.
2802 if (!Outs.empty()) {
2803 // Check if stack adjustment is needed. For now, do not do this if any
2804 // argument is passed on the stack.
2805 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002806 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2807 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002808
2809 // Allocate shadow area for Win64
2810 if (Subtarget->isTargetWin64()) {
2811 CCInfo.AllocateStack(32, 8);
2812 }
2813
Duncan Sands45907662010-10-31 13:21:44 +00002814 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002815 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002816 MachineFunction &MF = DAG.getMachineFunction();
2817 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2818 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002819
2820 // Check if the arguments are already laid out in the right way as
2821 // the caller's fixed stack objects.
2822 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002823 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2824 const X86InstrInfo *TII =
2825 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002826 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2827 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002828 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002829 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002830 if (VA.getLocInfo() == CCValAssign::Indirect)
2831 return false;
2832 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002833 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2834 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002835 return false;
2836 }
2837 }
2838 }
Evan Cheng9c044672010-05-29 01:35:22 +00002839
2840 // If the tailcall address may be in a register, then make sure it's
2841 // possible to register allocate for it. In 32-bit, the call address can
2842 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002843 // callee-saved registers are restored. These happen to be the same
2844 // registers used to pass 'inreg' arguments so watch out for those.
2845 if (!Subtarget->is64Bit() &&
2846 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002847 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002848 unsigned NumInRegs = 0;
2849 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2850 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002851 if (!VA.isRegLoc())
2852 continue;
2853 unsigned Reg = VA.getLocReg();
2854 switch (Reg) {
2855 default: break;
2856 case X86::EAX: case X86::EDX: case X86::ECX:
2857 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002858 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002859 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002860 }
2861 }
2862 }
Evan Chenga6bff982010-01-30 01:22:00 +00002863 }
Evan Chengb1712452010-01-27 06:25:16 +00002864
Evan Cheng86809cc2010-02-03 03:28:02 +00002865 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002866}
2867
Dan Gohman3df24e62008-09-03 23:12:08 +00002868FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002869X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2870 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002871}
2872
2873
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002874//===----------------------------------------------------------------------===//
2875// Other Lowering Hooks
2876//===----------------------------------------------------------------------===//
2877
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002878static bool MayFoldLoad(SDValue Op) {
2879 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2880}
2881
2882static bool MayFoldIntoStore(SDValue Op) {
2883 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2884}
2885
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002886static bool isTargetShuffle(unsigned Opcode) {
2887 switch(Opcode) {
2888 default: return false;
2889 case X86ISD::PSHUFD:
2890 case X86ISD::PSHUFHW:
2891 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002892 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002893 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002894 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002895 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002896 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002897 case X86ISD::MOVLPS:
2898 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002899 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002900 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002901 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002902 case X86ISD::MOVSS:
2903 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002904 case X86ISD::UNPCKL:
2905 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002906 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002907 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002908 return true;
2909 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002910}
2911
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002912static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002913 SDValue V1, SelectionDAG &DAG) {
2914 switch(Opc) {
2915 default: llvm_unreachable("Unknown x86 shuffle node");
2916 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002917 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002918 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002919 return DAG.getNode(Opc, dl, VT, V1);
2920 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002921}
2922
2923static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002924 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002925 switch(Opc) {
2926 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002927 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002928 case X86ISD::PSHUFHW:
2929 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002930 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002931 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2932 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002933}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002934
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002935static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2936 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2937 switch(Opc) {
2938 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002939 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002940 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002941 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002942 return DAG.getNode(Opc, dl, VT, V1, V2,
2943 DAG.getConstant(TargetMask, MVT::i8));
2944 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002945}
2946
2947static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2948 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2949 switch(Opc) {
2950 default: llvm_unreachable("Unknown x86 shuffle node");
2951 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002952 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002953 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002954 case X86ISD::MOVLPS:
2955 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002956 case X86ISD::MOVSS:
2957 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002958 case X86ISD::UNPCKL:
2959 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002960 return DAG.getNode(Opc, dl, VT, V1, V2);
2961 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002962}
2963
Dan Gohmand858e902010-04-17 15:26:15 +00002964SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002965 MachineFunction &MF = DAG.getMachineFunction();
2966 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2967 int ReturnAddrIndex = FuncInfo->getRAIndex();
2968
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002969 if (ReturnAddrIndex == 0) {
2970 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002971 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002972 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002973 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002974 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002975 }
2976
Evan Cheng25ab6902006-09-08 06:48:29 +00002977 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002978}
2979
2980
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002981bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2982 bool hasSymbolicDisplacement) {
2983 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002984 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002985 return false;
2986
2987 // If we don't have a symbolic displacement - we don't have any extra
2988 // restrictions.
2989 if (!hasSymbolicDisplacement)
2990 return true;
2991
2992 // FIXME: Some tweaks might be needed for medium code model.
2993 if (M != CodeModel::Small && M != CodeModel::Kernel)
2994 return false;
2995
2996 // For small code model we assume that latest object is 16MB before end of 31
2997 // bits boundary. We may also accept pretty large negative constants knowing
2998 // that all objects are in the positive half of address space.
2999 if (M == CodeModel::Small && Offset < 16*1024*1024)
3000 return true;
3001
3002 // For kernel code model we know that all object resist in the negative half
3003 // of 32bits address space. We may not accept negative offsets, since they may
3004 // be just off and we may accept pretty large positive ones.
3005 if (M == CodeModel::Kernel && Offset > 0)
3006 return true;
3007
3008 return false;
3009}
3010
Evan Chengef41ff62011-06-23 17:54:54 +00003011/// isCalleePop - Determines whether the callee is required to pop its
3012/// own arguments. Callee pop is necessary to support tail calls.
3013bool X86::isCalleePop(CallingConv::ID CallingConv,
3014 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3015 if (IsVarArg)
3016 return false;
3017
3018 switch (CallingConv) {
3019 default:
3020 return false;
3021 case CallingConv::X86_StdCall:
3022 return !is64Bit;
3023 case CallingConv::X86_FastCall:
3024 return !is64Bit;
3025 case CallingConv::X86_ThisCall:
3026 return !is64Bit;
3027 case CallingConv::Fast:
3028 return TailCallOpt;
3029 case CallingConv::GHC:
3030 return TailCallOpt;
3031 }
3032}
3033
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003034/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3035/// specific condition code, returning the condition code and the LHS/RHS of the
3036/// comparison to make.
3037static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3038 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003039 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003040 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3041 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3042 // X > -1 -> X == 0, jump !sign.
3043 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003044 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003045 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3046 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003047 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003048 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003049 // X < 1 -> X <= 0
3050 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003051 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003052 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003053 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003054
Evan Chengd9558e02006-01-06 00:43:03 +00003055 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003056 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003057 case ISD::SETEQ: return X86::COND_E;
3058 case ISD::SETGT: return X86::COND_G;
3059 case ISD::SETGE: return X86::COND_GE;
3060 case ISD::SETLT: return X86::COND_L;
3061 case ISD::SETLE: return X86::COND_LE;
3062 case ISD::SETNE: return X86::COND_NE;
3063 case ISD::SETULT: return X86::COND_B;
3064 case ISD::SETUGT: return X86::COND_A;
3065 case ISD::SETULE: return X86::COND_BE;
3066 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003067 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003068 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003069
Chris Lattner4c78e022008-12-23 23:42:27 +00003070 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003071
Chris Lattner4c78e022008-12-23 23:42:27 +00003072 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003073 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3074 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003075 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3076 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003077 }
3078
Chris Lattner4c78e022008-12-23 23:42:27 +00003079 switch (SetCCOpcode) {
3080 default: break;
3081 case ISD::SETOLT:
3082 case ISD::SETOLE:
3083 case ISD::SETUGT:
3084 case ISD::SETUGE:
3085 std::swap(LHS, RHS);
3086 break;
3087 }
3088
3089 // On a floating point condition, the flags are set as follows:
3090 // ZF PF CF op
3091 // 0 | 0 | 0 | X > Y
3092 // 0 | 0 | 1 | X < Y
3093 // 1 | 0 | 0 | X == Y
3094 // 1 | 1 | 1 | unordered
3095 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003096 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003097 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003098 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 case ISD::SETOLT: // flipped
3100 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003101 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003102 case ISD::SETOLE: // flipped
3103 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003104 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003105 case ISD::SETUGT: // flipped
3106 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003107 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 case ISD::SETUGE: // flipped
3109 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003110 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003111 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003112 case ISD::SETNE: return X86::COND_NE;
3113 case ISD::SETUO: return X86::COND_P;
3114 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003115 case ISD::SETOEQ:
3116 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003117 }
Evan Chengd9558e02006-01-06 00:43:03 +00003118}
3119
Evan Cheng4a460802006-01-11 00:33:36 +00003120/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3121/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003122/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003123static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003124 switch (X86CC) {
3125 default:
3126 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003127 case X86::COND_B:
3128 case X86::COND_BE:
3129 case X86::COND_E:
3130 case X86::COND_P:
3131 case X86::COND_A:
3132 case X86::COND_AE:
3133 case X86::COND_NE:
3134 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003135 return true;
3136 }
3137}
3138
Evan Chengeb2f9692009-10-27 19:56:55 +00003139/// isFPImmLegal - Returns true if the target can instruction select the
3140/// specified FP immediate natively. If false, the legalizer will
3141/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003142bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003143 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3144 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3145 return true;
3146 }
3147 return false;
3148}
3149
Nate Begeman9008ca62009-04-27 18:41:29 +00003150/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3151/// the specified range (L, H].
3152static bool isUndefOrInRange(int Val, int Low, int Hi) {
3153 return (Val < 0) || (Val >= Low && Val < Hi);
3154}
3155
3156/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3157/// specified value.
3158static bool isUndefOrEqual(int Val, int CmpVal) {
3159 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003160 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003162}
3163
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003164/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3165/// from position Pos and ending in Pos+Size, falls within the specified
3166/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003167static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003168 int Pos, int Size, int Low) {
3169 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3170 if (!isUndefOrEqual(Mask[i], Low))
3171 return false;
3172 return true;
3173}
3174
Nate Begeman9008ca62009-04-27 18:41:29 +00003175/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3176/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3177/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003178static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003179 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 return (Mask[0] < 2 && Mask[1] < 2);
3183 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184}
3185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3187/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003188static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003193 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Evan Cheng506d3df2006-03-29 23:07:14 +00003196 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003197 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003199 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003200
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 return true;
3202}
3203
Nate Begeman9008ca62009-04-27 18:41:29 +00003204/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3205/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003206static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003208 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003209
Rafael Espindola15684b22009-04-24 12:40:33 +00003210 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003211 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3212 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003213
Rafael Espindola15684b22009-04-24 12:40:33 +00003214 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003215 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003217 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003218
Rafael Espindola15684b22009-04-24 12:40:33 +00003219 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003220}
3221
Nate Begemana09008b2009-10-19 02:17:23 +00003222/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3223/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003224static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3225 const X86Subtarget *Subtarget) {
3226 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3227 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003228 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003229
Craig Topper0e2037b2012-01-20 05:53:00 +00003230 unsigned NumElts = VT.getVectorNumElements();
3231 unsigned NumLanes = VT.getSizeInBits()/128;
3232 unsigned NumLaneElts = NumElts/NumLanes;
3233
3234 // Do not handle 64-bit element shuffles with palignr.
3235 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003236 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003237
Craig Topper0e2037b2012-01-20 05:53:00 +00003238 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3239 unsigned i;
3240 for (i = 0; i != NumLaneElts; ++i) {
3241 if (Mask[i+l] >= 0)
3242 break;
3243 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003244
Craig Topper0e2037b2012-01-20 05:53:00 +00003245 // Lane is all undef, go to next lane
3246 if (i == NumLaneElts)
3247 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003248
Craig Topper0e2037b2012-01-20 05:53:00 +00003249 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003250
Craig Topper0e2037b2012-01-20 05:53:00 +00003251 // Make sure its in this lane in one of the sources
3252 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3253 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003254 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003255
3256 // If not lane 0, then we must match lane 0
3257 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3258 return false;
3259
3260 // Correct second source to be contiguous with first source
3261 if (Start >= (int)NumElts)
3262 Start -= NumElts - NumLaneElts;
3263
3264 // Make sure we're shifting in the right direction.
3265 if (Start <= (int)(i+l))
3266 return false;
3267
3268 Start -= i;
3269
3270 // Check the rest of the elements to see if they are consecutive.
3271 for (++i; i != NumLaneElts; ++i) {
3272 int Idx = Mask[i+l];
3273
3274 // Make sure its in this lane
3275 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3276 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3277 return false;
3278
3279 // If not lane 0, then we must match lane 0
3280 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3281 return false;
3282
3283 if (Idx >= (int)NumElts)
3284 Idx -= NumElts - NumLaneElts;
3285
3286 if (!isUndefOrEqual(Idx, Start+i))
3287 return false;
3288
3289 }
Nate Begemana09008b2009-10-19 02:17:23 +00003290 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003291
Nate Begemana09008b2009-10-19 02:17:23 +00003292 return true;
3293}
3294
Craig Topper1a7700a2012-01-19 08:19:12 +00003295/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3296/// the two vector operands have swapped position.
3297static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3298 unsigned NumElems) {
3299 for (unsigned i = 0; i != NumElems; ++i) {
3300 int idx = Mask[i];
3301 if (idx < 0)
3302 continue;
3303 else if (idx < (int)NumElems)
3304 Mask[i] = idx + NumElems;
3305 else
3306 Mask[i] = idx - NumElems;
3307 }
3308}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003309
Craig Topper1a7700a2012-01-19 08:19:12 +00003310/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3311/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3312/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3313/// reverse of what x86 shuffles want.
3314static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3315 bool Commuted = false) {
3316 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003317 return false;
3318
Craig Topper1a7700a2012-01-19 08:19:12 +00003319 unsigned NumElems = VT.getVectorNumElements();
3320 unsigned NumLanes = VT.getSizeInBits()/128;
3321 unsigned NumLaneElems = NumElems/NumLanes;
3322
3323 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003324 return false;
3325
3326 // VSHUFPSY divides the resulting vector into 4 chunks.
3327 // The sources are also splitted into 4 chunks, and each destination
3328 // chunk must come from a different source chunk.
3329 //
3330 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3331 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3332 //
3333 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3334 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3335 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003336 // VSHUFPDY divides the resulting vector into 4 chunks.
3337 // The sources are also splitted into 4 chunks, and each destination
3338 // chunk must come from a different source chunk.
3339 //
3340 // SRC1 => X3 X2 X1 X0
3341 // SRC2 => Y3 Y2 Y1 Y0
3342 //
3343 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3344 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003345 unsigned HalfLaneElems = NumLaneElems/2;
3346 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3347 for (unsigned i = 0; i != NumLaneElems; ++i) {
3348 int Idx = Mask[i+l];
3349 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3350 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3351 return false;
3352 // For VSHUFPSY, the mask of the second half must be the same as the
3353 // first but with the appropriate offsets. This works in the same way as
3354 // VPERMILPS works with masks.
3355 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3356 continue;
3357 if (!isUndefOrEqual(Idx, Mask[i]+l))
3358 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003359 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003360 }
3361
3362 return true;
3363}
3364
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003365/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3366/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003367static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003368 unsigned NumElems = VT.getVectorNumElements();
3369
3370 if (VT.getSizeInBits() != 128)
3371 return false;
3372
3373 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003374 return false;
3375
Evan Cheng2064a2b2006-03-28 06:50:32 +00003376 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003377 return isUndefOrEqual(Mask[0], 6) &&
3378 isUndefOrEqual(Mask[1], 7) &&
3379 isUndefOrEqual(Mask[2], 2) &&
3380 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003381}
3382
Nate Begeman0b10b912009-11-07 23:17:15 +00003383/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3384/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3385/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003386static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003387 unsigned NumElems = VT.getVectorNumElements();
3388
3389 if (VT.getSizeInBits() != 128)
3390 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003391
Nate Begeman0b10b912009-11-07 23:17:15 +00003392 if (NumElems != 4)
3393 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003394
Craig Topperdd637ae2012-02-19 05:41:45 +00003395 return isUndefOrEqual(Mask[0], 2) &&
3396 isUndefOrEqual(Mask[1], 3) &&
3397 isUndefOrEqual(Mask[2], 2) &&
3398 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003399}
3400
Evan Cheng5ced1d82006-04-06 23:23:56 +00003401/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3402/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003403static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003404 if (VT.getSizeInBits() != 128)
3405 return false;
3406
Craig Topperdd637ae2012-02-19 05:41:45 +00003407 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003408
Evan Cheng5ced1d82006-04-06 23:23:56 +00003409 if (NumElems != 2 && NumElems != 4)
3410 return false;
3411
Craig Topperdd637ae2012-02-19 05:41:45 +00003412 for (unsigned i = 0; i != NumElems/2; ++i)
3413 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003414 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003415
Craig Topperdd637ae2012-02-19 05:41:45 +00003416 for (unsigned i = NumElems/2; i != NumElems; ++i)
3417 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003418 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003419
3420 return true;
3421}
3422
Nate Begeman0b10b912009-11-07 23:17:15 +00003423/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3424/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003425static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3426 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003427
David Greenea20244d2011-03-02 17:23:43 +00003428 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003429 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003430 return false;
3431
Craig Topperdd637ae2012-02-19 05:41:45 +00003432 for (unsigned i = 0; i != NumElems/2; ++i)
3433 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003434 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003435
Craig Topperdd637ae2012-02-19 05:41:45 +00003436 for (unsigned i = 0; i != NumElems/2; ++i)
3437 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003438 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003439
3440 return true;
3441}
3442
Evan Cheng0038e592006-03-28 00:39:58 +00003443/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3444/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003445static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003446 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003447 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003448
3449 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3450 "Unsupported vector type for unpckh");
3451
Craig Topper6347e862011-11-21 06:57:39 +00003452 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003453 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003454 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003455
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003456 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3457 // independently on 128-bit lanes.
3458 unsigned NumLanes = VT.getSizeInBits()/128;
3459 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003460
Craig Topper94438ba2011-12-16 08:06:31 +00003461 for (unsigned l = 0; l != NumLanes; ++l) {
3462 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3463 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003464 i += 2, ++j) {
3465 int BitI = Mask[i];
3466 int BitI1 = Mask[i+1];
3467 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003468 return false;
David Greenea20244d2011-03-02 17:23:43 +00003469 if (V2IsSplat) {
3470 if (!isUndefOrEqual(BitI1, NumElts))
3471 return false;
3472 } else {
3473 if (!isUndefOrEqual(BitI1, j + NumElts))
3474 return false;
3475 }
Evan Cheng39623da2006-04-20 08:58:49 +00003476 }
Evan Cheng0038e592006-03-28 00:39:58 +00003477 }
David Greenea20244d2011-03-02 17:23:43 +00003478
Evan Cheng0038e592006-03-28 00:39:58 +00003479 return true;
3480}
3481
Evan Cheng4fcb9222006-03-28 02:43:26 +00003482/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3483/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003484static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003485 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003486 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003487
3488 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3489 "Unsupported vector type for unpckh");
3490
Craig Topper6347e862011-11-21 06:57:39 +00003491 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003492 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003493 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003494
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003495 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3496 // independently on 128-bit lanes.
3497 unsigned NumLanes = VT.getSizeInBits()/128;
3498 unsigned NumLaneElts = NumElts/NumLanes;
3499
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003500 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003501 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3502 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003503 int BitI = Mask[i];
3504 int BitI1 = Mask[i+1];
3505 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003506 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003507 if (V2IsSplat) {
3508 if (isUndefOrEqual(BitI1, NumElts))
3509 return false;
3510 } else {
3511 if (!isUndefOrEqual(BitI1, j+NumElts))
3512 return false;
3513 }
Evan Cheng39623da2006-04-20 08:58:49 +00003514 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003515 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003516 return true;
3517}
3518
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003519/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3520/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3521/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003522static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003523 bool HasAVX2) {
3524 unsigned NumElts = VT.getVectorNumElements();
3525
3526 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3527 "Unsupported vector type for unpckh");
3528
3529 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3530 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003531 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003532
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003533 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3534 // FIXME: Need a better way to get rid of this, there's no latency difference
3535 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3536 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003537 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003538 return false;
3539
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003540 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3541 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003542 unsigned NumLanes = VT.getSizeInBits()/128;
3543 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003544
Craig Topper94438ba2011-12-16 08:06:31 +00003545 for (unsigned l = 0; l != NumLanes; ++l) {
3546 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3547 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003548 i += 2, ++j) {
3549 int BitI = Mask[i];
3550 int BitI1 = Mask[i+1];
3551
3552 if (!isUndefOrEqual(BitI, j))
3553 return false;
3554 if (!isUndefOrEqual(BitI1, j))
3555 return false;
3556 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003557 }
David Greenea20244d2011-03-02 17:23:43 +00003558
Rafael Espindola15684b22009-04-24 12:40:33 +00003559 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003560}
3561
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003562/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3563/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3564/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003565static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003566 unsigned NumElts = VT.getVectorNumElements();
3567
3568 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3569 "Unsupported vector type for unpckh");
3570
3571 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3572 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003573 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003574
Craig Topper94438ba2011-12-16 08:06:31 +00003575 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3576 // independently on 128-bit lanes.
3577 unsigned NumLanes = VT.getSizeInBits()/128;
3578 unsigned NumLaneElts = NumElts/NumLanes;
3579
3580 for (unsigned l = 0; l != NumLanes; ++l) {
3581 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3582 i != (l+1)*NumLaneElts; i += 2, ++j) {
3583 int BitI = Mask[i];
3584 int BitI1 = Mask[i+1];
3585 if (!isUndefOrEqual(BitI, j))
3586 return false;
3587 if (!isUndefOrEqual(BitI1, j))
3588 return false;
3589 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003590 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003591 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003592}
3593
Evan Cheng017dcc62006-04-21 01:05:10 +00003594/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3595/// specifies a shuffle of elements that is suitable for input to MOVSS,
3596/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003597static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003598 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003599 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003600 if (VT.getSizeInBits() == 256)
3601 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003602
Craig Topperc612d792012-01-02 09:17:37 +00003603 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003604
Nate Begeman9008ca62009-04-27 18:41:29 +00003605 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003606 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003607
Craig Topperc612d792012-01-02 09:17:37 +00003608 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003610 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003611
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003612 return true;
3613}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003614
Craig Topper70b883b2011-11-28 10:14:51 +00003615/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003616/// as permutations between 128-bit chunks or halves. As an example: this
3617/// shuffle bellow:
3618/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3619/// The first half comes from the second half of V1 and the second half from the
3620/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003621static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003622 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003623 return false;
3624
3625 // The shuffle result is divided into half A and half B. In total the two
3626 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3627 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003628 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003629 bool MatchA = false, MatchB = false;
3630
3631 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003632 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003633 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3634 MatchA = true;
3635 break;
3636 }
3637 }
3638
3639 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003640 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003641 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3642 MatchB = true;
3643 break;
3644 }
3645 }
3646
3647 return MatchA && MatchB;
3648}
3649
Craig Topper70b883b2011-11-28 10:14:51 +00003650/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3651/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003652static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003653 EVT VT = SVOp->getValueType(0);
3654
Craig Topperc612d792012-01-02 09:17:37 +00003655 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003656
Craig Topperc612d792012-01-02 09:17:37 +00003657 unsigned FstHalf = 0, SndHalf = 0;
3658 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003659 if (SVOp->getMaskElt(i) > 0) {
3660 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3661 break;
3662 }
3663 }
Craig Topperc612d792012-01-02 09:17:37 +00003664 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003665 if (SVOp->getMaskElt(i) > 0) {
3666 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3667 break;
3668 }
3669 }
3670
3671 return (FstHalf | (SndHalf << 4));
3672}
3673
Craig Topper70b883b2011-11-28 10:14:51 +00003674/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003675/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3676/// Note that VPERMIL mask matching is different depending whether theunderlying
3677/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3678/// to the same elements of the low, but to the higher half of the source.
3679/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003680/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003681static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003682 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003683 return false;
3684
Craig Topperc612d792012-01-02 09:17:37 +00003685 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003686 // Only match 256-bit with 32/64-bit types
3687 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003688 return false;
3689
Craig Topperc612d792012-01-02 09:17:37 +00003690 unsigned NumLanes = VT.getSizeInBits()/128;
3691 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003692 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003693 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003694 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003695 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003696 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003697 continue;
3698 // VPERMILPS handling
3699 if (Mask[i] < 0)
3700 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003701 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003702 return false;
3703 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003704 }
3705
3706 return true;
3707}
3708
Craig Topper5aaffa82012-02-19 02:53:47 +00003709/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003710/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003711/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003712static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003713 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003714 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003715 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003716 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003717
Nate Begeman9008ca62009-04-27 18:41:29 +00003718 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003719 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003720
Craig Topperc612d792012-01-02 09:17:37 +00003721 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003722 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3723 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3724 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003725 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003726
Evan Cheng39623da2006-04-20 08:58:49 +00003727 return true;
3728}
3729
Evan Chengd9539472006-04-14 21:59:03 +00003730/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3731/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003732/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003733static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003734 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003735 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003736 return false;
3737
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003738 unsigned NumElems = VT.getVectorNumElements();
3739
3740 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3741 (VT.getSizeInBits() == 256 && NumElems != 8))
3742 return false;
3743
3744 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003745 for (unsigned i = 0; i != NumElems; i += 2)
3746 if (!isUndefOrEqual(Mask[i], i+1) ||
3747 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003748 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003749
3750 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003751}
3752
3753/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3754/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003755/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003756static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003757 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003758 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003759 return false;
3760
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003761 unsigned NumElems = VT.getVectorNumElements();
3762
3763 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3764 (VT.getSizeInBits() == 256 && NumElems != 8))
3765 return false;
3766
3767 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003768 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003769 if (!isUndefOrEqual(Mask[i], i) ||
3770 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003771 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003772
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003773 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003774}
3775
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003776/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3777/// specifies a shuffle of elements that is suitable for input to 256-bit
3778/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003779static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003780 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003781
Craig Topperbeabc6c2011-12-05 06:56:46 +00003782 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003783 return false;
3784
Craig Topperc612d792012-01-02 09:17:37 +00003785 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003786 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003787 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003788 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003789 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003790 return false;
3791 return true;
3792}
3793
Evan Cheng0b457f02008-09-25 20:50:48 +00003794/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003795/// specifies a shuffle of elements that is suitable for input to 128-bit
3796/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003797static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003798 if (VT.getSizeInBits() != 128)
3799 return false;
3800
Craig Topperc612d792012-01-02 09:17:37 +00003801 unsigned e = VT.getVectorNumElements() / 2;
3802 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003803 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003804 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003805 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003806 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003807 return false;
3808 return true;
3809}
3810
David Greenec38a03e2011-02-03 15:50:00 +00003811/// isVEXTRACTF128Index - Return true if the specified
3812/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3813/// suitable for input to VEXTRACTF128.
3814bool X86::isVEXTRACTF128Index(SDNode *N) {
3815 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3816 return false;
3817
3818 // The index should be aligned on a 128-bit boundary.
3819 uint64_t Index =
3820 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3821
3822 unsigned VL = N->getValueType(0).getVectorNumElements();
3823 unsigned VBits = N->getValueType(0).getSizeInBits();
3824 unsigned ElSize = VBits / VL;
3825 bool Result = (Index * ElSize) % 128 == 0;
3826
3827 return Result;
3828}
3829
David Greeneccacdc12011-02-04 16:08:29 +00003830/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3831/// operand specifies a subvector insert that is suitable for input to
3832/// VINSERTF128.
3833bool X86::isVINSERTF128Index(SDNode *N) {
3834 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3835 return false;
3836
3837 // The index should be aligned on a 128-bit boundary.
3838 uint64_t Index =
3839 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3840
3841 unsigned VL = N->getValueType(0).getVectorNumElements();
3842 unsigned VBits = N->getValueType(0).getSizeInBits();
3843 unsigned ElSize = VBits / VL;
3844 bool Result = (Index * ElSize) % 128 == 0;
3845
3846 return Result;
3847}
3848
Evan Cheng63d33002006-03-22 08:01:21 +00003849/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003850/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003851/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003852static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003853 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003854
Craig Topper1a7700a2012-01-19 08:19:12 +00003855 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3856 "Unsupported vector type for PSHUF/SHUFP");
3857
3858 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3859 // independently on 128-bit lanes.
3860 unsigned NumElts = VT.getVectorNumElements();
3861 unsigned NumLanes = VT.getSizeInBits()/128;
3862 unsigned NumLaneElts = NumElts/NumLanes;
3863
3864 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3865 "Only supports 2 or 4 elements per lane");
3866
3867 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003868 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003869 for (unsigned i = 0; i != NumElts; ++i) {
3870 int Elt = N->getMaskElt(i);
3871 if (Elt < 0) continue;
3872 Elt %= NumLaneElts;
3873 unsigned ShAmt = i << Shift;
3874 if (ShAmt >= 8) ShAmt -= 8;
3875 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003876 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003877
Evan Cheng63d33002006-03-22 08:01:21 +00003878 return Mask;
3879}
3880
Evan Cheng506d3df2006-03-29 23:07:14 +00003881/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003882/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003883static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003884 unsigned Mask = 0;
3885 // 8 nodes, but we only care about the last 4.
3886 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003887 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003888 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003889 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003890 if (i != 4)
3891 Mask <<= 2;
3892 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003893 return Mask;
3894}
3895
3896/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003897/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003898static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003899 unsigned Mask = 0;
3900 // 8 nodes, but we only care about the first 4.
3901 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003902 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003903 if (Val >= 0)
3904 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003905 if (i != 0)
3906 Mask <<= 2;
3907 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003908 return Mask;
3909}
3910
Nate Begemana09008b2009-10-19 02:17:23 +00003911/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3912/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003913static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3914 EVT VT = SVOp->getValueType(0);
3915 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003916
Craig Topper0e2037b2012-01-20 05:53:00 +00003917 unsigned NumElts = VT.getVectorNumElements();
3918 unsigned NumLanes = VT.getSizeInBits()/128;
3919 unsigned NumLaneElts = NumElts/NumLanes;
3920
3921 int Val = 0;
3922 unsigned i;
3923 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003924 Val = SVOp->getMaskElt(i);
3925 if (Val >= 0)
3926 break;
3927 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003928 if (Val >= (int)NumElts)
3929 Val -= NumElts - NumLaneElts;
3930
Eli Friedman63f8dde2011-07-25 21:36:45 +00003931 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003932 return (Val - i) * EltSize;
3933}
3934
David Greenec38a03e2011-02-03 15:50:00 +00003935/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3936/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3937/// instructions.
3938unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3939 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3940 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3941
3942 uint64_t Index =
3943 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3944
3945 EVT VecVT = N->getOperand(0).getValueType();
3946 EVT ElVT = VecVT.getVectorElementType();
3947
3948 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003949 return Index / NumElemsPerChunk;
3950}
3951
David Greeneccacdc12011-02-04 16:08:29 +00003952/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3953/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3954/// instructions.
3955unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3956 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3957 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3958
3959 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003960 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003961
3962 EVT VecVT = N->getValueType(0);
3963 EVT ElVT = VecVT.getVectorElementType();
3964
3965 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003966 return Index / NumElemsPerChunk;
3967}
3968
Evan Cheng37b73872009-07-30 08:33:02 +00003969/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3970/// constant +0.0.
3971bool X86::isZeroNode(SDValue Elt) {
3972 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003973 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003974 (isa<ConstantFPSDNode>(Elt) &&
3975 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3976}
3977
Nate Begeman9008ca62009-04-27 18:41:29 +00003978/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3979/// their permute mask.
3980static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3981 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003982 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003983 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003985
Nate Begeman5a5ca152009-04-29 05:20:52 +00003986 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003987 int idx = SVOp->getMaskElt(i);
3988 if (idx < 0)
3989 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003990 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003992 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003994 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3996 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003997}
3998
Evan Cheng533a0aa2006-04-19 20:35:22 +00003999/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4000/// match movhlps. The lower half elements should come from upper half of
4001/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004002/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004003static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004004 if (VT.getSizeInBits() != 128)
4005 return false;
4006 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004007 return false;
4008 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004009 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004010 return false;
4011 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004012 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004013 return false;
4014 return true;
4015}
4016
Evan Cheng5ced1d82006-04-06 23:23:56 +00004017/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004018/// is promoted to a vector. It also returns the LoadSDNode by reference if
4019/// required.
4020static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004021 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4022 return false;
4023 N = N->getOperand(0).getNode();
4024 if (!ISD::isNON_EXTLoad(N))
4025 return false;
4026 if (LD)
4027 *LD = cast<LoadSDNode>(N);
4028 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004029}
4030
Dan Gohman65fd6562011-11-03 21:49:52 +00004031// Test whether the given value is a vector value which will be legalized
4032// into a load.
4033static bool WillBeConstantPoolLoad(SDNode *N) {
4034 if (N->getOpcode() != ISD::BUILD_VECTOR)
4035 return false;
4036
4037 // Check for any non-constant elements.
4038 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4039 switch (N->getOperand(i).getNode()->getOpcode()) {
4040 case ISD::UNDEF:
4041 case ISD::ConstantFP:
4042 case ISD::Constant:
4043 break;
4044 default:
4045 return false;
4046 }
4047
4048 // Vectors of all-zeros and all-ones are materialized with special
4049 // instructions rather than being loaded.
4050 return !ISD::isBuildVectorAllZeros(N) &&
4051 !ISD::isBuildVectorAllOnes(N);
4052}
4053
Evan Cheng533a0aa2006-04-19 20:35:22 +00004054/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4055/// match movlp{s|d}. The lower half elements should come from lower half of
4056/// V1 (and in order), and the upper half elements should come from the upper
4057/// half of V2 (and in order). And since V1 will become the source of the
4058/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004059static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004060 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004061 if (VT.getSizeInBits() != 128)
4062 return false;
4063
Evan Cheng466685d2006-10-09 20:57:25 +00004064 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004065 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004066 // Is V2 is a vector load, don't do this transformation. We will try to use
4067 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004068 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004069 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004070
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004071 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004072
Evan Cheng533a0aa2006-04-19 20:35:22 +00004073 if (NumElems != 2 && NumElems != 4)
4074 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004075 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004076 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004077 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004078 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004079 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004080 return false;
4081 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004082}
4083
Evan Cheng39623da2006-04-20 08:58:49 +00004084/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4085/// all the same.
4086static bool isSplatVector(SDNode *N) {
4087 if (N->getOpcode() != ISD::BUILD_VECTOR)
4088 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004089
Dan Gohman475871a2008-07-27 21:46:04 +00004090 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004091 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4092 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004093 return false;
4094 return true;
4095}
4096
Evan Cheng213d2cf2007-05-17 18:45:50 +00004097/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004098/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004099/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004100static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004101 SDValue V1 = N->getOperand(0);
4102 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004103 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4104 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004105 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004106 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004107 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004108 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4109 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004110 if (Opc != ISD::BUILD_VECTOR ||
4111 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004112 return false;
4113 } else if (Idx >= 0) {
4114 unsigned Opc = V1.getOpcode();
4115 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4116 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004117 if (Opc != ISD::BUILD_VECTOR ||
4118 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004119 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004120 }
4121 }
4122 return true;
4123}
4124
4125/// getZeroVector - Returns a vector of specified type with all zero elements.
4126///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004127static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004128 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004129 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004130
Dale Johannesen0488fb62010-09-30 23:57:10 +00004131 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004132 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004133 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004134 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004135 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004136 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4137 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4138 } else { // SSE1
4139 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4140 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4141 }
4142 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004143 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004144 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4145 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4146 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4147 } else {
4148 // 256-bit logic and arithmetic instructions in AVX are all
4149 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4150 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4151 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4152 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4153 }
Evan Chengf0df0312008-05-15 08:39:06 +00004154 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004155 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004156}
4157
Chris Lattner8a594482007-11-25 00:24:49 +00004158/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004159/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4160/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4161/// Then bitcast to their original type, ensuring they get CSE'd.
4162static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4163 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004164 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004165 assert((VT.is128BitVector() || VT.is256BitVector())
4166 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004167
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004169 SDValue Vec;
4170 if (VT.getSizeInBits() == 256) {
4171 if (HasAVX2) { // AVX2
4172 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4173 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4174 } else { // AVX
4175 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4176 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4177 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4178 Vec = Insert128BitVector(InsV, Vec,
4179 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4180 }
4181 } else {
4182 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004183 }
4184
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004185 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004186}
4187
Evan Cheng39623da2006-04-20 08:58:49 +00004188/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4189/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004190static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004191 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004192 if (Mask[i] > (int)NumElems) {
4193 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004194 }
Evan Cheng39623da2006-04-20 08:58:49 +00004195 }
Evan Cheng39623da2006-04-20 08:58:49 +00004196}
4197
Evan Cheng017dcc62006-04-21 01:05:10 +00004198/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4199/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004200static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 SDValue V2) {
4202 unsigned NumElems = VT.getVectorNumElements();
4203 SmallVector<int, 8> Mask;
4204 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004205 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 Mask.push_back(i);
4207 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004208}
4209
Nate Begeman9008ca62009-04-27 18:41:29 +00004210/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004211static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004212 SDValue V2) {
4213 unsigned NumElems = VT.getVectorNumElements();
4214 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004215 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 Mask.push_back(i);
4217 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004218 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004219 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004220}
4221
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004222/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004223static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004224 SDValue V2) {
4225 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004226 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004228 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 Mask.push_back(i + Half);
4230 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004231 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004232 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004233}
4234
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004235// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004236// a generic shuffle instruction because the target has no such instructions.
4237// Generate shuffles which repeat i16 and i8 several times until they can be
4238// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004239static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004240 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004241 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004242 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004243
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 while (NumElems > 4) {
4245 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004246 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004248 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 EltNo -= NumElems/2;
4250 }
4251 NumElems >>= 1;
4252 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004253 return V;
4254}
Eric Christopherfd179292009-08-27 18:07:15 +00004255
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004256/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4257static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4258 EVT VT = V.getValueType();
4259 DebugLoc dl = V.getDebugLoc();
4260 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4261 && "Vector size not supported");
4262
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004263 if (VT.getSizeInBits() == 128) {
4264 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004265 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004266 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4267 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004268 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004269 // To use VPERMILPS to splat scalars, the second half of indicies must
4270 // refer to the higher part, which is a duplication of the lower one,
4271 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004272 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4273 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004274
4275 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4276 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4277 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004278 }
4279
4280 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4281}
4282
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004283/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004284static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4285 EVT SrcVT = SV->getValueType(0);
4286 SDValue V1 = SV->getOperand(0);
4287 DebugLoc dl = SV->getDebugLoc();
4288
4289 int EltNo = SV->getSplatIndex();
4290 int NumElems = SrcVT.getVectorNumElements();
4291 unsigned Size = SrcVT.getSizeInBits();
4292
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004293 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4294 "Unknown how to promote splat for type");
4295
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004296 // Extract the 128-bit part containing the splat element and update
4297 // the splat element index when it refers to the higher register.
4298 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004299 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004300 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4301 if (Idx > 0)
4302 EltNo -= NumElems/2;
4303 }
4304
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004305 // All i16 and i8 vector types can't be used directly by a generic shuffle
4306 // instruction because the target has no such instruction. Generate shuffles
4307 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004308 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004309 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004310 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004311 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004312
4313 // Recreate the 256-bit vector and place the same 128-bit vector
4314 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004315 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004316 if (Size == 256) {
4317 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4318 DAG.getConstant(0, MVT::i32), DAG, dl);
4319 V1 = Insert128BitVector(InsV, V1,
4320 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4321 }
4322
4323 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004324}
4325
Evan Chengba05f722006-04-21 23:03:30 +00004326/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004327/// vector of zero or undef vector. This produces a shuffle where the low
4328/// element of V2 is swizzled into the zero/undef vector, landing at element
4329/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004330static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004331 bool IsZero,
4332 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004333 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004334 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004335 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004336 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 unsigned NumElems = VT.getVectorNumElements();
4338 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004339 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 // If this is the insertion idx, put the low elt of V2 here.
4341 MaskVec.push_back(i == Idx ? NumElems : i);
4342 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004343}
4344
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004345/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4346/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004347static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4348 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004349 if (Depth == 6)
4350 return SDValue(); // Limit search depth.
4351
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004352 SDValue V = SDValue(N, 0);
4353 EVT VT = V.getValueType();
4354 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004355
4356 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4357 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4358 Index = SV->getMaskElt(Index);
4359
4360 if (Index < 0)
4361 return DAG.getUNDEF(VT.getVectorElementType());
4362
Craig Topperd156dc12012-02-06 07:17:51 +00004363 unsigned NumElems = VT.getVectorNumElements();
4364 SDValue NewV = (Index < (int)NumElems) ? SV->getOperand(0)
4365 : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004366 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004367 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004368
4369 // Recurse into target specific vector shuffles to find scalars.
4370 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004371 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004372 SmallVector<unsigned, 16> ShuffleMask;
4373 SDValue ImmN;
4374
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004375 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004376 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004377 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004378 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4379 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004380 break;
Craig Topper34671b82011-12-06 08:21:25 +00004381 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004382 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004383 break;
Craig Topper34671b82011-12-06 08:21:25 +00004384 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004385 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004386 break;
4387 case X86ISD::MOVHLPS:
4388 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4389 break;
4390 case X86ISD::MOVLHPS:
4391 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4392 break;
4393 case X86ISD::PSHUFD:
Craig Topperd156dc12012-02-06 07:17:51 +00004394 case X86ISD::VPERMILP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004395 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004396 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004397 ShuffleMask);
4398 break;
4399 case X86ISD::PSHUFHW:
4400 ImmN = N->getOperand(N->getNumOperands()-1);
4401 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4402 ShuffleMask);
4403 break;
4404 case X86ISD::PSHUFLW:
4405 ImmN = N->getOperand(N->getNumOperands()-1);
4406 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4407 ShuffleMask);
4408 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004409 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004410 case X86ISD::MOVSD: {
4411 // The index 0 always comes from the first element of the second source,
4412 // this is why MOVSS and MOVSD are used in the first place. The other
4413 // elements come from the other positions of the first source vector.
4414 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004415 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4416 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004417 }
Craig Topperec24e612011-11-30 07:47:51 +00004418 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004419 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004420 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004421 ShuffleMask);
4422 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004423 case X86ISD::MOVDDUP:
4424 case X86ISD::MOVLHPD:
4425 case X86ISD::MOVLPD:
4426 case X86ISD::MOVLPS:
4427 case X86ISD::MOVSHDUP:
4428 case X86ISD::MOVSLDUP:
4429 case X86ISD::PALIGN:
4430 return SDValue(); // Not yet implemented.
Craig Topperabb94d02012-02-05 03:43:23 +00004431 default: llvm_unreachable("unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004432 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004433
4434 Index = ShuffleMask[Index];
4435 if (Index < 0)
4436 return DAG.getUNDEF(VT.getVectorElementType());
4437
Craig Topperd156dc12012-02-06 07:17:51 +00004438 SDValue NewV = (Index < (int)NumElems) ? N->getOperand(0)
4439 : N->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004440 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4441 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004442 }
4443
4444 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004445 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004446 V = V.getOperand(0);
4447 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004448 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004449
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004450 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004451 return SDValue();
4452 }
4453
4454 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4455 return (Index == 0) ? V.getOperand(0)
4456 : DAG.getUNDEF(VT.getVectorElementType());
4457
4458 if (V.getOpcode() == ISD::BUILD_VECTOR)
4459 return V.getOperand(Index);
4460
4461 return SDValue();
4462}
4463
4464/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4465/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004466/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004467static
4468unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4469 bool ZerosFromLeft, SelectionDAG &DAG) {
4470 int i = 0;
4471
4472 while (i < NumElems) {
4473 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004474 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004475 if (!(Elt.getNode() &&
4476 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4477 break;
4478 ++i;
4479 }
4480
4481 return i;
4482}
4483
4484/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4485/// MaskE correspond consecutively to elements from one of the vector operands,
4486/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4487static
4488bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4489 int OpIdx, int NumElems, unsigned &OpNum) {
4490 bool SeenV1 = false;
4491 bool SeenV2 = false;
4492
4493 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4494 int Idx = SVOp->getMaskElt(i);
4495 // Ignore undef indicies
4496 if (Idx < 0)
4497 continue;
4498
4499 if (Idx < NumElems)
4500 SeenV1 = true;
4501 else
4502 SeenV2 = true;
4503
4504 // Only accept consecutive elements from the same vector
4505 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4506 return false;
4507 }
4508
4509 OpNum = SeenV1 ? 0 : 1;
4510 return true;
4511}
4512
4513/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4514/// logical left shift of a vector.
4515static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4516 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4517 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4518 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4519 false /* check zeros from right */, DAG);
4520 unsigned OpSrc;
4521
4522 if (!NumZeros)
4523 return false;
4524
4525 // Considering the elements in the mask that are not consecutive zeros,
4526 // check if they consecutively come from only one of the source vectors.
4527 //
4528 // V1 = {X, A, B, C} 0
4529 // \ \ \ /
4530 // vector_shuffle V1, V2 <1, 2, 3, X>
4531 //
4532 if (!isShuffleMaskConsecutive(SVOp,
4533 0, // Mask Start Index
4534 NumElems-NumZeros-1, // Mask End Index
4535 NumZeros, // Where to start looking in the src vector
4536 NumElems, // Number of elements in vector
4537 OpSrc)) // Which source operand ?
4538 return false;
4539
4540 isLeft = false;
4541 ShAmt = NumZeros;
4542 ShVal = SVOp->getOperand(OpSrc);
4543 return true;
4544}
4545
4546/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4547/// logical left shift of a vector.
4548static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4549 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4550 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4551 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4552 true /* check zeros from left */, DAG);
4553 unsigned OpSrc;
4554
4555 if (!NumZeros)
4556 return false;
4557
4558 // Considering the elements in the mask that are not consecutive zeros,
4559 // check if they consecutively come from only one of the source vectors.
4560 //
4561 // 0 { A, B, X, X } = V2
4562 // / \ / /
4563 // vector_shuffle V1, V2 <X, X, 4, 5>
4564 //
4565 if (!isShuffleMaskConsecutive(SVOp,
4566 NumZeros, // Mask Start Index
4567 NumElems-1, // Mask End Index
4568 0, // Where to start looking in the src vector
4569 NumElems, // Number of elements in vector
4570 OpSrc)) // Which source operand ?
4571 return false;
4572
4573 isLeft = true;
4574 ShAmt = NumZeros;
4575 ShVal = SVOp->getOperand(OpSrc);
4576 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004577}
4578
4579/// isVectorShift - Returns true if the shuffle can be implemented as a
4580/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004581static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004582 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004583 // Although the logic below support any bitwidth size, there are no
4584 // shift instructions which handle more than 128-bit vectors.
4585 if (SVOp->getValueType(0).getSizeInBits() > 128)
4586 return false;
4587
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004588 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4589 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4590 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004591
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004592 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004593}
4594
Evan Chengc78d3b42006-04-24 18:01:45 +00004595/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4596///
Dan Gohman475871a2008-07-27 21:46:04 +00004597static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004598 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004599 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004600 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004601 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004602 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004603 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004604
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004605 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004606 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004607 bool First = true;
4608 for (unsigned i = 0; i < 16; ++i) {
4609 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4610 if (ThisIsNonZero && First) {
4611 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004612 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004613 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004614 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004615 First = false;
4616 }
4617
4618 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004619 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004620 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4621 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004622 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004623 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004624 }
4625 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004626 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4627 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4628 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004629 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004631 } else
4632 ThisElt = LastElt;
4633
Gabor Greifba36cb52008-08-28 21:40:38 +00004634 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004635 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004636 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004637 }
4638 }
4639
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004640 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004641}
4642
Bill Wendlinga348c562007-03-22 18:42:45 +00004643/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004644///
Dan Gohman475871a2008-07-27 21:46:04 +00004645static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004646 unsigned NumNonZero, unsigned NumZero,
4647 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004648 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004649 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004650 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004651 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004652
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004653 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004654 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004655 bool First = true;
4656 for (unsigned i = 0; i < 8; ++i) {
4657 bool isNonZero = (NonZeros & (1 << i)) != 0;
4658 if (isNonZero) {
4659 if (First) {
4660 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004661 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004662 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004663 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004664 First = false;
4665 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004666 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004667 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004668 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004669 }
4670 }
4671
4672 return V;
4673}
4674
Evan Chengf26ffe92008-05-29 08:22:04 +00004675/// getVShift - Return a vector logical shift node.
4676///
Owen Andersone50ed302009-08-10 22:56:29 +00004677static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 unsigned NumBits, SelectionDAG &DAG,
4679 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004680 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004681 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004682 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004683 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4684 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004685 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004686 DAG.getConstant(NumBits,
4687 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004688}
4689
Dan Gohman475871a2008-07-27 21:46:04 +00004690SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004691X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004692 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004693
Evan Chengc3630942009-12-09 21:00:30 +00004694 // Check if the scalar load can be widened into a vector load. And if
4695 // the address is "base + cst" see if the cst can be "absorbed" into
4696 // the shuffle mask.
4697 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4698 SDValue Ptr = LD->getBasePtr();
4699 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4700 return SDValue();
4701 EVT PVT = LD->getValueType(0);
4702 if (PVT != MVT::i32 && PVT != MVT::f32)
4703 return SDValue();
4704
4705 int FI = -1;
4706 int64_t Offset = 0;
4707 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4708 FI = FINode->getIndex();
4709 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004710 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004711 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4712 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4713 Offset = Ptr.getConstantOperandVal(1);
4714 Ptr = Ptr.getOperand(0);
4715 } else {
4716 return SDValue();
4717 }
4718
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004719 // FIXME: 256-bit vector instructions don't require a strict alignment,
4720 // improve this code to support it better.
4721 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004722 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004723 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004724 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004725 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004726 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004727 // Can't change the alignment. FIXME: It's possible to compute
4728 // the exact stack offset and reference FI + adjust offset instead.
4729 // If someone *really* cares about this. That's the way to implement it.
4730 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004731 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004732 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004733 }
4734 }
4735
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004736 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004737 // Ptr + (Offset & ~15).
4738 if (Offset < 0)
4739 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004740 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004741 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004742 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004743 if (StartOffset)
4744 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4745 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4746
4747 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004748 int NumElems = VT.getVectorNumElements();
4749
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004750 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4751 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004752 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004753 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004754
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004755 SmallVector<int, 8> Mask;
4756 for (int i = 0; i < NumElems; ++i)
4757 Mask.push_back(EltNo);
4758
Craig Toppercc3000632012-01-30 07:50:31 +00004759 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004760 }
4761
4762 return SDValue();
4763}
4764
Michael J. Spencerec38de22010-10-10 22:04:20 +00004765/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4766/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004767/// load which has the same value as a build_vector whose operands are 'elts'.
4768///
4769/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004770///
Nate Begeman1449f292010-03-24 22:19:06 +00004771/// FIXME: we'd also like to handle the case where the last elements are zero
4772/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4773/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004774static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004775 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004776 EVT EltVT = VT.getVectorElementType();
4777 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004778
Nate Begemanfdea31a2010-03-24 20:49:50 +00004779 LoadSDNode *LDBase = NULL;
4780 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004781
Nate Begeman1449f292010-03-24 22:19:06 +00004782 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004783 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004784 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004785 for (unsigned i = 0; i < NumElems; ++i) {
4786 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004787
Nate Begemanfdea31a2010-03-24 20:49:50 +00004788 if (!Elt.getNode() ||
4789 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4790 return SDValue();
4791 if (!LDBase) {
4792 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4793 return SDValue();
4794 LDBase = cast<LoadSDNode>(Elt.getNode());
4795 LastLoadedElt = i;
4796 continue;
4797 }
4798 if (Elt.getOpcode() == ISD::UNDEF)
4799 continue;
4800
4801 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4802 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4803 return SDValue();
4804 LastLoadedElt = i;
4805 }
Nate Begeman1449f292010-03-24 22:19:06 +00004806
4807 // If we have found an entire vector of loads and undefs, then return a large
4808 // load of the entire vector width starting at the base pointer. If we found
4809 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004810 if (LastLoadedElt == NumElems - 1) {
4811 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004812 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004813 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004814 LDBase->isVolatile(), LDBase->isNonTemporal(),
4815 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004816 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004817 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004818 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004819 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004820 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4821 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004822 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4823 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004824 SDValue ResNode =
4825 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4826 LDBase->getPointerInfo(),
4827 LDBase->getAlignment(),
4828 false/*isVolatile*/, true/*ReadMem*/,
4829 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004830 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004831 }
4832 return SDValue();
4833}
4834
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004835/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4836/// a vbroadcast node. We support two patterns:
4837/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4838/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4839/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004840/// The scalar load node is returned when a pattern is found,
4841/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004842static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4843 if (!Subtarget->hasAVX())
4844 return SDValue();
4845
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004846 EVT VT = Op.getValueType();
4847 SDValue V = Op;
4848
4849 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4850 V = V.getOperand(0);
4851
4852 //A suspected load to be broadcasted.
4853 SDValue Ld;
4854
4855 switch (V.getOpcode()) {
4856 default:
4857 // Unknown pattern found.
4858 return SDValue();
4859
4860 case ISD::BUILD_VECTOR: {
4861 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004862 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004863 return SDValue();
4864
4865 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004866
4867 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004868 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004869 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004870 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004871 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004872 }
4873
4874 case ISD::VECTOR_SHUFFLE: {
4875 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4876
4877 // Shuffles must have a splat mask where the first element is
4878 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004879 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004880 return SDValue();
4881
4882 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004883 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004884 return SDValue();
4885
4886 Ld = Sc.getOperand(0);
4887
4888 // The scalar_to_vector node and the suspected
4889 // load node must have exactly one user.
4890 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4891 return SDValue();
4892 break;
4893 }
4894 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004895
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004896 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004897 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004898 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004899
Craig Toppera1902a12012-02-01 06:51:58 +00004900 // Reject loads that have uses of the chain result
4901 if (Ld->hasAnyUseOfValue(1))
4902 return SDValue();
4903
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004904 bool Is256 = VT.getSizeInBits() == 256;
4905 bool Is128 = VT.getSizeInBits() == 128;
4906 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4907
4908 // VBroadcast to YMM
4909 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4910 return Ld;
4911
4912 // VBroadcast to XMM
4913 if (Is128 && (ScalarSize == 32))
4914 return Ld;
4915
Craig Toppera9376332012-01-10 08:23:59 +00004916 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4917 // double since there is vbroadcastsd xmm
4918 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4919 // VBroadcast to YMM
4920 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
4921 return Ld;
4922
4923 // VBroadcast to XMM
4924 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
4925 return Ld;
4926 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004927
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004928 // Unsupported broadcast.
4929 return SDValue();
4930}
4931
Evan Chengc3630942009-12-09 21:00:30 +00004932SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004933X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004934 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004935
David Greenef125a292011-02-08 19:04:41 +00004936 EVT VT = Op.getValueType();
4937 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004938 unsigned NumElems = Op.getNumOperands();
4939
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004940 // Vectors containing all zeros can be matched by pxor and xorps later
4941 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4942 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4943 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00004944 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004945 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004946
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004947 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004948 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004949
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004950 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00004951 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
4952 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004953 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00004954 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004955 return Op;
4956
Craig Topper07a27622012-01-22 03:07:48 +00004957 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004958 }
4959
Craig Toppera9376332012-01-10 08:23:59 +00004960 SDValue LD = isVectorBroadcast(Op, Subtarget);
4961 if (LD.getNode())
4962 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004963
Owen Andersone50ed302009-08-10 22:56:29 +00004964 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004965
Evan Cheng0db9fe62006-04-25 20:13:52 +00004966 unsigned NumZero = 0;
4967 unsigned NumNonZero = 0;
4968 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004969 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004970 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004971 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004972 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004973 if (Elt.getOpcode() == ISD::UNDEF)
4974 continue;
4975 Values.insert(Elt);
4976 if (Elt.getOpcode() != ISD::Constant &&
4977 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004978 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004979 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004980 NumZero++;
4981 else {
4982 NonZeros |= (1 << i);
4983 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004984 }
4985 }
4986
Chris Lattner97a2a562010-08-26 05:24:29 +00004987 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4988 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004989 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004990
Chris Lattner67f453a2008-03-09 05:42:06 +00004991 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004992 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004993 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004994 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004995
Chris Lattner62098042008-03-09 01:05:04 +00004996 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4997 // the value are obviously zero, truncate the value to i32 and do the
4998 // insertion that way. Only do this if the value is non-constant or if the
4999 // value is a constant being inserted into element 0. It is cheaper to do
5000 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005002 (!IsAllConstants || Idx == 0)) {
5003 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005004 // Handle SSE only.
5005 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5006 EVT VecVT = MVT::v4i32;
5007 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005008
Chris Lattner62098042008-03-09 01:05:04 +00005009 // Truncate the value (which may itself be a constant) to i32, and
5010 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005011 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005012 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005013 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005014
Chris Lattner62098042008-03-09 01:05:04 +00005015 // Now we have our 32-bit value zero extended in the low element of
5016 // a vector. If Idx != 0, swizzle it into place.
5017 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005018 SmallVector<int, 4> Mask;
5019 Mask.push_back(Idx);
5020 for (unsigned i = 1; i != VecElts; ++i)
5021 Mask.push_back(i);
5022 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005023 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005024 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005025 }
Craig Topper07a27622012-01-22 03:07:48 +00005026 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005027 }
5028 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005029
Chris Lattner19f79692008-03-08 22:59:52 +00005030 // If we have a constant or non-constant insertion into the low element of
5031 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5032 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005033 // depending on what the source datatype is.
5034 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005035 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005036 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005037
5038 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005040 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005041 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005042 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5043 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005044 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005045 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005046 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5047 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005048 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005049 }
5050
5051 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005052 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005053 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005054 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005055 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005056 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5057 DAG, dl);
5058 } else {
5059 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005060 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005061 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005062 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005063 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005064 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005065
5066 // Is it a vector logical left shift?
5067 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005068 X86::isZeroNode(Op.getOperand(0)) &&
5069 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005070 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005071 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005072 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005073 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005074 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005075 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005076
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005077 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005078 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005079
Chris Lattner19f79692008-03-08 22:59:52 +00005080 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5081 // is a non-constant being inserted into an element other than the low one,
5082 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5083 // movd/movss) to move this into the low element, then shuffle it into
5084 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005085 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005086 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Evan Cheng0db9fe62006-04-25 20:13:52 +00005088 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005089 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005090 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005091 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005092 MaskVec.push_back(i == Idx ? 0 : 1);
5093 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005094 }
5095 }
5096
Chris Lattner67f453a2008-03-09 05:42:06 +00005097 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005098 if (Values.size() == 1) {
5099 if (EVTBits == 32) {
5100 // Instead of a shuffle like this:
5101 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5102 // Check if it's possible to issue this instead.
5103 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5104 unsigned Idx = CountTrailingZeros_32(NonZeros);
5105 SDValue Item = Op.getOperand(Idx);
5106 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5107 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5108 }
Dan Gohman475871a2008-07-27 21:46:04 +00005109 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005110 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005111
Dan Gohmana3941172007-07-24 22:55:08 +00005112 // A vector full of immediates; various special cases are already
5113 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005114 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005115 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005116
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005117 // For AVX-length vectors, build the individual 128-bit pieces and use
5118 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005119 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005120 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005121 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005122 V.push_back(Op.getOperand(i));
5123
5124 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5125
5126 // Build both the lower and upper subvector.
5127 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5128 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5129 NumElems/2);
5130
5131 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005132 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5133 DAG.getConstant(0, MVT::i32), DAG, dl);
5134 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005135 DAG, dl);
5136 }
5137
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005138 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005139 if (EVTBits == 64) {
5140 if (NumNonZero == 1) {
5141 // One half is zero or undef.
5142 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005143 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005144 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005145 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005146 }
Dan Gohman475871a2008-07-27 21:46:04 +00005147 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005148 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005149
5150 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005151 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005152 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005153 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005154 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155 }
5156
Bill Wendling826f36f2007-03-28 00:57:11 +00005157 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005158 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005159 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005160 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161 }
5162
5163 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005164 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165 if (NumElems == 4 && NumZero > 0) {
5166 for (unsigned i = 0; i < 4; ++i) {
5167 bool isZero = !(NonZeros & (1 << i));
5168 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005169 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005170 else
Dale Johannesenace16102009-02-03 19:33:06 +00005171 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005172 }
5173
5174 for (unsigned i = 0; i < 2; ++i) {
5175 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5176 default: break;
5177 case 0:
5178 V[i] = V[i*2]; // Must be a zero vector.
5179 break;
5180 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005181 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005182 break;
5183 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005184 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005185 break;
5186 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005187 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005188 break;
5189 }
5190 }
5191
Benjamin Kramer9c683542012-01-30 15:16:21 +00005192 bool Reverse1 = (NonZeros & 0x3) == 2;
5193 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5194 int MaskVec[] = {
5195 Reverse1 ? 1 : 0,
5196 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005197 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5198 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005199 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005200 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005201 }
5202
Nate Begemanfdea31a2010-03-24 20:49:50 +00005203 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5204 // Check for a build vector of consecutive loads.
5205 for (unsigned i = 0; i < NumElems; ++i)
5206 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005207
Nate Begemanfdea31a2010-03-24 20:49:50 +00005208 // Check for elements which are consecutive loads.
5209 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5210 if (LD.getNode())
5211 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005212
5213 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005214 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005215 SDValue Result;
5216 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5217 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5218 else
5219 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005220
Chris Lattner24faf612010-08-28 17:59:08 +00005221 for (unsigned i = 1; i < NumElems; ++i) {
5222 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5223 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005224 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005225 }
5226 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005227 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005228
Chris Lattner6e80e442010-08-28 17:15:43 +00005229 // Otherwise, expand into a number of unpckl*, start by extending each of
5230 // our (non-undef) elements to the full vector width with the element in the
5231 // bottom slot of the vector (which generates no code for SSE).
5232 for (unsigned i = 0; i < NumElems; ++i) {
5233 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5234 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5235 else
5236 V[i] = DAG.getUNDEF(VT);
5237 }
5238
5239 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005240 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5241 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5242 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005243 unsigned EltStride = NumElems >> 1;
5244 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005245 for (unsigned i = 0; i < EltStride; ++i) {
5246 // If V[i+EltStride] is undef and this is the first round of mixing,
5247 // then it is safe to just drop this shuffle: V[i] is already in the
5248 // right place, the one element (since it's the first round) being
5249 // inserted as undef can be dropped. This isn't safe for successive
5250 // rounds because they will permute elements within both vectors.
5251 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5252 EltStride == NumElems/2)
5253 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005254
Chris Lattner6e80e442010-08-28 17:15:43 +00005255 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005256 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005257 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 }
5259 return V[0];
5260 }
Dan Gohman475871a2008-07-27 21:46:04 +00005261 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005262}
5263
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005264// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5265// them in a MMX register. This is better than doing a stack convert.
5266static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005267 DebugLoc dl = Op.getDebugLoc();
5268 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005269
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005270 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5271 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5272 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005273 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005274 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5275 InVec = Op.getOperand(1);
5276 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5277 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005278 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005279 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5280 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5281 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005282 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005283 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5284 Mask[0] = 0; Mask[1] = 2;
5285 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5286 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005287 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005288}
5289
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005290// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5291// to create 256-bit vectors from two other 128-bit ones.
5292static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5293 DebugLoc dl = Op.getDebugLoc();
5294 EVT ResVT = Op.getValueType();
5295
5296 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5297
5298 SDValue V1 = Op.getOperand(0);
5299 SDValue V2 = Op.getOperand(1);
5300 unsigned NumElems = ResVT.getVectorNumElements();
5301
5302 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5303 DAG.getConstant(0, MVT::i32), DAG, dl);
5304 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5305 DAG, dl);
5306}
5307
5308SDValue
5309X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005310 EVT ResVT = Op.getValueType();
5311
5312 assert(Op.getNumOperands() == 2);
5313 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5314 "Unsupported CONCAT_VECTORS for value type");
5315
5316 // We support concatenate two MMX registers and place them in a MMX register.
5317 // This is better than doing a stack convert.
5318 if (ResVT.is128BitVector())
5319 return LowerMMXCONCAT_VECTORS(Op, DAG);
5320
5321 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5322 // from two other 128-bit ones.
5323 return LowerAVXCONCAT_VECTORS(Op, DAG);
5324}
5325
Nate Begemanb9a47b82009-02-23 08:49:38 +00005326// v8i16 shuffles - Prefer shuffles in the following order:
5327// 1. [all] pshuflw, pshufhw, optional move
5328// 2. [ssse3] 1 x pshufb
5329// 3. [ssse3] 2 x pshufb + 1 x por
5330// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005331SDValue
5332X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5333 SelectionDAG &DAG) const {
5334 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005335 SDValue V1 = SVOp->getOperand(0);
5336 SDValue V2 = SVOp->getOperand(1);
5337 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005338 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005339
Nate Begemanb9a47b82009-02-23 08:49:38 +00005340 // Determine if more than 1 of the words in each of the low and high quadwords
5341 // of the result come from the same quadword of one of the two inputs. Undef
5342 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005343 unsigned LoQuad[] = { 0, 0, 0, 0 };
5344 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005345 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005346 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005347 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005348 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005349 MaskVals.push_back(EltIdx);
5350 if (EltIdx < 0) {
5351 ++Quad[0];
5352 ++Quad[1];
5353 ++Quad[2];
5354 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005355 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005356 }
5357 ++Quad[EltIdx / 4];
5358 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005359 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005360
Nate Begemanb9a47b82009-02-23 08:49:38 +00005361 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005362 unsigned MaxQuad = 1;
5363 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005364 if (LoQuad[i] > MaxQuad) {
5365 BestLoQuad = i;
5366 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005367 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005368 }
5369
Nate Begemanb9a47b82009-02-23 08:49:38 +00005370 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005371 MaxQuad = 1;
5372 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005373 if (HiQuad[i] > MaxQuad) {
5374 BestHiQuad = i;
5375 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005376 }
5377 }
5378
Nate Begemanb9a47b82009-02-23 08:49:38 +00005379 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005380 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005381 // single pshufb instruction is necessary. If There are more than 2 input
5382 // quads, disable the next transformation since it does not help SSSE3.
5383 bool V1Used = InputQuads[0] || InputQuads[1];
5384 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005385 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005386 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005387 BestLoQuad = InputQuads[0] ? 0 : 1;
5388 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005389 }
5390 if (InputQuads.count() > 2) {
5391 BestLoQuad = -1;
5392 BestHiQuad = -1;
5393 }
5394 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005395
Nate Begemanb9a47b82009-02-23 08:49:38 +00005396 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5397 // the shuffle mask. If a quad is scored as -1, that means that it contains
5398 // words from all 4 input quadwords.
5399 SDValue NewV;
5400 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005401 int MaskV[] = {
5402 BestLoQuad < 0 ? 0 : BestLoQuad,
5403 BestHiQuad < 0 ? 1 : BestHiQuad
5404 };
Eric Christopherfd179292009-08-27 18:07:15 +00005405 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005406 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5407 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5408 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005409
Nate Begemanb9a47b82009-02-23 08:49:38 +00005410 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5411 // source words for the shuffle, to aid later transformations.
5412 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005413 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005414 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005415 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005416 if (idx != (int)i)
5417 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005418 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005419 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005420 AllWordsInNewV = false;
5421 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005422 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005423
Nate Begemanb9a47b82009-02-23 08:49:38 +00005424 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5425 if (AllWordsInNewV) {
5426 for (int i = 0; i != 8; ++i) {
5427 int idx = MaskVals[i];
5428 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005429 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005430 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005431 if ((idx != i) && idx < 4)
5432 pshufhw = false;
5433 if ((idx != i) && idx > 3)
5434 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005435 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005436 V1 = NewV;
5437 V2Used = false;
5438 BestLoQuad = 0;
5439 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005440 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005441
Nate Begemanb9a47b82009-02-23 08:49:38 +00005442 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5443 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005444 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005445 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5446 unsigned TargetMask = 0;
5447 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005449 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5450 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5451 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005452 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005453 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005454 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005455 }
Eric Christopherfd179292009-08-27 18:07:15 +00005456
Nate Begemanb9a47b82009-02-23 08:49:38 +00005457 // If we have SSSE3, and all words of the result are from 1 input vector,
5458 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5459 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005460 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005461 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005462
Nate Begemanb9a47b82009-02-23 08:49:38 +00005463 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005464 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005465 // mask, and elements that come from V1 in the V2 mask, so that the two
5466 // results can be OR'd together.
5467 bool TwoInputs = V1Used && V2Used;
5468 for (unsigned i = 0; i != 8; ++i) {
5469 int EltIdx = MaskVals[i] * 2;
5470 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5472 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 continue;
5474 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5476 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005477 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005478 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005479 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005480 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005482 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005483 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005484
Nate Begemanb9a47b82009-02-23 08:49:38 +00005485 // Calculate the shuffle mask for the second input, shuffle it, and
5486 // OR it with the first shuffled input.
5487 pshufbMask.clear();
5488 for (unsigned i = 0; i != 8; ++i) {
5489 int EltIdx = MaskVals[i] * 2;
5490 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5492 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005493 continue;
5494 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5496 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005497 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005498 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005499 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005500 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 MVT::v16i8, &pshufbMask[0], 16));
5502 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005503 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005504 }
5505
5506 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5507 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005508 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005509 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005510 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005511 for (int i = 0; i != 4; ++i) {
5512 int idx = MaskVals[i];
5513 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005514 InOrder.set(i);
5515 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005516 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005517 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005518 }
5519 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005520 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005521 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005522
Craig Topperdd637ae2012-02-19 05:41:45 +00005523 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5524 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005525 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005526 NewV.getOperand(0),
5527 getShufflePSHUFLWImmediate(SVOp), DAG);
5528 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 }
Eric Christopherfd179292009-08-27 18:07:15 +00005530
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5532 // and update MaskVals with the new element order.
5533 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005534 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005535 for (unsigned i = 4; i != 8; ++i) {
5536 int idx = MaskVals[i];
5537 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 InOrder.set(i);
5539 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005540 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 }
5543 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005544 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005545 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005546
Craig Topperdd637ae2012-02-19 05:41:45 +00005547 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5548 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005549 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005550 NewV.getOperand(0),
5551 getShufflePSHUFHWImmediate(SVOp), DAG);
5552 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005553 }
Eric Christopherfd179292009-08-27 18:07:15 +00005554
Nate Begemanb9a47b82009-02-23 08:49:38 +00005555 // In case BestHi & BestLo were both -1, which means each quadword has a word
5556 // from each of the four input quadwords, calculate the InOrder bitvector now
5557 // before falling through to the insert/extract cleanup.
5558 if (BestLoQuad == -1 && BestHiQuad == -1) {
5559 NewV = V1;
5560 for (int i = 0; i != 8; ++i)
5561 if (MaskVals[i] < 0 || MaskVals[i] == i)
5562 InOrder.set(i);
5563 }
Eric Christopherfd179292009-08-27 18:07:15 +00005564
Nate Begemanb9a47b82009-02-23 08:49:38 +00005565 // The other elements are put in the right place using pextrw and pinsrw.
5566 for (unsigned i = 0; i != 8; ++i) {
5567 if (InOrder[i])
5568 continue;
5569 int EltIdx = MaskVals[i];
5570 if (EltIdx < 0)
5571 continue;
5572 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005574 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005576 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578 DAG.getIntPtrConstant(i));
5579 }
5580 return NewV;
5581}
5582
5583// v16i8 shuffles - Prefer shuffles in the following order:
5584// 1. [ssse3] 1 x pshufb
5585// 2. [ssse3] 2 x pshufb + 1 x por
5586// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5587static
Nate Begeman9008ca62009-04-27 18:41:29 +00005588SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005589 SelectionDAG &DAG,
5590 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005591 SDValue V1 = SVOp->getOperand(0);
5592 SDValue V2 = SVOp->getOperand(1);
5593 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005594 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005595
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005597 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 // present, fall back to case 3.
5599 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5600 bool V1Only = true;
5601 bool V2Only = true;
5602 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005603 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 if (EltIdx < 0)
5605 continue;
5606 if (EltIdx < 16)
5607 V2Only = false;
5608 else
5609 V1Only = false;
5610 }
Eric Christopherfd179292009-08-27 18:07:15 +00005611
Nate Begemanb9a47b82009-02-23 08:49:38 +00005612 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005613 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005615
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005617 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 //
5619 // Otherwise, we have elements from both input vectors, and must zero out
5620 // elements that come from V2 in the first mask, and V1 in the second mask
5621 // so that we can OR them together.
5622 bool TwoInputs = !(V1Only || V2Only);
5623 for (unsigned i = 0; i != 16; ++i) {
5624 int EltIdx = MaskVals[i];
5625 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 continue;
5628 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 }
5631 // If all the elements are from V2, assign it to V1 and return after
5632 // building the first pshufb.
5633 if (V2Only)
5634 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005636 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 if (!TwoInputs)
5639 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005640
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 // Calculate the shuffle mask for the second input, shuffle it, and
5642 // OR it with the first shuffled input.
5643 pshufbMask.clear();
5644 for (unsigned i = 0; i != 16; ++i) {
5645 int EltIdx = MaskVals[i];
5646 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 continue;
5649 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005653 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 MVT::v16i8, &pshufbMask[0], 16));
5655 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005656 }
Eric Christopherfd179292009-08-27 18:07:15 +00005657
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 // No SSSE3 - Calculate in place words and then fix all out of place words
5659 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5660 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005661 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5662 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 SDValue NewV = V2Only ? V2 : V1;
5664 for (int i = 0; i != 8; ++i) {
5665 int Elt0 = MaskVals[i*2];
5666 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005667
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 // This word of the result is all undef, skip it.
5669 if (Elt0 < 0 && Elt1 < 0)
5670 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005671
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 // This word of the result is already in the correct place, skip it.
5673 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5674 continue;
5675 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5676 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005677
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5679 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5680 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005681
5682 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5683 // using a single extract together, load it and store it.
5684 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005685 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005686 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005688 DAG.getIntPtrConstant(i));
5689 continue;
5690 }
5691
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005693 // source byte is not also odd, shift the extracted word left 8 bits
5694 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 DAG.getIntPtrConstant(Elt1 / 2));
5698 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005700 DAG.getConstant(8,
5701 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005702 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5704 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 }
5706 // If Elt0 is defined, extract it from the appropriate source. If the
5707 // source byte is not also even, shift the extracted word right 8 bits. If
5708 // Elt1 was also defined, OR the extracted values together before
5709 // inserting them in the result.
5710 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5713 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005715 DAG.getConstant(8,
5716 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005717 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005718 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5719 DAG.getConstant(0x00FF, MVT::i16));
5720 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 : InsElt0;
5722 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 DAG.getIntPtrConstant(i));
5725 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005726 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005727}
5728
Evan Cheng7a831ce2007-12-15 03:00:47 +00005729/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005730/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005731/// done when every pair / quad of shuffle mask elements point to elements in
5732/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005733/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005734static
Nate Begeman9008ca62009-04-27 18:41:29 +00005735SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005736 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005737 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005738 SDValue V1 = SVOp->getOperand(0);
5739 SDValue V2 = SVOp->getOperand(1);
5740 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005741 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005742 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005743 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005744 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 case MVT::v4f32: NewVT = MVT::v2f64; break;
5746 case MVT::v4i32: NewVT = MVT::v2i64; break;
5747 case MVT::v8i16: NewVT = MVT::v4i32; break;
5748 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005749 }
5750
Nate Begeman9008ca62009-04-27 18:41:29 +00005751 int Scale = NumElems / NewWidth;
5752 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005753 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005754 int StartIdx = -1;
5755 for (int j = 0; j < Scale; ++j) {
5756 int EltIdx = SVOp->getMaskElt(i+j);
5757 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005758 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005759 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005760 StartIdx = EltIdx - (EltIdx % Scale);
5761 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005762 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005763 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005764 if (StartIdx == -1)
5765 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005766 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005767 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005768 }
5769
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005770 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5771 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005772 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005773}
5774
Evan Chengd880b972008-05-09 21:53:03 +00005775/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005776///
Owen Andersone50ed302009-08-10 22:56:29 +00005777static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005778 SDValue SrcOp, SelectionDAG &DAG,
5779 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005781 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005782 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005783 LD = dyn_cast<LoadSDNode>(SrcOp);
5784 if (!LD) {
5785 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5786 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005787 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005788 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005789 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005790 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005791 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005792 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005794 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005795 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5796 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5797 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005798 SrcOp.getOperand(0)
5799 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005800 }
5801 }
5802 }
5803
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005804 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005805 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005806 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005807 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005808}
5809
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005810/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5811/// which could not be matched by any known target speficic shuffle
5812static SDValue
5813LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005814 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005815
Craig Topper8f35c132012-01-20 09:29:03 +00005816 unsigned NumElems = VT.getVectorNumElements();
5817 unsigned NumLaneElems = NumElems / 2;
5818
5819 int MinRange[2][2] = { { static_cast<int>(NumElems),
5820 static_cast<int>(NumElems) },
5821 { static_cast<int>(NumElems),
5822 static_cast<int>(NumElems) } };
5823 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5824
5825 // Collect used ranges for each source in each lane
5826 for (unsigned l = 0; l < 2; ++l) {
5827 unsigned LaneStart = l*NumLaneElems;
5828 for (unsigned i = 0; i != NumLaneElems; ++i) {
5829 int Idx = SVOp->getMaskElt(i+LaneStart);
5830 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005831 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005832
Craig Topper8f35c132012-01-20 09:29:03 +00005833 int Input = 0;
5834 if (Idx >= (int)NumElems) {
5835 Idx -= NumElems;
5836 Input = 1;
5837 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005838
Craig Topper8f35c132012-01-20 09:29:03 +00005839 if (Idx > MaxRange[l][Input])
5840 MaxRange[l][Input] = Idx;
5841 if (Idx < MinRange[l][Input])
5842 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005843 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005844 }
5845
Craig Topper8f35c132012-01-20 09:29:03 +00005846 // Make sure each range is 128-bits
5847 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5848 for (unsigned l = 0; l < 2; ++l) {
5849 for (unsigned Input = 0; Input < 2; ++Input) {
5850 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5851 continue;
5852
Craig Topperd9ec7252012-01-21 08:49:33 +00005853 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005854 ExtractIdx[l][Input] = 0;
5855 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005856 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005857 ExtractIdx[l][Input] = NumLaneElems;
5858 else
5859 return SDValue();
5860 }
5861 }
5862
5863 DebugLoc dl = SVOp->getDebugLoc();
5864 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5865 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5866
5867 SDValue Ops[2][2];
5868 for (unsigned l = 0; l < 2; ++l) {
5869 for (unsigned Input = 0; Input < 2; ++Input) {
5870 if (ExtractIdx[l][Input] >= 0)
5871 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5872 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5873 DAG, dl);
5874 else
5875 Ops[l][Input] = DAG.getUNDEF(NVT);
5876 }
5877 }
5878
5879 // Generate 128-bit shuffles
5880 SmallVector<int, 16> Mask1, Mask2;
5881 for (unsigned i = 0; i != NumLaneElems; ++i) {
5882 int Elt = SVOp->getMaskElt(i);
5883 if (Elt >= (int)NumElems) {
5884 Elt %= NumLaneElems;
5885 Elt += NumLaneElems;
5886 } else if (Elt >= 0) {
5887 Elt %= NumLaneElems;
5888 }
5889 Mask1.push_back(Elt);
5890 }
5891 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5892 int Elt = SVOp->getMaskElt(i);
5893 if (Elt >= (int)NumElems) {
5894 Elt %= NumLaneElems;
5895 Elt += NumLaneElems;
5896 } else if (Elt >= 0) {
5897 Elt %= NumLaneElems;
5898 }
5899 Mask2.push_back(Elt);
5900 }
5901
5902 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
5903 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
5904
5905 // Concatenate the result back
5906 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
5907 DAG.getConstant(0, MVT::i32), DAG, dl);
5908 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
5909 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005910}
5911
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005912/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5913/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005914static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005915LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005916 SDValue V1 = SVOp->getOperand(0);
5917 SDValue V2 = SVOp->getOperand(1);
5918 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005919 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005920
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005921 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5922
Benjamin Kramer9c683542012-01-30 15:16:21 +00005923 std::pair<int, int> Locs[4];
5924 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005925 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00005926
Evan Chengace3c172008-07-22 21:13:36 +00005927 unsigned NumHi = 0;
5928 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005929 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005930 int Idx = PermMask[i];
5931 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005932 Locs[i] = std::make_pair(-1, -1);
5933 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005934 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5935 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005936 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005937 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005938 NumLo++;
5939 } else {
5940 Locs[i] = std::make_pair(1, NumHi);
5941 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005942 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005943 NumHi++;
5944 }
5945 }
5946 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005947
Evan Chengace3c172008-07-22 21:13:36 +00005948 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005949 // If no more than two elements come from either vector. This can be
5950 // implemented with two shuffles. First shuffle gather the elements.
5951 // The second shuffle, which takes the first shuffle as both of its
5952 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005953 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005954
Benjamin Kramer9c683542012-01-30 15:16:21 +00005955 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00005956
Benjamin Kramer9c683542012-01-30 15:16:21 +00005957 for (unsigned i = 0; i != 4; ++i)
5958 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00005959 unsigned Idx = (i < 2) ? 0 : 4;
5960 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005961 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005962 }
Evan Chengace3c172008-07-22 21:13:36 +00005963
Nate Begeman9008ca62009-04-27 18:41:29 +00005964 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005965 } else if (NumLo == 3 || NumHi == 3) {
5966 // Otherwise, we must have three elements from one vector, call it X, and
5967 // one element from the other, call it Y. First, use a shufps to build an
5968 // intermediate vector with the one element from Y and the element from X
5969 // that will be in the same half in the final destination (the indexes don't
5970 // matter). Then, use a shufps to build the final vector, taking the half
5971 // containing the element from Y from the intermediate, and the other half
5972 // from X.
5973 if (NumHi == 3) {
5974 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00005975 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005976 std::swap(V1, V2);
5977 }
5978
5979 // Find the element from V2.
5980 unsigned HiIndex;
5981 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005982 int Val = PermMask[HiIndex];
5983 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005984 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005985 if (Val >= 4)
5986 break;
5987 }
5988
Nate Begeman9008ca62009-04-27 18:41:29 +00005989 Mask1[0] = PermMask[HiIndex];
5990 Mask1[1] = -1;
5991 Mask1[2] = PermMask[HiIndex^1];
5992 Mask1[3] = -1;
5993 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005994
5995 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005996 Mask1[0] = PermMask[0];
5997 Mask1[1] = PermMask[1];
5998 Mask1[2] = HiIndex & 1 ? 6 : 4;
5999 Mask1[3] = HiIndex & 1 ? 4 : 6;
6000 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006001 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006002 Mask1[0] = HiIndex & 1 ? 2 : 0;
6003 Mask1[1] = HiIndex & 1 ? 0 : 2;
6004 Mask1[2] = PermMask[2];
6005 Mask1[3] = PermMask[3];
6006 if (Mask1[2] >= 0)
6007 Mask1[2] += 4;
6008 if (Mask1[3] >= 0)
6009 Mask1[3] += 4;
6010 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006011 }
Evan Chengace3c172008-07-22 21:13:36 +00006012 }
6013
6014 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006015 int LoMask[] = { -1, -1, -1, -1 };
6016 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006017
Benjamin Kramer9c683542012-01-30 15:16:21 +00006018 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006019 unsigned MaskIdx = 0;
6020 unsigned LoIdx = 0;
6021 unsigned HiIdx = 2;
6022 for (unsigned i = 0; i != 4; ++i) {
6023 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006024 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006025 MaskIdx = 1;
6026 LoIdx = 0;
6027 HiIdx = 2;
6028 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006029 int Idx = PermMask[i];
6030 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006031 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006032 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006033 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006034 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006035 LoIdx++;
6036 } else {
6037 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006038 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006039 HiIdx++;
6040 }
6041 }
6042
Nate Begeman9008ca62009-04-27 18:41:29 +00006043 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6044 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006045 int MaskOps[] = { -1, -1, -1, -1 };
6046 for (unsigned i = 0; i != 4; ++i)
6047 if (Locs[i].first != -1)
6048 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006049 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006050}
6051
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006052static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006053 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006054 V = V.getOperand(0);
6055 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6056 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006057 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6058 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6059 // BUILD_VECTOR (load), undef
6060 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006061 if (MayFoldLoad(V))
6062 return true;
6063 return false;
6064}
6065
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006066// FIXME: the version above should always be used. Since there's
6067// a bug where several vector shuffles can't be folded because the
6068// DAG is not updated during lowering and a node claims to have two
6069// uses while it only has one, use this version, and let isel match
6070// another instruction if the load really happens to have more than
6071// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006072// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006073static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006074 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006075 V = V.getOperand(0);
6076 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6077 V = V.getOperand(0);
6078 if (ISD::isNormalLoad(V.getNode()))
6079 return true;
6080 return false;
6081}
6082
6083/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6084/// a vector extract, and if both can be later optimized into a single load.
6085/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6086/// here because otherwise a target specific shuffle node is going to be
6087/// emitted for this shuffle, and the optimization not done.
6088/// FIXME: This is probably not the best approach, but fix the problem
6089/// until the right path is decided.
6090static
6091bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6092 const TargetLowering &TLI) {
6093 EVT VT = V.getValueType();
6094 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6095
6096 // Be sure that the vector shuffle is present in a pattern like this:
6097 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6098 if (!V.hasOneUse())
6099 return false;
6100
6101 SDNode *N = *V.getNode()->use_begin();
6102 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6103 return false;
6104
6105 SDValue EltNo = N->getOperand(1);
6106 if (!isa<ConstantSDNode>(EltNo))
6107 return false;
6108
6109 // If the bit convert changed the number of elements, it is unsafe
6110 // to examine the mask.
6111 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006112 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006113 EVT SrcVT = V.getOperand(0).getValueType();
6114 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6115 return false;
6116 V = V.getOperand(0);
6117 HasShuffleIntoBitcast = true;
6118 }
6119
6120 // Select the input vector, guarding against out of range extract vector.
6121 unsigned NumElems = VT.getVectorNumElements();
6122 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6123 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6124 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6125
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006126 // If we are accessing the upper part of a YMM register
6127 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6128 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6129 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006130 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006131 return false;
6132
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006133 // Skip one more bit_convert if necessary
Craig Topper2dcd7182012-02-13 04:30:38 +00006134 if (V.getOpcode() == ISD::BITCAST) {
6135 if (!V.hasOneUse())
6136 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006137 V = V.getOperand(0);
Craig Topper2dcd7182012-02-13 04:30:38 +00006138 }
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006139
Craig Toppera51bb3a2012-01-02 08:46:48 +00006140 if (!ISD::isNormalLoad(V.getNode()))
6141 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006142
Craig Toppera51bb3a2012-01-02 08:46:48 +00006143 // Is the original load suitable?
6144 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006145
Craig Toppera51bb3a2012-01-02 08:46:48 +00006146 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6147 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006148
Craig Toppera51bb3a2012-01-02 08:46:48 +00006149 if (!HasShuffleIntoBitcast)
6150 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006151
Craig Toppera51bb3a2012-01-02 08:46:48 +00006152 // If there's a bitcast before the shuffle, check if the load type and
6153 // alignment is valid.
6154 unsigned Align = LN0->getAlignment();
6155 unsigned NewAlign =
6156 TLI.getTargetData()->getABITypeAlignment(
6157 VT.getTypeForEVT(*DAG.getContext()));
6158
6159 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6160 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006161
6162 return true;
6163}
6164
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006165static
Evan Cheng835580f2010-10-07 20:50:20 +00006166SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6167 EVT VT = Op.getValueType();
6168
6169 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006170 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6171 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006172 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6173 V1, DAG));
6174}
6175
6176static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006177SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006178 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006179 SDValue V1 = Op.getOperand(0);
6180 SDValue V2 = Op.getOperand(1);
6181 EVT VT = Op.getValueType();
6182
6183 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6184
Craig Topper1accb7e2012-01-10 06:54:16 +00006185 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006186 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6187
Evan Cheng0899f5c2011-08-31 02:05:24 +00006188 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6189 return DAG.getNode(ISD::BITCAST, dl, VT,
6190 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6191 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6192 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006193}
6194
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006195static
6196SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6197 SDValue V1 = Op.getOperand(0);
6198 SDValue V2 = Op.getOperand(1);
6199 EVT VT = Op.getValueType();
6200
6201 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6202 "unsupported shuffle type");
6203
6204 if (V2.getOpcode() == ISD::UNDEF)
6205 V2 = V1;
6206
6207 // v4i32 or v4f32
6208 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6209}
6210
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006211static
Craig Topper1accb7e2012-01-10 06:54:16 +00006212SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006213 SDValue V1 = Op.getOperand(0);
6214 SDValue V2 = Op.getOperand(1);
6215 EVT VT = Op.getValueType();
6216 unsigned NumElems = VT.getVectorNumElements();
6217
6218 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6219 // operand of these instructions is only memory, so check if there's a
6220 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6221 // same masks.
6222 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006223
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006224 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006225 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006226 CanFoldLoad = true;
6227
6228 // When V1 is a load, it can be folded later into a store in isel, example:
6229 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6230 // turns into:
6231 // (MOVLPSmr addr:$src1, VR128:$src2)
6232 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006233 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006234 CanFoldLoad = true;
6235
Dan Gohman65fd6562011-11-03 21:49:52 +00006236 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006237 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006238 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006239 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6240
6241 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006242 // If we don't care about the second element, procede to use movss.
6243 if (SVOp->getMaskElt(1) != -1)
6244 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006245 }
6246
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006247 // movl and movlp will both match v2i64, but v2i64 is never matched by
6248 // movl earlier because we make it strict to avoid messing with the movlp load
6249 // folding logic (see the code above getMOVLP call). Match it here then,
6250 // this is horrible, but will stay like this until we move all shuffle
6251 // matching to x86 specific nodes. Note that for the 1st condition all
6252 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006253 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006254 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6255 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006256 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006257 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006258 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006259 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006260
6261 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6262
6263 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006264 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006265 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006266}
6267
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006268static
6269SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006270 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006271 const X86Subtarget *Subtarget) {
6272 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6273 EVT VT = Op.getValueType();
6274 DebugLoc dl = Op.getDebugLoc();
6275 SDValue V1 = Op.getOperand(0);
6276 SDValue V2 = Op.getOperand(1);
6277
6278 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006279 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006280
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006281 // Handle splat operations
6282 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006283 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006284 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006285 // Special case, this is the only place now where it's allowed to return
6286 // a vector_shuffle operation without using a target specific node, because
6287 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6288 // this be moved to DAGCombine instead?
6289 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006290 return Op;
6291
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006292 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006293 SDValue LD = isVectorBroadcast(Op, Subtarget);
6294 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006295 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006296
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006297 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006298 if ((Size == 128 && NumElem <= 4) ||
6299 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006300 return SDValue();
6301
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006302 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006303 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006304 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006305
6306 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6307 // do it!
6308 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6309 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6310 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006311 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006312 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006313 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006314 // FIXME: Figure out a cleaner way to do this.
6315 // Try to make use of movq to zero out the top part.
6316 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6317 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6318 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006319 EVT NewVT = NewOp.getValueType();
6320 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6321 NewVT, true, false))
6322 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006323 DAG, Subtarget, dl);
6324 }
6325 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6326 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006327 if (NewOp.getNode()) {
6328 EVT NewVT = NewOp.getValueType();
6329 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6330 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6331 DAG, Subtarget, dl);
6332 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006333 }
6334 }
6335 return SDValue();
6336}
6337
Dan Gohman475871a2008-07-27 21:46:04 +00006338SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006339X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006340 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006341 SDValue V1 = Op.getOperand(0);
6342 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006343 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006344 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006345 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006346 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006347 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006348 bool V1IsSplat = false;
6349 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006350 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006351 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006352 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006353 MachineFunction &MF = DAG.getMachineFunction();
6354 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006355
Craig Topper3426a3e2011-11-14 06:46:21 +00006356 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006357
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006358 if (V1IsUndef && V2IsUndef)
6359 return DAG.getUNDEF(VT);
6360
6361 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006362
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006363 // Vector shuffle lowering takes 3 steps:
6364 //
6365 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6366 // narrowing and commutation of operands should be handled.
6367 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6368 // shuffle nodes.
6369 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6370 // so the shuffle can be broken into other shuffles and the legalizer can
6371 // try the lowering again.
6372 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006373 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006374 // be matched during isel, all of them must be converted to a target specific
6375 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006376
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006377 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6378 // narrowing and commutation of operands should be handled. The actual code
6379 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006380 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006381 if (NewOp.getNode())
6382 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006383
Craig Topper5aaffa82012-02-19 02:53:47 +00006384 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6385
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006386 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6387 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006388 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006389 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006390 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006391 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006392
Craig Topperdd637ae2012-02-19 05:41:45 +00006393 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006394 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006395 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006396
Craig Topperdd637ae2012-02-19 05:41:45 +00006397 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006398 return getMOVHighToLow(Op, dl, DAG);
6399
6400 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006401 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006402 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006403 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006404
Craig Topper5aaffa82012-02-19 02:53:47 +00006405 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006406 // The actual implementation will match the mask in the if above and then
6407 // during isel it can match several different instructions, not only pshufd
6408 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006409 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6410 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006411
Craig Topper5aaffa82012-02-19 02:53:47 +00006412 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006413
Craig Topperdbd98a42012-02-07 06:28:42 +00006414 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6415 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6416
Craig Topper1accb7e2012-01-10 06:54:16 +00006417 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006418 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6419
Craig Topperb3982da2011-12-31 23:50:21 +00006420 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006421 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006422 }
Eric Christopherfd179292009-08-27 18:07:15 +00006423
Evan Chengf26ffe92008-05-29 08:22:04 +00006424 // Check if this can be converted into a logical shift.
6425 bool isLeft = false;
6426 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006427 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006428 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006429 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006430 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006431 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006432 EVT EltVT = VT.getVectorElementType();
6433 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006434 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006435 }
Eric Christopherfd179292009-08-27 18:07:15 +00006436
Craig Topper5aaffa82012-02-19 02:53:47 +00006437 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006438 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006439 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006440 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006441 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006442 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6443
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006444 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006445 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6446 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006447 }
Eric Christopherfd179292009-08-27 18:07:15 +00006448
Nate Begeman9008ca62009-04-27 18:41:29 +00006449 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006450 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006451 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006452
Craig Topperdd637ae2012-02-19 05:41:45 +00006453 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006454 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006455
Craig Topperdd637ae2012-02-19 05:41:45 +00006456 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006457 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006458
Craig Topperdd637ae2012-02-19 05:41:45 +00006459 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006460 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006461
Craig Topperdd637ae2012-02-19 05:41:45 +00006462 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006463 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006464
Craig Topperdd637ae2012-02-19 05:41:45 +00006465 if (ShouldXformToMOVHLPS(M, VT) ||
6466 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006467 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006468
Evan Chengf26ffe92008-05-29 08:22:04 +00006469 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006470 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006471 EVT EltVT = VT.getVectorElementType();
6472 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006473 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006474 }
Eric Christopherfd179292009-08-27 18:07:15 +00006475
Evan Cheng9eca5e82006-10-25 21:49:50 +00006476 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006477 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6478 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006479 V1IsSplat = isSplatVector(V1.getNode());
6480 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006481
Chris Lattner8a594482007-11-25 00:24:49 +00006482 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006483 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6484 CommuteVectorShuffleMask(M, NumElems);
6485 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006486 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006487 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006488 }
6489
Craig Topperbeabc6c2011-12-05 06:56:46 +00006490 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006491 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006492 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006493 return V1;
6494 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6495 // the instruction selector will not match, so get a canonical MOVL with
6496 // swapped operands to undo the commute.
6497 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006498 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006499
Craig Topperbeabc6c2011-12-05 06:56:46 +00006500 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006501 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006502
Craig Topperbeabc6c2011-12-05 06:56:46 +00006503 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006504 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006505
Evan Cheng9bbbb982006-10-25 20:48:19 +00006506 if (V2IsSplat) {
6507 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006508 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006509 // new vector_shuffle with the corrected mask.p
6510 SmallVector<int, 8> NewMask(M.begin(), M.end());
6511 NormalizeMask(NewMask, NumElems);
6512 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6513 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6514 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6515 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006516 }
6517 }
6518
Evan Cheng9eca5e82006-10-25 21:49:50 +00006519 if (Commuted) {
6520 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006521 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006522 CommuteVectorShuffleMask(M, NumElems);
6523 std::swap(V1, V2);
6524 std::swap(V1IsSplat, V2IsSplat);
6525 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006526
Craig Topper39a9e482012-02-11 06:24:48 +00006527 if (isUNPCKLMask(M, VT, HasAVX2))
6528 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006529
Craig Topper39a9e482012-02-11 06:24:48 +00006530 if (isUNPCKHMask(M, VT, HasAVX2))
6531 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006532 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006533
Nate Begeman9008ca62009-04-27 18:41:29 +00006534 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006535 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006536 return CommuteVectorShuffle(SVOp, DAG);
6537
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006538 // The checks below are all present in isShuffleMaskLegal, but they are
6539 // inlined here right now to enable us to directly emit target specific
6540 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006541
Craig Topper0e2037b2012-01-20 05:53:00 +00006542 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006543 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006544 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006545 DAG);
6546
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006547 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6548 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006549 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006550 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006551 }
6552
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006553 if (isPSHUFHWMask(M, VT))
6554 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006555 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006556 DAG);
6557
6558 if (isPSHUFLWMask(M, VT))
6559 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006560 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006561 DAG);
6562
Craig Topper1a7700a2012-01-19 08:19:12 +00006563 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006564 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006565 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006566
Craig Topper94438ba2011-12-16 08:06:31 +00006567 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006568 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006569 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006570 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006571
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006572 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006573 // Generate target specific nodes for 128 or 256-bit shuffles only
6574 // supported in the AVX instruction set.
6575 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006576
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006577 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006578 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006579 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6580
Craig Topper70b883b2011-11-28 10:14:51 +00006581 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006582 if (isVPERMILPMask(M, VT, HasAVX)) {
6583 if (HasAVX2 && VT == MVT::v8i32)
6584 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006585 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006586 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006587 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006588 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006589
Craig Topper70b883b2011-11-28 10:14:51 +00006590 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006591 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006592 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006593 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006594
6595 //===--------------------------------------------------------------------===//
6596 // Since no target specific shuffle was selected for this generic one,
6597 // lower it into other known shuffles. FIXME: this isn't true yet, but
6598 // this is the plan.
6599 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006600
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006601 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6602 if (VT == MVT::v8i16) {
6603 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6604 if (NewOp.getNode())
6605 return NewOp;
6606 }
6607
6608 if (VT == MVT::v16i8) {
6609 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6610 if (NewOp.getNode())
6611 return NewOp;
6612 }
6613
6614 // Handle all 128-bit wide vectors with 4 elements, and match them with
6615 // several different shuffle types.
6616 if (NumElems == 4 && VT.getSizeInBits() == 128)
6617 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6618
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006619 // Handle general 256-bit shuffles
6620 if (VT.is256BitVector())
6621 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6622
Dan Gohman475871a2008-07-27 21:46:04 +00006623 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006624}
6625
Dan Gohman475871a2008-07-27 21:46:04 +00006626SDValue
6627X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006628 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006629 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006630 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006631
6632 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6633 return SDValue();
6634
Duncan Sands83ec4b62008-06-06 12:08:01 +00006635 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006636 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006637 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006638 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006639 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006640 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006641 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006642 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6643 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6644 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006645 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6646 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006647 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006648 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006649 Op.getOperand(0)),
6650 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006651 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006652 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006653 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006654 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006655 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006657 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6658 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006659 // result has a single use which is a store or a bitcast to i32. And in
6660 // the case of a store, it's not worth it if the index is a constant 0,
6661 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006662 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006663 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006664 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006665 if ((User->getOpcode() != ISD::STORE ||
6666 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6667 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006668 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006670 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006672 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006673 Op.getOperand(0)),
6674 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006675 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006676 } else if (VT == MVT::i32 || VT == MVT::i64) {
6677 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006678 if (isa<ConstantSDNode>(Op.getOperand(1)))
6679 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006680 }
Dan Gohman475871a2008-07-27 21:46:04 +00006681 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006682}
6683
6684
Dan Gohman475871a2008-07-27 21:46:04 +00006685SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006686X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6687 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006688 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006689 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006690
David Greene74a579d2011-02-10 16:57:36 +00006691 SDValue Vec = Op.getOperand(0);
6692 EVT VecVT = Vec.getValueType();
6693
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006694 // If this is a 256-bit vector result, first extract the 128-bit vector and
6695 // then extract the element from the 128-bit vector.
6696 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006697 DebugLoc dl = Op.getNode()->getDebugLoc();
6698 unsigned NumElems = VecVT.getVectorNumElements();
6699 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006700 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6701
6702 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006703 bool Upper = IdxVal >= NumElems/2;
6704 Vec = Extract128BitVector(Vec,
6705 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006706
David Greene74a579d2011-02-10 16:57:36 +00006707 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006708 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006709 }
6710
6711 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6712
Craig Topperd0a31172012-01-10 06:37:29 +00006713 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006714 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006715 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006716 return Res;
6717 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006718
Owen Andersone50ed302009-08-10 22:56:29 +00006719 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006720 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006721 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006722 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006723 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006724 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006725 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006726 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6727 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006728 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006730 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006731 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006732 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006733 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006734 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006735 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006736 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006737 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006738 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006739 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006740 if (Idx == 0)
6741 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006742
Evan Cheng0db9fe62006-04-25 20:13:52 +00006743 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006744 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006745 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006746 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006747 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006748 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006749 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006750 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006751 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6752 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6753 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006754 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006755 if (Idx == 0)
6756 return Op;
6757
6758 // UNPCKHPD the element to the lowest double word, then movsd.
6759 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6760 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006761 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006762 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006763 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006764 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006765 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006766 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006767 }
6768
Dan Gohman475871a2008-07-27 21:46:04 +00006769 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006770}
6771
Dan Gohman475871a2008-07-27 21:46:04 +00006772SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006773X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6774 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006775 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006776 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006777 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006778
Dan Gohman475871a2008-07-27 21:46:04 +00006779 SDValue N0 = Op.getOperand(0);
6780 SDValue N1 = Op.getOperand(1);
6781 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006782
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006783 if (VT.getSizeInBits() == 256)
6784 return SDValue();
6785
Dan Gohman8a55ce42009-09-23 21:02:20 +00006786 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006787 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006788 unsigned Opc;
6789 if (VT == MVT::v8i16)
6790 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006791 else if (VT == MVT::v16i8)
6792 Opc = X86ISD::PINSRB;
6793 else
6794 Opc = X86ISD::PINSRB;
6795
Nate Begeman14d12ca2008-02-11 04:19:36 +00006796 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6797 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 if (N1.getValueType() != MVT::i32)
6799 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6800 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006801 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006802 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006803 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006804 // Bits [7:6] of the constant are the source select. This will always be
6805 // zero here. The DAG Combiner may combine an extract_elt index into these
6806 // bits. For example (insert (extract, 3), 2) could be matched by putting
6807 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006808 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006809 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006810 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006811 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006812 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006813 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006814 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006815 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006816 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6817 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006818 // PINSR* works with constant index.
6819 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006820 }
Dan Gohman475871a2008-07-27 21:46:04 +00006821 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006822}
6823
Dan Gohman475871a2008-07-27 21:46:04 +00006824SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006825X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006826 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006827 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006828
David Greene6b381262011-02-09 15:32:06 +00006829 DebugLoc dl = Op.getDebugLoc();
6830 SDValue N0 = Op.getOperand(0);
6831 SDValue N1 = Op.getOperand(1);
6832 SDValue N2 = Op.getOperand(2);
6833
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006834 // If this is a 256-bit vector result, first extract the 128-bit vector,
6835 // insert the element into the extracted half and then place it back.
6836 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006837 if (!isa<ConstantSDNode>(N2))
6838 return SDValue();
6839
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006840 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006841 unsigned NumElems = VT.getVectorNumElements();
6842 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006843 bool Upper = IdxVal >= NumElems/2;
6844 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6845 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006846
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006847 // Insert the element into the desired half.
6848 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6849 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006850
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006851 // Insert the changed part back to the 256-bit vector
6852 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006853 }
6854
Craig Topperd0a31172012-01-10 06:37:29 +00006855 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006856 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6857
Dan Gohman8a55ce42009-09-23 21:02:20 +00006858 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006859 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006860
Dan Gohman8a55ce42009-09-23 21:02:20 +00006861 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006862 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6863 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006864 if (N1.getValueType() != MVT::i32)
6865 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6866 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006867 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006868 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006869 }
Dan Gohman475871a2008-07-27 21:46:04 +00006870 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006871}
6872
Dan Gohman475871a2008-07-27 21:46:04 +00006873SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006874X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006875 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006876 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006877 EVT OpVT = Op.getValueType();
6878
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006879 // If this is a 256-bit vector result, first insert into a 128-bit
6880 // vector and then insert into the 256-bit vector.
6881 if (OpVT.getSizeInBits() > 128) {
6882 // Insert into a 128-bit vector.
6883 EVT VT128 = EVT::getVectorVT(*Context,
6884 OpVT.getVectorElementType(),
6885 OpVT.getVectorNumElements() / 2);
6886
6887 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6888
6889 // Insert the 128-bit vector.
6890 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6891 DAG.getConstant(0, MVT::i32),
6892 DAG, dl);
6893 }
6894
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006895 if (Op.getValueType() == MVT::v1i64 &&
6896 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006897 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006898
Owen Anderson825b72b2009-08-11 20:47:22 +00006899 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006900 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6901 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006902 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006903 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006904}
6905
David Greene91585092011-01-26 15:38:49 +00006906// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6907// a simple subregister reference or explicit instructions to grab
6908// upper bits of a vector.
6909SDValue
6910X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6911 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006912 DebugLoc dl = Op.getNode()->getDebugLoc();
6913 SDValue Vec = Op.getNode()->getOperand(0);
6914 SDValue Idx = Op.getNode()->getOperand(1);
6915
6916 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6917 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6918 return Extract128BitVector(Vec, Idx, DAG, dl);
6919 }
David Greene91585092011-01-26 15:38:49 +00006920 }
6921 return SDValue();
6922}
6923
David Greenecfe33c42011-01-26 19:13:22 +00006924// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6925// simple superregister reference or explicit instructions to insert
6926// the upper bits of a vector.
6927SDValue
6928X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6929 if (Subtarget->hasAVX()) {
6930 DebugLoc dl = Op.getNode()->getDebugLoc();
6931 SDValue Vec = Op.getNode()->getOperand(0);
6932 SDValue SubVec = Op.getNode()->getOperand(1);
6933 SDValue Idx = Op.getNode()->getOperand(2);
6934
6935 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6936 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006937 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006938 }
6939 }
6940 return SDValue();
6941}
6942
Bill Wendling056292f2008-09-16 21:48:12 +00006943// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6944// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6945// one of the above mentioned nodes. It has to be wrapped because otherwise
6946// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6947// be used to form addressing mode. These wrapped nodes will be selected
6948// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006949SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006950X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006951 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006952
Chris Lattner41621a22009-06-26 19:22:52 +00006953 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6954 // global base reg.
6955 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006956 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006957 CodeModel::Model M = getTargetMachine().getCodeModel();
6958
Chris Lattner4f066492009-07-11 20:29:19 +00006959 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006960 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006961 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006962 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006963 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006964 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006965 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006966
Evan Cheng1606e8e2009-03-13 07:51:59 +00006967 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006968 CP->getAlignment(),
6969 CP->getOffset(), OpFlag);
6970 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006971 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006972 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006973 if (OpFlag) {
6974 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006975 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006976 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006977 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006978 }
6979
6980 return Result;
6981}
6982
Dan Gohmand858e902010-04-17 15:26:15 +00006983SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006984 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006985
Chris Lattner18c59872009-06-27 04:16:01 +00006986 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6987 // global base reg.
6988 unsigned char OpFlag = 0;
6989 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006990 CodeModel::Model M = getTargetMachine().getCodeModel();
6991
Chris Lattner4f066492009-07-11 20:29:19 +00006992 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006993 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006994 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006995 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006996 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006997 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006998 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006999
Chris Lattner18c59872009-06-27 04:16:01 +00007000 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7001 OpFlag);
7002 DebugLoc DL = JT->getDebugLoc();
7003 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007004
Chris Lattner18c59872009-06-27 04:16:01 +00007005 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007006 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007007 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7008 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007009 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007010 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007011
Chris Lattner18c59872009-06-27 04:16:01 +00007012 return Result;
7013}
7014
7015SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007016X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007017 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007018
Chris Lattner18c59872009-06-27 04:16:01 +00007019 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7020 // global base reg.
7021 unsigned char OpFlag = 0;
7022 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007023 CodeModel::Model M = getTargetMachine().getCodeModel();
7024
Chris Lattner4f066492009-07-11 20:29:19 +00007025 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007026 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7027 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7028 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007029 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007030 } else if (Subtarget->isPICStyleGOT()) {
7031 OpFlag = X86II::MO_GOT;
7032 } else if (Subtarget->isPICStyleStubPIC()) {
7033 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7034 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7035 OpFlag = X86II::MO_DARWIN_NONLAZY;
7036 }
Eric Christopherfd179292009-08-27 18:07:15 +00007037
Chris Lattner18c59872009-06-27 04:16:01 +00007038 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007039
Chris Lattner18c59872009-06-27 04:16:01 +00007040 DebugLoc DL = Op.getDebugLoc();
7041 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007042
7043
Chris Lattner18c59872009-06-27 04:16:01 +00007044 // With PIC, the address is actually $g + Offset.
7045 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007046 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007047 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7048 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007049 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007050 Result);
7051 }
Eric Christopherfd179292009-08-27 18:07:15 +00007052
Eli Friedman586272d2011-08-11 01:48:05 +00007053 // For symbols that require a load from a stub to get the address, emit the
7054 // load.
7055 if (isGlobalStubReference(OpFlag))
7056 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007057 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007058
Chris Lattner18c59872009-06-27 04:16:01 +00007059 return Result;
7060}
7061
Dan Gohman475871a2008-07-27 21:46:04 +00007062SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007063X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007064 // Create the TargetBlockAddressAddress node.
7065 unsigned char OpFlags =
7066 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007067 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007068 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007069 DebugLoc dl = Op.getDebugLoc();
7070 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7071 /*isTarget=*/true, OpFlags);
7072
Dan Gohmanf705adb2009-10-30 01:28:02 +00007073 if (Subtarget->isPICStyleRIPRel() &&
7074 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007075 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7076 else
7077 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007078
Dan Gohman29cbade2009-11-20 23:18:13 +00007079 // With PIC, the address is actually $g + Offset.
7080 if (isGlobalRelativeToPICBase(OpFlags)) {
7081 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7082 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7083 Result);
7084 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007085
7086 return Result;
7087}
7088
7089SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007090X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007091 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007092 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007093 // Create the TargetGlobalAddress node, folding in the constant
7094 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007095 unsigned char OpFlags =
7096 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007097 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007098 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007099 if (OpFlags == X86II::MO_NO_FLAG &&
7100 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007101 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007102 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007103 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007104 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007105 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007106 }
Eric Christopherfd179292009-08-27 18:07:15 +00007107
Chris Lattner4f066492009-07-11 20:29:19 +00007108 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007109 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007110 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7111 else
7112 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007113
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007114 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007115 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007116 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7117 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007118 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007119 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007120
Chris Lattner36c25012009-07-10 07:34:39 +00007121 // For globals that require a load from a stub to get the address, emit the
7122 // load.
7123 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007124 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007125 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007126
Dan Gohman6520e202008-10-18 02:06:02 +00007127 // If there was a non-zero offset that we didn't fold, create an explicit
7128 // addition for it.
7129 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007130 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007131 DAG.getConstant(Offset, getPointerTy()));
7132
Evan Cheng0db9fe62006-04-25 20:13:52 +00007133 return Result;
7134}
7135
Evan Chengda43bcf2008-09-24 00:05:32 +00007136SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007137X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007138 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007139 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007140 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007141}
7142
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007143static SDValue
7144GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007145 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007146 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007147 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007148 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007149 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007150 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007151 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007152 GA->getOffset(),
7153 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007154 if (InFlag) {
7155 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007156 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007157 } else {
7158 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007159 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007160 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007161
7162 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007163 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007164
Rafael Espindola15f1b662009-04-24 12:59:40 +00007165 SDValue Flag = Chain.getValue(1);
7166 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007167}
7168
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007169// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007170static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007171LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007172 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007173 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007174 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7175 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007176 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007177 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007178 InFlag = Chain.getValue(1);
7179
Chris Lattnerb903bed2009-06-26 21:20:29 +00007180 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007181}
7182
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007183// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007184static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007185LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007186 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007187 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7188 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007189}
7190
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007191// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7192// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007193static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007194 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007195 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007196 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007197
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007198 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7199 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7200 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007201
Michael J. Spencerec38de22010-10-10 22:04:20 +00007202 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007203 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007204 MachinePointerInfo(Ptr),
7205 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007206
Chris Lattnerb903bed2009-06-26 21:20:29 +00007207 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007208 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7209 // initialexec.
7210 unsigned WrapperKind = X86ISD::Wrapper;
7211 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007212 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007213 } else if (is64Bit) {
7214 assert(model == TLSModel::InitialExec);
7215 OperandFlags = X86II::MO_GOTTPOFF;
7216 WrapperKind = X86ISD::WrapperRIP;
7217 } else {
7218 assert(model == TLSModel::InitialExec);
7219 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007220 }
Eric Christopherfd179292009-08-27 18:07:15 +00007221
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007222 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7223 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007224 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007225 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007226 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007227 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007228
Rafael Espindola9a580232009-02-27 13:37:18 +00007229 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007230 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007231 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007232
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007233 // The address of the thread local variable is the add of the thread
7234 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007235 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007236}
7237
Dan Gohman475871a2008-07-27 21:46:04 +00007238SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007239X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007240
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007241 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007242 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007243
Eric Christopher30ef0e52010-06-03 04:07:48 +00007244 if (Subtarget->isTargetELF()) {
7245 // TODO: implement the "local dynamic" model
7246 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007247
Eric Christopher30ef0e52010-06-03 04:07:48 +00007248 // If GV is an alias then use the aliasee for determining
7249 // thread-localness.
7250 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7251 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007252
7253 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007254 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007255
Eric Christopher30ef0e52010-06-03 04:07:48 +00007256 switch (model) {
7257 case TLSModel::GeneralDynamic:
7258 case TLSModel::LocalDynamic: // not implemented
7259 if (Subtarget->is64Bit())
7260 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7261 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007262
Eric Christopher30ef0e52010-06-03 04:07:48 +00007263 case TLSModel::InitialExec:
7264 case TLSModel::LocalExec:
7265 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7266 Subtarget->is64Bit());
7267 }
7268 } else if (Subtarget->isTargetDarwin()) {
7269 // Darwin only has one model of TLS. Lower to that.
7270 unsigned char OpFlag = 0;
7271 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7272 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007273
Eric Christopher30ef0e52010-06-03 04:07:48 +00007274 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7275 // global base reg.
7276 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7277 !Subtarget->is64Bit();
7278 if (PIC32)
7279 OpFlag = X86II::MO_TLVP_PIC_BASE;
7280 else
7281 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007282 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007283 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007284 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007285 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007286 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007287
Eric Christopher30ef0e52010-06-03 04:07:48 +00007288 // With PIC32, the address is actually $g + Offset.
7289 if (PIC32)
7290 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7291 DAG.getNode(X86ISD::GlobalBaseReg,
7292 DebugLoc(), getPointerTy()),
7293 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007294
Eric Christopher30ef0e52010-06-03 04:07:48 +00007295 // Lowering the machine isd will make sure everything is in the right
7296 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007297 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007298 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007299 SDValue Args[] = { Chain, Offset };
7300 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007301
Eric Christopher30ef0e52010-06-03 04:07:48 +00007302 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7303 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7304 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007305
Eric Christopher30ef0e52010-06-03 04:07:48 +00007306 // And our return value (tls address) is in the standard call return value
7307 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007308 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007309 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7310 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007311 } else if (Subtarget->isTargetWindows()) {
7312 // Just use the implicit TLS architecture
7313 // Need to generate someting similar to:
7314 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7315 // ; from TEB
7316 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7317 // mov rcx, qword [rdx+rcx*8]
7318 // mov eax, .tls$:tlsvar
7319 // [rax+rcx] contains the address
7320 // Windows 64bit: gs:0x58
7321 // Windows 32bit: fs:__tls_array
7322
7323 // If GV is an alias then use the aliasee for determining
7324 // thread-localness.
7325 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7326 GV = GA->resolveAliasedGlobal(false);
7327 DebugLoc dl = GA->getDebugLoc();
7328 SDValue Chain = DAG.getEntryNode();
7329
7330 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7331 // %gs:0x58 (64-bit).
7332 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7333 ? Type::getInt8PtrTy(*DAG.getContext(),
7334 256)
7335 : Type::getInt32PtrTy(*DAG.getContext(),
7336 257));
7337
7338 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7339 Subtarget->is64Bit()
7340 ? DAG.getIntPtrConstant(0x58)
7341 : DAG.getExternalSymbol("_tls_array",
7342 getPointerTy()),
7343 MachinePointerInfo(Ptr),
7344 false, false, false, 0);
7345
7346 // Load the _tls_index variable
7347 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7348 if (Subtarget->is64Bit())
7349 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7350 IDX, MachinePointerInfo(), MVT::i32,
7351 false, false, 0);
7352 else
7353 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7354 false, false, false, 0);
7355
7356 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7357 getPointerTy());
7358 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7359
7360 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7361 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7362 false, false, false, 0);
7363
7364 // Get the offset of start of .tls section
7365 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7366 GA->getValueType(0),
7367 GA->getOffset(), X86II::MO_SECREL);
7368 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7369
7370 // The address of the thread local variable is the add of the thread
7371 // pointer with the offset of the variable.
7372 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007373 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007374
David Blaikie4d6ccb52012-01-20 21:51:11 +00007375 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007376}
7377
Evan Cheng0db9fe62006-04-25 20:13:52 +00007378
Chad Rosierb90d2a92012-01-03 23:19:12 +00007379/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7380/// and take a 2 x i32 value to shift plus a shift amount.
7381SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007382 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007383 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007384 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007385 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007386 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007387 SDValue ShOpLo = Op.getOperand(0);
7388 SDValue ShOpHi = Op.getOperand(1);
7389 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007390 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007391 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007392 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007393
Dan Gohman475871a2008-07-27 21:46:04 +00007394 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007395 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007396 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7397 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007398 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007399 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7400 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007401 }
Evan Chenge3413162006-01-09 18:33:28 +00007402
Owen Anderson825b72b2009-08-11 20:47:22 +00007403 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7404 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007405 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007406 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007407
Dan Gohman475871a2008-07-27 21:46:04 +00007408 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007410 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7411 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007412
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007413 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007414 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7415 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007416 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007417 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7418 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007419 }
7420
Dan Gohman475871a2008-07-27 21:46:04 +00007421 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007422 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007423}
Evan Chenga3195e82006-01-12 22:54:21 +00007424
Dan Gohmand858e902010-04-17 15:26:15 +00007425SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7426 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007427 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007428
Dale Johannesen0488fb62010-09-30 23:57:10 +00007429 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007430 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007431
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007433 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007434
Eli Friedman36df4992009-05-27 00:47:34 +00007435 // These are really Legal; return the operand so the caller accepts it as
7436 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007437 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007438 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007439 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007440 Subtarget->is64Bit()) {
7441 return Op;
7442 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007443
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007444 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007445 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007446 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007447 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007448 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007449 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007450 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007451 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007452 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007453 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7454}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007455
Owen Andersone50ed302009-08-10 22:56:29 +00007456SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007457 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007458 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007459 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007460 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007461 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007462 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007463 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007464 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007465 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007466 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007467
Chris Lattner492a43e2010-09-22 01:28:21 +00007468 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007469
Stuart Hastings84be9582011-06-02 15:57:11 +00007470 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7471 MachineMemOperand *MMO;
7472 if (FI) {
7473 int SSFI = FI->getIndex();
7474 MMO =
7475 DAG.getMachineFunction()
7476 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7477 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7478 } else {
7479 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7480 StackSlot = StackSlot.getOperand(1);
7481 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007482 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007483 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7484 X86ISD::FILD, DL,
7485 Tys, Ops, array_lengthof(Ops),
7486 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007487
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007488 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007489 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007490 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007491
7492 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7493 // shouldn't be necessary except that RFP cannot be live across
7494 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007495 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007496 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7497 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007498 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007499 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007500 SDValue Ops[] = {
7501 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7502 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007503 MachineMemOperand *MMO =
7504 DAG.getMachineFunction()
7505 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007506 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007507
Chris Lattner492a43e2010-09-22 01:28:21 +00007508 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7509 Ops, array_lengthof(Ops),
7510 Op.getValueType(), MMO);
7511 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007512 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007513 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007514 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007515
Evan Cheng0db9fe62006-04-25 20:13:52 +00007516 return Result;
7517}
7518
Bill Wendling8b8a6362009-01-17 03:56:04 +00007519// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007520SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7521 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007522 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007523 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007524 movq %rax, %xmm0
7525 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7526 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7527 #ifdef __SSE3__
7528 haddpd %xmm0, %xmm0
7529 #else
7530 pshufd $0x4e, %xmm0, %xmm1
7531 addpd %xmm1, %xmm0
7532 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007533 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007534
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007535 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007536 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007537
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007538 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007539 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7540 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007541 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007542
Chris Lattner97484792012-01-25 09:56:22 +00007543 SmallVector<Constant*,2> CV1;
7544 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007545 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007546 CV1.push_back(
7547 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7548 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007549 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007550
Bill Wendling397ae212012-01-05 02:13:20 +00007551 // Load the 64-bit value into an XMM register.
7552 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7553 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007554 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007555 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007556 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007557 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7558 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7559 CLod0);
7560
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007562 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007563 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007564 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007565 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007566 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007567
Craig Topperd0a31172012-01-10 06:37:29 +00007568 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007569 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7570 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7571 } else {
7572 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7573 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7574 S2F, 0x4E, DAG);
7575 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7576 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7577 Sub);
7578 }
7579
7580 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007581 DAG.getIntPtrConstant(0));
7582}
7583
Bill Wendling8b8a6362009-01-17 03:56:04 +00007584// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007585SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7586 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007587 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007588 // FP constant to bias correct the final result.
7589 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007591
7592 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007593 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007594 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007595
Eli Friedmanf3704762011-08-29 21:15:46 +00007596 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007597 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007598
Owen Anderson825b72b2009-08-11 20:47:22 +00007599 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007600 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007601 DAG.getIntPtrConstant(0));
7602
7603 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007604 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007605 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007606 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007607 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007608 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007609 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007610 MVT::v2f64, Bias)));
7611 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007612 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007613 DAG.getIntPtrConstant(0));
7614
7615 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007616 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007617
7618 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007619 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007620
Owen Anderson825b72b2009-08-11 20:47:22 +00007621 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007622 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007623 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007624 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007625 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007626 }
7627
7628 // Handle final rounding.
7629 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007630}
7631
Dan Gohmand858e902010-04-17 15:26:15 +00007632SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7633 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007634 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007635 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007636
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007637 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007638 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7639 // the optimization here.
7640 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007641 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007642
Owen Andersone50ed302009-08-10 22:56:29 +00007643 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007644 EVT DstVT = Op.getValueType();
7645 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007646 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007647 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007648 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007649 else if (Subtarget->is64Bit() &&
7650 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007651 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007652
7653 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007654 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007655 if (SrcVT == MVT::i32) {
7656 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7657 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7658 getPointerTy(), StackSlot, WordOff);
7659 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007660 StackSlot, MachinePointerInfo(),
7661 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007662 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007663 OffsetSlot, MachinePointerInfo(),
7664 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007665 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7666 return Fild;
7667 }
7668
7669 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7670 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007671 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007672 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007673 // For i64 source, we need to add the appropriate power of 2 if the input
7674 // was negative. This is the same as the optimization in
7675 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7676 // we must be careful to do the computation in x87 extended precision, not
7677 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007678 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7679 MachineMemOperand *MMO =
7680 DAG.getMachineFunction()
7681 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7682 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007683
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007684 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7685 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007686 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7687 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007688
7689 APInt FF(32, 0x5F800000ULL);
7690
7691 // Check whether the sign bit is set.
7692 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7693 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7694 ISD::SETLT);
7695
7696 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7697 SDValue FudgePtr = DAG.getConstantPool(
7698 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7699 getPointerTy());
7700
7701 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7702 SDValue Zero = DAG.getIntPtrConstant(0);
7703 SDValue Four = DAG.getIntPtrConstant(4);
7704 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7705 Zero, Four);
7706 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7707
7708 // Load the value out, extending it from f32 to f80.
7709 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007710 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007711 FudgePtr, MachinePointerInfo::getConstantPool(),
7712 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007713 // Extend everything to 80 bits to force it to be done on x87.
7714 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7715 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007716}
7717
Dan Gohman475871a2008-07-27 21:46:04 +00007718std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007719FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007720 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007721
Owen Andersone50ed302009-08-10 22:56:29 +00007722 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007723
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007724 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007725 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7726 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007727 }
7728
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7730 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007731 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007732
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007733 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007735 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007736 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007737 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007738 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007739 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007740 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007741
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007742 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7743 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007744 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007745 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007746 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007747 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007748
Evan Cheng0db9fe62006-04-25 20:13:52 +00007749 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007750 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7751 Opc = X86ISD::WIN_FTOL;
7752 else
7753 switch (DstTy.getSimpleVT().SimpleTy) {
7754 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7755 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7756 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7757 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7758 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007759
Dan Gohman475871a2008-07-27 21:46:04 +00007760 SDValue Chain = DAG.getEntryNode();
7761 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007762 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007763 // FIXME This causes a redundant load/store if the SSE-class value is already
7764 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007765 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007766 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007767 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007768 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007769 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007770 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007771 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007772 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007773 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007774
Chris Lattner492a43e2010-09-22 01:28:21 +00007775 MachineMemOperand *MMO =
7776 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7777 MachineMemOperand::MOLoad, MemSize, MemSize);
7778 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7779 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007780 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007781 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007782 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7783 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007784
Chris Lattner07290932010-09-22 01:05:16 +00007785 MachineMemOperand *MMO =
7786 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7787 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007788
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007789 if (Opc != X86ISD::WIN_FTOL) {
7790 // Build the FP_TO_INT*_IN_MEM
7791 SDValue Ops[] = { Chain, Value, StackSlot };
7792 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7793 Ops, 3, DstTy, MMO);
7794 return std::make_pair(FIST, StackSlot);
7795 } else {
7796 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7797 DAG.getVTList(MVT::Other, MVT::Glue),
7798 Chain, Value);
7799 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7800 MVT::i32, ftol.getValue(1));
7801 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7802 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007803 SDValue Ops[] = { eax, edx };
7804 SDValue pair = IsReplace
7805 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7806 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007807 return std::make_pair(pair, SDValue());
7808 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007809}
7810
Dan Gohmand858e902010-04-17 15:26:15 +00007811SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7812 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007813 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007814 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007815
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007816 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7817 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007818 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007819 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7820 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007821
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007822 if (StackSlot.getNode())
7823 // Load the result.
7824 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7825 FIST, StackSlot, MachinePointerInfo(),
7826 false, false, false, 0);
7827 else
7828 // The node is the result.
7829 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007830}
7831
Dan Gohmand858e902010-04-17 15:26:15 +00007832SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7833 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007834 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7835 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007836 SDValue FIST = Vals.first, StackSlot = Vals.second;
7837 assert(FIST.getNode() && "Unexpected failure");
7838
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007839 if (StackSlot.getNode())
7840 // Load the result.
7841 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7842 FIST, StackSlot, MachinePointerInfo(),
7843 false, false, false, 0);
7844 else
7845 // The node is the result.
7846 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007847}
7848
Dan Gohmand858e902010-04-17 15:26:15 +00007849SDValue X86TargetLowering::LowerFABS(SDValue Op,
7850 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007851 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007852 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007853 EVT VT = Op.getValueType();
7854 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007855 if (VT.isVector())
7856 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007857 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007858 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007859 C = ConstantVector::getSplat(2,
7860 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007861 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007862 C = ConstantVector::getSplat(4,
7863 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007864 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007865 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007866 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007867 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007868 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007869 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007870}
7871
Dan Gohmand858e902010-04-17 15:26:15 +00007872SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007873 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007874 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007875 EVT VT = Op.getValueType();
7876 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007877 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7878 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007879 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007880 NumElts = VT.getVectorNumElements();
7881 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007882 Constant *C;
7883 if (EltVT == MVT::f64)
7884 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7885 else
7886 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7887 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007888 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007889 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007890 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007891 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007892 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007893 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007894 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007895 DAG.getNode(ISD::XOR, dl, XORVT,
7896 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007897 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007898 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007899 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007900 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007901 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007902}
7903
Dan Gohmand858e902010-04-17 15:26:15 +00007904SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007905 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007906 SDValue Op0 = Op.getOperand(0);
7907 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007908 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007909 EVT VT = Op.getValueType();
7910 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007911
7912 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007913 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007914 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007915 SrcVT = VT;
7916 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007917 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007918 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007919 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007920 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007921 }
7922
7923 // At this point the operands and the result should have the same
7924 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007925
Evan Cheng68c47cb2007-01-05 07:55:56 +00007926 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007927 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007928 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007929 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7930 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007931 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007932 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7933 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7934 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7935 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007936 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007937 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007938 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007939 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007940 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007941 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007942 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007943
7944 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007945 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007946 // Op0 is MVT::f32, Op1 is MVT::f64.
7947 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7948 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7949 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007950 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007951 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007952 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007953 }
7954
Evan Cheng73d6cf12007-01-05 21:37:56 +00007955 // Clear first operand sign bit.
7956 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007957 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007958 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7959 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007960 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007961 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7962 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7963 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7964 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007965 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007966 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007967 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007968 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007969 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007970 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007971 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007972
7973 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007974 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007975}
7976
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007977SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7978 SDValue N0 = Op.getOperand(0);
7979 DebugLoc dl = Op.getDebugLoc();
7980 EVT VT = Op.getValueType();
7981
7982 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7983 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7984 DAG.getConstant(1, VT));
7985 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7986}
7987
Dan Gohman076aee32009-03-04 19:44:21 +00007988/// Emit nodes that will be selected as "test Op0,Op0", or something
7989/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007990SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007991 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007992 DebugLoc dl = Op.getDebugLoc();
7993
Dan Gohman31125812009-03-07 01:58:32 +00007994 // CF and OF aren't always set the way we want. Determine which
7995 // of these we need.
7996 bool NeedCF = false;
7997 bool NeedOF = false;
7998 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007999 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008000 case X86::COND_A: case X86::COND_AE:
8001 case X86::COND_B: case X86::COND_BE:
8002 NeedCF = true;
8003 break;
8004 case X86::COND_G: case X86::COND_GE:
8005 case X86::COND_L: case X86::COND_LE:
8006 case X86::COND_O: case X86::COND_NO:
8007 NeedOF = true;
8008 break;
Dan Gohman31125812009-03-07 01:58:32 +00008009 }
8010
Dan Gohman076aee32009-03-04 19:44:21 +00008011 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008012 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8013 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008014 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8015 // Emit a CMP with 0, which is the TEST pattern.
8016 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8017 DAG.getConstant(0, Op.getValueType()));
8018
8019 unsigned Opcode = 0;
8020 unsigned NumOperands = 0;
8021 switch (Op.getNode()->getOpcode()) {
8022 case ISD::ADD:
8023 // Due to an isel shortcoming, be conservative if this add is likely to be
8024 // selected as part of a load-modify-store instruction. When the root node
8025 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8026 // uses of other nodes in the match, such as the ADD in this case. This
8027 // leads to the ADD being left around and reselected, with the result being
8028 // two adds in the output. Alas, even if none our users are stores, that
8029 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8030 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8031 // climbing the DAG back to the root, and it doesn't seem to be worth the
8032 // effort.
8033 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008034 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8035 if (UI->getOpcode() != ISD::CopyToReg &&
8036 UI->getOpcode() != ISD::SETCC &&
8037 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008038 goto default_case;
8039
8040 if (ConstantSDNode *C =
8041 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8042 // An add of one will be selected as an INC.
8043 if (C->getAPIntValue() == 1) {
8044 Opcode = X86ISD::INC;
8045 NumOperands = 1;
8046 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008047 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008048
8049 // An add of negative one (subtract of one) will be selected as a DEC.
8050 if (C->getAPIntValue().isAllOnesValue()) {
8051 Opcode = X86ISD::DEC;
8052 NumOperands = 1;
8053 break;
8054 }
Dan Gohman076aee32009-03-04 19:44:21 +00008055 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008056
8057 // Otherwise use a regular EFLAGS-setting add.
8058 Opcode = X86ISD::ADD;
8059 NumOperands = 2;
8060 break;
8061 case ISD::AND: {
8062 // If the primary and result isn't used, don't bother using X86ISD::AND,
8063 // because a TEST instruction will be better.
8064 bool NonFlagUse = false;
8065 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8066 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8067 SDNode *User = *UI;
8068 unsigned UOpNo = UI.getOperandNo();
8069 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8070 // Look pass truncate.
8071 UOpNo = User->use_begin().getOperandNo();
8072 User = *User->use_begin();
8073 }
8074
8075 if (User->getOpcode() != ISD::BRCOND &&
8076 User->getOpcode() != ISD::SETCC &&
8077 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8078 NonFlagUse = true;
8079 break;
8080 }
Dan Gohman076aee32009-03-04 19:44:21 +00008081 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008082
8083 if (!NonFlagUse)
8084 break;
8085 }
8086 // FALL THROUGH
8087 case ISD::SUB:
8088 case ISD::OR:
8089 case ISD::XOR:
8090 // Due to the ISEL shortcoming noted above, be conservative if this op is
8091 // likely to be selected as part of a load-modify-store instruction.
8092 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8093 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8094 if (UI->getOpcode() == ISD::STORE)
8095 goto default_case;
8096
8097 // Otherwise use a regular EFLAGS-setting instruction.
8098 switch (Op.getNode()->getOpcode()) {
8099 default: llvm_unreachable("unexpected operator!");
8100 case ISD::SUB: Opcode = X86ISD::SUB; break;
8101 case ISD::OR: Opcode = X86ISD::OR; break;
8102 case ISD::XOR: Opcode = X86ISD::XOR; break;
8103 case ISD::AND: Opcode = X86ISD::AND; break;
8104 }
8105
8106 NumOperands = 2;
8107 break;
8108 case X86ISD::ADD:
8109 case X86ISD::SUB:
8110 case X86ISD::INC:
8111 case X86ISD::DEC:
8112 case X86ISD::OR:
8113 case X86ISD::XOR:
8114 case X86ISD::AND:
8115 return SDValue(Op.getNode(), 1);
8116 default:
8117 default_case:
8118 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008119 }
8120
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008121 if (Opcode == 0)
8122 // Emit a CMP with 0, which is the TEST pattern.
8123 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8124 DAG.getConstant(0, Op.getValueType()));
8125
8126 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8127 SmallVector<SDValue, 4> Ops;
8128 for (unsigned i = 0; i != NumOperands; ++i)
8129 Ops.push_back(Op.getOperand(i));
8130
8131 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8132 DAG.ReplaceAllUsesWith(Op, New);
8133 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008134}
8135
8136/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8137/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008138SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008139 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008140 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8141 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008142 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008143
8144 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008145 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008146}
8147
Evan Chengd40d03e2010-01-06 19:38:29 +00008148/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8149/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008150SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8151 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008152 SDValue Op0 = And.getOperand(0);
8153 SDValue Op1 = And.getOperand(1);
8154 if (Op0.getOpcode() == ISD::TRUNCATE)
8155 Op0 = Op0.getOperand(0);
8156 if (Op1.getOpcode() == ISD::TRUNCATE)
8157 Op1 = Op1.getOperand(0);
8158
Evan Chengd40d03e2010-01-06 19:38:29 +00008159 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008160 if (Op1.getOpcode() == ISD::SHL)
8161 std::swap(Op0, Op1);
8162 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008163 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8164 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008165 // If we looked past a truncate, check that it's only truncating away
8166 // known zeros.
8167 unsigned BitWidth = Op0.getValueSizeInBits();
8168 unsigned AndBitWidth = And.getValueSizeInBits();
8169 if (BitWidth > AndBitWidth) {
8170 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8171 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8172 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8173 return SDValue();
8174 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008175 LHS = Op1;
8176 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008177 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008178 } else if (Op1.getOpcode() == ISD::Constant) {
8179 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008180 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008181 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008182
8183 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008184 LHS = AndLHS.getOperand(0);
8185 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008186 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008187
8188 // Use BT if the immediate can't be encoded in a TEST instruction.
8189 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8190 LHS = AndLHS;
8191 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8192 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008193 }
Evan Cheng0488db92007-09-25 01:57:46 +00008194
Evan Chengd40d03e2010-01-06 19:38:29 +00008195 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008196 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008197 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008198 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008199 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008200 // Also promote i16 to i32 for performance / code size reason.
8201 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008202 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008203 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008204
Evan Chengd40d03e2010-01-06 19:38:29 +00008205 // If the operand types disagree, extend the shift amount to match. Since
8206 // BT ignores high bits (like shifts) we can use anyextend.
8207 if (LHS.getValueType() != RHS.getValueType())
8208 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008209
Evan Chengd40d03e2010-01-06 19:38:29 +00008210 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8211 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8212 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8213 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008214 }
8215
Evan Cheng54de3ea2010-01-05 06:52:31 +00008216 return SDValue();
8217}
8218
Dan Gohmand858e902010-04-17 15:26:15 +00008219SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008220
8221 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8222
Evan Cheng54de3ea2010-01-05 06:52:31 +00008223 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8224 SDValue Op0 = Op.getOperand(0);
8225 SDValue Op1 = Op.getOperand(1);
8226 DebugLoc dl = Op.getDebugLoc();
8227 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8228
8229 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008230 // Lower (X & (1 << N)) == 0 to BT(X, N).
8231 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8232 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008233 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008234 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008235 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008236 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8237 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8238 if (NewSetCC.getNode())
8239 return NewSetCC;
8240 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008241
Chris Lattner481eebc2010-12-19 21:23:48 +00008242 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8243 // these.
8244 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008245 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008246 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8247 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008248
Chris Lattner481eebc2010-12-19 21:23:48 +00008249 // If the input is a setcc, then reuse the input setcc or use a new one with
8250 // the inverted condition.
8251 if (Op0.getOpcode() == X86ISD::SETCC) {
8252 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8253 bool Invert = (CC == ISD::SETNE) ^
8254 cast<ConstantSDNode>(Op1)->isNullValue();
8255 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008256
Evan Cheng2c755ba2010-02-27 07:36:59 +00008257 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008258 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8259 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8260 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008261 }
8262
Evan Chenge5b51ac2010-04-17 06:13:15 +00008263 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008264 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008265 if (X86CC == X86::COND_INVALID)
8266 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008267
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008268 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008269 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008270 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008271}
8272
Craig Topper89af15e2011-09-18 08:03:58 +00008273// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008274// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008275static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008276 EVT VT = Op.getValueType();
8277
Duncan Sands28b77e92011-09-06 19:07:46 +00008278 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008279 "Unsupported value type for operation");
8280
8281 int NumElems = VT.getVectorNumElements();
8282 DebugLoc dl = Op.getDebugLoc();
8283 SDValue CC = Op.getOperand(2);
8284 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8285 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8286
8287 // Extract the LHS vectors
8288 SDValue LHS = Op.getOperand(0);
8289 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8290 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8291
8292 // Extract the RHS vectors
8293 SDValue RHS = Op.getOperand(1);
8294 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8295 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8296
8297 // Issue the operation on the smaller types and concatenate the result back
8298 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8299 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8300 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8301 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8302 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8303}
8304
8305
Dan Gohmand858e902010-04-17 15:26:15 +00008306SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008307 SDValue Cond;
8308 SDValue Op0 = Op.getOperand(0);
8309 SDValue Op1 = Op.getOperand(1);
8310 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008311 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008312 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8313 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008314 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008315
8316 if (isFP) {
8317 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008318 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008319 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008320
Nate Begeman30a0de92008-07-17 16:51:19 +00008321 bool Swap = false;
8322
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008323 // SSE Condition code mapping:
8324 // 0 - EQ
8325 // 1 - LT
8326 // 2 - LE
8327 // 3 - UNORD
8328 // 4 - NEQ
8329 // 5 - NLT
8330 // 6 - NLE
8331 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008332 switch (SetCCOpcode) {
8333 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008334 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008335 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008336 case ISD::SETOGT:
8337 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008338 case ISD::SETLT:
8339 case ISD::SETOLT: SSECC = 1; break;
8340 case ISD::SETOGE:
8341 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008342 case ISD::SETLE:
8343 case ISD::SETOLE: SSECC = 2; break;
8344 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008345 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008346 case ISD::SETNE: SSECC = 4; break;
8347 case ISD::SETULE: Swap = true;
8348 case ISD::SETUGE: SSECC = 5; break;
8349 case ISD::SETULT: Swap = true;
8350 case ISD::SETUGT: SSECC = 6; break;
8351 case ISD::SETO: SSECC = 7; break;
8352 }
8353 if (Swap)
8354 std::swap(Op0, Op1);
8355
Nate Begemanfb8ead02008-07-25 19:05:58 +00008356 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008357 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008358 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008359 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008360 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8361 DAG.getConstant(3, MVT::i8));
8362 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8363 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008364 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008365 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008366 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008367 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8368 DAG.getConstant(7, MVT::i8));
8369 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8370 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008371 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008372 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008373 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008374 }
8375 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008376 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8377 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008378 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008379
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008380 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008381 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008382 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008383
Nate Begeman30a0de92008-07-17 16:51:19 +00008384 // We are handling one of the integer comparisons here. Since SSE only has
8385 // GT and EQ comparisons for integer, swapping operands and multiple
8386 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008387 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008388 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008389
Nate Begeman30a0de92008-07-17 16:51:19 +00008390 switch (SetCCOpcode) {
8391 default: break;
8392 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008393 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008394 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008395 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008396 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008397 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008398 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008399 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008400 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008401 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008402 }
8403 if (Swap)
8404 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008405
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008406 // Check that the operation in question is available (most are plain SSE2,
8407 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008408 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008409 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008410 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008411 return SDValue();
8412
Nate Begeman30a0de92008-07-17 16:51:19 +00008413 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8414 // bits of the inputs before performing those operations.
8415 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008416 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008417 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8418 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008419 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008420 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8421 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008422 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8423 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008424 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008425
Dale Johannesenace16102009-02-03 19:33:06 +00008426 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008427
8428 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008429 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008430 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008431
Nate Begeman30a0de92008-07-17 16:51:19 +00008432 return Result;
8433}
Evan Cheng0488db92007-09-25 01:57:46 +00008434
Evan Cheng370e5342008-12-03 08:38:43 +00008435// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008436static bool isX86LogicalCmp(SDValue Op) {
8437 unsigned Opc = Op.getNode()->getOpcode();
8438 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8439 return true;
8440 if (Op.getResNo() == 1 &&
8441 (Opc == X86ISD::ADD ||
8442 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008443 Opc == X86ISD::ADC ||
8444 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008445 Opc == X86ISD::SMUL ||
8446 Opc == X86ISD::UMUL ||
8447 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008448 Opc == X86ISD::DEC ||
8449 Opc == X86ISD::OR ||
8450 Opc == X86ISD::XOR ||
8451 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008452 return true;
8453
Chris Lattner9637d5b2010-12-05 07:49:54 +00008454 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8455 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008456
Dan Gohman076aee32009-03-04 19:44:21 +00008457 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008458}
8459
Chris Lattnera2b56002010-12-05 01:23:24 +00008460static bool isZero(SDValue V) {
8461 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8462 return C && C->isNullValue();
8463}
8464
Chris Lattner96908b12010-12-05 02:00:51 +00008465static bool isAllOnes(SDValue V) {
8466 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8467 return C && C->isAllOnesValue();
8468}
8469
Dan Gohmand858e902010-04-17 15:26:15 +00008470SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008471 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008472 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008473 SDValue Op1 = Op.getOperand(1);
8474 SDValue Op2 = Op.getOperand(2);
8475 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008476 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008477
Dan Gohman1a492952009-10-20 16:22:37 +00008478 if (Cond.getOpcode() == ISD::SETCC) {
8479 SDValue NewCond = LowerSETCC(Cond, DAG);
8480 if (NewCond.getNode())
8481 Cond = NewCond;
8482 }
Evan Cheng734503b2006-09-11 02:19:56 +00008483
Chris Lattnera2b56002010-12-05 01:23:24 +00008484 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008485 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008486 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008487 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008488 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008489 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8490 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008491 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008492
Chris Lattnera2b56002010-12-05 01:23:24 +00008493 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008494
8495 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008496 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8497 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008498
8499 SDValue CmpOp0 = Cmp.getOperand(0);
8500 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8501 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008502
Chris Lattner96908b12010-12-05 02:00:51 +00008503 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008504 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8505 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008506
Chris Lattner96908b12010-12-05 02:00:51 +00008507 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8508 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008509
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008510 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008511 if (N2C == 0 || !N2C->isNullValue())
8512 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8513 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008514 }
8515 }
8516
Chris Lattnera2b56002010-12-05 01:23:24 +00008517 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008518 if (Cond.getOpcode() == ISD::AND &&
8519 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8520 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008521 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008522 Cond = Cond.getOperand(0);
8523 }
8524
Evan Cheng3f41d662007-10-08 22:16:29 +00008525 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8526 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008527 unsigned CondOpcode = Cond.getOpcode();
8528 if (CondOpcode == X86ISD::SETCC ||
8529 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008530 CC = Cond.getOperand(0);
8531
Dan Gohman475871a2008-07-27 21:46:04 +00008532 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008533 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008534 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008535
Evan Cheng3f41d662007-10-08 22:16:29 +00008536 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008537 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008538 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008539 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008540
Chris Lattnerd1980a52009-03-12 06:52:53 +00008541 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8542 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008543 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008544 addTest = false;
8545 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008546 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8547 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8548 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8549 Cond.getOperand(0).getValueType() != MVT::i8)) {
8550 SDValue LHS = Cond.getOperand(0);
8551 SDValue RHS = Cond.getOperand(1);
8552 unsigned X86Opcode;
8553 unsigned X86Cond;
8554 SDVTList VTs;
8555 switch (CondOpcode) {
8556 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8557 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8558 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8559 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8560 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8561 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8562 default: llvm_unreachable("unexpected overflowing operator");
8563 }
8564 if (CondOpcode == ISD::UMULO)
8565 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8566 MVT::i32);
8567 else
8568 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8569
8570 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8571
8572 if (CondOpcode == ISD::UMULO)
8573 Cond = X86Op.getValue(2);
8574 else
8575 Cond = X86Op.getValue(1);
8576
8577 CC = DAG.getConstant(X86Cond, MVT::i8);
8578 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008579 }
8580
8581 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008582 // Look pass the truncate.
8583 if (Cond.getOpcode() == ISD::TRUNCATE)
8584 Cond = Cond.getOperand(0);
8585
8586 // We know the result of AND is compared against zero. Try to match
8587 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008588 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008589 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008590 if (NewSetCC.getNode()) {
8591 CC = NewSetCC.getOperand(0);
8592 Cond = NewSetCC.getOperand(1);
8593 addTest = false;
8594 }
8595 }
8596 }
8597
8598 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008599 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008600 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008601 }
8602
Benjamin Kramere915ff32010-12-22 23:09:28 +00008603 // a < b ? -1 : 0 -> RES = ~setcc_carry
8604 // a < b ? 0 : -1 -> RES = setcc_carry
8605 // a >= b ? -1 : 0 -> RES = setcc_carry
8606 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8607 if (Cond.getOpcode() == X86ISD::CMP) {
8608 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8609
8610 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8611 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8612 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8613 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8614 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8615 return DAG.getNOT(DL, Res, Res.getValueType());
8616 return Res;
8617 }
8618 }
8619
Evan Cheng0488db92007-09-25 01:57:46 +00008620 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8621 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008622 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008623 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008624 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008625}
8626
Evan Cheng370e5342008-12-03 08:38:43 +00008627// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8628// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8629// from the AND / OR.
8630static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8631 Opc = Op.getOpcode();
8632 if (Opc != ISD::OR && Opc != ISD::AND)
8633 return false;
8634 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8635 Op.getOperand(0).hasOneUse() &&
8636 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8637 Op.getOperand(1).hasOneUse());
8638}
8639
Evan Cheng961d6d42009-02-02 08:19:07 +00008640// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8641// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008642static bool isXor1OfSetCC(SDValue Op) {
8643 if (Op.getOpcode() != ISD::XOR)
8644 return false;
8645 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8646 if (N1C && N1C->getAPIntValue() == 1) {
8647 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8648 Op.getOperand(0).hasOneUse();
8649 }
8650 return false;
8651}
8652
Dan Gohmand858e902010-04-17 15:26:15 +00008653SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008654 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008655 SDValue Chain = Op.getOperand(0);
8656 SDValue Cond = Op.getOperand(1);
8657 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008658 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008659 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008660 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008661
Dan Gohman1a492952009-10-20 16:22:37 +00008662 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008663 // Check for setcc([su]{add,sub,mul}o == 0).
8664 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8665 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8666 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8667 Cond.getOperand(0).getResNo() == 1 &&
8668 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8669 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8670 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8671 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8672 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8673 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8674 Inverted = true;
8675 Cond = Cond.getOperand(0);
8676 } else {
8677 SDValue NewCond = LowerSETCC(Cond, DAG);
8678 if (NewCond.getNode())
8679 Cond = NewCond;
8680 }
Dan Gohman1a492952009-10-20 16:22:37 +00008681 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008682#if 0
8683 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008684 else if (Cond.getOpcode() == X86ISD::ADD ||
8685 Cond.getOpcode() == X86ISD::SUB ||
8686 Cond.getOpcode() == X86ISD::SMUL ||
8687 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008688 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008689#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008690
Evan Chengad9c0a32009-12-15 00:53:42 +00008691 // Look pass (and (setcc_carry (cmp ...)), 1).
8692 if (Cond.getOpcode() == ISD::AND &&
8693 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8694 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008695 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008696 Cond = Cond.getOperand(0);
8697 }
8698
Evan Cheng3f41d662007-10-08 22:16:29 +00008699 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8700 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008701 unsigned CondOpcode = Cond.getOpcode();
8702 if (CondOpcode == X86ISD::SETCC ||
8703 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008704 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008705
Dan Gohman475871a2008-07-27 21:46:04 +00008706 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008707 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008708 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008709 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008710 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008711 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008712 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008713 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008714 default: break;
8715 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008716 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008717 // These can only come from an arithmetic instruction with overflow,
8718 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008719 Cond = Cond.getNode()->getOperand(1);
8720 addTest = false;
8721 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008722 }
Evan Cheng0488db92007-09-25 01:57:46 +00008723 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008724 }
8725 CondOpcode = Cond.getOpcode();
8726 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8727 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8728 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8729 Cond.getOperand(0).getValueType() != MVT::i8)) {
8730 SDValue LHS = Cond.getOperand(0);
8731 SDValue RHS = Cond.getOperand(1);
8732 unsigned X86Opcode;
8733 unsigned X86Cond;
8734 SDVTList VTs;
8735 switch (CondOpcode) {
8736 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8737 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8738 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8739 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8740 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8741 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8742 default: llvm_unreachable("unexpected overflowing operator");
8743 }
8744 if (Inverted)
8745 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8746 if (CondOpcode == ISD::UMULO)
8747 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8748 MVT::i32);
8749 else
8750 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8751
8752 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8753
8754 if (CondOpcode == ISD::UMULO)
8755 Cond = X86Op.getValue(2);
8756 else
8757 Cond = X86Op.getValue(1);
8758
8759 CC = DAG.getConstant(X86Cond, MVT::i8);
8760 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008761 } else {
8762 unsigned CondOpc;
8763 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8764 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008765 if (CondOpc == ISD::OR) {
8766 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8767 // two branches instead of an explicit OR instruction with a
8768 // separate test.
8769 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008770 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008771 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008772 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008773 Chain, Dest, CC, Cmp);
8774 CC = Cond.getOperand(1).getOperand(0);
8775 Cond = Cmp;
8776 addTest = false;
8777 }
8778 } else { // ISD::AND
8779 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8780 // two branches instead of an explicit AND instruction with a
8781 // separate test. However, we only do this if this block doesn't
8782 // have a fall-through edge, because this requires an explicit
8783 // jmp when the condition is false.
8784 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008785 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008786 Op.getNode()->hasOneUse()) {
8787 X86::CondCode CCode =
8788 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8789 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008790 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008791 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008792 // Look for an unconditional branch following this conditional branch.
8793 // We need this because we need to reverse the successors in order
8794 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008795 if (User->getOpcode() == ISD::BR) {
8796 SDValue FalseBB = User->getOperand(1);
8797 SDNode *NewBR =
8798 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008799 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008800 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008801 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008802
Dale Johannesene4d209d2009-02-03 20:21:25 +00008803 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008804 Chain, Dest, CC, Cmp);
8805 X86::CondCode CCode =
8806 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8807 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008808 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008809 Cond = Cmp;
8810 addTest = false;
8811 }
8812 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008813 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008814 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8815 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8816 // It should be transformed during dag combiner except when the condition
8817 // is set by a arithmetics with overflow node.
8818 X86::CondCode CCode =
8819 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8820 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008821 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008822 Cond = Cond.getOperand(0).getOperand(1);
8823 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008824 } else if (Cond.getOpcode() == ISD::SETCC &&
8825 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8826 // For FCMP_OEQ, we can emit
8827 // two branches instead of an explicit AND instruction with a
8828 // separate test. However, we only do this if this block doesn't
8829 // have a fall-through edge, because this requires an explicit
8830 // jmp when the condition is false.
8831 if (Op.getNode()->hasOneUse()) {
8832 SDNode *User = *Op.getNode()->use_begin();
8833 // Look for an unconditional branch following this conditional branch.
8834 // We need this because we need to reverse the successors in order
8835 // to implement FCMP_OEQ.
8836 if (User->getOpcode() == ISD::BR) {
8837 SDValue FalseBB = User->getOperand(1);
8838 SDNode *NewBR =
8839 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8840 assert(NewBR == User);
8841 (void)NewBR;
8842 Dest = FalseBB;
8843
8844 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8845 Cond.getOperand(0), Cond.getOperand(1));
8846 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8847 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8848 Chain, Dest, CC, Cmp);
8849 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8850 Cond = Cmp;
8851 addTest = false;
8852 }
8853 }
8854 } else if (Cond.getOpcode() == ISD::SETCC &&
8855 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8856 // For FCMP_UNE, we can emit
8857 // two branches instead of an explicit AND instruction with a
8858 // separate test. However, we only do this if this block doesn't
8859 // have a fall-through edge, because this requires an explicit
8860 // jmp when the condition is false.
8861 if (Op.getNode()->hasOneUse()) {
8862 SDNode *User = *Op.getNode()->use_begin();
8863 // Look for an unconditional branch following this conditional branch.
8864 // We need this because we need to reverse the successors in order
8865 // to implement FCMP_UNE.
8866 if (User->getOpcode() == ISD::BR) {
8867 SDValue FalseBB = User->getOperand(1);
8868 SDNode *NewBR =
8869 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8870 assert(NewBR == User);
8871 (void)NewBR;
8872
8873 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8874 Cond.getOperand(0), Cond.getOperand(1));
8875 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8876 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8877 Chain, Dest, CC, Cmp);
8878 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8879 Cond = Cmp;
8880 addTest = false;
8881 Dest = FalseBB;
8882 }
8883 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008884 }
Evan Cheng0488db92007-09-25 01:57:46 +00008885 }
8886
8887 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008888 // Look pass the truncate.
8889 if (Cond.getOpcode() == ISD::TRUNCATE)
8890 Cond = Cond.getOperand(0);
8891
8892 // We know the result of AND is compared against zero. Try to match
8893 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008894 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008895 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8896 if (NewSetCC.getNode()) {
8897 CC = NewSetCC.getOperand(0);
8898 Cond = NewSetCC.getOperand(1);
8899 addTest = false;
8900 }
8901 }
8902 }
8903
8904 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008905 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008906 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008907 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008908 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008909 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008910}
8911
Anton Korobeynikove060b532007-04-17 19:34:00 +00008912
8913// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8914// Calls to _alloca is needed to probe the stack when allocating more than 4k
8915// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8916// that the guard pages used by the OS virtual memory manager are allocated in
8917// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008918SDValue
8919X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008920 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008921 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008922 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008923 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008924 "are being used");
8925 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008926 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008927
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008928 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008929 SDValue Chain = Op.getOperand(0);
8930 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008931 // FIXME: Ensure alignment here
8932
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008933 bool Is64Bit = Subtarget->is64Bit();
8934 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008935
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008936 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008937 MachineFunction &MF = DAG.getMachineFunction();
8938 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008939
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008940 if (Is64Bit) {
8941 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008942 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008943 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008944
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008945 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8946 I != E; I++)
8947 if (I->hasNestAttr())
8948 report_fatal_error("Cannot use segmented stacks with functions that "
8949 "have nested arguments.");
8950 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008951
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008952 const TargetRegisterClass *AddrRegClass =
8953 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8954 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8955 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8956 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8957 DAG.getRegister(Vreg, SPTy));
8958 SDValue Ops1[2] = { Value, Chain };
8959 return DAG.getMergeValues(Ops1, 2, dl);
8960 } else {
8961 SDValue Flag;
8962 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008963
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008964 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8965 Flag = Chain.getValue(1);
8966 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008967
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008968 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8969 Flag = Chain.getValue(1);
8970
8971 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8972
8973 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8974 return DAG.getMergeValues(Ops1, 2, dl);
8975 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008976}
8977
Dan Gohmand858e902010-04-17 15:26:15 +00008978SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008979 MachineFunction &MF = DAG.getMachineFunction();
8980 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8981
Dan Gohman69de1932008-02-06 22:27:42 +00008982 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008983 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008984
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008985 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008986 // vastart just stores the address of the VarArgsFrameIndex slot into the
8987 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008988 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8989 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008990 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8991 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008992 }
8993
8994 // __va_list_tag:
8995 // gp_offset (0 - 6 * 8)
8996 // fp_offset (48 - 48 + 8 * 16)
8997 // overflow_arg_area (point to parameters coming in memory).
8998 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008999 SmallVector<SDValue, 8> MemOps;
9000 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009001 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009002 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009003 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9004 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009005 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009006 MemOps.push_back(Store);
9007
9008 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009009 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009010 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009011 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009012 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9013 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009014 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009015 MemOps.push_back(Store);
9016
9017 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009018 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009019 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009020 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9021 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009022 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9023 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009024 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009025 MemOps.push_back(Store);
9026
9027 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009028 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009029 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009030 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9031 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009032 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9033 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009034 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009035 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009036 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009037}
9038
Dan Gohmand858e902010-04-17 15:26:15 +00009039SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009040 assert(Subtarget->is64Bit() &&
9041 "LowerVAARG only handles 64-bit va_arg!");
9042 assert((Subtarget->isTargetLinux() ||
9043 Subtarget->isTargetDarwin()) &&
9044 "Unhandled target in LowerVAARG");
9045 assert(Op.getNode()->getNumOperands() == 4);
9046 SDValue Chain = Op.getOperand(0);
9047 SDValue SrcPtr = Op.getOperand(1);
9048 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9049 unsigned Align = Op.getConstantOperandVal(3);
9050 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009051
Dan Gohman320afb82010-10-12 18:00:49 +00009052 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009053 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009054 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9055 uint8_t ArgMode;
9056
9057 // Decide which area this value should be read from.
9058 // TODO: Implement the AMD64 ABI in its entirety. This simple
9059 // selection mechanism works only for the basic types.
9060 if (ArgVT == MVT::f80) {
9061 llvm_unreachable("va_arg for f80 not yet implemented");
9062 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9063 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9064 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9065 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9066 } else {
9067 llvm_unreachable("Unhandled argument type in LowerVAARG");
9068 }
9069
9070 if (ArgMode == 2) {
9071 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009072 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009073 !(DAG.getMachineFunction()
9074 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009075 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009076 }
9077
9078 // Insert VAARG_64 node into the DAG
9079 // VAARG_64 returns two values: Variable Argument Address, Chain
9080 SmallVector<SDValue, 11> InstOps;
9081 InstOps.push_back(Chain);
9082 InstOps.push_back(SrcPtr);
9083 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9084 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9085 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9086 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9087 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9088 VTs, &InstOps[0], InstOps.size(),
9089 MVT::i64,
9090 MachinePointerInfo(SV),
9091 /*Align=*/0,
9092 /*Volatile=*/false,
9093 /*ReadMem=*/true,
9094 /*WriteMem=*/true);
9095 Chain = VAARG.getValue(1);
9096
9097 // Load the next argument and return it
9098 return DAG.getLoad(ArgVT, dl,
9099 Chain,
9100 VAARG,
9101 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009102 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009103}
9104
Dan Gohmand858e902010-04-17 15:26:15 +00009105SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009106 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009107 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009108 SDValue Chain = Op.getOperand(0);
9109 SDValue DstPtr = Op.getOperand(1);
9110 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009111 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9112 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009113 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009114
Chris Lattnere72f2022010-09-21 05:40:29 +00009115 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009116 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009117 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009118 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009119}
9120
Craig Topper80e46362012-01-23 06:16:53 +00009121// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9122// may or may not be a constant. Takes immediate version of shift as input.
9123static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9124 SDValue SrcOp, SDValue ShAmt,
9125 SelectionDAG &DAG) {
9126 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9127
9128 if (isa<ConstantSDNode>(ShAmt)) {
9129 switch (Opc) {
9130 default: llvm_unreachable("Unknown target vector shift node");
9131 case X86ISD::VSHLI:
9132 case X86ISD::VSRLI:
9133 case X86ISD::VSRAI:
9134 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9135 }
9136 }
9137
9138 // Change opcode to non-immediate version
9139 switch (Opc) {
9140 default: llvm_unreachable("Unknown target vector shift node");
9141 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9142 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9143 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9144 }
9145
9146 // Need to build a vector containing shift amount
9147 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9148 SDValue ShOps[4];
9149 ShOps[0] = ShAmt;
9150 ShOps[1] = DAG.getConstant(0, MVT::i32);
9151 ShOps[2] = DAG.getUNDEF(MVT::i32);
9152 ShOps[3] = DAG.getUNDEF(MVT::i32);
9153 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9154 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9155 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9156}
9157
Dan Gohman475871a2008-07-27 21:46:04 +00009158SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009159X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009160 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009161 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009162 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009163 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009164 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009165 case Intrinsic::x86_sse_comieq_ss:
9166 case Intrinsic::x86_sse_comilt_ss:
9167 case Intrinsic::x86_sse_comile_ss:
9168 case Intrinsic::x86_sse_comigt_ss:
9169 case Intrinsic::x86_sse_comige_ss:
9170 case Intrinsic::x86_sse_comineq_ss:
9171 case Intrinsic::x86_sse_ucomieq_ss:
9172 case Intrinsic::x86_sse_ucomilt_ss:
9173 case Intrinsic::x86_sse_ucomile_ss:
9174 case Intrinsic::x86_sse_ucomigt_ss:
9175 case Intrinsic::x86_sse_ucomige_ss:
9176 case Intrinsic::x86_sse_ucomineq_ss:
9177 case Intrinsic::x86_sse2_comieq_sd:
9178 case Intrinsic::x86_sse2_comilt_sd:
9179 case Intrinsic::x86_sse2_comile_sd:
9180 case Intrinsic::x86_sse2_comigt_sd:
9181 case Intrinsic::x86_sse2_comige_sd:
9182 case Intrinsic::x86_sse2_comineq_sd:
9183 case Intrinsic::x86_sse2_ucomieq_sd:
9184 case Intrinsic::x86_sse2_ucomilt_sd:
9185 case Intrinsic::x86_sse2_ucomile_sd:
9186 case Intrinsic::x86_sse2_ucomigt_sd:
9187 case Intrinsic::x86_sse2_ucomige_sd:
9188 case Intrinsic::x86_sse2_ucomineq_sd: {
9189 unsigned Opc = 0;
9190 ISD::CondCode CC = ISD::SETCC_INVALID;
9191 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009192 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009193 case Intrinsic::x86_sse_comieq_ss:
9194 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009195 Opc = X86ISD::COMI;
9196 CC = ISD::SETEQ;
9197 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009198 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009199 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009200 Opc = X86ISD::COMI;
9201 CC = ISD::SETLT;
9202 break;
9203 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009204 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009205 Opc = X86ISD::COMI;
9206 CC = ISD::SETLE;
9207 break;
9208 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009209 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009210 Opc = X86ISD::COMI;
9211 CC = ISD::SETGT;
9212 break;
9213 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009214 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009215 Opc = X86ISD::COMI;
9216 CC = ISD::SETGE;
9217 break;
9218 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009219 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009220 Opc = X86ISD::COMI;
9221 CC = ISD::SETNE;
9222 break;
9223 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009224 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009225 Opc = X86ISD::UCOMI;
9226 CC = ISD::SETEQ;
9227 break;
9228 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009229 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009230 Opc = X86ISD::UCOMI;
9231 CC = ISD::SETLT;
9232 break;
9233 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009234 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009235 Opc = X86ISD::UCOMI;
9236 CC = ISD::SETLE;
9237 break;
9238 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009239 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009240 Opc = X86ISD::UCOMI;
9241 CC = ISD::SETGT;
9242 break;
9243 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009244 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009245 Opc = X86ISD::UCOMI;
9246 CC = ISD::SETGE;
9247 break;
9248 case Intrinsic::x86_sse_ucomineq_ss:
9249 case Intrinsic::x86_sse2_ucomineq_sd:
9250 Opc = X86ISD::UCOMI;
9251 CC = ISD::SETNE;
9252 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009253 }
Evan Cheng734503b2006-09-11 02:19:56 +00009254
Dan Gohman475871a2008-07-27 21:46:04 +00009255 SDValue LHS = Op.getOperand(1);
9256 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009257 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009258 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009259 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9260 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9261 DAG.getConstant(X86CC, MVT::i8), Cond);
9262 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009263 }
Craig Topper86c7c582012-01-30 01:10:15 +00009264 // XOP comparison intrinsics
9265 case Intrinsic::x86_xop_vpcomltb:
9266 case Intrinsic::x86_xop_vpcomltw:
9267 case Intrinsic::x86_xop_vpcomltd:
9268 case Intrinsic::x86_xop_vpcomltq:
9269 case Intrinsic::x86_xop_vpcomltub:
9270 case Intrinsic::x86_xop_vpcomltuw:
9271 case Intrinsic::x86_xop_vpcomltud:
9272 case Intrinsic::x86_xop_vpcomltuq:
9273 case Intrinsic::x86_xop_vpcomleb:
9274 case Intrinsic::x86_xop_vpcomlew:
9275 case Intrinsic::x86_xop_vpcomled:
9276 case Intrinsic::x86_xop_vpcomleq:
9277 case Intrinsic::x86_xop_vpcomleub:
9278 case Intrinsic::x86_xop_vpcomleuw:
9279 case Intrinsic::x86_xop_vpcomleud:
9280 case Intrinsic::x86_xop_vpcomleuq:
9281 case Intrinsic::x86_xop_vpcomgtb:
9282 case Intrinsic::x86_xop_vpcomgtw:
9283 case Intrinsic::x86_xop_vpcomgtd:
9284 case Intrinsic::x86_xop_vpcomgtq:
9285 case Intrinsic::x86_xop_vpcomgtub:
9286 case Intrinsic::x86_xop_vpcomgtuw:
9287 case Intrinsic::x86_xop_vpcomgtud:
9288 case Intrinsic::x86_xop_vpcomgtuq:
9289 case Intrinsic::x86_xop_vpcomgeb:
9290 case Intrinsic::x86_xop_vpcomgew:
9291 case Intrinsic::x86_xop_vpcomged:
9292 case Intrinsic::x86_xop_vpcomgeq:
9293 case Intrinsic::x86_xop_vpcomgeub:
9294 case Intrinsic::x86_xop_vpcomgeuw:
9295 case Intrinsic::x86_xop_vpcomgeud:
9296 case Intrinsic::x86_xop_vpcomgeuq:
9297 case Intrinsic::x86_xop_vpcomeqb:
9298 case Intrinsic::x86_xop_vpcomeqw:
9299 case Intrinsic::x86_xop_vpcomeqd:
9300 case Intrinsic::x86_xop_vpcomeqq:
9301 case Intrinsic::x86_xop_vpcomequb:
9302 case Intrinsic::x86_xop_vpcomequw:
9303 case Intrinsic::x86_xop_vpcomequd:
9304 case Intrinsic::x86_xop_vpcomequq:
9305 case Intrinsic::x86_xop_vpcomneb:
9306 case Intrinsic::x86_xop_vpcomnew:
9307 case Intrinsic::x86_xop_vpcomned:
9308 case Intrinsic::x86_xop_vpcomneq:
9309 case Intrinsic::x86_xop_vpcomneub:
9310 case Intrinsic::x86_xop_vpcomneuw:
9311 case Intrinsic::x86_xop_vpcomneud:
9312 case Intrinsic::x86_xop_vpcomneuq:
9313 case Intrinsic::x86_xop_vpcomfalseb:
9314 case Intrinsic::x86_xop_vpcomfalsew:
9315 case Intrinsic::x86_xop_vpcomfalsed:
9316 case Intrinsic::x86_xop_vpcomfalseq:
9317 case Intrinsic::x86_xop_vpcomfalseub:
9318 case Intrinsic::x86_xop_vpcomfalseuw:
9319 case Intrinsic::x86_xop_vpcomfalseud:
9320 case Intrinsic::x86_xop_vpcomfalseuq:
9321 case Intrinsic::x86_xop_vpcomtrueb:
9322 case Intrinsic::x86_xop_vpcomtruew:
9323 case Intrinsic::x86_xop_vpcomtrued:
9324 case Intrinsic::x86_xop_vpcomtrueq:
9325 case Intrinsic::x86_xop_vpcomtrueub:
9326 case Intrinsic::x86_xop_vpcomtrueuw:
9327 case Intrinsic::x86_xop_vpcomtrueud:
9328 case Intrinsic::x86_xop_vpcomtrueuq: {
9329 unsigned CC = 0;
9330 unsigned Opc = 0;
9331
9332 switch (IntNo) {
9333 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9334 case Intrinsic::x86_xop_vpcomltb:
9335 case Intrinsic::x86_xop_vpcomltw:
9336 case Intrinsic::x86_xop_vpcomltd:
9337 case Intrinsic::x86_xop_vpcomltq:
9338 CC = 0;
9339 Opc = X86ISD::VPCOM;
9340 break;
9341 case Intrinsic::x86_xop_vpcomltub:
9342 case Intrinsic::x86_xop_vpcomltuw:
9343 case Intrinsic::x86_xop_vpcomltud:
9344 case Intrinsic::x86_xop_vpcomltuq:
9345 CC = 0;
9346 Opc = X86ISD::VPCOMU;
9347 break;
9348 case Intrinsic::x86_xop_vpcomleb:
9349 case Intrinsic::x86_xop_vpcomlew:
9350 case Intrinsic::x86_xop_vpcomled:
9351 case Intrinsic::x86_xop_vpcomleq:
9352 CC = 1;
9353 Opc = X86ISD::VPCOM;
9354 break;
9355 case Intrinsic::x86_xop_vpcomleub:
9356 case Intrinsic::x86_xop_vpcomleuw:
9357 case Intrinsic::x86_xop_vpcomleud:
9358 case Intrinsic::x86_xop_vpcomleuq:
9359 CC = 1;
9360 Opc = X86ISD::VPCOMU;
9361 break;
9362 case Intrinsic::x86_xop_vpcomgtb:
9363 case Intrinsic::x86_xop_vpcomgtw:
9364 case Intrinsic::x86_xop_vpcomgtd:
9365 case Intrinsic::x86_xop_vpcomgtq:
9366 CC = 2;
9367 Opc = X86ISD::VPCOM;
9368 break;
9369 case Intrinsic::x86_xop_vpcomgtub:
9370 case Intrinsic::x86_xop_vpcomgtuw:
9371 case Intrinsic::x86_xop_vpcomgtud:
9372 case Intrinsic::x86_xop_vpcomgtuq:
9373 CC = 2;
9374 Opc = X86ISD::VPCOMU;
9375 break;
9376 case Intrinsic::x86_xop_vpcomgeb:
9377 case Intrinsic::x86_xop_vpcomgew:
9378 case Intrinsic::x86_xop_vpcomged:
9379 case Intrinsic::x86_xop_vpcomgeq:
9380 CC = 3;
9381 Opc = X86ISD::VPCOM;
9382 break;
9383 case Intrinsic::x86_xop_vpcomgeub:
9384 case Intrinsic::x86_xop_vpcomgeuw:
9385 case Intrinsic::x86_xop_vpcomgeud:
9386 case Intrinsic::x86_xop_vpcomgeuq:
9387 CC = 3;
9388 Opc = X86ISD::VPCOMU;
9389 break;
9390 case Intrinsic::x86_xop_vpcomeqb:
9391 case Intrinsic::x86_xop_vpcomeqw:
9392 case Intrinsic::x86_xop_vpcomeqd:
9393 case Intrinsic::x86_xop_vpcomeqq:
9394 CC = 4;
9395 Opc = X86ISD::VPCOM;
9396 break;
9397 case Intrinsic::x86_xop_vpcomequb:
9398 case Intrinsic::x86_xop_vpcomequw:
9399 case Intrinsic::x86_xop_vpcomequd:
9400 case Intrinsic::x86_xop_vpcomequq:
9401 CC = 4;
9402 Opc = X86ISD::VPCOMU;
9403 break;
9404 case Intrinsic::x86_xop_vpcomneb:
9405 case Intrinsic::x86_xop_vpcomnew:
9406 case Intrinsic::x86_xop_vpcomned:
9407 case Intrinsic::x86_xop_vpcomneq:
9408 CC = 5;
9409 Opc = X86ISD::VPCOM;
9410 break;
9411 case Intrinsic::x86_xop_vpcomneub:
9412 case Intrinsic::x86_xop_vpcomneuw:
9413 case Intrinsic::x86_xop_vpcomneud:
9414 case Intrinsic::x86_xop_vpcomneuq:
9415 CC = 5;
9416 Opc = X86ISD::VPCOMU;
9417 break;
9418 case Intrinsic::x86_xop_vpcomfalseb:
9419 case Intrinsic::x86_xop_vpcomfalsew:
9420 case Intrinsic::x86_xop_vpcomfalsed:
9421 case Intrinsic::x86_xop_vpcomfalseq:
9422 CC = 6;
9423 Opc = X86ISD::VPCOM;
9424 break;
9425 case Intrinsic::x86_xop_vpcomfalseub:
9426 case Intrinsic::x86_xop_vpcomfalseuw:
9427 case Intrinsic::x86_xop_vpcomfalseud:
9428 case Intrinsic::x86_xop_vpcomfalseuq:
9429 CC = 6;
9430 Opc = X86ISD::VPCOMU;
9431 break;
9432 case Intrinsic::x86_xop_vpcomtrueb:
9433 case Intrinsic::x86_xop_vpcomtruew:
9434 case Intrinsic::x86_xop_vpcomtrued:
9435 case Intrinsic::x86_xop_vpcomtrueq:
9436 CC = 7;
9437 Opc = X86ISD::VPCOM;
9438 break;
9439 case Intrinsic::x86_xop_vpcomtrueub:
9440 case Intrinsic::x86_xop_vpcomtrueuw:
9441 case Intrinsic::x86_xop_vpcomtrueud:
9442 case Intrinsic::x86_xop_vpcomtrueuq:
9443 CC = 7;
9444 Opc = X86ISD::VPCOMU;
9445 break;
9446 }
9447
9448 SDValue LHS = Op.getOperand(1);
9449 SDValue RHS = Op.getOperand(2);
9450 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9451 DAG.getConstant(CC, MVT::i8));
9452 }
9453
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009454 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009455 case Intrinsic::x86_sse2_pmulu_dq:
9456 case Intrinsic::x86_avx2_pmulu_dq:
9457 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9458 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009459 case Intrinsic::x86_sse3_hadd_ps:
9460 case Intrinsic::x86_sse3_hadd_pd:
9461 case Intrinsic::x86_avx_hadd_ps_256:
9462 case Intrinsic::x86_avx_hadd_pd_256:
9463 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9464 Op.getOperand(1), Op.getOperand(2));
9465 case Intrinsic::x86_sse3_hsub_ps:
9466 case Intrinsic::x86_sse3_hsub_pd:
9467 case Intrinsic::x86_avx_hsub_ps_256:
9468 case Intrinsic::x86_avx_hsub_pd_256:
9469 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9470 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009471 case Intrinsic::x86_ssse3_phadd_w_128:
9472 case Intrinsic::x86_ssse3_phadd_d_128:
9473 case Intrinsic::x86_avx2_phadd_w:
9474 case Intrinsic::x86_avx2_phadd_d:
9475 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9476 Op.getOperand(1), Op.getOperand(2));
9477 case Intrinsic::x86_ssse3_phsub_w_128:
9478 case Intrinsic::x86_ssse3_phsub_d_128:
9479 case Intrinsic::x86_avx2_phsub_w:
9480 case Intrinsic::x86_avx2_phsub_d:
9481 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9482 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009483 case Intrinsic::x86_avx2_psllv_d:
9484 case Intrinsic::x86_avx2_psllv_q:
9485 case Intrinsic::x86_avx2_psllv_d_256:
9486 case Intrinsic::x86_avx2_psllv_q_256:
9487 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9488 Op.getOperand(1), Op.getOperand(2));
9489 case Intrinsic::x86_avx2_psrlv_d:
9490 case Intrinsic::x86_avx2_psrlv_q:
9491 case Intrinsic::x86_avx2_psrlv_d_256:
9492 case Intrinsic::x86_avx2_psrlv_q_256:
9493 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9494 Op.getOperand(1), Op.getOperand(2));
9495 case Intrinsic::x86_avx2_psrav_d:
9496 case Intrinsic::x86_avx2_psrav_d_256:
9497 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9498 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009499 case Intrinsic::x86_ssse3_pshuf_b_128:
9500 case Intrinsic::x86_avx2_pshuf_b:
9501 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9502 Op.getOperand(1), Op.getOperand(2));
9503 case Intrinsic::x86_ssse3_psign_b_128:
9504 case Intrinsic::x86_ssse3_psign_w_128:
9505 case Intrinsic::x86_ssse3_psign_d_128:
9506 case Intrinsic::x86_avx2_psign_b:
9507 case Intrinsic::x86_avx2_psign_w:
9508 case Intrinsic::x86_avx2_psign_d:
9509 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9510 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009511 case Intrinsic::x86_sse41_insertps:
9512 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9513 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9514 case Intrinsic::x86_avx_vperm2f128_ps_256:
9515 case Intrinsic::x86_avx_vperm2f128_pd_256:
9516 case Intrinsic::x86_avx_vperm2f128_si_256:
9517 case Intrinsic::x86_avx2_vperm2i128:
9518 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9519 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009520 case Intrinsic::x86_avx_vpermil_ps:
9521 case Intrinsic::x86_avx_vpermil_pd:
9522 case Intrinsic::x86_avx_vpermil_ps_256:
9523 case Intrinsic::x86_avx_vpermil_pd_256:
9524 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9525 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009526
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009527 // ptest and testp intrinsics. The intrinsic these come from are designed to
9528 // return an integer value, not just an instruction so lower it to the ptest
9529 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009530 case Intrinsic::x86_sse41_ptestz:
9531 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009532 case Intrinsic::x86_sse41_ptestnzc:
9533 case Intrinsic::x86_avx_ptestz_256:
9534 case Intrinsic::x86_avx_ptestc_256:
9535 case Intrinsic::x86_avx_ptestnzc_256:
9536 case Intrinsic::x86_avx_vtestz_ps:
9537 case Intrinsic::x86_avx_vtestc_ps:
9538 case Intrinsic::x86_avx_vtestnzc_ps:
9539 case Intrinsic::x86_avx_vtestz_pd:
9540 case Intrinsic::x86_avx_vtestc_pd:
9541 case Intrinsic::x86_avx_vtestnzc_pd:
9542 case Intrinsic::x86_avx_vtestz_ps_256:
9543 case Intrinsic::x86_avx_vtestc_ps_256:
9544 case Intrinsic::x86_avx_vtestnzc_ps_256:
9545 case Intrinsic::x86_avx_vtestz_pd_256:
9546 case Intrinsic::x86_avx_vtestc_pd_256:
9547 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9548 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009549 unsigned X86CC = 0;
9550 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009551 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009552 case Intrinsic::x86_avx_vtestz_ps:
9553 case Intrinsic::x86_avx_vtestz_pd:
9554 case Intrinsic::x86_avx_vtestz_ps_256:
9555 case Intrinsic::x86_avx_vtestz_pd_256:
9556 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009557 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009558 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009559 // ZF = 1
9560 X86CC = X86::COND_E;
9561 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009562 case Intrinsic::x86_avx_vtestc_ps:
9563 case Intrinsic::x86_avx_vtestc_pd:
9564 case Intrinsic::x86_avx_vtestc_ps_256:
9565 case Intrinsic::x86_avx_vtestc_pd_256:
9566 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009567 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009568 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009569 // CF = 1
9570 X86CC = X86::COND_B;
9571 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009572 case Intrinsic::x86_avx_vtestnzc_ps:
9573 case Intrinsic::x86_avx_vtestnzc_pd:
9574 case Intrinsic::x86_avx_vtestnzc_ps_256:
9575 case Intrinsic::x86_avx_vtestnzc_pd_256:
9576 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009577 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009578 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009579 // ZF and CF = 0
9580 X86CC = X86::COND_A;
9581 break;
9582 }
Eric Christopherfd179292009-08-27 18:07:15 +00009583
Eric Christopher71c67532009-07-29 00:28:05 +00009584 SDValue LHS = Op.getOperand(1);
9585 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009586 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9587 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009588 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9589 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9590 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009591 }
Evan Cheng5759f972008-05-04 09:15:50 +00009592
Craig Topper80e46362012-01-23 06:16:53 +00009593 // SSE/AVX shift intrinsics
9594 case Intrinsic::x86_sse2_psll_w:
9595 case Intrinsic::x86_sse2_psll_d:
9596 case Intrinsic::x86_sse2_psll_q:
9597 case Intrinsic::x86_avx2_psll_w:
9598 case Intrinsic::x86_avx2_psll_d:
9599 case Intrinsic::x86_avx2_psll_q:
9600 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9601 Op.getOperand(1), Op.getOperand(2));
9602 case Intrinsic::x86_sse2_psrl_w:
9603 case Intrinsic::x86_sse2_psrl_d:
9604 case Intrinsic::x86_sse2_psrl_q:
9605 case Intrinsic::x86_avx2_psrl_w:
9606 case Intrinsic::x86_avx2_psrl_d:
9607 case Intrinsic::x86_avx2_psrl_q:
9608 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9609 Op.getOperand(1), Op.getOperand(2));
9610 case Intrinsic::x86_sse2_psra_w:
9611 case Intrinsic::x86_sse2_psra_d:
9612 case Intrinsic::x86_avx2_psra_w:
9613 case Intrinsic::x86_avx2_psra_d:
9614 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9615 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009616 case Intrinsic::x86_sse2_pslli_w:
9617 case Intrinsic::x86_sse2_pslli_d:
9618 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009619 case Intrinsic::x86_avx2_pslli_w:
9620 case Intrinsic::x86_avx2_pslli_d:
9621 case Intrinsic::x86_avx2_pslli_q:
9622 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9623 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009624 case Intrinsic::x86_sse2_psrli_w:
9625 case Intrinsic::x86_sse2_psrli_d:
9626 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009627 case Intrinsic::x86_avx2_psrli_w:
9628 case Intrinsic::x86_avx2_psrli_d:
9629 case Intrinsic::x86_avx2_psrli_q:
9630 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9631 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009632 case Intrinsic::x86_sse2_psrai_w:
9633 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009634 case Intrinsic::x86_avx2_psrai_w:
9635 case Intrinsic::x86_avx2_psrai_d:
9636 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9637 Op.getOperand(1), Op.getOperand(2), DAG);
9638 // Fix vector shift instructions where the last operand is a non-immediate
9639 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009640 case Intrinsic::x86_mmx_pslli_w:
9641 case Intrinsic::x86_mmx_pslli_d:
9642 case Intrinsic::x86_mmx_pslli_q:
9643 case Intrinsic::x86_mmx_psrli_w:
9644 case Intrinsic::x86_mmx_psrli_d:
9645 case Intrinsic::x86_mmx_psrli_q:
9646 case Intrinsic::x86_mmx_psrai_w:
9647 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009648 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009649 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009650 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009651
9652 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009653 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009654 case Intrinsic::x86_mmx_pslli_w:
9655 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009656 break;
Craig Topper80e46362012-01-23 06:16:53 +00009657 case Intrinsic::x86_mmx_pslli_d:
9658 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009659 break;
Craig Topper80e46362012-01-23 06:16:53 +00009660 case Intrinsic::x86_mmx_pslli_q:
9661 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009662 break;
Craig Topper80e46362012-01-23 06:16:53 +00009663 case Intrinsic::x86_mmx_psrli_w:
9664 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009665 break;
Craig Topper80e46362012-01-23 06:16:53 +00009666 case Intrinsic::x86_mmx_psrli_d:
9667 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009668 break;
Craig Topper80e46362012-01-23 06:16:53 +00009669 case Intrinsic::x86_mmx_psrli_q:
9670 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009671 break;
Craig Topper80e46362012-01-23 06:16:53 +00009672 case Intrinsic::x86_mmx_psrai_w:
9673 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009674 break;
Craig Topper80e46362012-01-23 06:16:53 +00009675 case Intrinsic::x86_mmx_psrai_d:
9676 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009677 break;
Craig Topper80e46362012-01-23 06:16:53 +00009678 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009679 }
Mon P Wangefa42202009-09-03 19:56:25 +00009680
9681 // The vector shift intrinsics with scalars uses 32b shift amounts but
9682 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9683 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009684 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9685 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009686// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009687
Owen Andersone50ed302009-08-10 22:56:29 +00009688 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009689 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009690 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009691 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009692 Op.getOperand(1), ShAmt);
9693 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009694 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009695}
Evan Cheng72261582005-12-20 06:22:03 +00009696
Dan Gohmand858e902010-04-17 15:26:15 +00009697SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9698 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009699 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9700 MFI->setReturnAddressIsTaken(true);
9701
Bill Wendling64e87322009-01-16 19:25:27 +00009702 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009703 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009704
9705 if (Depth > 0) {
9706 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9707 SDValue Offset =
9708 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009709 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009710 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009711 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009712 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009713 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009714 }
9715
9716 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009717 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009718 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009719 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009720}
9721
Dan Gohmand858e902010-04-17 15:26:15 +00009722SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009723 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9724 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009725
Owen Andersone50ed302009-08-10 22:56:29 +00009726 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009727 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009728 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9729 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009730 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009731 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009732 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9733 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009734 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009735 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009736}
9737
Dan Gohman475871a2008-07-27 21:46:04 +00009738SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009739 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009740 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009741}
9742
Dan Gohmand858e902010-04-17 15:26:15 +00009743SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009744 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009745 SDValue Chain = Op.getOperand(0);
9746 SDValue Offset = Op.getOperand(1);
9747 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009748 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009749
Dan Gohmand8816272010-08-11 18:14:00 +00009750 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9751 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9752 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009753 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009754
Dan Gohmand8816272010-08-11 18:14:00 +00009755 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9756 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009757 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009758 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9759 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009760 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009761 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009762
Dale Johannesene4d209d2009-02-03 20:21:25 +00009763 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009764 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009765 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009766}
9767
Duncan Sands4a544a72011-09-06 13:37:06 +00009768SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9769 SelectionDAG &DAG) const {
9770 return Op.getOperand(0);
9771}
9772
9773SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9774 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009775 SDValue Root = Op.getOperand(0);
9776 SDValue Trmp = Op.getOperand(1); // trampoline
9777 SDValue FPtr = Op.getOperand(2); // nested function
9778 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009779 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009780
Dan Gohman69de1932008-02-06 22:27:42 +00009781 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009782
9783 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009784 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009785
9786 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009787 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9788 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009789
Evan Cheng0e6a0522011-07-18 20:57:22 +00009790 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9791 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009792
9793 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9794
9795 // Load the pointer to the nested function into R11.
9796 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009797 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009798 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009799 Addr, MachinePointerInfo(TrmpAddr),
9800 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009801
Owen Anderson825b72b2009-08-11 20:47:22 +00009802 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9803 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009804 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9805 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009806 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009807
9808 // Load the 'nest' parameter value into R10.
9809 // R10 is specified in X86CallingConv.td
9810 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009811 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9812 DAG.getConstant(10, MVT::i64));
9813 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009814 Addr, MachinePointerInfo(TrmpAddr, 10),
9815 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009816
Owen Anderson825b72b2009-08-11 20:47:22 +00009817 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9818 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009819 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9820 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009821 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009822
9823 // Jump to the nested function.
9824 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009825 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9826 DAG.getConstant(20, MVT::i64));
9827 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009828 Addr, MachinePointerInfo(TrmpAddr, 20),
9829 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009830
9831 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009832 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9833 DAG.getConstant(22, MVT::i64));
9834 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009835 MachinePointerInfo(TrmpAddr, 22),
9836 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009837
Duncan Sands4a544a72011-09-06 13:37:06 +00009838 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009839 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009840 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009841 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009842 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009843 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009844
9845 switch (CC) {
9846 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009847 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009848 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009849 case CallingConv::X86_StdCall: {
9850 // Pass 'nest' parameter in ECX.
9851 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009852 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009853
9854 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009855 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009856 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009857
Chris Lattner58d74912008-03-12 17:45:29 +00009858 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009859 unsigned InRegCount = 0;
9860 unsigned Idx = 1;
9861
9862 for (FunctionType::param_iterator I = FTy->param_begin(),
9863 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009864 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009865 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009866 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009867
9868 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009869 report_fatal_error("Nest register in use - reduce number of inreg"
9870 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009871 }
9872 }
9873 break;
9874 }
9875 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009876 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009877 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009878 // Pass 'nest' parameter in EAX.
9879 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009880 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009881 break;
9882 }
9883
Dan Gohman475871a2008-07-27 21:46:04 +00009884 SDValue OutChains[4];
9885 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009886
Owen Anderson825b72b2009-08-11 20:47:22 +00009887 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9888 DAG.getConstant(10, MVT::i32));
9889 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009890
Chris Lattnera62fe662010-02-05 19:20:30 +00009891 // This is storing the opcode for MOV32ri.
9892 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009893 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009894 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009895 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009896 Trmp, MachinePointerInfo(TrmpAddr),
9897 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009898
Owen Anderson825b72b2009-08-11 20:47:22 +00009899 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9900 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009901 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9902 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009903 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009904
Chris Lattnera62fe662010-02-05 19:20:30 +00009905 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009906 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9907 DAG.getConstant(5, MVT::i32));
9908 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009909 MachinePointerInfo(TrmpAddr, 5),
9910 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009911
Owen Anderson825b72b2009-08-11 20:47:22 +00009912 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9913 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009914 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9915 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009916 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009917
Duncan Sands4a544a72011-09-06 13:37:06 +00009918 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009919 }
9920}
9921
Dan Gohmand858e902010-04-17 15:26:15 +00009922SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9923 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009924 /*
9925 The rounding mode is in bits 11:10 of FPSR, and has the following
9926 settings:
9927 00 Round to nearest
9928 01 Round to -inf
9929 10 Round to +inf
9930 11 Round to 0
9931
9932 FLT_ROUNDS, on the other hand, expects the following:
9933 -1 Undefined
9934 0 Round to 0
9935 1 Round to nearest
9936 2 Round to +inf
9937 3 Round to -inf
9938
9939 To perform the conversion, we do:
9940 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9941 */
9942
9943 MachineFunction &MF = DAG.getMachineFunction();
9944 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009945 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009946 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009947 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009948 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009949
9950 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009951 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009952 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009953
Michael J. Spencerec38de22010-10-10 22:04:20 +00009954
Chris Lattner2156b792010-09-22 01:11:26 +00009955 MachineMemOperand *MMO =
9956 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9957 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009958
Chris Lattner2156b792010-09-22 01:11:26 +00009959 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9960 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9961 DAG.getVTList(MVT::Other),
9962 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009963
9964 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009965 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009966 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009967
9968 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009969 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009970 DAG.getNode(ISD::SRL, DL, MVT::i16,
9971 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 CWD, DAG.getConstant(0x800, MVT::i16)),
9973 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009974 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009975 DAG.getNode(ISD::SRL, DL, MVT::i16,
9976 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009977 CWD, DAG.getConstant(0x400, MVT::i16)),
9978 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009979
Dan Gohman475871a2008-07-27 21:46:04 +00009980 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009981 DAG.getNode(ISD::AND, DL, MVT::i16,
9982 DAG.getNode(ISD::ADD, DL, MVT::i16,
9983 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009984 DAG.getConstant(1, MVT::i16)),
9985 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009986
9987
Duncan Sands83ec4b62008-06-06 12:08:01 +00009988 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009989 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009990}
9991
Dan Gohmand858e902010-04-17 15:26:15 +00009992SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009993 EVT VT = Op.getValueType();
9994 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009995 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009996 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009997
9998 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010000 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010002 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010003 }
Evan Cheng18efe262007-12-14 02:13:44 +000010004
Evan Cheng152804e2007-12-14 08:30:15 +000010005 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010007 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010008
10009 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010010 SDValue Ops[] = {
10011 Op,
10012 DAG.getConstant(NumBits+NumBits-1, OpVT),
10013 DAG.getConstant(X86::COND_E, MVT::i8),
10014 Op.getValue(1)
10015 };
10016 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010017
10018 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010019 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010020
Owen Anderson825b72b2009-08-11 20:47:22 +000010021 if (VT == MVT::i8)
10022 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010023 return Op;
10024}
10025
Chandler Carruthacc068e2011-12-24 10:55:54 +000010026SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10027 SelectionDAG &DAG) const {
10028 EVT VT = Op.getValueType();
10029 EVT OpVT = VT;
10030 unsigned NumBits = VT.getSizeInBits();
10031 DebugLoc dl = Op.getDebugLoc();
10032
10033 Op = Op.getOperand(0);
10034 if (VT == MVT::i8) {
10035 // Zero extend to i32 since there is not an i8 bsr.
10036 OpVT = MVT::i32;
10037 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10038 }
10039
10040 // Issue a bsr (scan bits in reverse).
10041 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10042 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10043
10044 // And xor with NumBits-1.
10045 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10046
10047 if (VT == MVT::i8)
10048 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10049 return Op;
10050}
10051
Dan Gohmand858e902010-04-17 15:26:15 +000010052SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010053 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010054 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010055 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010056 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010057
10058 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010059 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010060 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010061
10062 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010063 SDValue Ops[] = {
10064 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010065 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010066 DAG.getConstant(X86::COND_E, MVT::i8),
10067 Op.getValue(1)
10068 };
Chandler Carruth77821022011-12-24 12:12:34 +000010069 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010070}
10071
Craig Topper13894fa2011-08-24 06:14:18 +000010072// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10073// ones, and then concatenate the result back.
10074static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010075 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010076
10077 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10078 "Unsupported value type for operation");
10079
10080 int NumElems = VT.getVectorNumElements();
10081 DebugLoc dl = Op.getDebugLoc();
10082 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10083 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10084
10085 // Extract the LHS vectors
10086 SDValue LHS = Op.getOperand(0);
10087 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10088 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10089
10090 // Extract the RHS vectors
10091 SDValue RHS = Op.getOperand(1);
10092 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10093 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10094
10095 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10096 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10097
10098 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10099 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10100 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10101}
10102
10103SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10104 assert(Op.getValueType().getSizeInBits() == 256 &&
10105 Op.getValueType().isInteger() &&
10106 "Only handle AVX 256-bit vector integer operation");
10107 return Lower256IntArith(Op, DAG);
10108}
10109
10110SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10111 assert(Op.getValueType().getSizeInBits() == 256 &&
10112 Op.getValueType().isInteger() &&
10113 "Only handle AVX 256-bit vector integer operation");
10114 return Lower256IntArith(Op, DAG);
10115}
10116
10117SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10118 EVT VT = Op.getValueType();
10119
10120 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010121 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010122 return Lower256IntArith(Op, DAG);
10123
Craig Topper5b209e82012-02-05 03:14:49 +000010124 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10125 "Only know how to lower V2I64/V4I64 multiply");
10126
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010127 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010128
Craig Topper5b209e82012-02-05 03:14:49 +000010129 // Ahi = psrlqi(a, 32);
10130 // Bhi = psrlqi(b, 32);
10131 //
10132 // AloBlo = pmuludq(a, b);
10133 // AloBhi = pmuludq(a, Bhi);
10134 // AhiBlo = pmuludq(Ahi, b);
10135
10136 // AloBhi = psllqi(AloBhi, 32);
10137 // AhiBlo = psllqi(AhiBlo, 32);
10138 // return AloBlo + AloBhi + AhiBlo;
10139
Craig Topperaaa643c2011-11-09 07:28:55 +000010140 SDValue A = Op.getOperand(0);
10141 SDValue B = Op.getOperand(1);
10142
Craig Topper5b209e82012-02-05 03:14:49 +000010143 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010144
Craig Topper5b209e82012-02-05 03:14:49 +000010145 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10146 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010147
Craig Topper5b209e82012-02-05 03:14:49 +000010148 // Bit cast to 32-bit vectors for MULUDQ
10149 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10150 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10151 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10152 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10153 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010154
Craig Topper5b209e82012-02-05 03:14:49 +000010155 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10156 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10157 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010158
Craig Topper5b209e82012-02-05 03:14:49 +000010159 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10160 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010161
Dale Johannesene4d209d2009-02-03 20:21:25 +000010162 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010163 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010164}
10165
Nadav Rotem43012222011-05-11 08:12:09 +000010166SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10167
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010168 EVT VT = Op.getValueType();
10169 DebugLoc dl = Op.getDebugLoc();
10170 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010171 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010172 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010173
Craig Topper1accb7e2012-01-10 06:54:16 +000010174 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010175 return SDValue();
10176
Nadav Rotem43012222011-05-11 08:12:09 +000010177 // Optimize shl/srl/sra with constant shift amount.
10178 if (isSplatVector(Amt.getNode())) {
10179 SDValue SclrAmt = Amt->getOperand(0);
10180 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10181 uint64_t ShiftAmt = C->getZExtValue();
10182
Craig Toppered2e13d2012-01-22 19:15:14 +000010183 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10184 (Subtarget->hasAVX2() &&
10185 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10186 if (Op.getOpcode() == ISD::SHL)
10187 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10188 DAG.getConstant(ShiftAmt, MVT::i32));
10189 if (Op.getOpcode() == ISD::SRL)
10190 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10191 DAG.getConstant(ShiftAmt, MVT::i32));
10192 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10193 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10194 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010195 }
10196
Craig Toppered2e13d2012-01-22 19:15:14 +000010197 if (VT == MVT::v16i8) {
10198 if (Op.getOpcode() == ISD::SHL) {
10199 // Make a large shift.
10200 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10201 DAG.getConstant(ShiftAmt, MVT::i32));
10202 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10203 // Zero out the rightmost bits.
10204 SmallVector<SDValue, 16> V(16,
10205 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10206 MVT::i8));
10207 return DAG.getNode(ISD::AND, dl, VT, SHL,
10208 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010209 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010210 if (Op.getOpcode() == ISD::SRL) {
10211 // Make a large shift.
10212 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10213 DAG.getConstant(ShiftAmt, MVT::i32));
10214 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10215 // Zero out the leftmost bits.
10216 SmallVector<SDValue, 16> V(16,
10217 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10218 MVT::i8));
10219 return DAG.getNode(ISD::AND, dl, VT, SRL,
10220 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10221 }
10222 if (Op.getOpcode() == ISD::SRA) {
10223 if (ShiftAmt == 7) {
10224 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010225 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010226 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010227 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010228
Craig Toppered2e13d2012-01-22 19:15:14 +000010229 // R s>> a === ((R u>> a) ^ m) - m
10230 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10231 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10232 MVT::i8));
10233 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10234 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10235 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10236 return Res;
10237 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010238 }
Craig Topper46154eb2011-11-11 07:39:23 +000010239
Craig Topper0d86d462011-11-20 00:12:05 +000010240 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10241 if (Op.getOpcode() == ISD::SHL) {
10242 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010243 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10244 DAG.getConstant(ShiftAmt, MVT::i32));
10245 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010246 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010247 SmallVector<SDValue, 32> V(32,
10248 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10249 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010250 return DAG.getNode(ISD::AND, dl, VT, SHL,
10251 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010252 }
Craig Topper0d86d462011-11-20 00:12:05 +000010253 if (Op.getOpcode() == ISD::SRL) {
10254 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010255 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10256 DAG.getConstant(ShiftAmt, MVT::i32));
10257 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010258 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010259 SmallVector<SDValue, 32> V(32,
10260 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10261 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010262 return DAG.getNode(ISD::AND, dl, VT, SRL,
10263 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10264 }
10265 if (Op.getOpcode() == ISD::SRA) {
10266 if (ShiftAmt == 7) {
10267 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010268 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010269 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010270 }
10271
10272 // R s>> a === ((R u>> a) ^ m) - m
10273 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10274 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10275 MVT::i8));
10276 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10277 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10278 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10279 return Res;
10280 }
10281 }
Nadav Rotem43012222011-05-11 08:12:09 +000010282 }
10283 }
10284
10285 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010286 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010287 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10288 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010289
Chris Lattner7302d802012-02-06 21:56:39 +000010290 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10291 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010292 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10293 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010294 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010295 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010296
10297 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010298 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010299 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10300 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10301 }
Nadav Rotem43012222011-05-11 08:12:09 +000010302 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010303 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010304
Nate Begeman51409212010-07-28 00:21:48 +000010305 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010306 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10307 DAG.getConstant(5, MVT::i32));
10308 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010309
Lang Hames8b99c1e2011-12-17 01:08:46 +000010310 // Turn 'a' into a mask suitable for VSELECT
10311 SDValue VSelM = DAG.getConstant(0x80, VT);
10312 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010313 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010314
Lang Hames8b99c1e2011-12-17 01:08:46 +000010315 SDValue CM1 = DAG.getConstant(0x0f, VT);
10316 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010317
Lang Hames8b99c1e2011-12-17 01:08:46 +000010318 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10319 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010320 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10321 DAG.getConstant(4, MVT::i32), DAG);
10322 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010323 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10324
Nate Begeman51409212010-07-28 00:21:48 +000010325 // a += a
10326 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010327 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010328 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010329
Lang Hames8b99c1e2011-12-17 01:08:46 +000010330 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10331 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010332 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10333 DAG.getConstant(2, MVT::i32), DAG);
10334 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010335 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10336
Nate Begeman51409212010-07-28 00:21:48 +000010337 // a += a
10338 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010339 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010340 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010341
Lang Hames8b99c1e2011-12-17 01:08:46 +000010342 // return VSELECT(r, r+r, a);
10343 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010344 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010345 return R;
10346 }
Craig Topper46154eb2011-11-11 07:39:23 +000010347
10348 // Decompose 256-bit shifts into smaller 128-bit shifts.
10349 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010350 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010351 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10352 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10353
10354 // Extract the two vectors
10355 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10356 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10357 DAG, dl);
10358
10359 // Recreate the shift amount vectors
10360 SDValue Amt1, Amt2;
10361 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10362 // Constant shift amount
10363 SmallVector<SDValue, 4> Amt1Csts;
10364 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010365 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010366 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010367 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010368 Amt2Csts.push_back(Amt->getOperand(i));
10369
10370 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10371 &Amt1Csts[0], NumElems/2);
10372 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10373 &Amt2Csts[0], NumElems/2);
10374 } else {
10375 // Variable shift amount
10376 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10377 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10378 DAG, dl);
10379 }
10380
10381 // Issue new vector shifts for the smaller types
10382 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10383 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10384
10385 // Concatenate the result back
10386 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10387 }
10388
Nate Begeman51409212010-07-28 00:21:48 +000010389 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010390}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010391
Dan Gohmand858e902010-04-17 15:26:15 +000010392SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010393 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10394 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010395 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10396 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010397 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010398 SDValue LHS = N->getOperand(0);
10399 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010400 unsigned BaseOp = 0;
10401 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010402 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010403 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010404 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010405 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010406 // A subtract of one will be selected as a INC. Note that INC doesn't
10407 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010408 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10409 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010410 BaseOp = X86ISD::INC;
10411 Cond = X86::COND_O;
10412 break;
10413 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010414 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010415 Cond = X86::COND_O;
10416 break;
10417 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010418 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010419 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010420 break;
10421 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010422 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10423 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010424 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10425 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010426 BaseOp = X86ISD::DEC;
10427 Cond = X86::COND_O;
10428 break;
10429 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010430 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010431 Cond = X86::COND_O;
10432 break;
10433 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010434 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010435 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010436 break;
10437 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010438 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010439 Cond = X86::COND_O;
10440 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010441 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10442 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10443 MVT::i32);
10444 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010445
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010446 SDValue SetCC =
10447 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10448 DAG.getConstant(X86::COND_O, MVT::i32),
10449 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010450
Dan Gohman6e5fda22011-07-22 18:45:15 +000010451 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010452 }
Bill Wendling74c37652008-12-09 22:08:41 +000010453 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010454
Bill Wendling61edeb52008-12-02 01:06:39 +000010455 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010456 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010457 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010458
Bill Wendling61edeb52008-12-02 01:06:39 +000010459 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010460 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10461 DAG.getConstant(Cond, MVT::i32),
10462 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010463
Dan Gohman6e5fda22011-07-22 18:45:15 +000010464 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010465}
10466
Chad Rosier30450e82011-12-22 22:35:21 +000010467SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10468 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010469 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010470 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10471 EVT VT = Op.getValueType();
10472
Craig Toppered2e13d2012-01-22 19:15:14 +000010473 if (!Subtarget->hasSSE2() || !VT.isVector())
10474 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010475
Craig Toppered2e13d2012-01-22 19:15:14 +000010476 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10477 ExtraVT.getScalarType().getSizeInBits();
10478 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10479
10480 switch (VT.getSimpleVT().SimpleTy) {
10481 default: return SDValue();
10482 case MVT::v8i32:
10483 case MVT::v16i16:
10484 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010485 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010486 if (!Subtarget->hasAVX2()) {
10487 // needs to be split
10488 int NumElems = VT.getVectorNumElements();
10489 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10490 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010491
Craig Toppered2e13d2012-01-22 19:15:14 +000010492 // Extract the LHS vectors
10493 SDValue LHS = Op.getOperand(0);
10494 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10495 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010496
Craig Toppered2e13d2012-01-22 19:15:14 +000010497 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10498 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010499
Craig Toppered2e13d2012-01-22 19:15:14 +000010500 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10501 int ExtraNumElems = ExtraVT.getVectorNumElements();
10502 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10503 ExtraNumElems/2);
10504 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010505
Craig Toppered2e13d2012-01-22 19:15:14 +000010506 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10507 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010508
Craig Toppered2e13d2012-01-22 19:15:14 +000010509 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10510 }
10511 // fall through
10512 case MVT::v4i32:
10513 case MVT::v8i16: {
10514 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10515 Op.getOperand(0), ShAmt, DAG);
10516 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010517 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010518 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010519}
10520
10521
Eric Christopher9a9d2752010-07-22 02:48:34 +000010522SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10523 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010524
Eric Christopher77ed1352011-07-08 00:04:56 +000010525 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10526 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010527 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010528 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010529 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010530 SDValue Ops[] = {
10531 DAG.getRegister(X86::ESP, MVT::i32), // Base
10532 DAG.getTargetConstant(1, MVT::i8), // Scale
10533 DAG.getRegister(0, MVT::i32), // Index
10534 DAG.getTargetConstant(0, MVT::i32), // Disp
10535 DAG.getRegister(0, MVT::i32), // Segment.
10536 Zero,
10537 Chain
10538 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010539 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010540 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10541 array_lengthof(Ops));
10542 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010543 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010544
Eric Christopher9a9d2752010-07-22 02:48:34 +000010545 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010546 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010547 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010548
Chris Lattner132929a2010-08-14 17:26:09 +000010549 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10550 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10551 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10552 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010553
Chris Lattner132929a2010-08-14 17:26:09 +000010554 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10555 if (!Op1 && !Op2 && !Op3 && Op4)
10556 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010557
Chris Lattner132929a2010-08-14 17:26:09 +000010558 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10559 if (Op1 && !Op2 && !Op3 && !Op4)
10560 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010561
10562 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010563 // (MFENCE)>;
10564 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010565}
10566
Eli Friedman14648462011-07-27 22:21:52 +000010567SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10568 SelectionDAG &DAG) const {
10569 DebugLoc dl = Op.getDebugLoc();
10570 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10571 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10572 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10573 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10574
10575 // The only fence that needs an instruction is a sequentially-consistent
10576 // cross-thread fence.
10577 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10578 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10579 // no-sse2). There isn't any reason to disable it if the target processor
10580 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010581 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010582 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10583
10584 SDValue Chain = Op.getOperand(0);
10585 SDValue Zero = DAG.getConstant(0, MVT::i32);
10586 SDValue Ops[] = {
10587 DAG.getRegister(X86::ESP, MVT::i32), // Base
10588 DAG.getTargetConstant(1, MVT::i8), // Scale
10589 DAG.getRegister(0, MVT::i32), // Index
10590 DAG.getTargetConstant(0, MVT::i32), // Disp
10591 DAG.getRegister(0, MVT::i32), // Segment.
10592 Zero,
10593 Chain
10594 };
10595 SDNode *Res =
10596 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10597 array_lengthof(Ops));
10598 return SDValue(Res, 0);
10599 }
10600
10601 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10602 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10603}
10604
10605
Dan Gohmand858e902010-04-17 15:26:15 +000010606SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010607 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010608 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010609 unsigned Reg = 0;
10610 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010611 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010612 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010613 case MVT::i8: Reg = X86::AL; size = 1; break;
10614 case MVT::i16: Reg = X86::AX; size = 2; break;
10615 case MVT::i32: Reg = X86::EAX; size = 4; break;
10616 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010617 assert(Subtarget->is64Bit() && "Node not type legal!");
10618 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010619 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010620 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010621 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010622 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010623 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010624 Op.getOperand(1),
10625 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010626 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010627 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010628 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010629 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10630 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10631 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010632 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010633 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010634 return cpOut;
10635}
10636
Duncan Sands1607f052008-12-01 11:39:25 +000010637SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010638 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010639 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010640 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010641 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010642 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010643 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010644 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10645 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010646 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010647 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10648 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010649 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010650 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010651 rdx.getValue(1)
10652 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010653 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010654}
10655
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010656SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010657 SelectionDAG &DAG) const {
10658 EVT SrcVT = Op.getOperand(0).getValueType();
10659 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010660 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010661 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010662 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010663 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010664 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010665 // i64 <=> MMX conversions are Legal.
10666 if (SrcVT==MVT::i64 && DstVT.isVector())
10667 return Op;
10668 if (DstVT==MVT::i64 && SrcVT.isVector())
10669 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010670 // MMX <=> MMX conversions are Legal.
10671 if (SrcVT.isVector() && DstVT.isVector())
10672 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010673 // All other conversions need to be expanded.
10674 return SDValue();
10675}
Chris Lattner5b856542010-12-20 00:59:46 +000010676
Dan Gohmand858e902010-04-17 15:26:15 +000010677SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010678 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010679 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010680 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010681 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010682 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010683 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010684 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010685 Node->getOperand(0),
10686 Node->getOperand(1), negOp,
10687 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010688 cast<AtomicSDNode>(Node)->getAlignment(),
10689 cast<AtomicSDNode>(Node)->getOrdering(),
10690 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010691}
10692
Eli Friedman327236c2011-08-24 20:50:09 +000010693static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10694 SDNode *Node = Op.getNode();
10695 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010696 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010697
10698 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010699 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10700 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10701 // (The only way to get a 16-byte store is cmpxchg16b)
10702 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10703 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10704 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010705 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10706 cast<AtomicSDNode>(Node)->getMemoryVT(),
10707 Node->getOperand(0),
10708 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010709 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010710 cast<AtomicSDNode>(Node)->getOrdering(),
10711 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010712 return Swap.getValue(1);
10713 }
10714 // Other atomic stores have a simple pattern.
10715 return Op;
10716}
10717
Chris Lattner5b856542010-12-20 00:59:46 +000010718static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10719 EVT VT = Op.getNode()->getValueType(0);
10720
10721 // Let legalize expand this if it isn't a legal type yet.
10722 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10723 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010724
Chris Lattner5b856542010-12-20 00:59:46 +000010725 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010726
Chris Lattner5b856542010-12-20 00:59:46 +000010727 unsigned Opc;
10728 bool ExtraOp = false;
10729 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010730 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010731 case ISD::ADDC: Opc = X86ISD::ADD; break;
10732 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10733 case ISD::SUBC: Opc = X86ISD::SUB; break;
10734 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10735 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010736
Chris Lattner5b856542010-12-20 00:59:46 +000010737 if (!ExtraOp)
10738 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10739 Op.getOperand(1));
10740 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10741 Op.getOperand(1), Op.getOperand(2));
10742}
10743
Evan Cheng0db9fe62006-04-25 20:13:52 +000010744/// LowerOperation - Provide custom lowering hooks for some operations.
10745///
Dan Gohmand858e902010-04-17 15:26:15 +000010746SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010747 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010748 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010749 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010750 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010751 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010752 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10753 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010754 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010755 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010756 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010757 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10758 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10759 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010760 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010761 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010762 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10763 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10764 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010765 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010766 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010767 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010768 case ISD::SHL_PARTS:
10769 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010770 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010771 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010772 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010773 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010774 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010775 case ISD::FABS: return LowerFABS(Op, DAG);
10776 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010777 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010778 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010779 case ISD::SETCC: return LowerSETCC(Op, DAG);
10780 case ISD::SELECT: return LowerSELECT(Op, DAG);
10781 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010782 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010783 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010784 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010785 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010786 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010787 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10788 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010789 case ISD::FRAME_TO_ARGS_OFFSET:
10790 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010791 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010792 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010793 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10794 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010795 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010796 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010797 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010798 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010799 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010800 case ISD::SRA:
10801 case ISD::SRL:
10802 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010803 case ISD::SADDO:
10804 case ISD::UADDO:
10805 case ISD::SSUBO:
10806 case ISD::USUBO:
10807 case ISD::SMULO:
10808 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010809 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010810 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010811 case ISD::ADDC:
10812 case ISD::ADDE:
10813 case ISD::SUBC:
10814 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010815 case ISD::ADD: return LowerADD(Op, DAG);
10816 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010817 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010818}
10819
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010820static void ReplaceATOMIC_LOAD(SDNode *Node,
10821 SmallVectorImpl<SDValue> &Results,
10822 SelectionDAG &DAG) {
10823 DebugLoc dl = Node->getDebugLoc();
10824 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10825
10826 // Convert wide load -> cmpxchg8b/cmpxchg16b
10827 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10828 // (The only way to get a 16-byte load is cmpxchg16b)
10829 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010830 SDValue Zero = DAG.getConstant(0, VT);
10831 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010832 Node->getOperand(0),
10833 Node->getOperand(1), Zero, Zero,
10834 cast<AtomicSDNode>(Node)->getMemOperand(),
10835 cast<AtomicSDNode>(Node)->getOrdering(),
10836 cast<AtomicSDNode>(Node)->getSynchScope());
10837 Results.push_back(Swap.getValue(0));
10838 Results.push_back(Swap.getValue(1));
10839}
10840
Duncan Sands1607f052008-12-01 11:39:25 +000010841void X86TargetLowering::
10842ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010843 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010844 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010845 assert (Node->getValueType(0) == MVT::i64 &&
10846 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010847
10848 SDValue Chain = Node->getOperand(0);
10849 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010850 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010851 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010852 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010853 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010854 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010855 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010856 SDValue Result =
10857 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10858 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010859 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010860 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010861 Results.push_back(Result.getValue(2));
10862}
10863
Duncan Sands126d9072008-07-04 11:47:58 +000010864/// ReplaceNodeResults - Replace a node with an illegal result type
10865/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010866void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10867 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010868 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010869 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010870 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010871 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010872 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010873 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010874 case ISD::ADDC:
10875 case ISD::ADDE:
10876 case ISD::SUBC:
10877 case ISD::SUBE:
10878 // We don't want to expand or promote these.
10879 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010880 case ISD::FP_TO_SINT:
10881 case ISD::FP_TO_UINT: {
10882 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10883
10884 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10885 return;
10886
Eli Friedman948e95a2009-05-23 09:59:16 +000010887 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010888 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010889 SDValue FIST = Vals.first, StackSlot = Vals.second;
10890 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010891 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010892 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010893 if (StackSlot.getNode() != 0)
10894 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10895 MachinePointerInfo(),
10896 false, false, false, 0));
10897 else
10898 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010899 }
10900 return;
10901 }
10902 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010903 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010904 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010905 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010906 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010907 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010908 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010909 eax.getValue(2));
10910 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10911 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010912 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010913 Results.push_back(edx.getValue(1));
10914 return;
10915 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010916 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010917 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010918 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010919 bool Regs64bit = T == MVT::i128;
10920 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010921 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010922 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10923 DAG.getConstant(0, HalfT));
10924 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10925 DAG.getConstant(1, HalfT));
10926 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10927 Regs64bit ? X86::RAX : X86::EAX,
10928 cpInL, SDValue());
10929 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10930 Regs64bit ? X86::RDX : X86::EDX,
10931 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010932 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010933 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10934 DAG.getConstant(0, HalfT));
10935 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10936 DAG.getConstant(1, HalfT));
10937 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10938 Regs64bit ? X86::RBX : X86::EBX,
10939 swapInL, cpInH.getValue(1));
10940 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10941 Regs64bit ? X86::RCX : X86::ECX,
10942 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010943 SDValue Ops[] = { swapInH.getValue(0),
10944 N->getOperand(1),
10945 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010946 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010947 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010948 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10949 X86ISD::LCMPXCHG8_DAG;
10950 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010951 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010952 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10953 Regs64bit ? X86::RAX : X86::EAX,
10954 HalfT, Result.getValue(1));
10955 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10956 Regs64bit ? X86::RDX : X86::EDX,
10957 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010958 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010959 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010960 Results.push_back(cpOutH.getValue(1));
10961 return;
10962 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010963 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010964 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10965 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010966 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010967 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10968 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010969 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010970 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10971 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010972 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010973 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10974 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010975 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010976 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10977 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010978 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010979 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10980 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010981 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010982 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10983 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010984 case ISD::ATOMIC_LOAD:
10985 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010986 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010987}
10988
Evan Cheng72261582005-12-20 06:22:03 +000010989const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10990 switch (Opcode) {
10991 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010992 case X86ISD::BSF: return "X86ISD::BSF";
10993 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010994 case X86ISD::SHLD: return "X86ISD::SHLD";
10995 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010996 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010997 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010998 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010999 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011000 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011001 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011002 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11003 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11004 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011005 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011006 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011007 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011008 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011009 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011010 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011011 case X86ISD::COMI: return "X86ISD::COMI";
11012 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011013 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011014 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011015 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11016 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011017 case X86ISD::CMOV: return "X86ISD::CMOV";
11018 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011019 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011020 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11021 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011022 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011023 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011024 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011025 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011026 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011027 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11028 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011029 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011030 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011031 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011032 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011033 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000011034 case X86ISD::HADD: return "X86ISD::HADD";
11035 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011036 case X86ISD::FHADD: return "X86ISD::FHADD";
11037 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011038 case X86ISD::FMAX: return "X86ISD::FMAX";
11039 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011040 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11041 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011042 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011043 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011044 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011045 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011046 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011047 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11048 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011049 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11050 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11051 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11052 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11053 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11054 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011055 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11056 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011057 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11058 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011059 case X86ISD::VSHL: return "X86ISD::VSHL";
11060 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011061 case X86ISD::VSRA: return "X86ISD::VSRA";
11062 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11063 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11064 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011065 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011066 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11067 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011068 case X86ISD::ADD: return "X86ISD::ADD";
11069 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011070 case X86ISD::ADC: return "X86ISD::ADC";
11071 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011072 case X86ISD::SMUL: return "X86ISD::SMUL";
11073 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011074 case X86ISD::INC: return "X86ISD::INC";
11075 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011076 case X86ISD::OR: return "X86ISD::OR";
11077 case X86ISD::XOR: return "X86ISD::XOR";
11078 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011079 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011080 case X86ISD::BLSI: return "X86ISD::BLSI";
11081 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11082 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011083 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011084 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011085 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011086 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11087 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11088 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011089 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011090 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011091 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011092 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011093 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011094 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11095 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011096 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11097 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11098 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011099 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11100 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011101 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11102 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011103 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011104 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011105 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011106 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011107 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011108 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011109 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011110 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011111 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011112 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011113 }
11114}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011115
Chris Lattnerc9addb72007-03-30 23:15:24 +000011116// isLegalAddressingMode - Return true if the addressing mode represented
11117// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011118bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011119 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011120 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011121 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011122 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011123
Chris Lattnerc9addb72007-03-30 23:15:24 +000011124 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011125 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011126 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011127
Chris Lattnerc9addb72007-03-30 23:15:24 +000011128 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011129 unsigned GVFlags =
11130 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011131
Chris Lattnerdfed4132009-07-10 07:38:24 +000011132 // If a reference to this global requires an extra load, we can't fold it.
11133 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011134 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011135
Chris Lattnerdfed4132009-07-10 07:38:24 +000011136 // If BaseGV requires a register for the PIC base, we cannot also have a
11137 // BaseReg specified.
11138 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011139 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011140
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011141 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011142 if ((M != CodeModel::Small || R != Reloc::Static) &&
11143 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011144 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011145 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011146
Chris Lattnerc9addb72007-03-30 23:15:24 +000011147 switch (AM.Scale) {
11148 case 0:
11149 case 1:
11150 case 2:
11151 case 4:
11152 case 8:
11153 // These scales always work.
11154 break;
11155 case 3:
11156 case 5:
11157 case 9:
11158 // These scales are formed with basereg+scalereg. Only accept if there is
11159 // no basereg yet.
11160 if (AM.HasBaseReg)
11161 return false;
11162 break;
11163 default: // Other stuff never works.
11164 return false;
11165 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011166
Chris Lattnerc9addb72007-03-30 23:15:24 +000011167 return true;
11168}
11169
11170
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011171bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011172 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011173 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011174 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11175 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011176 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011177 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011178 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011179}
11180
Owen Andersone50ed302009-08-10 22:56:29 +000011181bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011182 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011183 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011184 unsigned NumBits1 = VT1.getSizeInBits();
11185 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011186 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011187 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011188 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011189}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011190
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011191bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011192 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011193 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011194}
11195
Owen Andersone50ed302009-08-10 22:56:29 +000011196bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011197 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011198 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011199}
11200
Owen Andersone50ed302009-08-10 22:56:29 +000011201bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011202 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011203 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011204}
11205
Evan Cheng60c07e12006-07-05 22:17:51 +000011206/// isShuffleMaskLegal - Targets can use this to indicate that they only
11207/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11208/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11209/// are assumed to be legal.
11210bool
Eric Christopherfd179292009-08-27 18:07:15 +000011211X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011212 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011213 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011214 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011215 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011216
Nate Begemana09008b2009-10-19 02:17:23 +000011217 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011218 return (VT.getVectorNumElements() == 2 ||
11219 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11220 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011221 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011222 isPSHUFDMask(M, VT) ||
11223 isPSHUFHWMask(M, VT) ||
11224 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011225 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011226 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11227 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011228 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11229 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011230}
11231
Dan Gohman7d8143f2008-04-09 20:09:42 +000011232bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011233X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011234 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011235 unsigned NumElts = VT.getVectorNumElements();
11236 // FIXME: This collection of masks seems suspect.
11237 if (NumElts == 2)
11238 return true;
11239 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11240 return (isMOVLMask(Mask, VT) ||
11241 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011242 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11243 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011244 }
11245 return false;
11246}
11247
11248//===----------------------------------------------------------------------===//
11249// X86 Scheduler Hooks
11250//===----------------------------------------------------------------------===//
11251
Mon P Wang63307c32008-05-05 19:05:59 +000011252// private utility function
11253MachineBasicBlock *
11254X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11255 MachineBasicBlock *MBB,
11256 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011257 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011258 unsigned LoadOpc,
11259 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011260 unsigned notOpc,
11261 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011262 const TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011263 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011264 // For the atomic bitwise operator, we generate
11265 // thisMBB:
11266 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011267 // ld t1 = [bitinstr.addr]
11268 // op t2 = t1, [bitinstr.val]
11269 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011270 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11271 // bz newMBB
11272 // fallthrough -->nextMBB
11273 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11274 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011275 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011276 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011277
Mon P Wang63307c32008-05-05 19:05:59 +000011278 /// First build the CFG
11279 MachineFunction *F = MBB->getParent();
11280 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011281 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11282 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11283 F->insert(MBBIter, newMBB);
11284 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011285
Dan Gohman14152b42010-07-06 20:24:04 +000011286 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11287 nextMBB->splice(nextMBB->begin(), thisMBB,
11288 llvm::next(MachineBasicBlock::iterator(bInstr)),
11289 thisMBB->end());
11290 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011291
Mon P Wang63307c32008-05-05 19:05:59 +000011292 // Update thisMBB to fall through to newMBB
11293 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011294
Mon P Wang63307c32008-05-05 19:05:59 +000011295 // newMBB jumps to itself and fall through to nextMBB
11296 newMBB->addSuccessor(nextMBB);
11297 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011298
Mon P Wang63307c32008-05-05 19:05:59 +000011299 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011300 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011301 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011302 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011303 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011304 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011305 int numArgs = bInstr->getNumOperands() - 1;
11306 for (int i=0; i < numArgs; ++i)
11307 argOpers[i] = &bInstr->getOperand(i+1);
11308
11309 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011310 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011311 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011312
Dale Johannesen140be2d2008-08-19 18:47:28 +000011313 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011314 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011315 for (int i=0; i <= lastAddrIndx; ++i)
11316 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011317
Dale Johannesen140be2d2008-08-19 18:47:28 +000011318 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011319 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011320 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011321 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011322 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011323 tt = t1;
11324
Dale Johannesen140be2d2008-08-19 18:47:28 +000011325 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011326 assert((argOpers[valArgIndx]->isReg() ||
11327 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011328 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011329 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011330 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011331 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011332 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011333 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011334 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011335
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011336 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011337 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011338
Dale Johannesene4d209d2009-02-03 20:21:25 +000011339 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011340 for (int i=0; i <= lastAddrIndx; ++i)
11341 (*MIB).addOperand(*argOpers[i]);
11342 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011343 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011344 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11345 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011346
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011347 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011348 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011349
Mon P Wang63307c32008-05-05 19:05:59 +000011350 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011351 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011352
Dan Gohman14152b42010-07-06 20:24:04 +000011353 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011354 return nextMBB;
11355}
11356
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011357// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011358MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011359X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11360 MachineBasicBlock *MBB,
11361 unsigned regOpcL,
11362 unsigned regOpcH,
11363 unsigned immOpcL,
11364 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011365 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011366 // For the atomic bitwise operator, we generate
11367 // thisMBB (instructions are in pairs, except cmpxchg8b)
11368 // ld t1,t2 = [bitinstr.addr]
11369 // newMBB:
11370 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11371 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011372 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011373 // mov ECX, EBX <- t5, t6
11374 // mov EAX, EDX <- t1, t2
11375 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11376 // mov t3, t4 <- EAX, EDX
11377 // bz newMBB
11378 // result in out1, out2
11379 // fallthrough -->nextMBB
11380
11381 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11382 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011383 const unsigned NotOpc = X86::NOT32r;
11384 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11385 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11386 MachineFunction::iterator MBBIter = MBB;
11387 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011388
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011389 /// First build the CFG
11390 MachineFunction *F = MBB->getParent();
11391 MachineBasicBlock *thisMBB = MBB;
11392 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11393 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11394 F->insert(MBBIter, newMBB);
11395 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011396
Dan Gohman14152b42010-07-06 20:24:04 +000011397 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11398 nextMBB->splice(nextMBB->begin(), thisMBB,
11399 llvm::next(MachineBasicBlock::iterator(bInstr)),
11400 thisMBB->end());
11401 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011402
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011403 // Update thisMBB to fall through to newMBB
11404 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011405
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011406 // newMBB jumps to itself and fall through to nextMBB
11407 newMBB->addSuccessor(nextMBB);
11408 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011409
Dale Johannesene4d209d2009-02-03 20:21:25 +000011410 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011411 // Insert instructions into newMBB based on incoming instruction
11412 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011413 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011414 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 MachineOperand& dest1Oper = bInstr->getOperand(0);
11416 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011417 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11418 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011419 argOpers[i] = &bInstr->getOperand(i+2);
11420
Dan Gohman71ea4e52010-05-14 21:01:44 +000011421 // We use some of the operands multiple times, so conservatively just
11422 // clear any kill flags that might be present.
11423 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11424 argOpers[i]->setIsKill(false);
11425 }
11426
Evan Chengad5b52f2010-01-08 19:14:57 +000011427 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011428 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011429
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011430 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011431 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011432 for (int i=0; i <= lastAddrIndx; ++i)
11433 (*MIB).addOperand(*argOpers[i]);
11434 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011435 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011436 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011437 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011438 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011439 MachineOperand newOp3 = *(argOpers[3]);
11440 if (newOp3.isImm())
11441 newOp3.setImm(newOp3.getImm()+4);
11442 else
11443 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011444 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011445 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011446
11447 // t3/4 are defined later, at the bottom of the loop
11448 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11449 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011450 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011451 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011452 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011453 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11454
Evan Cheng306b4ca2010-01-08 23:41:50 +000011455 // The subsequent operations should be using the destination registers of
11456 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011457 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011458 t1 = F->getRegInfo().createVirtualRegister(RC);
11459 t2 = F->getRegInfo().createVirtualRegister(RC);
11460 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11461 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011462 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011463 t1 = dest1Oper.getReg();
11464 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011465 }
11466
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011467 int valArgIndx = lastAddrIndx + 1;
11468 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011469 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011470 "invalid operand");
11471 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11472 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011473 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011474 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011475 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011476 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011477 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011478 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011479 (*MIB).addOperand(*argOpers[valArgIndx]);
11480 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011481 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011482 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011483 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011484 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011485 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011486 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011487 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011488 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011489 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011490 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011491
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011492 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011493 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011494 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011495 MIB.addReg(t2);
11496
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011497 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011498 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011499 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011500 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011501
Dale Johannesene4d209d2009-02-03 20:21:25 +000011502 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011503 for (int i=0; i <= lastAddrIndx; ++i)
11504 (*MIB).addOperand(*argOpers[i]);
11505
11506 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011507 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11508 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011509
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011510 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011511 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011512 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011513 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011514
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011515 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011516 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011517
Dan Gohman14152b42010-07-06 20:24:04 +000011518 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011519 return nextMBB;
11520}
11521
11522// private utility function
11523MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011524X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11525 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011526 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011527 // For the atomic min/max operator, we generate
11528 // thisMBB:
11529 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011530 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011531 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011532 // cmp t1, t2
11533 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011534 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011535 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11536 // bz newMBB
11537 // fallthrough -->nextMBB
11538 //
11539 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11540 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011541 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011542 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011543
Mon P Wang63307c32008-05-05 19:05:59 +000011544 /// First build the CFG
11545 MachineFunction *F = MBB->getParent();
11546 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011547 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11548 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11549 F->insert(MBBIter, newMBB);
11550 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011551
Dan Gohman14152b42010-07-06 20:24:04 +000011552 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11553 nextMBB->splice(nextMBB->begin(), thisMBB,
11554 llvm::next(MachineBasicBlock::iterator(mInstr)),
11555 thisMBB->end());
11556 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011557
Mon P Wang63307c32008-05-05 19:05:59 +000011558 // Update thisMBB to fall through to newMBB
11559 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011560
Mon P Wang63307c32008-05-05 19:05:59 +000011561 // newMBB jumps to newMBB and fall through to nextMBB
11562 newMBB->addSuccessor(nextMBB);
11563 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011564
Dale Johannesene4d209d2009-02-03 20:21:25 +000011565 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011566 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011567 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011568 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011569 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011570 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011571 int numArgs = mInstr->getNumOperands() - 1;
11572 for (int i=0; i < numArgs; ++i)
11573 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011574
Mon P Wang63307c32008-05-05 19:05:59 +000011575 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011576 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011577 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011578
Mon P Wangab3e7472008-05-05 22:56:23 +000011579 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011580 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011581 for (int i=0; i <= lastAddrIndx; ++i)
11582 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011583
Mon P Wang63307c32008-05-05 19:05:59 +000011584 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011585 assert((argOpers[valArgIndx]->isReg() ||
11586 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011587 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011588
11589 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011590 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011591 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011592 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011593 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011594 (*MIB).addOperand(*argOpers[valArgIndx]);
11595
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011596 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011597 MIB.addReg(t1);
11598
Dale Johannesene4d209d2009-02-03 20:21:25 +000011599 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011600 MIB.addReg(t1);
11601 MIB.addReg(t2);
11602
11603 // Generate movc
11604 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011605 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011606 MIB.addReg(t2);
11607 MIB.addReg(t1);
11608
11609 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011610 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011611 for (int i=0; i <= lastAddrIndx; ++i)
11612 (*MIB).addOperand(*argOpers[i]);
11613 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011614 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011615 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11616 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011617
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011618 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011619 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011620
Mon P Wang63307c32008-05-05 19:05:59 +000011621 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011622 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011623
Dan Gohman14152b42010-07-06 20:24:04 +000011624 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011625 return nextMBB;
11626}
11627
Eric Christopherf83a5de2009-08-27 18:08:16 +000011628// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011629// or XMM0_V32I8 in AVX all of this code can be replaced with that
11630// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011631MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011632X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011633 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011634 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011635 "Target must have SSE4.2 or AVX features enabled");
11636
Eric Christopherb120ab42009-08-18 22:50:32 +000011637 DebugLoc dl = MI->getDebugLoc();
11638 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011639 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011640 if (!Subtarget->hasAVX()) {
11641 if (memArg)
11642 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11643 else
11644 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11645 } else {
11646 if (memArg)
11647 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11648 else
11649 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11650 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011651
Eric Christopher41c902f2010-11-30 08:20:21 +000011652 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011653 for (unsigned i = 0; i < numArgs; ++i) {
11654 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011655 if (!(Op.isReg() && Op.isImplicit()))
11656 MIB.addOperand(Op);
11657 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011658 BuildMI(*BB, MI, dl,
11659 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11660 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011661 .addReg(X86::XMM0);
11662
Dan Gohman14152b42010-07-06 20:24:04 +000011663 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011664 return BB;
11665}
11666
11667MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011668X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011669 DebugLoc dl = MI->getDebugLoc();
11670 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011671
Eric Christopher228232b2010-11-30 07:20:12 +000011672 // Address into RAX/EAX, other two args into ECX, EDX.
11673 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11674 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11675 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11676 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011677 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011678
Eric Christopher228232b2010-11-30 07:20:12 +000011679 unsigned ValOps = X86::AddrNumOperands;
11680 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11681 .addReg(MI->getOperand(ValOps).getReg());
11682 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11683 .addReg(MI->getOperand(ValOps+1).getReg());
11684
11685 // The instruction doesn't actually take any operands though.
11686 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011687
Eric Christopher228232b2010-11-30 07:20:12 +000011688 MI->eraseFromParent(); // The pseudo is gone now.
11689 return BB;
11690}
11691
11692MachineBasicBlock *
11693X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011694 DebugLoc dl = MI->getDebugLoc();
11695 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011696
Eric Christopher228232b2010-11-30 07:20:12 +000011697 // First arg in ECX, the second in EAX.
11698 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11699 .addReg(MI->getOperand(0).getReg());
11700 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11701 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011702
Eric Christopher228232b2010-11-30 07:20:12 +000011703 // The instruction doesn't actually take any operands though.
11704 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011705
Eric Christopher228232b2010-11-30 07:20:12 +000011706 MI->eraseFromParent(); // The pseudo is gone now.
11707 return BB;
11708}
11709
11710MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011711X86TargetLowering::EmitVAARG64WithCustomInserter(
11712 MachineInstr *MI,
11713 MachineBasicBlock *MBB) const {
11714 // Emit va_arg instruction on X86-64.
11715
11716 // Operands to this pseudo-instruction:
11717 // 0 ) Output : destination address (reg)
11718 // 1-5) Input : va_list address (addr, i64mem)
11719 // 6 ) ArgSize : Size (in bytes) of vararg type
11720 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11721 // 8 ) Align : Alignment of type
11722 // 9 ) EFLAGS (implicit-def)
11723
11724 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11725 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11726
11727 unsigned DestReg = MI->getOperand(0).getReg();
11728 MachineOperand &Base = MI->getOperand(1);
11729 MachineOperand &Scale = MI->getOperand(2);
11730 MachineOperand &Index = MI->getOperand(3);
11731 MachineOperand &Disp = MI->getOperand(4);
11732 MachineOperand &Segment = MI->getOperand(5);
11733 unsigned ArgSize = MI->getOperand(6).getImm();
11734 unsigned ArgMode = MI->getOperand(7).getImm();
11735 unsigned Align = MI->getOperand(8).getImm();
11736
11737 // Memory Reference
11738 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11739 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11740 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11741
11742 // Machine Information
11743 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11744 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11745 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11746 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11747 DebugLoc DL = MI->getDebugLoc();
11748
11749 // struct va_list {
11750 // i32 gp_offset
11751 // i32 fp_offset
11752 // i64 overflow_area (address)
11753 // i64 reg_save_area (address)
11754 // }
11755 // sizeof(va_list) = 24
11756 // alignment(va_list) = 8
11757
11758 unsigned TotalNumIntRegs = 6;
11759 unsigned TotalNumXMMRegs = 8;
11760 bool UseGPOffset = (ArgMode == 1);
11761 bool UseFPOffset = (ArgMode == 2);
11762 unsigned MaxOffset = TotalNumIntRegs * 8 +
11763 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11764
11765 /* Align ArgSize to a multiple of 8 */
11766 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11767 bool NeedsAlign = (Align > 8);
11768
11769 MachineBasicBlock *thisMBB = MBB;
11770 MachineBasicBlock *overflowMBB;
11771 MachineBasicBlock *offsetMBB;
11772 MachineBasicBlock *endMBB;
11773
11774 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11775 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11776 unsigned OffsetReg = 0;
11777
11778 if (!UseGPOffset && !UseFPOffset) {
11779 // If we only pull from the overflow region, we don't create a branch.
11780 // We don't need to alter control flow.
11781 OffsetDestReg = 0; // unused
11782 OverflowDestReg = DestReg;
11783
11784 offsetMBB = NULL;
11785 overflowMBB = thisMBB;
11786 endMBB = thisMBB;
11787 } else {
11788 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11789 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11790 // If not, pull from overflow_area. (branch to overflowMBB)
11791 //
11792 // thisMBB
11793 // | .
11794 // | .
11795 // offsetMBB overflowMBB
11796 // | .
11797 // | .
11798 // endMBB
11799
11800 // Registers for the PHI in endMBB
11801 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11802 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11803
11804 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11805 MachineFunction *MF = MBB->getParent();
11806 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11807 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11808 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11809
11810 MachineFunction::iterator MBBIter = MBB;
11811 ++MBBIter;
11812
11813 // Insert the new basic blocks
11814 MF->insert(MBBIter, offsetMBB);
11815 MF->insert(MBBIter, overflowMBB);
11816 MF->insert(MBBIter, endMBB);
11817
11818 // Transfer the remainder of MBB and its successor edges to endMBB.
11819 endMBB->splice(endMBB->begin(), thisMBB,
11820 llvm::next(MachineBasicBlock::iterator(MI)),
11821 thisMBB->end());
11822 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11823
11824 // Make offsetMBB and overflowMBB successors of thisMBB
11825 thisMBB->addSuccessor(offsetMBB);
11826 thisMBB->addSuccessor(overflowMBB);
11827
11828 // endMBB is a successor of both offsetMBB and overflowMBB
11829 offsetMBB->addSuccessor(endMBB);
11830 overflowMBB->addSuccessor(endMBB);
11831
11832 // Load the offset value into a register
11833 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11834 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11835 .addOperand(Base)
11836 .addOperand(Scale)
11837 .addOperand(Index)
11838 .addDisp(Disp, UseFPOffset ? 4 : 0)
11839 .addOperand(Segment)
11840 .setMemRefs(MMOBegin, MMOEnd);
11841
11842 // Check if there is enough room left to pull this argument.
11843 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11844 .addReg(OffsetReg)
11845 .addImm(MaxOffset + 8 - ArgSizeA8);
11846
11847 // Branch to "overflowMBB" if offset >= max
11848 // Fall through to "offsetMBB" otherwise
11849 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11850 .addMBB(overflowMBB);
11851 }
11852
11853 // In offsetMBB, emit code to use the reg_save_area.
11854 if (offsetMBB) {
11855 assert(OffsetReg != 0);
11856
11857 // Read the reg_save_area address.
11858 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11859 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11860 .addOperand(Base)
11861 .addOperand(Scale)
11862 .addOperand(Index)
11863 .addDisp(Disp, 16)
11864 .addOperand(Segment)
11865 .setMemRefs(MMOBegin, MMOEnd);
11866
11867 // Zero-extend the offset
11868 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11869 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11870 .addImm(0)
11871 .addReg(OffsetReg)
11872 .addImm(X86::sub_32bit);
11873
11874 // Add the offset to the reg_save_area to get the final address.
11875 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11876 .addReg(OffsetReg64)
11877 .addReg(RegSaveReg);
11878
11879 // Compute the offset for the next argument
11880 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11881 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11882 .addReg(OffsetReg)
11883 .addImm(UseFPOffset ? 16 : 8);
11884
11885 // Store it back into the va_list.
11886 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11887 .addOperand(Base)
11888 .addOperand(Scale)
11889 .addOperand(Index)
11890 .addDisp(Disp, UseFPOffset ? 4 : 0)
11891 .addOperand(Segment)
11892 .addReg(NextOffsetReg)
11893 .setMemRefs(MMOBegin, MMOEnd);
11894
11895 // Jump to endMBB
11896 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11897 .addMBB(endMBB);
11898 }
11899
11900 //
11901 // Emit code to use overflow area
11902 //
11903
11904 // Load the overflow_area address into a register.
11905 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11906 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11907 .addOperand(Base)
11908 .addOperand(Scale)
11909 .addOperand(Index)
11910 .addDisp(Disp, 8)
11911 .addOperand(Segment)
11912 .setMemRefs(MMOBegin, MMOEnd);
11913
11914 // If we need to align it, do so. Otherwise, just copy the address
11915 // to OverflowDestReg.
11916 if (NeedsAlign) {
11917 // Align the overflow address
11918 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11919 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11920
11921 // aligned_addr = (addr + (align-1)) & ~(align-1)
11922 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11923 .addReg(OverflowAddrReg)
11924 .addImm(Align-1);
11925
11926 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11927 .addReg(TmpReg)
11928 .addImm(~(uint64_t)(Align-1));
11929 } else {
11930 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11931 .addReg(OverflowAddrReg);
11932 }
11933
11934 // Compute the next overflow address after this argument.
11935 // (the overflow address should be kept 8-byte aligned)
11936 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11937 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11938 .addReg(OverflowDestReg)
11939 .addImm(ArgSizeA8);
11940
11941 // Store the new overflow address.
11942 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11943 .addOperand(Base)
11944 .addOperand(Scale)
11945 .addOperand(Index)
11946 .addDisp(Disp, 8)
11947 .addOperand(Segment)
11948 .addReg(NextAddrReg)
11949 .setMemRefs(MMOBegin, MMOEnd);
11950
11951 // If we branched, emit the PHI to the front of endMBB.
11952 if (offsetMBB) {
11953 BuildMI(*endMBB, endMBB->begin(), DL,
11954 TII->get(X86::PHI), DestReg)
11955 .addReg(OffsetDestReg).addMBB(offsetMBB)
11956 .addReg(OverflowDestReg).addMBB(overflowMBB);
11957 }
11958
11959 // Erase the pseudo instruction
11960 MI->eraseFromParent();
11961
11962 return endMBB;
11963}
11964
11965MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011966X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11967 MachineInstr *MI,
11968 MachineBasicBlock *MBB) const {
11969 // Emit code to save XMM registers to the stack. The ABI says that the
11970 // number of registers to save is given in %al, so it's theoretically
11971 // possible to do an indirect jump trick to avoid saving all of them,
11972 // however this code takes a simpler approach and just executes all
11973 // of the stores if %al is non-zero. It's less code, and it's probably
11974 // easier on the hardware branch predictor, and stores aren't all that
11975 // expensive anyway.
11976
11977 // Create the new basic blocks. One block contains all the XMM stores,
11978 // and one block is the final destination regardless of whether any
11979 // stores were performed.
11980 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11981 MachineFunction *F = MBB->getParent();
11982 MachineFunction::iterator MBBIter = MBB;
11983 ++MBBIter;
11984 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11985 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11986 F->insert(MBBIter, XMMSaveMBB);
11987 F->insert(MBBIter, EndMBB);
11988
Dan Gohman14152b42010-07-06 20:24:04 +000011989 // Transfer the remainder of MBB and its successor edges to EndMBB.
11990 EndMBB->splice(EndMBB->begin(), MBB,
11991 llvm::next(MachineBasicBlock::iterator(MI)),
11992 MBB->end());
11993 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11994
Dan Gohmand6708ea2009-08-15 01:38:56 +000011995 // The original block will now fall through to the XMM save block.
11996 MBB->addSuccessor(XMMSaveMBB);
11997 // The XMMSaveMBB will fall through to the end block.
11998 XMMSaveMBB->addSuccessor(EndMBB);
11999
12000 // Now add the instructions.
12001 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12002 DebugLoc DL = MI->getDebugLoc();
12003
12004 unsigned CountReg = MI->getOperand(0).getReg();
12005 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12006 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12007
12008 if (!Subtarget->isTargetWin64()) {
12009 // If %al is 0, branch around the XMM save block.
12010 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012011 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012012 MBB->addSuccessor(EndMBB);
12013 }
12014
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012015 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012016 // In the XMM save block, save all the XMM argument registers.
12017 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12018 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012019 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012020 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012021 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012022 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012023 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012024 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012025 .addFrameIndex(RegSaveFrameIndex)
12026 .addImm(/*Scale=*/1)
12027 .addReg(/*IndexReg=*/0)
12028 .addImm(/*Disp=*/Offset)
12029 .addReg(/*Segment=*/0)
12030 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012031 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012032 }
12033
Dan Gohman14152b42010-07-06 20:24:04 +000012034 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012035
12036 return EndMBB;
12037}
Mon P Wang63307c32008-05-05 19:05:59 +000012038
Lang Hames6e3f7e42012-02-03 01:13:49 +000012039// The EFLAGS operand of SelectItr might be missing a kill marker
12040// because there were multiple uses of EFLAGS, and ISel didn't know
12041// which to mark. Figure out whether SelectItr should have had a
12042// kill marker, and set it if it should. Returns the correct kill
12043// marker value.
12044static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12045 MachineBasicBlock* BB,
12046 const TargetRegisterInfo* TRI) {
12047 // Scan forward through BB for a use/def of EFLAGS.
12048 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12049 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012050 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012051 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012052 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012053 if (mi.definesRegister(X86::EFLAGS))
12054 break; // Should have kill-flag - update below.
12055 }
12056
12057 // If we hit the end of the block, check whether EFLAGS is live into a
12058 // successor.
12059 if (miI == BB->end()) {
12060 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12061 sEnd = BB->succ_end();
12062 sItr != sEnd; ++sItr) {
12063 MachineBasicBlock* succ = *sItr;
12064 if (succ->isLiveIn(X86::EFLAGS))
12065 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012066 }
12067 }
12068
Lang Hames6e3f7e42012-02-03 01:13:49 +000012069 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12070 // out. SelectMI should have a kill flag on EFLAGS.
12071 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012072 return true;
12073}
12074
Evan Cheng60c07e12006-07-05 22:17:51 +000012075MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012076X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012077 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012078 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12079 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012080
Chris Lattner52600972009-09-02 05:57:00 +000012081 // To "insert" a SELECT_CC instruction, we actually have to insert the
12082 // diamond control-flow pattern. The incoming instruction knows the
12083 // destination vreg to set, the condition code register to branch on, the
12084 // true/false values to select between, and a branch opcode to use.
12085 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12086 MachineFunction::iterator It = BB;
12087 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012088
Chris Lattner52600972009-09-02 05:57:00 +000012089 // thisMBB:
12090 // ...
12091 // TrueVal = ...
12092 // cmpTY ccX, r1, r2
12093 // bCC copy1MBB
12094 // fallthrough --> copy0MBB
12095 MachineBasicBlock *thisMBB = BB;
12096 MachineFunction *F = BB->getParent();
12097 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12098 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012099 F->insert(It, copy0MBB);
12100 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012101
Bill Wendling730c07e2010-06-25 20:48:10 +000012102 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12103 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012104 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12105 if (!MI->killsRegister(X86::EFLAGS) &&
12106 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12107 copy0MBB->addLiveIn(X86::EFLAGS);
12108 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012109 }
12110
Dan Gohman14152b42010-07-06 20:24:04 +000012111 // Transfer the remainder of BB and its successor edges to sinkMBB.
12112 sinkMBB->splice(sinkMBB->begin(), BB,
12113 llvm::next(MachineBasicBlock::iterator(MI)),
12114 BB->end());
12115 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12116
12117 // Add the true and fallthrough blocks as its successors.
12118 BB->addSuccessor(copy0MBB);
12119 BB->addSuccessor(sinkMBB);
12120
12121 // Create the conditional branch instruction.
12122 unsigned Opc =
12123 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12124 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12125
Chris Lattner52600972009-09-02 05:57:00 +000012126 // copy0MBB:
12127 // %FalseValue = ...
12128 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012129 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012130
Chris Lattner52600972009-09-02 05:57:00 +000012131 // sinkMBB:
12132 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12133 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012134 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12135 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012136 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12137 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12138
Dan Gohman14152b42010-07-06 20:24:04 +000012139 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012140 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012141}
12142
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012143MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012144X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12145 bool Is64Bit) const {
12146 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12147 DebugLoc DL = MI->getDebugLoc();
12148 MachineFunction *MF = BB->getParent();
12149 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12150
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012151 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012152
12153 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12154 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12155
12156 // BB:
12157 // ... [Till the alloca]
12158 // If stacklet is not large enough, jump to mallocMBB
12159 //
12160 // bumpMBB:
12161 // Allocate by subtracting from RSP
12162 // Jump to continueMBB
12163 //
12164 // mallocMBB:
12165 // Allocate by call to runtime
12166 //
12167 // continueMBB:
12168 // ...
12169 // [rest of original BB]
12170 //
12171
12172 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12173 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12174 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12175
12176 MachineRegisterInfo &MRI = MF->getRegInfo();
12177 const TargetRegisterClass *AddrRegClass =
12178 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12179
12180 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12181 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12182 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012183 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012184 sizeVReg = MI->getOperand(1).getReg(),
12185 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12186
12187 MachineFunction::iterator MBBIter = BB;
12188 ++MBBIter;
12189
12190 MF->insert(MBBIter, bumpMBB);
12191 MF->insert(MBBIter, mallocMBB);
12192 MF->insert(MBBIter, continueMBB);
12193
12194 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12195 (MachineBasicBlock::iterator(MI)), BB->end());
12196 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12197
12198 // Add code to the main basic block to check if the stack limit has been hit,
12199 // and if so, jump to mallocMBB otherwise to bumpMBB.
12200 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012201 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012202 .addReg(tmpSPVReg).addReg(sizeVReg);
12203 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012204 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012205 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012206 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12207
12208 // bumpMBB simply decreases the stack pointer, since we know the current
12209 // stacklet has enough space.
12210 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012211 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012212 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012213 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012214 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12215
12216 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012217 const uint32_t *RegMask =
12218 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012219 if (Is64Bit) {
12220 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12221 .addReg(sizeVReg);
12222 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012223 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12224 .addRegMask(RegMask)
12225 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012226 } else {
12227 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12228 .addImm(12);
12229 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12230 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012231 .addExternalSymbol("__morestack_allocate_stack_space")
12232 .addRegMask(RegMask)
12233 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012234 }
12235
12236 if (!Is64Bit)
12237 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12238 .addImm(16);
12239
12240 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12241 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12242 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12243
12244 // Set up the CFG correctly.
12245 BB->addSuccessor(bumpMBB);
12246 BB->addSuccessor(mallocMBB);
12247 mallocMBB->addSuccessor(continueMBB);
12248 bumpMBB->addSuccessor(continueMBB);
12249
12250 // Take care of the PHI nodes.
12251 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12252 MI->getOperand(0).getReg())
12253 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12254 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12255
12256 // Delete the original pseudo instruction.
12257 MI->eraseFromParent();
12258
12259 // And we're done.
12260 return continueMBB;
12261}
12262
12263MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012264X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012265 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012266 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12267 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012268
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012269 assert(!Subtarget->isTargetEnvMacho());
12270
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012271 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12272 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012273
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012274 if (Subtarget->isTargetWin64()) {
12275 if (Subtarget->isTargetCygMing()) {
12276 // ___chkstk(Mingw64):
12277 // Clobbers R10, R11, RAX and EFLAGS.
12278 // Updates RSP.
12279 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12280 .addExternalSymbol("___chkstk")
12281 .addReg(X86::RAX, RegState::Implicit)
12282 .addReg(X86::RSP, RegState::Implicit)
12283 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12284 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12285 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12286 } else {
12287 // __chkstk(MSVCRT): does not update stack pointer.
12288 // Clobbers R10, R11 and EFLAGS.
12289 // FIXME: RAX(allocated size) might be reused and not killed.
12290 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12291 .addExternalSymbol("__chkstk")
12292 .addReg(X86::RAX, RegState::Implicit)
12293 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12294 // RAX has the offset to subtracted from RSP.
12295 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12296 .addReg(X86::RSP)
12297 .addReg(X86::RAX);
12298 }
12299 } else {
12300 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012301 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12302
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012303 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12304 .addExternalSymbol(StackProbeSymbol)
12305 .addReg(X86::EAX, RegState::Implicit)
12306 .addReg(X86::ESP, RegState::Implicit)
12307 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12308 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12309 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12310 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012311
Dan Gohman14152b42010-07-06 20:24:04 +000012312 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012313 return BB;
12314}
Chris Lattner52600972009-09-02 05:57:00 +000012315
12316MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012317X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12318 MachineBasicBlock *BB) const {
12319 // This is pretty easy. We're taking the value that we received from
12320 // our load from the relocation, sticking it in either RDI (x86-64)
12321 // or EAX and doing an indirect call. The return value will then
12322 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012323 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012324 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012325 DebugLoc DL = MI->getDebugLoc();
12326 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012327
12328 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012329 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012330
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012331 // Get a register mask for the lowered call.
12332 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12333 // proper register mask.
12334 const uint32_t *RegMask =
12335 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012336 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012337 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12338 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012339 .addReg(X86::RIP)
12340 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012341 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012342 MI->getOperand(3).getTargetFlags())
12343 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012344 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012345 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012346 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012347 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012348 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12349 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012350 .addReg(0)
12351 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012352 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012353 MI->getOperand(3).getTargetFlags())
12354 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012355 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012356 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012357 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012358 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012359 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12360 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012361 .addReg(TII->getGlobalBaseReg(F))
12362 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012363 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012364 MI->getOperand(3).getTargetFlags())
12365 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012366 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012367 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012368 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012369 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012370
Dan Gohman14152b42010-07-06 20:24:04 +000012371 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012372 return BB;
12373}
12374
12375MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012376X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012377 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012378 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012379 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012380 case X86::TAILJMPd64:
12381 case X86::TAILJMPr64:
12382 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012383 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012384 case X86::TCRETURNdi64:
12385 case X86::TCRETURNri64:
12386 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012387 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012388 case X86::WIN_ALLOCA:
12389 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012390 case X86::SEG_ALLOCA_32:
12391 return EmitLoweredSegAlloca(MI, BB, false);
12392 case X86::SEG_ALLOCA_64:
12393 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012394 case X86::TLSCall_32:
12395 case X86::TLSCall_64:
12396 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012397 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012398 case X86::CMOV_FR32:
12399 case X86::CMOV_FR64:
12400 case X86::CMOV_V4F32:
12401 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012402 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012403 case X86::CMOV_V8F32:
12404 case X86::CMOV_V4F64:
12405 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012406 case X86::CMOV_GR16:
12407 case X86::CMOV_GR32:
12408 case X86::CMOV_RFP32:
12409 case X86::CMOV_RFP64:
12410 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012411 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012412
Dale Johannesen849f2142007-07-03 00:53:03 +000012413 case X86::FP32_TO_INT16_IN_MEM:
12414 case X86::FP32_TO_INT32_IN_MEM:
12415 case X86::FP32_TO_INT64_IN_MEM:
12416 case X86::FP64_TO_INT16_IN_MEM:
12417 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012418 case X86::FP64_TO_INT64_IN_MEM:
12419 case X86::FP80_TO_INT16_IN_MEM:
12420 case X86::FP80_TO_INT32_IN_MEM:
12421 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012422 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12423 DebugLoc DL = MI->getDebugLoc();
12424
Evan Cheng60c07e12006-07-05 22:17:51 +000012425 // Change the floating point control register to use "round towards zero"
12426 // mode when truncating to an integer value.
12427 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012428 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012429 addFrameReference(BuildMI(*BB, MI, DL,
12430 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012431
12432 // Load the old value of the high byte of the control word...
12433 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012434 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012435 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012436 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012437
12438 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012439 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012440 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012441
12442 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012443 addFrameReference(BuildMI(*BB, MI, DL,
12444 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012445
12446 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012447 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012448 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012449
12450 // Get the X86 opcode to use.
12451 unsigned Opc;
12452 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012453 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012454 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12455 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12456 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12457 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12458 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12459 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012460 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12461 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12462 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012463 }
12464
12465 X86AddressMode AM;
12466 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012467 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012468 AM.BaseType = X86AddressMode::RegBase;
12469 AM.Base.Reg = Op.getReg();
12470 } else {
12471 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012472 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012473 }
12474 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012475 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012476 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012477 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012478 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012479 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012480 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012481 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012482 AM.GV = Op.getGlobal();
12483 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012484 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012485 }
Dan Gohman14152b42010-07-06 20:24:04 +000012486 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012487 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012488
12489 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012490 addFrameReference(BuildMI(*BB, MI, DL,
12491 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012492
Dan Gohman14152b42010-07-06 20:24:04 +000012493 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012494 return BB;
12495 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012496 // String/text processing lowering.
12497 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012498 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012499 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12500 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012501 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012502 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12503 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012504 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012505 return EmitPCMP(MI, BB, 5, false /* in mem */);
12506 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012507 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012508 return EmitPCMP(MI, BB, 5, true /* in mem */);
12509
Eric Christopher228232b2010-11-30 07:20:12 +000012510 // Thread synchronization.
12511 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012512 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012513 case X86::MWAIT:
12514 return EmitMwait(MI, BB);
12515
Eric Christopherb120ab42009-08-18 22:50:32 +000012516 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012517 case X86::ATOMAND32:
12518 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012519 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012520 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012521 X86::NOT32r, X86::EAX,
12522 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012523 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012524 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12525 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012526 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012527 X86::NOT32r, X86::EAX,
12528 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012529 case X86::ATOMXOR32:
12530 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012531 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012532 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012533 X86::NOT32r, X86::EAX,
12534 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012535 case X86::ATOMNAND32:
12536 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012537 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012538 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012539 X86::NOT32r, X86::EAX,
12540 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012541 case X86::ATOMMIN32:
12542 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12543 case X86::ATOMMAX32:
12544 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12545 case X86::ATOMUMIN32:
12546 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12547 case X86::ATOMUMAX32:
12548 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012549
12550 case X86::ATOMAND16:
12551 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12552 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012553 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012554 X86::NOT16r, X86::AX,
12555 X86::GR16RegisterClass);
12556 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012557 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012558 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012559 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012560 X86::NOT16r, X86::AX,
12561 X86::GR16RegisterClass);
12562 case X86::ATOMXOR16:
12563 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12564 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012565 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012566 X86::NOT16r, X86::AX,
12567 X86::GR16RegisterClass);
12568 case X86::ATOMNAND16:
12569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12570 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012571 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012572 X86::NOT16r, X86::AX,
12573 X86::GR16RegisterClass, true);
12574 case X86::ATOMMIN16:
12575 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12576 case X86::ATOMMAX16:
12577 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12578 case X86::ATOMUMIN16:
12579 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12580 case X86::ATOMUMAX16:
12581 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12582
12583 case X86::ATOMAND8:
12584 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12585 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012586 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012587 X86::NOT8r, X86::AL,
12588 X86::GR8RegisterClass);
12589 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012590 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012591 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012592 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012593 X86::NOT8r, X86::AL,
12594 X86::GR8RegisterClass);
12595 case X86::ATOMXOR8:
12596 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12597 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012598 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012599 X86::NOT8r, X86::AL,
12600 X86::GR8RegisterClass);
12601 case X86::ATOMNAND8:
12602 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12603 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012604 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012605 X86::NOT8r, X86::AL,
12606 X86::GR8RegisterClass, true);
12607 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012608 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012609 case X86::ATOMAND64:
12610 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012611 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012612 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012613 X86::NOT64r, X86::RAX,
12614 X86::GR64RegisterClass);
12615 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012616 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12617 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012618 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012619 X86::NOT64r, X86::RAX,
12620 X86::GR64RegisterClass);
12621 case X86::ATOMXOR64:
12622 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012623 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012624 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012625 X86::NOT64r, X86::RAX,
12626 X86::GR64RegisterClass);
12627 case X86::ATOMNAND64:
12628 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12629 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012630 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012631 X86::NOT64r, X86::RAX,
12632 X86::GR64RegisterClass, true);
12633 case X86::ATOMMIN64:
12634 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12635 case X86::ATOMMAX64:
12636 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12637 case X86::ATOMUMIN64:
12638 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12639 case X86::ATOMUMAX64:
12640 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012641
12642 // This group does 64-bit operations on a 32-bit host.
12643 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012644 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012645 X86::AND32rr, X86::AND32rr,
12646 X86::AND32ri, X86::AND32ri,
12647 false);
12648 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012649 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012650 X86::OR32rr, X86::OR32rr,
12651 X86::OR32ri, X86::OR32ri,
12652 false);
12653 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012654 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012655 X86::XOR32rr, X86::XOR32rr,
12656 X86::XOR32ri, X86::XOR32ri,
12657 false);
12658 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012659 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012660 X86::AND32rr, X86::AND32rr,
12661 X86::AND32ri, X86::AND32ri,
12662 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012663 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012664 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012665 X86::ADD32rr, X86::ADC32rr,
12666 X86::ADD32ri, X86::ADC32ri,
12667 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012668 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012669 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012670 X86::SUB32rr, X86::SBB32rr,
12671 X86::SUB32ri, X86::SBB32ri,
12672 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012673 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012674 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012675 X86::MOV32rr, X86::MOV32rr,
12676 X86::MOV32ri, X86::MOV32ri,
12677 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012678 case X86::VASTART_SAVE_XMM_REGS:
12679 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012680
12681 case X86::VAARG_64:
12682 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012683 }
12684}
12685
12686//===----------------------------------------------------------------------===//
12687// X86 Optimization Hooks
12688//===----------------------------------------------------------------------===//
12689
Dan Gohman475871a2008-07-27 21:46:04 +000012690void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012691 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012692 APInt &KnownZero,
12693 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012694 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012695 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012696 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012697 assert((Opc >= ISD::BUILTIN_OP_END ||
12698 Opc == ISD::INTRINSIC_WO_CHAIN ||
12699 Opc == ISD::INTRINSIC_W_CHAIN ||
12700 Opc == ISD::INTRINSIC_VOID) &&
12701 "Should use MaskedValueIsZero if you don't know whether Op"
12702 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012703
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012704 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012705 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012706 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012707 case X86ISD::ADD:
12708 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012709 case X86ISD::ADC:
12710 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012711 case X86ISD::SMUL:
12712 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012713 case X86ISD::INC:
12714 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012715 case X86ISD::OR:
12716 case X86ISD::XOR:
12717 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012718 // These nodes' second result is a boolean.
12719 if (Op.getResNo() == 0)
12720 break;
12721 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012722 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012723 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12724 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012725 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012726 case ISD::INTRINSIC_WO_CHAIN: {
12727 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12728 unsigned NumLoBits = 0;
12729 switch (IntId) {
12730 default: break;
12731 case Intrinsic::x86_sse_movmsk_ps:
12732 case Intrinsic::x86_avx_movmsk_ps_256:
12733 case Intrinsic::x86_sse2_movmsk_pd:
12734 case Intrinsic::x86_avx_movmsk_pd_256:
12735 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012736 case Intrinsic::x86_sse2_pmovmskb_128:
12737 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012738 // High bits of movmskp{s|d}, pmovmskb are known zero.
12739 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012740 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012741 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12742 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12743 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12744 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12745 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12746 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012747 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012748 }
12749 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12750 Mask.getBitWidth() - NumLoBits);
12751 break;
12752 }
12753 }
12754 break;
12755 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012756 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012757}
Chris Lattner259e97c2006-01-31 19:43:35 +000012758
Owen Andersonbc146b02010-09-21 20:42:50 +000012759unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12760 unsigned Depth) const {
12761 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12762 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12763 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012764
Owen Andersonbc146b02010-09-21 20:42:50 +000012765 // Fallback case.
12766 return 1;
12767}
12768
Evan Cheng206ee9d2006-07-07 08:33:52 +000012769/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012770/// node is a GlobalAddress + offset.
12771bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012772 const GlobalValue* &GA,
12773 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012774 if (N->getOpcode() == X86ISD::Wrapper) {
12775 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012776 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012777 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012778 return true;
12779 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012780 }
Evan Chengad4196b2008-05-12 19:56:52 +000012781 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012782}
12783
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012784/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12785/// same as extracting the high 128-bit part of 256-bit vector and then
12786/// inserting the result into the low part of a new 256-bit vector
12787static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12788 EVT VT = SVOp->getValueType(0);
12789 int NumElems = VT.getVectorNumElements();
12790
12791 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12792 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12793 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12794 SVOp->getMaskElt(j) >= 0)
12795 return false;
12796
12797 return true;
12798}
12799
12800/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12801/// same as extracting the low 128-bit part of 256-bit vector and then
12802/// inserting the result into the high part of a new 256-bit vector
12803static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12804 EVT VT = SVOp->getValueType(0);
12805 int NumElems = VT.getVectorNumElements();
12806
12807 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12808 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12809 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12810 SVOp->getMaskElt(j) >= 0)
12811 return false;
12812
12813 return true;
12814}
12815
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012816/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12817static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012818 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012819 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012820 DebugLoc dl = N->getDebugLoc();
12821 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12822 SDValue V1 = SVOp->getOperand(0);
12823 SDValue V2 = SVOp->getOperand(1);
12824 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012825 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012826
12827 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12828 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12829 //
12830 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012831 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012832 // V UNDEF BUILD_VECTOR UNDEF
12833 // \ / \ /
12834 // CONCAT_VECTOR CONCAT_VECTOR
12835 // \ /
12836 // \ /
12837 // RESULT: V + zero extended
12838 //
12839 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12840 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12841 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12842 return SDValue();
12843
12844 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12845 return SDValue();
12846
12847 // To match the shuffle mask, the first half of the mask should
12848 // be exactly the first vector, and all the rest a splat with the
12849 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012850 for (int i = 0; i < NumElems/2; ++i)
12851 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12852 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12853 return SDValue();
12854
Chad Rosier3d1161e2012-01-03 21:05:52 +000012855 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12856 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12857 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12858 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12859 SDValue ResNode =
12860 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12861 Ld->getMemoryVT(),
12862 Ld->getPointerInfo(),
12863 Ld->getAlignment(),
12864 false/*isVolatile*/, true/*ReadMem*/,
12865 false/*WriteMem*/);
12866 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12867 }
12868
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012869 // Emit a zeroed vector and insert the desired subvector on its
12870 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012871 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012872 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12873 DAG.getConstant(0, MVT::i32), DAG, dl);
12874 return DCI.CombineTo(N, InsV);
12875 }
12876
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012877 //===--------------------------------------------------------------------===//
12878 // Combine some shuffles into subvector extracts and inserts:
12879 //
12880
12881 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12882 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12883 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12884 DAG, dl);
12885 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12886 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12887 return DCI.CombineTo(N, InsV);
12888 }
12889
12890 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12891 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12892 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12893 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12894 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12895 return DCI.CombineTo(N, InsV);
12896 }
12897
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012898 return SDValue();
12899}
12900
12901/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012902static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012903 TargetLowering::DAGCombinerInfo &DCI,
12904 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012905 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012906 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012907
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012908 // Don't create instructions with illegal types after legalize types has run.
12909 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12910 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12911 return SDValue();
12912
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012913 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12914 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12915 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012916 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012917
12918 // Only handle 128 wide vector from here on.
12919 if (VT.getSizeInBits() != 128)
12920 return SDValue();
12921
12922 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12923 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12924 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012925 SmallVector<SDValue, 16> Elts;
12926 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012927 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012928
Nate Begemanfdea31a2010-03-24 20:49:50 +000012929 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012930}
Evan Chengd880b972008-05-09 21:53:03 +000012931
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012932
12933/// PerformTruncateCombine - Converts truncate operation to
12934/// a sequence of vector shuffle operations.
12935/// It is possible when we truncate 256-bit vector to 128-bit vector
12936
12937SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12938 DAGCombinerInfo &DCI) const {
12939 if (!DCI.isBeforeLegalizeOps())
12940 return SDValue();
12941
12942 if (!Subtarget->hasAVX()) return SDValue();
12943
12944 EVT VT = N->getValueType(0);
12945 SDValue Op = N->getOperand(0);
12946 EVT OpVT = Op.getValueType();
12947 DebugLoc dl = N->getDebugLoc();
12948
12949 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12950
12951 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12952 DAG.getIntPtrConstant(0));
12953
12954 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12955 DAG.getIntPtrConstant(2));
12956
12957 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12958 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12959
12960 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012961 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012962
12963 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012964 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012965 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012966 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012967
12968 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012969 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012970
Elena Demikhovsky73252572012-02-01 10:33:05 +000012971 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012972 }
12973 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12974
12975 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12976 DAG.getIntPtrConstant(0));
12977
12978 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12979 DAG.getIntPtrConstant(4));
12980
12981 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12982 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12983
12984 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012985 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12986 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012987
12988 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12989 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012990 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012991 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12992 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012993 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012994
12995 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12996 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12997
12998 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012999 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013000
Elena Demikhovsky73252572012-02-01 10:33:05 +000013001 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013002 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013003 }
13004
13005 return SDValue();
13006}
13007
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013008/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13009/// generation and convert it from being a bunch of shuffles and extracts
13010/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013011static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
13012 const TargetLowering &TLI) {
13013 SDValue InputVector = N->getOperand(0);
13014
13015 // Only operate on vectors of 4 elements, where the alternative shuffling
13016 // gets to be more expensive.
13017 if (InputVector.getValueType() != MVT::v4i32)
13018 return SDValue();
13019
13020 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13021 // single use which is a sign-extend or zero-extend, and all elements are
13022 // used.
13023 SmallVector<SDNode *, 4> Uses;
13024 unsigned ExtractedElements = 0;
13025 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13026 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13027 if (UI.getUse().getResNo() != InputVector.getResNo())
13028 return SDValue();
13029
13030 SDNode *Extract = *UI;
13031 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13032 return SDValue();
13033
13034 if (Extract->getValueType(0) != MVT::i32)
13035 return SDValue();
13036 if (!Extract->hasOneUse())
13037 return SDValue();
13038 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13039 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13040 return SDValue();
13041 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13042 return SDValue();
13043
13044 // Record which element was extracted.
13045 ExtractedElements |=
13046 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13047
13048 Uses.push_back(Extract);
13049 }
13050
13051 // If not all the elements were used, this may not be worthwhile.
13052 if (ExtractedElements != 15)
13053 return SDValue();
13054
13055 // Ok, we've now decided to do the transformation.
13056 DebugLoc dl = InputVector.getDebugLoc();
13057
13058 // Store the value to a temporary stack slot.
13059 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013060 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13061 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013062
13063 // Replace each use (extract) with a load of the appropriate element.
13064 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13065 UE = Uses.end(); UI != UE; ++UI) {
13066 SDNode *Extract = *UI;
13067
Nadav Rotem86694292011-05-17 08:31:57 +000013068 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013069 SDValue Idx = Extract->getOperand(1);
13070 unsigned EltSize =
13071 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13072 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13073 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13074
Nadav Rotem86694292011-05-17 08:31:57 +000013075 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013076 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013077
13078 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013079 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013080 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013081 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013082
13083 // Replace the exact with the load.
13084 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13085 }
13086
13087 // The replacement was made in place; don't return anything.
13088 return SDValue();
13089}
13090
Duncan Sands6bcd2192011-09-17 16:49:39 +000013091/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13092/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013093static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013094 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013095 const X86Subtarget *Subtarget) {
13096 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013097 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013098 // Get the LHS/RHS of the select.
13099 SDValue LHS = N->getOperand(1);
13100 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013101 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013102
Dan Gohman670e5392009-09-21 18:03:22 +000013103 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013104 // instructions match the semantics of the common C idiom x<y?x:y but not
13105 // x<=y?x:y, because of how they handle negative zero (which can be
13106 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013107 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13108 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013109 (Subtarget->hasSSE2() ||
13110 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013111 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013112
Chris Lattner47b4ce82009-03-11 05:48:52 +000013113 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013114 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013115 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13116 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013117 switch (CC) {
13118 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013119 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013120 // Converting this to a min would handle NaNs incorrectly, and swapping
13121 // the operands would cause it to handle comparisons between positive
13122 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013123 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013124 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013125 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13126 break;
13127 std::swap(LHS, RHS);
13128 }
Dan Gohman670e5392009-09-21 18:03:22 +000013129 Opcode = X86ISD::FMIN;
13130 break;
13131 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013132 // Converting this to a min would handle comparisons between positive
13133 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013134 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013135 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13136 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013137 Opcode = X86ISD::FMIN;
13138 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013139 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013140 // Converting this to a min would handle both negative zeros and NaNs
13141 // incorrectly, but we can swap the operands to fix both.
13142 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013143 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013144 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013145 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013146 Opcode = X86ISD::FMIN;
13147 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013148
Dan Gohman670e5392009-09-21 18:03:22 +000013149 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013150 // Converting this to a max would handle comparisons between positive
13151 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013152 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013153 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013154 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013155 Opcode = X86ISD::FMAX;
13156 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013157 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013158 // Converting this to a max would handle NaNs incorrectly, and swapping
13159 // the operands would cause it to handle comparisons between positive
13160 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013161 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013162 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013163 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13164 break;
13165 std::swap(LHS, RHS);
13166 }
Dan Gohman670e5392009-09-21 18:03:22 +000013167 Opcode = X86ISD::FMAX;
13168 break;
13169 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013170 // Converting this to a max would handle both negative zeros and NaNs
13171 // incorrectly, but we can swap the operands to fix both.
13172 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013173 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013174 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013175 case ISD::SETGE:
13176 Opcode = X86ISD::FMAX;
13177 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013178 }
Dan Gohman670e5392009-09-21 18:03:22 +000013179 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013180 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13181 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013182 switch (CC) {
13183 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013184 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013185 // Converting this to a min would handle comparisons between positive
13186 // and negative zero incorrectly, and swapping the operands would
13187 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013188 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013189 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013190 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013191 break;
13192 std::swap(LHS, RHS);
13193 }
Dan Gohman670e5392009-09-21 18:03:22 +000013194 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013195 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013196 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013197 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013198 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013199 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13200 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013201 Opcode = X86ISD::FMIN;
13202 break;
13203 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013204 // Converting this to a min would handle both negative zeros and NaNs
13205 // incorrectly, but we can swap the operands to fix both.
13206 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013207 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013208 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013209 case ISD::SETGE:
13210 Opcode = X86ISD::FMIN;
13211 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013212
Dan Gohman670e5392009-09-21 18:03:22 +000013213 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013214 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013215 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013216 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013217 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013218 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013219 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013220 // Converting this to a max would handle comparisons between positive
13221 // and negative zero incorrectly, and swapping the operands would
13222 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013223 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013224 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013225 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013226 break;
13227 std::swap(LHS, RHS);
13228 }
Dan Gohman670e5392009-09-21 18:03:22 +000013229 Opcode = X86ISD::FMAX;
13230 break;
13231 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013232 // Converting this to a max would handle both negative zeros and NaNs
13233 // incorrectly, but we can swap the operands to fix both.
13234 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013235 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013236 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013237 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013238 Opcode = X86ISD::FMAX;
13239 break;
13240 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013241 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013242
Chris Lattner47b4ce82009-03-11 05:48:52 +000013243 if (Opcode)
13244 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013245 }
Eric Christopherfd179292009-08-27 18:07:15 +000013246
Chris Lattnerd1980a52009-03-12 06:52:53 +000013247 // If this is a select between two integer constants, try to do some
13248 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013249 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13250 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013251 // Don't do this for crazy integer types.
13252 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13253 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013254 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013255 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013256
Chris Lattnercee56e72009-03-13 05:53:31 +000013257 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013258 // Efficiently invertible.
13259 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13260 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13261 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13262 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013263 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013264 }
Eric Christopherfd179292009-08-27 18:07:15 +000013265
Chris Lattnerd1980a52009-03-12 06:52:53 +000013266 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013267 if (FalseC->getAPIntValue() == 0 &&
13268 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013269 if (NeedsCondInvert) // Invert the condition if needed.
13270 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13271 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013272
Chris Lattnerd1980a52009-03-12 06:52:53 +000013273 // Zero extend the condition if needed.
13274 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013275
Chris Lattnercee56e72009-03-13 05:53:31 +000013276 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013277 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013278 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013279 }
Eric Christopherfd179292009-08-27 18:07:15 +000013280
Chris Lattner97a29a52009-03-13 05:22:11 +000013281 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013282 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013283 if (NeedsCondInvert) // Invert the condition if needed.
13284 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13285 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013286
Chris Lattner97a29a52009-03-13 05:22:11 +000013287 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013288 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13289 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013290 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013291 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013292 }
Eric Christopherfd179292009-08-27 18:07:15 +000013293
Chris Lattnercee56e72009-03-13 05:53:31 +000013294 // Optimize cases that will turn into an LEA instruction. This requires
13295 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013296 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013297 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013298 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013299
Chris Lattnercee56e72009-03-13 05:53:31 +000013300 bool isFastMultiplier = false;
13301 if (Diff < 10) {
13302 switch ((unsigned char)Diff) {
13303 default: break;
13304 case 1: // result = add base, cond
13305 case 2: // result = lea base( , cond*2)
13306 case 3: // result = lea base(cond, cond*2)
13307 case 4: // result = lea base( , cond*4)
13308 case 5: // result = lea base(cond, cond*4)
13309 case 8: // result = lea base( , cond*8)
13310 case 9: // result = lea base(cond, cond*8)
13311 isFastMultiplier = true;
13312 break;
13313 }
13314 }
Eric Christopherfd179292009-08-27 18:07:15 +000013315
Chris Lattnercee56e72009-03-13 05:53:31 +000013316 if (isFastMultiplier) {
13317 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13318 if (NeedsCondInvert) // Invert the condition if needed.
13319 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13320 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013321
Chris Lattnercee56e72009-03-13 05:53:31 +000013322 // Zero extend the condition if needed.
13323 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13324 Cond);
13325 // Scale the condition by the difference.
13326 if (Diff != 1)
13327 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13328 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013329
Chris Lattnercee56e72009-03-13 05:53:31 +000013330 // Add the base if non-zero.
13331 if (FalseC->getAPIntValue() != 0)
13332 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13333 SDValue(FalseC, 0));
13334 return Cond;
13335 }
Eric Christopherfd179292009-08-27 18:07:15 +000013336 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013337 }
13338 }
Eric Christopherfd179292009-08-27 18:07:15 +000013339
Evan Cheng56f582d2012-01-04 01:41:39 +000013340 // Canonicalize max and min:
13341 // (x > y) ? x : y -> (x >= y) ? x : y
13342 // (x < y) ? x : y -> (x <= y) ? x : y
13343 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13344 // the need for an extra compare
13345 // against zero. e.g.
13346 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13347 // subl %esi, %edi
13348 // testl %edi, %edi
13349 // movl $0, %eax
13350 // cmovgl %edi, %eax
13351 // =>
13352 // xorl %eax, %eax
13353 // subl %esi, $edi
13354 // cmovsl %eax, %edi
13355 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13356 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13357 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13358 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13359 switch (CC) {
13360 default: break;
13361 case ISD::SETLT:
13362 case ISD::SETGT: {
13363 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13364 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13365 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13366 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13367 }
13368 }
13369 }
13370
Nadav Rotemcc616562012-01-15 19:27:55 +000013371 // If we know that this node is legal then we know that it is going to be
13372 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13373 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13374 // to simplify previous instructions.
13375 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13376 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13377 !DCI.isBeforeLegalize() &&
13378 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13379 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13380 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13381 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13382
13383 APInt KnownZero, KnownOne;
13384 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13385 DCI.isBeforeLegalizeOps());
13386 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13387 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13388 DCI.CommitTargetLoweringOpt(TLO);
13389 }
13390
Dan Gohman475871a2008-07-27 21:46:04 +000013391 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013392}
13393
Chris Lattnerd1980a52009-03-12 06:52:53 +000013394/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13395static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13396 TargetLowering::DAGCombinerInfo &DCI) {
13397 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013398
Chris Lattnerd1980a52009-03-12 06:52:53 +000013399 // If the flag operand isn't dead, don't touch this CMOV.
13400 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13401 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013402
Evan Chengb5a55d92011-05-24 01:48:22 +000013403 SDValue FalseOp = N->getOperand(0);
13404 SDValue TrueOp = N->getOperand(1);
13405 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13406 SDValue Cond = N->getOperand(3);
13407 if (CC == X86::COND_E || CC == X86::COND_NE) {
13408 switch (Cond.getOpcode()) {
13409 default: break;
13410 case X86ISD::BSR:
13411 case X86ISD::BSF:
13412 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13413 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13414 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13415 }
13416 }
13417
Chris Lattnerd1980a52009-03-12 06:52:53 +000013418 // If this is a select between two integer constants, try to do some
13419 // optimizations. Note that the operands are ordered the opposite of SELECT
13420 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013421 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13422 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013423 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13424 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013425 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13426 CC = X86::GetOppositeBranchCondition(CC);
13427 std::swap(TrueC, FalseC);
13428 }
Eric Christopherfd179292009-08-27 18:07:15 +000013429
Chris Lattnerd1980a52009-03-12 06:52:53 +000013430 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013431 // This is efficient for any integer data type (including i8/i16) and
13432 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013433 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013434 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13435 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013436
Chris Lattnerd1980a52009-03-12 06:52:53 +000013437 // Zero extend the condition if needed.
13438 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013439
Chris Lattnerd1980a52009-03-12 06:52:53 +000013440 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13441 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013442 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013443 if (N->getNumValues() == 2) // Dead flag value?
13444 return DCI.CombineTo(N, Cond, SDValue());
13445 return Cond;
13446 }
Eric Christopherfd179292009-08-27 18:07:15 +000013447
Chris Lattnercee56e72009-03-13 05:53:31 +000013448 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13449 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013450 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013451 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13452 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013453
Chris Lattner97a29a52009-03-13 05:22:11 +000013454 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013455 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13456 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013457 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13458 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013459
Chris Lattner97a29a52009-03-13 05:22:11 +000013460 if (N->getNumValues() == 2) // Dead flag value?
13461 return DCI.CombineTo(N, Cond, SDValue());
13462 return Cond;
13463 }
Eric Christopherfd179292009-08-27 18:07:15 +000013464
Chris Lattnercee56e72009-03-13 05:53:31 +000013465 // Optimize cases that will turn into an LEA instruction. This requires
13466 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013467 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013468 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013469 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013470
Chris Lattnercee56e72009-03-13 05:53:31 +000013471 bool isFastMultiplier = false;
13472 if (Diff < 10) {
13473 switch ((unsigned char)Diff) {
13474 default: break;
13475 case 1: // result = add base, cond
13476 case 2: // result = lea base( , cond*2)
13477 case 3: // result = lea base(cond, cond*2)
13478 case 4: // result = lea base( , cond*4)
13479 case 5: // result = lea base(cond, cond*4)
13480 case 8: // result = lea base( , cond*8)
13481 case 9: // result = lea base(cond, cond*8)
13482 isFastMultiplier = true;
13483 break;
13484 }
13485 }
Eric Christopherfd179292009-08-27 18:07:15 +000013486
Chris Lattnercee56e72009-03-13 05:53:31 +000013487 if (isFastMultiplier) {
13488 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013489 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13490 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013491 // Zero extend the condition if needed.
13492 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13493 Cond);
13494 // Scale the condition by the difference.
13495 if (Diff != 1)
13496 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13497 DAG.getConstant(Diff, Cond.getValueType()));
13498
13499 // Add the base if non-zero.
13500 if (FalseC->getAPIntValue() != 0)
13501 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13502 SDValue(FalseC, 0));
13503 if (N->getNumValues() == 2) // Dead flag value?
13504 return DCI.CombineTo(N, Cond, SDValue());
13505 return Cond;
13506 }
Eric Christopherfd179292009-08-27 18:07:15 +000013507 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013508 }
13509 }
13510 return SDValue();
13511}
13512
13513
Evan Cheng0b0cd912009-03-28 05:57:29 +000013514/// PerformMulCombine - Optimize a single multiply with constant into two
13515/// in order to implement it with two cheaper instructions, e.g.
13516/// LEA + SHL, LEA + LEA.
13517static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13518 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013519 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13520 return SDValue();
13521
Owen Andersone50ed302009-08-10 22:56:29 +000013522 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013523 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013524 return SDValue();
13525
13526 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13527 if (!C)
13528 return SDValue();
13529 uint64_t MulAmt = C->getZExtValue();
13530 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13531 return SDValue();
13532
13533 uint64_t MulAmt1 = 0;
13534 uint64_t MulAmt2 = 0;
13535 if ((MulAmt % 9) == 0) {
13536 MulAmt1 = 9;
13537 MulAmt2 = MulAmt / 9;
13538 } else if ((MulAmt % 5) == 0) {
13539 MulAmt1 = 5;
13540 MulAmt2 = MulAmt / 5;
13541 } else if ((MulAmt % 3) == 0) {
13542 MulAmt1 = 3;
13543 MulAmt2 = MulAmt / 3;
13544 }
13545 if (MulAmt2 &&
13546 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13547 DebugLoc DL = N->getDebugLoc();
13548
13549 if (isPowerOf2_64(MulAmt2) &&
13550 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13551 // If second multiplifer is pow2, issue it first. We want the multiply by
13552 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13553 // is an add.
13554 std::swap(MulAmt1, MulAmt2);
13555
13556 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013557 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013558 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013559 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013560 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013561 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013562 DAG.getConstant(MulAmt1, VT));
13563
Eric Christopherfd179292009-08-27 18:07:15 +000013564 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013565 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013566 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013567 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013568 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013569 DAG.getConstant(MulAmt2, VT));
13570
13571 // Do not add new nodes to DAG combiner worklist.
13572 DCI.CombineTo(N, NewMul, false);
13573 }
13574 return SDValue();
13575}
13576
Evan Chengad9c0a32009-12-15 00:53:42 +000013577static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13578 SDValue N0 = N->getOperand(0);
13579 SDValue N1 = N->getOperand(1);
13580 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13581 EVT VT = N0.getValueType();
13582
13583 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13584 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013585 if (VT.isInteger() && !VT.isVector() &&
13586 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013587 N0.getOperand(1).getOpcode() == ISD::Constant) {
13588 SDValue N00 = N0.getOperand(0);
13589 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13590 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13591 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13592 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13593 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13594 APInt ShAmt = N1C->getAPIntValue();
13595 Mask = Mask.shl(ShAmt);
13596 if (Mask != 0)
13597 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13598 N00, DAG.getConstant(Mask, VT));
13599 }
13600 }
13601
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013602
13603 // Hardware support for vector shifts is sparse which makes us scalarize the
13604 // vector operations in many cases. Also, on sandybridge ADD is faster than
13605 // shl.
13606 // (shl V, 1) -> add V,V
13607 if (isSplatVector(N1.getNode())) {
13608 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13609 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13610 // We shift all of the values by one. In many cases we do not have
13611 // hardware support for this operation. This is better expressed as an ADD
13612 // of two values.
13613 if (N1C && (1 == N1C->getZExtValue())) {
13614 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13615 }
13616 }
13617
Evan Chengad9c0a32009-12-15 00:53:42 +000013618 return SDValue();
13619}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013620
Nate Begeman740ab032009-01-26 00:52:55 +000013621/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13622/// when possible.
13623static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013624 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013625 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013626 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013627 if (N->getOpcode() == ISD::SHL) {
13628 SDValue V = PerformSHLCombine(N, DAG);
13629 if (V.getNode()) return V;
13630 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013631
Nate Begeman740ab032009-01-26 00:52:55 +000013632 // On X86 with SSE2 support, we can transform this to a vector shift if
13633 // all elements are shifted by the same amount. We can't do this in legalize
13634 // because the a constant vector is typically transformed to a constant pool
13635 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013636 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013637 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013638
Craig Topper7be5dfd2011-11-12 09:58:49 +000013639 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13640 (!Subtarget->hasAVX2() ||
13641 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013642 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013643
Mon P Wang3becd092009-01-28 08:12:05 +000013644 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013645 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013646 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013647 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013648 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13649 unsigned NumElts = VT.getVectorNumElements();
13650 unsigned i = 0;
13651 for (; i != NumElts; ++i) {
13652 SDValue Arg = ShAmtOp.getOperand(i);
13653 if (Arg.getOpcode() == ISD::UNDEF) continue;
13654 BaseShAmt = Arg;
13655 break;
13656 }
Craig Topper37c26772012-01-17 04:44:50 +000013657 // Handle the case where the build_vector is all undef
13658 // FIXME: Should DAG allow this?
13659 if (i == NumElts)
13660 return SDValue();
13661
Mon P Wang3becd092009-01-28 08:12:05 +000013662 for (; i != NumElts; ++i) {
13663 SDValue Arg = ShAmtOp.getOperand(i);
13664 if (Arg.getOpcode() == ISD::UNDEF) continue;
13665 if (Arg != BaseShAmt) {
13666 return SDValue();
13667 }
13668 }
13669 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013670 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013671 SDValue InVec = ShAmtOp.getOperand(0);
13672 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13673 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13674 unsigned i = 0;
13675 for (; i != NumElts; ++i) {
13676 SDValue Arg = InVec.getOperand(i);
13677 if (Arg.getOpcode() == ISD::UNDEF) continue;
13678 BaseShAmt = Arg;
13679 break;
13680 }
13681 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13682 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013683 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013684 if (C->getZExtValue() == SplatIdx)
13685 BaseShAmt = InVec.getOperand(1);
13686 }
13687 }
Mon P Wang845b1892012-02-01 22:15:20 +000013688 if (BaseShAmt.getNode() == 0) {
13689 // Don't create instructions with illegal types after legalize
13690 // types has run.
13691 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13692 !DCI.isBeforeLegalize())
13693 return SDValue();
13694
Mon P Wangefa42202009-09-03 19:56:25 +000013695 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13696 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013697 }
Mon P Wang3becd092009-01-28 08:12:05 +000013698 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013699 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013700
Mon P Wangefa42202009-09-03 19:56:25 +000013701 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013702 if (EltVT.bitsGT(MVT::i32))
13703 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13704 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013705 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013706
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013707 // The shift amount is identical so we can do a vector shift.
13708 SDValue ValOp = N->getOperand(0);
13709 switch (N->getOpcode()) {
13710 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013711 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013712 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013713 switch (VT.getSimpleVT().SimpleTy) {
13714 default: return SDValue();
13715 case MVT::v2i64:
13716 case MVT::v4i32:
13717 case MVT::v8i16:
13718 case MVT::v4i64:
13719 case MVT::v8i32:
13720 case MVT::v16i16:
13721 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13722 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013723 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013724 switch (VT.getSimpleVT().SimpleTy) {
13725 default: return SDValue();
13726 case MVT::v4i32:
13727 case MVT::v8i16:
13728 case MVT::v8i32:
13729 case MVT::v16i16:
13730 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13731 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013732 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013733 switch (VT.getSimpleVT().SimpleTy) {
13734 default: return SDValue();
13735 case MVT::v2i64:
13736 case MVT::v4i32:
13737 case MVT::v8i16:
13738 case MVT::v4i64:
13739 case MVT::v8i32:
13740 case MVT::v16i16:
13741 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13742 }
Nate Begeman740ab032009-01-26 00:52:55 +000013743 }
Nate Begeman740ab032009-01-26 00:52:55 +000013744}
13745
Nate Begemanb65c1752010-12-17 22:55:37 +000013746
Stuart Hastings865f0932011-06-03 23:53:54 +000013747// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13748// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13749// and friends. Likewise for OR -> CMPNEQSS.
13750static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13751 TargetLowering::DAGCombinerInfo &DCI,
13752 const X86Subtarget *Subtarget) {
13753 unsigned opcode;
13754
13755 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13756 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013757 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013758 SDValue N0 = N->getOperand(0);
13759 SDValue N1 = N->getOperand(1);
13760 SDValue CMP0 = N0->getOperand(1);
13761 SDValue CMP1 = N1->getOperand(1);
13762 DebugLoc DL = N->getDebugLoc();
13763
13764 // The SETCCs should both refer to the same CMP.
13765 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13766 return SDValue();
13767
13768 SDValue CMP00 = CMP0->getOperand(0);
13769 SDValue CMP01 = CMP0->getOperand(1);
13770 EVT VT = CMP00.getValueType();
13771
13772 if (VT == MVT::f32 || VT == MVT::f64) {
13773 bool ExpectingFlags = false;
13774 // Check for any users that want flags:
13775 for (SDNode::use_iterator UI = N->use_begin(),
13776 UE = N->use_end();
13777 !ExpectingFlags && UI != UE; ++UI)
13778 switch (UI->getOpcode()) {
13779 default:
13780 case ISD::BR_CC:
13781 case ISD::BRCOND:
13782 case ISD::SELECT:
13783 ExpectingFlags = true;
13784 break;
13785 case ISD::CopyToReg:
13786 case ISD::SIGN_EXTEND:
13787 case ISD::ZERO_EXTEND:
13788 case ISD::ANY_EXTEND:
13789 break;
13790 }
13791
13792 if (!ExpectingFlags) {
13793 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13794 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13795
13796 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13797 X86::CondCode tmp = cc0;
13798 cc0 = cc1;
13799 cc1 = tmp;
13800 }
13801
13802 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13803 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13804 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13805 X86ISD::NodeType NTOperator = is64BitFP ?
13806 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13807 // FIXME: need symbolic constants for these magic numbers.
13808 // See X86ATTInstPrinter.cpp:printSSECC().
13809 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13810 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13811 DAG.getConstant(x86cc, MVT::i8));
13812 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13813 OnesOrZeroesF);
13814 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13815 DAG.getConstant(1, MVT::i32));
13816 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13817 return OneBitOfTruth;
13818 }
13819 }
13820 }
13821 }
13822 return SDValue();
13823}
13824
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013825/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13826/// so it can be folded inside ANDNP.
13827static bool CanFoldXORWithAllOnes(const SDNode *N) {
13828 EVT VT = N->getValueType(0);
13829
13830 // Match direct AllOnes for 128 and 256-bit vectors
13831 if (ISD::isBuildVectorAllOnes(N))
13832 return true;
13833
13834 // Look through a bit convert.
13835 if (N->getOpcode() == ISD::BITCAST)
13836 N = N->getOperand(0).getNode();
13837
13838 // Sometimes the operand may come from a insert_subvector building a 256-bit
13839 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013840 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013841 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13842 SDValue V1 = N->getOperand(0);
13843 SDValue V2 = N->getOperand(1);
13844
13845 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13846 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13847 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13848 ISD::isBuildVectorAllOnes(V2.getNode()))
13849 return true;
13850 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013851
13852 return false;
13853}
13854
Nate Begemanb65c1752010-12-17 22:55:37 +000013855static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13856 TargetLowering::DAGCombinerInfo &DCI,
13857 const X86Subtarget *Subtarget) {
13858 if (DCI.isBeforeLegalizeOps())
13859 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013860
Stuart Hastings865f0932011-06-03 23:53:54 +000013861 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13862 if (R.getNode())
13863 return R;
13864
Craig Topper54a11172011-10-14 07:06:56 +000013865 EVT VT = N->getValueType(0);
13866
Craig Topperb4c94572011-10-21 06:55:01 +000013867 // Create ANDN, BLSI, and BLSR instructions
13868 // BLSI is X & (-X)
13869 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013870 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13871 SDValue N0 = N->getOperand(0);
13872 SDValue N1 = N->getOperand(1);
13873 DebugLoc DL = N->getDebugLoc();
13874
13875 // Check LHS for not
13876 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13877 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13878 // Check RHS for not
13879 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13880 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13881
Craig Topperb4c94572011-10-21 06:55:01 +000013882 // Check LHS for neg
13883 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13884 isZero(N0.getOperand(0)))
13885 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13886
13887 // Check RHS for neg
13888 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13889 isZero(N1.getOperand(0)))
13890 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13891
13892 // Check LHS for X-1
13893 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13894 isAllOnes(N0.getOperand(1)))
13895 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13896
13897 // Check RHS for X-1
13898 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13899 isAllOnes(N1.getOperand(1)))
13900 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13901
Craig Topper54a11172011-10-14 07:06:56 +000013902 return SDValue();
13903 }
13904
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013905 // Want to form ANDNP nodes:
13906 // 1) In the hopes of then easily combining them with OR and AND nodes
13907 // to form PBLEND/PSIGN.
13908 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013909 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013910 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013911
Nate Begemanb65c1752010-12-17 22:55:37 +000013912 SDValue N0 = N->getOperand(0);
13913 SDValue N1 = N->getOperand(1);
13914 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013915
Nate Begemanb65c1752010-12-17 22:55:37 +000013916 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013917 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013918 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13919 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013920 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013921
13922 // Check RHS for vnot
13923 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013924 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13925 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013926 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013927
Nate Begemanb65c1752010-12-17 22:55:37 +000013928 return SDValue();
13929}
13930
Evan Cheng760d1942010-01-04 21:22:48 +000013931static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013932 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013933 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013934 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013935 return SDValue();
13936
Stuart Hastings865f0932011-06-03 23:53:54 +000013937 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13938 if (R.getNode())
13939 return R;
13940
Evan Cheng760d1942010-01-04 21:22:48 +000013941 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013942
Evan Cheng760d1942010-01-04 21:22:48 +000013943 SDValue N0 = N->getOperand(0);
13944 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013945
Nate Begemanb65c1752010-12-17 22:55:37 +000013946 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013947 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013948 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013949 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13950 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013951
Craig Topper1666cb62011-11-19 07:07:26 +000013952 // Canonicalize pandn to RHS
13953 if (N0.getOpcode() == X86ISD::ANDNP)
13954 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013955 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013956 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13957 SDValue Mask = N1.getOperand(0);
13958 SDValue X = N1.getOperand(1);
13959 SDValue Y;
13960 if (N0.getOperand(0) == Mask)
13961 Y = N0.getOperand(1);
13962 if (N0.getOperand(1) == Mask)
13963 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013964
Craig Topper1666cb62011-11-19 07:07:26 +000013965 // Check to see if the mask appeared in both the AND and ANDNP and
13966 if (!Y.getNode())
13967 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013968
Craig Topper1666cb62011-11-19 07:07:26 +000013969 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13970 if (Mask.getOpcode() != ISD::BITCAST ||
13971 X.getOpcode() != ISD::BITCAST ||
13972 Y.getOpcode() != ISD::BITCAST)
13973 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013974
Craig Topper1666cb62011-11-19 07:07:26 +000013975 // Look through mask bitcast.
13976 Mask = Mask.getOperand(0);
13977 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013978
Craig Toppered2e13d2012-01-22 19:15:14 +000013979 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013980 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13981 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013982 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013983 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013984
13985 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013986 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000013987 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13988 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13989 if ((SraAmt + 1) != EltBits)
13990 return SDValue();
13991
13992 DebugLoc DL = N->getDebugLoc();
13993
13994 // Now we know we at least have a plendvb with the mask val. See if
13995 // we can form a psignb/w/d.
13996 // psign = x.type == y.type == mask.type && y = sub(0, x);
13997 X = X.getOperand(0);
13998 Y = Y.getOperand(0);
13999 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14000 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014001 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14002 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14003 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014004 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014005 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014006 }
14007 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014008 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014009 return SDValue();
14010
14011 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14012
14013 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14014 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14015 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014016 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014017 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014018 }
14019 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014020
Craig Topper1666cb62011-11-19 07:07:26 +000014021 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14022 return SDValue();
14023
Nate Begemanb65c1752010-12-17 22:55:37 +000014024 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014025 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14026 std::swap(N0, N1);
14027 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14028 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014029 if (!N0.hasOneUse() || !N1.hasOneUse())
14030 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014031
14032 SDValue ShAmt0 = N0.getOperand(1);
14033 if (ShAmt0.getValueType() != MVT::i8)
14034 return SDValue();
14035 SDValue ShAmt1 = N1.getOperand(1);
14036 if (ShAmt1.getValueType() != MVT::i8)
14037 return SDValue();
14038 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14039 ShAmt0 = ShAmt0.getOperand(0);
14040 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14041 ShAmt1 = ShAmt1.getOperand(0);
14042
14043 DebugLoc DL = N->getDebugLoc();
14044 unsigned Opc = X86ISD::SHLD;
14045 SDValue Op0 = N0.getOperand(0);
14046 SDValue Op1 = N1.getOperand(0);
14047 if (ShAmt0.getOpcode() == ISD::SUB) {
14048 Opc = X86ISD::SHRD;
14049 std::swap(Op0, Op1);
14050 std::swap(ShAmt0, ShAmt1);
14051 }
14052
Evan Cheng8b1190a2010-04-28 01:18:01 +000014053 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014054 if (ShAmt1.getOpcode() == ISD::SUB) {
14055 SDValue Sum = ShAmt1.getOperand(0);
14056 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014057 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14058 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14059 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14060 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014061 return DAG.getNode(Opc, DL, VT,
14062 Op0, Op1,
14063 DAG.getNode(ISD::TRUNCATE, DL,
14064 MVT::i8, ShAmt0));
14065 }
14066 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14067 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14068 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014069 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014070 return DAG.getNode(Opc, DL, VT,
14071 N0.getOperand(0), N1.getOperand(0),
14072 DAG.getNode(ISD::TRUNCATE, DL,
14073 MVT::i8, ShAmt0));
14074 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014075
Evan Cheng760d1942010-01-04 21:22:48 +000014076 return SDValue();
14077}
14078
Craig Topper3738ccd2011-12-27 06:27:23 +000014079// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014080static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14081 TargetLowering::DAGCombinerInfo &DCI,
14082 const X86Subtarget *Subtarget) {
14083 if (DCI.isBeforeLegalizeOps())
14084 return SDValue();
14085
14086 EVT VT = N->getValueType(0);
14087
14088 if (VT != MVT::i32 && VT != MVT::i64)
14089 return SDValue();
14090
Craig Topper3738ccd2011-12-27 06:27:23 +000014091 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14092
Craig Topperb4c94572011-10-21 06:55:01 +000014093 // Create BLSMSK instructions by finding X ^ (X-1)
14094 SDValue N0 = N->getOperand(0);
14095 SDValue N1 = N->getOperand(1);
14096 DebugLoc DL = N->getDebugLoc();
14097
14098 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14099 isAllOnes(N0.getOperand(1)))
14100 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14101
14102 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14103 isAllOnes(N1.getOperand(1)))
14104 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14105
14106 return SDValue();
14107}
14108
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014109/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14110static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14111 const X86Subtarget *Subtarget) {
14112 LoadSDNode *Ld = cast<LoadSDNode>(N);
14113 EVT RegVT = Ld->getValueType(0);
14114 EVT MemVT = Ld->getMemoryVT();
14115 DebugLoc dl = Ld->getDebugLoc();
14116 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14117
14118 ISD::LoadExtType Ext = Ld->getExtensionType();
14119
Nadav Rotemca6f2962011-09-18 19:00:23 +000014120 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014121 // shuffle. We need SSE4 for the shuffles.
14122 // TODO: It is possible to support ZExt by zeroing the undef values
14123 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014124 if (RegVT.isVector() && RegVT.isInteger() &&
14125 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014126 assert(MemVT != RegVT && "Cannot extend to the same type");
14127 assert(MemVT.isVector() && "Must load a vector from memory");
14128
14129 unsigned NumElems = RegVT.getVectorNumElements();
14130 unsigned RegSz = RegVT.getSizeInBits();
14131 unsigned MemSz = MemVT.getSizeInBits();
14132 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014133 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014134 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14135
14136 // Attempt to load the original value using a single load op.
14137 // Find a scalar type which is equal to the loaded word size.
14138 MVT SclrLoadTy = MVT::i8;
14139 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14140 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14141 MVT Tp = (MVT::SimpleValueType)tp;
14142 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14143 SclrLoadTy = Tp;
14144 break;
14145 }
14146 }
14147
14148 // Proceed if a load word is found.
14149 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14150
14151 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14152 RegSz/SclrLoadTy.getSizeInBits());
14153
14154 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14155 RegSz/MemVT.getScalarType().getSizeInBits());
14156 // Can't shuffle using an illegal type.
14157 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14158
14159 // Perform a single load.
14160 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14161 Ld->getBasePtr(),
14162 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014163 Ld->isNonTemporal(), Ld->isInvariant(),
14164 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014165
14166 // Insert the word loaded into a vector.
14167 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14168 LoadUnitVecVT, ScalarLoad);
14169
14170 // Bitcast the loaded value to a vector of the original element type, in
14171 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014172 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14173 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014174 unsigned SizeRatio = RegSz/MemSz;
14175
14176 // Redistribute the loaded elements into the different locations.
14177 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14178 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14179
14180 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14181 DAG.getUNDEF(SlicedVec.getValueType()),
14182 ShuffleVec.data());
14183
14184 // Bitcast to the requested type.
14185 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14186 // Replace the original load with the new sequence
14187 // and return the new chain.
14188 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14189 return SDValue(ScalarLoad.getNode(), 1);
14190 }
14191
14192 return SDValue();
14193}
14194
Chris Lattner149a4e52008-02-22 02:09:43 +000014195/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014196static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014197 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014198 StoreSDNode *St = cast<StoreSDNode>(N);
14199 EVT VT = St->getValue().getValueType();
14200 EVT StVT = St->getMemoryVT();
14201 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014202 SDValue StoredVal = St->getOperand(1);
14203 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14204
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014205 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014206 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14207 // 128-bit ones. If in the future the cost becomes only one memory access the
14208 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014209 if (VT.getSizeInBits() == 256 &&
14210 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14211 StoredVal.getNumOperands() == 2) {
14212
14213 SDValue Value0 = StoredVal.getOperand(0);
14214 SDValue Value1 = StoredVal.getOperand(1);
14215
14216 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14217 SDValue Ptr0 = St->getBasePtr();
14218 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14219
14220 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14221 St->getPointerInfo(), St->isVolatile(),
14222 St->isNonTemporal(), St->getAlignment());
14223 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14224 St->getPointerInfo(), St->isVolatile(),
14225 St->isNonTemporal(), St->getAlignment());
14226 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14227 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014228
14229 // Optimize trunc store (of multiple scalars) to shuffle and store.
14230 // First, pack all of the elements in one place. Next, store to memory
14231 // in fewer chunks.
14232 if (St->isTruncatingStore() && VT.isVector()) {
14233 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14234 unsigned NumElems = VT.getVectorNumElements();
14235 assert(StVT != VT && "Cannot truncate to the same type");
14236 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14237 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14238
14239 // From, To sizes and ElemCount must be pow of two
14240 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014241 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014242 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014243 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014244
Nadav Rotem614061b2011-08-10 19:30:14 +000014245 unsigned SizeRatio = FromSz / ToSz;
14246
14247 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14248
14249 // Create a type on which we perform the shuffle
14250 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14251 StVT.getScalarType(), NumElems*SizeRatio);
14252
14253 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14254
14255 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14256 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14257 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14258
14259 // Can't shuffle using an illegal type
14260 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14261
14262 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14263 DAG.getUNDEF(WideVec.getValueType()),
14264 ShuffleVec.data());
14265 // At this point all of the data is stored at the bottom of the
14266 // register. We now need to save it to mem.
14267
14268 // Find the largest store unit
14269 MVT StoreType = MVT::i8;
14270 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14271 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14272 MVT Tp = (MVT::SimpleValueType)tp;
14273 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14274 StoreType = Tp;
14275 }
14276
14277 // Bitcast the original vector into a vector of store-size units
14278 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14279 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14280 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14281 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14282 SmallVector<SDValue, 8> Chains;
14283 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14284 TLI.getPointerTy());
14285 SDValue Ptr = St->getBasePtr();
14286
14287 // Perform one or more big stores into memory.
14288 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14289 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14290 StoreType, ShuffWide,
14291 DAG.getIntPtrConstant(i));
14292 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14293 St->getPointerInfo(), St->isVolatile(),
14294 St->isNonTemporal(), St->getAlignment());
14295 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14296 Chains.push_back(Ch);
14297 }
14298
14299 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14300 Chains.size());
14301 }
14302
14303
Chris Lattner149a4e52008-02-22 02:09:43 +000014304 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14305 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014306 // A preferable solution to the general problem is to figure out the right
14307 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014308
14309 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014310 if (VT.getSizeInBits() != 64)
14311 return SDValue();
14312
Devang Patel578efa92009-06-05 21:57:13 +000014313 const Function *F = DAG.getMachineFunction().getFunction();
14314 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014315 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014316 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014317 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014318 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014319 isa<LoadSDNode>(St->getValue()) &&
14320 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14321 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014322 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014323 LoadSDNode *Ld = 0;
14324 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014325 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014326 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014327 // Must be a store of a load. We currently handle two cases: the load
14328 // is a direct child, and it's under an intervening TokenFactor. It is
14329 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014330 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014331 Ld = cast<LoadSDNode>(St->getChain());
14332 else if (St->getValue().hasOneUse() &&
14333 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014334 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014335 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014336 TokenFactorIndex = i;
14337 Ld = cast<LoadSDNode>(St->getValue());
14338 } else
14339 Ops.push_back(ChainVal->getOperand(i));
14340 }
14341 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014342
Evan Cheng536e6672009-03-12 05:59:15 +000014343 if (!Ld || !ISD::isNormalLoad(Ld))
14344 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014345
Evan Cheng536e6672009-03-12 05:59:15 +000014346 // If this is not the MMX case, i.e. we are just turning i64 load/store
14347 // into f64 load/store, avoid the transformation if there are multiple
14348 // uses of the loaded value.
14349 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14350 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014351
Evan Cheng536e6672009-03-12 05:59:15 +000014352 DebugLoc LdDL = Ld->getDebugLoc();
14353 DebugLoc StDL = N->getDebugLoc();
14354 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14355 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14356 // pair instead.
14357 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014358 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014359 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14360 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014361 Ld->isNonTemporal(), Ld->isInvariant(),
14362 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014363 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014364 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014365 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014366 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014367 Ops.size());
14368 }
Evan Cheng536e6672009-03-12 05:59:15 +000014369 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014370 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014371 St->isVolatile(), St->isNonTemporal(),
14372 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014373 }
Evan Cheng536e6672009-03-12 05:59:15 +000014374
14375 // Otherwise, lower to two pairs of 32-bit loads / stores.
14376 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014377 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14378 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014379
Owen Anderson825b72b2009-08-11 20:47:22 +000014380 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014381 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014382 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014383 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014384 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014385 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014386 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014387 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014388 MinAlign(Ld->getAlignment(), 4));
14389
14390 SDValue NewChain = LoLd.getValue(1);
14391 if (TokenFactorIndex != -1) {
14392 Ops.push_back(LoLd);
14393 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014394 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014395 Ops.size());
14396 }
14397
14398 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014399 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14400 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014401
14402 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014403 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014404 St->isVolatile(), St->isNonTemporal(),
14405 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014406 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014407 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014408 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014409 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014410 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014411 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014412 }
Dan Gohman475871a2008-07-27 21:46:04 +000014413 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014414}
14415
Duncan Sands17470be2011-09-22 20:15:48 +000014416/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14417/// and return the operands for the horizontal operation in LHS and RHS. A
14418/// horizontal operation performs the binary operation on successive elements
14419/// of its first operand, then on successive elements of its second operand,
14420/// returning the resulting values in a vector. For example, if
14421/// A = < float a0, float a1, float a2, float a3 >
14422/// and
14423/// B = < float b0, float b1, float b2, float b3 >
14424/// then the result of doing a horizontal operation on A and B is
14425/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14426/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14427/// A horizontal-op B, for some already available A and B, and if so then LHS is
14428/// set to A, RHS to B, and the routine returns 'true'.
14429/// Note that the binary operation should have the property that if one of the
14430/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014431static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014432 // Look for the following pattern: if
14433 // A = < float a0, float a1, float a2, float a3 >
14434 // B = < float b0, float b1, float b2, float b3 >
14435 // and
14436 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14437 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14438 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14439 // which is A horizontal-op B.
14440
14441 // At least one of the operands should be a vector shuffle.
14442 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14443 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14444 return false;
14445
14446 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014447
14448 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14449 "Unsupported vector type for horizontal add/sub");
14450
14451 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14452 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014453 unsigned NumElts = VT.getVectorNumElements();
14454 unsigned NumLanes = VT.getSizeInBits()/128;
14455 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014456 assert((NumLaneElts % 2 == 0) &&
14457 "Vector type should have an even number of elements in each lane");
14458 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014459
14460 // View LHS in the form
14461 // LHS = VECTOR_SHUFFLE A, B, LMask
14462 // If LHS is not a shuffle then pretend it is the shuffle
14463 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14464 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14465 // type VT.
14466 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014467 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014468 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14469 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14470 A = LHS.getOperand(0);
14471 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14472 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014473 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14474 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014475 } else {
14476 if (LHS.getOpcode() != ISD::UNDEF)
14477 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014478 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014479 LMask[i] = i;
14480 }
14481
14482 // Likewise, view RHS in the form
14483 // RHS = VECTOR_SHUFFLE C, D, RMask
14484 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014485 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014486 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14487 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14488 C = RHS.getOperand(0);
14489 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14490 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014491 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14492 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014493 } else {
14494 if (RHS.getOpcode() != ISD::UNDEF)
14495 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014496 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014497 RMask[i] = i;
14498 }
14499
14500 // Check that the shuffles are both shuffling the same vectors.
14501 if (!(A == C && B == D) && !(A == D && B == C))
14502 return false;
14503
14504 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14505 if (!A.getNode() && !B.getNode())
14506 return false;
14507
14508 // If A and B occur in reverse order in RHS, then "swap" them (which means
14509 // rewriting the mask).
14510 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014511 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014512
14513 // At this point LHS and RHS are equivalent to
14514 // LHS = VECTOR_SHUFFLE A, B, LMask
14515 // RHS = VECTOR_SHUFFLE A, B, RMask
14516 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014517 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014518 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014519
Craig Topperf8363302011-12-02 08:18:41 +000014520 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014521 if (LIdx < 0 || RIdx < 0 ||
14522 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14523 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014524 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014525
Craig Topperf8363302011-12-02 08:18:41 +000014526 // Check that successive elements are being operated on. If not, this is
14527 // not a horizontal operation.
14528 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14529 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014530 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014531 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014532 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014533 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014534 }
14535
14536 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14537 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14538 return true;
14539}
14540
14541/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14542static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14543 const X86Subtarget *Subtarget) {
14544 EVT VT = N->getValueType(0);
14545 SDValue LHS = N->getOperand(0);
14546 SDValue RHS = N->getOperand(1);
14547
14548 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014549 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014550 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014551 isHorizontalBinOp(LHS, RHS, true))
14552 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14553 return SDValue();
14554}
14555
14556/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14557static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14558 const X86Subtarget *Subtarget) {
14559 EVT VT = N->getValueType(0);
14560 SDValue LHS = N->getOperand(0);
14561 SDValue RHS = N->getOperand(1);
14562
14563 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014564 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014565 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014566 isHorizontalBinOp(LHS, RHS, false))
14567 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14568 return SDValue();
14569}
14570
Chris Lattner6cf73262008-01-25 06:14:17 +000014571/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14572/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014573static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014574 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14575 // F[X]OR(0.0, x) -> x
14576 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014577 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14578 if (C->getValueAPF().isPosZero())
14579 return N->getOperand(1);
14580 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14581 if (C->getValueAPF().isPosZero())
14582 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014583 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014584}
14585
14586/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014587static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014588 // FAND(0.0, x) -> 0.0
14589 // FAND(x, 0.0) -> 0.0
14590 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14591 if (C->getValueAPF().isPosZero())
14592 return N->getOperand(0);
14593 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14594 if (C->getValueAPF().isPosZero())
14595 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014596 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014597}
14598
Dan Gohmane5af2d32009-01-29 01:59:02 +000014599static SDValue PerformBTCombine(SDNode *N,
14600 SelectionDAG &DAG,
14601 TargetLowering::DAGCombinerInfo &DCI) {
14602 // BT ignores high bits in the bit index operand.
14603 SDValue Op1 = N->getOperand(1);
14604 if (Op1.hasOneUse()) {
14605 unsigned BitWidth = Op1.getValueSizeInBits();
14606 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14607 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014608 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14609 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014610 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014611 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14612 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14613 DCI.CommitTargetLoweringOpt(TLO);
14614 }
14615 return SDValue();
14616}
Chris Lattner83e6c992006-10-04 06:57:07 +000014617
Eli Friedman7a5e5552009-06-07 06:52:44 +000014618static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14619 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014620 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014621 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014622 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014623 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014624 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014625 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014626 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014627 }
14628 return SDValue();
14629}
14630
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014631static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14632 TargetLowering::DAGCombinerInfo &DCI,
14633 const X86Subtarget *Subtarget) {
14634 if (!DCI.isBeforeLegalizeOps())
14635 return SDValue();
14636
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014637 if (!Subtarget->hasAVX())
14638 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014639
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014640 // Optimize vectors in AVX mode
14641 // Sign extend v8i16 to v8i32 and
14642 // v4i32 to v4i64
14643 //
14644 // Divide input vector into two parts
14645 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14646 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14647 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014648
14649 EVT VT = N->getValueType(0);
14650 SDValue Op = N->getOperand(0);
14651 EVT OpVT = Op.getValueType();
14652 DebugLoc dl = N->getDebugLoc();
14653
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014654 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14655 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014656
14657 unsigned NumElems = OpVT.getVectorNumElements();
14658 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014659 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014660
14661 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014662 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014663
14664 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014665 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014666
14667 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014668 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014669
14670 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014671 VT.getVectorNumElements()/2);
14672
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014673 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14674 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14675
14676 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14677 }
14678 return SDValue();
14679}
14680
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014681static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14682 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014683 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14684 // (and (i32 x86isd::setcc_carry), 1)
14685 // This eliminates the zext. This transformation is necessary because
14686 // ISD::SETCC is always legalized to i8.
14687 DebugLoc dl = N->getDebugLoc();
14688 SDValue N0 = N->getOperand(0);
14689 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014690 EVT OpVT = N0.getValueType();
14691
Evan Cheng2e489c42009-12-16 00:53:11 +000014692 if (N0.getOpcode() == ISD::AND &&
14693 N0.hasOneUse() &&
14694 N0.getOperand(0).hasOneUse()) {
14695 SDValue N00 = N0.getOperand(0);
14696 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14697 return SDValue();
14698 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14699 if (!C || C->getZExtValue() != 1)
14700 return SDValue();
14701 return DAG.getNode(ISD::AND, dl, VT,
14702 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14703 N00.getOperand(0), N00.getOperand(1)),
14704 DAG.getConstant(1, VT));
14705 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014706 // Optimize vectors in AVX mode:
14707 //
14708 // v8i16 -> v8i32
14709 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14710 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14711 // Concat upper and lower parts.
14712 //
14713 // v4i32 -> v4i64
14714 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14715 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14716 // Concat upper and lower parts.
14717 //
14718 if (Subtarget->hasAVX()) {
14719
14720 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14721 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14722
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014723 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014724 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14725 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14726
14727 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14728 VT.getVectorNumElements()/2);
14729
14730 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14731 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14732
14733 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14734 }
14735 }
14736
Evan Cheng2e489c42009-12-16 00:53:11 +000014737
14738 return SDValue();
14739}
14740
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014741// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14742static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14743 unsigned X86CC = N->getConstantOperandVal(0);
14744 SDValue EFLAG = N->getOperand(1);
14745 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014746
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014747 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14748 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14749 // cases.
14750 if (X86CC == X86::COND_B)
14751 return DAG.getNode(ISD::AND, DL, MVT::i8,
14752 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14753 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14754 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014755
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014756 return SDValue();
14757}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014758
Benjamin Kramer1396c402011-06-18 11:09:41 +000014759static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14760 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014761 SDValue Op0 = N->getOperand(0);
14762 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14763 // a 32-bit target where SSE doesn't support i64->FP operations.
14764 if (Op0.getOpcode() == ISD::LOAD) {
14765 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14766 EVT VT = Ld->getValueType(0);
14767 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14768 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14769 !XTLI->getSubtarget()->is64Bit() &&
14770 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014771 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14772 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014773 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14774 return FILDChain;
14775 }
14776 }
14777 return SDValue();
14778}
14779
Chris Lattner23a01992010-12-20 01:37:09 +000014780// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14781static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14782 X86TargetLowering::DAGCombinerInfo &DCI) {
14783 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14784 // the result is either zero or one (depending on the input carry bit).
14785 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14786 if (X86::isZeroNode(N->getOperand(0)) &&
14787 X86::isZeroNode(N->getOperand(1)) &&
14788 // We don't have a good way to replace an EFLAGS use, so only do this when
14789 // dead right now.
14790 SDValue(N, 1).use_empty()) {
14791 DebugLoc DL = N->getDebugLoc();
14792 EVT VT = N->getValueType(0);
14793 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14794 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14795 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14796 DAG.getConstant(X86::COND_B,MVT::i8),
14797 N->getOperand(2)),
14798 DAG.getConstant(1, VT));
14799 return DCI.CombineTo(N, Res1, CarryOut);
14800 }
14801
14802 return SDValue();
14803}
14804
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014805// fold (add Y, (sete X, 0)) -> adc 0, Y
14806// (add Y, (setne X, 0)) -> sbb -1, Y
14807// (sub (sete X, 0), Y) -> sbb 0, Y
14808// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014809static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014810 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014811
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014812 // Look through ZExts.
14813 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14814 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14815 return SDValue();
14816
14817 SDValue SetCC = Ext.getOperand(0);
14818 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14819 return SDValue();
14820
14821 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14822 if (CC != X86::COND_E && CC != X86::COND_NE)
14823 return SDValue();
14824
14825 SDValue Cmp = SetCC.getOperand(1);
14826 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014827 !X86::isZeroNode(Cmp.getOperand(1)) ||
14828 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014829 return SDValue();
14830
14831 SDValue CmpOp0 = Cmp.getOperand(0);
14832 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14833 DAG.getConstant(1, CmpOp0.getValueType()));
14834
14835 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14836 if (CC == X86::COND_NE)
14837 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14838 DL, OtherVal.getValueType(), OtherVal,
14839 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14840 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14841 DL, OtherVal.getValueType(), OtherVal,
14842 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14843}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014844
Craig Topper54f952a2011-11-19 09:02:40 +000014845/// PerformADDCombine - Do target-specific dag combines on integer adds.
14846static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14847 const X86Subtarget *Subtarget) {
14848 EVT VT = N->getValueType(0);
14849 SDValue Op0 = N->getOperand(0);
14850 SDValue Op1 = N->getOperand(1);
14851
14852 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014853 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014854 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014855 isHorizontalBinOp(Op0, Op1, true))
14856 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14857
14858 return OptimizeConditionalInDecrement(N, DAG);
14859}
14860
14861static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14862 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014863 SDValue Op0 = N->getOperand(0);
14864 SDValue Op1 = N->getOperand(1);
14865
14866 // X86 can't encode an immediate LHS of a sub. See if we can push the
14867 // negation into a preceding instruction.
14868 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014869 // If the RHS of the sub is a XOR with one use and a constant, invert the
14870 // immediate. Then add one to the LHS of the sub so we can turn
14871 // X-Y -> X+~Y+1, saving one register.
14872 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14873 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014874 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014875 EVT VT = Op0.getValueType();
14876 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14877 Op1.getOperand(0),
14878 DAG.getConstant(~XorC, VT));
14879 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014880 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014881 }
14882 }
14883
Craig Topper54f952a2011-11-19 09:02:40 +000014884 // Try to synthesize horizontal adds from adds of shuffles.
14885 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014886 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014887 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14888 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014889 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14890
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014891 return OptimizeConditionalInDecrement(N, DAG);
14892}
14893
Dan Gohman475871a2008-07-27 21:46:04 +000014894SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014895 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014896 SelectionDAG &DAG = DCI.DAG;
14897 switch (N->getOpcode()) {
14898 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014899 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014900 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014901 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014902 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014903 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014904 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14905 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014906 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014907 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014908 case ISD::SHL:
14909 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014910 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014911 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014912 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014913 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014914 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014915 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014916 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014917 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14918 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014919 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014920 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14921 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014922 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014923 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014924 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014925 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014926 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014927 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014928 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014929 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014930 case X86ISD::UNPCKH:
14931 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014932 case X86ISD::MOVHLPS:
14933 case X86ISD::MOVLHPS:
14934 case X86ISD::PSHUFD:
14935 case X86ISD::PSHUFHW:
14936 case X86ISD::PSHUFLW:
14937 case X86ISD::MOVSS:
14938 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014939 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014940 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014941 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014942 }
14943
Dan Gohman475871a2008-07-27 21:46:04 +000014944 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014945}
14946
Evan Chenge5b51ac2010-04-17 06:13:15 +000014947/// isTypeDesirableForOp - Return true if the target has native support for
14948/// the specified value type and it is 'desirable' to use the type for the
14949/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14950/// instruction encodings are longer and some i16 instructions are slow.
14951bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14952 if (!isTypeLegal(VT))
14953 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014954 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014955 return true;
14956
14957 switch (Opc) {
14958 default:
14959 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014960 case ISD::LOAD:
14961 case ISD::SIGN_EXTEND:
14962 case ISD::ZERO_EXTEND:
14963 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014964 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014965 case ISD::SRL:
14966 case ISD::SUB:
14967 case ISD::ADD:
14968 case ISD::MUL:
14969 case ISD::AND:
14970 case ISD::OR:
14971 case ISD::XOR:
14972 return false;
14973 }
14974}
14975
14976/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014977/// beneficial for dag combiner to promote the specified node. If true, it
14978/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014979bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014980 EVT VT = Op.getValueType();
14981 if (VT != MVT::i16)
14982 return false;
14983
Evan Cheng4c26e932010-04-19 19:29:22 +000014984 bool Promote = false;
14985 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014986 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014987 default: break;
14988 case ISD::LOAD: {
14989 LoadSDNode *LD = cast<LoadSDNode>(Op);
14990 // If the non-extending load has a single use and it's not live out, then it
14991 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014992 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14993 Op.hasOneUse()*/) {
14994 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14995 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14996 // The only case where we'd want to promote LOAD (rather then it being
14997 // promoted as an operand is when it's only use is liveout.
14998 if (UI->getOpcode() != ISD::CopyToReg)
14999 return false;
15000 }
15001 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015002 Promote = true;
15003 break;
15004 }
15005 case ISD::SIGN_EXTEND:
15006 case ISD::ZERO_EXTEND:
15007 case ISD::ANY_EXTEND:
15008 Promote = true;
15009 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015010 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015011 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015012 SDValue N0 = Op.getOperand(0);
15013 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015014 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015015 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015016 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015017 break;
15018 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015019 case ISD::ADD:
15020 case ISD::MUL:
15021 case ISD::AND:
15022 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015023 case ISD::XOR:
15024 Commute = true;
15025 // fallthrough
15026 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015027 SDValue N0 = Op.getOperand(0);
15028 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015029 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015030 return false;
15031 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015032 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015033 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015034 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015035 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015036 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015037 }
15038 }
15039
15040 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015041 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015042}
15043
Evan Cheng60c07e12006-07-05 22:17:51 +000015044//===----------------------------------------------------------------------===//
15045// X86 Inline Assembly Support
15046//===----------------------------------------------------------------------===//
15047
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015048namespace {
15049 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015050 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015051 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015052
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015053 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015054 StringRef piece(*args[i]);
15055 if (!s.startswith(piece)) // Check if the piece matches.
15056 return false;
15057
15058 s = s.substr(piece.size());
15059 StringRef::size_type pos = s.find_first_not_of(" \t");
15060 if (pos == 0) // We matched a prefix.
15061 return false;
15062
15063 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015064 }
15065
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015066 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015067 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015068 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015069}
15070
Chris Lattnerb8105652009-07-20 17:51:36 +000015071bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15072 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015073
15074 std::string AsmStr = IA->getAsmString();
15075
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015076 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15077 if (!Ty || Ty->getBitWidth() % 16 != 0)
15078 return false;
15079
Chris Lattnerb8105652009-07-20 17:51:36 +000015080 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015081 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015082 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015083
15084 switch (AsmPieces.size()) {
15085 default: return false;
15086 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015087 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015088 // we will turn this bswap into something that will be lowered to logical
15089 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15090 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015091 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015092 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15093 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15094 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15095 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15096 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15097 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015098 // No need to check constraints, nothing other than the equivalent of
15099 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015100 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015101 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015102
Chris Lattnerb8105652009-07-20 17:51:36 +000015103 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015104 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015105 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015106 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15107 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015108 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015109 const std::string &ConstraintsStr = IA->getConstraintString();
15110 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015111 std::sort(AsmPieces.begin(), AsmPieces.end());
15112 if (AsmPieces.size() == 4 &&
15113 AsmPieces[0] == "~{cc}" &&
15114 AsmPieces[1] == "~{dirflag}" &&
15115 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015116 AsmPieces[3] == "~{fpsr}")
15117 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015118 }
15119 break;
15120 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015121 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015122 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015123 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15124 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15125 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015126 AsmPieces.clear();
15127 const std::string &ConstraintsStr = IA->getConstraintString();
15128 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15129 std::sort(AsmPieces.begin(), AsmPieces.end());
15130 if (AsmPieces.size() == 4 &&
15131 AsmPieces[0] == "~{cc}" &&
15132 AsmPieces[1] == "~{dirflag}" &&
15133 AsmPieces[2] == "~{flags}" &&
15134 AsmPieces[3] == "~{fpsr}")
15135 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015136 }
Evan Cheng55d42002011-01-08 01:24:27 +000015137
15138 if (CI->getType()->isIntegerTy(64)) {
15139 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15140 if (Constraints.size() >= 2 &&
15141 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15142 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15143 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015144 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15145 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15146 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015147 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015148 }
15149 }
15150 break;
15151 }
15152 return false;
15153}
15154
15155
15156
Chris Lattnerf4dff842006-07-11 02:54:03 +000015157/// getConstraintType - Given a constraint letter, return the type of
15158/// constraint it is for this target.
15159X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015160X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15161 if (Constraint.size() == 1) {
15162 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015163 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015164 case 'q':
15165 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015166 case 'f':
15167 case 't':
15168 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015169 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015170 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015171 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015172 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015173 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015174 case 'a':
15175 case 'b':
15176 case 'c':
15177 case 'd':
15178 case 'S':
15179 case 'D':
15180 case 'A':
15181 return C_Register;
15182 case 'I':
15183 case 'J':
15184 case 'K':
15185 case 'L':
15186 case 'M':
15187 case 'N':
15188 case 'G':
15189 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015190 case 'e':
15191 case 'Z':
15192 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015193 default:
15194 break;
15195 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015196 }
Chris Lattner4234f572007-03-25 02:14:49 +000015197 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015198}
15199
John Thompson44ab89e2010-10-29 17:29:13 +000015200/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015201/// This object must already have been set up with the operand type
15202/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015203TargetLowering::ConstraintWeight
15204 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015205 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015206 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015207 Value *CallOperandVal = info.CallOperandVal;
15208 // If we don't have a value, we can't do a match,
15209 // but allow it at the lowest weight.
15210 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015211 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015212 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015213 // Look at the constraint type.
15214 switch (*constraint) {
15215 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015216 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15217 case 'R':
15218 case 'q':
15219 case 'Q':
15220 case 'a':
15221 case 'b':
15222 case 'c':
15223 case 'd':
15224 case 'S':
15225 case 'D':
15226 case 'A':
15227 if (CallOperandVal->getType()->isIntegerTy())
15228 weight = CW_SpecificReg;
15229 break;
15230 case 'f':
15231 case 't':
15232 case 'u':
15233 if (type->isFloatingPointTy())
15234 weight = CW_SpecificReg;
15235 break;
15236 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015237 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015238 weight = CW_SpecificReg;
15239 break;
15240 case 'x':
15241 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015242 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015243 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015244 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015245 break;
15246 case 'I':
15247 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15248 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015249 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015250 }
15251 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015252 case 'J':
15253 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15254 if (C->getZExtValue() <= 63)
15255 weight = CW_Constant;
15256 }
15257 break;
15258 case 'K':
15259 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15260 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15261 weight = CW_Constant;
15262 }
15263 break;
15264 case 'L':
15265 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15266 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15267 weight = CW_Constant;
15268 }
15269 break;
15270 case 'M':
15271 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15272 if (C->getZExtValue() <= 3)
15273 weight = CW_Constant;
15274 }
15275 break;
15276 case 'N':
15277 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15278 if (C->getZExtValue() <= 0xff)
15279 weight = CW_Constant;
15280 }
15281 break;
15282 case 'G':
15283 case 'C':
15284 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15285 weight = CW_Constant;
15286 }
15287 break;
15288 case 'e':
15289 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15290 if ((C->getSExtValue() >= -0x80000000LL) &&
15291 (C->getSExtValue() <= 0x7fffffffLL))
15292 weight = CW_Constant;
15293 }
15294 break;
15295 case 'Z':
15296 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15297 if (C->getZExtValue() <= 0xffffffff)
15298 weight = CW_Constant;
15299 }
15300 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015301 }
15302 return weight;
15303}
15304
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015305/// LowerXConstraint - try to replace an X constraint, which matches anything,
15306/// with another that has more specific requirements based on the type of the
15307/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015308const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015309LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015310 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15311 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015312 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015313 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015314 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015315 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015316 return "x";
15317 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015318
Chris Lattner5e764232008-04-26 23:02:14 +000015319 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015320}
15321
Chris Lattner48884cd2007-08-25 00:47:38 +000015322/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15323/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015324void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015325 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015326 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015327 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015328 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015329
Eric Christopher100c8332011-06-02 23:16:42 +000015330 // Only support length 1 constraints for now.
15331 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015332
Eric Christopher100c8332011-06-02 23:16:42 +000015333 char ConstraintLetter = Constraint[0];
15334 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015335 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015336 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015337 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015338 if (C->getZExtValue() <= 31) {
15339 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015340 break;
15341 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015342 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015343 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015344 case 'J':
15345 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015346 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015347 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15348 break;
15349 }
15350 }
15351 return;
15352 case 'K':
15353 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015354 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015355 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15356 break;
15357 }
15358 }
15359 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015360 case 'N':
15361 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015362 if (C->getZExtValue() <= 255) {
15363 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015364 break;
15365 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015366 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015367 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015368 case 'e': {
15369 // 32-bit signed value
15370 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015371 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15372 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015373 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015374 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015375 break;
15376 }
15377 // FIXME gcc accepts some relocatable values here too, but only in certain
15378 // memory models; it's complicated.
15379 }
15380 return;
15381 }
15382 case 'Z': {
15383 // 32-bit unsigned value
15384 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015385 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15386 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015387 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15388 break;
15389 }
15390 }
15391 // FIXME gcc accepts some relocatable values here too, but only in certain
15392 // memory models; it's complicated.
15393 return;
15394 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015395 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015396 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015397 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015398 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015399 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015400 break;
15401 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015402
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015403 // In any sort of PIC mode addresses need to be computed at runtime by
15404 // adding in a register or some sort of table lookup. These can't
15405 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015406 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015407 return;
15408
Chris Lattnerdc43a882007-05-03 16:52:29 +000015409 // If we are in non-pic codegen mode, we allow the address of a global (with
15410 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015411 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015412 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015413
Chris Lattner49921962009-05-08 18:23:14 +000015414 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15415 while (1) {
15416 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15417 Offset += GA->getOffset();
15418 break;
15419 } else if (Op.getOpcode() == ISD::ADD) {
15420 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15421 Offset += C->getZExtValue();
15422 Op = Op.getOperand(0);
15423 continue;
15424 }
15425 } else if (Op.getOpcode() == ISD::SUB) {
15426 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15427 Offset += -C->getZExtValue();
15428 Op = Op.getOperand(0);
15429 continue;
15430 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015431 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015432
Chris Lattner49921962009-05-08 18:23:14 +000015433 // Otherwise, this isn't something we can handle, reject it.
15434 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015435 }
Eric Christopherfd179292009-08-27 18:07:15 +000015436
Dan Gohman46510a72010-04-15 01:51:59 +000015437 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015438 // If we require an extra load to get this address, as in PIC mode, we
15439 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015440 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15441 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015442 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015443
Devang Patel0d881da2010-07-06 22:08:15 +000015444 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15445 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015446 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015447 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015448 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015449
Gabor Greifba36cb52008-08-28 21:40:38 +000015450 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015451 Ops.push_back(Result);
15452 return;
15453 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015454 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015455}
15456
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015457std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015458X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015459 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015460 // First, see if this is a constraint that directly corresponds to an LLVM
15461 // register class.
15462 if (Constraint.size() == 1) {
15463 // GCC Constraint Letters
15464 switch (Constraint[0]) {
15465 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015466 // TODO: Slight differences here in allocation order and leaving
15467 // RIP in the class. Do they matter any more here than they do
15468 // in the normal allocation?
15469 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15470 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015471 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015472 return std::make_pair(0U, X86::GR32RegisterClass);
15473 else if (VT == MVT::i16)
15474 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015475 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015476 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015477 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015478 return std::make_pair(0U, X86::GR64RegisterClass);
15479 break;
15480 }
15481 // 32-bit fallthrough
15482 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015483 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015484 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15485 else if (VT == MVT::i16)
15486 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015487 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015488 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15489 else if (VT == MVT::i64)
15490 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15491 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015492 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015493 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015494 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015495 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015496 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015497 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015498 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015499 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015500 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015501 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015502 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015503 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15504 if (VT == MVT::i16)
15505 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15506 if (VT == MVT::i32 || !Subtarget->is64Bit())
15507 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15508 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015509 case 'f': // FP Stack registers.
15510 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15511 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015512 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015513 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015514 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015515 return std::make_pair(0U, X86::RFP64RegisterClass);
15516 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015517 case 'y': // MMX_REGS if MMX allowed.
15518 if (!Subtarget->hasMMX()) break;
15519 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015520 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015521 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015522 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015523 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015524 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015525
Owen Anderson825b72b2009-08-11 20:47:22 +000015526 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015527 default: break;
15528 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015529 case MVT::f32:
15530 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015531 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015532 case MVT::f64:
15533 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015534 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015535 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015536 case MVT::v16i8:
15537 case MVT::v8i16:
15538 case MVT::v4i32:
15539 case MVT::v2i64:
15540 case MVT::v4f32:
15541 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015542 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015543 // AVX types.
15544 case MVT::v32i8:
15545 case MVT::v16i16:
15546 case MVT::v8i32:
15547 case MVT::v4i64:
15548 case MVT::v8f32:
15549 case MVT::v4f64:
15550 return std::make_pair(0U, X86::VR256RegisterClass);
15551
Chris Lattner0f65cad2007-04-09 05:49:22 +000015552 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015553 break;
15554 }
15555 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015556
Chris Lattnerf76d1802006-07-31 23:26:50 +000015557 // Use the default implementation in TargetLowering to convert the register
15558 // constraint into a member of a register class.
15559 std::pair<unsigned, const TargetRegisterClass*> Res;
15560 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015561
15562 // Not found as a standard register?
15563 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015564 // Map st(0) -> st(7) -> ST0
15565 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15566 tolower(Constraint[1]) == 's' &&
15567 tolower(Constraint[2]) == 't' &&
15568 Constraint[3] == '(' &&
15569 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15570 Constraint[5] == ')' &&
15571 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015572
Chris Lattner56d77c72009-09-13 22:41:48 +000015573 Res.first = X86::ST0+Constraint[4]-'0';
15574 Res.second = X86::RFP80RegisterClass;
15575 return Res;
15576 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015577
Chris Lattner56d77c72009-09-13 22:41:48 +000015578 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015579 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015580 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015581 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015582 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015583 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015584
15585 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015586 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015587 Res.first = X86::EFLAGS;
15588 Res.second = X86::CCRRegisterClass;
15589 return Res;
15590 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015591
Dale Johannesen330169f2008-11-13 21:52:36 +000015592 // 'A' means EAX + EDX.
15593 if (Constraint == "A") {
15594 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015595 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015596 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015597 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015598 return Res;
15599 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015600
Chris Lattnerf76d1802006-07-31 23:26:50 +000015601 // Otherwise, check to see if this is a register class of the wrong value
15602 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15603 // turn into {ax},{dx}.
15604 if (Res.second->hasType(VT))
15605 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015606
Chris Lattnerf76d1802006-07-31 23:26:50 +000015607 // All of the single-register GCC register classes map their values onto
15608 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15609 // really want an 8-bit or 32-bit register, map to the appropriate register
15610 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015611 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015612 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015613 unsigned DestReg = 0;
15614 switch (Res.first) {
15615 default: break;
15616 case X86::AX: DestReg = X86::AL; break;
15617 case X86::DX: DestReg = X86::DL; break;
15618 case X86::CX: DestReg = X86::CL; break;
15619 case X86::BX: DestReg = X86::BL; break;
15620 }
15621 if (DestReg) {
15622 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015623 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015624 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015625 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015626 unsigned DestReg = 0;
15627 switch (Res.first) {
15628 default: break;
15629 case X86::AX: DestReg = X86::EAX; break;
15630 case X86::DX: DestReg = X86::EDX; break;
15631 case X86::CX: DestReg = X86::ECX; break;
15632 case X86::BX: DestReg = X86::EBX; break;
15633 case X86::SI: DestReg = X86::ESI; break;
15634 case X86::DI: DestReg = X86::EDI; break;
15635 case X86::BP: DestReg = X86::EBP; break;
15636 case X86::SP: DestReg = X86::ESP; break;
15637 }
15638 if (DestReg) {
15639 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015640 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015641 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015642 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015643 unsigned DestReg = 0;
15644 switch (Res.first) {
15645 default: break;
15646 case X86::AX: DestReg = X86::RAX; break;
15647 case X86::DX: DestReg = X86::RDX; break;
15648 case X86::CX: DestReg = X86::RCX; break;
15649 case X86::BX: DestReg = X86::RBX; break;
15650 case X86::SI: DestReg = X86::RSI; break;
15651 case X86::DI: DestReg = X86::RDI; break;
15652 case X86::BP: DestReg = X86::RBP; break;
15653 case X86::SP: DestReg = X86::RSP; break;
15654 }
15655 if (DestReg) {
15656 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015657 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015658 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015659 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015660 } else if (Res.second == X86::FR32RegisterClass ||
15661 Res.second == X86::FR64RegisterClass ||
15662 Res.second == X86::VR128RegisterClass) {
15663 // Handle references to XMM physical registers that got mapped into the
15664 // wrong class. This can happen with constraints like {xmm0} where the
15665 // target independent register mapper will just pick the first match it can
15666 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015667 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015668 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015669 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015670 Res.second = X86::FR64RegisterClass;
15671 else if (X86::VR128RegisterClass->hasType(VT))
15672 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015673 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015674
Chris Lattnerf76d1802006-07-31 23:26:50 +000015675 return Res;
15676}