blob: 80ccc52365c4a52135431598907290513585bf5e [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman6f2766d2008-08-19 22:31:46 +000014#include "llvm/Instructions.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000015#include "llvm/CodeGen/FastISel.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
17#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000018#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000019#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000020#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000021#include "llvm/Target/TargetMachine.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000022using namespace llvm;
23
Dan Gohmanbdedd442008-08-20 00:11:48 +000024/// SelectBinaryOp - Select and emit code for a binary operator instruction,
25/// which has an opcode which directly corresponds to the given ISD opcode.
26///
27bool FastISel::SelectBinaryOp(Instruction *I, ISD::NodeType ISDOpcode,
28 DenseMap<const Value*, unsigned> &ValueMap) {
Dan Gohmanbdedd442008-08-20 00:11:48 +000029 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
30 if (VT == MVT::Other || !VT.isSimple())
31 // Unhandled type. Halt "fast" selection and bail.
32 return false;
Dan Gohmanb71fea22008-08-26 20:52:40 +000033 // We only handle legal types. For example, on x86-32 the instruction
34 // selector contains all of the 64-bit instructions from x86-64,
35 // under the assumption that i64 won't be used if the target doesn't
36 // support it.
37 if (!TLI.isTypeLegal(VT))
38 return false;
Dan Gohmanbdedd442008-08-20 00:11:48 +000039
Dan Gohmand5fe57d2008-08-21 01:41:07 +000040 unsigned Op0 = ValueMap[I->getOperand(0)];
41 if (Op0 == 0)
42 // Unhandled operand. Halt "fast" selection and bail.
43 return false;
44
45 // Check if the second operand is a constant and handle it appropriately.
46 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
47 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
48 CI->getZExtValue(), VT.getSimpleVT());
49 if (ResultReg == 0)
50 // Target-specific code wasn't able to find a machine opcode for
51 // the given ISD opcode and type. Halt "fast" selection and bail.
52 return false;
53
54 // We successfully emitted code for the given LLVM Instruction.
55 ValueMap[I] = ResultReg;
56 return true;
57 }
58
59 unsigned Op1 = ValueMap[I->getOperand(1)];
60 if (Op1 == 0)
61 // Unhandled operand. Halt "fast" selection and bail.
62 return false;
63
Owen Anderson0f84e4e2008-08-25 23:58:18 +000064 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
65 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +000066 if (ResultReg == 0)
67 // Target-specific code wasn't able to find a machine opcode for
68 // the given ISD opcode and type. Halt "fast" selection and bail.
69 return false;
70
Dan Gohman8014e862008-08-20 00:23:20 +000071 // We successfully emitted code for the given LLVM Instruction.
Dan Gohmanbdedd442008-08-20 00:11:48 +000072 ValueMap[I] = ResultReg;
73 return true;
74}
75
76bool FastISel::SelectGetElementPtr(Instruction *I,
77 DenseMap<const Value*, unsigned> &ValueMap) {
Evan Cheng83785c82008-08-20 22:45:34 +000078 unsigned N = ValueMap[I->getOperand(0)];
79 if (N == 0)
80 // Unhandled operand. Halt "fast" selection and bail.
81 return false;
82
83 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +000084 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +000085 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
86 OI != E; ++OI) {
87 Value *Idx = *OI;
88 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
89 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
90 if (Field) {
91 // N = N + Offset
92 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
93 // FIXME: This can be optimized by combining the add with a
94 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +000095 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +000096 if (N == 0)
97 // Unhandled operand. Halt "fast" selection and bail.
98 return false;
99 }
100 Ty = StTy->getElementType(Field);
101 } else {
102 Ty = cast<SequentialType>(Ty)->getElementType();
103
104 // If this is a constant subscript, handle it quickly.
105 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
106 if (CI->getZExtValue() == 0) continue;
107 uint64_t Offs =
108 TD.getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000109 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000110 if (N == 0)
111 // Unhandled operand. Halt "fast" selection and bail.
112 return false;
113 continue;
114 }
115
116 // N = N + Idx * ElementSize;
117 uint64_t ElementSize = TD.getABITypeSize(Ty);
118 unsigned IdxN = ValueMap[Idx];
119 if (IdxN == 0)
120 // Unhandled operand. Halt "fast" selection and bail.
121 return false;
122
123 // If the index is smaller or larger than intptr_t, truncate or extend
124 // it.
Evan Cheng2076aa82008-08-21 01:19:11 +0000125 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
Evan Cheng83785c82008-08-20 22:45:34 +0000126 if (IdxVT.bitsLT(VT))
Dan Gohman80bc6e22008-08-26 20:57:08 +0000127 IdxN = FastEmit_r(IdxVT.getSimpleVT(), VT, ISD::SIGN_EXTEND, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000128 else if (IdxVT.bitsGT(VT))
Dan Gohman80bc6e22008-08-26 20:57:08 +0000129 IdxN = FastEmit_r(IdxVT.getSimpleVT(), VT, ISD::TRUNCATE, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000130 if (IdxN == 0)
131 // Unhandled operand. Halt "fast" selection and bail.
132 return false;
133
Dan Gohman80bc6e22008-08-26 20:57:08 +0000134 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000135 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000136 if (IdxN == 0)
137 // Unhandled operand. Halt "fast" selection and bail.
138 return false;
139 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000140 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000141 if (N == 0)
142 // Unhandled operand. Halt "fast" selection and bail.
143 return false;
144 }
145 }
146
147 // We successfully emitted code for the given LLVM Instruction.
148 ValueMap[I] = N;
149 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000150}
151
Dan Gohman763d8932008-08-26 21:28:54 +0000152bool FastISel::SelectBitCast(Instruction *I,
153 DenseMap<const Value*, unsigned> &ValueMap) {
154 // BitCast consists of either an immediate to register move
155 // or a register to register move.
156 if (ConstantInt* CI = dyn_cast<ConstantInt>(I->getOperand(0))) {
157 if (I->getType()->isInteger()) {
158 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/false);
159 unsigned result = FastEmit_i(VT.getSimpleVT(), VT.getSimpleVT(),
160 ISD::Constant,
161 CI->getZExtValue());
162 if (!result)
163 return false;
164
165 ValueMap[I] = result;
166 return true;
167 }
168
169 // TODO: Support vector and fp constants.
170 return false;
171 }
172
173 if (!isa<Constant>(I->getOperand(0))) {
174 // Bitcasts of non-constant values become reg-reg copies.
175 MVT SrcVT = MVT::getMVT(I->getOperand(0)->getType());
176 MVT DstVT = MVT::getMVT(I->getType());
177
178 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
179 DstVT == MVT::Other || !DstVT.isSimple() ||
180 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
181 // Unhandled type. Halt "fast" selection and bail.
182 return false;
183
184 unsigned Op0 = ValueMap[I->getOperand(0)];
185 if (Op0 == 0)
186 // Unhandled operand. Halt "fast" selection and bail.
187 return false;
188
189 // First, try to perform the bitcast by inserting a reg-reg copy.
190 unsigned ResultReg = 0;
191 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
192 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
193 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
194 ResultReg = createResultReg(DstClass);
195
196 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
197 Op0, DstClass, SrcClass);
198 if (!InsertedCopy)
199 ResultReg = 0;
200 }
201
202 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
203 if (!ResultReg)
204 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
205 ISD::BIT_CONVERT, Op0);
206
207 if (!ResultReg)
208 return false;
209
210 ValueMap[I] = ResultReg;
211 return true;
212 }
213
214 // TODO: Casting a non-integral constant?
215 return false;
216}
217
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000218BasicBlock::iterator
Dan Gohmanb7864a92008-08-20 18:09:02 +0000219FastISel::SelectInstructions(BasicBlock::iterator Begin,
220 BasicBlock::iterator End,
Dan Gohmanbb466332008-08-20 21:05:57 +0000221 DenseMap<const Value*, unsigned> &ValueMap,
Dan Gohman6ecf5092008-08-23 02:44:46 +0000222 DenseMap<const BasicBlock*,
Dan Gohman3c8f36f2008-08-22 21:28:19 +0000223 MachineBasicBlock *> &MBBMap,
Dan Gohmanbb466332008-08-20 21:05:57 +0000224 MachineBasicBlock *mbb) {
225 MBB = mbb;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000226 BasicBlock::iterator I = Begin;
227
228 for (; I != End; ++I) {
229 switch (I->getOpcode()) {
Dan Gohman8014e862008-08-20 00:23:20 +0000230 case Instruction::Add: {
231 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
232 if (!SelectBinaryOp(I, Opc, ValueMap)) return I; break;
233 }
234 case Instruction::Sub: {
235 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
236 if (!SelectBinaryOp(I, Opc, ValueMap)) return I; break;
237 }
238 case Instruction::Mul: {
239 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
240 if (!SelectBinaryOp(I, Opc, ValueMap)) return I; break;
241 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000242 case Instruction::SDiv:
243 if (!SelectBinaryOp(I, ISD::SDIV, ValueMap)) return I; break;
244 case Instruction::UDiv:
245 if (!SelectBinaryOp(I, ISD::UDIV, ValueMap)) return I; break;
246 case Instruction::FDiv:
247 if (!SelectBinaryOp(I, ISD::FDIV, ValueMap)) return I; break;
248 case Instruction::SRem:
249 if (!SelectBinaryOp(I, ISD::SREM, ValueMap)) return I; break;
250 case Instruction::URem:
251 if (!SelectBinaryOp(I, ISD::UREM, ValueMap)) return I; break;
252 case Instruction::FRem:
253 if (!SelectBinaryOp(I, ISD::FREM, ValueMap)) return I; break;
254 case Instruction::Shl:
255 if (!SelectBinaryOp(I, ISD::SHL, ValueMap)) return I; break;
256 case Instruction::LShr:
257 if (!SelectBinaryOp(I, ISD::SRL, ValueMap)) return I; break;
258 case Instruction::AShr:
259 if (!SelectBinaryOp(I, ISD::SRA, ValueMap)) return I; break;
260 case Instruction::And:
261 if (!SelectBinaryOp(I, ISD::AND, ValueMap)) return I; break;
262 case Instruction::Or:
263 if (!SelectBinaryOp(I, ISD::OR, ValueMap)) return I; break;
264 case Instruction::Xor:
265 if (!SelectBinaryOp(I, ISD::XOR, ValueMap)) return I; break;
266
267 case Instruction::GetElementPtr:
268 if (!SelectGetElementPtr(I, ValueMap)) return I;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000269 break;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000270
Dan Gohman6f2766d2008-08-19 22:31:46 +0000271 case Instruction::Br: {
272 BranchInst *BI = cast<BranchInst>(I);
273
Dan Gohmane6798b72008-08-20 01:17:01 +0000274 if (BI->isUnconditional()) {
Dan Gohman3c8f36f2008-08-22 21:28:19 +0000275 MachineFunction::iterator NextMBB =
Dan Gohmane6798b72008-08-20 01:17:01 +0000276 next(MachineFunction::iterator(MBB));
Dan Gohman3c8f36f2008-08-22 21:28:19 +0000277 BasicBlock *LLVMSucc = BI->getSuccessor(0);
278 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
279
280 if (NextMBB != MF.end() && MSucc == NextMBB) {
281 // The unconditional fall-through case, which needs no instructions.
282 } else {
283 // The unconditional branch case.
284 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
Dan Gohmane6798b72008-08-20 01:17:01 +0000285 }
Dan Gohman3c8f36f2008-08-22 21:28:19 +0000286 MBB->addSuccessor(MSucc);
287 break;
Dan Gohman6f2766d2008-08-19 22:31:46 +0000288 }
289
Dan Gohman3c8f36f2008-08-22 21:28:19 +0000290 // Conditional branches are not handed yet.
291 // Halt "fast" selection and bail.
Dan Gohman6f2766d2008-08-19 22:31:46 +0000292 return I;
293 }
Dan Gohman3b7753b2008-08-22 17:37:48 +0000294
295 case Instruction::PHI:
296 // PHI nodes are already emitted.
297 break;
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000298
299 case Instruction::BitCast:
Dan Gohman763d8932008-08-26 21:28:54 +0000300 if (!SelectBitCast(I, ValueMap)) return I;
301 break;
Owen Anderson46aa2f52008-08-26 17:44:42 +0000302
303 case Instruction::FPToSI:
304 if (!isa<ConstantFP>(I->getOperand(0))) {
305 MVT SrcVT = MVT::getMVT(I->getOperand(0)->getType());
306 MVT DstVT = MVT::getMVT(I->getType());
307
308 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
309 DstVT == MVT::Other || !DstVT.isSimple() ||
310 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
311 // Unhandled type. Halt "fast" selection and bail.
312 return I;
Owen Anderson46aa2f52008-08-26 17:44:42 +0000313
314 unsigned InputReg = ValueMap[I->getOperand(0)];
315 if (!InputReg)
316 // Unhandled operand. Halt "fast" selection and bail.
317 return I;
318
319 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
320 DstVT.getSimpleVT(),
321 ISD::FP_TO_SINT,
322 InputReg);
323 if (!ResultReg)
324 return I;
325
326 ValueMap[I] = ResultReg;
327 break;
328 } else
329 // TODO: Materialize the FP constant and then convert,
330 // or attempt constant folding.
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000331 return I;
Dan Gohman3b7753b2008-08-22 17:37:48 +0000332
Owen Andersona843b8d2008-08-26 20:37:00 +0000333 case Instruction::SIToFP:
334 if (!isa<ConstantInt>(I->getOperand(0))) {
335 MVT SrcVT = MVT::getMVT(I->getOperand(0)->getType());
336 MVT DstVT = MVT::getMVT(I->getType());
337
338 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
339 DstVT == MVT::Other || !DstVT.isSimple() ||
340 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
341 // Unhandled type. Halt "fast" selection and bail.
342 return I;
343
344 unsigned InputReg = ValueMap[I->getOperand(0)];
345 if (!InputReg)
346 // Unhandled operan. Halt "fast" selection and bail.
347 return I;
348
349 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
350 DstVT.getSimpleVT(),
351 ISD::SINT_TO_FP,
352 InputReg);
353 if (!ResultReg)
354 return I;
355
356 ValueMap[I] = ResultReg;
357 break;
358 } else
359 // TODO: Materialize constant and convert to FP.
360 return I;
Dan Gohman763d8932008-08-26 21:28:54 +0000361
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000362 default:
363 // Unhandled instruction. Halt "fast" selection and bail.
364 return I;
365 }
366 }
367
368 return I;
369}
370
Dan Gohmanbb466332008-08-20 21:05:57 +0000371FastISel::FastISel(MachineFunction &mf)
Dan Gohman22bb3112008-08-22 00:20:26 +0000372 : MF(mf),
373 MRI(mf.getRegInfo()),
374 TM(mf.getTarget()),
375 TD(*TM.getTargetData()),
376 TII(*TM.getInstrInfo()),
377 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000378}
379
Dan Gohmane285a742008-08-14 21:51:29 +0000380FastISel::~FastISel() {}
381
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000382unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType, ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000383 return 0;
384}
385
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000386unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
387 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000388 return 0;
389}
390
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000391unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
392 ISD::NodeType, unsigned /*Op0*/,
393 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000394 return 0;
395}
396
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000397unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
398 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000399 return 0;
400}
401
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000402unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
403 ISD::NodeType, unsigned /*Op0*/,
404 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000405 return 0;
406}
407
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000408unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
409 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000410 unsigned /*Op0*/, unsigned /*Op1*/,
411 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000412 return 0;
413}
414
415/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
416/// to emit an instruction with an immediate operand using FastEmit_ri.
417/// If that fails, it materializes the immediate into a register and try
418/// FastEmit_rr instead.
419unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000420 unsigned Op0, uint64_t Imm,
421 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000422 unsigned ResultReg = 0;
423 // First check if immediate type is legal. If not, we can't use the ri form.
424 if (TLI.getOperationAction(ISD::Constant, ImmType) == TargetLowering::Legal)
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000425 ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000426 if (ResultReg != 0)
427 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000428 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000429 if (MaterialReg == 0)
430 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000431 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000432}
433
434unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
435 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000436}
437
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000438unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000439 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000440 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000441 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000442
Dan Gohmanfd903942008-08-20 23:53:10 +0000443 BuildMI(MBB, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000444 return ResultReg;
445}
446
447unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
448 const TargetRegisterClass *RC,
449 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000450 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000451 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000452
Dan Gohmanfd903942008-08-20 23:53:10 +0000453 BuildMI(MBB, II, ResultReg).addReg(Op0);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000454 return ResultReg;
455}
456
457unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
458 const TargetRegisterClass *RC,
459 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000460 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000461 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000462
Dan Gohmanfd903942008-08-20 23:53:10 +0000463 BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000464 return ResultReg;
465}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000466
467unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
468 const TargetRegisterClass *RC,
469 unsigned Op0, uint64_t Imm) {
470 unsigned ResultReg = createResultReg(RC);
471 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
472
473 BuildMI(MBB, II, ResultReg).addReg(Op0).addImm(Imm);
474 return ResultReg;
475}
476
477unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
478 const TargetRegisterClass *RC,
479 unsigned Op0, unsigned Op1, uint64_t Imm) {
480 unsigned ResultReg = createResultReg(RC);
481 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
482
483 BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
484 return ResultReg;
485}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000486
487unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
488 const TargetRegisterClass *RC,
489 uint64_t Imm) {
490 unsigned ResultReg = createResultReg(RC);
491 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
492
493 BuildMI(MBB, II, ResultReg).addImm(Imm);
494 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000495}