blob: e1966a30f9cc08fa242eb90e4b63e5f20be6e6da [file] [log] [blame]
Chris Lattner522e9a02009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner8fea32f2009-09-12 20:34:57 +000015#include "X86MCInstLower.h"
Chris Lattner0dc32ea2009-09-20 07:41:30 +000016#include "X86AsmPrinter.h"
Chris Lattner67c6b6e2009-09-20 06:45:52 +000017#include "X86COFFMachineModuleInfo.h"
Chris Lattner017ec352010-02-08 22:33:55 +000018#include "X86MCAsmInfo.h"
Chris Lattnerdc62ea02009-09-16 06:25:03 +000019#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000020#include "llvm/MC/MCContext.h"
21#include "llvm/MC/MCExpr.h"
22#include "llvm/MC/MCInst.h"
23#include "llvm/MC/MCStreamer.h"
Chris Lattnerc9747c02010-03-12 19:42:40 +000024#include "llvm/MC/MCSymbol.h"
Chris Lattner45111d12010-01-16 21:57:06 +000025#include "llvm/Target/Mangler.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000026#include "llvm/Support/FormattedStream.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000027#include "llvm/ADT/SmallString.h"
Dale Johannesenc4b94e02010-02-04 01:33:43 +000028#include "llvm/Type.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000029using namespace llvm;
30
Chris Lattner8fea32f2009-09-12 20:34:57 +000031
32const X86Subtarget &X86MCInstLower::getSubtarget() const {
33 return AsmPrinter.getSubtarget();
34}
35
Chris Lattnerdc62ea02009-09-16 06:25:03 +000036MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
37 assert(getSubtarget().isTargetDarwin() &&"Can only get MachO info on darwin");
38 return AsmPrinter.MMI->getObjFileInfo<MachineModuleInfoMachO>();
39}
40
Chris Lattner8fea32f2009-09-12 20:34:57 +000041
42MCSymbol *X86MCInstLower::GetPICBaseSymbol() const {
Chris Lattner589c6f62010-01-26 06:28:43 +000043 const TargetLowering *TLI = AsmPrinter.TM.getTargetLowering();
44 return static_cast<const X86TargetLowering*>(TLI)->
45 getPICBaseSymbol(AsmPrinter.MF, Ctx);
Chris Lattner522e9a02009-09-02 17:35:12 +000046}
47
Chris Lattner34841102010-02-08 23:03:41 +000048/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
49/// operand to an MCSymbol.
Chris Lattner8fea32f2009-09-12 20:34:57 +000050MCSymbol *X86MCInstLower::
Chris Lattner34841102010-02-08 23:03:41 +000051GetSymbolFromOperand(const MachineOperand &MO) const {
52 assert((MO.isGlobal() || MO.isSymbol()) && "Isn't a symbol reference");
53
Chris Lattnera49ea862009-09-11 05:58:44 +000054 SmallString<128> Name;
Chris Lattnera49ea862009-09-11 05:58:44 +000055
Chris Lattnerc9747c02010-03-12 19:42:40 +000056 if (!MO.isGlobal()) {
57 assert(MO.isSymbol());
58 Name += AsmPrinter.MAI->getGlobalPrefix();
59 Name += MO.getSymbolName();
Chris Lattnerc9747c02010-03-12 19:42:40 +000060 } else {
61 const GlobalValue *GV = MO.getGlobal();
Chris Lattner34841102010-02-08 23:03:41 +000062 bool isImplicitlyPrivate = false;
63 if (MO.getTargetFlags() == X86II::MO_DARWIN_STUB ||
64 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY ||
65 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY_PIC_BASE ||
66 MO.getTargetFlags() == X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE)
67 isImplicitlyPrivate = true;
68
Chris Lattner34841102010-02-08 23:03:41 +000069 Mang->getNameWithPrefix(Name, GV, isImplicitlyPrivate);
Chris Lattner67c6b6e2009-09-20 06:45:52 +000070 }
Chris Lattner34841102010-02-08 23:03:41 +000071
72 // If the target flags on the operand changes the name of the symbol, do that
73 // before we return the symbol.
Chris Lattner522e9a02009-09-02 17:35:12 +000074 switch (MO.getTargetFlags()) {
Chris Lattner34841102010-02-08 23:03:41 +000075 default: break;
Chris Lattnera49ea862009-09-11 05:58:44 +000076 case X86II::MO_DLLIMPORT: {
Chris Lattner47548d32009-09-03 05:06:07 +000077 // Handle dllimport linkage.
Chris Lattnera49ea862009-09-11 05:58:44 +000078 const char *Prefix = "__imp_";
79 Name.insert(Name.begin(), Prefix, Prefix+strlen(Prefix));
Chris Lattner47548d32009-09-03 05:06:07 +000080 break;
Chris Lattnera49ea862009-09-11 05:58:44 +000081 }
Chris Lattner47548d32009-09-03 05:06:07 +000082 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner46091d72009-09-11 06:59:18 +000083 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +000084 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +000085 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Chris Lattnerdc62ea02009-09-16 06:25:03 +000086
Bill Wendlingcebae362010-03-10 22:34:10 +000087 MachineModuleInfoImpl::StubValueTy &StubSym =
88 getMachOMMI().getGVStubEntry(Sym);
89 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +000090 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +000091 StubSym =
92 MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +000093 StubValueTy(AsmPrinter.Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +000094 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +000095 }
Chris Lattner46091d72009-09-11 06:59:18 +000096 return Sym;
Chris Lattner46091d72009-09-11 06:59:18 +000097 }
Chris Lattner9e6ffba2009-09-11 07:03:20 +000098 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +000099 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +0000100 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000101 MachineModuleInfoImpl::StubValueTy &StubSym =
102 getMachOMMI().getHiddenGVStubEntry(Sym);
103 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +0000104 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +0000105 StubSym =
106 MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000107 StubValueTy(AsmPrinter.Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000108 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000109 }
110 return Sym;
111 }
112 case X86II::MO_DARWIN_STUB: {
113 Name += "$stub";
Chris Lattner9b97a732010-03-30 18:10:53 +0000114 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000115 MachineModuleInfoImpl::StubValueTy &StubSym =
116 getMachOMMI().getFnStubEntry(Sym);
117 if (StubSym.getPointer())
Chris Lattner34841102010-02-08 23:03:41 +0000118 return Sym;
119
120 if (MO.isGlobal()) {
Bill Wendlingcebae362010-03-10 22:34:10 +0000121 StubSym =
122 MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000123 StubValueTy(AsmPrinter.Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000124 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000125 } else {
Chris Lattner46091d72009-09-11 06:59:18 +0000126 Name.erase(Name.end()-5, Name.end());
Bill Wendlingcebae362010-03-10 22:34:10 +0000127 StubSym =
128 MachineModuleInfoImpl::
Chris Lattner9b97a732010-03-30 18:10:53 +0000129 StubValueTy(Ctx.GetOrCreateSymbol(Name.str()), false);
Chris Lattner46091d72009-09-11 06:59:18 +0000130 }
Chris Lattner2a3c20b2009-09-11 06:36:33 +0000131 return Sym;
132 }
Chris Lattner88e97582009-09-09 00:10:14 +0000133 }
Chris Lattner34841102010-02-08 23:03:41 +0000134
Chris Lattner8fea32f2009-09-12 20:34:57 +0000135 return Ctx.GetOrCreateSymbol(Name.str());
Chris Lattner522e9a02009-09-02 17:35:12 +0000136}
137
Chris Lattner8fea32f2009-09-12 20:34:57 +0000138MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
139 MCSymbol *Sym) const {
Chris Lattner975d7e02009-09-03 07:30:56 +0000140 // FIXME: We would like an efficient form for this, so we don't have to do a
141 // lot of extra uniquing.
Chris Lattner8fb2e232010-02-08 22:52:47 +0000142 const MCExpr *Expr = 0;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000143 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chris Lattner975d7e02009-09-03 07:30:56 +0000144
Chris Lattnere8c27802009-09-03 04:56:20 +0000145 switch (MO.getTargetFlags()) {
Chris Lattner47548d32009-09-03 05:06:07 +0000146 default: llvm_unreachable("Unknown target flag on GV operand");
147 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner47548d32009-09-03 05:06:07 +0000148 // These affect the name of the symbol, not any suffix.
149 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner47548d32009-09-03 05:06:07 +0000150 case X86II::MO_DLLIMPORT:
151 case X86II::MO_DARWIN_STUB:
Chris Lattner47548d32009-09-03 05:06:07 +0000152 break;
Chris Lattner8fb2e232010-02-08 22:52:47 +0000153
Eric Christopher30ef0e52010-06-03 04:07:48 +0000154 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
155 case X86II::MO_TLVP_PIC_BASE:
Chris Lattner41af1cd2010-07-14 23:04:59 +0000156 Expr = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
157 // Subtract the pic base.
158 Expr = MCBinaryExpr::CreateSub(Expr,
159 MCSymbolRefExpr::Create(GetPICBaseSymbol(),
160 Ctx),
161 Ctx);
162 break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000163 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
164 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
165 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
166 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
167 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
168 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
169 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
170 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
171 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner47548d32009-09-03 05:06:07 +0000172 case X86II::MO_PIC_BASE_OFFSET:
173 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
174 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000175 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner47548d32009-09-03 05:06:07 +0000176 // Subtract the pic base.
Chris Lattner975d7e02009-09-03 07:30:56 +0000177 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattnere9434db2009-09-12 21:01:20 +0000178 MCSymbolRefExpr::Create(GetPICBaseSymbol(), Ctx),
Chris Lattner8fea32f2009-09-12 20:34:57 +0000179 Ctx);
Evan Cheng82865a12010-04-12 23:07:17 +0000180 if (MO.isJTI() && AsmPrinter.MAI->hasSetDirective()) {
181 // If .set directive is supported, use it to reduce the number of
182 // relocations the assembler will generate for differences between
183 // local labels. This is only safe when the symbols are in the same
184 // section so we are restricting it to jumptable references.
185 MCSymbol *Label = Ctx.CreateTempSymbol();
186 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
187 Expr = MCSymbolRefExpr::Create(Label, Ctx);
188 }
Chris Lattner47548d32009-09-03 05:06:07 +0000189 break;
Chris Lattner975d7e02009-09-03 07:30:56 +0000190 }
Chris Lattnere8c27802009-09-03 04:56:20 +0000191
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000192 if (Expr == 0)
193 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chris Lattner8fb2e232010-02-08 22:52:47 +0000194
Chris Lattner47ad2d62009-09-03 07:36:42 +0000195 if (!MO.isJTI() && MO.getOffset())
Chris Lattner8fea32f2009-09-12 20:34:57 +0000196 Expr = MCBinaryExpr::CreateAdd(Expr,
197 MCConstantExpr::Create(MO.getOffset(), Ctx),
198 Ctx);
Chris Lattner118c27c2009-09-03 04:44:53 +0000199 return MCOperand::CreateExpr(Expr);
200}
201
Chris Lattnercf1ed752009-09-11 04:28:13 +0000202
203
204static void lower_subreg32(MCInst *MI, unsigned OpNo) {
205 // Convert registers in the addr mode according to subreg32.
206 unsigned Reg = MI->getOperand(OpNo).getReg();
207 if (Reg != 0)
208 MI->getOperand(OpNo).setReg(getX86SubSuperRegister(Reg, MVT::i32));
209}
210
211static void lower_lea64_32mem(MCInst *MI, unsigned OpNo) {
212 // Convert registers in the addr mode according to subreg64.
213 for (unsigned i = 0; i != 4; ++i) {
214 if (!MI->getOperand(OpNo+i).isReg()) continue;
215
216 unsigned Reg = MI->getOperand(OpNo+i).getReg();
217 if (Reg == 0) continue;
218
219 MI->getOperand(OpNo+i).setReg(getX86SubSuperRegister(Reg, MVT::i64));
220 }
221}
222
Chris Lattnerff928972010-02-05 21:15:57 +0000223/// LowerSubReg32_Op0 - Things like MOVZX16rr8 -> MOVZX32rr8.
224static void LowerSubReg32_Op0(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000225 OutMI.setOpcode(NewOpc);
226 lower_subreg32(&OutMI, 0);
227}
Chris Lattnerff928972010-02-05 21:15:57 +0000228/// LowerUnaryToTwoAddr - R = setb -> R = sbb R, R
229static void LowerUnaryToTwoAddr(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000230 OutMI.setOpcode(NewOpc);
231 OutMI.addOperand(OutMI.getOperand(0));
232 OutMI.addOperand(OutMI.getOperand(0));
233}
Chris Lattnercf1ed752009-09-11 04:28:13 +0000234
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000235/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
236/// a short fixed-register form.
237static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
238 unsigned ImmOp = Inst.getNumOperands() - 1;
239 assert(Inst.getOperand(0).isReg() && Inst.getOperand(ImmOp).isImm() &&
240 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
241 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
242 Inst.getNumOperands() == 2) && "Unexpected instruction!");
243
244 // Check whether the destination register can be fixed.
245 unsigned Reg = Inst.getOperand(0).getReg();
246 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
247 return;
248
249 // If so, rewrite the instruction.
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000250 MCOperand Saved = Inst.getOperand(ImmOp);
251 Inst = MCInst();
252 Inst.setOpcode(Opcode);
253 Inst.addOperand(Saved);
254}
255
256/// \brief Simplify things like MOV32rm to MOV32o32a.
257static void SimplifyShortMoveForm(MCInst &Inst, unsigned Opcode) {
258 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
259 unsigned AddrBase = IsStore;
260 unsigned RegOp = IsStore ? 0 : 5;
261 unsigned AddrOp = AddrBase + 3;
262 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
263 Inst.getOperand(AddrBase + 0).isReg() && // base
264 Inst.getOperand(AddrBase + 1).isImm() && // scale
265 Inst.getOperand(AddrBase + 2).isReg() && // index register
266 (Inst.getOperand(AddrOp).isExpr() || // address
267 Inst.getOperand(AddrOp).isImm())&&
268 Inst.getOperand(AddrBase + 4).isReg() && // segment
269 "Unexpected instruction!");
270
271 // Check whether the destination register can be fixed.
272 unsigned Reg = Inst.getOperand(RegOp).getReg();
273 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
274 return;
275
276 // Check whether this is an absolute address.
Eric Christophere98ad832010-06-17 00:51:48 +0000277 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
278 // to do this here.
279 bool Absolute = true;
280 if (Inst.getOperand(AddrOp).isExpr()) {
281 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
282 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
283 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
284 Absolute = false;
285 }
286
287 if (Absolute &&
288 (Inst.getOperand(AddrBase + 0).getReg() != 0 ||
289 Inst.getOperand(AddrBase + 2).getReg() != 0 ||
290 Inst.getOperand(AddrBase + 4).getReg() != 0 ||
291 Inst.getOperand(AddrBase + 1).getImm() != 1))
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000292 return;
293
294 // If so, rewrite the instruction.
295 MCOperand Saved = Inst.getOperand(AddrOp);
296 Inst = MCInst();
297 Inst.setOpcode(Opcode);
298 Inst.addOperand(Saved);
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000299}
Chris Lattner8fea32f2009-09-12 20:34:57 +0000300
301void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
302 OutMI.setOpcode(MI->getOpcode());
303
304 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
305 const MachineOperand &MO = MI->getOperand(i);
306
307 MCOperand MCOp;
308 switch (MO.getType()) {
309 default:
310 MI->dump();
311 llvm_unreachable("unknown operand type");
312 case MachineOperand::MO_Register:
Chris Lattneraf0df672009-10-19 23:35:57 +0000313 // Ignore all implicit register operands.
314 if (MO.isImplicit()) continue;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000315 MCOp = MCOperand::CreateReg(MO.getReg());
316 break;
317 case MachineOperand::MO_Immediate:
318 MCOp = MCOperand::CreateImm(MO.getImm());
319 break;
320 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerd8d20502009-09-12 21:06:08 +0000321 MCOp = MCOperand::CreateExpr(MCSymbolRefExpr::Create(
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000322 MO.getMBB()->getSymbol(), Ctx));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000323 break;
324 case MachineOperand::MO_GlobalAddress:
Chris Lattner34841102010-02-08 23:03:41 +0000325 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000326 break;
327 case MachineOperand::MO_ExternalSymbol:
Chris Lattner34841102010-02-08 23:03:41 +0000328 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000329 break;
330 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000331 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000332 break;
333 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000334 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000335 break;
Dan Gohmanf705adb2009-10-30 01:28:02 +0000336 case MachineOperand::MO_BlockAddress:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000337 MCOp = LowerSymbolOperand(MO,
338 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 break;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000340 }
341
342 OutMI.addOperand(MCOp);
343 }
344
345 // Handle a few special cases to eliminate operand modifiers.
346 switch (OutMI.getOpcode()) {
347 case X86::LEA64_32r: // Handle 'subreg rewriting' for the lea64_32mem operand.
348 lower_lea64_32mem(&OutMI, 1);
Chris Lattner599b5312010-07-08 23:46:44 +0000349 // FALL THROUGH.
350 case X86::LEA64r:
351 case X86::LEA16r:
352 case X86::LEA32r:
353 // LEA should have a segment register, but it must be empty.
354 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
355 "Unexpected # of LEA operands");
356 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
357 "LEA has segment specified!");
Chris Lattner8fea32f2009-09-12 20:34:57 +0000358 break;
Chris Lattnerff928972010-02-05 21:15:57 +0000359 case X86::MOVZX16rr8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr8); break;
360 case X86::MOVZX16rm8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm8); break;
361 case X86::MOVSX16rr8: LowerSubReg32_Op0(OutMI, X86::MOVSX32rr8); break;
362 case X86::MOVSX16rm8: LowerSubReg32_Op0(OutMI, X86::MOVSX32rm8); break;
363 case X86::MOVZX64rr32: LowerSubReg32_Op0(OutMI, X86::MOV32rr); break;
364 case X86::MOVZX64rm32: LowerSubReg32_Op0(OutMI, X86::MOV32rm); break;
365 case X86::MOV64ri64i32: LowerSubReg32_Op0(OutMI, X86::MOV32ri); break;
366 case X86::MOVZX64rr8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr8); break;
367 case X86::MOVZX64rm8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm8); break;
368 case X86::MOVZX64rr16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr16); break;
369 case X86::MOVZX64rm16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm16); break;
Chris Lattnerff928972010-02-05 21:15:57 +0000370 case X86::SETB_C8r: LowerUnaryToTwoAddr(OutMI, X86::SBB8rr); break;
371 case X86::SETB_C16r: LowerUnaryToTwoAddr(OutMI, X86::SBB16rr); break;
372 case X86::SETB_C32r: LowerUnaryToTwoAddr(OutMI, X86::SBB32rr); break;
373 case X86::SETB_C64r: LowerUnaryToTwoAddr(OutMI, X86::SBB64rr); break;
Chris Lattner35e0e842010-02-05 21:21:06 +0000374 case X86::MOV8r0: LowerUnaryToTwoAddr(OutMI, X86::XOR8rr); break;
375 case X86::MOV32r0: LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); break;
Chris Lattner28c1d292010-02-05 21:30:49 +0000376 case X86::MMX_V_SET0: LowerUnaryToTwoAddr(OutMI, X86::MMX_PXORrr); break;
377 case X86::MMX_V_SETALLONES:
378 LowerUnaryToTwoAddr(OutMI, X86::MMX_PCMPEQDrr); break;
379 case X86::FsFLD0SS: LowerUnaryToTwoAddr(OutMI, X86::PXORrr); break;
Chris Lattnerbe1778f2010-02-05 21:34:18 +0000380 case X86::FsFLD0SD: LowerUnaryToTwoAddr(OutMI, X86::PXORrr); break;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +0000381 case X86::V_SET0PS: LowerUnaryToTwoAddr(OutMI, X86::XORPSrr); break;
382 case X86::V_SET0PD: LowerUnaryToTwoAddr(OutMI, X86::XORPDrr); break;
383 case X86::V_SET0PI: LowerUnaryToTwoAddr(OutMI, X86::PXORrr); break;
Chris Lattner28c1d292010-02-05 21:30:49 +0000384 case X86::V_SETALLONES: LowerUnaryToTwoAddr(OutMI, X86::PCMPEQDrr); break;
385
Chris Lattner35e0e842010-02-05 21:21:06 +0000386 case X86::MOV16r0:
387 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV16r0 -> MOV32r0
388 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
389 break;
390 case X86::MOV64r0:
391 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV64r0 -> MOV32r0
392 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
393 break;
Daniel Dunbar9248b322010-05-19 04:31:36 +0000394
Chris Lattnerc5f56262010-07-09 00:49:41 +0000395 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have
Daniel Dunbar7d4bd202010-05-19 08:07:12 +0000396 // register inputs modeled as normal uses instead of implicit uses. As such,
397 // truncate off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbar7d4bd202010-05-19 08:07:12 +0000398 case X86::TAILJMPr64:
Daniel Dunbar9248b322010-05-19 04:31:36 +0000399 case X86::CALL64r:
Chris Lattner6db03632010-05-18 21:40:18 +0000400 case X86::CALL64pcrel32: {
Daniel Dunbar9248b322010-05-19 04:31:36 +0000401 unsigned Opcode = OutMI.getOpcode();
Chris Lattner6db03632010-05-18 21:40:18 +0000402 MCOperand Saved = OutMI.getOperand(0);
403 OutMI = MCInst();
Daniel Dunbar9248b322010-05-19 04:31:36 +0000404 OutMI.setOpcode(Opcode);
Chris Lattner6db03632010-05-18 21:40:18 +0000405 OutMI.addOperand(Saved);
406 break;
407 }
Daniel Dunbar9248b322010-05-19 04:31:36 +0000408
Daniel Dunbar52322e72010-05-19 15:26:43 +0000409 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattnerc5f56262010-07-09 00:49:41 +0000410 case X86::TAILJMPr:
Daniel Dunbar52322e72010-05-19 15:26:43 +0000411 case X86::TAILJMPd:
412 case X86::TAILJMPd64: {
Chris Lattnerc5f56262010-07-09 00:49:41 +0000413 unsigned Opcode;
414 switch (OutMI.getOpcode()) {
415 default: assert(0 && "Invalid opcode");
416 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
417 case X86::TAILJMPd:
418 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
419 }
420
Daniel Dunbar52322e72010-05-19 15:26:43 +0000421 MCOperand Saved = OutMI.getOperand(0);
422 OutMI = MCInst();
Chris Lattnerc5f56262010-07-09 00:49:41 +0000423 OutMI.setOpcode(Opcode);
Daniel Dunbar52322e72010-05-19 15:26:43 +0000424 OutMI.addOperand(Saved);
425 break;
426 }
427
Chris Lattner166604e2010-03-14 17:04:18 +0000428 // The assembler backend wants to see branches in their small form and relax
429 // them to their large form. The JIT can only handle the large form because
Chris Lattnerc441e972010-03-14 17:10:52 +0000430 // it does not do relaxation. For now, translate the large form to the
Chris Lattner166604e2010-03-14 17:04:18 +0000431 // small one here.
432 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
433 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
434 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
435 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
436 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
437 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
438 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
439 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
440 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
441 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
442 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
443 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
444 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
445 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
446 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
447 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
448 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000449
450 // We don't currently select the correct instruction form for instructions
451 // which have a short %eax, etc. form. Handle this by custom lowering, for
452 // now.
453 //
454 // Note, we are currently not handling the following instructions:
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000455 // MOV64ao8, MOV64o8a
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000456 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000457 case X86::MOV8mr_NOREX:
458 case X86::MOV8mr: SimplifyShortMoveForm(OutMI, X86::MOV8ao8); break;
459 case X86::MOV8rm_NOREX:
460 case X86::MOV8rm: SimplifyShortMoveForm(OutMI, X86::MOV8o8a); break;
461 case X86::MOV16mr: SimplifyShortMoveForm(OutMI, X86::MOV16ao16); break;
462 case X86::MOV16rm: SimplifyShortMoveForm(OutMI, X86::MOV16o16a); break;
463 case X86::MOV32mr: SimplifyShortMoveForm(OutMI, X86::MOV32ao32); break;
464 case X86::MOV32rm: SimplifyShortMoveForm(OutMI, X86::MOV32o32a); break;
465 case X86::MOV64mr: SimplifyShortMoveForm(OutMI, X86::MOV64ao64); break;
466 case X86::MOV64rm: SimplifyShortMoveForm(OutMI, X86::MOV64o64a); break;
467
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000468 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
469 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
470 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
471 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
472 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
473 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
474 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
475 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
476 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
477 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
478 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
479 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
480 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
481 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
482 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
483 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
484 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
485 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
486 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
487 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
488 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
489 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
490 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
491 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
492 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
493 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
494 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
495 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
496 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
497 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
498 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
499 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
500 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
501 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
502 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
503 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000504 }
505}
506
Devang Patel28ff35d2010-04-28 01:39:28 +0000507
Chris Lattner14c38ec2010-01-28 01:02:27 +0000508void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner3310a962009-10-19 21:59:25 +0000509 X86MCInstLower MCInstLowering(OutContext, Mang, *this);
Chris Lattner522e9a02009-09-02 17:35:12 +0000510 switch (MI->getOpcode()) {
Dale Johannesen49d915b2010-04-06 22:45:26 +0000511 case TargetOpcode::DBG_VALUE:
512 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
513 std::string TmpStr;
514 raw_string_ostream OS(TmpStr);
515 PrintDebugValueComment(MI, OS);
516 OutStreamer.EmitRawText(StringRef(OS.str()));
517 }
518 return;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000519
Chris Lattnerc5f56262010-07-09 00:49:41 +0000520 case X86::TAILJMPr:
521 case X86::TAILJMPd:
522 case X86::TAILJMPd64:
523 // Lower these as normal, but add some comments.
524 OutStreamer.AddComment("TAILCALL");
525 break;
526
Chris Lattner522e9a02009-09-02 17:35:12 +0000527 case X86::MOVPC32r: {
Chris Lattner8fea32f2009-09-12 20:34:57 +0000528 MCInst TmpInst;
Chris Lattner522e9a02009-09-02 17:35:12 +0000529 // This is a pseudo op for a two instruction sequence with a label, which
530 // looks like:
531 // call "L1$pb"
532 // "L1$pb":
533 // popl %esi
534
535 // Emit the call.
Chris Lattner8fea32f2009-09-12 20:34:57 +0000536 MCSymbol *PICBase = MCInstLowering.GetPICBaseSymbol();
Chris Lattner522e9a02009-09-02 17:35:12 +0000537 TmpInst.setOpcode(X86::CALLpcrel32);
538 // FIXME: We would like an efficient form for this, so we don't have to do a
539 // lot of extra uniquing.
540 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(PICBase,
541 OutContext)));
Chris Lattnerc760be92010-02-03 01:13:25 +0000542 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000543
544 // Emit the label.
545 OutStreamer.EmitLabel(PICBase);
546
547 // popl $reg
548 TmpInst.setOpcode(X86::POP32r);
549 TmpInst.getOperand(0) = MCOperand::CreateReg(MI->getOperand(0).getReg());
Chris Lattnerc760be92010-02-03 01:13:25 +0000550 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000551 return;
Chris Lattnere9434db2009-09-12 21:01:20 +0000552 }
553
554 case X86::ADD32ri: {
555 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
556 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
557 break;
558
559 // Okay, we have something like:
560 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
561
562 // For this, we want to print something like:
563 // MYGLOBAL + (. - PICBASE)
564 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerb0f129a2010-03-12 18:47:50 +0000565 // to it.
Chris Lattner77e76942010-03-17 05:41:18 +0000566 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattnere9434db2009-09-12 21:01:20 +0000567 OutStreamer.EmitLabel(DotSym);
568
569 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattner34841102010-02-08 23:03:41 +0000570 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chris Lattnere9434db2009-09-12 21:01:20 +0000571
572 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
573 const MCExpr *PICBase =
574 MCSymbolRefExpr::Create(MCInstLowering.GetPICBaseSymbol(), OutContext);
575 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
576
577 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
578 DotExpr, OutContext);
579
580 MCInst TmpInst;
581 TmpInst.setOpcode(X86::ADD32ri);
582 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
583 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
584 TmpInst.addOperand(MCOperand::CreateExpr(DotExpr));
Chris Lattnerc760be92010-02-03 01:13:25 +0000585 OutStreamer.EmitInstruction(TmpInst);
Chris Lattnere9434db2009-09-12 21:01:20 +0000586 return;
587 }
Chris Lattner522e9a02009-09-02 17:35:12 +0000588 }
589
Chris Lattner8fea32f2009-09-12 20:34:57 +0000590 MCInst TmpInst;
591 MCInstLowering.Lower(MI, TmpInst);
Chris Lattnerc760be92010-02-03 01:13:25 +0000592 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000593}
Chris Lattnercae05cb2009-09-13 19:30:11 +0000594