blob: 992ecfc3c6f9b32d0980cc9d228f334d6c1ecb07 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Jia Liubb481f82012-02-28 07:46:26 +000041// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000042// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000043// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000045 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000046 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000047
Akira Hatanakad6bc5232011-12-05 21:26:34 +000048 Size = CountPopulation_64(I);
49 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000050 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000051}
52
Akira Hatanaka648f00c2012-02-24 22:34:47 +000053static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
54 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
55 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
56}
57
Chris Lattnerf0144122009-07-28 03:13:23 +000058const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
59 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::JmpLink: return "MipsISD::JmpLink";
61 case MipsISD::Hi: return "MipsISD::Hi";
62 case MipsISD::Lo: return "MipsISD::Lo";
63 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000065 case MipsISD::Ret: return "MipsISD::Ret";
66 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
67 case MipsISD::FPCmp: return "MipsISD::FPCmp";
68 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
69 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
70 case MipsISD::FPRound: return "MipsISD::FPRound";
71 case MipsISD::MAdd: return "MipsISD::MAdd";
72 case MipsISD::MAddu: return "MipsISD::MAddu";
73 case MipsISD::MSub: return "MipsISD::MSub";
74 case MipsISD::MSubu: return "MipsISD::MSubu";
75 case MipsISD::DivRem: return "MipsISD::DivRem";
76 case MipsISD::DivRemU: return "MipsISD::DivRemU";
77 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
78 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000079 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000080 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000081 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000082 case MipsISD::Ext: return "MipsISD::Ext";
83 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000084 case MipsISD::LWL: return "MipsISD::LWL";
85 case MipsISD::LWR: return "MipsISD::LWR";
86 case MipsISD::SWL: return "MipsISD::SWL";
87 case MipsISD::SWR: return "MipsISD::SWR";
88 case MipsISD::LDL: return "MipsISD::LDL";
89 case MipsISD::LDR: return "MipsISD::LDR";
90 case MipsISD::SDL: return "MipsISD::SDL";
91 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka0f843822011-06-07 18:58:42 +000092 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 }
94}
95
96MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000097MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000098 : TargetLowering(TM, new MipsTargetObjectFile()),
99 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000100 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
101 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000102
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000103 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000104 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000105 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000106 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000107
108 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000109 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000110
Akira Hatanaka95934842011-09-24 01:34:44 +0000111 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000112 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000113
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000114 if (Subtarget->inMips16Mode()) {
115 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
116 addRegisterClass(MVT::i32, &Mips::CPURARegRegClass);
117 }
118
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000119 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000120 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000121
122 // When dealing with single precision only, use libcalls
123 if (!Subtarget->isSingleFloat()) {
124 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000125 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000126 else
Craig Topper420761a2012-04-20 07:30:17 +0000127 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000128 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000129 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000130
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
133 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
134 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000135
Eli Friedman6055a6a2009-07-17 04:07:24 +0000136 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
138 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000139
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000140 // Used by legalize types to correctly generate the setcc result.
141 // Without this, every float setcc comes with a AND/OR with the result,
142 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000143 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000145
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000146 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000148 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
150 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
151 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
152 setOperationAction(ISD::SELECT, MVT::f32, Custom);
153 setOperationAction(ISD::SELECT, MVT::f64, Custom);
154 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000155 setOperationAction(ISD::SETCC, MVT::f32, Custom);
156 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
158 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000159 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000160 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
161 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
162 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
163 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
164
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000165 if (!TM.Options.NoNaNsFPMath) {
166 setOperationAction(ISD::FABS, MVT::f32, Custom);
167 setOperationAction(ISD::FABS, MVT::f64, Custom);
168 }
169
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000170 if (HasMips64) {
171 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
172 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
173 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
174 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
175 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
176 setOperationAction(ISD::SELECT, MVT::i64, Custom);
177 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
178 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000179
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000180 if (!HasMips64) {
181 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
182 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
183 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
184 }
185
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000186 setOperationAction(ISD::SDIV, MVT::i32, Expand);
187 setOperationAction(ISD::SREM, MVT::i32, Expand);
188 setOperationAction(ISD::UDIV, MVT::i32, Expand);
189 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000190 setOperationAction(ISD::SDIV, MVT::i64, Expand);
191 setOperationAction(ISD::SREM, MVT::i64, Expand);
192 setOperationAction(ISD::UDIV, MVT::i64, Expand);
193 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000194
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000195 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
197 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
198 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
199 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000200 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000202 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
204 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000205 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000207 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000208 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
209 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
210 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
211 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000213 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000214
Akira Hatanaka56633442011-09-20 23:53:09 +0000215 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000216 setOperationAction(ISD::ROTR, MVT::i32, Expand);
217
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000218 if (!Subtarget->hasMips64r2())
219 setOperationAction(ISD::ROTR, MVT::i64, Expand);
220
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000222 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000224 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
226 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000227 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::FLOG, MVT::f32, Expand);
229 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
230 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
231 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000232 setOperationAction(ISD::FMA, MVT::f32, Expand);
233 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000234 setOperationAction(ISD::FREM, MVT::f32, Expand);
235 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000236
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000237 if (!TM.Options.NoNaNsFPMath) {
238 setOperationAction(ISD::FNEG, MVT::f32, Expand);
239 setOperationAction(ISD::FNEG, MVT::f64, Expand);
240 }
241
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000242 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000243 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000244 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000245 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000246
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000247 setOperationAction(ISD::VAARG, MVT::Other, Expand);
248 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
249 setOperationAction(ISD::VAEND, MVT::Other, Expand);
250
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000251 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
253 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000254
Jia Liubb481f82012-02-28 07:46:26 +0000255 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
256 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
257 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
258 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000259
Eli Friedman26689ac2011-08-03 21:06:02 +0000260 setInsertFencesForAtomic(true);
261
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000262 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000264
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000265 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
267 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000268 }
269
Akira Hatanakac79507a2011-12-21 00:20:27 +0000270 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000272 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
273 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000274
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000275 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000277 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
278 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000279
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000280 setTargetDAGCombine(ISD::ADDE);
281 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000282 setTargetDAGCombine(ISD::SDIVREM);
283 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000284 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000285 setTargetDAGCombine(ISD::AND);
286 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000287
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000288 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000289
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000290 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000291 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000292
Akira Hatanaka590baca2012-02-02 03:13:40 +0000293 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
294 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295}
296
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000297bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000298 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000299
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000300 switch (SVT) {
301 case MVT::i64:
302 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000303 return true;
304 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000305 return Subtarget->hasMips32r2Or64();
306 default:
307 return false;
308 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000309}
310
Duncan Sands28b77e92011-09-06 19:07:46 +0000311EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000313}
314
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000315// SelectMadd -
316// Transforms a subgraph in CurDAG if the following pattern is found:
317// (addc multLo, Lo0), (adde multHi, Hi0),
318// where,
319// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000320// Lo0: initial value of Lo register
321// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000322// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000323static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000324 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000325 // for the matching to be successful.
326 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
327
328 if (ADDCNode->getOpcode() != ISD::ADDC)
329 return false;
330
331 SDValue MultHi = ADDENode->getOperand(0);
332 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000333 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000334 unsigned MultOpc = MultHi.getOpcode();
335
336 // MultHi and MultLo must be generated by the same node,
337 if (MultLo.getNode() != MultNode)
338 return false;
339
340 // and it must be a multiplication.
341 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
342 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000343
344 // MultLo amd MultHi must be the first and second output of MultNode
345 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000346 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
347 return false;
348
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000349 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000350 // of the values of MultNode, in which case MultNode will be removed in later
351 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000352 // If there exist users other than ADDENode or ADDCNode, this function returns
353 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000354 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000355 // produced.
356 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
357 return false;
358
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000359 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000360 DebugLoc dl = ADDENode->getDebugLoc();
361
362 // create MipsMAdd(u) node
363 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000364
Akira Hatanaka82099682011-12-19 19:52:25 +0000365 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000366 MultNode->getOperand(0),// Factor 0
367 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000368 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000369 ADDENode->getOperand(1));// Hi0
370
371 // create CopyFromReg nodes
372 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
373 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000374 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000375 Mips::HI, MVT::i32,
376 CopyFromLo.getValue(2));
377
378 // replace uses of adde and addc here
379 if (!SDValue(ADDCNode, 0).use_empty())
380 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
381
382 if (!SDValue(ADDENode, 0).use_empty())
383 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
384
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000385 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000386}
387
388// SelectMsub -
389// Transforms a subgraph in CurDAG if the following pattern is found:
390// (addc Lo0, multLo), (sube Hi0, multHi),
391// where,
392// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000393// Lo0: initial value of Lo register
394// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000395// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000396static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000397 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000398 // for the matching to be successful.
399 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
400
401 if (SUBCNode->getOpcode() != ISD::SUBC)
402 return false;
403
404 SDValue MultHi = SUBENode->getOperand(1);
405 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000406 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000407 unsigned MultOpc = MultHi.getOpcode();
408
409 // MultHi and MultLo must be generated by the same node,
410 if (MultLo.getNode() != MultNode)
411 return false;
412
413 // and it must be a multiplication.
414 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
415 return false;
416
417 // MultLo amd MultHi must be the first and second output of MultNode
418 // respectively.
419 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
420 return false;
421
422 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
423 // of the values of MultNode, in which case MultNode will be removed in later
424 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000425 // If there exist users other than SUBENode or SUBCNode, this function returns
426 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000427 // instruction node rather than a pair of MULT and MSUB instructions being
428 // produced.
429 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
430 return false;
431
432 SDValue Chain = CurDAG->getEntryNode();
433 DebugLoc dl = SUBENode->getDebugLoc();
434
435 // create MipsSub(u) node
436 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
437
Akira Hatanaka82099682011-12-19 19:52:25 +0000438 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000439 MultNode->getOperand(0),// Factor 0
440 MultNode->getOperand(1),// Factor 1
441 SUBCNode->getOperand(0),// Lo0
442 SUBENode->getOperand(0));// Hi0
443
444 // create CopyFromReg nodes
445 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
446 MSub);
447 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
448 Mips::HI, MVT::i32,
449 CopyFromLo.getValue(2));
450
451 // replace uses of sube and subc here
452 if (!SDValue(SUBCNode, 0).use_empty())
453 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
454
455 if (!SDValue(SUBENode, 0).use_empty())
456 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
457
458 return true;
459}
460
461static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
462 TargetLowering::DAGCombinerInfo &DCI,
463 const MipsSubtarget* Subtarget) {
464 if (DCI.isBeforeLegalize())
465 return SDValue();
466
Akira Hatanakae184fec2011-11-11 04:18:21 +0000467 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
468 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000469 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000470
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000471 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000472}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000473
474static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
475 TargetLowering::DAGCombinerInfo &DCI,
476 const MipsSubtarget* Subtarget) {
477 if (DCI.isBeforeLegalize())
478 return SDValue();
479
Akira Hatanakae184fec2011-11-11 04:18:21 +0000480 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
481 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000482 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000483
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000484 return SDValue();
485}
486
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000487static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
488 TargetLowering::DAGCombinerInfo &DCI,
489 const MipsSubtarget* Subtarget) {
490 if (DCI.isBeforeLegalizeOps())
491 return SDValue();
492
Akira Hatanakadda4a072011-10-03 21:06:13 +0000493 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000494 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
495 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000496 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
497 MipsISD::DivRemU;
498 DebugLoc dl = N->getDebugLoc();
499
500 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
501 N->getOperand(0), N->getOperand(1));
502 SDValue InChain = DAG.getEntryNode();
503 SDValue InGlue = DivRem;
504
505 // insert MFLO
506 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000507 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000508 InGlue);
509 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
510 InChain = CopyFromLo.getValue(1);
511 InGlue = CopyFromLo.getValue(2);
512 }
513
514 // insert MFHI
515 if (N->hasAnyUseOfValue(1)) {
516 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000517 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000518 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
519 }
520
521 return SDValue();
522}
523
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000524static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
525 switch (CC) {
526 default: llvm_unreachable("Unknown fp condition code!");
527 case ISD::SETEQ:
528 case ISD::SETOEQ: return Mips::FCOND_OEQ;
529 case ISD::SETUNE: return Mips::FCOND_UNE;
530 case ISD::SETLT:
531 case ISD::SETOLT: return Mips::FCOND_OLT;
532 case ISD::SETGT:
533 case ISD::SETOGT: return Mips::FCOND_OGT;
534 case ISD::SETLE:
535 case ISD::SETOLE: return Mips::FCOND_OLE;
536 case ISD::SETGE:
537 case ISD::SETOGE: return Mips::FCOND_OGE;
538 case ISD::SETULT: return Mips::FCOND_ULT;
539 case ISD::SETULE: return Mips::FCOND_ULE;
540 case ISD::SETUGT: return Mips::FCOND_UGT;
541 case ISD::SETUGE: return Mips::FCOND_UGE;
542 case ISD::SETUO: return Mips::FCOND_UN;
543 case ISD::SETO: return Mips::FCOND_OR;
544 case ISD::SETNE:
545 case ISD::SETONE: return Mips::FCOND_ONE;
546 case ISD::SETUEQ: return Mips::FCOND_UEQ;
547 }
548}
549
550
551// Returns true if condition code has to be inverted.
552static bool InvertFPCondCode(Mips::CondCode CC) {
553 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
554 return false;
555
Akira Hatanaka82099682011-12-19 19:52:25 +0000556 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
557 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000558
Akira Hatanaka82099682011-12-19 19:52:25 +0000559 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000560}
561
562// Creates and returns an FPCmp node from a setcc node.
563// Returns Op if setcc is not a floating point comparison.
564static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
565 // must be a SETCC node
566 if (Op.getOpcode() != ISD::SETCC)
567 return Op;
568
569 SDValue LHS = Op.getOperand(0);
570
571 if (!LHS.getValueType().isFloatingPoint())
572 return Op;
573
574 SDValue RHS = Op.getOperand(1);
575 DebugLoc dl = Op.getDebugLoc();
576
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000577 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
578 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000579 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
580
581 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
582 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
583}
584
585// Creates and returns a CMovFPT/F node.
586static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
587 SDValue False, DebugLoc DL) {
588 bool invert = InvertFPCondCode((Mips::CondCode)
589 cast<ConstantSDNode>(Cond.getOperand(2))
590 ->getSExtValue());
591
592 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
593 True.getValueType(), True, False, Cond);
594}
595
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000596static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG& DAG,
597 TargetLowering::DAGCombinerInfo &DCI,
598 const MipsSubtarget* Subtarget) {
599 if (DCI.isBeforeLegalizeOps())
600 return SDValue();
601
602 SDValue SetCC = N->getOperand(0);
603
604 if ((SetCC.getOpcode() != ISD::SETCC) ||
605 !SetCC.getOperand(0).getValueType().isInteger())
606 return SDValue();
607
608 SDValue False = N->getOperand(2);
609 EVT FalseTy = False.getValueType();
610
611 if (!FalseTy.isInteger())
612 return SDValue();
613
614 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
615
616 if (!CN || CN->getZExtValue())
617 return SDValue();
618
619 const DebugLoc DL = N->getDebugLoc();
620 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
621 SDValue True = N->getOperand(1);
622
623 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
624 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
625
626 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
627}
628
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000629static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
630 TargetLowering::DAGCombinerInfo &DCI,
631 const MipsSubtarget* Subtarget) {
632 // Pattern match EXT.
633 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
634 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000635 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000636 return SDValue();
637
638 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000639 unsigned ShiftRightOpc = ShiftRight.getOpcode();
640
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000641 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000642 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000643 return SDValue();
644
645 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000646 ConstantSDNode *CN;
647 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
648 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000649
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000650 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000651 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000652
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000653 // Op's second operand must be a shifted mask.
654 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000655 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000656 return SDValue();
657
658 // Return if the shifted mask does not start at bit 0 or the sum of its size
659 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000660 EVT ValTy = N->getValueType(0);
661 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000662 return SDValue();
663
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000664 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000665 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000666 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000667}
Jia Liubb481f82012-02-28 07:46:26 +0000668
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000669static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
670 TargetLowering::DAGCombinerInfo &DCI,
671 const MipsSubtarget* Subtarget) {
672 // Pattern match INS.
673 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000674 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000675 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000676 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000677 return SDValue();
678
679 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
680 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
681 ConstantSDNode *CN;
682
683 // See if Op's first operand matches (and $src1 , mask0).
684 if (And0.getOpcode() != ISD::AND)
685 return SDValue();
686
687 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000688 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000689 return SDValue();
690
691 // See if Op's second operand matches (and (shl $src, pos), mask1).
692 if (And1.getOpcode() != ISD::AND)
693 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000694
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000695 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000696 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000697 return SDValue();
698
699 // The shift masks must have the same position and size.
700 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
701 return SDValue();
702
703 SDValue Shl = And1.getOperand(0);
704 if (Shl.getOpcode() != ISD::SHL)
705 return SDValue();
706
707 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
708 return SDValue();
709
710 unsigned Shamt = CN->getZExtValue();
711
712 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000713 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000714 EVT ValTy = N->getValueType(0);
715 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000716 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000717
Akira Hatanaka82099682011-12-19 19:52:25 +0000718 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000719 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000720 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000721}
Jia Liubb481f82012-02-28 07:46:26 +0000722
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000723SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000724 const {
725 SelectionDAG &DAG = DCI.DAG;
726 unsigned opc = N->getOpcode();
727
728 switch (opc) {
729 default: break;
730 case ISD::ADDE:
731 return PerformADDECombine(N, DAG, DCI, Subtarget);
732 case ISD::SUBE:
733 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000734 case ISD::SDIVREM:
735 case ISD::UDIVREM:
736 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000737 case ISD::SELECT:
738 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000739 case ISD::AND:
740 return PerformANDCombine(N, DAG, DCI, Subtarget);
741 case ISD::OR:
742 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000743 }
744
745 return SDValue();
746}
747
Dan Gohman475871a2008-07-27 21:46:04 +0000748SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000749LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000750{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000751 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000753 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000754 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
755 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000756 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000757 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000758 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
759 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000760 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000761 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000762 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000763 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000764 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000765 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000766 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000767 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000768 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
769 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
770 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000771 case ISD::LOAD: return LowerLOAD(Op, DAG);
772 case ISD::STORE: return LowerSTORE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000773 }
Dan Gohman475871a2008-07-27 21:46:04 +0000774 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000775}
776
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000777//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000778// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000779//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000780
781// AddLiveIn - This helper function adds the specified physical register to the
782// MachineFunction as a live in value. It also creates a corresponding
783// virtual register for it.
784static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000785AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000786{
787 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000788 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
789 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000790 return VReg;
791}
792
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000793// Get fp branch code (not opcode) from condition code.
794static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
795 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
796 return Mips::BRANCH_T;
797
Akira Hatanaka82099682011-12-19 19:52:25 +0000798 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
799 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000800
Akira Hatanaka82099682011-12-19 19:52:25 +0000801 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000802}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000803
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000804/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000805static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
806 DebugLoc dl,
807 const MipsSubtarget* Subtarget,
808 const TargetInstrInfo *TII,
809 bool isFPCmp, unsigned Opc) {
810 // There is no need to expand CMov instructions if target has
811 // conditional moves.
812 if (Subtarget->hasCondMov())
813 return BB;
814
815 // To "insert" a SELECT_CC instruction, we actually have to insert the
816 // diamond control-flow pattern. The incoming instruction knows the
817 // destination vreg to set, the condition code register to branch on, the
818 // true/false values to select between, and a branch opcode to use.
819 const BasicBlock *LLVM_BB = BB->getBasicBlock();
820 MachineFunction::iterator It = BB;
821 ++It;
822
823 // thisMBB:
824 // ...
825 // TrueVal = ...
826 // setcc r1, r2, r3
827 // bNE r1, r0, copy1MBB
828 // fallthrough --> copy0MBB
829 MachineBasicBlock *thisMBB = BB;
830 MachineFunction *F = BB->getParent();
831 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
832 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
833 F->insert(It, copy0MBB);
834 F->insert(It, sinkMBB);
835
836 // Transfer the remainder of BB and its successor edges to sinkMBB.
837 sinkMBB->splice(sinkMBB->begin(), BB,
838 llvm::next(MachineBasicBlock::iterator(MI)),
839 BB->end());
840 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
841
842 // Next, add the true and fallthrough blocks as its successors.
843 BB->addSuccessor(copy0MBB);
844 BB->addSuccessor(sinkMBB);
845
846 // Emit the right instruction according to the type of the operands compared
847 if (isFPCmp)
848 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
849 else
850 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
851 .addReg(Mips::ZERO).addMBB(sinkMBB);
852
853 // copy0MBB:
854 // %FalseValue = ...
855 // # fallthrough to sinkMBB
856 BB = copy0MBB;
857
858 // Update machine-CFG edges
859 BB->addSuccessor(sinkMBB);
860
861 // sinkMBB:
862 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
863 // ...
864 BB = sinkMBB;
865
866 if (isFPCmp)
867 BuildMI(*BB, BB->begin(), dl,
868 TII->get(Mips::PHI), MI->getOperand(0).getReg())
869 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
870 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
871 else
872 BuildMI(*BB, BB->begin(), dl,
873 TII->get(Mips::PHI), MI->getOperand(0).getReg())
874 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
875 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
876
877 MI->eraseFromParent(); // The pseudo instruction is gone now.
878 return BB;
879}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000880*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000881MachineBasicBlock *
882MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000883 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000884 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000885 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000887 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000888 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
889 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000890 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000891 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
892 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000894 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000895 case Mips::ATOMIC_LOAD_ADD_I64:
896 case Mips::ATOMIC_LOAD_ADD_I64_P8:
897 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000898
899 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000900 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000901 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
902 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000903 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000904 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
905 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000906 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000907 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000908 case Mips::ATOMIC_LOAD_AND_I64:
909 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000910 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000911
912 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000913 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000914 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
915 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000916 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000917 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
918 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000919 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000920 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000921 case Mips::ATOMIC_LOAD_OR_I64:
922 case Mips::ATOMIC_LOAD_OR_I64_P8:
923 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000924
925 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000926 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000927 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
928 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000929 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000930 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
931 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000932 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000933 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000934 case Mips::ATOMIC_LOAD_XOR_I64:
935 case Mips::ATOMIC_LOAD_XOR_I64_P8:
936 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000937
938 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000939 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000940 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
941 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000942 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
944 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000945 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000947 case Mips::ATOMIC_LOAD_NAND_I64:
948 case Mips::ATOMIC_LOAD_NAND_I64_P8:
949 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000950
951 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000952 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000953 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
954 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000955 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000956 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
957 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000958 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000959 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000960 case Mips::ATOMIC_LOAD_SUB_I64:
961 case Mips::ATOMIC_LOAD_SUB_I64_P8:
962 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000963
964 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000965 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000966 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
967 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000968 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
970 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000971 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000972 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000973 case Mips::ATOMIC_SWAP_I64:
974 case Mips::ATOMIC_SWAP_I64_P8:
975 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976
977 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000978 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000979 return EmitAtomicCmpSwapPartword(MI, BB, 1);
980 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000981 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000982 return EmitAtomicCmpSwapPartword(MI, BB, 2);
983 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000984 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000985 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000986 case Mips::ATOMIC_CMP_SWAP_I64:
987 case Mips::ATOMIC_CMP_SWAP_I64_P8:
988 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000989 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000990}
991
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
993// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
994MachineBasicBlock *
995MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000996 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000997 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000998 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000999
1000 MachineFunction *MF = BB->getParent();
1001 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001002 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001003 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1004 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001005 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1006
1007 if (Size == 4) {
1008 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1009 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1010 AND = Mips::AND;
1011 NOR = Mips::NOR;
1012 ZERO = Mips::ZERO;
1013 BEQ = Mips::BEQ;
1014 }
1015 else {
1016 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1017 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1018 AND = Mips::AND64;
1019 NOR = Mips::NOR64;
1020 ZERO = Mips::ZERO_64;
1021 BEQ = Mips::BEQ64;
1022 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001023
Akira Hatanaka4061da12011-07-19 20:11:17 +00001024 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001025 unsigned Ptr = MI->getOperand(1).getReg();
1026 unsigned Incr = MI->getOperand(2).getReg();
1027
Akira Hatanaka4061da12011-07-19 20:11:17 +00001028 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1029 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1030 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001031
1032 // insert new blocks after the current block
1033 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1034 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1035 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1036 MachineFunction::iterator It = BB;
1037 ++It;
1038 MF->insert(It, loopMBB);
1039 MF->insert(It, exitMBB);
1040
1041 // Transfer the remainder of BB and its successor edges to exitMBB.
1042 exitMBB->splice(exitMBB->begin(), BB,
1043 llvm::next(MachineBasicBlock::iterator(MI)),
1044 BB->end());
1045 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1046
1047 // thisMBB:
1048 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001049 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001050 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001051 loopMBB->addSuccessor(loopMBB);
1052 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001053
1054 // loopMBB:
1055 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001056 // <binop> storeval, oldval, incr
1057 // sc success, storeval, 0(ptr)
1058 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001059 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001060 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001061 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001062 // and andres, oldval, incr
1063 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001064 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1065 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001066 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001067 // <binop> storeval, oldval, incr
1068 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001069 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001070 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001071 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001072 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1073 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001074
1075 MI->eraseFromParent(); // The instruction is gone now.
1076
Akira Hatanaka939ece12011-07-19 03:42:13 +00001077 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001078}
1079
1080MachineBasicBlock *
1081MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001082 MachineBasicBlock *BB,
1083 unsigned Size, unsigned BinOpcode,
1084 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001085 assert((Size == 1 || Size == 2) &&
1086 "Unsupported size for EmitAtomicBinaryPartial.");
1087
1088 MachineFunction *MF = BB->getParent();
1089 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1090 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1091 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1092 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001093 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1094 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001095
1096 unsigned Dest = MI->getOperand(0).getReg();
1097 unsigned Ptr = MI->getOperand(1).getReg();
1098 unsigned Incr = MI->getOperand(2).getReg();
1099
Akira Hatanaka4061da12011-07-19 20:11:17 +00001100 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1101 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001102 unsigned Mask = RegInfo.createVirtualRegister(RC);
1103 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001104 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1105 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001106 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001107 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1108 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1109 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1110 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1111 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001112 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001113 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1114 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1115 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1116 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1117 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001118
1119 // insert new blocks after the current block
1120 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1121 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001122 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1124 MachineFunction::iterator It = BB;
1125 ++It;
1126 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001127 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001128 MF->insert(It, exitMBB);
1129
1130 // Transfer the remainder of BB and its successor edges to exitMBB.
1131 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001132 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001133 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1134
Akira Hatanaka81b44112011-07-19 17:09:53 +00001135 BB->addSuccessor(loopMBB);
1136 loopMBB->addSuccessor(loopMBB);
1137 loopMBB->addSuccessor(sinkMBB);
1138 sinkMBB->addSuccessor(exitMBB);
1139
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001141 // addiu masklsb2,$0,-4 # 0xfffffffc
1142 // and alignedaddr,ptr,masklsb2
1143 // andi ptrlsb2,ptr,3
1144 // sll shiftamt,ptrlsb2,3
1145 // ori maskupper,$0,255 # 0xff
1146 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001147 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001148 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001149
1150 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001151 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1152 .addReg(Mips::ZERO).addImm(-4);
1153 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1154 .addReg(Ptr).addReg(MaskLSB2);
1155 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1156 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1157 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1158 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001159 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1160 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001161 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001162 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001163
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001164 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001165 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001166 // ll oldval,0(alignedaddr)
1167 // binop binopres,oldval,incr2
1168 // and newval,binopres,mask
1169 // and maskedoldval0,oldval,mask2
1170 // or storeval,maskedoldval0,newval
1171 // sc success,storeval,0(alignedaddr)
1172 // beq success,$0,loopMBB
1173
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001174 // atomic.swap
1175 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001176 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001177 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001178 // and maskedoldval0,oldval,mask2
1179 // or storeval,maskedoldval0,newval
1180 // sc success,storeval,0(alignedaddr)
1181 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001182
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001183 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001184 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001185 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001186 // and andres, oldval, incr2
1187 // nor binopres, $0, andres
1188 // and newval, binopres, mask
1189 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1190 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1191 .addReg(Mips::ZERO).addReg(AndRes);
1192 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001193 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001194 // <binop> binopres, oldval, incr2
1195 // and newval, binopres, mask
1196 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1197 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001198 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001199 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001200 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001201 }
Jia Liubb481f82012-02-28 07:46:26 +00001202
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001203 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001204 .addReg(OldVal).addReg(Mask2);
1205 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001206 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001207 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001208 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001209 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001210 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001211
Akira Hatanaka939ece12011-07-19 03:42:13 +00001212 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001213 // and maskedoldval1,oldval,mask
1214 // srl srlres,maskedoldval1,shiftamt
1215 // sll sllres,srlres,24
1216 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001217 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001219
Akira Hatanaka4061da12011-07-19 20:11:17 +00001220 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1221 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001222 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1223 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001224 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1225 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001226 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001227 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001228
1229 MI->eraseFromParent(); // The instruction is gone now.
1230
Akira Hatanaka939ece12011-07-19 03:42:13 +00001231 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001232}
1233
1234MachineBasicBlock *
1235MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001236 MachineBasicBlock *BB,
1237 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001238 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001239
1240 MachineFunction *MF = BB->getParent();
1241 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001242 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001243 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1244 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001245 unsigned LL, SC, ZERO, BNE, BEQ;
1246
1247 if (Size == 4) {
1248 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1249 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1250 ZERO = Mips::ZERO;
1251 BNE = Mips::BNE;
1252 BEQ = Mips::BEQ;
1253 }
1254 else {
1255 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1256 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1257 ZERO = Mips::ZERO_64;
1258 BNE = Mips::BNE64;
1259 BEQ = Mips::BEQ64;
1260 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001261
1262 unsigned Dest = MI->getOperand(0).getReg();
1263 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001264 unsigned OldVal = MI->getOperand(2).getReg();
1265 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266
Akira Hatanaka4061da12011-07-19 20:11:17 +00001267 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001268
1269 // insert new blocks after the current block
1270 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1271 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1272 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1273 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1274 MachineFunction::iterator It = BB;
1275 ++It;
1276 MF->insert(It, loop1MBB);
1277 MF->insert(It, loop2MBB);
1278 MF->insert(It, exitMBB);
1279
1280 // Transfer the remainder of BB and its successor edges to exitMBB.
1281 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001282 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001283 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1284
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001285 // thisMBB:
1286 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001287 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001288 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001289 loop1MBB->addSuccessor(exitMBB);
1290 loop1MBB->addSuccessor(loop2MBB);
1291 loop2MBB->addSuccessor(loop1MBB);
1292 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001293
1294 // loop1MBB:
1295 // ll dest, 0(ptr)
1296 // bne dest, oldval, exitMBB
1297 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001298 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1299 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001300 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001301
1302 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001303 // sc success, newval, 0(ptr)
1304 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001305 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001306 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001307 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001308 BuildMI(BB, dl, TII->get(BEQ))
1309 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001310
1311 MI->eraseFromParent(); // The instruction is gone now.
1312
Akira Hatanaka939ece12011-07-19 03:42:13 +00001313 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001314}
1315
1316MachineBasicBlock *
1317MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001318 MachineBasicBlock *BB,
1319 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001320 assert((Size == 1 || Size == 2) &&
1321 "Unsupported size for EmitAtomicCmpSwapPartial.");
1322
1323 MachineFunction *MF = BB->getParent();
1324 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1325 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1326 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1327 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001328 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1329 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001330
1331 unsigned Dest = MI->getOperand(0).getReg();
1332 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001333 unsigned CmpVal = MI->getOperand(2).getReg();
1334 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001335
Akira Hatanaka4061da12011-07-19 20:11:17 +00001336 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1337 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338 unsigned Mask = RegInfo.createVirtualRegister(RC);
1339 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001340 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1341 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1342 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1343 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1344 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1345 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1346 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1347 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1348 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1349 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1350 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1351 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1352 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1353 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001354
1355 // insert new blocks after the current block
1356 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1357 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1358 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001359 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001360 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1361 MachineFunction::iterator It = BB;
1362 ++It;
1363 MF->insert(It, loop1MBB);
1364 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001365 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001366 MF->insert(It, exitMBB);
1367
1368 // Transfer the remainder of BB and its successor edges to exitMBB.
1369 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001370 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001371 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1372
Akira Hatanaka81b44112011-07-19 17:09:53 +00001373 BB->addSuccessor(loop1MBB);
1374 loop1MBB->addSuccessor(sinkMBB);
1375 loop1MBB->addSuccessor(loop2MBB);
1376 loop2MBB->addSuccessor(loop1MBB);
1377 loop2MBB->addSuccessor(sinkMBB);
1378 sinkMBB->addSuccessor(exitMBB);
1379
Akira Hatanaka70564a92011-07-19 18:14:26 +00001380 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001381 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001382 // addiu masklsb2,$0,-4 # 0xfffffffc
1383 // and alignedaddr,ptr,masklsb2
1384 // andi ptrlsb2,ptr,3
1385 // sll shiftamt,ptrlsb2,3
1386 // ori maskupper,$0,255 # 0xff
1387 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001388 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001389 // andi maskedcmpval,cmpval,255
1390 // sll shiftedcmpval,maskedcmpval,shiftamt
1391 // andi maskednewval,newval,255
1392 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001393 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001394 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1395 .addReg(Mips::ZERO).addImm(-4);
1396 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1397 .addReg(Ptr).addReg(MaskLSB2);
1398 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1399 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1400 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1401 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001402 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1403 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001404 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001405 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1406 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001407 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1408 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001409 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1410 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001411 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1412 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001413
1414 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001415 // ll oldval,0(alginedaddr)
1416 // and maskedoldval0,oldval,mask
1417 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001418 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001419 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001420 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1421 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001422 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001423 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001424
1425 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001426 // and maskedoldval1,oldval,mask2
1427 // or storeval,maskedoldval1,shiftednewval
1428 // sc success,storeval,0(alignedaddr)
1429 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001430 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001431 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1432 .addReg(OldVal).addReg(Mask2);
1433 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1434 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001435 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001436 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001437 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001438 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001439
Akira Hatanaka939ece12011-07-19 03:42:13 +00001440 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001441 // srl srlres,maskedoldval0,shiftamt
1442 // sll sllres,srlres,24
1443 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001444 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001445 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001446
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001447 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1448 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001449 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1450 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001451 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001452 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001453
1454 MI->eraseFromParent(); // The instruction is gone now.
1455
Akira Hatanaka939ece12011-07-19 03:42:13 +00001456 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001457}
1458
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001459//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001460// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001461//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001462SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001463LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001464{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001465 MachineFunction &MF = DAG.getMachineFunction();
1466 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001467 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001468
1469 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001470 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1471 "Cannot lower if the alignment of the allocated space is larger than \
1472 that of the stack.");
1473
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001474 SDValue Chain = Op.getOperand(0);
1475 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001476 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001477
1478 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001479 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001480
1481 // Subtract the dynamic size from the actual stack size to
1482 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001483 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001484
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001485 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001486 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001487 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001488
1489 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001490 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001491 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001492 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1493 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1494
1495 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001496}
1497
1498SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001499LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001500{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001501 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001502 // the block to branch to if the condition is true.
1503 SDValue Chain = Op.getOperand(0);
1504 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001505 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001506
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001507 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1508
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001509 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001510 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001511 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001512
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001513 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001514 Mips::CondCode CC =
1515 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001516 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001517
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001518 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001519 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001520}
1521
1522SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001523LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001524{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001525 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001526
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001527 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001528 if (Cond.getOpcode() != MipsISD::FPCmp)
1529 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001530
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001531 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1532 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001533}
1534
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001535SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1536 SDValue Cond = CreateFPCmp(DAG, Op);
1537
1538 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1539 "Floating point operand expected.");
1540
1541 SDValue True = DAG.getConstant(1, MVT::i32);
1542 SDValue False = DAG.getConstant(0, MVT::i32);
1543
1544 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1545}
1546
Dan Gohmand858e902010-04-17 15:26:15 +00001547SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1548 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001549 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001550 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001551 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001552
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001553 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001554 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001555
Chris Lattnerb71b9092009-08-13 06:28:06 +00001556 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001557
Chris Lattnere3736f82009-08-13 05:41:27 +00001558 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001559 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1560 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001561 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001562 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1563 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001564 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001565 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001566 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001567 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1568 MipsII::MO_ABS_HI);
1569 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1570 MipsII::MO_ABS_LO);
1571 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1572 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001574 }
1575
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001576 EVT ValTy = Op.getValueType();
1577 bool HasGotOfst = (GV->hasInternalLinkage() ||
1578 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001579 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001580 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001581 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001582 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001583 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001584 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1585 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001586 // On functions and global targets not internal linked only
1587 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001588 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001589 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001590 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001591 HasMips64 ? MipsII::MO_GOT_OFST :
1592 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001593 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1594 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001595}
1596
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001597SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1598 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001599 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1600 // FIXME there isn't actually debug info here
1601 DebugLoc dl = Op.getDebugLoc();
1602
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001603 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001604 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001605 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1606 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001607 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1608 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1609 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001610 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001611
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001612 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001613 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1614 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001615 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001616 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1617 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001618 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001619 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001620 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001621 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1622 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001623}
1624
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001625SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001626LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001627{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001628 // If the relocation model is PIC, use the General Dynamic TLS Model or
1629 // Local Dynamic TLS model, otherwise use the Initial Exec or
1630 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001631
1632 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1633 DebugLoc dl = GA->getDebugLoc();
1634 const GlobalValue *GV = GA->getGlobal();
1635 EVT PtrVT = getPointerTy();
1636
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001637 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1638
1639 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001640 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001641 bool LocalDynamic = GV->hasInternalLinkage();
1642 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1643 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001644 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1645 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001646 unsigned PtrSize = PtrVT.getSizeInBits();
1647 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1648
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001649 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001650
1651 ArgListTy Args;
1652 ArgListEntry Entry;
1653 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001654 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001655 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001656
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001657 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001658 false, false, false, false, 0, CallingConv::C,
1659 /*isTailCall=*/false, /*doesNotRet=*/false,
1660 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001661 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001662 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001663
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001664 SDValue Ret = CallResult.first;
1665
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001666 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001667 return Ret;
1668
1669 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1670 MipsII::MO_DTPREL_HI);
1671 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1672 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1673 MipsII::MO_DTPREL_LO);
1674 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1675 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1676 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001677 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001678
1679 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001680 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001681 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001682 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001683 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001684 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1685 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001686 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001687 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001688 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001689 } else {
1690 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001691 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001692 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001693 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001694 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001695 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001696 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1697 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1698 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001699 }
1700
1701 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1702 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001703}
1704
1705SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001706LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001707{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001708 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001709 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001710 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001711 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001712 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001713 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001714
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001715 if (!IsPIC && !IsN64) {
1716 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1717 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1718 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001719 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001720 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1721 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001722 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001723 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1724 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001725 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1726 MachinePointerInfo(), false, false, false, 0);
1727 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001728 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001729
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001730 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1731 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001732}
1733
Dan Gohman475871a2008-07-27 21:46:04 +00001734SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001735LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001736{
Dan Gohman475871a2008-07-27 21:46:04 +00001737 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001738 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001739 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001740 // FIXME there isn't actually debug info here
1741 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001742
1743 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001744 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001745 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001746 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001747 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001748 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001749 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1750 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001751 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001752
Akira Hatanaka13daee32012-03-27 02:55:31 +00001753 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001754 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001755 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001756 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001757 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001758 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1759 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001760 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001761 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001762 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001763 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1764 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001765 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1766 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001767 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001768 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1769 MachinePointerInfo::getConstantPool(), false,
1770 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001771 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1772 N->getOffset(), OFSTFlag);
1773 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1774 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001775 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001776
1777 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001778}
1779
Dan Gohmand858e902010-04-17 15:26:15 +00001780SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001781 MachineFunction &MF = DAG.getMachineFunction();
1782 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1783
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001784 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001785 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1786 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001787
1788 // vastart just stores the address of the VarArgsFrameIndex slot into the
1789 // memory location argument.
1790 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001791 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001792 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001793}
Jia Liubb481f82012-02-28 07:46:26 +00001794
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001795static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1796 EVT TyX = Op.getOperand(0).getValueType();
1797 EVT TyY = Op.getOperand(1).getValueType();
1798 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1799 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1800 DebugLoc DL = Op.getDebugLoc();
1801 SDValue Res;
1802
1803 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1804 // to i32.
1805 SDValue X = (TyX == MVT::f32) ?
1806 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1807 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1808 Const1);
1809 SDValue Y = (TyY == MVT::f32) ?
1810 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1811 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1812 Const1);
1813
1814 if (HasR2) {
1815 // ext E, Y, 31, 1 ; extract bit31 of Y
1816 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1817 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1818 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1819 } else {
1820 // sll SllX, X, 1
1821 // srl SrlX, SllX, 1
1822 // srl SrlY, Y, 31
1823 // sll SllY, SrlX, 31
1824 // or Or, SrlX, SllY
1825 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1826 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1827 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1828 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1829 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1830 }
1831
1832 if (TyX == MVT::f32)
1833 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1834
1835 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1836 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1837 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001838}
1839
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001840static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1841 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1842 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1843 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1844 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1845 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001846
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001847 // Bitcast to integer nodes.
1848 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1849 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001850
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001851 if (HasR2) {
1852 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1853 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1854 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1855 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001856
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001857 if (WidthX > WidthY)
1858 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1859 else if (WidthY > WidthX)
1860 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001861
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001862 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1863 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1864 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1865 }
1866
1867 // (d)sll SllX, X, 1
1868 // (d)srl SrlX, SllX, 1
1869 // (d)srl SrlY, Y, width(Y)-1
1870 // (d)sll SllY, SrlX, width(Y)-1
1871 // or Or, SrlX, SllY
1872 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1873 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1874 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1875 DAG.getConstant(WidthY - 1, MVT::i32));
1876
1877 if (WidthX > WidthY)
1878 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1879 else if (WidthY > WidthX)
1880 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1881
1882 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1883 DAG.getConstant(WidthX - 1, MVT::i32));
1884 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1885 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001886}
1887
Akira Hatanaka82099682011-12-19 19:52:25 +00001888SDValue
1889MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001890 if (Subtarget->hasMips64())
1891 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001892
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001893 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001894}
1895
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001896static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1897 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1898 DebugLoc DL = Op.getDebugLoc();
1899
1900 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1901 // to i32.
1902 SDValue X = (Op.getValueType() == MVT::f32) ?
1903 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1904 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1905 Const1);
1906
1907 // Clear MSB.
1908 if (HasR2)
1909 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1910 DAG.getRegister(Mips::ZERO, MVT::i32),
1911 DAG.getConstant(31, MVT::i32), Const1, X);
1912 else {
1913 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1914 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1915 }
1916
1917 if (Op.getValueType() == MVT::f32)
1918 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1919
1920 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1921 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1922 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1923}
1924
1925static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1926 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1927 DebugLoc DL = Op.getDebugLoc();
1928
1929 // Bitcast to integer node.
1930 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1931
1932 // Clear MSB.
1933 if (HasR2)
1934 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1935 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1936 DAG.getConstant(63, MVT::i32), Const1, X);
1937 else {
1938 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1939 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1940 }
1941
1942 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1943}
1944
1945SDValue
1946MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
1947 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
1948 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
1949
1950 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
1951}
1952
Akira Hatanaka2e591472011-06-02 00:24:44 +00001953SDValue MipsTargetLowering::
1954LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001955 // check the depth
1956 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001957 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001958
1959 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1960 MFI->setFrameAddressIsTaken(true);
1961 EVT VT = Op.getValueType();
1962 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001963 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1964 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001965 return FrameAddr;
1966}
1967
Akira Hatanakadb548262011-07-19 23:30:50 +00001968// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001969SDValue
1970MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001971 unsigned SType = 0;
1972 DebugLoc dl = Op.getDebugLoc();
1973 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1974 DAG.getConstant(SType, MVT::i32));
1975}
1976
Eli Friedman14648462011-07-27 22:21:52 +00001977SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1978 SelectionDAG& DAG) const {
1979 // FIXME: Need pseudo-fence for 'singlethread' fences
1980 // FIXME: Set SType for weaker fences where supported/appropriate.
1981 unsigned SType = 0;
1982 DebugLoc dl = Op.getDebugLoc();
1983 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1984 DAG.getConstant(SType, MVT::i32));
1985}
1986
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001987SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
1988 SelectionDAG& DAG) const {
1989 DebugLoc DL = Op.getDebugLoc();
1990 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1991 SDValue Shamt = Op.getOperand(2);
1992
1993 // if shamt < 32:
1994 // lo = (shl lo, shamt)
1995 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1996 // else:
1997 // lo = 0
1998 // hi = (shl lo, shamt[4:0])
1999 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2000 DAG.getConstant(-1, MVT::i32));
2001 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2002 DAG.getConstant(1, MVT::i32));
2003 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2004 Not);
2005 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2006 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2007 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2008 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2009 DAG.getConstant(0x20, MVT::i32));
2010 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, DAG.getConstant(0, MVT::i32),
2011 ShiftLeftLo);
2012 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2013
2014 SDValue Ops[2] = {Lo, Hi};
2015 return DAG.getMergeValues(Ops, 2, DL);
2016}
2017
2018SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
2019 bool IsSRA) const {
2020 DebugLoc DL = Op.getDebugLoc();
2021 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2022 SDValue Shamt = Op.getOperand(2);
2023
2024 // if shamt < 32:
2025 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2026 // if isSRA:
2027 // hi = (sra hi, shamt)
2028 // else:
2029 // hi = (srl hi, shamt)
2030 // else:
2031 // if isSRA:
2032 // lo = (sra hi, shamt[4:0])
2033 // hi = (sra hi, 31)
2034 // else:
2035 // lo = (srl hi, shamt[4:0])
2036 // hi = 0
2037 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2038 DAG.getConstant(-1, MVT::i32));
2039 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2040 DAG.getConstant(1, MVT::i32));
2041 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2042 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2043 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2044 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2045 Hi, Shamt);
2046 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2047 DAG.getConstant(0x20, MVT::i32));
2048 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2049 DAG.getConstant(31, MVT::i32));
2050 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2051 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2052 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2053 ShiftRightHi);
2054
2055 SDValue Ops[2] = {Lo, Hi};
2056 return DAG.getMergeValues(Ops, 2, DL);
2057}
2058
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002059static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2060 SDValue Chain, SDValue Src, unsigned Offset) {
2061 SDValue BasePtr = LD->getBasePtr(), Ptr;
2062 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
2063 EVT BasePtrVT = BasePtr.getValueType();
2064 DebugLoc DL = LD->getDebugLoc();
2065 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2066
2067 if (Offset)
2068 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, BasePtr,
2069 DAG.getConstant(Offset, BasePtrVT));
2070 else
2071 Ptr = BasePtr;
2072
2073 SDValue Ops[] = { Chain, Ptr, Src };
2074 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2075 LD->getMemOperand());
2076}
2077
2078// Expand an unaligned 32 or 64-bit integer load node.
2079SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2080 LoadSDNode *LD = cast<LoadSDNode>(Op);
2081 EVT MemVT = LD->getMemoryVT();
2082
2083 // Return if load is aligned or if MemVT is neither i32 nor i64.
2084 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2085 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2086 return SDValue();
2087
2088 bool IsLittle = Subtarget->isLittle();
2089 EVT VT = Op.getValueType();
2090 ISD::LoadExtType ExtType = LD->getExtensionType();
2091 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2092
2093 assert((VT == MVT::i32) || (VT == MVT::i64));
2094
2095 // Expand
2096 // (set dst, (i64 (load baseptr)))
2097 // to
2098 // (set tmp, (ldl (add baseptr, 7), undef))
2099 // (set dst, (ldr baseptr, tmp))
2100 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2101 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2102 IsLittle ? 7 : 0);
2103 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2104 IsLittle ? 0 : 7);
2105 }
2106
2107 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2108 IsLittle ? 3 : 0);
2109 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2110 IsLittle ? 0 : 3);
2111
2112 // Expand
2113 // (set dst, (i32 (load baseptr))) or
2114 // (set dst, (i64 (sextload baseptr))) or
2115 // (set dst, (i64 (extload baseptr)))
2116 // to
2117 // (set tmp, (lwl (add baseptr, 3), undef))
2118 // (set dst, (lwr baseptr, tmp))
2119 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2120 (ExtType == ISD::EXTLOAD))
2121 return LWR;
2122
2123 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2124
2125 // Expand
2126 // (set dst, (i64 (zextload baseptr)))
2127 // to
2128 // (set tmp0, (lwl (add baseptr, 3), undef))
2129 // (set tmp1, (lwr baseptr, tmp0))
2130 // (set tmp2, (shl tmp1, 32))
2131 // (set dst, (srl tmp2, 32))
2132 DebugLoc DL = LD->getDebugLoc();
2133 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2134 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
2135 SDValue Ops[] = { SLL, LWR.getValue(1) };
2136 return DAG.getMergeValues(Ops, 2, DL);
2137}
2138
2139static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2140 SDValue Chain, unsigned Offset) {
2141 SDValue BasePtr = SD->getBasePtr(), Ptr, Value = SD->getValue();
2142 EVT VT = Value.getValueType(), MemVT = SD->getMemoryVT();
2143 EVT BasePtrVT = BasePtr.getValueType();
2144 DebugLoc DL = SD->getDebugLoc();
2145 SDVTList VTList = DAG.getVTList(MVT::Other);
2146
2147 if (Offset)
2148 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, BasePtr,
2149 DAG.getConstant(Offset, BasePtrVT));
2150 else
2151 Ptr = BasePtr;
2152
2153 SDValue Ops[] = { Chain, Value, Ptr };
2154 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2155 SD->getMemOperand());
2156}
2157
2158// Expand an unaligned 32 or 64-bit integer store node.
2159SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2160 StoreSDNode *SD = cast<StoreSDNode>(Op);
2161 EVT MemVT = SD->getMemoryVT();
2162
2163 // Return if store is aligned or if MemVT is neither i32 nor i64.
2164 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2165 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2166 return SDValue();
2167
2168 bool IsLittle = Subtarget->isLittle();
2169 SDValue Value = SD->getValue(), Chain = SD->getChain();
2170 EVT VT = Value.getValueType();
2171
2172 // Expand
2173 // (store val, baseptr) or
2174 // (truncstore val, baseptr)
2175 // to
2176 // (swl val, (add baseptr, 3))
2177 // (swr val, baseptr)
2178 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2179 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2180 IsLittle ? 3 : 0);
2181 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2182 }
2183
2184 assert(VT == MVT::i64);
2185
2186 // Expand
2187 // (store val, baseptr)
2188 // to
2189 // (sdl val, (add baseptr, 7))
2190 // (sdr val, baseptr)
2191 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2192 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2193}
2194
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002195//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002196// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002197//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002198
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002199//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002200// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002201// Mips O32 ABI rules:
2202// ---
2203// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002204// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002205// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002206// f64 - Only passed in two aliased f32 registers if no int reg has been used
2207// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002208// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2209// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002210//
2211// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002212//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002213
Duncan Sands1e96bab2010-11-04 10:49:57 +00002214static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002215 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002216 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2217
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002218 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002219
Craig Topperc5eaae42012-03-11 07:57:25 +00002220 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002221 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2222 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002223 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002224 Mips::F12, Mips::F14
2225 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002226 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002227 Mips::D6, Mips::D7
2228 };
2229
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002230 // ByVal Args
2231 if (ArgFlags.isByVal()) {
2232 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
2233 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
2234 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
2235 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
2236 r < std::min(IntRegsSize, NextReg); ++r)
2237 State.AllocateReg(IntRegs[r]);
2238 return false;
2239 }
2240
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002241 // Promote i8 and i16
2242 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2243 LocVT = MVT::i32;
2244 if (ArgFlags.isSExt())
2245 LocInfo = CCValAssign::SExt;
2246 else if (ArgFlags.isZExt())
2247 LocInfo = CCValAssign::ZExt;
2248 else
2249 LocInfo = CCValAssign::AExt;
2250 }
2251
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002252 unsigned Reg;
2253
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002254 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2255 // is true: function is vararg, argument is 3rd or higher, there is previous
2256 // argument which is not f32 or f64.
2257 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2258 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002259 unsigned OrigAlign = ArgFlags.getOrigAlign();
2260 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002261
2262 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002263 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002264 // If this is the first part of an i64 arg,
2265 // the allocated register must be either A0 or A2.
2266 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2267 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002268 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002269 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2270 // Allocate int register and shadow next int register. If first
2271 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002272 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2273 if (Reg == Mips::A1 || Reg == Mips::A3)
2274 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2275 State.AllocateReg(IntRegs, IntRegsSize);
2276 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002277 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2278 // we are guaranteed to find an available float register
2279 if (ValVT == MVT::f32) {
2280 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2281 // Shadow int register
2282 State.AllocateReg(IntRegs, IntRegsSize);
2283 } else {
2284 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2285 // Shadow int registers
2286 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2287 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2288 State.AllocateReg(IntRegs, IntRegsSize);
2289 State.AllocateReg(IntRegs, IntRegsSize);
2290 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002291 } else
2292 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002293
Akira Hatanakad37776d2011-05-20 21:39:54 +00002294 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
2295 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
2296
2297 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002298 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00002299 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002300 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002301
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002302 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002303}
2304
Craig Topperc5eaae42012-03-11 07:57:25 +00002305static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002306 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
2307 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00002308static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002309 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
2310 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
2311
2312static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
2313 CCValAssign::LocInfo LocInfo,
2314 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2315 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
2316 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
2317 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
2318
2319 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
2320
Jia Liubb481f82012-02-28 07:46:26 +00002321 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002322 if ((Align == 16) && (FirstIdx % 2)) {
2323 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
2324 ++FirstIdx;
2325 }
2326
2327 // Mark the registers allocated.
2328 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
2329 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
2330
2331 // Allocate space on caller's stack.
2332 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00002333
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002334 if (FirstIdx < 8)
2335 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00002336 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002337 else
2338 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
2339
2340 return true;
2341}
2342
2343#include "MipsGenCallingConv.inc"
2344
Akira Hatanaka49617092011-11-14 19:02:54 +00002345static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002346AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002347 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2348 unsigned NumOps = Outs.size();
2349 for (unsigned i = 0; i != NumOps; ++i) {
2350 MVT ArgVT = Outs[i].VT;
2351 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2352 bool R;
2353
2354 if (Outs[i].IsFixed)
2355 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2356 else
2357 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002358
Akira Hatanaka49617092011-11-14 19:02:54 +00002359 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002360#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002361 dbgs() << "Call operand #" << i << " has unhandled type "
2362 << EVT(ArgVT).getEVTString();
2363#endif
2364 llvm_unreachable(0);
2365 }
2366 }
2367}
2368
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002369//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002370// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002371//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002372
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002373static const unsigned O32IntRegsSize = 4;
2374
Craig Topperc5eaae42012-03-11 07:57:25 +00002375static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002376 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2377};
2378
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002379// Return next O32 integer argument register.
2380static unsigned getNextIntArgReg(unsigned Reg) {
2381 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2382 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2383}
2384
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002385// Write ByVal Arg to arg registers and stack.
2386static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002387WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002388 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2389 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2390 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002391 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002392 MVT PtrType, bool isLittle) {
2393 unsigned LocMemOffset = VA.getLocMemOffset();
2394 unsigned Offset = 0;
2395 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002396 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002397
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002398 // Copy the first 4 words of byval arg to registers A0 - A3.
2399 // FIXME: Use a stricter alignment if it enables better optimization in passes
2400 // run later.
2401 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2402 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002403 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002404 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002405 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002406 MachinePointerInfo(), false, false, false,
2407 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002408 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002409 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002410 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2411 }
2412
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002413 if (RemainingSize == 0)
2414 return;
2415
2416 // If there still is a register available for argument passing, write the
2417 // remaining part of the structure to it using subword loads and shifts.
2418 if (LocMemOffset < 4 * 4) {
2419 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2420 "There must be one to three bytes remaining.");
2421 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2422 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2423 DAG.getConstant(Offset, MVT::i32));
2424 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2425 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2426 LoadPtr, MachinePointerInfo(),
2427 MVT::getIntegerVT(LoadSize * 8), false,
2428 false, Alignment);
2429 MemOpChains.push_back(LoadVal.getValue(1));
2430
2431 // If target is big endian, shift it to the most significant half-word or
2432 // byte.
2433 if (!isLittle)
2434 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2435 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2436
2437 Offset += LoadSize;
2438 RemainingSize -= LoadSize;
2439
2440 // Read second subword if necessary.
2441 if (RemainingSize != 0) {
2442 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002443 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002444 DAG.getConstant(Offset, MVT::i32));
2445 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2446 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2447 LoadPtr, MachinePointerInfo(),
2448 MVT::i8, false, false, Alignment);
2449 MemOpChains.push_back(Subword.getValue(1));
2450 // Insert the loaded byte to LoadVal.
2451 // FIXME: Use INS if supported by target.
2452 unsigned ShiftAmt = isLittle ? 16 : 8;
2453 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2454 DAG.getConstant(ShiftAmt, MVT::i32));
2455 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2456 }
2457
2458 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2459 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2460 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002461 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002462
2463 // Create a fixed object on stack at offset LocMemOffset and copy
2464 // remaining part of byval arg to it using memcpy.
2465 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2466 DAG.getConstant(Offset, MVT::i32));
2467 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2468 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002469 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2470 DAG.getConstant(RemainingSize, MVT::i32),
2471 std::min(ByValAlign, (unsigned)4),
2472 /*isVolatile=*/false, /*AlwaysInline=*/false,
2473 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002474}
2475
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002476// Copy Mips64 byVal arg to registers and stack.
2477void static
2478PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2479 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2480 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2481 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2482 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2483 EVT PtrTy, bool isLittle) {
2484 unsigned ByValSize = Flags.getByValSize();
2485 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2486 bool IsRegLoc = VA.isRegLoc();
2487 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2488 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002489 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002490
2491 if (!IsRegLoc)
2492 LocMemOffset = VA.getLocMemOffset();
2493 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002494 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002495 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002496 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002497
2498 // Copy double words to registers.
2499 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2500 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2501 DAG.getConstant(Offset, PtrTy));
2502 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2503 MachinePointerInfo(), false, false, false,
2504 Alignment);
2505 MemOpChains.push_back(LoadVal.getValue(1));
2506 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2507 }
2508
Jia Liubb481f82012-02-28 07:46:26 +00002509 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002510 if (!(MemCpySize = ByValSize - Offset))
2511 return;
2512
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002513 // If there is an argument register available, copy the remainder of the
2514 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002515 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002516 assert((ByValSize < Offset + 8) &&
2517 "Size of the remainder should be smaller than 8-byte.");
2518 SDValue Val;
2519 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2520 unsigned RemSize = ByValSize - Offset;
2521
2522 if (RemSize < LoadSize)
2523 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002524
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002525 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2526 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002527 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002528 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2529 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2530 false, false, Alignment);
2531 MemOpChains.push_back(LoadVal.getValue(1));
2532
2533 // Offset in number of bits from double word boundary.
2534 unsigned OffsetDW = (Offset % 8) * 8;
2535 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2536 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2537 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002538
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002539 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2540 Shift;
2541 Offset += LoadSize;
2542 Alignment = std::min(Alignment, LoadSize);
2543 }
Jia Liubb481f82012-02-28 07:46:26 +00002544
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002545 RegsToPass.push_back(std::make_pair(*Reg, Val));
2546 return;
2547 }
2548 }
2549
Akira Hatanaka16040852011-11-15 18:42:25 +00002550 assert(MemCpySize && "MemCpySize must not be zero.");
2551
2552 // Create a fixed object on stack at offset LocMemOffset and copy
2553 // remainder of byval arg to it with memcpy.
2554 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2555 DAG.getConstant(Offset, PtrTy));
2556 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2557 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2558 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2559 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2560 /*isVolatile=*/false, /*AlwaysInline=*/false,
2561 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002562}
2563
Dan Gohman98ca4f22009-08-05 01:29:28 +00002564/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002565/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002566/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002567SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002568MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002569 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002570 SelectionDAG &DAG = CLI.DAG;
2571 DebugLoc &dl = CLI.DL;
2572 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2573 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2574 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2575 SDValue InChain = CLI.Chain;
2576 SDValue Callee = CLI.Callee;
2577 bool &isTailCall = CLI.IsTailCall;
2578 CallingConv::ID CallConv = CLI.CallConv;
2579 bool isVarArg = CLI.IsVarArg;
2580
Evan Cheng0c439eb2010-01-27 00:07:07 +00002581 // MIPs target does not yet support tail call optimization.
2582 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002583
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002584 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002585 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002586 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002587 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002588 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002589
2590 // Analyze operands of the call, assigning locations to each operand.
2591 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002592 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002593 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002594
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002595 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002596 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002597 else if (HasMips64)
2598 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002599 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002600 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002601
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002602 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002603 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2604
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002605 // Chain is the output chain of the last Load/Store or CopyToReg node.
2606 // ByValChain is the output chain of the last Memcpy node created for copying
2607 // byval arguments to the stack.
2608 SDValue Chain, CallSeqStart, ByValChain;
2609 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2610 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2611 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002612
Akira Hatanaka21afc632011-06-21 00:40:49 +00002613 // Get the frame index of the stack frame object that points to the location
2614 // of dynamically allocated area on the stack.
2615 int DynAllocFI = MipsFI->getDynAllocFI();
2616
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002617 // Update size of the maximum argument space.
2618 // For O32, a minimum of four words (16 bytes) of argument space is
2619 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002620 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002621 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2622
2623 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2624
2625 if (MaxCallFrameSize < NextStackOffset) {
2626 MipsFI->setMaxCallFrameSize(NextStackOffset);
2627
Akira Hatanaka21afc632011-06-21 00:40:49 +00002628 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2629 // allocated stack space. These offsets must be aligned to a boundary
2630 // determined by the stack alignment of the ABI.
2631 unsigned StackAlignment = TFL->getStackAlignment();
2632 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2633 StackAlignment * StackAlignment;
2634
Akira Hatanaka21afc632011-06-21 00:40:49 +00002635 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002636 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002637
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002638 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002639 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2640 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002641
Eric Christopher471e4222011-06-08 23:55:35 +00002642 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002643
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002644 // Walk the register/memloc assignments, inserting copies/loads.
2645 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002646 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002647 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002648 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002649 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2650
2651 // ByVal Arg.
2652 if (Flags.isByVal()) {
2653 assert(Flags.getByValSize() &&
2654 "ByVal args of size 0 should have been ignored by front-end.");
2655 if (IsO32)
2656 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2657 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2658 Subtarget->isLittle());
2659 else
2660 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002661 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002662 Subtarget->isLittle());
2663 continue;
2664 }
Jia Liubb481f82012-02-28 07:46:26 +00002665
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002666 // Promote the value if needed.
2667 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002668 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002669 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002670 if (VA.isRegLoc()) {
2671 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2672 (ValVT == MVT::f64 && LocVT == MVT::i64))
2673 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2674 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002675 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2676 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002677 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2678 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002679 if (!Subtarget->isLittle())
2680 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002681 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002682 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2683 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2684 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002685 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002686 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002687 }
2688 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002689 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002690 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002691 break;
2692 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002693 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002694 break;
2695 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002696 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002697 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002698 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002699
2700 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002701 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002702 if (VA.isRegLoc()) {
2703 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002704 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002705 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002706
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002707 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002708 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002709
Chris Lattnere0b12152008-03-17 06:57:02 +00002710 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002711 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002712 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002713 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002714
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002715 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002716 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002717 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002718 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002719 }
2720
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002721 // Extend range of indices of frame objects for outgoing arguments that were
2722 // created during this function call. Skip this step if no such objects were
2723 // created.
2724 if (LastFI)
2725 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2726
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002727 // If a memcpy has been created to copy a byval arg to a stack, replace the
2728 // chain input of CallSeqStart with ByValChain.
2729 if (InChain != ByValChain)
2730 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2731 NextStackOffsetVal);
2732
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002733 // Transform all store nodes into one single node because all store
2734 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002735 if (!MemOpChains.empty())
2736 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002737 &MemOpChains[0], MemOpChains.size());
2738
Bill Wendling056292f2008-09-16 21:48:12 +00002739 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002740 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2741 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002742 unsigned char OpFlag;
2743 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002744 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002745 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002746
2747 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002748 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2749 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2750 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2751 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2752 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002753 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002754 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002755 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002756 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002757 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2758 getPointerTy(), 0, OpFlag);
2759 }
2760
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002761 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002762 }
2763 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002764 if (IsN64 || (!IsO32 && IsPIC))
2765 OpFlag = MipsII::MO_GOT_DISP;
2766 else if (!IsPIC) // !N64 && static
2767 OpFlag = MipsII::MO_NO_FLAG;
2768 else // O32 & PIC
2769 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002770 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2771 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002772 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002773 }
2774
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002775 SDValue InFlag;
2776
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002777 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002778 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002779 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002780 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002781 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2782 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002783 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2784 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002785 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002786
2787 // Use GOT+LO if callee has internal linkage.
2788 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002789 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2790 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002791 } else
2792 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002793 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002794 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002795
Jia Liubb481f82012-02-28 07:46:26 +00002796 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002797 // -reloction-model=pic or it is an indirect call.
2798 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002799 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002800 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2801 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002802 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002803 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002804 }
Bill Wendling056292f2008-09-16 21:48:12 +00002805
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002806 // Insert node "GP copy globalreg" before call to function.
2807 // Lazy-binding stubs require GP to point to the GOT.
2808 if (IsPICCall) {
2809 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2810 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2811 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2812 }
2813
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002814 // Build a sequence of copy-to-reg nodes chained together with token
2815 // chain and flag operands which copy the outgoing args into registers.
2816 // The InFlag in necessary since all emitted instructions must be
2817 // stuck together.
2818 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2819 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2820 RegsToPass[i].second, InFlag);
2821 InFlag = Chain.getValue(1);
2822 }
2823
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002824 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002825 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002826 //
2827 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002828 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002829 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002830 Ops.push_back(Chain);
2831 Ops.push_back(Callee);
2832
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002833 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002834 // known live into the call.
2835 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2836 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2837 RegsToPass[i].second.getValueType()));
2838
Akira Hatanakab2930b92012-03-01 22:27:29 +00002839 // Add a register mask operand representing the call-preserved registers.
2840 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2841 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2842 assert(Mask && "Missing call preserved mask for calling convention");
2843 Ops.push_back(DAG.getRegisterMask(Mask));
2844
Gabor Greifba36cb52008-08-28 21:40:38 +00002845 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002846 Ops.push_back(InFlag);
2847
Dale Johannesen33c960f2009-02-04 20:06:27 +00002848 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002849 InFlag = Chain.getValue(1);
2850
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002851 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002852 Chain = DAG.getCALLSEQ_END(Chain,
2853 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002854 DAG.getIntPtrConstant(0, true), InFlag);
2855 InFlag = Chain.getValue(1);
2856
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002857 // Handle result values, copying them out of physregs into vregs that we
2858 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002859 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2860 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002861}
2862
Dan Gohman98ca4f22009-08-05 01:29:28 +00002863/// LowerCallResult - Lower the result values of a call into the
2864/// appropriate copies out of appropriate physical registers.
2865SDValue
2866MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002867 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002868 const SmallVectorImpl<ISD::InputArg> &Ins,
2869 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002870 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002871 // Assign locations to each value returned by this call.
2872 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002873 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2874 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002875
Dan Gohman98ca4f22009-08-05 01:29:28 +00002876 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002877
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002878 // Copy all of the result registers out of their specified physreg.
2879 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002880 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002881 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002882 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002883 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002884 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002885
Dan Gohman98ca4f22009-08-05 01:29:28 +00002886 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002887}
2888
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002889//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002890// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002891//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002892static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2893 std::vector<SDValue>& OutChains,
2894 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002895 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2896 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002897 unsigned LocMem = VA.getLocMemOffset();
2898 unsigned FirstWord = LocMem / 4;
2899
2900 // copy register A0 - A3 to frame object
2901 for (unsigned i = 0; i < NumWords; ++i) {
2902 unsigned CurWord = FirstWord + i;
2903 if (CurWord >= O32IntRegsSize)
2904 break;
2905
2906 unsigned SrcReg = O32IntRegs[CurWord];
Craig Topper420761a2012-04-20 07:30:17 +00002907 unsigned Reg = AddLiveIn(MF, SrcReg, &Mips::CPURegsRegClass);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002908 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2909 DAG.getConstant(i * 4, MVT::i32));
2910 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002911 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2912 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002913 OutChains.push_back(Store);
2914 }
2915}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002916
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002917// Create frame object on stack and copy registers used for byval passing to it.
2918static unsigned
2919CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2920 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2921 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2922 MachineFrameInfo *MFI, bool IsRegLoc,
2923 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002924 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002925 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002926 int FOOffset; // Frame object offset from virtual frame pointer.
2927
2928 if (IsRegLoc) {
2929 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2930 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002931 }
2932 else
2933 FOOffset = VA.getLocMemOffset();
2934
2935 // Create frame object.
2936 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2937 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2938 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2939 InVals.push_back(FIN);
2940
2941 // Copy arg registers.
2942 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2943 ++Reg, ++I) {
Craig Topper420761a2012-04-20 07:30:17 +00002944 unsigned VReg = AddLiveIn(MF, *Reg, &Mips::CPU64RegsRegClass);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002945 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2946 DAG.getConstant(I * 8, PtrTy));
2947 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002948 StorePtr, MachinePointerInfo(FuncArg, I * 8),
2949 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002950 OutChains.push_back(Store);
2951 }
Jia Liubb481f82012-02-28 07:46:26 +00002952
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002953 return LastFI;
2954}
2955
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002956/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002957/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002958SDValue
2959MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002960 CallingConv::ID CallConv,
2961 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002962 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002963 DebugLoc dl, SelectionDAG &DAG,
2964 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002965 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002966 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002967 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002968 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002969
Dan Gohman1e93df62010-04-17 14:41:14 +00002970 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002971
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002972 // Used with vargs to acumulate store chains.
2973 std::vector<SDValue> OutChains;
2974
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002975 // Assign locations to all of the incoming arguments.
2976 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002977 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002978 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002979
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002980 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002981 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002982 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002983 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002984
Akira Hatanakab4549e12012-03-27 03:13:56 +00002985 Function::const_arg_iterator FuncArg =
2986 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00002987 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002988
Akira Hatanakab4549e12012-03-27 03:13:56 +00002989 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002990 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002991 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002992 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2993 bool IsRegLoc = VA.isRegLoc();
2994
2995 if (Flags.isByVal()) {
2996 assert(Flags.getByValSize() &&
2997 "ByVal args of size 0 should have been ignored by front-end.");
2998 if (IsO32) {
2999 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
3000 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
3001 true);
3002 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
3003 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00003004 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
3005 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003006 } else // N32/64
3007 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
3008 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00003009 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003010 continue;
3011 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003012
3013 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003014 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003015 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003016 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003017 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003018
Owen Anderson825b72b2009-08-11 20:47:22 +00003019 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003020 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003021 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003022 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003023 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003024 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003025 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003026 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003027 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003028 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003029
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003030 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003031 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003032 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003033 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003034
3035 // If this is an 8 or 16-bit value, it has been passed promoted
3036 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003037 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003038 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003039 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003040 if (VA.getLocInfo() == CCValAssign::SExt)
3041 Opcode = ISD::AssertSext;
3042 else if (VA.getLocInfo() == CCValAssign::ZExt)
3043 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003044 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003045 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003046 DAG.getValueType(ValVT));
3047 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003048 }
3049
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003050 // Handle floating point arguments passed in integer registers.
3051 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3052 (RegVT == MVT::i64 && ValVT == MVT::f64))
3053 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3054 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3055 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3056 getNextIntArgReg(ArgReg), RC);
3057 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3058 if (!Subtarget->isLittle())
3059 std::swap(ArgValue, ArgValue2);
3060 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3061 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003062 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003063
Dan Gohman98ca4f22009-08-05 01:29:28 +00003064 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003065 } else { // VA.isRegLoc()
3066
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003067 // sanity check
3068 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003069
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003070 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003071 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003072 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003073
3074 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00003075 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003076 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00003077 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003078 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003079 }
3080 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003081
3082 // The mips ABIs for returning structs by value requires that we copy
3083 // the sret argument into $v0 for the return. Save the argument into
3084 // a virtual register so that we can access it from the return points.
3085 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3086 unsigned Reg = MipsFI->getSRetReturnReg();
3087 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003088 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003089 MipsFI->setSRetReturnReg(Reg);
3090 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003091 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003092 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003093 }
3094
Akira Hatanakabad53f42011-11-14 19:01:09 +00003095 if (isVarArg) {
3096 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00003097 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003098 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
3099 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper420761a2012-04-20 07:30:17 +00003100 const TargetRegisterClass *RC = IsO32 ?
3101 (const TargetRegisterClass*)&Mips::CPURegsRegClass :
3102 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003103 unsigned RegSize = RC->getSize();
3104 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
3105
3106 // Offset of the first variable argument from stack pointer.
3107 int FirstVaArgOffset;
3108
3109 if (IsO32 || (Idx == NumOfRegs)) {
3110 FirstVaArgOffset =
3111 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
3112 } else
3113 FirstVaArgOffset = RegSlotOffset;
3114
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003115 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00003116 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00003117 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003118 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00003119
Akira Hatanakabad53f42011-11-14 19:01:09 +00003120 // Copy the integer registers that have not been used for argument passing
3121 // to the argument register save area. For O32, the save area is allocated
3122 // in the caller's stack frame, while for N32/64, it is allocated in the
3123 // callee's stack frame.
3124 for (int StackOffset = RegSlotOffset;
3125 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
3126 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
3127 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
3128 MVT::getIntegerVT(RegSize * 8));
3129 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003130 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
3131 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00003132 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003133 }
3134 }
3135
Akira Hatanaka43299772011-05-20 23:22:14 +00003136 MipsFI->setLastInArgFI(LastFI);
3137
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003138 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003139 // the size of Ins and InVals. This only happens when on varg functions
3140 if (!OutChains.empty()) {
3141 OutChains.push_back(Chain);
3142 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3143 &OutChains[0], OutChains.size());
3144 }
3145
Dan Gohman98ca4f22009-08-05 01:29:28 +00003146 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003147}
3148
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003149//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003150// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003151//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003152
Dan Gohman98ca4f22009-08-05 01:29:28 +00003153SDValue
3154MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003155 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003156 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003157 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003158 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003159
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003160 // CCValAssign - represent the assignment of
3161 // the return value to a location
3162 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003163
3164 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003165 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3166 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003167
Dan Gohman98ca4f22009-08-05 01:29:28 +00003168 // Analize return values.
3169 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003170
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003171 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003172 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003173 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003174 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003175 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003176 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003177 }
3178
Dan Gohman475871a2008-07-27 21:46:04 +00003179 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003180
3181 // Copy the result values into the output registers.
3182 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3183 CCValAssign &VA = RVLocs[i];
3184 assert(VA.isRegLoc() && "Can only return in registers!");
3185
Akira Hatanaka82099682011-12-19 19:52:25 +00003186 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003187
3188 // guarantee that all emitted copies are
3189 // stuck together, avoiding something bad
3190 Flag = Chain.getValue(1);
3191 }
3192
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003193 // The mips ABIs for returning structs by value requires that we copy
3194 // the sret argument into $v0 for the return. We saved the argument into
3195 // a virtual register in the entry block, so now we copy the value out
3196 // and into $v0.
3197 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3198 MachineFunction &MF = DAG.getMachineFunction();
3199 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3200 unsigned Reg = MipsFI->getSRetReturnReg();
3201
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003202 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003203 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003204 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003205
Dale Johannesena05dca42009-02-04 23:02:30 +00003206 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003207 Flag = Chain.getValue(1);
3208 }
3209
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003210 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003211 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003212 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003214 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003215 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00003216 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003217}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003218
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003219//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003220// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003221//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003222
3223/// getConstraintType - Given a constraint letter, return the type of
3224/// constraint it is for this target.
3225MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003226getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003227{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003228 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003229 // GCC config/mips/constraints.md
3230 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003231 // 'd' : An address register. Equivalent to r
3232 // unless generating MIPS16 code.
3233 // 'y' : Equivalent to r; retained for
3234 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003235 // 'c' : A register suitable for use in an indirect
3236 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003237 // 'l' : The lo register. 1 word storage.
3238 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003239 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003240 switch (Constraint[0]) {
3241 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003242 case 'd':
3243 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003244 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003245 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003246 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003247 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003248 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003249 }
3250 }
3251 return TargetLowering::getConstraintType(Constraint);
3252}
3253
John Thompson44ab89e2010-10-29 17:29:13 +00003254/// Examine constraint type and operand type and determine a weight value.
3255/// This object must already have been set up with the operand type
3256/// and the current alternative constraint selected.
3257TargetLowering::ConstraintWeight
3258MipsTargetLowering::getSingleConstraintMatchWeight(
3259 AsmOperandInfo &info, const char *constraint) const {
3260 ConstraintWeight weight = CW_Invalid;
3261 Value *CallOperandVal = info.CallOperandVal;
3262 // If we don't have a value, we can't do a match,
3263 // but allow it at the lowest weight.
3264 if (CallOperandVal == NULL)
3265 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003266 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003267 // Look at the constraint type.
3268 switch (*constraint) {
3269 default:
3270 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3271 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003272 case 'd':
3273 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003274 if (type->isIntegerTy())
3275 weight = CW_Register;
3276 break;
3277 case 'f':
3278 if (type->isFloatTy())
3279 weight = CW_Register;
3280 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003281 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003282 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003283 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003284 if (type->isIntegerTy())
3285 weight = CW_SpecificReg;
3286 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003287 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003288 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003289 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003290 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003291 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003292 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003293 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003294 if (isa<ConstantInt>(CallOperandVal))
3295 weight = CW_Constant;
3296 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003297 }
3298 return weight;
3299}
3300
Eric Christopher38d64262011-06-29 19:33:04 +00003301/// Given a register class constraint, like 'r', if this corresponds directly
3302/// to an LLVM register class, return a register of 0 and the register class
3303/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003304std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003305getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003306{
3307 if (Constraint.size() == 1) {
3308 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003309 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3310 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003311 case 'r':
Eric Christopher3ccbd472012-05-07 03:13:16 +00003312 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8)
Craig Topper420761a2012-04-20 07:30:17 +00003313 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003314 if (VT == MVT::i64 && HasMips64)
3315 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3316 // This will generate an error message
3317 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003318 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003320 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003321 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3322 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003323 return std::make_pair(0U, &Mips::FGR64RegClass);
3324 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003325 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003326 break;
3327 case 'c': // register suitable for indirect jump
3328 if (VT == MVT::i32)
3329 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3330 assert(VT == MVT::i64 && "Unexpected type.");
3331 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003332 case 'l': // register suitable for indirect jump
3333 if (VT == MVT::i32)
3334 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3335 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003336 case 'x': // register suitable for indirect jump
3337 // Fixme: Not triggering the use of both hi and low
3338 // This will generate an error message
3339 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003340 }
3341 }
3342 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3343}
3344
Eric Christopher50ab0392012-05-07 03:13:32 +00003345/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3346/// vector. If it is invalid, don't add anything to Ops.
3347void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3348 std::string &Constraint,
3349 std::vector<SDValue>&Ops,
3350 SelectionDAG &DAG) const {
3351 SDValue Result(0, 0);
3352
3353 // Only support length 1 constraints for now.
3354 if (Constraint.length() > 1) return;
3355
3356 char ConstraintLetter = Constraint[0];
3357 switch (ConstraintLetter) {
3358 default: break; // This will fall through to the generic implementation
3359 case 'I': // Signed 16 bit constant
3360 // If this fails, the parent routine will give an error
3361 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3362 EVT Type = Op.getValueType();
3363 int64_t Val = C->getSExtValue();
3364 if (isInt<16>(Val)) {
3365 Result = DAG.getTargetConstant(Val, Type);
3366 break;
3367 }
3368 }
3369 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003370 case 'J': // integer zero
3371 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3372 EVT Type = Op.getValueType();
3373 int64_t Val = C->getZExtValue();
3374 if (Val == 0) {
3375 Result = DAG.getTargetConstant(0, Type);
3376 break;
3377 }
3378 }
3379 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003380 case 'K': // unsigned 16 bit immediate
3381 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3382 EVT Type = Op.getValueType();
3383 uint64_t Val = (uint64_t)C->getZExtValue();
3384 if (isUInt<16>(Val)) {
3385 Result = DAG.getTargetConstant(Val, Type);
3386 break;
3387 }
3388 }
3389 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003390 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3391 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3392 EVT Type = Op.getValueType();
3393 int64_t Val = C->getSExtValue();
3394 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3395 Result = DAG.getTargetConstant(Val, Type);
3396 break;
3397 }
3398 }
3399 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003400 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3401 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3402 EVT Type = Op.getValueType();
3403 int64_t Val = C->getSExtValue();
3404 if ((Val >= -65535) && (Val <= -1)) {
3405 Result = DAG.getTargetConstant(Val, Type);
3406 break;
3407 }
3408 }
3409 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003410 case 'O': // signed 15 bit immediate
3411 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3412 EVT Type = Op.getValueType();
3413 int64_t Val = C->getSExtValue();
3414 if ((isInt<15>(Val))) {
3415 Result = DAG.getTargetConstant(Val, Type);
3416 break;
3417 }
3418 }
3419 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003420 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3421 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3422 EVT Type = Op.getValueType();
3423 int64_t Val = C->getSExtValue();
3424 if ((Val <= 65535) && (Val >= 1)) {
3425 Result = DAG.getTargetConstant(Val, Type);
3426 break;
3427 }
3428 }
3429 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003430 }
3431
3432 if (Result.getNode()) {
3433 Ops.push_back(Result);
3434 return;
3435 }
3436
3437 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3438}
3439
Dan Gohman6520e202008-10-18 02:06:02 +00003440bool
3441MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3442 // The Mips target isn't yet aware of offsets.
3443 return false;
3444}
Evan Chengeb2f9692009-10-27 19:56:55 +00003445
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003446bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3447 if (VT != MVT::f32 && VT != MVT::f64)
3448 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003449 if (Imm.isNegZero())
3450 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003451 return Imm.isZero();
3452}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003453
3454unsigned MipsTargetLowering::getJumpTableEncoding() const {
3455 if (IsN64)
3456 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003457
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003458 return TargetLowering::getJumpTableEncoding();
3459}