blob: 5162bc5c77915191fcb3409a1f15794c5eb02843 [file] [log] [blame]
Dan Gohman1adf1b02008-08-19 21:45:35 +00001//===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the X86-specific support for the FastISel class. Much
11// of the target-specific code is generated by tablegen in the file
12// X86GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86.h"
Evan Cheng8b19e562008-09-03 06:44:39 +000017#include "X86InstrBuilder.h"
Evan Cheng88e30412008-09-03 01:04:47 +000018#include "X86RegisterInfo.h"
19#include "X86Subtarget.h"
Dan Gohman22bb3112008-08-22 00:20:26 +000020#include "X86TargetMachine.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000021#include "llvm/CallingConv.h"
Dan Gohman6e3f05f2008-09-04 23:26:51 +000022#include "llvm/DerivedTypes.h"
Dan Gohmane9865942009-02-23 22:03:08 +000023#include "llvm/GlobalVariable.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000024#include "llvm/Instructions.h"
Chris Lattnera9a42252009-04-12 07:36:01 +000025#include "llvm/IntrinsicInst.h"
Jay Foad562b84b2011-04-11 09:35:34 +000026#include "llvm/Operator.h"
Dan Gohman84023e02010-07-10 09:00:22 +000027#include "llvm/CodeGen/Analysis.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000028#include "llvm/CodeGen/FastISel.h"
Dan Gohmana4160c32010-07-07 16:29:44 +000029#include "llvm/CodeGen/FunctionLoweringInfo.h"
Owen Anderson95267a12008-09-05 00:06:23 +000030#include "llvm/CodeGen/MachineConstantPool.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Owen Anderson667d8f72008-08-29 17:45:56 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000033#include "llvm/Support/CallSite.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Dan Gohman35893082008-09-18 23:23:44 +000035#include "llvm/Support/GetElementPtrTypeIterator.h"
Evan Cheng381993f2010-01-27 00:00:57 +000036#include "llvm/Target/TargetOptions.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000037using namespace llvm;
38
Chris Lattner087fcf32009-03-08 18:44:31 +000039namespace {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000040
Evan Chengc3f44b02008-09-03 00:03:49 +000041class X86FastISel : public FastISel {
42 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
43 /// make the right decision when generating code for different targets.
44 const X86Subtarget *Subtarget;
Evan Chengf3d4efe2008-09-07 09:09:33 +000045
46 /// StackPtr - Register used as the stack pointer.
47 ///
48 unsigned StackPtr;
49
Wesley Peckbf17cfa2010-11-23 03:31:01 +000050 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
Evan Chengf3d4efe2008-09-07 09:09:33 +000051 /// floating point ops.
52 /// When SSE is available, use it for f32 operations.
53 /// When SSE2 is available, use it for f64 operations.
54 bool X86ScalarSSEf64;
55 bool X86ScalarSSEf32;
56
Evan Cheng8b19e562008-09-03 06:44:39 +000057public:
Dan Gohmana4160c32010-07-07 16:29:44 +000058 explicit X86FastISel(FunctionLoweringInfo &funcInfo) : FastISel(funcInfo) {
Evan Cheng88e30412008-09-03 01:04:47 +000059 Subtarget = &TM.getSubtarget<X86Subtarget>();
Evan Chengf3d4efe2008-09-07 09:09:33 +000060 StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
61 X86ScalarSSEf64 = Subtarget->hasSSE2();
62 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng88e30412008-09-03 01:04:47 +000063 }
Evan Chengc3f44b02008-09-03 00:03:49 +000064
Dan Gohman46510a72010-04-15 01:51:59 +000065 virtual bool TargetSelectInstruction(const Instruction *I);
Evan Chengc3f44b02008-09-03 00:03:49 +000066
Chris Lattnerbeac75d2010-09-05 02:18:34 +000067 /// TryToFoldLoad - The specified machine instr operand is a vreg, and that
68 /// vreg is being provided by the specified load instruction. If possible,
69 /// try to fold the load as an operand to the instruction, returning true if
70 /// possible.
71 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
72 const LoadInst *LI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000073
Dan Gohman1adf1b02008-08-19 21:45:35 +000074#include "X86GenFastISel.inc"
Evan Cheng8b19e562008-09-03 06:44:39 +000075
76private:
Dan Gohman46510a72010-04-15 01:51:59 +000077 bool X86FastEmitCompare(const Value *LHS, const Value *RHS, EVT VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000078
Owen Andersone50ed302009-08-10 22:56:29 +000079 bool X86FastEmitLoad(EVT VT, const X86AddressMode &AM, unsigned &RR);
Evan Cheng0de588f2008-09-05 21:00:03 +000080
Chris Lattnerb44101c2011-04-19 05:09:50 +000081 bool X86FastEmitStore(EVT VT, const Value *Val, const X86AddressMode &AM);
82 bool X86FastEmitStore(EVT VT, unsigned Val, const X86AddressMode &AM);
Evan Cheng24e3a902008-09-08 06:35:17 +000083
Owen Andersone50ed302009-08-10 22:56:29 +000084 bool X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
Evan Cheng24e3a902008-09-08 06:35:17 +000085 unsigned &ResultReg);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000086
Dan Gohman46510a72010-04-15 01:51:59 +000087 bool X86SelectAddress(const Value *V, X86AddressMode &AM);
88 bool X86SelectCallAddress(const Value *V, X86AddressMode &AM);
Dan Gohman0586d912008-09-10 20:11:02 +000089
Dan Gohman46510a72010-04-15 01:51:59 +000090 bool X86SelectLoad(const Instruction *I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000091
Dan Gohman46510a72010-04-15 01:51:59 +000092 bool X86SelectStore(const Instruction *I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +000093
Dan Gohman84023e02010-07-10 09:00:22 +000094 bool X86SelectRet(const Instruction *I);
95
Dan Gohman46510a72010-04-15 01:51:59 +000096 bool X86SelectCmp(const Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +000097
Dan Gohman46510a72010-04-15 01:51:59 +000098 bool X86SelectZExt(const Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +000099
Dan Gohman46510a72010-04-15 01:51:59 +0000100 bool X86SelectBranch(const Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000101
Dan Gohman46510a72010-04-15 01:51:59 +0000102 bool X86SelectShift(const Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000103
Dan Gohman46510a72010-04-15 01:51:59 +0000104 bool X86SelectSelect(const Instruction *I);
Evan Cheng0de588f2008-09-05 21:00:03 +0000105
Dan Gohman46510a72010-04-15 01:51:59 +0000106 bool X86SelectTrunc(const Instruction *I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000107
Dan Gohman46510a72010-04-15 01:51:59 +0000108 bool X86SelectFPExt(const Instruction *I);
109 bool X86SelectFPTrunc(const Instruction *I);
Dan Gohman78efce62008-09-10 21:02:08 +0000110
Dan Gohman46510a72010-04-15 01:51:59 +0000111 bool X86VisitIntrinsicCall(const IntrinsicInst &I);
112 bool X86SelectCall(const Instruction *I);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000113
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000114 const X86InstrInfo *getInstrInfo() const {
Dan Gohman97135e12008-09-26 19:15:30 +0000115 return getTargetMachine()->getInstrInfo();
116 }
117 const X86TargetMachine *getTargetMachine() const {
118 return static_cast<const X86TargetMachine *>(&TM);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000119 }
120
Dan Gohman46510a72010-04-15 01:51:59 +0000121 unsigned TargetMaterializeConstant(const Constant *C);
Dan Gohman0586d912008-09-10 20:11:02 +0000122
Dan Gohman46510a72010-04-15 01:51:59 +0000123 unsigned TargetMaterializeAlloca(const AllocaInst *C);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000124
Eli Friedman2790ba82011-04-27 22:41:55 +0000125 unsigned TargetMaterializeFloatZero(const ConstantFP *CF);
126
Evan Chengf3d4efe2008-09-07 09:09:33 +0000127 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
128 /// computed in an SSE register, not on the X87 floating point stack.
Owen Andersone50ed302009-08-10 22:56:29 +0000129 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
131 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Evan Chengf3d4efe2008-09-07 09:09:33 +0000132 }
133
Duncan Sands1440e8b2010-11-03 11:35:31 +0000134 bool isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1 = false);
Eli Friedmand5089a92011-04-27 01:45:07 +0000135
Eli Friedmanc0883452011-05-20 22:21:04 +0000136 bool IsMemcpySmall(uint64_t Len);
137
Eli Friedmand5089a92011-04-27 01:45:07 +0000138 bool TryEmitSmallMemcpy(X86AddressMode DestAM,
139 X86AddressMode SrcAM, uint64_t Len);
Evan Chengc3f44b02008-09-03 00:03:49 +0000140};
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000141
Chris Lattner087fcf32009-03-08 18:44:31 +0000142} // end anonymous namespace.
Dan Gohman99b21822008-08-28 23:21:34 +0000143
Duncan Sands1440e8b2010-11-03 11:35:31 +0000144bool X86FastISel::isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1) {
145 EVT evt = TLI.getValueType(Ty, /*HandleUnknown=*/true);
146 if (evt == MVT::Other || !evt.isSimple())
Evan Chengf3d4efe2008-09-07 09:09:33 +0000147 // Unhandled type. Halt "fast" selection and bail.
148 return false;
Duncan Sands1440e8b2010-11-03 11:35:31 +0000149
150 VT = evt.getSimpleVT();
Dan Gohman9b66d732008-09-30 00:48:39 +0000151 // For now, require SSE/SSE2 for performing floating-point operations,
152 // since x87 requires additional work.
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 if (VT == MVT::f64 && !X86ScalarSSEf64)
Dan Gohman9b66d732008-09-30 00:48:39 +0000154 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 if (VT == MVT::f32 && !X86ScalarSSEf32)
Dan Gohman9b66d732008-09-30 00:48:39 +0000156 return false;
157 // Similarly, no f80 support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 if (VT == MVT::f80)
Dan Gohman9b66d732008-09-30 00:48:39 +0000159 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000160 // We only handle legal types. For example, on x86-32 the instruction
161 // selector contains all of the 64-bit instructions from x86-64,
162 // under the assumption that i64 won't be used if the target doesn't
163 // support it.
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000165}
166
167#include "X86GenCallingConv.inc"
168
Evan Cheng0de588f2008-09-05 21:00:03 +0000169/// X86FastEmitLoad - Emit a machine instruction to load a value of type VT.
Evan Chengf3d4efe2008-09-07 09:09:33 +0000170/// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV.
Evan Cheng0de588f2008-09-05 21:00:03 +0000171/// Return true and the result register by reference if it is possible.
Owen Andersone50ed302009-08-10 22:56:29 +0000172bool X86FastISel::X86FastEmitLoad(EVT VT, const X86AddressMode &AM,
Evan Cheng0de588f2008-09-05 21:00:03 +0000173 unsigned &ResultReg) {
174 // Get opcode and regclass of the output for the given load instruction.
175 unsigned Opc = 0;
176 const TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000178 default: return false;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000179 case MVT::i1:
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 case MVT::i8:
Evan Cheng0de588f2008-09-05 21:00:03 +0000181 Opc = X86::MOV8rm;
182 RC = X86::GR8RegisterClass;
183 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 case MVT::i16:
Evan Cheng0de588f2008-09-05 21:00:03 +0000185 Opc = X86::MOV16rm;
186 RC = X86::GR16RegisterClass;
187 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 case MVT::i32:
Evan Cheng0de588f2008-09-05 21:00:03 +0000189 Opc = X86::MOV32rm;
190 RC = X86::GR32RegisterClass;
191 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 case MVT::i64:
Evan Cheng0de588f2008-09-05 21:00:03 +0000193 // Must be in x86-64 mode.
194 Opc = X86::MOV64rm;
195 RC = X86::GR64RegisterClass;
196 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 case MVT::f32:
Evan Cheng0de588f2008-09-05 21:00:03 +0000198 if (Subtarget->hasSSE1()) {
199 Opc = X86::MOVSSrm;
200 RC = X86::FR32RegisterClass;
201 } else {
202 Opc = X86::LD_Fp32m;
203 RC = X86::RFP32RegisterClass;
204 }
205 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 case MVT::f64:
Evan Cheng0de588f2008-09-05 21:00:03 +0000207 if (Subtarget->hasSSE2()) {
208 Opc = X86::MOVSDrm;
209 RC = X86::FR64RegisterClass;
210 } else {
211 Opc = X86::LD_Fp64m;
212 RC = X86::RFP64RegisterClass;
213 }
214 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +0000216 // No f80 support yet.
217 return false;
Evan Cheng0de588f2008-09-05 21:00:03 +0000218 }
219
220 ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +0000221 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
222 DL, TII.get(Opc), ResultReg), AM);
Evan Cheng0de588f2008-09-05 21:00:03 +0000223 return true;
224}
225
Evan Chengf3d4efe2008-09-07 09:09:33 +0000226/// X86FastEmitStore - Emit a machine instruction to store a value Val of
227/// type VT. The address is either pre-computed, consisted of a base ptr, Ptr
228/// and a displacement offset, or a GlobalAddress,
Evan Cheng0de588f2008-09-05 21:00:03 +0000229/// i.e. V. Return true if it is possible.
230bool
Chris Lattnerb44101c2011-04-19 05:09:50 +0000231X86FastISel::X86FastEmitStore(EVT VT, unsigned Val, const X86AddressMode &AM) {
Dan Gohman863890e2008-09-08 16:31:35 +0000232 // Get opcode and regclass of the output for the given store instruction.
Evan Cheng0de588f2008-09-05 21:00:03 +0000233 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 switch (VT.getSimpleVT().SimpleTy) {
235 case MVT::f80: // No f80 support yet.
Evan Cheng0de588f2008-09-05 21:00:03 +0000236 default: return false;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000237 case MVT::i1: {
238 // Mask out all but lowest bit.
239 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
Dan Gohman84023e02010-07-10 09:00:22 +0000240 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000241 TII.get(X86::AND8ri), AndResult).addReg(Val).addImm(1);
242 Val = AndResult;
243 }
244 // FALLTHROUGH, handling i1 as i8.
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 case MVT::i8: Opc = X86::MOV8mr; break;
246 case MVT::i16: Opc = X86::MOV16mr; break;
247 case MVT::i32: Opc = X86::MOV32mr; break;
248 case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode.
249 case MVT::f32:
Chris Lattner438949a2008-10-15 05:30:52 +0000250 Opc = Subtarget->hasSSE1() ? X86::MOVSSmr : X86::ST_Fp32m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000251 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 case MVT::f64:
Chris Lattner438949a2008-10-15 05:30:52 +0000253 Opc = Subtarget->hasSSE2() ? X86::MOVSDmr : X86::ST_Fp64m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000254 break;
Evan Cheng0de588f2008-09-05 21:00:03 +0000255 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000256
Dan Gohman84023e02010-07-10 09:00:22 +0000257 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
258 DL, TII.get(Opc)), AM).addReg(Val);
Evan Cheng0de588f2008-09-05 21:00:03 +0000259 return true;
260}
261
Dan Gohman46510a72010-04-15 01:51:59 +0000262bool X86FastISel::X86FastEmitStore(EVT VT, const Value *Val,
Chris Lattner438949a2008-10-15 05:30:52 +0000263 const X86AddressMode &AM) {
264 // Handle 'null' like i32/i64 0.
265 if (isa<ConstantPointerNull>(Val))
Owen Anderson1d0be152009-08-13 21:58:54 +0000266 Val = Constant::getNullValue(TD.getIntPtrType(Val->getContext()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000267
Chris Lattner438949a2008-10-15 05:30:52 +0000268 // If this is a store of a simple constant, fold the constant into the store.
Dan Gohman46510a72010-04-15 01:51:59 +0000269 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
Chris Lattner438949a2008-10-15 05:30:52 +0000270 unsigned Opc = 0;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000271 bool Signed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner438949a2008-10-15 05:30:52 +0000273 default: break;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000274 case MVT::i1: Signed = false; // FALLTHROUGH to handle as i8.
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 case MVT::i8: Opc = X86::MOV8mi; break;
276 case MVT::i16: Opc = X86::MOV16mi; break;
277 case MVT::i32: Opc = X86::MOV32mi; break;
278 case MVT::i64:
Chris Lattner438949a2008-10-15 05:30:52 +0000279 // Must be a 32-bit sign extended value.
280 if ((int)CI->getSExtValue() == CI->getSExtValue())
281 Opc = X86::MOV64mi32;
282 break;
283 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000284
Chris Lattner438949a2008-10-15 05:30:52 +0000285 if (Opc) {
Dan Gohman84023e02010-07-10 09:00:22 +0000286 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
287 DL, TII.get(Opc)), AM)
John McCall795ee9d2010-04-06 23:35:53 +0000288 .addImm(Signed ? (uint64_t) CI->getSExtValue() :
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000289 CI->getZExtValue());
Chris Lattner438949a2008-10-15 05:30:52 +0000290 return true;
291 }
292 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000293
Chris Lattner438949a2008-10-15 05:30:52 +0000294 unsigned ValReg = getRegForValue(Val);
295 if (ValReg == 0)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000296 return false;
297
Chris Lattner438949a2008-10-15 05:30:52 +0000298 return X86FastEmitStore(VT, ValReg, AM);
299}
300
Evan Cheng24e3a902008-09-08 06:35:17 +0000301/// X86FastEmitExtend - Emit a machine instruction to extend a value Src of
302/// type SrcVT to type DstVT using the specified extension opcode Opc (e.g.
303/// ISD::SIGN_EXTEND).
Owen Andersone50ed302009-08-10 22:56:29 +0000304bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT,
305 unsigned Src, EVT SrcVT,
Evan Cheng24e3a902008-09-08 06:35:17 +0000306 unsigned &ResultReg) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000307 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
308 Src, /*TODO: Kill=*/false);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000309
Owen Andersonac34a002008-09-11 19:44:55 +0000310 if (RR != 0) {
311 ResultReg = RR;
312 return true;
313 } else
314 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +0000315}
316
Dan Gohman0586d912008-09-10 20:11:02 +0000317/// X86SelectAddress - Attempt to fill in an address from the given value.
318///
Dan Gohman46510a72010-04-15 01:51:59 +0000319bool X86FastISel::X86SelectAddress(const Value *V, X86AddressMode &AM) {
320 const User *U = NULL;
Dan Gohman35893082008-09-18 23:23:44 +0000321 unsigned Opcode = Instruction::UserOp1;
Dan Gohman46510a72010-04-15 01:51:59 +0000322 if (const Instruction *I = dyn_cast<Instruction>(V)) {
Dan Gohmanea9f1512010-06-18 20:44:47 +0000323 // Don't walk into other basic blocks; it's possible we haven't
324 // visited them yet, so the instructions may not yet be assigned
325 // virtual registers.
Dan Gohman742bf872010-11-16 22:43:23 +0000326 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(V)) ||
327 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
328 Opcode = I->getOpcode();
329 U = I;
330 }
Dan Gohman46510a72010-04-15 01:51:59 +0000331 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
Dan Gohman35893082008-09-18 23:23:44 +0000332 Opcode = C->getOpcode();
333 U = C;
334 }
Dan Gohman0586d912008-09-10 20:11:02 +0000335
Chris Lattner868ee942010-06-15 19:08:40 +0000336 if (const PointerType *Ty = dyn_cast<PointerType>(V->getType()))
337 if (Ty->getAddressSpace() > 255)
Dan Gohman1415a602010-06-18 20:45:41 +0000338 // Fast instruction selection doesn't support the special
339 // address spaces.
Chris Lattner868ee942010-06-15 19:08:40 +0000340 return false;
341
Dan Gohman35893082008-09-18 23:23:44 +0000342 switch (Opcode) {
343 default: break;
344 case Instruction::BitCast:
345 // Look past bitcasts.
Chris Lattner0aa43de2009-07-10 05:33:42 +0000346 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman35893082008-09-18 23:23:44 +0000347
348 case Instruction::IntToPtr:
349 // Look past no-op inttoptrs.
350 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000351 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000352 break;
Dan Gohman35893082008-09-18 23:23:44 +0000353
354 case Instruction::PtrToInt:
355 // Look past no-op ptrtoints.
356 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000357 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000358 break;
Dan Gohman35893082008-09-18 23:23:44 +0000359
360 case Instruction::Alloca: {
361 // Do static allocas.
362 const AllocaInst *A = cast<AllocaInst>(V);
Dan Gohmana4160c32010-07-07 16:29:44 +0000363 DenseMap<const AllocaInst*, int>::iterator SI =
364 FuncInfo.StaticAllocaMap.find(A);
365 if (SI != FuncInfo.StaticAllocaMap.end()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000366 AM.BaseType = X86AddressMode::FrameIndexBase;
367 AM.Base.FrameIndex = SI->second;
368 return true;
369 }
370 break;
Dan Gohman35893082008-09-18 23:23:44 +0000371 }
372
373 case Instruction::Add: {
374 // Adds of constants are common and easy enough.
Dan Gohman46510a72010-04-15 01:51:59 +0000375 if (const ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) {
Dan Gohman09aae462008-09-26 20:04:15 +0000376 uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue();
377 // They have to fit in the 32-bit signed displacement field though.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000378 if (isInt<32>(Disp)) {
Dan Gohman09aae462008-09-26 20:04:15 +0000379 AM.Disp = (uint32_t)Disp;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000380 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman09aae462008-09-26 20:04:15 +0000381 }
Dan Gohman0586d912008-09-10 20:11:02 +0000382 }
Dan Gohman35893082008-09-18 23:23:44 +0000383 break;
384 }
385
386 case Instruction::GetElementPtr: {
Chris Lattnerbfcc8e02010-03-04 19:54:45 +0000387 X86AddressMode SavedAM = AM;
388
Dan Gohman35893082008-09-18 23:23:44 +0000389 // Pattern-match simple GEPs.
Dan Gohman09aae462008-09-26 20:04:15 +0000390 uint64_t Disp = (int32_t)AM.Disp;
Dan Gohman35893082008-09-18 23:23:44 +0000391 unsigned IndexReg = AM.IndexReg;
392 unsigned Scale = AM.Scale;
393 gep_type_iterator GTI = gep_type_begin(U);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000394 // Iterate through the indices, folding what we can. Constants can be
395 // folded, and one dynamic index can be handled, if the scale is supported.
Dan Gohman46510a72010-04-15 01:51:59 +0000396 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
Dan Gohman35893082008-09-18 23:23:44 +0000397 i != e; ++i, ++GTI) {
Dan Gohman46510a72010-04-15 01:51:59 +0000398 const Value *Op = *i;
Dan Gohman35893082008-09-18 23:23:44 +0000399 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
400 const StructLayout *SL = TD.getStructLayout(STy);
Chris Lattnerdceb52a2011-04-17 17:05:12 +0000401 Disp += SL->getElementOffset(cast<ConstantInt>(Op)->getZExtValue());
402 continue;
403 }
404
405 // A array/variable index is always of the form i*S where S is the
406 // constant scale size. See if we can push the scale into immediates.
407 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
408 for (;;) {
409 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
410 // Constant-offset addressing.
411 Disp += CI->getSExtValue() * S;
412 break;
Dan Gohmanb55d6b62011-03-22 00:04:35 +0000413 }
Chris Lattnerdceb52a2011-04-17 17:05:12 +0000414 if (isa<AddOperator>(Op) &&
415 (!isa<Instruction>(Op) ||
416 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
417 == FuncInfo.MBB) &&
418 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
419 // An add (in the same block) with a constant operand. Fold the
420 // constant.
421 ConstantInt *CI =
422 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
423 Disp += CI->getSExtValue() * S;
424 // Iterate on the other operand.
425 Op = cast<AddOperator>(Op)->getOperand(0);
426 continue;
427 }
428 if (IndexReg == 0 &&
429 (!AM.GV || !Subtarget->isPICStyleRIPRel()) &&
430 (S == 1 || S == 2 || S == 4 || S == 8)) {
431 // Scaled-index addressing.
432 Scale = S;
433 IndexReg = getRegForGEPIndex(Op).first;
434 if (IndexReg == 0)
435 return false;
436 break;
437 }
438 // Unsupported.
439 goto unsupported_gep;
Dan Gohman35893082008-09-18 23:23:44 +0000440 }
441 }
Dan Gohman09aae462008-09-26 20:04:15 +0000442 // Check for displacement overflow.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000443 if (!isInt<32>(Disp))
Dan Gohman09aae462008-09-26 20:04:15 +0000444 break;
Dan Gohman35893082008-09-18 23:23:44 +0000445 // Ok, the GEP indices were covered by constant-offset and scaled-index
446 // addressing. Update the address state and move on to examining the base.
447 AM.IndexReg = IndexReg;
448 AM.Scale = Scale;
Dan Gohman09aae462008-09-26 20:04:15 +0000449 AM.Disp = (uint32_t)Disp;
Chris Lattner225d4ca2010-03-04 19:48:19 +0000450 if (X86SelectAddress(U->getOperand(0), AM))
451 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000452
Chris Lattnerdceb52a2011-04-17 17:05:12 +0000453 // If we couldn't merge the gep value into this addr mode, revert back to
Chris Lattner225d4ca2010-03-04 19:48:19 +0000454 // our address and just match the value instead of completely failing.
455 AM = SavedAM;
456 break;
Dan Gohman35893082008-09-18 23:23:44 +0000457 unsupported_gep:
458 // Ok, the GEP indices weren't all covered.
459 break;
460 }
461 }
462
463 // Handle constant address.
Dan Gohman46510a72010-04-15 01:51:59 +0000464 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Chris Lattner0a1c9972011-04-17 17:47:38 +0000465 // Can't handle alternate code models or TLS yet.
Chris Lattnerf1d6bd52009-07-10 21:03:06 +0000466 if (TM.getCodeModel() != CodeModel::Small)
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000467 return false;
468
Dan Gohman46510a72010-04-15 01:51:59 +0000469 if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
Dan Gohmane9865942009-02-23 22:03:08 +0000470 if (GVar->isThreadLocal())
471 return false;
Chris Lattner0a1c9972011-04-17 17:47:38 +0000472
473 // RIP-relative addresses can't have additional register operands, so if
474 // we've already folded stuff into the addressing mode, just force the
475 // global value into its own register, which we can use as the basereg.
476 if (!Subtarget->isPICStyleRIPRel() ||
477 (AM.Base.Reg == 0 && AM.IndexReg == 0)) {
478 // Okay, we've committed to selecting this global. Set up the address.
479 AM.GV = GV;
Dan Gohmane9865942009-02-23 22:03:08 +0000480
Chris Lattner0a1c9972011-04-17 17:47:38 +0000481 // Allow the subtarget to classify the global.
482 unsigned char GVFlags = Subtarget->ClassifyGlobalReference(GV, TM);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000483
Chris Lattner0a1c9972011-04-17 17:47:38 +0000484 // If this reference is relative to the pic base, set it now.
485 if (isGlobalRelativeToPICBase(GVFlags)) {
486 // FIXME: How do we know Base.Reg is free??
487 AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Dan Gohman7e8ef602008-09-19 23:42:04 +0000488 }
Chris Lattner0a1c9972011-04-17 17:47:38 +0000489
490 // Unless the ABI requires an extra load, return a direct reference to
491 // the global.
492 if (!isGlobalStubReference(GVFlags)) {
493 if (Subtarget->isPICStyleRIPRel()) {
494 // Use rip-relative addressing if we can. Above we verified that the
495 // base and index registers are unused.
496 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
497 AM.Base.Reg = X86::RIP;
498 }
499 AM.GVOpFlags = GVFlags;
500 return true;
501 }
502
503 // Ok, we need to do a load from a stub. If we've already loaded from
504 // this stub, reuse the loaded pointer, otherwise emit the load now.
505 DenseMap<const Value*, unsigned>::iterator I = LocalValueMap.find(V);
506 unsigned LoadReg;
507 if (I != LocalValueMap.end() && I->second != 0) {
508 LoadReg = I->second;
509 } else {
510 // Issue load from stub.
511 unsigned Opc = 0;
512 const TargetRegisterClass *RC = NULL;
513 X86AddressMode StubAM;
514 StubAM.Base.Reg = AM.Base.Reg;
515 StubAM.GV = GV;
516 StubAM.GVOpFlags = GVFlags;
517
518 // Prepare for inserting code in the local-value area.
519 SavePoint SaveInsertPt = enterLocalValueArea();
520
521 if (TLI.getPointerTy() == MVT::i64) {
522 Opc = X86::MOV64rm;
523 RC = X86::GR64RegisterClass;
524
525 if (Subtarget->isPICStyleRIPRel())
526 StubAM.Base.Reg = X86::RIP;
527 } else {
528 Opc = X86::MOV32rm;
529 RC = X86::GR32RegisterClass;
530 }
531
532 LoadReg = createResultReg(RC);
533 MachineInstrBuilder LoadMI =
534 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), LoadReg);
535 addFullAddress(LoadMI, StubAM);
536
537 // Ok, back to normal mode.
538 leaveLocalValueArea(SaveInsertPt);
539
540 // Prevent loading GV stub multiple times in same MBB.
541 LocalValueMap[V] = LoadReg;
542 }
543
544 // Now construct the final address. Note that the Disp, Scale,
545 // and Index values may already be set here.
546 AM.Base.Reg = LoadReg;
547 AM.GV = 0;
Chris Lattnerff7727f2009-07-09 06:41:35 +0000548 return true;
549 }
Dan Gohman0586d912008-09-10 20:11:02 +0000550 }
551
Dan Gohman97135e12008-09-26 19:15:30 +0000552 // If all else fails, try to materialize the value in a register.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000553 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000554 if (AM.Base.Reg == 0) {
555 AM.Base.Reg = getRegForValue(V);
556 return AM.Base.Reg != 0;
557 }
558 if (AM.IndexReg == 0) {
559 assert(AM.Scale == 1 && "Scale with no index!");
560 AM.IndexReg = getRegForValue(V);
561 return AM.IndexReg != 0;
562 }
563 }
564
565 return false;
Dan Gohman0586d912008-09-10 20:11:02 +0000566}
567
Chris Lattner0aa43de2009-07-10 05:33:42 +0000568/// X86SelectCallAddress - Attempt to fill in an address from the given value.
569///
Dan Gohman46510a72010-04-15 01:51:59 +0000570bool X86FastISel::X86SelectCallAddress(const Value *V, X86AddressMode &AM) {
571 const User *U = NULL;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000572 unsigned Opcode = Instruction::UserOp1;
Dan Gohman46510a72010-04-15 01:51:59 +0000573 if (const Instruction *I = dyn_cast<Instruction>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000574 Opcode = I->getOpcode();
575 U = I;
Dan Gohman46510a72010-04-15 01:51:59 +0000576 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000577 Opcode = C->getOpcode();
578 U = C;
579 }
580
581 switch (Opcode) {
582 default: break;
583 case Instruction::BitCast:
584 // Look past bitcasts.
585 return X86SelectCallAddress(U->getOperand(0), AM);
586
587 case Instruction::IntToPtr:
588 // Look past no-op inttoptrs.
589 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
590 return X86SelectCallAddress(U->getOperand(0), AM);
591 break;
592
593 case Instruction::PtrToInt:
594 // Look past no-op ptrtoints.
595 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
596 return X86SelectCallAddress(U->getOperand(0), AM);
597 break;
598 }
599
600 // Handle constant address.
Dan Gohman46510a72010-04-15 01:51:59 +0000601 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000602 // Can't handle alternate code models yet.
Chris Lattnerf1d6bd52009-07-10 21:03:06 +0000603 if (TM.getCodeModel() != CodeModel::Small)
Chris Lattner0aa43de2009-07-10 05:33:42 +0000604 return false;
605
606 // RIP-relative addresses can't have additional register operands.
607 if (Subtarget->isPICStyleRIPRel() &&
608 (AM.Base.Reg != 0 || AM.IndexReg != 0))
609 return false;
610
NAKAMURA Takumid64cfe12011-02-21 04:50:06 +0000611 // Can't handle DLLImport.
612 if (GV->hasDLLImportLinkage())
613 return false;
614
615 // Can't handle TLS.
Dan Gohman46510a72010-04-15 01:51:59 +0000616 if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
NAKAMURA Takumid64cfe12011-02-21 04:50:06 +0000617 if (GVar->isThreadLocal())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000618 return false;
619
620 // Okay, we've committed to selecting this global. Set up the basic address.
621 AM.GV = GV;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000622
Chris Lattnere6c07b52009-07-10 05:45:15 +0000623 // No ABI requires an extra load for anything other than DLLImport, which
624 // we rejected above. Return a direct reference to the global.
Chris Lattnere6c07b52009-07-10 05:45:15 +0000625 if (Subtarget->isPICStyleRIPRel()) {
626 // Use rip-relative addressing if we can. Above we verified that the
627 // base and index registers are unused.
628 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
629 AM.Base.Reg = X86::RIP;
Chris Lattnere2c92082009-07-10 21:00:45 +0000630 } else if (Subtarget->isPICStyleStubPIC()) {
Chris Lattnere6c07b52009-07-10 05:45:15 +0000631 AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET;
632 } else if (Subtarget->isPICStyleGOT()) {
633 AM.GVOpFlags = X86II::MO_GOTOFF;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000634 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000635
Chris Lattner0aa43de2009-07-10 05:33:42 +0000636 return true;
637 }
638
639 // If all else fails, try to materialize the value in a register.
640 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
641 if (AM.Base.Reg == 0) {
642 AM.Base.Reg = getRegForValue(V);
643 return AM.Base.Reg != 0;
644 }
645 if (AM.IndexReg == 0) {
646 assert(AM.Scale == 1 && "Scale with no index!");
647 AM.IndexReg = getRegForValue(V);
648 return AM.IndexReg != 0;
649 }
650 }
651
652 return false;
653}
654
655
Owen Andersona3971df2008-09-04 07:08:58 +0000656/// X86SelectStore - Select and emit code to implement store instructions.
Dan Gohman46510a72010-04-15 01:51:59 +0000657bool X86FastISel::X86SelectStore(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000658 MVT VT;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000659 if (!isTypeLegal(I->getOperand(0)->getType(), VT, /*AllowI1=*/true))
Owen Andersona3971df2008-09-04 07:08:58 +0000660 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000661
Dan Gohman0586d912008-09-10 20:11:02 +0000662 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000663 if (!X86SelectAddress(I->getOperand(1), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000664 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000665
Chris Lattner438949a2008-10-15 05:30:52 +0000666 return X86FastEmitStore(VT, I->getOperand(0), AM);
Owen Andersona3971df2008-09-04 07:08:58 +0000667}
668
Dan Gohman84023e02010-07-10 09:00:22 +0000669/// X86SelectRet - Select and emit code to implement ret instructions.
670bool X86FastISel::X86SelectRet(const Instruction *I) {
671 const ReturnInst *Ret = cast<ReturnInst>(I);
672 const Function &F = *I->getParent()->getParent();
673
674 if (!FuncInfo.CanLowerReturn)
675 return false;
676
677 CallingConv::ID CC = F.getCallingConv();
678 if (CC != CallingConv::C &&
679 CC != CallingConv::Fast &&
680 CC != CallingConv::X86_FastCall)
681 return false;
682
683 if (Subtarget->isTargetWin64())
684 return false;
685
686 // Don't handle popping bytes on return for now.
687 if (FuncInfo.MF->getInfo<X86MachineFunctionInfo>()
688 ->getBytesToPopOnReturn() != 0)
689 return 0;
690
691 // fastcc with -tailcallopt is intended to provide a guaranteed
692 // tail call optimization. Fastisel doesn't know how to do that.
693 if (CC == CallingConv::Fast && GuaranteedTailCallOpt)
694 return false;
695
696 // Let SDISel handle vararg functions.
697 if (F.isVarArg())
698 return false;
699
700 if (Ret->getNumOperands() > 0) {
701 SmallVector<ISD::OutputArg, 4> Outs;
702 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
703 Outs, TLI);
704
705 // Analyze operands of the call, assigning locations to each operand.
706 SmallVector<CCValAssign, 16> ValLocs;
707 CCState CCInfo(CC, F.isVarArg(), TM, ValLocs, I->getContext());
Duncan Sandse26032d2010-10-31 13:02:38 +0000708 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Dan Gohman84023e02010-07-10 09:00:22 +0000709
710 const Value *RV = Ret->getOperand(0);
711 unsigned Reg = getRegForValue(RV);
712 if (Reg == 0)
713 return false;
714
715 // Only handle a single return value for now.
716 if (ValLocs.size() != 1)
717 return false;
718
719 CCValAssign &VA = ValLocs[0];
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000720
Dan Gohman84023e02010-07-10 09:00:22 +0000721 // Don't bother handling odd stuff for now.
722 if (VA.getLocInfo() != CCValAssign::Full)
723 return false;
724 // Only handle register returns for now.
725 if (!VA.isRegLoc())
726 return false;
Dan Gohman84023e02010-07-10 09:00:22 +0000727
728 // The calling-convention tables for x87 returns don't tell
729 // the whole story.
730 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
731 return false;
732
Eli Friedman22486c92011-05-18 23:13:10 +0000733 unsigned SrcReg = Reg + VA.getValNo();
Eli Friedmandc515752011-05-19 22:16:13 +0000734 EVT SrcVT = TLI.getValueType(RV->getType());
735 EVT DstVT = VA.getValVT();
736 // Special handling for extended integers.
737 if (SrcVT != DstVT) {
738 if (SrcVT != MVT::i1 && SrcVT != MVT::i8 && SrcVT != MVT::i16)
739 return false;
740
741 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
742 return false;
743
744 assert(DstVT == MVT::i32 && "X86 should always ext to i32");
745
746 if (SrcVT == MVT::i1) {
747 if (Outs[0].Flags.isSExt())
748 return false;
749 SrcReg = FastEmitZExtFromI1(MVT::i8, SrcReg, /*TODO: Kill=*/false);
750 SrcVT = MVT::i8;
751 }
752 unsigned Op = Outs[0].Flags.isZExt() ? ISD::ZERO_EXTEND :
753 ISD::SIGN_EXTEND;
754 SrcReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Op,
755 SrcReg, /*TODO: Kill=*/false);
756 }
757
758 // Make the copy.
Dan Gohman84023e02010-07-10 09:00:22 +0000759 unsigned DstReg = VA.getLocReg();
760 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
Jakob Stoklund Olesen1ba31892010-07-11 05:17:02 +0000761 // Avoid a cross-class copy. This is very unlikely.
762 if (!SrcRC->contains(DstReg))
Dan Gohman84023e02010-07-10 09:00:22 +0000763 return false;
Jakob Stoklund Olesen1ba31892010-07-11 05:17:02 +0000764 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
765 DstReg).addReg(SrcReg);
Dan Gohman84023e02010-07-10 09:00:22 +0000766
767 // Mark the register as live out of the function.
768 MRI.addLiveOut(VA.getLocReg());
769 }
770
771 // Now emit the RET.
772 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::RET));
773 return true;
774}
775
Evan Cheng8b19e562008-09-03 06:44:39 +0000776/// X86SelectLoad - Select and emit code to implement load instructions.
777///
Dan Gohman46510a72010-04-15 01:51:59 +0000778bool X86FastISel::X86SelectLoad(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000779 MVT VT;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000780 if (!isTypeLegal(I->getType(), VT, /*AllowI1=*/true))
Evan Cheng8b19e562008-09-03 06:44:39 +0000781 return false;
782
Dan Gohman0586d912008-09-10 20:11:02 +0000783 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000784 if (!X86SelectAddress(I->getOperand(0), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000785 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000786
Evan Cheng0de588f2008-09-05 21:00:03 +0000787 unsigned ResultReg = 0;
Dan Gohman0586d912008-09-10 20:11:02 +0000788 if (X86FastEmitLoad(VT, AM, ResultReg)) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000789 UpdateValueMap(I, ResultReg);
790 return true;
Evan Cheng8b19e562008-09-03 06:44:39 +0000791 }
Evan Cheng0de588f2008-09-05 21:00:03 +0000792 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000793}
794
Jakob Stoklund Olesen75be45c2010-07-11 16:22:13 +0000795static unsigned X86ChooseCmpOpcode(EVT VT, const X86Subtarget *Subtarget) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000797 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 case MVT::i8: return X86::CMP8rr;
799 case MVT::i16: return X86::CMP16rr;
800 case MVT::i32: return X86::CMP32rr;
801 case MVT::i64: return X86::CMP64rr;
Dan Gohmanbe4d10d2010-07-12 15:46:30 +0000802 case MVT::f32: return Subtarget->hasSSE1() ? X86::UCOMISSrr : 0;
803 case MVT::f64: return Subtarget->hasSSE2() ? X86::UCOMISDrr : 0;
Dan Gohmand98d6202008-10-02 22:15:21 +0000804 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000805}
806
Chris Lattner0e13c782008-10-15 04:13:29 +0000807/// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS
808/// of the comparison, return an opcode that works for the compare (e.g.
809/// CMP32ri) otherwise return 0.
Dan Gohman46510a72010-04-15 01:51:59 +0000810static unsigned X86ChooseCmpImmediateOpcode(EVT VT, const ConstantInt *RHSC) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0e13c782008-10-15 04:13:29 +0000812 // Otherwise, we can't fold the immediate into this comparison.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000813 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 case MVT::i8: return X86::CMP8ri;
815 case MVT::i16: return X86::CMP16ri;
816 case MVT::i32: return X86::CMP32ri;
817 case MVT::i64:
Chris Lattner45ac17f2008-10-15 04:32:45 +0000818 // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext
819 // field.
Chris Lattner438949a2008-10-15 05:30:52 +0000820 if ((int)RHSC->getSExtValue() == RHSC->getSExtValue())
Chris Lattner45ac17f2008-10-15 04:32:45 +0000821 return X86::CMP64ri32;
822 return 0;
823 }
Chris Lattner0e13c782008-10-15 04:13:29 +0000824}
825
Dan Gohman46510a72010-04-15 01:51:59 +0000826bool X86FastISel::X86FastEmitCompare(const Value *Op0, const Value *Op1,
827 EVT VT) {
Chris Lattner9a08a612008-10-15 04:26:38 +0000828 unsigned Op0Reg = getRegForValue(Op0);
829 if (Op0Reg == 0) return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000830
Chris Lattnerd53886b2008-10-15 05:18:04 +0000831 // Handle 'null' like i32/i64 0.
832 if (isa<ConstantPointerNull>(Op1))
Owen Anderson1d0be152009-08-13 21:58:54 +0000833 Op1 = Constant::getNullValue(TD.getIntPtrType(Op0->getContext()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000834
Chris Lattner9a08a612008-10-15 04:26:38 +0000835 // We have two options: compare with register or immediate. If the RHS of
836 // the compare is an immediate that we can fold into this compare, use
837 // CMPri, otherwise use CMPrr.
Dan Gohman46510a72010-04-15 01:51:59 +0000838 if (const ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000839 if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000840 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareImmOpc))
841 .addReg(Op0Reg)
842 .addImm(Op1C->getSExtValue());
Chris Lattner9a08a612008-10-15 04:26:38 +0000843 return true;
844 }
845 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000846
Jakob Stoklund Olesen75be45c2010-07-11 16:22:13 +0000847 unsigned CompareOpc = X86ChooseCmpOpcode(VT, Subtarget);
Chris Lattner9a08a612008-10-15 04:26:38 +0000848 if (CompareOpc == 0) return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000849
Chris Lattner9a08a612008-10-15 04:26:38 +0000850 unsigned Op1Reg = getRegForValue(Op1);
851 if (Op1Reg == 0) return false;
Dan Gohman84023e02010-07-10 09:00:22 +0000852 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareOpc))
853 .addReg(Op0Reg)
854 .addReg(Op1Reg);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000855
Chris Lattner9a08a612008-10-15 04:26:38 +0000856 return true;
857}
858
Dan Gohman46510a72010-04-15 01:51:59 +0000859bool X86FastISel::X86SelectCmp(const Instruction *I) {
860 const CmpInst *CI = cast<CmpInst>(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000861
Duncan Sands1440e8b2010-11-03 11:35:31 +0000862 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000863 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Dan Gohman4f22bb02008-09-05 01:33:56 +0000864 return false;
865
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000866 unsigned ResultReg = createResultReg(&X86::GR8RegClass);
Chris Lattner54aebde2008-10-15 03:47:17 +0000867 unsigned SetCCOpc;
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000868 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000869 switch (CI->getPredicate()) {
870 case CmpInst::FCMP_OEQ: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000871 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
872 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000873
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000874 unsigned EReg = createResultReg(&X86::GR8RegClass);
875 unsigned NPReg = createResultReg(&X86::GR8RegClass);
Dan Gohman84023e02010-07-10 09:00:22 +0000876 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETEr), EReg);
877 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
878 TII.get(X86::SETNPr), NPReg);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000879 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000880 TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000881 UpdateValueMap(I, ResultReg);
882 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000883 }
884 case CmpInst::FCMP_UNE: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000885 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
886 return false;
887
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000888 unsigned NEReg = createResultReg(&X86::GR8RegClass);
889 unsigned PReg = createResultReg(&X86::GR8RegClass);
Chris Lattner90cb88a2011-04-19 04:22:17 +0000890 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETNEr), NEReg);
891 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETPr), PReg);
892 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::OR8rr),ResultReg)
Dan Gohman84023e02010-07-10 09:00:22 +0000893 .addReg(PReg).addReg(NEReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000894 UpdateValueMap(I, ResultReg);
895 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000896 }
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000897 case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
898 case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
899 case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break;
900 case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break;
901 case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
902 case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break;
903 case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break;
904 case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
905 case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break;
906 case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break;
907 case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
908 case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000909
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000910 case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
911 case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
912 case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
913 case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
914 case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
915 case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
916 case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break;
917 case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break;
918 case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break;
919 case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000920 default:
921 return false;
922 }
923
Dan Gohman46510a72010-04-15 01:51:59 +0000924 const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000925 if (SwapArgs)
Chris Lattner9a08a612008-10-15 04:26:38 +0000926 std::swap(Op0, Op1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000927
Chris Lattner9a08a612008-10-15 04:26:38 +0000928 // Emit a compare of Op0/Op1.
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000929 if (!X86FastEmitCompare(Op0, Op1, VT))
930 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000931
Dan Gohman84023e02010-07-10 09:00:22 +0000932 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(SetCCOpc), ResultReg);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000933 UpdateValueMap(I, ResultReg);
934 return true;
935}
Evan Cheng8b19e562008-09-03 06:44:39 +0000936
Dan Gohman46510a72010-04-15 01:51:59 +0000937bool X86FastISel::X86SelectZExt(const Instruction *I) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000938 // Handle zero-extension from i1 to i8, which is common.
Eli Friedman76927d732011-05-25 23:49:02 +0000939 if (!I->getOperand(0)->getType()->isIntegerTy(1))
940 return false;
941
942 EVT DstVT = TLI.getValueType(I->getType());
943 if (!TLI.isTypeLegal(DstVT))
944 return false;
945
946 unsigned ResultReg = getRegForValue(I->getOperand(0));
947 if (ResultReg == 0)
948 return false;
949
950 // Set the high bits to zero.
951 ResultReg = FastEmitZExtFromI1(MVT::i8, ResultReg, /*TODO: Kill=*/false);
952 if (ResultReg == 0)
953 return false;
954
955 if (DstVT != MVT::i8) {
956 ResultReg = FastEmit_r(MVT::i8, DstVT.getSimpleVT(), ISD::ZERO_EXTEND,
957 ResultReg, /*Kill=*/true);
958 if (ResultReg == 0)
959 return false;
Dan Gohmand89ae992008-09-05 01:06:14 +0000960 }
961
Eli Friedman76927d732011-05-25 23:49:02 +0000962 UpdateValueMap(I, ResultReg);
963 return true;
Dan Gohmand89ae992008-09-05 01:06:14 +0000964}
965
Chris Lattner9a08a612008-10-15 04:26:38 +0000966
Dan Gohman46510a72010-04-15 01:51:59 +0000967bool X86FastISel::X86SelectBranch(const Instruction *I) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000968 // Unconditional branches are selected by tablegen-generated code.
Dan Gohmand98d6202008-10-02 22:15:21 +0000969 // Handle a conditional branch.
Dan Gohman46510a72010-04-15 01:51:59 +0000970 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmana4160c32010-07-07 16:29:44 +0000971 MachineBasicBlock *TrueMBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
972 MachineBasicBlock *FalseMBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Dan Gohmand89ae992008-09-05 01:06:14 +0000973
Dan Gohman8bef7442010-08-21 02:32:36 +0000974 // Fold the common case of a conditional branch with a comparison
975 // in the same block (values defined on other blocks may not have
976 // initialized registers).
Dan Gohman46510a72010-04-15 01:51:59 +0000977 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Dan Gohman8bef7442010-08-21 02:32:36 +0000978 if (CI->hasOneUse() && CI->getParent() == I->getParent()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000979 EVT VT = TLI.getValueType(CI->getOperand(0)->getType());
Dan Gohmand89ae992008-09-05 01:06:14 +0000980
Dan Gohmand98d6202008-10-02 22:15:21 +0000981 // Try to take advantage of fallthrough opportunities.
982 CmpInst::Predicate Predicate = CI->getPredicate();
Dan Gohman84023e02010-07-10 09:00:22 +0000983 if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000984 std::swap(TrueMBB, FalseMBB);
985 Predicate = CmpInst::getInversePredicate(Predicate);
986 }
987
Chris Lattner871d2462008-10-15 03:58:05 +0000988 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
989 unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA"
990
Dan Gohmand98d6202008-10-02 22:15:21 +0000991 switch (Predicate) {
Dan Gohman7b66e042008-10-21 18:24:51 +0000992 case CmpInst::FCMP_OEQ:
993 std::swap(TrueMBB, FalseMBB);
994 Predicate = CmpInst::FCMP_UNE;
995 // FALL THROUGH
Chris Lattnerbd13fb62010-02-11 19:25:55 +0000996 case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
997 case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA_4; break;
998 case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE_4; break;
999 case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA_4; break;
1000 case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE_4; break;
1001 case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
1002 case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP_4; break;
1003 case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP_4; break;
1004 case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE_4; break;
1005 case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB_4; break;
1006 case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE_4; break;
1007 case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break;
1008 case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001009
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001010 case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE_4; break;
1011 case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
1012 case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA_4; break;
1013 case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE_4; break;
1014 case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break;
1015 case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break;
1016 case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG_4; break;
1017 case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE_4; break;
1018 case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL_4; break;
1019 case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE_4; break;
Dan Gohmand98d6202008-10-02 22:15:21 +00001020 default:
1021 return false;
1022 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001023
Dan Gohman46510a72010-04-15 01:51:59 +00001024 const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner709d8292008-10-15 04:02:26 +00001025 if (SwapArgs)
1026 std::swap(Op0, Op1);
1027
Chris Lattner9a08a612008-10-15 04:26:38 +00001028 // Emit a compare of the LHS and RHS, setting the flags.
1029 if (!X86FastEmitCompare(Op0, Op1, VT))
1030 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001031
Dan Gohman84023e02010-07-10 09:00:22 +00001032 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BranchOpc))
1033 .addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +00001034
1035 if (Predicate == CmpInst::FCMP_UNE) {
1036 // X86 requires a second branch to handle UNE (and OEQ,
1037 // which is mapped to UNE above).
Dan Gohman84023e02010-07-10 09:00:22 +00001038 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JP_4))
1039 .addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +00001040 }
1041
Stuart Hastings3bf91252010-06-17 22:43:56 +00001042 FastEmitBranch(FalseMBB, DL);
Dan Gohman84023e02010-07-10 09:00:22 +00001043 FuncInfo.MBB->addSuccessor(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +00001044 return true;
1045 }
Chris Lattner90cb88a2011-04-19 04:22:17 +00001046 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1047 // Handle things like "%cond = trunc i32 %X to i1 / br i1 %cond", which
1048 // typically happen for _Bool and C++ bools.
1049 MVT SourceVT;
1050 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
1051 isTypeLegal(TI->getOperand(0)->getType(), SourceVT)) {
1052 unsigned TestOpc = 0;
1053 switch (SourceVT.SimpleTy) {
1054 default: break;
1055 case MVT::i8: TestOpc = X86::TEST8ri; break;
1056 case MVT::i16: TestOpc = X86::TEST16ri; break;
1057 case MVT::i32: TestOpc = X86::TEST32ri; break;
1058 case MVT::i64: TestOpc = X86::TEST64ri32; break;
1059 }
1060 if (TestOpc) {
1061 unsigned OpReg = getRegForValue(TI->getOperand(0));
1062 if (OpReg == 0) return false;
1063 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TestOpc))
1064 .addReg(OpReg).addImm(1);
Chris Lattnerc76d1212011-04-19 04:26:32 +00001065
1066 unsigned JmpOpc = X86::JNE_4;
1067 if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) {
1068 std::swap(TrueMBB, FalseMBB);
1069 JmpOpc = X86::JE_4;
1070 }
1071
1072 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(JmpOpc))
Chris Lattner90cb88a2011-04-19 04:22:17 +00001073 .addMBB(TrueMBB);
1074 FastEmitBranch(FalseMBB, DL);
1075 FuncInfo.MBB->addSuccessor(TrueMBB);
1076 return true;
1077 }
1078 }
Dan Gohmand98d6202008-10-02 22:15:21 +00001079 }
1080
1081 // Otherwise do a clumsy setcc and re-test it.
Eli Friedman547eb4f2011-04-27 01:34:27 +00001082 // Note that i1 essentially gets ANY_EXTEND'ed to i8 where it isn't used
1083 // in an explicit cast, so make sure to handle that correctly.
Dan Gohmand98d6202008-10-02 22:15:21 +00001084 unsigned OpReg = getRegForValue(BI->getCondition());
1085 if (OpReg == 0) return false;
1086
Eli Friedman547eb4f2011-04-27 01:34:27 +00001087 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8ri))
1088 .addReg(OpReg).addImm(1);
Dan Gohman84023e02010-07-10 09:00:22 +00001089 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JNE_4))
1090 .addMBB(TrueMBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +00001091 FastEmitBranch(FalseMBB, DL);
Dan Gohman84023e02010-07-10 09:00:22 +00001092 FuncInfo.MBB->addSuccessor(TrueMBB);
Dan Gohmand89ae992008-09-05 01:06:14 +00001093 return true;
1094}
1095
Dan Gohman46510a72010-04-15 01:51:59 +00001096bool X86FastISel::X86SelectShift(const Instruction *I) {
Chris Lattner602fc062011-04-17 20:23:29 +00001097 unsigned CReg = 0, OpReg = 0;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001098 const TargetRegisterClass *RC = NULL;
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001099 if (I->getType()->isIntegerTy(8)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001100 CReg = X86::CL;
1101 RC = &X86::GR8RegClass;
1102 switch (I->getOpcode()) {
Chris Lattner602fc062011-04-17 20:23:29 +00001103 case Instruction::LShr: OpReg = X86::SHR8rCL; break;
1104 case Instruction::AShr: OpReg = X86::SAR8rCL; break;
1105 case Instruction::Shl: OpReg = X86::SHL8rCL; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001106 default: return false;
1107 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001108 } else if (I->getType()->isIntegerTy(16)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001109 CReg = X86::CX;
1110 RC = &X86::GR16RegClass;
1111 switch (I->getOpcode()) {
Chris Lattner602fc062011-04-17 20:23:29 +00001112 case Instruction::LShr: OpReg = X86::SHR16rCL; break;
1113 case Instruction::AShr: OpReg = X86::SAR16rCL; break;
1114 case Instruction::Shl: OpReg = X86::SHL16rCL; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001115 default: return false;
1116 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001117 } else if (I->getType()->isIntegerTy(32)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001118 CReg = X86::ECX;
1119 RC = &X86::GR32RegClass;
1120 switch (I->getOpcode()) {
Chris Lattner602fc062011-04-17 20:23:29 +00001121 case Instruction::LShr: OpReg = X86::SHR32rCL; break;
1122 case Instruction::AShr: OpReg = X86::SAR32rCL; break;
1123 case Instruction::Shl: OpReg = X86::SHL32rCL; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001124 default: return false;
1125 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001126 } else if (I->getType()->isIntegerTy(64)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001127 CReg = X86::RCX;
1128 RC = &X86::GR64RegClass;
1129 switch (I->getOpcode()) {
Chris Lattner602fc062011-04-17 20:23:29 +00001130 case Instruction::LShr: OpReg = X86::SHR64rCL; break;
1131 case Instruction::AShr: OpReg = X86::SAR64rCL; break;
1132 case Instruction::Shl: OpReg = X86::SHL64rCL; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001133 default: return false;
1134 }
1135 } else {
1136 return false;
1137 }
1138
Duncan Sands1440e8b2010-11-03 11:35:31 +00001139 MVT VT;
1140 if (!isTypeLegal(I->getType(), VT))
Dan Gohmanf58cb6d2008-09-05 21:27:34 +00001141 return false;
1142
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001143 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1144 if (Op0Reg == 0) return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001145
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001146 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1147 if (Op1Reg == 0) return false;
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001148 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1149 CReg).addReg(Op1Reg);
Dan Gohman145b8282008-10-07 21:50:36 +00001150
1151 // The shift instruction uses X86::CL. If we defined a super-register
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001152 // of X86::CL, emit a subreg KILL to precisely describe what we're doing here.
Dan Gohman145b8282008-10-07 21:50:36 +00001153 if (CReg != X86::CL)
Dan Gohman84023e02010-07-10 09:00:22 +00001154 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1155 TII.get(TargetOpcode::KILL), X86::CL)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001156 .addReg(CReg, RegState::Kill);
Dan Gohman145b8282008-10-07 21:50:36 +00001157
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001158 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001159 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpReg), ResultReg)
1160 .addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001161 UpdateValueMap(I, ResultReg);
1162 return true;
1163}
1164
Dan Gohman46510a72010-04-15 01:51:59 +00001165bool X86FastISel::X86SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001166 MVT VT;
1167 if (!isTypeLegal(I->getType(), VT))
Chris Lattner160f6cc2008-10-15 05:07:36 +00001168 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001169
Eric Christophere487b012010-09-29 23:00:29 +00001170 // We only use cmov here, if we don't have a cmov instruction bail.
1171 if (!Subtarget->hasCMov()) return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001172
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001173 unsigned Opc = 0;
1174 const TargetRegisterClass *RC = NULL;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001175 if (VT == MVT::i16) {
Dan Gohman31d26912008-09-05 21:13:04 +00001176 Opc = X86::CMOVE16rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001177 RC = &X86::GR16RegClass;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001178 } else if (VT == MVT::i32) {
Dan Gohman31d26912008-09-05 21:13:04 +00001179 Opc = X86::CMOVE32rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001180 RC = &X86::GR32RegClass;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001181 } else if (VT == MVT::i64) {
Dan Gohman31d26912008-09-05 21:13:04 +00001182 Opc = X86::CMOVE64rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001183 RC = &X86::GR64RegClass;
1184 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001185 return false;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001186 }
1187
1188 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1189 if (Op0Reg == 0) return false;
1190 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1191 if (Op1Reg == 0) return false;
1192 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1193 if (Op2Reg == 0) return false;
1194
Dan Gohman84023e02010-07-10 09:00:22 +00001195 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8rr))
1196 .addReg(Op0Reg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001197 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001198 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
1199 .addReg(Op1Reg).addReg(Op2Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001200 UpdateValueMap(I, ResultReg);
1201 return true;
1202}
1203
Dan Gohman46510a72010-04-15 01:51:59 +00001204bool X86FastISel::X86SelectFPExt(const Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001205 // fpext from float to double.
Owen Anderson1d0be152009-08-13 21:58:54 +00001206 if (Subtarget->hasSSE2() &&
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001207 I->getType()->isDoubleTy()) {
Dan Gohman46510a72010-04-15 01:51:59 +00001208 const Value *V = I->getOperand(0);
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001209 if (V->getType()->isFloatTy()) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001210 unsigned OpReg = getRegForValue(V);
1211 if (OpReg == 0) return false;
1212 unsigned ResultReg = createResultReg(X86::FR64RegisterClass);
Dan Gohman84023e02010-07-10 09:00:22 +00001213 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1214 TII.get(X86::CVTSS2SDrr), ResultReg)
1215 .addReg(OpReg);
Chris Lattner160f6cc2008-10-15 05:07:36 +00001216 UpdateValueMap(I, ResultReg);
1217 return true;
Dan Gohman78efce62008-09-10 21:02:08 +00001218 }
1219 }
1220
1221 return false;
1222}
1223
Dan Gohman46510a72010-04-15 01:51:59 +00001224bool X86FastISel::X86SelectFPTrunc(const Instruction *I) {
Dan Gohman78efce62008-09-10 21:02:08 +00001225 if (Subtarget->hasSSE2()) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001226 if (I->getType()->isFloatTy()) {
Dan Gohman46510a72010-04-15 01:51:59 +00001227 const Value *V = I->getOperand(0);
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001228 if (V->getType()->isDoubleTy()) {
Dan Gohman78efce62008-09-10 21:02:08 +00001229 unsigned OpReg = getRegForValue(V);
1230 if (OpReg == 0) return false;
1231 unsigned ResultReg = createResultReg(X86::FR32RegisterClass);
Dan Gohman84023e02010-07-10 09:00:22 +00001232 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1233 TII.get(X86::CVTSD2SSrr), ResultReg)
1234 .addReg(OpReg);
Dan Gohman78efce62008-09-10 21:02:08 +00001235 UpdateValueMap(I, ResultReg);
1236 return true;
1237 }
1238 }
1239 }
1240
1241 return false;
1242}
1243
Dan Gohman46510a72010-04-15 01:51:59 +00001244bool X86FastISel::X86SelectTrunc(const Instruction *I) {
Owen Andersone50ed302009-08-10 22:56:29 +00001245 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1246 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001247
Eli Friedman76927d732011-05-25 23:49:02 +00001248 // This code only handles truncation to byte.
Owen Anderson825b72b2009-08-11 20:47:22 +00001249 if (DstVT != MVT::i8 && DstVT != MVT::i1)
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001250 return false;
Eli Friedman76927d732011-05-25 23:49:02 +00001251 if (!TLI.isTypeLegal(SrcVT))
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001252 return false;
1253
1254 unsigned InputReg = getRegForValue(I->getOperand(0));
1255 if (!InputReg)
1256 // Unhandled operand. Halt "fast" selection and bail.
1257 return false;
1258
Eli Friedman76927d732011-05-25 23:49:02 +00001259 if (SrcVT == MVT::i8) {
1260 // Truncate from i8 to i1; no code needed.
1261 UpdateValueMap(I, InputReg);
1262 return true;
1263 }
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001264
Eli Friedman76927d732011-05-25 23:49:02 +00001265 if (!Subtarget->is64Bit()) {
1266 // If we're on x86-32; we can't extract an i8 from a general register.
1267 // First issue a copy to GR16_ABCD or GR32_ABCD.
1268 const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16)
1269 ? X86::GR16_ABCDRegisterClass : X86::GR32_ABCDRegisterClass;
1270 unsigned CopyReg = createResultReg(CopyRC);
1271 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1272 CopyReg).addReg(InputReg);
1273 InputReg = CopyReg;
1274 }
1275
1276 // Issue an extract_subreg.
Owen Anderson825b72b2009-08-11 20:47:22 +00001277 unsigned ResultReg = FastEmitInst_extractsubreg(MVT::i8,
Eli Friedman76927d732011-05-25 23:49:02 +00001278 InputReg, /*Kill=*/true,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001279 X86::sub_8bit);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001280 if (!ResultReg)
1281 return false;
1282
1283 UpdateValueMap(I, ResultReg);
1284 return true;
1285}
1286
Eli Friedmanc0883452011-05-20 22:21:04 +00001287bool X86FastISel::IsMemcpySmall(uint64_t Len) {
1288 return Len <= (Subtarget->is64Bit() ? 32 : 16);
1289}
1290
Eli Friedmand5089a92011-04-27 01:45:07 +00001291bool X86FastISel::TryEmitSmallMemcpy(X86AddressMode DestAM,
1292 X86AddressMode SrcAM, uint64_t Len) {
Eli Friedmanc0883452011-05-20 22:21:04 +00001293
Eli Friedmand5089a92011-04-27 01:45:07 +00001294 // Make sure we don't bloat code by inlining very large memcpy's.
Eli Friedmanc0883452011-05-20 22:21:04 +00001295 if (!IsMemcpySmall(Len))
1296 return false;
1297
1298 bool i64Legal = Subtarget->is64Bit();
Eli Friedmand5089a92011-04-27 01:45:07 +00001299
1300 // We don't care about alignment here since we just emit integer accesses.
1301 while (Len) {
1302 MVT VT;
1303 if (Len >= 8 && i64Legal)
1304 VT = MVT::i64;
1305 else if (Len >= 4)
1306 VT = MVT::i32;
1307 else if (Len >= 2)
1308 VT = MVT::i16;
1309 else {
1310 assert(Len == 1);
1311 VT = MVT::i8;
1312 }
1313
1314 unsigned Reg;
1315 bool RV = X86FastEmitLoad(VT, SrcAM, Reg);
1316 RV &= X86FastEmitStore(VT, Reg, DestAM);
1317 assert(RV && "Failed to emit load or store??");
1318
1319 unsigned Size = VT.getSizeInBits()/8;
1320 Len -= Size;
1321 DestAM.Disp += Size;
1322 SrcAM.Disp += Size;
1323 }
1324
1325 return true;
1326}
1327
Dan Gohman46510a72010-04-15 01:51:59 +00001328bool X86FastISel::X86VisitIntrinsicCall(const IntrinsicInst &I) {
Bill Wendling52370a12008-12-09 02:42:50 +00001329 // FIXME: Handle more intrinsics.
Chris Lattnera9a42252009-04-12 07:36:01 +00001330 switch (I.getIntrinsicID()) {
Bill Wendling52370a12008-12-09 02:42:50 +00001331 default: return false;
Chris Lattner832e4942011-04-19 05:52:03 +00001332 case Intrinsic::memcpy: {
1333 const MemCpyInst &MCI = cast<MemCpyInst>(I);
1334 // Don't handle volatile or variable length memcpys.
1335 if (MCI.isVolatile() || !isa<ConstantInt>(MCI.getLength()))
1336 return false;
Eli Friedmand5089a92011-04-27 01:45:07 +00001337
Chris Lattner832e4942011-04-19 05:52:03 +00001338 uint64_t Len = cast<ConstantInt>(MCI.getLength())->getZExtValue();
Chris Lattner832e4942011-04-19 05:52:03 +00001339
1340 // Get the address of the dest and source addresses.
1341 X86AddressMode DestAM, SrcAM;
1342 if (!X86SelectAddress(MCI.getRawDest(), DestAM) ||
1343 !X86SelectAddress(MCI.getRawSource(), SrcAM))
1344 return false;
Eli Friedmand5089a92011-04-27 01:45:07 +00001345
1346 return TryEmitSmallMemcpy(DestAM, SrcAM, Len);
Chris Lattner832e4942011-04-19 05:52:03 +00001347 }
1348
Eric Christopher07754c22010-03-18 20:27:26 +00001349 case Intrinsic::stackprotector: {
1350 // Emit code inline code to store the stack guard onto the stack.
1351 EVT PtrTy = TLI.getPointerTy();
1352
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001353 const Value *Op1 = I.getArgOperand(0); // The guard's value.
1354 const AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Eric Christopher07754c22010-03-18 20:27:26 +00001355
1356 // Grab the frame index.
1357 X86AddressMode AM;
1358 if (!X86SelectAddress(Slot, AM)) return false;
Eric Christopher88dee302010-03-18 21:58:33 +00001359 if (!X86FastEmitStore(PtrTy, Op1, AM)) return false;
Eric Christopher07754c22010-03-18 20:27:26 +00001360 return true;
1361 }
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001362 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00001363 const DbgDeclareInst *DI = cast<DbgDeclareInst>(&I);
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001364 X86AddressMode AM;
Dale Johannesen973f4672010-01-29 21:21:28 +00001365 assert(DI->getAddress() && "Null address should be checked earlier!");
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001366 if (!X86SelectAddress(DI->getAddress(), AM))
1367 return false;
Chris Lattner518bb532010-02-09 19:54:29 +00001368 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dale Johannesen116b7992010-02-18 18:51:15 +00001369 // FIXME may need to add RegState::Debug to any registers produced,
1370 // although ESP/EBP should be the only ones at the moment.
Dan Gohman84023e02010-07-10 09:00:22 +00001371 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II), AM).
1372 addImm(0).addMetadata(DI->getVariable());
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001373 return true;
1374 }
Eric Christopher77f79892010-01-18 22:11:29 +00001375 case Intrinsic::trap: {
Dan Gohman84023e02010-07-10 09:00:22 +00001376 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TRAP));
Eric Christopher77f79892010-01-18 22:11:29 +00001377 return true;
1378 }
Bill Wendling52370a12008-12-09 02:42:50 +00001379 case Intrinsic::sadd_with_overflow:
1380 case Intrinsic::uadd_with_overflow: {
Chris Lattner832e4942011-04-19 05:52:03 +00001381 // FIXME: Should fold immediates.
1382
Bill Wendlingc065b3f2008-12-09 07:55:31 +00001383 // Replace "add with overflow" intrinsics with an "add" instruction followed
Eli Friedman482feb32011-05-16 21:06:17 +00001384 // by a seto/setc instruction.
Bill Wendling52370a12008-12-09 02:42:50 +00001385 const Function *Callee = I.getCalledFunction();
1386 const Type *RetTy =
1387 cast<StructType>(Callee->getReturnType())->getTypeAtIndex(unsigned(0));
1388
Duncan Sands1440e8b2010-11-03 11:35:31 +00001389 MVT VT;
Bill Wendling52370a12008-12-09 02:42:50 +00001390 if (!isTypeLegal(RetTy, VT))
1391 return false;
1392
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001393 const Value *Op1 = I.getArgOperand(0);
1394 const Value *Op2 = I.getArgOperand(1);
Bill Wendling52370a12008-12-09 02:42:50 +00001395 unsigned Reg1 = getRegForValue(Op1);
1396 unsigned Reg2 = getRegForValue(Op2);
1397
1398 if (Reg1 == 0 || Reg2 == 0)
1399 // FIXME: Handle values *not* in registers.
1400 return false;
1401
1402 unsigned OpC = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 if (VT == MVT::i32)
Bill Wendling52370a12008-12-09 02:42:50 +00001404 OpC = X86::ADD32rr;
Owen Anderson825b72b2009-08-11 20:47:22 +00001405 else if (VT == MVT::i64)
Bill Wendling52370a12008-12-09 02:42:50 +00001406 OpC = X86::ADD64rr;
1407 else
1408 return false;
1409
Eli Friedman482feb32011-05-16 21:06:17 +00001410 // The call to CreateRegs builds two sequential registers, to store the
1411 // both the the returned values.
1412 unsigned ResultReg = FuncInfo.CreateRegs(I.getType());
Dan Gohman84023e02010-07-10 09:00:22 +00001413 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpC), ResultReg)
1414 .addReg(Reg1).addReg(Reg2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001415
Chris Lattnera9a42252009-04-12 07:36:01 +00001416 unsigned Opc = X86::SETBr;
1417 if (I.getIntrinsicID() == Intrinsic::sadd_with_overflow)
1418 Opc = X86::SETOr;
Eli Friedman482feb32011-05-16 21:06:17 +00001419 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg+1);
1420
1421 UpdateValueMap(&I, ResultReg, 2);
Bill Wendling52370a12008-12-09 02:42:50 +00001422 return true;
1423 }
1424 }
1425}
1426
Dan Gohman46510a72010-04-15 01:51:59 +00001427bool X86FastISel::X86SelectCall(const Instruction *I) {
1428 const CallInst *CI = cast<CallInst>(I);
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001429 const Value *Callee = CI->getCalledValue();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001430
1431 // Can't handle inline asm yet.
1432 if (isa<InlineAsm>(Callee))
1433 return false;
1434
Bill Wendling52370a12008-12-09 02:42:50 +00001435 // Handle intrinsic calls.
Dan Gohman46510a72010-04-15 01:51:59 +00001436 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI))
Chris Lattnera9a42252009-04-12 07:36:01 +00001437 return X86VisitIntrinsicCall(*II);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001438
Evan Chengf3d4efe2008-09-07 09:09:33 +00001439 // Handle only C and fastcc calling conventions for now.
Dan Gohman46510a72010-04-15 01:51:59 +00001440 ImmutableCallSite CS(CI);
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001441 CallingConv::ID CC = CS.getCallingConv();
Chris Lattnere03b8d32011-04-19 04:42:38 +00001442 if (CC != CallingConv::C && CC != CallingConv::Fast &&
Evan Chengf3d4efe2008-09-07 09:09:33 +00001443 CC != CallingConv::X86_FastCall)
1444 return false;
1445
Evan Cheng381993f2010-01-27 00:00:57 +00001446 // fastcc with -tailcallopt is intended to provide a guaranteed
1447 // tail call optimization. Fastisel doesn't know how to do that.
Dan Gohman1797ed52010-02-08 20:27:50 +00001448 if (CC == CallingConv::Fast && GuaranteedTailCallOpt)
Evan Cheng381993f2010-01-27 00:00:57 +00001449 return false;
1450
Evan Chengf3d4efe2008-09-07 09:09:33 +00001451 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1452 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eli Friedman37620462011-04-19 17:22:22 +00001453 bool isVarArg = FTy->isVarArg();
1454
1455 // Don't know how to handle Win64 varargs yet. Nothing special needed for
1456 // x86-32. Special handling for x86-64 is implemented.
1457 if (isVarArg && Subtarget->isTargetWin64())
Evan Chengf3d4efe2008-09-07 09:09:33 +00001458 return false;
1459
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001460 // Fast-isel doesn't know about callee-pop yet.
Eli Friedman37620462011-04-19 17:22:22 +00001461 if (Subtarget->IsCalleePop(isVarArg, CC))
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001462 return false;
1463
Eli Friedman19515b42011-05-17 18:29:03 +00001464 // Check whether the function can return without sret-demotion.
1465 SmallVector<ISD::OutputArg, 4> Outs;
1466 SmallVector<uint64_t, 4> Offsets;
1467 GetReturnInfo(I->getType(), CS.getAttributes().getRetAttributes(),
1468 Outs, TLI, &Offsets);
1469 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
1470 FTy->isVarArg(), Outs, FTy->getContext());
1471 if (!CanLowerReturn)
Eli Friedmanc93943b2011-05-17 02:36:59 +00001472 return false;
1473
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001474 // Materialize callee address in a register. FIXME: GV address can be
1475 // handled with a CALLpcrel32 instead.
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001476 X86AddressMode CalleeAM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001477 if (!X86SelectCallAddress(Callee, CalleeAM))
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001478 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001479 unsigned CalleeOp = 0;
Dan Gohman46510a72010-04-15 01:51:59 +00001480 const GlobalValue *GV = 0;
Chris Lattner553e5712009-06-27 04:50:14 +00001481 if (CalleeAM.GV != 0) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001482 GV = CalleeAM.GV;
Chris Lattner553e5712009-06-27 04:50:14 +00001483 } else if (CalleeAM.Base.Reg != 0) {
1484 CalleeOp = CalleeAM.Base.Reg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001485 } else
1486 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001487
Evan Chengf3d4efe2008-09-07 09:09:33 +00001488 // Deal with call operands first.
Dan Gohman46510a72010-04-15 01:51:59 +00001489 SmallVector<const Value *, 8> ArgVals;
Chris Lattner241ab472008-10-15 05:38:32 +00001490 SmallVector<unsigned, 8> Args;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001491 SmallVector<MVT, 8> ArgVTs;
Chris Lattner241ab472008-10-15 05:38:32 +00001492 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001493 Args.reserve(CS.arg_size());
Chris Lattner241ab472008-10-15 05:38:32 +00001494 ArgVals.reserve(CS.arg_size());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001495 ArgVTs.reserve(CS.arg_size());
1496 ArgFlags.reserve(CS.arg_size());
Dan Gohman46510a72010-04-15 01:51:59 +00001497 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001498 i != e; ++i) {
Chris Lattnere03b8d32011-04-19 04:42:38 +00001499 Value *ArgVal = *i;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001500 ISD::ArgFlagsTy Flags;
1501 unsigned AttrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00001502 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001503 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00001504 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001505 Flags.setZExt();
1506
Eli Friedmanc0883452011-05-20 22:21:04 +00001507 if (CS.paramHasAttr(AttrInd, Attribute::ByVal)) {
1508 const PointerType *Ty = cast<PointerType>(ArgVal->getType());
1509 const Type *ElementTy = Ty->getElementType();
1510 unsigned FrameSize = TD.getTypeAllocSize(ElementTy);
1511 unsigned FrameAlign = CS.getParamAlignment(AttrInd);
1512 if (!FrameAlign)
1513 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
1514 Flags.setByVal();
1515 Flags.setByValSize(FrameSize);
1516 Flags.setByValAlign(FrameAlign);
1517 if (!IsMemcpySmall(FrameSize))
1518 return false;
1519 }
1520
1521 if (CS.paramHasAttr(AttrInd, Attribute::InReg))
1522 Flags.setInReg();
1523 if (CS.paramHasAttr(AttrInd, Attribute::Nest))
1524 Flags.setNest();
1525
Chris Lattnere03b8d32011-04-19 04:42:38 +00001526 // If this is an i1/i8/i16 argument, promote to i32 to avoid an extra
1527 // instruction. This is safe because it is common to all fastisel supported
1528 // calling conventions on x86.
1529 if (ConstantInt *CI = dyn_cast<ConstantInt>(ArgVal)) {
1530 if (CI->getBitWidth() == 1 || CI->getBitWidth() == 8 ||
1531 CI->getBitWidth() == 16) {
1532 if (Flags.isSExt())
1533 ArgVal = ConstantExpr::getSExt(CI,Type::getInt32Ty(CI->getContext()));
1534 else
1535 ArgVal = ConstantExpr::getZExt(CI,Type::getInt32Ty(CI->getContext()));
1536 }
1537 }
1538
Chris Lattnerb44101c2011-04-19 05:09:50 +00001539 unsigned ArgReg;
Chris Lattnerff009ad2011-04-19 05:15:59 +00001540
1541 // Passing bools around ends up doing a trunc to i1 and passing it.
1542 // Codegen this as an argument + "and 1".
Chris Lattnerb44101c2011-04-19 05:09:50 +00001543 if (ArgVal->getType()->isIntegerTy(1) && isa<TruncInst>(ArgVal) &&
1544 cast<TruncInst>(ArgVal)->getParent() == I->getParent() &&
1545 ArgVal->hasOneUse()) {
Chris Lattnerb44101c2011-04-19 05:09:50 +00001546 ArgVal = cast<TruncInst>(ArgVal)->getOperand(0);
1547 ArgReg = getRegForValue(ArgVal);
1548 if (ArgReg == 0) return false;
1549
1550 MVT ArgVT;
1551 if (!isTypeLegal(ArgVal->getType(), ArgVT)) return false;
1552
1553 ArgReg = FastEmit_ri(ArgVT, ArgVT, ISD::AND, ArgReg,
1554 ArgVal->hasOneUse(), 1);
1555 } else {
1556 ArgReg = getRegForValue(ArgVal);
Chris Lattnerb44101c2011-04-19 05:09:50 +00001557 }
Chris Lattnere03b8d32011-04-19 04:42:38 +00001558
Chris Lattnerff009ad2011-04-19 05:15:59 +00001559 if (ArgReg == 0) return false;
1560
Chris Lattnere03b8d32011-04-19 04:42:38 +00001561 const Type *ArgTy = ArgVal->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001562 MVT ArgVT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001563 if (!isTypeLegal(ArgTy, ArgVT))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001564 return false;
Eli Friedmanc0883452011-05-20 22:21:04 +00001565 if (ArgVT == MVT::x86mmx)
1566 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001567 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1568 Flags.setOrigAlign(OriginalAlignment);
1569
Chris Lattnerb44101c2011-04-19 05:09:50 +00001570 Args.push_back(ArgReg);
Chris Lattnere03b8d32011-04-19 04:42:38 +00001571 ArgVals.push_back(ArgVal);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001572 ArgVTs.push_back(ArgVT);
1573 ArgFlags.push_back(Flags);
1574 }
1575
1576 // Analyze operands of the call, assigning locations to each operand.
1577 SmallVector<CCValAssign, 16> ArgLocs;
Eli Friedman37620462011-04-19 17:22:22 +00001578 CCState CCInfo(CC, isVarArg, TM, ArgLocs, I->getParent()->getContext());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001579
Dan Gohmand8acddd2010-06-01 21:09:47 +00001580 // Allocate shadow area for Win64
Chris Lattnere03b8d32011-04-19 04:42:38 +00001581 if (Subtarget->isTargetWin64())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001582 CCInfo.AllocateStack(32, 8);
Dan Gohmand8acddd2010-06-01 21:09:47 +00001583
Duncan Sands45907662010-10-31 13:21:44 +00001584 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CC_X86);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001585
1586 // Get a count of how many bytes are to be pushed on the stack.
1587 unsigned NumBytes = CCInfo.getNextStackOffset();
1588
1589 // Issue CALLSEQ_START
Dan Gohman6d4b0522008-10-01 18:28:06 +00001590 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
Dan Gohman84023e02010-07-10 09:00:22 +00001591 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackDown))
1592 .addImm(NumBytes);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001593
Chris Lattner438949a2008-10-15 05:30:52 +00001594 // Process argument: walk the register/memloc assignments, inserting
Evan Chengf3d4efe2008-09-07 09:09:33 +00001595 // copies / loads.
1596 SmallVector<unsigned, 4> RegArgs;
1597 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1598 CCValAssign &VA = ArgLocs[i];
1599 unsigned Arg = Args[VA.getValNo()];
Owen Andersone50ed302009-08-10 22:56:29 +00001600 EVT ArgVT = ArgVTs[VA.getValNo()];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001601
Evan Chengf3d4efe2008-09-07 09:09:33 +00001602 // Promote the value if needed.
1603 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001604 default: llvm_unreachable("Unknown loc info!");
Evan Chengf3d4efe2008-09-07 09:09:33 +00001605 case CCValAssign::Full: break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001606 case CCValAssign::SExt: {
Eli Friedmanc0883452011-05-20 22:21:04 +00001607 assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() &&
1608 "Unexpected extend");
Evan Cheng24e3a902008-09-08 06:35:17 +00001609 bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1610 Arg, ArgVT, Arg);
Chris Lattnerc46ec642011-01-05 22:26:52 +00001611 assert(Emitted && "Failed to emit a sext!"); (void)Emitted;
Evan Cheng24e3a902008-09-08 06:35:17 +00001612 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001613 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001614 }
1615 case CCValAssign::ZExt: {
Eli Friedmanc0883452011-05-20 22:21:04 +00001616 assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() &&
1617 "Unexpected extend");
Evan Cheng24e3a902008-09-08 06:35:17 +00001618 bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1619 Arg, ArgVT, Arg);
Chris Lattnerc46ec642011-01-05 22:26:52 +00001620 assert(Emitted && "Failed to emit a zext!"); (void)Emitted;
Evan Cheng24e3a902008-09-08 06:35:17 +00001621 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001622 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001623 }
1624 case CCValAssign::AExt: {
Eli Friedmanc0883452011-05-20 22:21:04 +00001625 assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() &&
1626 "Unexpected extend");
Evan Cheng24e3a902008-09-08 06:35:17 +00001627 bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1628 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001629 if (!Emitted)
1630 Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
Chris Lattner160f6cc2008-10-15 05:07:36 +00001631 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001632 if (!Emitted)
1633 Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1634 Arg, ArgVT, Arg);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001635
Chris Lattnerc46ec642011-01-05 22:26:52 +00001636 assert(Emitted && "Failed to emit a aext!"); (void)Emitted;
Evan Cheng24e3a902008-09-08 06:35:17 +00001637 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001638 break;
1639 }
Dan Gohmanc3c9c482009-08-05 05:33:42 +00001640 case CCValAssign::BCvt: {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001641 unsigned BC = FastEmit_r(ArgVT.getSimpleVT(), VA.getLocVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001642 ISD::BITCAST, Arg, /*TODO: Kill=*/false);
Dan Gohmanc3c9c482009-08-05 05:33:42 +00001643 assert(BC != 0 && "Failed to emit a bitcast!");
1644 Arg = BC;
1645 ArgVT = VA.getLocVT();
1646 break;
1647 }
Evan Cheng24e3a902008-09-08 06:35:17 +00001648 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001649
Evan Chengf3d4efe2008-09-07 09:09:33 +00001650 if (VA.isRegLoc()) {
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001651 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1652 VA.getLocReg()).addReg(Arg);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001653 RegArgs.push_back(VA.getLocReg());
1654 } else {
1655 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman0586d912008-09-10 20:11:02 +00001656 X86AddressMode AM;
1657 AM.Base.Reg = StackPtr;
1658 AM.Disp = LocMemOffset;
Dan Gohman46510a72010-04-15 01:51:59 +00001659 const Value *ArgVal = ArgVals[VA.getValNo()];
Eli Friedmanc0883452011-05-20 22:21:04 +00001660 ISD::ArgFlagsTy Flags = ArgFlags[VA.getValNo()];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001661
Eli Friedmanc0883452011-05-20 22:21:04 +00001662 if (Flags.isByVal()) {
1663 X86AddressMode SrcAM;
1664 SrcAM.Base.Reg = Arg;
1665 bool Res = TryEmitSmallMemcpy(AM, SrcAM, Flags.getByValSize());
1666 assert(Res && "memcpy length already checked!"); (void)Res;
1667 } else if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal)) {
1668 // If this is a really simple value, emit this with the Value* version
1669 //of X86FastEmitStore. If it isn't simple, we don't want to do this,
1670 // as it can cause us to reevaluate the argument.
Chris Lattner241ab472008-10-15 05:38:32 +00001671 X86FastEmitStore(ArgVT, ArgVal, AM);
Eli Friedmanc0883452011-05-20 22:21:04 +00001672 } else {
Chris Lattner241ab472008-10-15 05:38:32 +00001673 X86FastEmitStore(ArgVT, Arg, AM);
Eli Friedmanc0883452011-05-20 22:21:04 +00001674 }
Evan Chengf3d4efe2008-09-07 09:09:33 +00001675 }
1676 }
1677
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001678 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001679 // GOT pointer.
Chris Lattner15a380a2009-07-09 04:39:06 +00001680 if (Subtarget->isPICStyleGOT()) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001681 unsigned Base = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001682 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1683 X86::EBX).addReg(Base);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001684 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001685
Eli Friedman37620462011-04-19 17:22:22 +00001686 if (Subtarget->is64Bit() && isVarArg && !Subtarget->isTargetWin64()) {
1687 // Count the number of XMM registers allocated.
1688 static const unsigned XMMArgRegs[] = {
1689 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1690 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1691 };
1692 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1693 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::MOV8ri),
1694 X86::AL).addImm(NumXMMRegs);
1695 }
1696
Evan Chengf3d4efe2008-09-07 09:09:33 +00001697 // Issue the call.
Chris Lattner51e8eab2009-07-09 06:34:26 +00001698 MachineInstrBuilder MIB;
1699 if (CalleeOp) {
1700 // Register-indirect call.
Nate Begeman0c07b642010-07-22 00:09:39 +00001701 unsigned CallOpc;
1702 if (Subtarget->isTargetWin64())
1703 CallOpc = X86::WINCALL64r;
1704 else if (Subtarget->is64Bit())
1705 CallOpc = X86::CALL64r;
1706 else
1707 CallOpc = X86::CALL32r;
Dan Gohman84023e02010-07-10 09:00:22 +00001708 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
1709 .addReg(CalleeOp);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001710
Chris Lattner51e8eab2009-07-09 06:34:26 +00001711 } else {
1712 // Direct call.
1713 assert(GV && "Not a direct call");
Nate Begeman0c07b642010-07-22 00:09:39 +00001714 unsigned CallOpc;
1715 if (Subtarget->isTargetWin64())
1716 CallOpc = X86::WINCALL64pcrel32;
1717 else if (Subtarget->is64Bit())
1718 CallOpc = X86::CALL64pcrel32;
1719 else
1720 CallOpc = X86::CALLpcrel32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001721
Chris Lattner51e8eab2009-07-09 06:34:26 +00001722 // See if we need any target-specific flags on the GV operand.
1723 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001724
Chris Lattner51e8eab2009-07-09 06:34:26 +00001725 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1726 // external symbols most go through the PLT in PIC mode. If the symbol
1727 // has hidden or protected visibility, or if it is static or local, then
1728 // we don't need to use the PLT - we can directly call it.
1729 if (Subtarget->isTargetELF() &&
1730 TM.getRelocationModel() == Reloc::PIC_ &&
1731 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
1732 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001733 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner51e8eab2009-07-09 06:34:26 +00001734 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00001735 (!Subtarget->getTargetTriple().isMacOSX() ||
1736 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner51e8eab2009-07-09 06:34:26 +00001737 // PC-relative references to external symbols should go through $stub,
1738 // unless we're building with the leopard linker or later, which
1739 // automatically synthesizes these stubs.
1740 OpFlags = X86II::MO_DARWIN_STUB;
1741 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001742
1743
Dan Gohman84023e02010-07-10 09:00:22 +00001744 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
1745 .addGlobalAddress(GV, 0, OpFlags);
Chris Lattner51e8eab2009-07-09 06:34:26 +00001746 }
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001747
1748 // Add an implicit use GOT pointer in EBX.
Chris Lattner15a380a2009-07-09 04:39:06 +00001749 if (Subtarget->isPICStyleGOT())
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001750 MIB.addReg(X86::EBX);
1751
Eli Friedman37620462011-04-19 17:22:22 +00001752 if (Subtarget->is64Bit() && isVarArg && !Subtarget->isTargetWin64())
1753 MIB.addReg(X86::AL);
1754
Evan Chengf3d4efe2008-09-07 09:09:33 +00001755 // Add implicit physical register uses to the call.
Dan Gohman8c3f8b62008-10-07 22:10:33 +00001756 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1757 MIB.addReg(RegArgs[i]);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001758
1759 // Issue CALLSEQ_END
Dan Gohman6d4b0522008-10-01 18:28:06 +00001760 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
Eli Friedmand227eed2011-04-28 20:19:12 +00001761 unsigned NumBytesCallee = 0;
1762 if (!Subtarget->is64Bit() && CS.paramHasAttr(1, Attribute::StructRet))
1763 NumBytesCallee = 4;
Dan Gohman84023e02010-07-10 09:00:22 +00001764 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackUp))
Eli Friedmand227eed2011-04-28 20:19:12 +00001765 .addImm(NumBytes).addImm(NumBytesCallee);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001766
Eli Friedman19515b42011-05-17 18:29:03 +00001767 // Build info for return calling conv lowering code.
1768 // FIXME: This is practically a copy-paste from TargetLowering::LowerCallTo.
1769 SmallVector<ISD::InputArg, 32> Ins;
1770 SmallVector<EVT, 4> RetTys;
1771 ComputeValueVTs(TLI, I->getType(), RetTys);
1772 for (unsigned i = 0, e = RetTys.size(); i != e; ++i) {
1773 EVT VT = RetTys[i];
1774 EVT RegisterVT = TLI.getRegisterType(I->getParent()->getContext(), VT);
1775 unsigned NumRegs = TLI.getNumRegisters(I->getParent()->getContext(), VT);
1776 for (unsigned j = 0; j != NumRegs; ++j) {
1777 ISD::InputArg MyFlags;
1778 MyFlags.VT = RegisterVT.getSimpleVT();
1779 MyFlags.Used = !CS.getInstruction()->use_empty();
1780 if (CS.paramHasAttr(0, Attribute::SExt))
1781 MyFlags.Flags.setSExt();
1782 if (CS.paramHasAttr(0, Attribute::ZExt))
1783 MyFlags.Flags.setZExt();
1784 if (CS.paramHasAttr(0, Attribute::InReg))
1785 MyFlags.Flags.setInReg();
1786 Ins.push_back(MyFlags);
1787 }
1788 }
Eli Friedmanc93943b2011-05-17 02:36:59 +00001789
Eli Friedman19515b42011-05-17 18:29:03 +00001790 // Now handle call return values.
1791 SmallVector<unsigned, 4> UsedRegs;
1792 SmallVector<CCValAssign, 16> RVLocs;
1793 CCState CCRetInfo(CC, false, TM, RVLocs, I->getParent()->getContext());
1794 unsigned ResultReg = FuncInfo.CreateRegs(I->getType());
1795 CCRetInfo.AnalyzeCallResult(Ins, RetCC_X86);
1796 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1797 EVT CopyVT = RVLocs[i].getValVT();
1798 unsigned CopyReg = ResultReg + i;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001799
Evan Chengf3d4efe2008-09-07 09:09:33 +00001800 // If this is a call to a function that returns an fp value on the x87 fp
1801 // stack, but where we prefer to use the value in xmm registers, copy it
1802 // out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Eli Friedman19515b42011-05-17 18:29:03 +00001803 if ((RVLocs[i].getLocReg() == X86::ST0 ||
1804 RVLocs[i].getLocReg() == X86::ST1) &&
Evan Chengf3d4efe2008-09-07 09:09:33 +00001805 isScalarFPTypeInSSEReg(RVLocs[0].getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 CopyVT = MVT::f80;
Eli Friedman19515b42011-05-17 18:29:03 +00001807 CopyReg = createResultReg(X86::RFP80RegisterClass);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001808 }
1809
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001810 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eli Friedman19515b42011-05-17 18:29:03 +00001811 CopyReg).addReg(RVLocs[i].getLocReg());
1812 UsedRegs.push_back(RVLocs[i].getLocReg());
Dan Gohmandb497122010-06-18 23:28:01 +00001813
Eli Friedman19515b42011-05-17 18:29:03 +00001814 if (CopyVT != RVLocs[i].getValVT()) {
Evan Chengf3d4efe2008-09-07 09:09:33 +00001815 // Round the F80 the right size, which also moves to the appropriate xmm
1816 // register. This is accomplished by storing the F80 value in memory and
1817 // then loading it back. Ewww...
Eli Friedman19515b42011-05-17 18:29:03 +00001818 EVT ResVT = RVLocs[i].getValVT();
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001820 unsigned MemSize = ResVT.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001821 int FI = MFI.CreateStackObject(MemSize, MemSize, false);
Dan Gohman84023e02010-07-10 09:00:22 +00001822 addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1823 TII.get(Opc)), FI)
Eli Friedman19515b42011-05-17 18:29:03 +00001824 .addReg(CopyReg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm;
Dan Gohman84023e02010-07-10 09:00:22 +00001826 addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eli Friedman19515b42011-05-17 18:29:03 +00001827 TII.get(Opc), ResultReg + i), FI);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001828 }
Eli Friedmanc93943b2011-05-17 02:36:59 +00001829 }
Eli Friedmancdc9a202011-05-17 00:13:47 +00001830
Eli Friedman19515b42011-05-17 18:29:03 +00001831 if (RVLocs.size())
1832 UpdateValueMap(I, ResultReg, RVLocs.size());
1833
Dan Gohmandb497122010-06-18 23:28:01 +00001834 // Set all unused physreg defs as dead.
1835 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
1836
Evan Chengf3d4efe2008-09-07 09:09:33 +00001837 return true;
1838}
1839
1840
Dan Gohman99b21822008-08-28 23:21:34 +00001841bool
Dan Gohman46510a72010-04-15 01:51:59 +00001842X86FastISel::TargetSelectInstruction(const Instruction *I) {
Dan Gohman99b21822008-08-28 23:21:34 +00001843 switch (I->getOpcode()) {
1844 default: break;
Evan Cheng8b19e562008-09-03 06:44:39 +00001845 case Instruction::Load:
Dan Gohman3df24e62008-09-03 23:12:08 +00001846 return X86SelectLoad(I);
Owen Anderson79924eb2008-09-04 16:48:33 +00001847 case Instruction::Store:
1848 return X86SelectStore(I);
Dan Gohman84023e02010-07-10 09:00:22 +00001849 case Instruction::Ret:
1850 return X86SelectRet(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +00001851 case Instruction::ICmp:
1852 case Instruction::FCmp:
1853 return X86SelectCmp(I);
Dan Gohmand89ae992008-09-05 01:06:14 +00001854 case Instruction::ZExt:
1855 return X86SelectZExt(I);
1856 case Instruction::Br:
1857 return X86SelectBranch(I);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001858 case Instruction::Call:
1859 return X86SelectCall(I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001860 case Instruction::LShr:
1861 case Instruction::AShr:
1862 case Instruction::Shl:
1863 return X86SelectShift(I);
1864 case Instruction::Select:
1865 return X86SelectSelect(I);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001866 case Instruction::Trunc:
1867 return X86SelectTrunc(I);
Dan Gohman78efce62008-09-10 21:02:08 +00001868 case Instruction::FPExt:
1869 return X86SelectFPExt(I);
1870 case Instruction::FPTrunc:
1871 return X86SelectFPTrunc(I);
Dan Gohman474d3b32009-03-13 23:53:06 +00001872 case Instruction::IntToPtr: // Deliberate fall-through.
1873 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +00001874 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1875 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman474d3b32009-03-13 23:53:06 +00001876 if (DstVT.bitsGT(SrcVT))
1877 return X86SelectZExt(I);
1878 if (DstVT.bitsLT(SrcVT))
1879 return X86SelectTrunc(I);
1880 unsigned Reg = getRegForValue(I->getOperand(0));
1881 if (Reg == 0) return false;
1882 UpdateValueMap(I, Reg);
1883 return true;
1884 }
Dan Gohman99b21822008-08-28 23:21:34 +00001885 }
1886
1887 return false;
1888}
1889
Dan Gohman46510a72010-04-15 01:51:59 +00001890unsigned X86FastISel::TargetMaterializeConstant(const Constant *C) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001891 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001892 if (!isTypeLegal(C->getType(), VT))
Owen Anderson95267a12008-09-05 00:06:23 +00001893 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001894
Owen Anderson95267a12008-09-05 00:06:23 +00001895 // Get opcode and regclass of the output for the given load instruction.
1896 unsigned Opc = 0;
1897 const TargetRegisterClass *RC = NULL;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001898 switch (VT.SimpleTy) {
Owen Anderson95267a12008-09-05 00:06:23 +00001899 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 case MVT::i8:
Owen Anderson95267a12008-09-05 00:06:23 +00001901 Opc = X86::MOV8rm;
1902 RC = X86::GR8RegisterClass;
1903 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 case MVT::i16:
Owen Anderson95267a12008-09-05 00:06:23 +00001905 Opc = X86::MOV16rm;
1906 RC = X86::GR16RegisterClass;
1907 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001908 case MVT::i32:
Owen Anderson95267a12008-09-05 00:06:23 +00001909 Opc = X86::MOV32rm;
1910 RC = X86::GR32RegisterClass;
1911 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 case MVT::i64:
Owen Anderson95267a12008-09-05 00:06:23 +00001913 // Must be in x86-64 mode.
1914 Opc = X86::MOV64rm;
1915 RC = X86::GR64RegisterClass;
1916 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 case MVT::f32:
Owen Anderson95267a12008-09-05 00:06:23 +00001918 if (Subtarget->hasSSE1()) {
1919 Opc = X86::MOVSSrm;
1920 RC = X86::FR32RegisterClass;
1921 } else {
1922 Opc = X86::LD_Fp32m;
1923 RC = X86::RFP32RegisterClass;
1924 }
1925 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 case MVT::f64:
Owen Anderson95267a12008-09-05 00:06:23 +00001927 if (Subtarget->hasSSE2()) {
1928 Opc = X86::MOVSDrm;
1929 RC = X86::FR64RegisterClass;
1930 } else {
1931 Opc = X86::LD_Fp64m;
1932 RC = X86::RFP64RegisterClass;
1933 }
1934 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +00001936 // No f80 support yet.
1937 return false;
Owen Anderson95267a12008-09-05 00:06:23 +00001938 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001939
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001940 // Materialize addresses with LEA instructions.
Owen Anderson95267a12008-09-05 00:06:23 +00001941 if (isa<GlobalValue>(C)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001942 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001943 if (X86SelectAddress(C, AM)) {
Chris Lattner685090f2011-04-17 17:12:08 +00001944 // If the expression is just a basereg, then we're done, otherwise we need
1945 // to emit an LEA.
1946 if (AM.BaseType == X86AddressMode::RegBase &&
1947 AM.IndexReg == 0 && AM.Disp == 0 && AM.GV == 0)
1948 return AM.Base.Reg;
1949
1950 Opc = TLI.getPointerTy() == MVT::i32 ? X86::LEA32r : X86::LEA64r;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001951 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001952 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1953 TII.get(Opc), ResultReg), AM);
Owen Anderson95267a12008-09-05 00:06:23 +00001954 return ResultReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001955 }
Evan Cheng0de588f2008-09-05 21:00:03 +00001956 return 0;
Owen Anderson95267a12008-09-05 00:06:23 +00001957 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001958
Owen Anderson3b217c62008-09-06 01:11:01 +00001959 // MachineConstantPool wants an explicit alignment.
Evan Cheng1606e8e2009-03-13 07:51:59 +00001960 unsigned Align = TD.getPrefTypeAlignment(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001961 if (Align == 0) {
1962 // Alignment of vector types. FIXME!
Duncan Sands777d2302009-05-09 07:06:46 +00001963 Align = TD.getTypeAllocSize(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001964 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001965
Dan Gohman5396c992008-09-30 01:21:32 +00001966 // x86-32 PIC requires a PIC base register for constant pools.
1967 unsigned PICBase = 0;
Chris Lattner89da6992009-06-27 01:31:51 +00001968 unsigned char OpFlag = 0;
Chris Lattnere2c92082009-07-10 21:00:45 +00001969 if (Subtarget->isPICStyleStubPIC()) { // Not dynamic-no-pic
Chris Lattner15a380a2009-07-09 04:39:06 +00001970 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Dan Gohmana4160c32010-07-07 16:29:44 +00001971 PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Chris Lattner15a380a2009-07-09 04:39:06 +00001972 } else if (Subtarget->isPICStyleGOT()) {
1973 OpFlag = X86II::MO_GOTOFF;
Dan Gohmana4160c32010-07-07 16:29:44 +00001974 PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Chris Lattner15a380a2009-07-09 04:39:06 +00001975 } else if (Subtarget->isPICStyleRIPRel() &&
1976 TM.getCodeModel() == CodeModel::Small) {
1977 PICBase = X86::RIP;
Chris Lattner89da6992009-06-27 01:31:51 +00001978 }
Dan Gohman5396c992008-09-30 01:21:32 +00001979
1980 // Create the load from the constant pool.
Dan Gohman0586d912008-09-10 20:11:02 +00001981 unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align);
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001982 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001983 addConstantPoolReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1984 TII.get(Opc), ResultReg),
Chris Lattner89da6992009-06-27 01:31:51 +00001985 MCPOffset, PICBase, OpFlag);
Dan Gohman5396c992008-09-30 01:21:32 +00001986
Owen Anderson95267a12008-09-05 00:06:23 +00001987 return ResultReg;
1988}
1989
Dan Gohman46510a72010-04-15 01:51:59 +00001990unsigned X86FastISel::TargetMaterializeAlloca(const AllocaInst *C) {
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001991 // Fail on dynamic allocas. At this point, getRegForValue has already
1992 // checked its CSE maps, so if we're here trying to handle a dynamic
1993 // alloca, we're not going to succeed. X86SelectAddress has a
1994 // check for dynamic allocas, because it's called directly from
1995 // various places, but TargetMaterializeAlloca also needs a check
1996 // in order to avoid recursion between getRegForValue,
1997 // X86SelectAddrss, and TargetMaterializeAlloca.
Dan Gohmana4160c32010-07-07 16:29:44 +00001998 if (!FuncInfo.StaticAllocaMap.count(C))
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001999 return 0;
2000
Dan Gohman0586d912008-09-10 20:11:02 +00002001 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00002002 if (!X86SelectAddress(C, AM))
Dan Gohman0586d912008-09-10 20:11:02 +00002003 return 0;
2004 unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
2005 TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy());
2006 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00002007 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2008 TII.get(Opc), ResultReg), AM);
Dan Gohman0586d912008-09-10 20:11:02 +00002009 return ResultReg;
2010}
2011
Eli Friedman2790ba82011-04-27 22:41:55 +00002012unsigned X86FastISel::TargetMaterializeFloatZero(const ConstantFP *CF) {
2013 MVT VT;
2014 if (!isTypeLegal(CF->getType(), VT))
2015 return false;
2016
2017 // Get opcode and regclass for the given zero.
2018 unsigned Opc = 0;
2019 const TargetRegisterClass *RC = NULL;
2020 switch (VT.SimpleTy) {
2021 default: return false;
2022 case MVT::f32:
2023 if (Subtarget->hasSSE1()) {
2024 Opc = X86::FsFLD0SS;
2025 RC = X86::FR32RegisterClass;
2026 } else {
2027 Opc = X86::LD_Fp032;
2028 RC = X86::RFP32RegisterClass;
2029 }
2030 break;
2031 case MVT::f64:
2032 if (Subtarget->hasSSE2()) {
2033 Opc = X86::FsFLD0SD;
2034 RC = X86::FR64RegisterClass;
2035 } else {
2036 Opc = X86::LD_Fp064;
2037 RC = X86::RFP64RegisterClass;
2038 }
2039 break;
2040 case MVT::f80:
2041 // No f80 support yet.
2042 return false;
2043 }
2044
2045 unsigned ResultReg = createResultReg(RC);
2046 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg);
2047 return ResultReg;
2048}
2049
2050
Chris Lattnerbeac75d2010-09-05 02:18:34 +00002051/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2052/// vreg is being provided by the specified load instruction. If possible,
2053/// try to fold the load as an operand to the instruction, returning true if
2054/// possible.
2055bool X86FastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2056 const LoadInst *LI) {
2057 X86AddressMode AM;
2058 if (!X86SelectAddress(LI->getOperand(0), AM))
2059 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002060
Chris Lattnerbeac75d2010-09-05 02:18:34 +00002061 X86InstrInfo &XII = (X86InstrInfo&)TII;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002062
Chris Lattnerbeac75d2010-09-05 02:18:34 +00002063 unsigned Size = TD.getTypeAllocSize(LI->getType());
2064 unsigned Alignment = LI->getAlignment();
2065
2066 SmallVector<MachineOperand, 8> AddrOps;
2067 AM.getFullAddress(AddrOps);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002068
Chris Lattnerbeac75d2010-09-05 02:18:34 +00002069 MachineInstr *Result =
2070 XII.foldMemoryOperandImpl(*FuncInfo.MF, MI, OpNo, AddrOps, Size, Alignment);
2071 if (Result == 0) return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002072
Chris Lattnerb99fdee2011-01-16 02:27:38 +00002073 FuncInfo.MBB->insert(FuncInfo.InsertPt, Result);
Chris Lattnerbeac75d2010-09-05 02:18:34 +00002074 MI->eraseFromParent();
2075 return true;
2076}
2077
2078
Evan Chengc3f44b02008-09-03 00:03:49 +00002079namespace llvm {
Dan Gohmana4160c32010-07-07 16:29:44 +00002080 llvm::FastISel *X86::createFastISel(FunctionLoweringInfo &funcInfo) {
2081 return new X86FastISel(funcInfo);
Evan Chengc3f44b02008-09-03 00:03:49 +00002082 }
Dan Gohman99b21822008-08-28 23:21:34 +00002083}