blob: a2ec289ef11a7fd7e3a6aebd46ada921e4ece002 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000081 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
82 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
83 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000107 // We do not currently implment this libm ops for PowerPC.
108 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
110 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
113
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000114 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 setOperationAction(ISD::SREM, MVT::i32, Expand);
116 setOperationAction(ISD::UREM, MVT::i32, Expand);
117 setOperationAction(ISD::SREM, MVT::i64, Expand);
118 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000119
120 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
122 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
123 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
125 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
126 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000129
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000130 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::FSIN , MVT::f64, Expand);
132 setOperationAction(ISD::FCOS , MVT::f64, Expand);
133 setOperationAction(ISD::FREM , MVT::f64, Expand);
134 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000135 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::FSIN , MVT::f32, Expand);
137 setOperationAction(ISD::FCOS , MVT::f32, Expand);
138 setOperationAction(ISD::FREM , MVT::f32, Expand);
139 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000140 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000141
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000144 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000145 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
147 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000148 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
151 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000152
Nate Begemand88fc032006-01-14 03:14:10 +0000153 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
155 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
156 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000157 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
158 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
160 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
161 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000162 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
163 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000164
Nate Begeman35ef9132006-01-11 21:21:00 +0000165 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
167 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000169 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SELECT, MVT::i32, Expand);
171 setOperationAction(ISD::SELECT, MVT::i64, Expand);
172 setOperationAction(ISD::SELECT, MVT::f32, Expand);
173 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000174
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000175 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
177 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000178
Nate Begeman750ac1b2006-02-01 07:19:44 +0000179 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000181
Nate Begeman81e80972006-03-17 01:40:33 +0000182 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000184
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000186
Chris Lattnerf7605322005-08-31 21:09:52 +0000187 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000189
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000190 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
192 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000193
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000194 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
195 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
196 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
197 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000198
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000199 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000201
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
203 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000206
207
208 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000209 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
211 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000212 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
214 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
215 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
216 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000217 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
219 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000220
Nate Begeman1db3c922008-08-11 17:36:31 +0000221 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000223
224 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000225 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
226 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000227
Nate Begemanacc398c2006-01-25 18:21:52 +0000228 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000230
Hal Finkel179a4dd2012-03-24 03:53:55 +0000231 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()) {
232 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
233 // VAARG always uses double-word chunks, so promote anything smaller.
234 setOperationAction(ISD::VAARG, MVT::i1, Promote);
235 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
236 setOperationAction(ISD::VAARG, MVT::i8, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i16, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i32, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::Other, Expand);
243 } else {
244 // VAARG is custom lowered with the 32-bit SVR4 ABI.
245 setOperationAction(ISD::VAARG, MVT::Other, Custom);
246 setOperationAction(ISD::VAARG, MVT::i64, Custom);
247 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000248 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000250
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000251 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
253 setOperationAction(ISD::VAEND , MVT::Other, Expand);
254 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
255 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
256 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
257 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000258
Chris Lattner6d92cad2006-03-26 10:06:40 +0000259 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000261
Dale Johannesen53e4e442008-11-07 22:54:33 +0000262 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
264 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
265 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000275
Chris Lattnera7a58542006-06-16 17:34:12 +0000276 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
279 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
280 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
281 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000282 // This is just the low 32 bits of a (signed) fp->i64 conversion.
283 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000285
Chris Lattner7fbcef72006-03-24 07:53:47 +0000286 // FIXME: disable this lowered code. This generates 64-bit register values,
287 // and we don't model the fact that the top part is clobbered by calls. We
288 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000290 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000291 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000293 }
294
Chris Lattnera7a58542006-06-16 17:34:12 +0000295 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000296 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000297 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000298 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000300 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
302 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
303 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000304 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000305 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
307 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
308 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000309 }
Evan Chengd30bf012006-03-01 01:11:20 +0000310
Nate Begeman425a9692005-11-29 08:17:20 +0000311 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000312 // First set operation action for all vector types to expand. Then we
313 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
315 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
316 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000318 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319 setOperationAction(ISD::ADD , VT, Legal);
320 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000321
Chris Lattner7ff7e672006-04-04 17:25:31 +0000322 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000323 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000325
326 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000327 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000339
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000340 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000341 setOperationAction(ISD::MUL , VT, Expand);
342 setOperationAction(ISD::SDIV, VT, Expand);
343 setOperationAction(ISD::SREM, VT, Expand);
344 setOperationAction(ISD::UDIV, VT, Expand);
345 setOperationAction(ISD::UREM, VT, Expand);
346 setOperationAction(ISD::FDIV, VT, Expand);
347 setOperationAction(ISD::FNEG, VT, Expand);
348 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
349 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
350 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
351 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
352 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
353 setOperationAction(ISD::UDIVREM, VT, Expand);
354 setOperationAction(ISD::SDIVREM, VT, Expand);
355 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
356 setOperationAction(ISD::FPOW, VT, Expand);
357 setOperationAction(ISD::CTPOP, VT, Expand);
358 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000359 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000360 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000362 }
363
Chris Lattner7ff7e672006-04-04 17:25:31 +0000364 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
365 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000367
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::AND , MVT::v4i32, Legal);
369 setOperationAction(ISD::OR , MVT::v4i32, Legal);
370 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
371 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
372 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
373 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Craig Topperc9099502012-04-20 06:31:50 +0000375 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
376 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
377 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
378 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000381 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
383 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
384 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
387 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000388
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
390 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
391 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
392 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000393 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000394
Hal Finkel19aa2b52012-04-01 20:08:17 +0000395 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport())
396 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
397
Eli Friedman4db5aca2011-08-29 18:23:02 +0000398 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
399 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
400
Duncan Sands03228082008-11-23 15:47:28 +0000401 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000402 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000403
Jim Laskey2ad9f172007-02-22 14:56:36 +0000404 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000405 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000406 setExceptionPointerRegister(PPC::X3);
407 setExceptionSelectorRegister(PPC::X4);
408 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000409 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000410 setExceptionPointerRegister(PPC::R3);
411 setExceptionSelectorRegister(PPC::R4);
412 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000413
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000414 // We have target-specific dag combine patterns for the following nodes:
415 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000416 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000417 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000418 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000419
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000420 // Darwin long double math library functions have $LDBL128 appended.
421 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000422 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000423 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
424 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000425 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
426 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000427 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
428 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
429 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
430 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
431 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000432 }
433
Hal Finkelc6129162011-10-17 18:53:03 +0000434 setMinFunctionAlignment(2);
435 if (PPCSubTarget.isDarwin())
436 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000437
Eli Friedman26689ac2011-08-03 21:06:02 +0000438 setInsertFencesForAtomic(true);
439
Hal Finkel768c65f2011-11-22 16:21:04 +0000440 setSchedulingPreference(Sched::Hybrid);
441
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000442 computeRegisterProperties();
443}
444
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000445/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
446/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000447unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000448 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000449 // Darwin passes everything on 4 byte boundary.
450 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
451 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000452
453 // 16byte and wider vectors are passed on 16byte boundary.
454 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
455 if (VTy->getBitWidth() >= 128)
456 return 16;
457
458 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
459 if (PPCSubTarget.isPPC64())
460 return 8;
461
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000462 return 4;
463}
464
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000465const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
466 switch (Opcode) {
467 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000468 case PPCISD::FSEL: return "PPCISD::FSEL";
469 case PPCISD::FCFID: return "PPCISD::FCFID";
470 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
471 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
472 case PPCISD::STFIWX: return "PPCISD::STFIWX";
473 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
474 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
475 case PPCISD::VPERM: return "PPCISD::VPERM";
476 case PPCISD::Hi: return "PPCISD::Hi";
477 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000478 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000479 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
480 case PPCISD::LOAD: return "PPCISD::LOAD";
481 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000482 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
483 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
484 case PPCISD::SRL: return "PPCISD::SRL";
485 case PPCISD::SRA: return "PPCISD::SRA";
486 case PPCISD::SHL: return "PPCISD::SHL";
487 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
488 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000489 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000490 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000491 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000492 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000493 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000494 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
495 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000496 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
497 case PPCISD::MFCR: return "PPCISD::MFCR";
498 case PPCISD::VCMP: return "PPCISD::VCMP";
499 case PPCISD::VCMPo: return "PPCISD::VCMPo";
500 case PPCISD::LBRX: return "PPCISD::LBRX";
501 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000502 case PPCISD::LARX: return "PPCISD::LARX";
503 case PPCISD::STCX: return "PPCISD::STCX";
504 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
505 case PPCISD::MFFS: return "PPCISD::MFFS";
506 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
507 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
508 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
509 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000510 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000511 }
512}
513
Duncan Sands28b77e92011-09-06 19:07:46 +0000514EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000516}
517
Chris Lattner1a635d62006-04-14 06:01:58 +0000518//===----------------------------------------------------------------------===//
519// Node matching predicates, for use by the tblgen matching code.
520//===----------------------------------------------------------------------===//
521
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000522/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000523static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000524 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000525 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000526 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000527 // Maybe this has already been legalized into the constant pool?
528 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000529 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000530 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000531 }
532 return false;
533}
534
Chris Lattnerddb739e2006-04-06 17:23:16 +0000535/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
536/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000537static bool isConstantOrUndef(int Op, int Val) {
538 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000539}
540
541/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
542/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000543bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000544 if (!isUnary) {
545 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000546 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000547 return false;
548 } else {
549 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000550 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
551 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000552 return false;
553 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000554 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000555}
556
557/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
558/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000559bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000560 if (!isUnary) {
561 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000562 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
563 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000564 return false;
565 } else {
566 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000567 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
568 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
569 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
570 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000571 return false;
572 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000573 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000574}
575
Chris Lattnercaad1632006-04-06 22:02:42 +0000576/// isVMerge - Common function, used to match vmrg* shuffles.
577///
Nate Begeman9008ca62009-04-27 18:41:29 +0000578static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000579 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000581 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000582 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
583 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000584
Chris Lattner116cc482006-04-06 21:11:54 +0000585 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
586 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000587 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000588 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000590 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000591 return false;
592 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000594}
595
596/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
597/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000598bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000599 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000600 if (!isUnary)
601 return isVMerge(N, UnitSize, 8, 24);
602 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000603}
604
605/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
606/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000607bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000608 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000609 if (!isUnary)
610 return isVMerge(N, UnitSize, 0, 16);
611 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000612}
613
614
Chris Lattnerd0608e12006-04-06 18:26:28 +0000615/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
616/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000617int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 "PPC only supports shuffles by bytes!");
620
621 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000622
Chris Lattnerd0608e12006-04-06 18:26:28 +0000623 // Find the first non-undef value in the shuffle mask.
624 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000626 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000627
Chris Lattnerd0608e12006-04-06 18:26:28 +0000628 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000629
Nate Begeman9008ca62009-04-27 18:41:29 +0000630 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000631 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000632 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000633 if (ShiftAmt < i) return -1;
634 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000635
Chris Lattnerf24380e2006-04-06 22:28:36 +0000636 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000637 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000638 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000640 return -1;
641 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000642 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000643 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000645 return -1;
646 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000647 return ShiftAmt;
648}
Chris Lattneref819f82006-03-20 06:33:01 +0000649
650/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
651/// specifies a splat of a single element that is suitable for input to
652/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000653bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000655 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000656
Chris Lattner88a99ef2006-03-20 06:37:44 +0000657 // This is a splat operation if each element of the permute is the same, and
658 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000659 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000660
Nate Begeman9008ca62009-04-27 18:41:29 +0000661 // FIXME: Handle UNDEF elements too!
662 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000663 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000664
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 // Check that the indices are consecutive, in the case of a multi-byte element
666 // splatted with a v16i8 mask.
667 for (unsigned i = 1; i != EltSize; ++i)
668 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000669 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000670
Chris Lattner7ff7e672006-04-04 17:25:31 +0000671 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000672 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000673 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000674 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000675 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000676 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000677 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000678}
679
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000680/// isAllNegativeZeroVector - Returns true if all elements of build_vector
681/// are -0.0.
682bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000683 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
684
685 APInt APVal, APUndef;
686 unsigned BitSize;
687 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000688
Dale Johannesen1e608812009-11-13 01:45:18 +0000689 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000691 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000692
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000693 return false;
694}
695
Chris Lattneref819f82006-03-20 06:33:01 +0000696/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
697/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000698unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000699 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
700 assert(isSplatShuffleMask(SVOp, EltSize));
701 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000702}
703
Chris Lattnere87192a2006-04-12 17:37:20 +0000704/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000705/// by using a vspltis[bhw] instruction of the specified element size, return
706/// the constant being splatted. The ByteSize field indicates the number of
707/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000708SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
709 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000710
711 // If ByteSize of the splat is bigger than the element size of the
712 // build_vector, then we have a case where we are checking for a splat where
713 // multiple elements of the buildvector are folded together into a single
714 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
715 unsigned EltSize = 16/N->getNumOperands();
716 if (EltSize < ByteSize) {
717 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000718 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000719 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000720
Chris Lattner79d9a882006-04-08 07:14:26 +0000721 // See if all of the elements in the buildvector agree across.
722 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
723 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
724 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000725 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000726
Scott Michelfdc40a02009-02-17 22:15:04 +0000727
Gabor Greifba36cb52008-08-28 21:40:38 +0000728 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000729 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
730 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000731 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000732 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000733
Chris Lattner79d9a882006-04-08 07:14:26 +0000734 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
735 // either constant or undef values that are identical for each chunk. See
736 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000737
Chris Lattner79d9a882006-04-08 07:14:26 +0000738 // Check to see if all of the leading entries are either 0 or -1. If
739 // neither, then this won't fit into the immediate field.
740 bool LeadingZero = true;
741 bool LeadingOnes = true;
742 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000743 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000744
Chris Lattner79d9a882006-04-08 07:14:26 +0000745 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
746 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
747 }
748 // Finally, check the least significant entry.
749 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000750 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000752 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000753 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000755 }
756 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000757 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000759 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000760 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000762 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000763
Dan Gohman475871a2008-07-27 21:46:04 +0000764 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000765 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000766
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000767 // Check to see if this buildvec has a single non-undef value in its elements.
768 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
769 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000770 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000771 OpVal = N->getOperand(i);
772 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000773 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000774 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000775
Gabor Greifba36cb52008-08-28 21:40:38 +0000776 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000777
Eli Friedman1a8229b2009-05-24 02:03:36 +0000778 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000779 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000780 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000781 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000782 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000784 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000785 }
786
787 // If the splat value is larger than the element value, then we can never do
788 // this splat. The only case that we could fit the replicated bits into our
789 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000790 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000791
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000792 // If the element value is larger than the splat value, cut it in half and
793 // check to see if the two halves are equal. Continue doing this until we
794 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
795 while (ValSizeInBytes > ByteSize) {
796 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000797
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000798 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000799 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
800 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000801 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000802 }
803
804 // Properly sign extend the value.
805 int ShAmt = (4-ByteSize)*8;
806 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000808 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000809 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000810
Chris Lattner140a58f2006-04-08 06:46:53 +0000811 // Finally, if this value fits in a 5 bit sext field, return it
812 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000814 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000815}
816
Chris Lattner1a635d62006-04-14 06:01:58 +0000817//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000818// Addressing Mode Selection
819//===----------------------------------------------------------------------===//
820
821/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
822/// or 64-bit immediate, and if the value can be accurately represented as a
823/// sign extension from a 16-bit value. If so, this returns true and the
824/// immediate.
825static bool isIntS16Immediate(SDNode *N, short &Imm) {
826 if (N->getOpcode() != ISD::Constant)
827 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000828
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000829 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000830 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000831 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000832 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000833 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000834}
Dan Gohman475871a2008-07-27 21:46:04 +0000835static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000836 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000837}
838
839
840/// SelectAddressRegReg - Given the specified addressed, check to see if it
841/// can be represented as an indexed [r+r] operation. Returns false if it
842/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000843bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
844 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000845 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000846 short imm = 0;
847 if (N.getOpcode() == ISD::ADD) {
848 if (isIntS16Immediate(N.getOperand(1), imm))
849 return false; // r+i
850 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
851 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000852
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000853 Base = N.getOperand(0);
854 Index = N.getOperand(1);
855 return true;
856 } else if (N.getOpcode() == ISD::OR) {
857 if (isIntS16Immediate(N.getOperand(1), imm))
858 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000859
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000860 // If this is an or of disjoint bitfields, we can codegen this as an add
861 // (for better address arithmetic) if the LHS and RHS of the OR are provably
862 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000863 APInt LHSKnownZero, LHSKnownOne;
864 APInt RHSKnownZero, RHSKnownOne;
865 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000866 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000867
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000868 if (LHSKnownZero.getBoolValue()) {
869 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000870 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000871 // If all of the bits are known zero on the LHS or RHS, the add won't
872 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000873 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000874 Base = N.getOperand(0);
875 Index = N.getOperand(1);
876 return true;
877 }
878 }
879 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000880
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000881 return false;
882}
883
884/// Returns true if the address N can be represented by a base register plus
885/// a signed 16-bit displacement [r+imm], and if it is not better
886/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000887bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000888 SDValue &Base,
889 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000890 // FIXME dl should come from parent load or store, not from address
891 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 // If this can be more profitably realized as r+r, fail.
893 if (SelectAddressRegReg(N, Disp, Base, DAG))
894 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000895
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000896 if (N.getOpcode() == ISD::ADD) {
897 short imm = 0;
898 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000900 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
901 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
902 } else {
903 Base = N.getOperand(0);
904 }
905 return true; // [r+i]
906 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
907 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000908 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 && "Cannot handle constant offsets yet!");
910 Disp = N.getOperand(1).getOperand(0); // The global address.
911 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000912 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000913 Disp.getOpcode() == ISD::TargetConstantPool ||
914 Disp.getOpcode() == ISD::TargetJumpTable);
915 Base = N.getOperand(0);
916 return true; // [&g+r]
917 }
918 } else if (N.getOpcode() == ISD::OR) {
919 short imm = 0;
920 if (isIntS16Immediate(N.getOperand(1), imm)) {
921 // If this is an or of disjoint bitfields, we can codegen this as an add
922 // (for better address arithmetic) if the LHS and RHS of the OR are
923 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000924 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000925 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000926
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000927 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000928 // If all of the bits are known zero on the LHS or RHS, the add won't
929 // carry.
930 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000932 return true;
933 }
934 }
935 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
936 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000937
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 // If this address fits entirely in a 16-bit sext immediate field, codegen
939 // this as "d, 0"
940 short Imm;
941 if (isIntS16Immediate(CN, Imm)) {
942 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000943 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
944 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000945 return true;
946 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000947
948 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000950 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
951 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000952
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000953 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000955
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
957 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000958 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 return true;
960 }
961 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000962
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 Disp = DAG.getTargetConstant(0, getPointerTy());
964 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
965 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
966 else
967 Base = N;
968 return true; // [r+0]
969}
970
971/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
972/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000973bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
974 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000975 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 // Check to see if we can easily represent this as an [r+r] address. This
977 // will fail if it thinks that the address is more profitably represented as
978 // reg+imm, e.g. where imm = 0.
979 if (SelectAddressRegReg(N, Base, Index, DAG))
980 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000981
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982 // If the operand is an addition, always emit this as [r+r], since this is
983 // better (for code size, and execution, as the memop does the add for free)
984 // than emitting an explicit add.
985 if (N.getOpcode() == ISD::ADD) {
986 Base = N.getOperand(0);
987 Index = N.getOperand(1);
988 return true;
989 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000990
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000992 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
993 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 Index = N;
995 return true;
996}
997
998/// SelectAddressRegImmShift - Returns true if the address N can be
999/// represented by a base register plus a signed 14-bit displacement
1000/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001001bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1002 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001003 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001004 // FIXME dl should come from the parent load or store, not the address
1005 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001006 // If this can be more profitably realized as r+r, fail.
1007 if (SelectAddressRegReg(N, Disp, Base, DAG))
1008 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001009
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001010 if (N.getOpcode() == ISD::ADD) {
1011 short imm = 0;
1012 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001013 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001014 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1015 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1016 } else {
1017 Base = N.getOperand(0);
1018 }
1019 return true; // [r+i]
1020 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1021 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001022 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 && "Cannot handle constant offsets yet!");
1024 Disp = N.getOperand(1).getOperand(0); // The global address.
1025 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1026 Disp.getOpcode() == ISD::TargetConstantPool ||
1027 Disp.getOpcode() == ISD::TargetJumpTable);
1028 Base = N.getOperand(0);
1029 return true; // [&g+r]
1030 }
1031 } else if (N.getOpcode() == ISD::OR) {
1032 short imm = 0;
1033 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1034 // If this is an or of disjoint bitfields, we can codegen this as an add
1035 // (for better address arithmetic) if the LHS and RHS of the OR are
1036 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001037 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001038 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001039 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 // If all of the bits are known zero on the LHS or RHS, the add won't
1041 // carry.
1042 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001044 return true;
1045 }
1046 }
1047 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001048 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001049 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001050 // If this address fits entirely in a 14-bit sext immediate field, codegen
1051 // this as "d, 0"
1052 short Imm;
1053 if (isIntS16Immediate(CN, Imm)) {
1054 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001055 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1056 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001057 return true;
1058 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001059
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001060 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001062 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1063 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001064
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001065 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001066 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1067 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1068 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001069 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001070 return true;
1071 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001072 }
1073 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001074
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001075 Disp = DAG.getTargetConstant(0, getPointerTy());
1076 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1077 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1078 else
1079 Base = N;
1080 return true; // [r+0]
1081}
1082
1083
1084/// getPreIndexedAddressParts - returns true by value, base pointer and
1085/// offset pointer and addressing mode by reference if the node's address
1086/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001087bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1088 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001089 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001090 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001091 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001092
Dan Gohman475871a2008-07-27 21:46:04 +00001093 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001094 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1096 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001097 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001099 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001100 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001101 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001102 } else
1103 return false;
1104
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001105 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001106 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001107 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Hal Finkelac81cc32012-06-19 02:34:32 +00001109 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001110 AM = ISD::PRE_INC;
1111 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001112 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001113
Chris Lattner0851b4f2006-11-15 19:55:13 +00001114 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001116 // reg + imm
1117 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1118 return false;
1119 } else {
1120 // reg + imm * 4.
1121 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1122 return false;
1123 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001124
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001125 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001126 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1127 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001129 LD->getExtensionType() == ISD::SEXTLOAD &&
1130 isa<ConstantSDNode>(Offset))
1131 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001132 }
1133
Chris Lattner4eab7142006-11-10 02:08:47 +00001134 AM = ISD::PRE_INC;
1135 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001136}
1137
1138//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001139// LowerOperation implementation
1140//===----------------------------------------------------------------------===//
1141
Chris Lattner1e61e692010-11-15 02:46:57 +00001142/// GetLabelAccessInfo - Return true if we should reference labels using a
1143/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1144static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001145 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1146 HiOpFlags = PPCII::MO_HA16;
1147 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001148
Chris Lattner1e61e692010-11-15 02:46:57 +00001149 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1150 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001151 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001152 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001153 if (isPIC) {
1154 HiOpFlags |= PPCII::MO_PIC_FLAG;
1155 LoOpFlags |= PPCII::MO_PIC_FLAG;
1156 }
1157
1158 // If this is a reference to a global value that requires a non-lazy-ptr, make
1159 // sure that instruction lowering adds it.
1160 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1161 HiOpFlags |= PPCII::MO_NLP_FLAG;
1162 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001163
Chris Lattner6d2ff122010-11-15 03:13:19 +00001164 if (GV->hasHiddenVisibility()) {
1165 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1166 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1167 }
1168 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001169
Chris Lattner1e61e692010-11-15 02:46:57 +00001170 return isPIC;
1171}
1172
1173static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1174 SelectionDAG &DAG) {
1175 EVT PtrVT = HiPart.getValueType();
1176 SDValue Zero = DAG.getConstant(0, PtrVT);
1177 DebugLoc DL = HiPart.getDebugLoc();
1178
1179 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1180 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001181
Chris Lattner1e61e692010-11-15 02:46:57 +00001182 // With PIC, the first instruction is actually "GR+hi(&G)".
1183 if (isPIC)
1184 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1185 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001186
Chris Lattner1e61e692010-11-15 02:46:57 +00001187 // Generate non-pic code that has direct accesses to the constant pool.
1188 // The address of the global is just (hi(&g)+lo(&g)).
1189 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1190}
1191
Scott Michelfdc40a02009-02-17 22:15:04 +00001192SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001193 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001194 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001195 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001196 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001197
Chris Lattner1e61e692010-11-15 02:46:57 +00001198 unsigned MOHiFlag, MOLoFlag;
1199 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1200 SDValue CPIHi =
1201 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1202 SDValue CPILo =
1203 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1204 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001205}
1206
Dan Gohmand858e902010-04-17 15:26:15 +00001207SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001208 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001209 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001210
Chris Lattner1e61e692010-11-15 02:46:57 +00001211 unsigned MOHiFlag, MOLoFlag;
1212 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1213 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1214 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1215 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001216}
1217
Dan Gohmand858e902010-04-17 15:26:15 +00001218SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1219 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001220 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001221
Dan Gohman46510a72010-04-15 01:51:59 +00001222 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001223
Chris Lattner1e61e692010-11-15 02:46:57 +00001224 unsigned MOHiFlag, MOLoFlag;
1225 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1226 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1227 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1228 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1229}
1230
Roman Divackyfd42ed62012-06-04 17:36:38 +00001231SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1232 SelectionDAG &DAG) const {
1233
1234 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1235 DebugLoc dl = GA->getDebugLoc();
1236 const GlobalValue *GV = GA->getGlobal();
1237 EVT PtrVT = getPointerTy();
1238 bool is64bit = PPCSubTarget.isPPC64();
1239
1240 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1241
1242 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1243 PPCII::MO_TPREL16_HA);
1244 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1245 PPCII::MO_TPREL16_LO);
1246
1247 if (model != TLSModel::LocalExec)
1248 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001249 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1250 is64bit ? MVT::i64 : MVT::i32);
1251 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001252 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1253}
1254
Chris Lattner1e61e692010-11-15 02:46:57 +00001255SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1256 SelectionDAG &DAG) const {
1257 EVT PtrVT = Op.getValueType();
1258 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1259 DebugLoc DL = GSDN->getDebugLoc();
1260 const GlobalValue *GV = GSDN->getGlobal();
1261
Chris Lattner1e61e692010-11-15 02:46:57 +00001262 // 64-bit SVR4 ABI code is always position-independent.
1263 // The actual address of the GlobalValue is stored in the TOC.
1264 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1265 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1266 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1267 DAG.getRegister(PPC::X2, MVT::i64));
1268 }
1269
Chris Lattner6d2ff122010-11-15 03:13:19 +00001270 unsigned MOHiFlag, MOLoFlag;
1271 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001272
Chris Lattner6d2ff122010-11-15 03:13:19 +00001273 SDValue GAHi =
1274 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1275 SDValue GALo =
1276 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001277
Chris Lattner6d2ff122010-11-15 03:13:19 +00001278 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001279
Chris Lattner6d2ff122010-11-15 03:13:19 +00001280 // If the global reference is actually to a non-lazy-pointer, we have to do an
1281 // extra load to get the address of the global.
1282 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1283 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001284 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001285 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001286}
1287
Dan Gohmand858e902010-04-17 15:26:15 +00001288SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001289 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001290 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001291
Chris Lattner1a635d62006-04-14 06:01:58 +00001292 // If we're comparing for equality to zero, expose the fact that this is
1293 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1294 // fold the new nodes.
1295 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1296 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001297 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001298 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001299 if (VT.bitsLT(MVT::i32)) {
1300 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001301 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001302 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001303 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001304 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1305 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 DAG.getConstant(Log2b, MVT::i32));
1307 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001309 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001310 // optimized. FIXME: revisit this when we can custom lower all setcc
1311 // optimizations.
1312 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001313 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001314 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Chris Lattner1a635d62006-04-14 06:01:58 +00001316 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001317 // by xor'ing the rhs with the lhs, which is faster than setting a
1318 // condition register, reading it back out, and masking the correct bit. The
1319 // normal approach here uses sub to do this instead of xor. Using xor exposes
1320 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001321 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001322 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001323 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001324 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001325 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001326 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001327 }
Dan Gohman475871a2008-07-27 21:46:04 +00001328 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001329}
1330
Dan Gohman475871a2008-07-27 21:46:04 +00001331SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001332 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001333 SDNode *Node = Op.getNode();
1334 EVT VT = Node->getValueType(0);
1335 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1336 SDValue InChain = Node->getOperand(0);
1337 SDValue VAListPtr = Node->getOperand(1);
1338 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1339 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001340
Roman Divackybdb226e2011-06-28 15:30:42 +00001341 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1342
1343 // gpr_index
1344 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1345 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1346 false, false, 0);
1347 InChain = GprIndex.getValue(1);
1348
1349 if (VT == MVT::i64) {
1350 // Check if GprIndex is even
1351 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1352 DAG.getConstant(1, MVT::i32));
1353 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1354 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1355 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1356 DAG.getConstant(1, MVT::i32));
1357 // Align GprIndex to be even if it isn't
1358 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1359 GprIndex);
1360 }
1361
1362 // fpr index is 1 byte after gpr
1363 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1364 DAG.getConstant(1, MVT::i32));
1365
1366 // fpr
1367 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1368 FprPtr, MachinePointerInfo(SV), MVT::i8,
1369 false, false, 0);
1370 InChain = FprIndex.getValue(1);
1371
1372 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1373 DAG.getConstant(8, MVT::i32));
1374
1375 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1376 DAG.getConstant(4, MVT::i32));
1377
1378 // areas
1379 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001380 MachinePointerInfo(), false, false,
1381 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001382 InChain = OverflowArea.getValue(1);
1383
1384 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001385 MachinePointerInfo(), false, false,
1386 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001387 InChain = RegSaveArea.getValue(1);
1388
1389 // select overflow_area if index > 8
1390 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1391 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1392
Roman Divackybdb226e2011-06-28 15:30:42 +00001393 // adjustment constant gpr_index * 4/8
1394 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1395 VT.isInteger() ? GprIndex : FprIndex,
1396 DAG.getConstant(VT.isInteger() ? 4 : 8,
1397 MVT::i32));
1398
1399 // OurReg = RegSaveArea + RegConstant
1400 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1401 RegConstant);
1402
1403 // Floating types are 32 bytes into RegSaveArea
1404 if (VT.isFloatingPoint())
1405 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1406 DAG.getConstant(32, MVT::i32));
1407
1408 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1409 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1410 VT.isInteger() ? GprIndex : FprIndex,
1411 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1412 MVT::i32));
1413
1414 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1415 VT.isInteger() ? VAListPtr : FprPtr,
1416 MachinePointerInfo(SV),
1417 MVT::i8, false, false, 0);
1418
1419 // determine if we should load from reg_save_area or overflow_area
1420 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1421
1422 // increase overflow_area by 4/8 if gpr/fpr > 8
1423 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1424 DAG.getConstant(VT.isInteger() ? 4 : 8,
1425 MVT::i32));
1426
1427 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1428 OverflowAreaPlusN);
1429
1430 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1431 OverflowAreaPtr,
1432 MachinePointerInfo(),
1433 MVT::i32, false, false, 0);
1434
Pete Cooperd752e0f2011-11-08 18:42:53 +00001435 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1436 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001437}
1438
Duncan Sands4a544a72011-09-06 13:37:06 +00001439SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1440 SelectionDAG &DAG) const {
1441 return Op.getOperand(0);
1442}
1443
1444SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1445 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001446 SDValue Chain = Op.getOperand(0);
1447 SDValue Trmp = Op.getOperand(1); // trampoline
1448 SDValue FPtr = Op.getOperand(2); // nested function
1449 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001450 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001451
Owen Andersone50ed302009-08-10 22:56:29 +00001452 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001454 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001455 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1456 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001457
Scott Michelfdc40a02009-02-17 22:15:04 +00001458 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001459 TargetLowering::ArgListEntry Entry;
1460
1461 Entry.Ty = IntPtrTy;
1462 Entry.Node = Trmp; Args.push_back(Entry);
1463
1464 // TrampSize == (isPPC64 ? 48 : 40);
1465 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001466 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001467 Args.push_back(Entry);
1468
1469 Entry.Node = FPtr; Args.push_back(Entry);
1470 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001471
Bill Wendling77959322008-09-17 00:30:57 +00001472 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001473 TargetLowering::CallLoweringInfo CLI(Chain,
1474 Type::getVoidTy(*DAG.getContext()),
1475 false, false, false, false, 0,
1476 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001477 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001478 /*doesNotRet=*/false,
1479 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001480 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001481 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001482 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001483
Duncan Sands4a544a72011-09-06 13:37:06 +00001484 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001485}
1486
Dan Gohman475871a2008-07-27 21:46:04 +00001487SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001488 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001489 MachineFunction &MF = DAG.getMachineFunction();
1490 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1491
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001492 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001493
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001494 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001495 // vastart just stores the address of the VarArgsFrameIndex slot into the
1496 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001497 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001498 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001499 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001500 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1501 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001502 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001503 }
1504
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001505 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001506 // We suppose the given va_list is already allocated.
1507 //
1508 // typedef struct {
1509 // char gpr; /* index into the array of 8 GPRs
1510 // * stored in the register save area
1511 // * gpr=0 corresponds to r3,
1512 // * gpr=1 to r4, etc.
1513 // */
1514 // char fpr; /* index into the array of 8 FPRs
1515 // * stored in the register save area
1516 // * fpr=0 corresponds to f1,
1517 // * fpr=1 to f2, etc.
1518 // */
1519 // char *overflow_arg_area;
1520 // /* location on stack that holds
1521 // * the next overflow argument
1522 // */
1523 // char *reg_save_area;
1524 // /* where r3:r10 and f1:f8 (if saved)
1525 // * are stored
1526 // */
1527 // } va_list[1];
1528
1529
Dan Gohman1e93df62010-04-17 14:41:14 +00001530 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1531 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001532
Nicolas Geoffray01119992007-04-03 13:59:52 +00001533
Owen Andersone50ed302009-08-10 22:56:29 +00001534 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001535
Dan Gohman1e93df62010-04-17 14:41:14 +00001536 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1537 PtrVT);
1538 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1539 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001540
Duncan Sands83ec4b62008-06-06 12:08:01 +00001541 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001542 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001543
Duncan Sands83ec4b62008-06-06 12:08:01 +00001544 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001545 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001546
1547 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001548 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001549
Dan Gohman69de1932008-02-06 22:27:42 +00001550 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001551
Nicolas Geoffray01119992007-04-03 13:59:52 +00001552 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001553 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001554 Op.getOperand(1),
1555 MachinePointerInfo(SV),
1556 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001557 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001558 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001559 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001560
Nicolas Geoffray01119992007-04-03 13:59:52 +00001561 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001562 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001563 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1564 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001565 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001566 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001567 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001568
Nicolas Geoffray01119992007-04-03 13:59:52 +00001569 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001570 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001571 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1572 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001573 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001574 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001575 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001576
1577 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001578 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1579 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001580 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001581
Chris Lattner1a635d62006-04-14 06:01:58 +00001582}
1583
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001584#include "PPCGenCallingConv.inc"
1585
Duncan Sands1e96bab2010-11-04 10:49:57 +00001586static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001587 CCValAssign::LocInfo &LocInfo,
1588 ISD::ArgFlagsTy &ArgFlags,
1589 CCState &State) {
1590 return true;
1591}
1592
Duncan Sands1e96bab2010-11-04 10:49:57 +00001593static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001594 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001595 CCValAssign::LocInfo &LocInfo,
1596 ISD::ArgFlagsTy &ArgFlags,
1597 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001598 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001599 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1600 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1601 };
1602 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001603
Tilmann Schellerffd02002009-07-03 06:45:56 +00001604 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1605
1606 // Skip one register if the first unallocated register has an even register
1607 // number and there are still argument registers available which have not been
1608 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1609 // need to skip a register if RegNum is odd.
1610 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1611 State.AllocateReg(ArgRegs[RegNum]);
1612 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001613
Tilmann Schellerffd02002009-07-03 06:45:56 +00001614 // Always return false here, as this function only makes sure that the first
1615 // unallocated register has an odd register number and does not actually
1616 // allocate a register for the current argument.
1617 return false;
1618}
1619
Duncan Sands1e96bab2010-11-04 10:49:57 +00001620static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001621 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001622 CCValAssign::LocInfo &LocInfo,
1623 ISD::ArgFlagsTy &ArgFlags,
1624 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001625 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001626 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1627 PPC::F8
1628 };
1629
1630 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001631
Tilmann Schellerffd02002009-07-03 06:45:56 +00001632 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1633
1634 // If there is only one Floating-point register left we need to put both f64
1635 // values of a split ppc_fp128 value on the stack.
1636 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1637 State.AllocateReg(ArgRegs[RegNum]);
1638 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001639
Tilmann Schellerffd02002009-07-03 06:45:56 +00001640 // Always return false here, as this function only makes sure that the two f64
1641 // values a ppc_fp128 value is split into are both passed in registers or both
1642 // passed on the stack and does not actually allocate a register for the
1643 // current argument.
1644 return false;
1645}
1646
Chris Lattner9f0bc652007-02-25 05:34:32 +00001647/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001648/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001649static const uint16_t *GetFPR() {
1650 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001651 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001652 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001653 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001654
Chris Lattner9f0bc652007-02-25 05:34:32 +00001655 return FPR;
1656}
1657
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001658/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1659/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001660static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001661 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001662 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001663 if (Flags.isByVal())
1664 ArgSize = Flags.getByValSize();
1665 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1666
1667 return ArgSize;
1668}
1669
Dan Gohman475871a2008-07-27 21:46:04 +00001670SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001672 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 const SmallVectorImpl<ISD::InputArg>
1674 &Ins,
1675 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001676 SmallVectorImpl<SDValue> &InVals)
1677 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001678 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001679 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1680 dl, DAG, InVals);
1681 } else {
1682 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1683 dl, DAG, InVals);
1684 }
1685}
1686
1687SDValue
1688PPCTargetLowering::LowerFormalArguments_SVR4(
1689 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001690 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001691 const SmallVectorImpl<ISD::InputArg>
1692 &Ins,
1693 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001694 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001696 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001697 // +-----------------------------------+
1698 // +--> | Back chain |
1699 // | +-----------------------------------+
1700 // | | Floating-point register save area |
1701 // | +-----------------------------------+
1702 // | | General register save area |
1703 // | +-----------------------------------+
1704 // | | CR save word |
1705 // | +-----------------------------------+
1706 // | | VRSAVE save word |
1707 // | +-----------------------------------+
1708 // | | Alignment padding |
1709 // | +-----------------------------------+
1710 // | | Vector register save area |
1711 // | +-----------------------------------+
1712 // | | Local variable space |
1713 // | +-----------------------------------+
1714 // | | Parameter list area |
1715 // | +-----------------------------------+
1716 // | | LR save word |
1717 // | +-----------------------------------+
1718 // SP--> +--- | Back chain |
1719 // +-----------------------------------+
1720 //
1721 // Specifications:
1722 // System V Application Binary Interface PowerPC Processor Supplement
1723 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001724
Tilmann Schellerffd02002009-07-03 06:45:56 +00001725 MachineFunction &MF = DAG.getMachineFunction();
1726 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001727 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728
Owen Andersone50ed302009-08-10 22:56:29 +00001729 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001730 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001731 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1732 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001733 unsigned PtrByteSize = 4;
1734
1735 // Assign locations to all of the incoming arguments.
1736 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001737 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001738 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001739
1740 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001741 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001742
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001744
Tilmann Schellerffd02002009-07-03 06:45:56 +00001745 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1746 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001747
Tilmann Schellerffd02002009-07-03 06:45:56 +00001748 // Arguments stored in registers.
1749 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001750 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001751 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001752
Owen Anderson825b72b2009-08-11 20:47:22 +00001753 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001754 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001757 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001758 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001760 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001761 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001762 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001763 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001764 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 case MVT::v16i8:
1766 case MVT::v8i16:
1767 case MVT::v4i32:
1768 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001769 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001770 break;
1771 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001772
Tilmann Schellerffd02002009-07-03 06:45:56 +00001773 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001774 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001775 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001776
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001778 } else {
1779 // Argument stored in memory.
1780 assert(VA.isMemLoc());
1781
1782 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1783 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001784 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785
1786 // Create load nodes to retrieve arguments from the stack.
1787 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001788 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1789 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001790 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001791 }
1792 }
1793
1794 // Assign locations to all of the incoming aggregate by value arguments.
1795 // Aggregates passed by value are stored in the local variable space of the
1796 // caller's stack frame, right above the parameter list area.
1797 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001798 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001799 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800
1801 // Reserve stack space for the allocations in CCInfo.
1802 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1803
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805
1806 // Area that is at least reserved in the caller of this function.
1807 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001808
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809 // Set the size that is at least reserved in caller of this function. Tail
1810 // call optimized function's reserved stack space needs to be aligned so that
1811 // taking the difference between two stack areas will result in an aligned
1812 // stack.
1813 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1814
1815 MinReservedArea =
1816 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001817 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001818
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001819 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001820 getStackAlignment();
1821 unsigned AlignMask = TargetAlign-1;
1822 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001823
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824 FI->setMinReservedArea(MinReservedArea);
1825
1826 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001827
Tilmann Schellerffd02002009-07-03 06:45:56 +00001828 // If the function takes variable number of arguments, make a frame index for
1829 // the start of the first vararg value... for expansion of llvm.va_start.
1830 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001831 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001832 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1833 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1834 };
1835 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1836
Craig Topperc5eaae42012-03-11 07:57:25 +00001837 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1839 PPC::F8
1840 };
1841 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1842
Dan Gohman1e93df62010-04-17 14:41:14 +00001843 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1844 NumGPArgRegs));
1845 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1846 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001847
1848 // Make room for NumGPArgRegs and NumFPArgRegs.
1849 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001851
Dan Gohman1e93df62010-04-17 14:41:14 +00001852 FuncInfo->setVarArgsStackOffset(
1853 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001854 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001855
Dan Gohman1e93df62010-04-17 14:41:14 +00001856 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1857 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001859 // The fixed integer arguments of a variadic function are stored to the
1860 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1861 // the result of va_next.
1862 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1863 // Get an existing live-in vreg, or add a new one.
1864 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1865 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001866 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001867
Dan Gohman98ca4f22009-08-05 01:29:28 +00001868 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001869 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1870 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001871 MemOps.push_back(Store);
1872 // Increment the address by four for the next argument to store
1873 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1874 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1875 }
1876
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001877 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1878 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001879 // The double arguments are stored to the VarArgsFrameIndex
1880 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001881 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1882 // Get an existing live-in vreg, or add a new one.
1883 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1884 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001885 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001886
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001888 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1889 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001890 MemOps.push_back(Store);
1891 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001893 PtrVT);
1894 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1895 }
1896 }
1897
1898 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001901
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001903}
1904
1905SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906PPCTargetLowering::LowerFormalArguments_Darwin(
1907 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001908 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 const SmallVectorImpl<ISD::InputArg>
1910 &Ins,
1911 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001912 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001913 // TODO: add description of PPC stack frame format, or at least some docs.
1914 //
1915 MachineFunction &MF = DAG.getMachineFunction();
1916 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001917 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001918
Owen Andersone50ed302009-08-10 22:56:29 +00001919 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001921 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001922 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1923 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001924 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001925
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001926 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001927 // Area that is at least reserved in caller of this function.
1928 unsigned MinReservedArea = ArgOffset;
1929
Craig Topperb78ca422012-03-11 07:16:55 +00001930 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001931 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1932 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1933 };
Craig Topperb78ca422012-03-11 07:16:55 +00001934 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001935 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1936 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1937 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001938
Craig Topperb78ca422012-03-11 07:16:55 +00001939 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001940
Craig Topperb78ca422012-03-11 07:16:55 +00001941 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001942 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1943 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1944 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001945
Owen Anderson718cb662007-09-07 04:06:50 +00001946 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001947 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001948 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001949
1950 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001951
Craig Topperb78ca422012-03-11 07:16:55 +00001952 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001953
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001954 // In 32-bit non-varargs functions, the stack space for vectors is after the
1955 // stack space for non-vectors. We do not use this space unless we have
1956 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001957 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001958 // that out...for the pathological case, compute VecArgOffset as the
1959 // start of the vector parameter area. Computing VecArgOffset is the
1960 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001961 unsigned VecArgOffset = ArgOffset;
1962 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001963 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001964 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001965 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001967
Duncan Sands276dcbd2008-03-21 09:14:45 +00001968 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001969 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001970 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001971 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001972 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1973 VecArgOffset += ArgSize;
1974 continue;
1975 }
1976
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001978 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 case MVT::i32:
1980 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001981 VecArgOffset += isPPC64 ? 8 : 4;
1982 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 case MVT::i64: // PPC64
1984 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001985 VecArgOffset += 8;
1986 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001987 case MVT::v4f32:
1988 case MVT::v4i32:
1989 case MVT::v8i16:
1990 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001991 // Nothing to do, we're only looking at Nonvector args here.
1992 break;
1993 }
1994 }
1995 }
1996 // We've found where the vector parameter area in memory is. Skip the
1997 // first 12 parameters; these don't use that memory.
1998 VecArgOffset = ((VecArgOffset+15)/16)*16;
1999 VecArgOffset += 12*16;
2000
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002001 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002002 // entry to a function on PPC, the arguments start after the linkage area,
2003 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002004
Dan Gohman475871a2008-07-27 21:46:04 +00002005 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002006 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002009 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002010 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002011 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002012 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002013 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002014
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002015 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002016
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002017 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2019 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002020 if (isVarArg || isPPC64) {
2021 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002022 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002023 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002024 PtrByteSize);
2025 } else nAltivecParamsAtEnd++;
2026 } else
2027 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002028 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002029 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002030 PtrByteSize);
2031
Dale Johannesen8419dd62008-03-07 20:27:40 +00002032 // FIXME the codegen can be much improved in some cases.
2033 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002034 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002035 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002036 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002037 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002038 // Objects of size 1 and 2 are right justified, everything else is
2039 // left justified. This means the memory address is adjusted forwards.
2040 if (ObjSize==1 || ObjSize==2) {
2041 CurArgOffset = CurArgOffset + (4 - ObjSize);
2042 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002043 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002044 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002045 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002046 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002047 if (ObjSize==1 || ObjSize==2) {
2048 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002049 unsigned VReg;
2050 if (isPPC64)
2051 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2052 else
2053 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002055 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002056 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002057 ObjSize==1 ? MVT::i8 : MVT::i16,
2058 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002059 MemOps.push_back(Store);
2060 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002061 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002062
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002063 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002064
Dale Johannesen7f96f392008-03-08 01:41:42 +00002065 continue;
2066 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002067 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2068 // Store whatever pieces of the object are in registers
2069 // to memory. ArgVal will be address of the beginning of
2070 // the object.
2071 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002072 unsigned VReg;
2073 if (isPPC64)
2074 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2075 else
2076 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002077 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002078 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002079 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002080 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2081 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002082 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002083 MemOps.push_back(Store);
2084 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002085 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002086 } else {
2087 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2088 break;
2089 }
2090 }
2091 continue;
2092 }
2093
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002095 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002097 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002098 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002099 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002101 ++GPR_idx;
2102 } else {
2103 needsLoad = true;
2104 ArgSize = PtrByteSize;
2105 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002106 // All int arguments reserve stack space in the Darwin ABI.
2107 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002108 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002109 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002110 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002112 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002113 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002115
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002117 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002119 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002121 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002122 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002124 DAG.getValueType(ObjectVT));
2125
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002127 }
2128
Chris Lattnerc91a4752006-06-26 22:48:35 +00002129 ++GPR_idx;
2130 } else {
2131 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002132 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002133 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002134 // All int arguments reserve stack space in the Darwin ABI.
2135 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002136 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002137
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 case MVT::f32:
2139 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002140 // Every 4 bytes of argument space consumes one of the GPRs available for
2141 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002142 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002143 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002144 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002145 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002146 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002147 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002148 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002149
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002151 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002152 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002153 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002156 ++FPR_idx;
2157 } else {
2158 needsLoad = true;
2159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002160
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002161 // All FP arguments reserve stack space in the Darwin ABI.
2162 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002163 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002164 case MVT::v4f32:
2165 case MVT::v4i32:
2166 case MVT::v8i16:
2167 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002168 // Note that vector arguments in registers don't reserve stack space,
2169 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002170 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002171 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002173 if (isVarArg) {
2174 while ((ArgOffset % 16) != 0) {
2175 ArgOffset += PtrByteSize;
2176 if (GPR_idx != Num_GPR_Regs)
2177 GPR_idx++;
2178 }
2179 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002180 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002181 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002182 ++VR_idx;
2183 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002184 if (!isVarArg && !isPPC64) {
2185 // Vectors go after all the nonvectors.
2186 CurArgOffset = VecArgOffset;
2187 VecArgOffset += 16;
2188 } else {
2189 // Vectors are aligned.
2190 ArgOffset = ((ArgOffset+15)/16)*16;
2191 CurArgOffset = ArgOffset;
2192 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002193 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002194 needsLoad = true;
2195 }
2196 break;
2197 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002198
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002199 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002200 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002201 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002202 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002203 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002204 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002205 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002206 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002207 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002208 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002209
Dan Gohman98ca4f22009-08-05 01:29:28 +00002210 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002211 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002212
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002213 // Set the size that is at least reserved in caller of this function. Tail
2214 // call optimized function's reserved stack space needs to be aligned so that
2215 // taking the difference between two stack areas will result in an aligned
2216 // stack.
2217 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2218 // Add the Altivec parameters at the end, if needed.
2219 if (nAltivecParamsAtEnd) {
2220 MinReservedArea = ((MinReservedArea+15)/16)*16;
2221 MinReservedArea += 16*nAltivecParamsAtEnd;
2222 }
2223 MinReservedArea =
2224 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002225 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2226 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002227 getStackAlignment();
2228 unsigned AlignMask = TargetAlign-1;
2229 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2230 FI->setMinReservedArea(MinReservedArea);
2231
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002232 // If the function takes variable number of arguments, make a frame index for
2233 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002234 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002235 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002236
Dan Gohman1e93df62010-04-17 14:41:14 +00002237 FuncInfo->setVarArgsFrameIndex(
2238 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002239 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002240 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002241
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002242 // If this function is vararg, store any remaining integer argument regs
2243 // to their spots on the stack so that they may be loaded by deferencing the
2244 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002245 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002246 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002247
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002248 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002249 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002250 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002251 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002252
Dan Gohman98ca4f22009-08-05 01:29:28 +00002253 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002254 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2255 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002256 MemOps.push_back(Store);
2257 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002258 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002259 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002260 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002262
Dale Johannesen8419dd62008-03-07 20:27:40 +00002263 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002264 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002265 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002266
Dan Gohman98ca4f22009-08-05 01:29:28 +00002267 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002268}
2269
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002270/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002271/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272static unsigned
2273CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2274 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 bool isVarArg,
2276 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002277 const SmallVectorImpl<ISD::OutputArg>
2278 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002279 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002280 unsigned &nAltivecParamsAtEnd) {
2281 // Count how many bytes are to be pushed on the stack, including the linkage
2282 // area, and parameter passing area. We start with 24/48 bytes, which is
2283 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002284 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002285 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002286 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2287
2288 // Add up all the space actually used.
2289 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2290 // they all go in registers, but we must reserve stack space for them for
2291 // possible use by the caller. In varargs or 64-bit calls, parameters are
2292 // assigned stack space in order, with padding so Altivec parameters are
2293 // 16-byte aligned.
2294 nAltivecParamsAtEnd = 0;
2295 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002296 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002297 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002298 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2300 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002301 if (!isVarArg && !isPPC64) {
2302 // Non-varargs Altivec parameters go after all the non-Altivec
2303 // parameters; handle those later so we know how much padding we need.
2304 nAltivecParamsAtEnd++;
2305 continue;
2306 }
2307 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2308 NumBytes = ((NumBytes+15)/16)*16;
2309 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002311 }
2312
2313 // Allow for Altivec parameters at the end, if needed.
2314 if (nAltivecParamsAtEnd) {
2315 NumBytes = ((NumBytes+15)/16)*16;
2316 NumBytes += 16*nAltivecParamsAtEnd;
2317 }
2318
2319 // The prolog code of the callee may store up to 8 GPR argument registers to
2320 // the stack, allowing va_start to index over them in memory if its varargs.
2321 // Because we cannot tell if this is needed on the caller side, we have to
2322 // conservatively assume that it is needed. As such, make sure we have at
2323 // least enough stack space for the caller to store the 8 GPRs.
2324 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002325 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002326
2327 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002328 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2329 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2330 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002331 unsigned AlignMask = TargetAlign-1;
2332 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2333 }
2334
2335 return NumBytes;
2336}
2337
2338/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002339/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002340static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002341 unsigned ParamSize) {
2342
Dale Johannesenb60d5192009-11-24 01:09:07 +00002343 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002344
2345 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2346 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2347 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2348 // Remember only if the new adjustement is bigger.
2349 if (SPDiff < FI->getTailCallSPDelta())
2350 FI->setTailCallSPDelta(SPDiff);
2351
2352 return SPDiff;
2353}
2354
Dan Gohman98ca4f22009-08-05 01:29:28 +00002355/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2356/// for tail call optimization. Targets which want to do tail call
2357/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002358bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002359PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002360 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002361 bool isVarArg,
2362 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002364 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002365 return false;
2366
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002369 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002370
Dan Gohman98ca4f22009-08-05 01:29:28 +00002371 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002372 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002373 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2374 // Functions containing by val parameters are not supported.
2375 for (unsigned i = 0; i != Ins.size(); i++) {
2376 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2377 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002378 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002379
2380 // Non PIC/GOT tail calls are supported.
2381 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2382 return true;
2383
2384 // At the moment we can only do local tail calls (in same module, hidden
2385 // or protected) if we are generating PIC.
2386 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2387 return G->getGlobal()->hasHiddenVisibility()
2388 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389 }
2390
2391 return false;
2392}
2393
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002394/// isCallCompatibleAddress - Return the immediate to use if the specified
2395/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002396static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002397 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2398 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002399
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002400 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002401 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2402 (Addr << 6 >> 6) != Addr)
2403 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002404
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002405 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002406 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002407}
2408
Dan Gohman844731a2008-05-13 00:00:25 +00002409namespace {
2410
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002411struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002412 SDValue Arg;
2413 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414 int FrameIdx;
2415
2416 TailCallArgumentInfo() : FrameIdx(0) {}
2417};
2418
Dan Gohman844731a2008-05-13 00:00:25 +00002419}
2420
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002421/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2422static void
2423StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002424 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002425 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002426 SmallVector<SDValue, 8> &MemOpChains,
2427 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002428 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002429 SDValue Arg = TailCallArgs[i].Arg;
2430 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002431 int FI = TailCallArgs[i].FrameIdx;
2432 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002433 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002434 MachinePointerInfo::getFixedStack(FI),
2435 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002436 }
2437}
2438
2439/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2440/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002441static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002442 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002443 SDValue Chain,
2444 SDValue OldRetAddr,
2445 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002446 int SPDiff,
2447 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002448 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002449 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002450 if (SPDiff) {
2451 // Calculate the new stack slot for the return address.
2452 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002453 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002454 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002455 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002456 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002458 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002459 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002460 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002461 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002462
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002463 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2464 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002465 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002466 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002467 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002468 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002469 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002470 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2471 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002472 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002473 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002474 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002475 }
2476 return Chain;
2477}
2478
2479/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2480/// the position of the argument.
2481static void
2482CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002483 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002484 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2485 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002486 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002487 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002488 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002489 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002490 TailCallArgumentInfo Info;
2491 Info.Arg = Arg;
2492 Info.FrameIdxOp = FIN;
2493 Info.FrameIdx = FI;
2494 TailCallArguments.push_back(Info);
2495}
2496
2497/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2498/// stack slot. Returns the chain as result and the loaded frame pointers in
2499/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002500SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002501 int SPDiff,
2502 SDValue Chain,
2503 SDValue &LROpOut,
2504 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002505 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002506 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002507 if (SPDiff) {
2508 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002510 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002511 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002512 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002513 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002514
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002515 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2516 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002517 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002518 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002519 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002520 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002521 Chain = SDValue(FPOpOut.getNode(), 1);
2522 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002523 }
2524 return Chain;
2525}
2526
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002527/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002528/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002529/// specified by the specific parameter attribute. The copy will be passed as
2530/// a byval function parameter.
2531/// Sometimes what we are copying is the end of a larger object, the part that
2532/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002533static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002534CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002535 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002536 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002537 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002538 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002539 false, false, MachinePointerInfo(0),
2540 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002541}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002542
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002543/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2544/// tail calls.
2545static void
Dan Gohman475871a2008-07-27 21:46:04 +00002546LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2547 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002548 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002549 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002550 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002551 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002552 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002553 if (!isTailCall) {
2554 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002555 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002556 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002557 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002558 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002560 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002561 DAG.getConstant(ArgOffset, PtrVT));
2562 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002563 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2564 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002565 // Calculate and remember argument location.
2566 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2567 TailCallArguments);
2568}
2569
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002570static
2571void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2572 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2573 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2574 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2575 MachineFunction &MF = DAG.getMachineFunction();
2576
2577 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2578 // might overwrite each other in case of tail call optimization.
2579 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002580 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002581 InFlag = SDValue();
2582 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2583 MemOpChains2, dl);
2584 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002585 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002586 &MemOpChains2[0], MemOpChains2.size());
2587
2588 // Store the return address to the appropriate stack slot.
2589 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2590 isPPC64, isDarwinABI, dl);
2591
2592 // Emit callseq_end just before tailcall node.
2593 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2594 DAG.getIntPtrConstant(0, true), InFlag);
2595 InFlag = Chain.getValue(1);
2596}
2597
2598static
2599unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2600 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2601 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002602 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002603 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002604
Chris Lattnerb9082582010-11-14 23:42:06 +00002605 bool isPPC64 = PPCSubTarget.isPPC64();
2606 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2607
Owen Andersone50ed302009-08-10 22:56:29 +00002608 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002609 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002610 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002611
2612 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2613
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002614 bool needIndirectCall = true;
2615 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002616 // If this is an absolute destination address, use the munged value.
2617 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002618 needIndirectCall = false;
2619 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002620
Chris Lattnerb9082582010-11-14 23:42:06 +00002621 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2622 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2623 // Use indirect calls for ALL functions calls in JIT mode, since the
2624 // far-call stubs may be outside relocation limits for a BL instruction.
2625 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2626 unsigned OpFlags = 0;
2627 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002628 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002629 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002630 (G->getGlobal()->isDeclaration() ||
2631 G->getGlobal()->isWeakForLinker())) {
2632 // PC-relative references to external symbols should go through $stub,
2633 // unless we're building with the leopard linker or later, which
2634 // automatically synthesizes these stubs.
2635 OpFlags = PPCII::MO_DARWIN_STUB;
2636 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002637
Chris Lattnerb9082582010-11-14 23:42:06 +00002638 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2639 // every direct call is) turn it into a TargetGlobalAddress /
2640 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002641 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002642 Callee.getValueType(),
2643 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002644 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002645 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002646 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002647
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002648 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002649 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002650
Chris Lattnerb9082582010-11-14 23:42:06 +00002651 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002652 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002653 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002654 // PC-relative references to external symbols should go through $stub,
2655 // unless we're building with the leopard linker or later, which
2656 // automatically synthesizes these stubs.
2657 OpFlags = PPCII::MO_DARWIN_STUB;
2658 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002659
Chris Lattnerb9082582010-11-14 23:42:06 +00002660 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2661 OpFlags);
2662 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002663 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002664
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002665 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002666 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2667 // to do the call, we can't use PPCISD::CALL.
2668 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002669
2670 if (isSVR4ABI && isPPC64) {
2671 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2672 // entry point, but to the function descriptor (the function entry point
2673 // address is part of the function descriptor though).
2674 // The function descriptor is a three doubleword structure with the
2675 // following fields: function entry point, TOC base address and
2676 // environment pointer.
2677 // Thus for a call through a function pointer, the following actions need
2678 // to be performed:
2679 // 1. Save the TOC of the caller in the TOC save area of its stack
2680 // frame (this is done in LowerCall_Darwin()).
2681 // 2. Load the address of the function entry point from the function
2682 // descriptor.
2683 // 3. Load the TOC of the callee from the function descriptor into r2.
2684 // 4. Load the environment pointer from the function descriptor into
2685 // r11.
2686 // 5. Branch to the function entry point address.
2687 // 6. On return of the callee, the TOC of the caller needs to be
2688 // restored (this is done in FinishCall()).
2689 //
2690 // All those operations are flagged together to ensure that no other
2691 // operations can be scheduled in between. E.g. without flagging the
2692 // operations together, a TOC access in the caller could be scheduled
2693 // between the load of the callee TOC and the branch to the callee, which
2694 // results in the TOC access going through the TOC of the callee instead
2695 // of going through the TOC of the caller, which leads to incorrect code.
2696
2697 // Load the address of the function entry point from the function
2698 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002699 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002700 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2701 InFlag.getNode() ? 3 : 2);
2702 Chain = LoadFuncPtr.getValue(1);
2703 InFlag = LoadFuncPtr.getValue(2);
2704
2705 // Load environment pointer into r11.
2706 // Offset of the environment pointer within the function descriptor.
2707 SDValue PtrOff = DAG.getIntPtrConstant(16);
2708
2709 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2710 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2711 InFlag);
2712 Chain = LoadEnvPtr.getValue(1);
2713 InFlag = LoadEnvPtr.getValue(2);
2714
2715 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2716 InFlag);
2717 Chain = EnvVal.getValue(0);
2718 InFlag = EnvVal.getValue(1);
2719
2720 // Load TOC of the callee into r2. We are using a target-specific load
2721 // with r2 hard coded, because the result of a target-independent load
2722 // would never go directly into r2, since r2 is a reserved register (which
2723 // prevents the register allocator from allocating it), resulting in an
2724 // additional register being allocated and an unnecessary move instruction
2725 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002726 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002727 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2728 Callee, InFlag);
2729 Chain = LoadTOCPtr.getValue(0);
2730 InFlag = LoadTOCPtr.getValue(1);
2731
2732 MTCTROps[0] = Chain;
2733 MTCTROps[1] = LoadFuncPtr;
2734 MTCTROps[2] = InFlag;
2735 }
2736
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002737 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2738 2 + (InFlag.getNode() != 0));
2739 InFlag = Chain.getValue(1);
2740
2741 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002742 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002743 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002744 Ops.push_back(Chain);
2745 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2746 Callee.setNode(0);
2747 // Add CTR register as callee so a bctr can be emitted later.
2748 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002749 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002750 }
2751
2752 // If this is a direct call, pass the chain and the callee.
2753 if (Callee.getNode()) {
2754 Ops.push_back(Chain);
2755 Ops.push_back(Callee);
2756 }
2757 // If this is a tail call add stack pointer delta.
2758 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002759 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002760
2761 // Add argument registers to the end of the list so that they are known live
2762 // into the call.
2763 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2764 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2765 RegsToPass[i].second.getValueType()));
2766
2767 return CallOpc;
2768}
2769
Dan Gohman98ca4f22009-08-05 01:29:28 +00002770SDValue
2771PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002772 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002773 const SmallVectorImpl<ISD::InputArg> &Ins,
2774 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002775 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002776
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002777 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002778 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002779 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002780 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002781
2782 // Copy all of the result registers out of their specified physreg.
2783 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2784 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002785 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002786 assert(VA.isRegLoc() && "Can only return in registers!");
2787 Chain = DAG.getCopyFromReg(Chain, dl,
2788 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002789 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002790 InFlag = Chain.getValue(2);
2791 }
2792
Dan Gohman98ca4f22009-08-05 01:29:28 +00002793 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002794}
2795
Dan Gohman98ca4f22009-08-05 01:29:28 +00002796SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002797PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2798 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002799 SelectionDAG &DAG,
2800 SmallVector<std::pair<unsigned, SDValue>, 8>
2801 &RegsToPass,
2802 SDValue InFlag, SDValue Chain,
2803 SDValue &Callee,
2804 int SPDiff, unsigned NumBytes,
2805 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002806 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002807 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002808 SmallVector<SDValue, 8> Ops;
2809 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2810 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002811 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002812
2813 // When performing tail call optimization the callee pops its arguments off
2814 // the stack. Account for this here so these bytes can be pushed back on in
2815 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2816 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002817 (CallConv == CallingConv::Fast &&
2818 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002819
Roman Divackye46137f2012-03-06 16:41:49 +00002820 // Add a register mask operand representing the call-preserved registers.
2821 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2822 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2823 assert(Mask && "Missing call preserved mask for calling convention");
2824 Ops.push_back(DAG.getRegisterMask(Mask));
2825
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002826 if (InFlag.getNode())
2827 Ops.push_back(InFlag);
2828
2829 // Emit tail call.
2830 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002831 // If this is the first return lowered for this function, add the regs
2832 // to the liveout set for the function.
2833 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2834 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002835 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002836 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002837 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2838 for (unsigned i = 0; i != RVLocs.size(); ++i)
2839 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2840 }
2841
2842 assert(((Callee.getOpcode() == ISD::Register &&
2843 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2844 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2845 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2846 isa<ConstantSDNode>(Callee)) &&
2847 "Expecting an global address, external symbol, absolute value or register");
2848
Owen Anderson825b72b2009-08-11 20:47:22 +00002849 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002850 }
2851
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002852 // Add a NOP immediately after the branch instruction when using the 64-bit
2853 // SVR4 ABI. At link time, if caller and callee are in a different module and
2854 // thus have a different TOC, the call will be replaced with a call to a stub
2855 // function which saves the current TOC, loads the TOC of the callee and
2856 // branches to the callee. The NOP will be replaced with a load instruction
2857 // which restores the TOC of the caller from the TOC save slot of the current
2858 // stack frame. If caller and callee belong to the same module (and have the
2859 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002860
2861 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002862 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002863 if (CallOpc == PPCISD::BCTRL_SVR4) {
2864 // This is a call through a function pointer.
2865 // Restore the caller TOC from the save area into R2.
2866 // See PrepareCall() for more information about calls through function
2867 // pointers in the 64-bit SVR4 ABI.
2868 // We are using a target-specific load with r2 hard coded, because the
2869 // result of a target-independent load would never go directly into r2,
2870 // since r2 is a reserved register (which prevents the register allocator
2871 // from allocating it), resulting in an additional register being
2872 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002873 needsTOCRestore = true;
2874 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002875 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002876 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002877 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002878 }
2879
Hal Finkel5b00cea2012-03-31 14:45:15 +00002880 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2881 InFlag = Chain.getValue(1);
2882
2883 if (needsTOCRestore) {
2884 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2885 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2886 InFlag = Chain.getValue(1);
2887 }
2888
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002889 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2890 DAG.getIntPtrConstant(BytesCalleePops, true),
2891 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002892 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002893 InFlag = Chain.getValue(1);
2894
Dan Gohman98ca4f22009-08-05 01:29:28 +00002895 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2896 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002897}
2898
Dan Gohman98ca4f22009-08-05 01:29:28 +00002899SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002900PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002901 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002902 SelectionDAG &DAG = CLI.DAG;
2903 DebugLoc &dl = CLI.DL;
2904 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2905 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2906 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2907 SDValue Chain = CLI.Chain;
2908 SDValue Callee = CLI.Callee;
2909 bool &isTailCall = CLI.IsTailCall;
2910 CallingConv::ID CallConv = CLI.CallConv;
2911 bool isVarArg = CLI.IsVarArg;
2912
Evan Cheng0c439eb2010-01-27 00:07:07 +00002913 if (isTailCall)
2914 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2915 Ins, DAG);
2916
Chris Lattnerb9082582010-11-14 23:42:06 +00002917 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002918 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002919 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002920 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002921
2922 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2923 isTailCall, Outs, OutVals, Ins,
2924 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002925}
2926
2927SDValue
2928PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002929 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002930 bool isTailCall,
2931 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002932 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002933 const SmallVectorImpl<ISD::InputArg> &Ins,
2934 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002935 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002936 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002937 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002938
Dan Gohman98ca4f22009-08-05 01:29:28 +00002939 assert((CallConv == CallingConv::C ||
2940 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002941
Tilmann Schellerffd02002009-07-03 06:45:56 +00002942 unsigned PtrByteSize = 4;
2943
2944 MachineFunction &MF = DAG.getMachineFunction();
2945
2946 // Mark this function as potentially containing a function that contains a
2947 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2948 // and restoring the callers stack pointer in this functions epilog. This is
2949 // done because by tail calling the called function might overwrite the value
2950 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002951 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2952 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002953 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002954
Tilmann Schellerffd02002009-07-03 06:45:56 +00002955 // Count how many bytes are to be pushed on the stack, including the linkage
2956 // area, parameter list area and the part of the local variable space which
2957 // contains copies of aggregates which are passed by value.
2958
2959 // Assign locations to all of the outgoing arguments.
2960 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002961 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002962 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002963
2964 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002965 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002966
2967 if (isVarArg) {
2968 // Handle fixed and variable vector arguments differently.
2969 // Fixed vector arguments go into registers as long as registers are
2970 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002971 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002972
Tilmann Schellerffd02002009-07-03 06:45:56 +00002973 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002974 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002975 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002976 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002977
Dan Gohman98ca4f22009-08-05 01:29:28 +00002978 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002979 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2980 CCInfo);
2981 } else {
2982 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2983 ArgFlags, CCInfo);
2984 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002985
Tilmann Schellerffd02002009-07-03 06:45:56 +00002986 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002987#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002988 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002989 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002990#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002991 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002992 }
2993 }
2994 } else {
2995 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002996 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002997 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002998
Tilmann Schellerffd02002009-07-03 06:45:56 +00002999 // Assign locations to all of the outgoing aggregate by value arguments.
3000 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003001 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003002 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003003
3004 // Reserve stack space for the allocations in CCInfo.
3005 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3006
Dan Gohman98ca4f22009-08-05 01:29:28 +00003007 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003008
3009 // Size of the linkage area, parameter list area and the part of the local
3010 // space variable where copies of aggregates which are passed by value are
3011 // stored.
3012 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003013
Tilmann Schellerffd02002009-07-03 06:45:56 +00003014 // Calculate by how many bytes the stack has to be adjusted in case of tail
3015 // call optimization.
3016 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3017
3018 // Adjust the stack pointer for the new arguments...
3019 // These operations are automatically eliminated by the prolog/epilog pass
3020 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3021 SDValue CallSeqStart = Chain;
3022
3023 // Load the return address and frame pointer so it can be moved somewhere else
3024 // later.
3025 SDValue LROp, FPOp;
3026 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3027 dl);
3028
3029 // Set up a copy of the stack pointer for use loading and storing any
3030 // arguments that may not fit in the registers available for argument
3031 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003032 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003033
Tilmann Schellerffd02002009-07-03 06:45:56 +00003034 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3035 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3036 SmallVector<SDValue, 8> MemOpChains;
3037
Roman Divacky0aaa9192011-08-30 17:04:16 +00003038 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003039 // Walk the register/memloc assignments, inserting copies/loads.
3040 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3041 i != e;
3042 ++i) {
3043 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003044 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003045 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003046
Tilmann Schellerffd02002009-07-03 06:45:56 +00003047 if (Flags.isByVal()) {
3048 // Argument is an aggregate which is passed by value, thus we need to
3049 // create a copy of it in the local variable space of the current stack
3050 // frame (which is the stack frame of the caller) and pass the address of
3051 // this copy to the callee.
3052 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3053 CCValAssign &ByValVA = ByValArgLocs[j++];
3054 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003055
Tilmann Schellerffd02002009-07-03 06:45:56 +00003056 // Memory reserved in the local variable space of the callers stack frame.
3057 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003058
Tilmann Schellerffd02002009-07-03 06:45:56 +00003059 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3060 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003061
Tilmann Schellerffd02002009-07-03 06:45:56 +00003062 // Create a copy of the argument in the local area of the current
3063 // stack frame.
3064 SDValue MemcpyCall =
3065 CreateCopyOfByValArgument(Arg, PtrOff,
3066 CallSeqStart.getNode()->getOperand(0),
3067 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003068
Tilmann Schellerffd02002009-07-03 06:45:56 +00003069 // This must go outside the CALLSEQ_START..END.
3070 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3071 CallSeqStart.getNode()->getOperand(1));
3072 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3073 NewCallSeqStart.getNode());
3074 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003075
Tilmann Schellerffd02002009-07-03 06:45:56 +00003076 // Pass the address of the aggregate copy on the stack either in a
3077 // physical register or in the parameter list area of the current stack
3078 // frame to the callee.
3079 Arg = PtrOff;
3080 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003081
Tilmann Schellerffd02002009-07-03 06:45:56 +00003082 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003083 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003084 // Put argument in a physical register.
3085 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3086 } else {
3087 // Put argument in the parameter list area of the current stack frame.
3088 assert(VA.isMemLoc());
3089 unsigned LocMemOffset = VA.getLocMemOffset();
3090
3091 if (!isTailCall) {
3092 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3093 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3094
3095 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003096 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003097 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003098 } else {
3099 // Calculate and remember argument location.
3100 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3101 TailCallArguments);
3102 }
3103 }
3104 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003105
Tilmann Schellerffd02002009-07-03 06:45:56 +00003106 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003107 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003108 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003109
Roman Divacky0aaa9192011-08-30 17:04:16 +00003110 // Set CR6 to true if this is a vararg call with floating args passed in
3111 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003112 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003113 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3114 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003115 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3116 }
3117
Tilmann Schellerffd02002009-07-03 06:45:56 +00003118 // Build a sequence of copy-to-reg nodes chained together with token chain
3119 // and flag operands which copy the outgoing args into the appropriate regs.
3120 SDValue InFlag;
3121 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3122 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3123 RegsToPass[i].second, InFlag);
3124 InFlag = Chain.getValue(1);
3125 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003126
Chris Lattnerb9082582010-11-14 23:42:06 +00003127 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003128 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3129 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003130
Dan Gohman98ca4f22009-08-05 01:29:28 +00003131 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3132 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3133 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003134}
3135
Dan Gohman98ca4f22009-08-05 01:29:28 +00003136SDValue
3137PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003138 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003139 bool isTailCall,
3140 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003141 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003142 const SmallVectorImpl<ISD::InputArg> &Ins,
3143 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003144 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003145
3146 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003147
Owen Andersone50ed302009-08-10 22:56:29 +00003148 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003149 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003150 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003151
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003152 MachineFunction &MF = DAG.getMachineFunction();
3153
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003154 // Mark this function as potentially containing a function that contains a
3155 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3156 // and restoring the callers stack pointer in this functions epilog. This is
3157 // done because by tail calling the called function might overwrite the value
3158 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003159 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3160 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003161 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3162
3163 unsigned nAltivecParamsAtEnd = 0;
3164
Chris Lattnerabde4602006-05-16 22:56:08 +00003165 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003166 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003167 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003168 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003169 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003170 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003171 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003172
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003173 // Calculate by how many bytes the stack has to be adjusted in case of tail
3174 // call optimization.
3175 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003176
Dan Gohman98ca4f22009-08-05 01:29:28 +00003177 // To protect arguments on the stack from being clobbered in a tail call,
3178 // force all the loads to happen before doing any other lowering.
3179 if (isTailCall)
3180 Chain = DAG.getStackArgumentTokenFactor(Chain);
3181
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003182 // Adjust the stack pointer for the new arguments...
3183 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003184 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003185 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003186
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003187 // Load the return address and frame pointer so it can be move somewhere else
3188 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003189 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003190 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3191 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003192
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003193 // Set up a copy of the stack pointer for use loading and storing any
3194 // arguments that may not fit in the registers available for argument
3195 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003196 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003197 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003199 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003201
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003202 // Figure out which arguments are going to go in registers, and which in
3203 // memory. Also, if this is a vararg function, floating point operations
3204 // must be stored to our stack, and loaded into integer regs as well, if
3205 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003206 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003207 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003208
Craig Topperb78ca422012-03-11 07:16:55 +00003209 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003210 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3211 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3212 };
Craig Topperb78ca422012-03-11 07:16:55 +00003213 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003214 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3215 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3216 };
Craig Topperb78ca422012-03-11 07:16:55 +00003217 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003218
Craig Topperb78ca422012-03-11 07:16:55 +00003219 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003220 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3221 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3222 };
Owen Anderson718cb662007-09-07 04:06:50 +00003223 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003224 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003225 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003226
Craig Topperb78ca422012-03-11 07:16:55 +00003227 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003228
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003229 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003230 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3231
Dan Gohman475871a2008-07-27 21:46:04 +00003232 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003233 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003234 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003235 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003236
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003237 // PtrOff will be used to store the current argument to the stack if a
3238 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003239 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003240
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003241 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003242
Dale Johannesen39355f92009-02-04 02:34:38 +00003243 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003244
3245 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003247 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3248 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003250 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003251
Dale Johannesen8419dd62008-03-07 20:27:40 +00003252 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003253 if (Flags.isByVal()) {
3254 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003255 if (Size==1 || Size==2) {
3256 // Very small objects are passed right-justified.
3257 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003259 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003260 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003261 MachinePointerInfo(), VT,
3262 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003263 MemOpChains.push_back(Load.getValue(1));
3264 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003265
3266 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003267 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003268 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003269 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003270 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003271 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003272 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003273 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003274 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003275 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003276 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3277 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003278 Chain = CallSeqStart = NewCallSeqStart;
3279 ArgOffset += PtrByteSize;
3280 }
3281 continue;
3282 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003283 // Copy entire object into memory. There are cases where gcc-generated
3284 // code assumes it is there, even if it could be put entirely into
3285 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003286 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003287 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003288 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003289 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003290 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003291 CallSeqStart.getNode()->getOperand(1));
3292 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003293 Chain = CallSeqStart = NewCallSeqStart;
3294 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003295 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003296 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003297 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003298 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003299 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3300 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003301 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003302 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003303 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003304 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003305 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003306 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003307 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003308 }
3309 }
3310 continue;
3311 }
3312
Owen Anderson825b72b2009-08-11 20:47:22 +00003313 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003314 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 case MVT::i32:
3316 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003317 if (GPR_idx != NumGPRs) {
3318 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003319 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003320 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3321 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003322 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003323 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003324 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003325 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 case MVT::f32:
3327 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003328 if (FPR_idx != NumFPRs) {
3329 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3330
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003331 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003332 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3333 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003334 MemOpChains.push_back(Store);
3335
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003336 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003337 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003338 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003339 MachinePointerInfo(), false, false,
3340 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003341 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003342 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003343 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003345 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003346 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003347 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3348 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003349 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003350 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003351 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003352 }
3353 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003354 // If we have any FPRs remaining, we may also have GPRs remaining.
3355 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3356 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003357 if (GPR_idx != NumGPRs)
3358 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003360 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3361 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003362 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003363 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003364 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3365 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003366 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003367 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003368 if (isPPC64)
3369 ArgOffset += 8;
3370 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003372 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 case MVT::v4f32:
3374 case MVT::v4i32:
3375 case MVT::v8i16:
3376 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003377 if (isVarArg) {
3378 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003379 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003380 // V registers; in fact gcc does this only for arguments that are
3381 // prototyped, not for those that match the ... We do it for all
3382 // arguments, seems to work.
3383 while (ArgOffset % 16 !=0) {
3384 ArgOffset += PtrByteSize;
3385 if (GPR_idx != NumGPRs)
3386 GPR_idx++;
3387 }
3388 // We could elide this store in the case where the object fits
3389 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003390 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003391 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003392 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3393 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003394 MemOpChains.push_back(Store);
3395 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003396 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003397 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003398 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003399 MemOpChains.push_back(Load.getValue(1));
3400 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3401 }
3402 ArgOffset += 16;
3403 for (unsigned i=0; i<16; i+=PtrByteSize) {
3404 if (GPR_idx == NumGPRs)
3405 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003406 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003407 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003408 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003409 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003410 MemOpChains.push_back(Load.getValue(1));
3411 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3412 }
3413 break;
3414 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003415
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003416 // Non-varargs Altivec params generally go in registers, but have
3417 // stack space allocated at the end.
3418 if (VR_idx != NumVRs) {
3419 // Doesn't have GPR space allocated.
3420 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3421 } else if (nAltivecParamsAtEnd==0) {
3422 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003423 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3424 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003425 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003426 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003427 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003428 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003429 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003430 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003431 // If all Altivec parameters fit in registers, as they usually do,
3432 // they get stack space following the non-Altivec parameters. We
3433 // don't track this here because nobody below needs it.
3434 // If there are more Altivec parameters than fit in registers emit
3435 // the stores here.
3436 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3437 unsigned j = 0;
3438 // Offset is aligned; skip 1st 12 params which go in V registers.
3439 ArgOffset = ((ArgOffset+15)/16)*16;
3440 ArgOffset += 12*16;
3441 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003442 SDValue Arg = OutVals[i];
3443 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3445 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003446 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003447 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003448 // We are emitting Altivec params in order.
3449 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3450 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003451 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003452 ArgOffset += 16;
3453 }
3454 }
3455 }
3456 }
3457
Chris Lattner9a2a4972006-05-17 06:01:33 +00003458 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003460 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003461
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003462 // Check if this is an indirect call (MTCTR/BCTRL).
3463 // See PrepareCall() for more information about calls through function
3464 // pointers in the 64-bit SVR4 ABI.
3465 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3466 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3467 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3468 !isBLACompatibleAddress(Callee, DAG)) {
3469 // Load r2 into a virtual register and store it to the TOC save area.
3470 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3471 // TOC save area offset.
3472 SDValue PtrOff = DAG.getIntPtrConstant(40);
3473 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003474 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003475 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003476 }
3477
Dale Johannesenf7b73042010-03-09 20:15:42 +00003478 // On Darwin, R12 must contain the address of an indirect callee. This does
3479 // not mean the MTCTR instruction must use R12; it's easier to model this as
3480 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003481 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003482 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3483 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3484 !isBLACompatibleAddress(Callee, DAG))
3485 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3486 PPC::R12), Callee));
3487
Chris Lattner9a2a4972006-05-17 06:01:33 +00003488 // Build a sequence of copy-to-reg nodes chained together with token chain
3489 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003490 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003491 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003492 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003493 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003494 InFlag = Chain.getValue(1);
3495 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003496
Chris Lattnerb9082582010-11-14 23:42:06 +00003497 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003498 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3499 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003500
Dan Gohman98ca4f22009-08-05 01:29:28 +00003501 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3502 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3503 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003504}
3505
Hal Finkeld712f932011-10-14 19:51:36 +00003506bool
3507PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3508 MachineFunction &MF, bool isVarArg,
3509 const SmallVectorImpl<ISD::OutputArg> &Outs,
3510 LLVMContext &Context) const {
3511 SmallVector<CCValAssign, 16> RVLocs;
3512 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3513 RVLocs, Context);
3514 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3515}
3516
Dan Gohman98ca4f22009-08-05 01:29:28 +00003517SDValue
3518PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003519 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003520 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003521 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003522 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003523
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003524 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003525 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003526 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003527 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003528
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003529 // If this is the first return lowered for this function, add the regs to the
3530 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003531 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003532 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003533 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003534 }
3535
Dan Gohman475871a2008-07-27 21:46:04 +00003536 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003537
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003538 // Copy the result values into the output registers.
3539 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3540 CCValAssign &VA = RVLocs[i];
3541 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003542 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003543 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003544 Flag = Chain.getValue(1);
3545 }
3546
Gabor Greifba36cb52008-08-28 21:40:38 +00003547 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003549 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003550 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003551}
3552
Dan Gohman475871a2008-07-27 21:46:04 +00003553SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003554 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003555 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003556 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003557
Jim Laskeyefc7e522006-12-04 22:04:42 +00003558 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003559 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003560
3561 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003562 bool isPPC64 = Subtarget.isPPC64();
3563 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003564 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003565
3566 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003567 SDValue Chain = Op.getOperand(0);
3568 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003569
Jim Laskeyefc7e522006-12-04 22:04:42 +00003570 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003571 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3572 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003573 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003574
Jim Laskeyefc7e522006-12-04 22:04:42 +00003575 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003576 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003577
Jim Laskeyefc7e522006-12-04 22:04:42 +00003578 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003579 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003580 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003581}
3582
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003583
3584
Dan Gohman475871a2008-07-27 21:46:04 +00003585SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003586PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003587 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003588 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003589 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003590 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003591
3592 // Get current frame pointer save index. The users of this index will be
3593 // primarily DYNALLOC instructions.
3594 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3595 int RASI = FI->getReturnAddrSaveIndex();
3596
3597 // If the frame pointer save index hasn't been defined yet.
3598 if (!RASI) {
3599 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003600 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003601 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003602 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003603 // Save the result.
3604 FI->setReturnAddrSaveIndex(RASI);
3605 }
3606 return DAG.getFrameIndex(RASI, PtrVT);
3607}
3608
Dan Gohman475871a2008-07-27 21:46:04 +00003609SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003610PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3611 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003612 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003613 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003614 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003615
3616 // Get current frame pointer save index. The users of this index will be
3617 // primarily DYNALLOC instructions.
3618 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3619 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003620
Jim Laskey2f616bf2006-11-16 22:43:37 +00003621 // If the frame pointer save index hasn't been defined yet.
3622 if (!FPSI) {
3623 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003624 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003625 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003626
Jim Laskey2f616bf2006-11-16 22:43:37 +00003627 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003628 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003629 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003630 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003631 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003632 return DAG.getFrameIndex(FPSI, PtrVT);
3633}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003634
Dan Gohman475871a2008-07-27 21:46:04 +00003635SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003636 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003637 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003638 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003639 SDValue Chain = Op.getOperand(0);
3640 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003641 DebugLoc dl = Op.getDebugLoc();
3642
Jim Laskey2f616bf2006-11-16 22:43:37 +00003643 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003644 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003645 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003646 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003647 DAG.getConstant(0, PtrVT), Size);
3648 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003649 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003650 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003651 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003653 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003654}
3655
Chris Lattner1a635d62006-04-14 06:01:58 +00003656/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3657/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003658SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003659 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003660 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3661 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003662 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003663
Chris Lattner1a635d62006-04-14 06:01:58 +00003664 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003665
Chris Lattner1a635d62006-04-14 06:01:58 +00003666 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003667 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003668
Owen Andersone50ed302009-08-10 22:56:29 +00003669 EVT ResVT = Op.getValueType();
3670 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003671 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3672 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003673 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003674
Chris Lattner1a635d62006-04-14 06:01:58 +00003675 // If the RHS of the comparison is a 0.0, we don't need to do the
3676 // subtraction at all.
3677 if (isFloatingPointZero(RHS))
3678 switch (CC) {
3679 default: break; // SETUO etc aren't handled by fsel.
3680 case ISD::SETULT:
3681 case ISD::SETLT:
3682 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003683 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003684 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3686 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003687 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003688 case ISD::SETUGT:
3689 case ISD::SETGT:
3690 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003691 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003692 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3694 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003695 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003697 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003698
Dan Gohman475871a2008-07-27 21:46:04 +00003699 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003700 switch (CC) {
3701 default: break; // SETUO etc aren't handled by fsel.
3702 case ISD::SETULT:
3703 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003704 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3706 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003707 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003708 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003709 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003710 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3712 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003713 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003714 case ISD::SETUGT:
3715 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003716 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3718 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003719 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003720 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003721 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003722 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3724 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003725 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003726 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003727 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003728}
3729
Chris Lattner1f873002007-11-28 18:44:47 +00003730// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003731SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003732 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003733 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003734 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 if (Src.getValueType() == MVT::f32)
3736 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003737
Dan Gohman475871a2008-07-27 21:46:04 +00003738 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003740 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003742 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003743 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003745 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 case MVT::i64:
3747 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003748 break;
3749 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003750
Chris Lattner1a635d62006-04-14 06:01:58 +00003751 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003753
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003754 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003755 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3756 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003757
3758 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3759 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003761 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003762 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003763 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003764 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003765}
3766
Dan Gohmand858e902010-04-17 15:26:15 +00003767SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3768 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003769 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003770 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003772 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003773
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003775 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3777 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003778 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003780 return FP;
3781 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003782
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003784 "Unhandled SINT_TO_FP type in custom expander!");
3785 // Since we only generate this in 64-bit mode, we can take advantage of
3786 // 64-bit registers. In particular, sign extend the input value into the
3787 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3788 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003789 MachineFunction &MF = DAG.getMachineFunction();
3790 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003791 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003792 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003793 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003794
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003796 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003797
Chris Lattner1a635d62006-04-14 06:01:58 +00003798 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003799 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003800 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003801 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003802 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3803 SDValue Store =
3804 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3805 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003806 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003807 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003808 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003809
Chris Lattner1a635d62006-04-14 06:01:58 +00003810 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3812 if (Op.getValueType() == MVT::f32)
3813 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003814 return FP;
3815}
3816
Dan Gohmand858e902010-04-17 15:26:15 +00003817SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3818 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003819 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003820 /*
3821 The rounding mode is in bits 30:31 of FPSR, and has the following
3822 settings:
3823 00 Round to nearest
3824 01 Round to 0
3825 10 Round to +inf
3826 11 Round to -inf
3827
3828 FLT_ROUNDS, on the other hand, expects the following:
3829 -1 Undefined
3830 0 Round to 0
3831 1 Round to nearest
3832 2 Round to +inf
3833 3 Round to -inf
3834
3835 To perform the conversion, we do:
3836 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3837 */
3838
3839 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003840 EVT VT = Op.getValueType();
3841 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3842 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003843 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003844
3845 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003847 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003848 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003849
3850 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003851 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003852 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003853 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003854 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003855
3856 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003857 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003858 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003859 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003860 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003861
3862 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003863 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 DAG.getNode(ISD::AND, dl, MVT::i32,
3865 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003866 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 DAG.getNode(ISD::SRL, dl, MVT::i32,
3868 DAG.getNode(ISD::AND, dl, MVT::i32,
3869 DAG.getNode(ISD::XOR, dl, MVT::i32,
3870 CWD, DAG.getConstant(3, MVT::i32)),
3871 DAG.getConstant(3, MVT::i32)),
3872 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003873
Dan Gohman475871a2008-07-27 21:46:04 +00003874 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003875 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003876
Duncan Sands83ec4b62008-06-06 12:08:01 +00003877 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003878 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003879}
3880
Dan Gohmand858e902010-04-17 15:26:15 +00003881SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003882 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003883 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003884 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003885 assert(Op.getNumOperands() == 3 &&
3886 VT == Op.getOperand(1).getValueType() &&
3887 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003888
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003889 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003890 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003891 SDValue Lo = Op.getOperand(0);
3892 SDValue Hi = Op.getOperand(1);
3893 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003894 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003895
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003896 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003897 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003898 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3899 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3900 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3901 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003902 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003903 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3904 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3905 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003906 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003907 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003908}
3909
Dan Gohmand858e902010-04-17 15:26:15 +00003910SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003911 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003912 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003913 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003914 assert(Op.getNumOperands() == 3 &&
3915 VT == Op.getOperand(1).getValueType() &&
3916 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003917
Dan Gohman9ed06db2008-03-07 20:36:53 +00003918 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003919 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003920 SDValue Lo = Op.getOperand(0);
3921 SDValue Hi = Op.getOperand(1);
3922 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003923 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003924
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003925 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003926 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003927 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3928 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3929 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3930 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003931 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003932 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3933 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3934 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003935 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003936 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003937}
3938
Dan Gohmand858e902010-04-17 15:26:15 +00003939SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003940 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003941 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003942 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003943 assert(Op.getNumOperands() == 3 &&
3944 VT == Op.getOperand(1).getValueType() &&
3945 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003946
Dan Gohman9ed06db2008-03-07 20:36:53 +00003947 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003948 SDValue Lo = Op.getOperand(0);
3949 SDValue Hi = Op.getOperand(1);
3950 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003951 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003952
Dale Johannesenf5d97892009-02-04 01:48:28 +00003953 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003954 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003955 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3956 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3957 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3958 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003959 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003960 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3961 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3962 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003963 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003964 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003965 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003966}
3967
3968//===----------------------------------------------------------------------===//
3969// Vector related lowering.
3970//
3971
Chris Lattner4a998b92006-04-17 06:00:21 +00003972/// BuildSplatI - Build a canonical splati of Val with an element size of
3973/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003974static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003975 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003976 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003977
Owen Andersone50ed302009-08-10 22:56:29 +00003978 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003979 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003980 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003981
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003983
Chris Lattner70fa4932006-12-01 01:45:39 +00003984 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3985 if (Val == -1)
3986 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003987
Owen Andersone50ed302009-08-10 22:56:29 +00003988 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003989
Chris Lattner4a998b92006-04-17 06:00:21 +00003990 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003992 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003993 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003994 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3995 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003996 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003997}
3998
Chris Lattnere7c768e2006-04-18 03:24:30 +00003999/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004000/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004001static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004002 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004003 EVT DestVT = MVT::Other) {
4004 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004005 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004007}
4008
Chris Lattnere7c768e2006-04-18 03:24:30 +00004009/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4010/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004011static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004012 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 DebugLoc dl, EVT DestVT = MVT::Other) {
4014 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004015 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004017}
4018
4019
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004020/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4021/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004022static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004023 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004024 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004025 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4026 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004027
Nate Begeman9008ca62009-04-27 18:41:29 +00004028 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004029 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004030 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004032 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004033}
4034
Chris Lattnerf1b47082006-04-14 05:19:18 +00004035// If this is a case we can't handle, return null and let the default
4036// expansion code take care of it. If we CAN select this case, and if it
4037// selects to a single instruction, return Op. Otherwise, if we can codegen
4038// this case more efficiently than a constant pool load, lower it to the
4039// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004040SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4041 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004042 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004043 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4044 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004045
Bob Wilson24e338e2009-03-02 23:24:16 +00004046 // Check if this is a splat of a constant value.
4047 APInt APSplatBits, APSplatUndef;
4048 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004049 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004050 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004051 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004052 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004053
Bob Wilsonf2950b02009-03-03 19:26:27 +00004054 unsigned SplatBits = APSplatBits.getZExtValue();
4055 unsigned SplatUndef = APSplatUndef.getZExtValue();
4056 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004057
Bob Wilsonf2950b02009-03-03 19:26:27 +00004058 // First, handle single instruction cases.
4059
4060 // All zeros?
4061 if (SplatBits == 0) {
4062 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4064 SDValue Z = DAG.getConstant(0, MVT::i32);
4065 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004066 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004067 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004068 return Op;
4069 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004070
Bob Wilsonf2950b02009-03-03 19:26:27 +00004071 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4072 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4073 (32-SplatBitSize));
4074 if (SextVal >= -16 && SextVal <= 15)
4075 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004076
4077
Bob Wilsonf2950b02009-03-03 19:26:27 +00004078 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004079
Bob Wilsonf2950b02009-03-03 19:26:27 +00004080 // If this value is in the range [-32,30] and is even, use:
4081 // tmp = VSPLTI[bhw], result = add tmp, tmp
4082 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004084 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004085 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004086 }
4087
4088 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4089 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4090 // for fneg/fabs.
4091 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4092 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004094
4095 // Make the VSLW intrinsic, computing 0x8000_0000.
4096 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4097 OnesV, DAG, dl);
4098
4099 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004101 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004102 }
4103
4104 // Check to see if this is a wide variety of vsplti*, binop self cases.
4105 static const signed char SplatCsts[] = {
4106 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4107 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4108 };
4109
4110 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4111 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4112 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4113 int i = SplatCsts[idx];
4114
4115 // Figure out what shift amount will be used by altivec if shifted by i in
4116 // this splat size.
4117 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4118
4119 // vsplti + shl self.
4120 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004122 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4123 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4124 Intrinsic::ppc_altivec_vslw
4125 };
4126 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004127 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004129
Bob Wilsonf2950b02009-03-03 19:26:27 +00004130 // vsplti + srl self.
4131 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004133 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4134 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4135 Intrinsic::ppc_altivec_vsrw
4136 };
4137 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004138 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004139 }
4140
Bob Wilsonf2950b02009-03-03 19:26:27 +00004141 // vsplti + sra self.
4142 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004144 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4145 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4146 Intrinsic::ppc_altivec_vsraw
4147 };
4148 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004149 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004151
Bob Wilsonf2950b02009-03-03 19:26:27 +00004152 // vsplti + rol self.
4153 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4154 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004156 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4157 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4158 Intrinsic::ppc_altivec_vrlw
4159 };
4160 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004161 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004162 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004163
Bob Wilsonf2950b02009-03-03 19:26:27 +00004164 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004165 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004167 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004168 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004169 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004170 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004172 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004173 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004174 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004175 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004176 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004177 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4178 }
4179 }
4180
4181 // Three instruction sequences.
4182
4183 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4184 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4186 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004187 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004188 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004189 }
4190 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4191 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4193 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004194 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004195 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004196 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004197
Dan Gohman475871a2008-07-27 21:46:04 +00004198 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004199}
4200
Chris Lattner59138102006-04-17 05:28:54 +00004201/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4202/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004203static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004204 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004205 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004206 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004207 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004208 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004209
Chris Lattner59138102006-04-17 05:28:54 +00004210 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004211 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004212 OP_VMRGHW,
4213 OP_VMRGLW,
4214 OP_VSPLTISW0,
4215 OP_VSPLTISW1,
4216 OP_VSPLTISW2,
4217 OP_VSPLTISW3,
4218 OP_VSLDOI4,
4219 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004220 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004221 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004222
Chris Lattner59138102006-04-17 05:28:54 +00004223 if (OpNum == OP_COPY) {
4224 if (LHSID == (1*9+2)*9+3) return LHS;
4225 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4226 return RHS;
4227 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004228
Dan Gohman475871a2008-07-27 21:46:04 +00004229 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004230 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4231 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004232
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004234 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004235 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004236 case OP_VMRGHW:
4237 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4238 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4239 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4240 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4241 break;
4242 case OP_VMRGLW:
4243 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4244 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4245 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4246 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4247 break;
4248 case OP_VSPLTISW0:
4249 for (unsigned i = 0; i != 16; ++i)
4250 ShufIdxs[i] = (i&3)+0;
4251 break;
4252 case OP_VSPLTISW1:
4253 for (unsigned i = 0; i != 16; ++i)
4254 ShufIdxs[i] = (i&3)+4;
4255 break;
4256 case OP_VSPLTISW2:
4257 for (unsigned i = 0; i != 16; ++i)
4258 ShufIdxs[i] = (i&3)+8;
4259 break;
4260 case OP_VSPLTISW3:
4261 for (unsigned i = 0; i != 16; ++i)
4262 ShufIdxs[i] = (i&3)+12;
4263 break;
4264 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004265 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004266 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004267 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004268 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004269 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004270 }
Owen Andersone50ed302009-08-10 22:56:29 +00004271 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004272 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4273 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004275 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004276}
4277
Chris Lattnerf1b47082006-04-14 05:19:18 +00004278/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4279/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4280/// return the code it can be lowered into. Worst case, it can always be
4281/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004282SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004283 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004284 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004285 SDValue V1 = Op.getOperand(0);
4286 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004288 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004289
Chris Lattnerf1b47082006-04-14 05:19:18 +00004290 // Cases that are handled by instructions that take permute immediates
4291 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4292 // selected by the instruction selector.
4293 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4295 PPC::isSplatShuffleMask(SVOp, 2) ||
4296 PPC::isSplatShuffleMask(SVOp, 4) ||
4297 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4298 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4299 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4300 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4301 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4302 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4303 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4304 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4305 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004306 return Op;
4307 }
4308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004309
Chris Lattnerf1b47082006-04-14 05:19:18 +00004310 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4311 // and produce a fixed permutation. If any of these match, do not lower to
4312 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4314 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4315 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4316 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4317 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4318 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4319 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4320 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4321 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004322 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004323
Chris Lattner59138102006-04-17 05:28:54 +00004324 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4325 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004326 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004327
Chris Lattner59138102006-04-17 05:28:54 +00004328 unsigned PFIndexes[4];
4329 bool isFourElementShuffle = true;
4330 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4331 unsigned EltNo = 8; // Start out undef.
4332 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004334 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004335
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004337 if ((ByteSource & 3) != j) {
4338 isFourElementShuffle = false;
4339 break;
4340 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004341
Chris Lattner59138102006-04-17 05:28:54 +00004342 if (EltNo == 8) {
4343 EltNo = ByteSource/4;
4344 } else if (EltNo != ByteSource/4) {
4345 isFourElementShuffle = false;
4346 break;
4347 }
4348 }
4349 PFIndexes[i] = EltNo;
4350 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004351
4352 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004353 // perfect shuffle vector to determine if it is cost effective to do this as
4354 // discrete instructions, or whether we should use a vperm.
4355 if (isFourElementShuffle) {
4356 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004357 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004358 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004359
Chris Lattner59138102006-04-17 05:28:54 +00004360 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4361 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004362
Chris Lattner59138102006-04-17 05:28:54 +00004363 // Determining when to avoid vperm is tricky. Many things affect the cost
4364 // of vperm, particularly how many times the perm mask needs to be computed.
4365 // For example, if the perm mask can be hoisted out of a loop or is already
4366 // used (perhaps because there are multiple permutes with the same shuffle
4367 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4368 // the loop requires an extra register.
4369 //
4370 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004371 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004372 // available, if this block is within a loop, we should avoid using vperm
4373 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004374 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004375 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004376 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004377
Chris Lattnerf1b47082006-04-14 05:19:18 +00004378 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4379 // vector that will get spilled to the constant pool.
4380 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004381
Chris Lattnerf1b47082006-04-14 05:19:18 +00004382 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4383 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004384 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004385 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004386
Dan Gohman475871a2008-07-27 21:46:04 +00004387 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4389 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004390
Chris Lattnerf1b47082006-04-14 05:19:18 +00004391 for (unsigned j = 0; j != BytesPerElement; ++j)
4392 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004393 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004394 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004395
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004397 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004398 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004399}
4400
Chris Lattner90564f22006-04-18 17:59:36 +00004401/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4402/// altivec comparison. If it is, return true and fill in Opc/isDot with
4403/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004404static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004405 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004406 unsigned IntrinsicID =
4407 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004408 CompareOpc = -1;
4409 isDot = false;
4410 switch (IntrinsicID) {
4411 default: return false;
4412 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004413 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4414 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4415 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4416 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4417 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4418 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4419 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4420 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4421 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4422 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4423 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4424 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4425 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004426
Chris Lattner1a635d62006-04-14 06:01:58 +00004427 // Normal Comparisons.
4428 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4429 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4430 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4431 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4432 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4433 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4434 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4435 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4436 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4437 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4438 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4439 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4440 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4441 }
Chris Lattner90564f22006-04-18 17:59:36 +00004442 return true;
4443}
4444
4445/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4446/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004447SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004448 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004449 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4450 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004451 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004452 int CompareOpc;
4453 bool isDot;
4454 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004455 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004456
Chris Lattner90564f22006-04-18 17:59:36 +00004457 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004458 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004459 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004460 Op.getOperand(1), Op.getOperand(2),
4461 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004462 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004463 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004464
Chris Lattner1a635d62006-04-14 06:01:58 +00004465 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004466 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004467 Op.getOperand(2), // LHS
4468 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004470 };
Owen Andersone50ed302009-08-10 22:56:29 +00004471 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004472 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004473 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004474 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004475
Chris Lattner1a635d62006-04-14 06:01:58 +00004476 // Now that we have the comparison, emit a copy from the CR to a GPR.
4477 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4479 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004480 CompNode.getValue(1));
4481
Chris Lattner1a635d62006-04-14 06:01:58 +00004482 // Unpack the result based on how the target uses it.
4483 unsigned BitNo; // Bit # of CR6.
4484 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004485 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004486 default: // Can't happen, don't crash on invalid number though.
4487 case 0: // Return the value of the EQ bit of CR6.
4488 BitNo = 0; InvertBit = false;
4489 break;
4490 case 1: // Return the inverted value of the EQ bit of CR6.
4491 BitNo = 0; InvertBit = true;
4492 break;
4493 case 2: // Return the value of the LT bit of CR6.
4494 BitNo = 2; InvertBit = false;
4495 break;
4496 case 3: // Return the inverted value of the LT bit of CR6.
4497 BitNo = 2; InvertBit = true;
4498 break;
4499 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004500
Chris Lattner1a635d62006-04-14 06:01:58 +00004501 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004502 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4503 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004504 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004505 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4506 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004507
Chris Lattner1a635d62006-04-14 06:01:58 +00004508 // If we are supposed to, toggle the bit.
4509 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004510 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4511 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004512 return Flags;
4513}
4514
Scott Michelfdc40a02009-02-17 22:15:04 +00004515SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004516 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004517 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004518 // Create a stack slot that is 16-byte aligned.
4519 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004520 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004521 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004522 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004523
Chris Lattner1a635d62006-04-14 06:01:58 +00004524 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004525 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004526 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004527 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004528 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004529 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004530 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004531}
4532
Dan Gohmand858e902010-04-17 15:26:15 +00004533SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004534 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004536 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004537
Owen Anderson825b72b2009-08-11 20:47:22 +00004538 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4539 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004540
Dan Gohman475871a2008-07-27 21:46:04 +00004541 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004542 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004543
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004544 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004545 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4546 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4547 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004548
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004549 // Low parts multiplied together, generating 32-bit results (we ignore the
4550 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004551 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004552 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004553
Dan Gohman475871a2008-07-27 21:46:04 +00004554 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004555 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004556 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004557 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004558 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004559 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4560 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004561 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004562
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004564
Chris Lattnercea2aa72006-04-18 04:28:57 +00004565 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004566 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004567 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004568 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004569
Chris Lattner19a81522006-04-18 03:57:35 +00004570 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004571 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004572 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004573 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004574
Chris Lattner19a81522006-04-18 03:57:35 +00004575 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004576 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004577 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004578 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004579
Chris Lattner19a81522006-04-18 03:57:35 +00004580 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004581 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004582 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004583 Ops[i*2 ] = 2*i+1;
4584 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004585 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004587 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004588 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004589 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004590}
4591
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004592/// LowerOperation - Provide custom lowering hooks for some operations.
4593///
Dan Gohmand858e902010-04-17 15:26:15 +00004594SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004595 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004596 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004597 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004598 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004599 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00004600 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004601 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004602 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004603 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4604 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004605 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004606 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004607
4608 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004609 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004610
Jim Laskeyefc7e522006-12-04 22:04:42 +00004611 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004612 case ISD::DYNAMIC_STACKALLOC:
4613 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004614
Chris Lattner1a635d62006-04-14 06:01:58 +00004615 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004616 case ISD::FP_TO_UINT:
4617 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004618 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004619 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004620 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004621
Chris Lattner1a635d62006-04-14 06:01:58 +00004622 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004623 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4624 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4625 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004626
Chris Lattner1a635d62006-04-14 06:01:58 +00004627 // Vector-related lowering.
4628 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4629 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4630 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4631 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004632 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004633
Chris Lattner3fc027d2007-12-08 06:59:59 +00004634 // Frame & Return address.
4635 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004636 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004637 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004638}
4639
Duncan Sands1607f052008-12-01 11:39:25 +00004640void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4641 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004642 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004643 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004644 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004645 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004646 default:
Craig Topperbc219812012-02-07 02:50:20 +00004647 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004648 case ISD::VAARG: {
4649 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4650 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4651 return;
4652
4653 EVT VT = N->getValueType(0);
4654
4655 if (VT == MVT::i64) {
4656 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4657
4658 Results.push_back(NewNode);
4659 Results.push_back(NewNode.getValue(1));
4660 }
4661 return;
4662 }
Duncan Sands1607f052008-12-01 11:39:25 +00004663 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004664 assert(N->getValueType(0) == MVT::ppcf128);
4665 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004666 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004667 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004668 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004669 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004671 DAG.getIntPtrConstant(1));
4672
4673 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4674 // of the long double, and puts FPSCR back the way it was. We do not
4675 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004676 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004677 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4678
Owen Anderson825b72b2009-08-11 20:47:22 +00004679 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004680 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004681 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004682 MFFSreg = Result.getValue(0);
4683 InFlag = Result.getValue(1);
4684
4685 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004686 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004688 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004689 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004690 InFlag = Result.getValue(0);
4691
4692 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004693 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004695 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004696 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004697 InFlag = Result.getValue(0);
4698
4699 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004701 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004702 Ops[0] = Lo;
4703 Ops[1] = Hi;
4704 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004705 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004706 FPreg = Result.getValue(0);
4707 InFlag = Result.getValue(1);
4708
4709 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 NodeTys.push_back(MVT::f64);
4711 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004712 Ops[1] = MFFSreg;
4713 Ops[2] = FPreg;
4714 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004715 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004716 FPreg = Result.getValue(0);
4717
4718 // We know the low half is about to be thrown away, so just use something
4719 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004721 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004722 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004723 }
Duncan Sands1607f052008-12-01 11:39:25 +00004724 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004725 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004726 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004727 }
4728}
4729
4730
Chris Lattner1a635d62006-04-14 06:01:58 +00004731//===----------------------------------------------------------------------===//
4732// Other Lowering Code
4733//===----------------------------------------------------------------------===//
4734
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004735MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004736PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004737 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004738 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004739 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4740
4741 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4742 MachineFunction *F = BB->getParent();
4743 MachineFunction::iterator It = BB;
4744 ++It;
4745
4746 unsigned dest = MI->getOperand(0).getReg();
4747 unsigned ptrA = MI->getOperand(1).getReg();
4748 unsigned ptrB = MI->getOperand(2).getReg();
4749 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004750 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004751
4752 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4753 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4754 F->insert(It, loopMBB);
4755 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004756 exitMBB->splice(exitMBB->begin(), BB,
4757 llvm::next(MachineBasicBlock::iterator(MI)),
4758 BB->end());
4759 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004760
4761 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004762 unsigned TmpReg = (!BinOpcode) ? incr :
4763 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004764 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4765 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004766
4767 // thisMBB:
4768 // ...
4769 // fallthrough --> loopMBB
4770 BB->addSuccessor(loopMBB);
4771
4772 // loopMBB:
4773 // l[wd]arx dest, ptr
4774 // add r0, dest, incr
4775 // st[wd]cx. r0, ptr
4776 // bne- loopMBB
4777 // fallthrough --> exitMBB
4778 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004779 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004780 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004781 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004782 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4783 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004784 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004785 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004786 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004787 BB->addSuccessor(loopMBB);
4788 BB->addSuccessor(exitMBB);
4789
4790 // exitMBB:
4791 // ...
4792 BB = exitMBB;
4793 return BB;
4794}
4795
4796MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004797PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004798 MachineBasicBlock *BB,
4799 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004800 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004801 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004802 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4803 // In 64 bit mode we have to use 64 bits for addresses, even though the
4804 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4805 // registers without caring whether they're 32 or 64, but here we're
4806 // doing actual arithmetic on the addresses.
4807 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004808 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004809
4810 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4811 MachineFunction *F = BB->getParent();
4812 MachineFunction::iterator It = BB;
4813 ++It;
4814
4815 unsigned dest = MI->getOperand(0).getReg();
4816 unsigned ptrA = MI->getOperand(1).getReg();
4817 unsigned ptrB = MI->getOperand(2).getReg();
4818 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004819 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004820
4821 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4822 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4823 F->insert(It, loopMBB);
4824 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004825 exitMBB->splice(exitMBB->begin(), BB,
4826 llvm::next(MachineBasicBlock::iterator(MI)),
4827 BB->end());
4828 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004829
4830 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004831 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004832 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4833 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004834 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4835 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4836 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4837 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4838 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4839 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4840 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4841 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4842 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4843 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004844 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004845 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004846 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004847
4848 // thisMBB:
4849 // ...
4850 // fallthrough --> loopMBB
4851 BB->addSuccessor(loopMBB);
4852
4853 // The 4-byte load must be aligned, while a char or short may be
4854 // anywhere in the word. Hence all this nasty bookkeeping code.
4855 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4856 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004857 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004858 // rlwinm ptr, ptr1, 0, 0, 29
4859 // slw incr2, incr, shift
4860 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4861 // slw mask, mask2, shift
4862 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004863 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004864 // add tmp, tmpDest, incr2
4865 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004866 // and tmp3, tmp, mask
4867 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004868 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004869 // bne- loopMBB
4870 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004871 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004872 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004873 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004874 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004875 .addReg(ptrA).addReg(ptrB);
4876 } else {
4877 Ptr1Reg = ptrB;
4878 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004879 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004880 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004881 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004882 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4883 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004884 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004885 .addReg(Ptr1Reg).addImm(0).addImm(61);
4886 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004887 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004888 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004889 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004890 .addReg(incr).addReg(ShiftReg);
4891 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004892 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004893 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004894 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4895 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004896 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004897 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004898 .addReg(Mask2Reg).addReg(ShiftReg);
4899
4900 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004901 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004902 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004903 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004904 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004905 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004906 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004907 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004908 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004909 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004910 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004911 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004912 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004913 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004914 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004915 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004916 BB->addSuccessor(loopMBB);
4917 BB->addSuccessor(exitMBB);
4918
4919 // exitMBB:
4920 // ...
4921 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004922 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4923 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004924 return BB;
4925}
4926
4927MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004928PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004929 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004930 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004931
4932 // To "insert" these instructions we actually have to insert their
4933 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004934 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004935 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004936 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004937
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004938 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004939
Hal Finkel009f7af2012-06-22 23:10:08 +00004940 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4941 MI->getOpcode() == PPC::SELECT_CC_I8)) {
4942 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
4943 PPC::ISEL8 : PPC::ISEL;
4944 unsigned SelectPred = MI->getOperand(4).getImm();
4945 DebugLoc dl = MI->getDebugLoc();
4946
4947 // The SelectPred is ((BI << 5) | BO) for a BCC
4948 unsigned BO = SelectPred & 0xF;
4949 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
4950
4951 unsigned TrueOpNo, FalseOpNo;
4952 if (BO == 12) {
4953 TrueOpNo = 2;
4954 FalseOpNo = 3;
4955 } else {
4956 TrueOpNo = 3;
4957 FalseOpNo = 2;
4958 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
4959 }
4960
4961 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
4962 .addReg(MI->getOperand(TrueOpNo).getReg())
4963 .addReg(MI->getOperand(FalseOpNo).getReg())
4964 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
4965 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4966 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4967 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4968 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4969 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4970
Evan Cheng53301922008-07-12 02:23:19 +00004971
4972 // The incoming instruction knows the destination vreg to set, the
4973 // condition code register to branch on, the true/false values to
4974 // select between, and a branch opcode to use.
4975
4976 // thisMBB:
4977 // ...
4978 // TrueVal = ...
4979 // cmpTY ccX, r1, r2
4980 // bCC copy1MBB
4981 // fallthrough --> copy0MBB
4982 MachineBasicBlock *thisMBB = BB;
4983 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4984 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4985 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004986 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004987 F->insert(It, copy0MBB);
4988 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004989
4990 // Transfer the remainder of BB and its successor edges to sinkMBB.
4991 sinkMBB->splice(sinkMBB->begin(), BB,
4992 llvm::next(MachineBasicBlock::iterator(MI)),
4993 BB->end());
4994 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4995
Evan Cheng53301922008-07-12 02:23:19 +00004996 // Next, add the true and fallthrough blocks as its successors.
4997 BB->addSuccessor(copy0MBB);
4998 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004999
Dan Gohman14152b42010-07-06 20:24:04 +00005000 BuildMI(BB, dl, TII->get(PPC::BCC))
5001 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5002
Evan Cheng53301922008-07-12 02:23:19 +00005003 // copy0MBB:
5004 // %FalseValue = ...
5005 // # fallthrough to sinkMBB
5006 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005007
Evan Cheng53301922008-07-12 02:23:19 +00005008 // Update machine-CFG edges
5009 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005010
Evan Cheng53301922008-07-12 02:23:19 +00005011 // sinkMBB:
5012 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5013 // ...
5014 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005015 BuildMI(*BB, BB->begin(), dl,
5016 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005017 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5018 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5019 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005020 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5021 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5022 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5023 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005024 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5025 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5026 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5027 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005028
5029 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5030 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5031 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5032 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005033 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5034 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5035 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5036 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005037
5038 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5039 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5040 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5041 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005042 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5043 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5044 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5045 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005046
5047 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5048 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5049 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5050 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005051 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5052 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5053 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5054 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005055
5056 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005057 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005058 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005059 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005060 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005061 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005062 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005063 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005064
5065 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5066 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5067 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5068 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005069 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5070 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5071 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5072 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005073
Dale Johannesen0e55f062008-08-29 18:29:46 +00005074 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5075 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5076 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5077 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5078 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5079 BB = EmitAtomicBinary(MI, BB, false, 0);
5080 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5081 BB = EmitAtomicBinary(MI, BB, true, 0);
5082
Evan Cheng53301922008-07-12 02:23:19 +00005083 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5084 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5085 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5086
5087 unsigned dest = MI->getOperand(0).getReg();
5088 unsigned ptrA = MI->getOperand(1).getReg();
5089 unsigned ptrB = MI->getOperand(2).getReg();
5090 unsigned oldval = MI->getOperand(3).getReg();
5091 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005092 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005093
Dale Johannesen65e39732008-08-25 18:53:26 +00005094 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5095 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5096 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005097 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005098 F->insert(It, loop1MBB);
5099 F->insert(It, loop2MBB);
5100 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005101 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005102 exitMBB->splice(exitMBB->begin(), BB,
5103 llvm::next(MachineBasicBlock::iterator(MI)),
5104 BB->end());
5105 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005106
5107 // thisMBB:
5108 // ...
5109 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005110 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005111
Dale Johannesen65e39732008-08-25 18:53:26 +00005112 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005113 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005114 // cmp[wd] dest, oldval
5115 // bne- midMBB
5116 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005117 // st[wd]cx. newval, ptr
5118 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005119 // b exitBB
5120 // midMBB:
5121 // st[wd]cx. dest, ptr
5122 // exitBB:
5123 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005124 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005125 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005126 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005127 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005128 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005129 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5130 BB->addSuccessor(loop2MBB);
5131 BB->addSuccessor(midMBB);
5132
5133 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005134 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005135 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005136 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005137 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005138 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005139 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005140 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005141
Dale Johannesen65e39732008-08-25 18:53:26 +00005142 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005143 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005144 .addReg(dest).addReg(ptrA).addReg(ptrB);
5145 BB->addSuccessor(exitMBB);
5146
Evan Cheng53301922008-07-12 02:23:19 +00005147 // exitMBB:
5148 // ...
5149 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005150 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5151 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5152 // We must use 64-bit registers for addresses when targeting 64-bit,
5153 // since we're actually doing arithmetic on them. Other registers
5154 // can be 32-bit.
5155 bool is64bit = PPCSubTarget.isPPC64();
5156 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5157
5158 unsigned dest = MI->getOperand(0).getReg();
5159 unsigned ptrA = MI->getOperand(1).getReg();
5160 unsigned ptrB = MI->getOperand(2).getReg();
5161 unsigned oldval = MI->getOperand(3).getReg();
5162 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005163 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005164
5165 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5166 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5167 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5168 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5169 F->insert(It, loop1MBB);
5170 F->insert(It, loop2MBB);
5171 F->insert(It, midMBB);
5172 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005173 exitMBB->splice(exitMBB->begin(), BB,
5174 llvm::next(MachineBasicBlock::iterator(MI)),
5175 BB->end());
5176 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005177
5178 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005179 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005180 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5181 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005182 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5183 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5184 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5185 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5186 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5187 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5188 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5189 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5190 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5191 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5192 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5193 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5194 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5195 unsigned Ptr1Reg;
5196 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005197 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005198 // thisMBB:
5199 // ...
5200 // fallthrough --> loopMBB
5201 BB->addSuccessor(loop1MBB);
5202
5203 // The 4-byte load must be aligned, while a char or short may be
5204 // anywhere in the word. Hence all this nasty bookkeeping code.
5205 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5206 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005207 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005208 // rlwinm ptr, ptr1, 0, 0, 29
5209 // slw newval2, newval, shift
5210 // slw oldval2, oldval,shift
5211 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5212 // slw mask, mask2, shift
5213 // and newval3, newval2, mask
5214 // and oldval3, oldval2, mask
5215 // loop1MBB:
5216 // lwarx tmpDest, ptr
5217 // and tmp, tmpDest, mask
5218 // cmpw tmp, oldval3
5219 // bne- midMBB
5220 // loop2MBB:
5221 // andc tmp2, tmpDest, mask
5222 // or tmp4, tmp2, newval3
5223 // stwcx. tmp4, ptr
5224 // bne- loop1MBB
5225 // b exitBB
5226 // midMBB:
5227 // stwcx. tmpDest, ptr
5228 // exitBB:
5229 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005230 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005231 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005232 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005233 .addReg(ptrA).addReg(ptrB);
5234 } else {
5235 Ptr1Reg = ptrB;
5236 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005237 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005238 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005239 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005240 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5241 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005242 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005243 .addReg(Ptr1Reg).addImm(0).addImm(61);
5244 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005245 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005246 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005247 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005248 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005249 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005250 .addReg(oldval).addReg(ShiftReg);
5251 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005252 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005253 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005254 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5255 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5256 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005257 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005258 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005259 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005260 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005261 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005262 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005263 .addReg(OldVal2Reg).addReg(MaskReg);
5264
5265 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005266 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005267 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005268 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5269 .addReg(TmpDestReg).addReg(MaskReg);
5270 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005271 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005272 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005273 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5274 BB->addSuccessor(loop2MBB);
5275 BB->addSuccessor(midMBB);
5276
5277 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005278 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5279 .addReg(TmpDestReg).addReg(MaskReg);
5280 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5281 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5282 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005283 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005284 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005285 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005286 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005287 BB->addSuccessor(loop1MBB);
5288 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005289
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005290 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005291 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005292 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005293 BB->addSuccessor(exitMBB);
5294
5295 // exitMBB:
5296 // ...
5297 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005298 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5299 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005300 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005301 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005302 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005303
Dan Gohman14152b42010-07-06 20:24:04 +00005304 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005305 return BB;
5306}
5307
Chris Lattner1a635d62006-04-14 06:01:58 +00005308//===----------------------------------------------------------------------===//
5309// Target Optimization Hooks
5310//===----------------------------------------------------------------------===//
5311
Duncan Sands25cf2272008-11-24 14:53:14 +00005312SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5313 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005314 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005315 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005316 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005317 switch (N->getOpcode()) {
5318 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005319 case PPCISD::SHL:
5320 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005321 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005322 return N->getOperand(0);
5323 }
5324 break;
5325 case PPCISD::SRL:
5326 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005327 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005328 return N->getOperand(0);
5329 }
5330 break;
5331 case PPCISD::SRA:
5332 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005333 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005334 C->isAllOnesValue()) // -1 >>s V -> -1.
5335 return N->getOperand(0);
5336 }
5337 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005338
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005339 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005340 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005341 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5342 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5343 // We allow the src/dst to be either f32/f64, but the intermediate
5344 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005345 if (N->getOperand(0).getValueType() == MVT::i64 &&
5346 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005347 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005348 if (Val.getValueType() == MVT::f32) {
5349 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005350 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005351 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005352
Owen Anderson825b72b2009-08-11 20:47:22 +00005353 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005354 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005356 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005357 if (N->getValueType(0) == MVT::f32) {
5358 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005359 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005360 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005361 }
5362 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005363 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005364 // If the intermediate type is i32, we can avoid the load/store here
5365 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005366 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005367 }
5368 }
5369 break;
Chris Lattner51269842006-03-01 05:50:56 +00005370 case ISD::STORE:
5371 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5372 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005373 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005374 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 N->getOperand(1).getValueType() == MVT::i32 &&
5376 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005377 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005378 if (Val.getValueType() == MVT::f32) {
5379 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005380 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005381 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005382 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005383 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005384
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005386 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005387 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005388 return Val;
5389 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005390
Chris Lattnerd9989382006-07-10 20:56:58 +00005391 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005392 if (cast<StoreSDNode>(N)->isUnindexed() &&
5393 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005394 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005395 (N->getOperand(1).getValueType() == MVT::i32 ||
5396 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005397 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005398 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 if (BSwapOp.getValueType() == MVT::i16)
5400 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005401
Dan Gohmanc76909a2009-09-25 20:36:54 +00005402 SDValue Ops[] = {
5403 N->getOperand(0), BSwapOp, N->getOperand(2),
5404 DAG.getValueType(N->getOperand(1).getValueType())
5405 };
5406 return
5407 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5408 Ops, array_lengthof(Ops),
5409 cast<StoreSDNode>(N)->getMemoryVT(),
5410 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005411 }
5412 break;
5413 case ISD::BSWAP:
5414 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005415 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005416 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005418 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005419 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005420 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005421 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005422 LD->getChain(), // Chain
5423 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005424 DAG.getValueType(N->getValueType(0)) // VT
5425 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005426 SDValue BSLoad =
5427 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5428 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5429 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005430
Scott Michelfdc40a02009-02-17 22:15:04 +00005431 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005432 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 if (N->getValueType(0) == MVT::i16)
5434 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005435
Chris Lattnerd9989382006-07-10 20:56:58 +00005436 // First, combine the bswap away. This makes the value produced by the
5437 // load dead.
5438 DCI.CombineTo(N, ResVal);
5439
5440 // Next, combine the load away, we give it a bogus result value but a real
5441 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005442 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005443
Chris Lattnerd9989382006-07-10 20:56:58 +00005444 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005445 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005446 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005447
Chris Lattner51269842006-03-01 05:50:56 +00005448 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005449 case PPCISD::VCMP: {
5450 // If a VCMPo node already exists with exactly the same operands as this
5451 // node, use its result instead of this node (VCMPo computes both a CR6 and
5452 // a normal output).
5453 //
5454 if (!N->getOperand(0).hasOneUse() &&
5455 !N->getOperand(1).hasOneUse() &&
5456 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005457
Chris Lattner4468c222006-03-31 06:02:07 +00005458 // Scan all of the users of the LHS, looking for VCMPo's that match.
5459 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005460
Gabor Greifba36cb52008-08-28 21:40:38 +00005461 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005462 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5463 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005464 if (UI->getOpcode() == PPCISD::VCMPo &&
5465 UI->getOperand(1) == N->getOperand(1) &&
5466 UI->getOperand(2) == N->getOperand(2) &&
5467 UI->getOperand(0) == N->getOperand(0)) {
5468 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005469 break;
5470 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005471
Chris Lattner00901202006-04-18 18:28:22 +00005472 // If there is no VCMPo node, or if the flag value has a single use, don't
5473 // transform this.
5474 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5475 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005476
5477 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005478 // chain, this transformation is more complex. Note that multiple things
5479 // could use the value result, which we should ignore.
5480 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005481 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005482 FlagUser == 0; ++UI) {
5483 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005484 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005485 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005486 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005487 FlagUser = User;
5488 break;
5489 }
5490 }
5491 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Chris Lattner00901202006-04-18 18:28:22 +00005493 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5494 // give up for right now.
5495 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005496 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005497 }
5498 break;
5499 }
Chris Lattner90564f22006-04-18 17:59:36 +00005500 case ISD::BR_CC: {
5501 // If this is a branch on an altivec predicate comparison, lower this so
5502 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5503 // lowering is done pre-legalize, because the legalizer lowers the predicate
5504 // compare down to code that is difficult to reassemble.
5505 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005506 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005507 int CompareOpc;
5508 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005509
Chris Lattner90564f22006-04-18 17:59:36 +00005510 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5511 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5512 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5513 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005514
Chris Lattner90564f22006-04-18 17:59:36 +00005515 // If this is a comparison against something other than 0/1, then we know
5516 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005517 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005518 if (Val != 0 && Val != 1) {
5519 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5520 return N->getOperand(0);
5521 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005523 N->getOperand(0), N->getOperand(4));
5524 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005525
Chris Lattner90564f22006-04-18 17:59:36 +00005526 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005527
Chris Lattner90564f22006-04-18 17:59:36 +00005528 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005529 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005530 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005531 LHS.getOperand(2), // LHS of compare
5532 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005534 };
Chris Lattner90564f22006-04-18 17:59:36 +00005535 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005536 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005537 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005538
Chris Lattner90564f22006-04-18 17:59:36 +00005539 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005540 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005541 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005542 default: // Can't happen, don't crash on invalid number though.
5543 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005544 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005545 break;
5546 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005547 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005548 break;
5549 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005550 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005551 break;
5552 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005553 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005554 break;
5555 }
5556
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5558 DAG.getConstant(CompOpc, MVT::i32),
5559 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005560 N->getOperand(4), CompNode.getValue(1));
5561 }
5562 break;
5563 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005564 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005565
Dan Gohman475871a2008-07-27 21:46:04 +00005566 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005567}
5568
Chris Lattner1a635d62006-04-14 06:01:58 +00005569//===----------------------------------------------------------------------===//
5570// Inline Assembly Support
5571//===----------------------------------------------------------------------===//
5572
Dan Gohman475871a2008-07-27 21:46:04 +00005573void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005574 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005575 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005576 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005577 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005578 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005579 switch (Op.getOpcode()) {
5580 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005581 case PPCISD::LBRX: {
5582 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005583 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005584 KnownZero = 0xFFFF0000;
5585 break;
5586 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005587 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005588 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005589 default: break;
5590 case Intrinsic::ppc_altivec_vcmpbfp_p:
5591 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5592 case Intrinsic::ppc_altivec_vcmpequb_p:
5593 case Intrinsic::ppc_altivec_vcmpequh_p:
5594 case Intrinsic::ppc_altivec_vcmpequw_p:
5595 case Intrinsic::ppc_altivec_vcmpgefp_p:
5596 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5597 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5598 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5599 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5600 case Intrinsic::ppc_altivec_vcmpgtub_p:
5601 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5602 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5603 KnownZero = ~1U; // All bits but the low one are known to be zero.
5604 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005605 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005606 }
5607 }
5608}
5609
5610
Chris Lattner4234f572007-03-25 02:14:49 +00005611/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005612/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005613PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005614PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5615 if (Constraint.size() == 1) {
5616 switch (Constraint[0]) {
5617 default: break;
5618 case 'b':
5619 case 'r':
5620 case 'f':
5621 case 'v':
5622 case 'y':
5623 return C_RegisterClass;
5624 }
5625 }
5626 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005627}
5628
John Thompson44ab89e2010-10-29 17:29:13 +00005629/// Examine constraint type and operand type and determine a weight value.
5630/// This object must already have been set up with the operand type
5631/// and the current alternative constraint selected.
5632TargetLowering::ConstraintWeight
5633PPCTargetLowering::getSingleConstraintMatchWeight(
5634 AsmOperandInfo &info, const char *constraint) const {
5635 ConstraintWeight weight = CW_Invalid;
5636 Value *CallOperandVal = info.CallOperandVal;
5637 // If we don't have a value, we can't do a match,
5638 // but allow it at the lowest weight.
5639 if (CallOperandVal == NULL)
5640 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005641 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005642 // Look at the constraint type.
5643 switch (*constraint) {
5644 default:
5645 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5646 break;
5647 case 'b':
5648 if (type->isIntegerTy())
5649 weight = CW_Register;
5650 break;
5651 case 'f':
5652 if (type->isFloatTy())
5653 weight = CW_Register;
5654 break;
5655 case 'd':
5656 if (type->isDoubleTy())
5657 weight = CW_Register;
5658 break;
5659 case 'v':
5660 if (type->isVectorTy())
5661 weight = CW_Register;
5662 break;
5663 case 'y':
5664 weight = CW_Register;
5665 break;
5666 }
5667 return weight;
5668}
5669
Scott Michelfdc40a02009-02-17 22:15:04 +00005670std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005671PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005672 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005673 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005674 // GCC RS6000 Constraint Letters
5675 switch (Constraint[0]) {
5676 case 'b': // R1-R31
5677 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005679 return std::make_pair(0U, &PPC::G8RCRegClass);
5680 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005681 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005683 return std::make_pair(0U, &PPC::F4RCRegClass);
5684 if (VT == MVT::f64)
5685 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005686 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005687 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005688 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005689 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005690 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005691 }
5692 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005693
Chris Lattner331d1bc2006-11-02 01:44:04 +00005694 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005695}
Chris Lattner763317d2006-02-07 00:47:13 +00005696
Chris Lattner331d1bc2006-11-02 01:44:04 +00005697
Chris Lattner48884cd2007-08-25 00:47:38 +00005698/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005699/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005700void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005701 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005702 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005703 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005704 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005705
Eric Christopher100c8332011-06-02 23:16:42 +00005706 // Only support length 1 constraints.
5707 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005708
Eric Christopher100c8332011-06-02 23:16:42 +00005709 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005710 switch (Letter) {
5711 default: break;
5712 case 'I':
5713 case 'J':
5714 case 'K':
5715 case 'L':
5716 case 'M':
5717 case 'N':
5718 case 'O':
5719 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005720 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005721 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005722 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005723 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005724 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005725 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005726 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005727 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005728 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005729 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5730 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005731 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005732 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005733 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005734 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005735 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005736 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005737 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005738 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005739 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005740 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005741 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005742 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005743 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005744 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005745 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005746 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005747 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005748 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005749 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005750 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005751 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005752 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005753 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005754 }
5755 break;
5756 }
5757 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005758
Gabor Greifba36cb52008-08-28 21:40:38 +00005759 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005760 Ops.push_back(Result);
5761 return;
5762 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005763
Chris Lattner763317d2006-02-07 00:47:13 +00005764 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005765 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005766}
Evan Chengc4c62572006-03-13 23:20:37 +00005767
Chris Lattnerc9addb72007-03-30 23:15:24 +00005768// isLegalAddressingMode - Return true if the addressing mode represented
5769// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005770bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005771 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005772 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005773
Chris Lattnerc9addb72007-03-30 23:15:24 +00005774 // PPC allows a sign-extended 16-bit immediate field.
5775 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5776 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005777
Chris Lattnerc9addb72007-03-30 23:15:24 +00005778 // No global is ever allowed as a base.
5779 if (AM.BaseGV)
5780 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005781
5782 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005783 switch (AM.Scale) {
5784 case 0: // "r+i" or just "i", depending on HasBaseReg.
5785 break;
5786 case 1:
5787 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5788 return false;
5789 // Otherwise we have r+r or r+i.
5790 break;
5791 case 2:
5792 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5793 return false;
5794 // Allow 2*r as r+r.
5795 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005796 default:
5797 // No other scales are supported.
5798 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005799 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005800
Chris Lattnerc9addb72007-03-30 23:15:24 +00005801 return true;
5802}
5803
Evan Chengc4c62572006-03-13 23:20:37 +00005804/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005805/// as the offset of the target addressing mode for load / store of the
5806/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005807bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005808 // PPC allows a sign-extended 16-bit immediate field.
5809 return (V > -(1 << 16) && V < (1 << 16)-1);
5810}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005811
Craig Topperc89c7442012-03-27 07:21:54 +00005812bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005813 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005814}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005815
Dan Gohmand858e902010-04-17 15:26:15 +00005816SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5817 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005818 MachineFunction &MF = DAG.getMachineFunction();
5819 MachineFrameInfo *MFI = MF.getFrameInfo();
5820 MFI->setReturnAddressIsTaken(true);
5821
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005822 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005823 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005824
Dale Johannesen08673d22010-05-03 22:59:34 +00005825 // Make sure the function does not optimize away the store of the RA to
5826 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005827 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005828 FuncInfo->setLRStoreRequired();
5829 bool isPPC64 = PPCSubTarget.isPPC64();
5830 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5831
5832 if (Depth > 0) {
5833 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5834 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005835
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005836 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005837 isPPC64? MVT::i64 : MVT::i32);
5838 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5839 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5840 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005841 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005842 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005843
Chris Lattner3fc027d2007-12-08 06:59:59 +00005844 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005845 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005846 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005847 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005848}
5849
Dan Gohmand858e902010-04-17 15:26:15 +00005850SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5851 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005852 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005853 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005854
Owen Andersone50ed302009-08-10 22:56:29 +00005855 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005856 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005857
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005858 MachineFunction &MF = DAG.getMachineFunction();
5859 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005860 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005861 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5862 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005863 MFI->getStackSize() &&
5864 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5865 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5866 (is31 ? PPC::R31 : PPC::R1);
5867 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5868 PtrVT);
5869 while (Depth--)
5870 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005871 FrameAddr, MachinePointerInfo(), false, false,
5872 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005873 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005874}
Dan Gohman54aeea32008-10-21 03:41:46 +00005875
5876bool
5877PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5878 // The PowerPC target isn't yet aware of offsets.
5879 return false;
5880}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005881
Evan Cheng42642d02010-04-01 20:10:42 +00005882/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005883/// and store operations as a result of memset, memcpy, and memmove
5884/// lowering. If DstAlign is zero that means it's safe to destination
5885/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5886/// means there isn't a need to check it against alignment requirement,
5887/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005888/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005889/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005890/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5891/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005892/// It returns EVT::Other if the type should be determined using generic
5893/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005894EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5895 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005896 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005897 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005898 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005899 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005900 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005901 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005902 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005903 }
5904}
Hal Finkel3f31d492012-04-01 19:23:08 +00005905
Hal Finkel070b8db2012-06-22 00:49:52 +00005906/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
5907/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
5908/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
5909/// is expanded to mul + add.
5910bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
5911 if (!VT.isSimple())
5912 return false;
5913
5914 switch (VT.getSimpleVT().SimpleTy) {
5915 case MVT::f32:
5916 case MVT::f64:
5917 case MVT::v4f32:
5918 return true;
5919 default:
5920 break;
5921 }
5922
5923 return false;
5924}
5925
Hal Finkel3f31d492012-04-01 19:23:08 +00005926Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005927 if (DisableILPPref)
5928 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00005929
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005930 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00005931}
5932