blob: 2d074079ccfbb601603ae7864b1dad41370f3718 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000024#include "llvm/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000025#include "llvm/DerivedTypes.h"
26#include "llvm/Function.h"
27#include "llvm/GlobalVariable.h"
28#include "llvm/InlineAsm.h"
29#include "llvm/Instructions.h"
30#include "llvm/Intrinsics.h"
31#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000032#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000033#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000034#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000036#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000037#include "llvm/CodeGen/GCStrategy.h"
38#include "llvm/CodeGen/GCMetadata.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineFrameInfo.h"
41#include "llvm/CodeGen/MachineInstrBuilder.h"
42#include "llvm/CodeGen/MachineJumpTableInfo.h"
43#include "llvm/CodeGen/MachineModuleInfo.h"
44#include "llvm/CodeGen/MachineRegisterInfo.h"
45#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000050#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Stepan Dyatkovskiy0aa32d52012-05-29 12:26:47 +000054#include "llvm/Support/IntegersSubsetMapping.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000087static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000088
Chris Lattner3ac18842010-08-24 23:20:40 +000089static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
90 const SDValue *Parts, unsigned NumParts,
91 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093/// getCopyFromParts - Create a value that contains the specified legal parts
94/// combined into the value they represent. If the parts combine to a type
95/// larger then ValueVT then AssertOp can be used to specify whether the extra
96/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
97/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000098static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000099 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000100 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000101 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000102 if (ValueVT.isVector())
103 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000106 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 SDValue Val = Parts[0];
108
109 if (NumParts > 1) {
110 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000111 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 unsigned PartBits = PartVT.getSizeInBits();
113 unsigned ValueBits = ValueVT.getSizeInBits();
114
115 // Assemble the power of 2 part.
116 unsigned RoundParts = NumParts & (NumParts - 1) ?
117 1 << Log2_32(NumParts) : NumParts;
118 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000119 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000121 SDValue Lo, Hi;
122
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000125 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000126 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
132 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 if (TLI.isBigEndian())
136 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Chris Lattner3ac18842010-08-24 23:20:40 +0000138 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139
140 if (RoundParts < NumParts) {
141 // Assemble the trailing non-power-of-2 part.
142 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000143 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000144 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000145 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000146
147 // Combine the round and odd parts.
148 Lo = Val;
149 if (TLI.isBigEndian())
150 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000151 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
153 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000155 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000156 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
157 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000159 } else if (PartVT.isFloatingPoint()) {
160 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 "Unexpected split");
163 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000164 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
165 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000166 if (TLI.isBigEndian())
167 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 } else {
170 // FP split into integer parts (soft fp)
171 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
172 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000173 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 }
176 }
177
178 // There is now one part, held in Val. Correct it to match ValueVT.
179 PartVT = Val.getValueType();
180
181 if (PartVT == ValueVT)
182 return Val;
183
Chris Lattner3ac18842010-08-24 23:20:40 +0000184 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 if (ValueVT.bitsLT(PartVT)) {
186 // For a truncate, see if we have any information to
187 // indicate whether the truncated bits will always be
188 // zero or sign-extension.
189 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000190 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
196
197 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000198 // FP_ROUND's are always exact here.
199 if (ValueVT.bitsLT(Val.getValueType()))
200 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000201 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000202
Chris Lattner3ac18842010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 }
205
Bill Wendling4533cac2010-01-28 21:51:40 +0000206 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000207 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000356 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
357 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000358 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000359 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
360 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000361 if (PartVT == MVT::x86mmx)
362 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000363 }
364 } else if (PartBits == ValueVT.getSizeInBits()) {
365 // Different types of the same size.
366 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000367 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000368 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
369 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000370 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
371 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000372 "Unknown mismatch!");
373 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
374 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000375 if (PartVT == MVT::x86mmx)
376 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000377 }
378
379 // The value may have changed - recompute ValueVT.
380 ValueVT = Val.getValueType();
381 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
382 "Failed to tile the value with PartVT!");
383
384 if (NumParts == 1) {
385 assert(PartVT == ValueVT && "Type conversion failed!");
386 Parts[0] = Val;
387 return;
388 }
389
390 // Expand the value into multiple parts.
391 if (NumParts & (NumParts - 1)) {
392 // The number of parts is not a power of 2. Split off and copy the tail.
393 assert(PartVT.isInteger() && ValueVT.isInteger() &&
394 "Do not know what to expand to!");
395 unsigned RoundParts = 1 << Log2_32(NumParts);
396 unsigned RoundBits = RoundParts * PartBits;
397 unsigned OddParts = NumParts - RoundParts;
398 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
399 DAG.getIntPtrConstant(RoundBits));
400 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
401
402 if (TLI.isBigEndian())
403 // The odd parts were reversed by getCopyToParts - unreverse them.
404 std::reverse(Parts + RoundParts, Parts + NumParts);
405
406 NumParts = RoundParts;
407 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
408 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
409 }
410
411 // The number of parts is a power of 2. Repeatedly bisect the value using
412 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000413 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000414 EVT::getIntegerVT(*DAG.getContext(),
415 ValueVT.getSizeInBits()),
416 Val);
417
418 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
419 for (unsigned i = 0; i < NumParts; i += StepSize) {
420 unsigned ThisBits = StepSize * PartBits / 2;
421 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
422 SDValue &Part0 = Parts[i];
423 SDValue &Part1 = Parts[i+StepSize/2];
424
425 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
426 ThisVT, Part0, DAG.getIntPtrConstant(1));
427 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
428 ThisVT, Part0, DAG.getIntPtrConstant(0));
429
430 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000431 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
432 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000433 }
434 }
435 }
436
437 if (TLI.isBigEndian())
438 std::reverse(Parts, Parts + OrigNumParts);
439}
440
441
442/// getCopyToPartsVector - Create a series of nodes that contain the specified
443/// value split into legal parts.
444static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
445 SDValue Val, SDValue *Parts, unsigned NumParts,
446 EVT PartVT) {
447 EVT ValueVT = Val.getValueType();
448 assert(ValueVT.isVector() && "Not a vector");
449 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000450
Chris Lattnera13b8602010-08-24 23:10:06 +0000451 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000452 if (PartVT == ValueVT) {
453 // Nothing to do.
454 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
455 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000457 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000458 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000459 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
460 EVT ElementVT = PartVT.getVectorElementType();
461 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
462 // undef elements.
463 SmallVector<SDValue, 16> Ops;
464 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
465 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
466 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000467
Chris Lattnere6f7c262010-08-25 22:49:25 +0000468 for (unsigned i = ValueVT.getVectorNumElements(),
469 e = PartVT.getVectorNumElements(); i != e; ++i)
470 Ops.push_back(DAG.getUNDEF(ElementVT));
471
472 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
473
474 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Chris Lattnere6f7c262010-08-25 22:49:25 +0000476 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
477 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000478 } else if (PartVT.isVector() &&
479 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000480 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
482
483 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000484 bool Smaller = PartVT.bitsLE(ValueVT);
485 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
486 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000487 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000488 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000489 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000490 "Only trivial vector-to-scalar conversions should get here!");
491 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
492 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000493
494 bool Smaller = ValueVT.bitsLE(PartVT);
495 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
496 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000497 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000498
Chris Lattnera13b8602010-08-24 23:10:06 +0000499 Parts[0] = Val;
500 return;
501 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000504 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000506 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000507 IntermediateVT,
508 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000511 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
512 NumParts = NumRegs; // Silence a compiler warning.
513 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000515 // Split the vector into intermediate operands.
516 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000517 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000518 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000519 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000521 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000522 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000523 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000524 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000525 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000526
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 // Split the intermediate operands into legal parts.
528 if (NumParts == NumIntermediates) {
529 // If the register was not expanded, promote or copy the value,
530 // as appropriate.
531 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000532 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000533 } else if (NumParts > 0) {
534 // If the intermediate type was expanded, split each the value into
535 // legal parts.
536 assert(NumParts % NumIntermediates == 0 &&
537 "Must expand into a divisible number of parts!");
538 unsigned Factor = NumParts / NumIntermediates;
539 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000540 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000541 }
542}
543
Chris Lattnera13b8602010-08-24 23:10:06 +0000544
545
546
Dan Gohman462f6b52010-05-29 17:53:24 +0000547namespace {
548 /// RegsForValue - This struct represents the registers (physical or virtual)
549 /// that a particular set of values is assigned, and the type information
550 /// about the value. The most common situation is to represent one value at a
551 /// time, but struct or array values are handled element-wise as multiple
552 /// values. The splitting of aggregates is performed recursively, so that we
553 /// never have aggregate-typed registers. The values at this point do not
554 /// necessarily have legal types, so each value may require one or more
555 /// registers of some legal type.
556 ///
557 struct RegsForValue {
558 /// ValueVTs - The value types of the values, which may not be legal, and
559 /// may need be promoted or synthesized from one or more registers.
560 ///
561 SmallVector<EVT, 4> ValueVTs;
562
563 /// RegVTs - The value types of the registers. This is the same size as
564 /// ValueVTs and it records, for each value, what the type of the assigned
565 /// register or registers are. (Individual values are never synthesized
566 /// from more than one type of register.)
567 ///
568 /// With virtual registers, the contents of RegVTs is redundant with TLI's
569 /// getRegisterType member function, however when with physical registers
570 /// it is necessary to have a separate record of the types.
571 ///
572 SmallVector<EVT, 4> RegVTs;
573
574 /// Regs - This list holds the registers assigned to the values.
575 /// Each legal or promoted value requires one register, and each
576 /// expanded value requires multiple registers.
577 ///
578 SmallVector<unsigned, 4> Regs;
579
580 RegsForValue() {}
581
582 RegsForValue(const SmallVector<unsigned, 4> &regs,
583 EVT regvt, EVT valuevt)
584 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
585
Dan Gohman462f6b52010-05-29 17:53:24 +0000586 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000587 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000588 ComputeValueVTs(tli, Ty, ValueVTs);
589
590 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
591 EVT ValueVT = ValueVTs[Value];
592 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
593 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
594 for (unsigned i = 0; i != NumRegs; ++i)
595 Regs.push_back(Reg + i);
596 RegVTs.push_back(RegisterVT);
597 Reg += NumRegs;
598 }
599 }
600
601 /// areValueTypesLegal - Return true if types of all the values are legal.
602 bool areValueTypesLegal(const TargetLowering &TLI) {
603 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
604 EVT RegisterVT = RegVTs[Value];
605 if (!TLI.isTypeLegal(RegisterVT))
606 return false;
607 }
608 return true;
609 }
610
611 /// append - Add the specified values to this one.
612 void append(const RegsForValue &RHS) {
613 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
614 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
615 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
616 }
617
618 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
619 /// this value and returns the result as a ValueVTs value. This uses
620 /// Chain/Flag as the input and updates them for the output Chain/Flag.
621 /// If the Flag pointer is NULL, no flag is used.
622 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
623 DebugLoc dl,
624 SDValue &Chain, SDValue *Flag) const;
625
626 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
627 /// specified value into the registers specified by this object. This uses
628 /// Chain/Flag as the input and updates them for the output Chain/Flag.
629 /// If the Flag pointer is NULL, no flag is used.
630 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
631 SDValue &Chain, SDValue *Flag) const;
632
633 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
634 /// operand list. This adds the code marker, matching input operand index
635 /// (if applicable), and includes the number of values added into it.
636 void AddInlineAsmOperands(unsigned Kind,
637 bool HasMatching, unsigned MatchingIdx,
638 SelectionDAG &DAG,
639 std::vector<SDValue> &Ops) const;
640 };
641}
642
643/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
644/// this value and returns the result as a ValueVT value. This uses
645/// Chain/Flag as the input and updates them for the output Chain/Flag.
646/// If the Flag pointer is NULL, no flag is used.
647SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
648 FunctionLoweringInfo &FuncInfo,
649 DebugLoc dl,
650 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000651 // A Value with type {} or [0 x %t] needs no registers.
652 if (ValueVTs.empty())
653 return SDValue();
654
Dan Gohman462f6b52010-05-29 17:53:24 +0000655 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
656
657 // Assemble the legal parts into the final values.
658 SmallVector<SDValue, 4> Values(ValueVTs.size());
659 SmallVector<SDValue, 8> Parts;
660 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
661 // Copy the legal parts from the registers.
662 EVT ValueVT = ValueVTs[Value];
663 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
664 EVT RegisterVT = RegVTs[Value];
665
666 Parts.resize(NumRegs);
667 for (unsigned i = 0; i != NumRegs; ++i) {
668 SDValue P;
669 if (Flag == 0) {
670 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
671 } else {
672 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
673 *Flag = P.getValue(2);
674 }
675
676 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000678
679 // If the source register was virtual and if we know something about it,
680 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000681 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000682 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000683 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000684
685 const FunctionLoweringInfo::LiveOutInfo *LOI =
686 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
687 if (!LOI)
688 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000689
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000690 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000691 unsigned NumSignBits = LOI->NumSignBits;
692 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000693
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000694 // FIXME: We capture more information than the dag can represent. For
695 // now, just use the tightest assertzext/assertsext possible.
696 bool isSExt = true;
697 EVT FromVT(MVT::Other);
698 if (NumSignBits == RegSize)
699 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
700 else if (NumZeroBits >= RegSize-1)
701 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
702 else if (NumSignBits > RegSize-8)
703 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
704 else if (NumZeroBits >= RegSize-8)
705 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
706 else if (NumSignBits > RegSize-16)
707 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
708 else if (NumZeroBits >= RegSize-16)
709 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
710 else if (NumSignBits > RegSize-32)
711 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
712 else if (NumZeroBits >= RegSize-32)
713 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
714 else
715 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000716
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000717 // Add an assertion node.
718 assert(FromVT != MVT::Other);
719 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
720 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000721 }
722
723 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
724 NumRegs, RegisterVT, ValueVT);
725 Part += NumRegs;
726 Parts.clear();
727 }
728
729 return DAG.getNode(ISD::MERGE_VALUES, dl,
730 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
731 &Values[0], ValueVTs.size());
732}
733
734/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
735/// specified value into the registers specified by this object. This uses
736/// Chain/Flag as the input and updates them for the output Chain/Flag.
737/// If the Flag pointer is NULL, no flag is used.
738void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
739 SDValue &Chain, SDValue *Flag) const {
740 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
741
742 // Get the list of the values's legal parts.
743 unsigned NumRegs = Regs.size();
744 SmallVector<SDValue, 8> Parts(NumRegs);
745 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
746 EVT ValueVT = ValueVTs[Value];
747 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
748 EVT RegisterVT = RegVTs[Value];
749
Chris Lattner3ac18842010-08-24 23:20:40 +0000750 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000751 &Parts[Part], NumParts, RegisterVT);
752 Part += NumParts;
753 }
754
755 // Copy the parts into the registers.
756 SmallVector<SDValue, 8> Chains(NumRegs);
757 for (unsigned i = 0; i != NumRegs; ++i) {
758 SDValue Part;
759 if (Flag == 0) {
760 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
761 } else {
762 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
763 *Flag = Part.getValue(1);
764 }
765
766 Chains[i] = Part.getValue(0);
767 }
768
769 if (NumRegs == 1 || Flag)
770 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
771 // flagged to it. That is the CopyToReg nodes and the user are considered
772 // a single scheduling unit. If we create a TokenFactor and return it as
773 // chain, then the TokenFactor is both a predecessor (operand) of the
774 // user as well as a successor (the TF operands are flagged to the user).
775 // c1, f1 = CopyToReg
776 // c2, f2 = CopyToReg
777 // c3 = TokenFactor c1, c2
778 // ...
779 // = op c3, ..., f2
780 Chain = Chains[NumRegs-1];
781 else
782 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
783}
784
785/// AddInlineAsmOperands - Add this value to the specified inlineasm node
786/// operand list. This adds the code marker and includes the number of
787/// values added into it.
788void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
789 unsigned MatchingIdx,
790 SelectionDAG &DAG,
791 std::vector<SDValue> &Ops) const {
792 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
793
794 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
795 if (HasMatching)
796 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000797 else if (!Regs.empty() &&
798 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
799 // Put the register class of the virtual registers in the flag word. That
800 // way, later passes can recompute register class constraints for inline
801 // assembly as well as normal instructions.
802 // Don't do this for tied operands that can use the regclass information
803 // from the def.
804 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
805 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
806 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
807 }
808
Dan Gohman462f6b52010-05-29 17:53:24 +0000809 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
810 Ops.push_back(Res);
811
812 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
813 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
814 EVT RegisterVT = RegVTs[Value];
815 for (unsigned i = 0; i != NumRegs; ++i) {
816 assert(Reg < Regs.size() && "Mismatch in # registers expected");
817 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
818 }
819 }
820}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821
Owen Anderson243eb9e2011-12-08 22:15:21 +0000822void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
823 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000824 AA = &aa;
825 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000826 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000827 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000828 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829}
830
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000831/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000832/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000833/// for a new block. This doesn't clear out information about
834/// additional blocks that are needed to complete switch lowering
835/// or PHI node updating; that information is cleared out as it is
836/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000837void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000838 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000839 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000840 PendingLoads.clear();
841 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000842 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000843 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844}
845
Devang Patel23385752011-05-23 17:44:13 +0000846/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000847/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000848/// information that is dangling in a basic block can be properly
849/// resolved in a different basic block. This allows the
850/// SelectionDAG to resolve dangling debug information attached
851/// to PHI nodes.
852void SelectionDAGBuilder::clearDanglingDebugInfo() {
853 DanglingDebugInfoMap.clear();
854}
855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000856/// getRoot - Return the current virtual root of the Selection DAG,
857/// flushing any PendingLoad items. This must be done before emitting
858/// a store or any other node that may need to be ordered after any
859/// prior load instructions.
860///
Dan Gohman2048b852009-11-23 18:04:58 +0000861SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000862 if (PendingLoads.empty())
863 return DAG.getRoot();
864
865 if (PendingLoads.size() == 1) {
866 SDValue Root = PendingLoads[0];
867 DAG.setRoot(Root);
868 PendingLoads.clear();
869 return Root;
870 }
871
872 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874 &PendingLoads[0], PendingLoads.size());
875 PendingLoads.clear();
876 DAG.setRoot(Root);
877 return Root;
878}
879
880/// getControlRoot - Similar to getRoot, but instead of flushing all the
881/// PendingLoad items, flush all the PendingExports items. It is necessary
882/// to do this before emitting a terminator instruction.
883///
Dan Gohman2048b852009-11-23 18:04:58 +0000884SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000885 SDValue Root = DAG.getRoot();
886
887 if (PendingExports.empty())
888 return Root;
889
890 // Turn all of the CopyToReg chains into one factored node.
891 if (Root.getOpcode() != ISD::EntryToken) {
892 unsigned i = 0, e = PendingExports.size();
893 for (; i != e; ++i) {
894 assert(PendingExports[i].getNode()->getNumOperands() > 1);
895 if (PendingExports[i].getNode()->getOperand(0) == Root)
896 break; // Don't add the root if we already indirectly depend on it.
897 }
898
899 if (i == e)
900 PendingExports.push_back(Root);
901 }
902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000904 &PendingExports[0],
905 PendingExports.size());
906 PendingExports.clear();
907 DAG.setRoot(Root);
908 return Root;
909}
910
Bill Wendling4533cac2010-01-28 21:51:40 +0000911void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
912 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
913 DAG.AssignOrdering(Node, SDNodeOrder);
914
915 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
916 AssignOrderingToNode(Node->getOperand(I).getNode());
917}
918
Dan Gohman46510a72010-04-15 01:51:59 +0000919void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000920 // Set up outgoing PHI node register values before emitting the terminator.
921 if (isa<TerminatorInst>(&I))
922 HandlePHINodesInSuccessorBlocks(I.getParent());
923
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000924 CurDebugLoc = I.getDebugLoc();
925
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000926 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000927
Dan Gohman92884f72010-04-20 15:03:56 +0000928 if (!isa<TerminatorInst>(&I) && !HasTailCall)
929 CopyToExportRegsIfNeeded(&I);
930
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000931 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932}
933
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000934void SelectionDAGBuilder::visitPHI(const PHINode &) {
935 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
936}
937
Dan Gohman46510a72010-04-15 01:51:59 +0000938void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000939 // Note: this doesn't use InstVisitor, because it has to work with
940 // ConstantExpr's in addition to instructions.
941 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000942 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000943 // Build the switch statement using the Instruction.def file.
944#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000945 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946#include "llvm/Instruction.def"
947 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000948
949 // Assign the ordering to the freshly created DAG nodes.
950 if (NodeMap.count(&I)) {
951 ++SDNodeOrder;
952 AssignOrderingToNode(getValue(&I).getNode());
953 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000954}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000955
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000956// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
957// generate the debug data structures now that we've seen its definition.
958void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
959 SDValue Val) {
960 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000961 if (DDI.getDI()) {
962 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000963 DebugLoc dl = DDI.getdl();
964 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000965 MDNode *Variable = DI->getVariable();
966 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000967 SDDbgValue *SDV;
968 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000969 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000970 SDV = DAG.getDbgValue(Variable, Val.getNode(),
971 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
972 DAG.AddDbgValue(SDV, Val.getNode(), false);
973 }
Owen Anderson95771af2011-02-25 21:41:48 +0000974 } else
Eric Christopher0822e012012-02-23 03:39:43 +0000975 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000976 DanglingDebugInfoMap[V] = DanglingDebugInfo();
977 }
978}
979
Nick Lewycky8de34002011-09-30 22:19:53 +0000980/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000981SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000982 // If we already have an SDValue for this value, use it. It's important
983 // to do this first, so that we don't create a CopyFromReg if we already
984 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985 SDValue &N = NodeMap[V];
986 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000987
Dan Gohman28a17352010-07-01 01:59:43 +0000988 // If there's a virtual register allocated and initialized for this
989 // value, use it.
990 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
991 if (It != FuncInfo.ValueMap.end()) {
992 unsigned InReg = It->second;
993 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
994 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000995 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000996 resolveDanglingDebugInfo(V, N);
997 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000998 }
999
1000 // Otherwise create a new SDValue and remember it.
1001 SDValue Val = getValueImpl(V);
1002 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001003 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001004 return Val;
1005}
1006
1007/// getNonRegisterValue - Return an SDValue for the given Value, but
1008/// don't look in FuncInfo.ValueMap for a virtual register.
1009SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1010 // If we already have an SDValue for this value, use it.
1011 SDValue &N = NodeMap[V];
1012 if (N.getNode()) return N;
1013
1014 // Otherwise create a new SDValue and remember it.
1015 SDValue Val = getValueImpl(V);
1016 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001017 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001018 return Val;
1019}
1020
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001021/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001022/// Create an SDValue for the given value.
1023SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001024 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001025 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001026
Dan Gohman383b5f62010-04-17 15:32:28 +00001027 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001028 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001029
Dan Gohman383b5f62010-04-17 15:32:28 +00001030 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001031 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001034 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001035
Dan Gohman383b5f62010-04-17 15:32:28 +00001036 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001037 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001038
Nate Begeman9008ca62009-04-27 18:41:29 +00001039 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001040 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001041
Dan Gohman383b5f62010-04-17 15:32:28 +00001042 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 visit(CE->getOpcode(), *CE);
1044 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001045 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 return N1;
1047 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1050 SmallVector<SDValue, 4> Constants;
1051 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1052 OI != OE; ++OI) {
1053 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001054 // If the operand is an empty aggregate, there are no values.
1055 if (!Val) continue;
1056 // Add each leaf value from the operand to the Constants list
1057 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1059 Constants.push_back(SDValue(Val, i));
1060 }
Bill Wendling87710f02009-12-21 23:47:40 +00001061
Bill Wendling4533cac2010-01-28 21:51:40 +00001062 return DAG.getMergeValues(&Constants[0], Constants.size(),
1063 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001064 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001065
1066 if (const ConstantDataSequential *CDS =
1067 dyn_cast<ConstantDataSequential>(C)) {
1068 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001069 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001070 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1071 // Add each leaf value from the operand to the Constants list
1072 // to form a flattened list of all the values.
1073 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1074 Ops.push_back(SDValue(Val, i));
1075 }
1076
1077 if (isa<ArrayType>(CDS->getType()))
1078 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1079 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1080 VT, &Ops[0], Ops.size());
1081 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001082
Duncan Sands1df98592010-02-16 11:11:14 +00001083 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1085 "Unknown struct or array constant!");
1086
Owen Andersone50ed302009-08-10 22:56:29 +00001087 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1089 unsigned NumElts = ValueVTs.size();
1090 if (NumElts == 0)
1091 return SDValue(); // empty struct
1092 SmallVector<SDValue, 4> Constants(NumElts);
1093 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001094 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001095 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001096 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097 else if (EltVT.isFloatingPoint())
1098 Constants[i] = DAG.getConstantFP(0, EltVT);
1099 else
1100 Constants[i] = DAG.getConstant(0, EltVT);
1101 }
Bill Wendling87710f02009-12-21 23:47:40 +00001102
Bill Wendling4533cac2010-01-28 21:51:40 +00001103 return DAG.getMergeValues(&Constants[0], NumElts,
1104 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001105 }
1106
Dan Gohman383b5f62010-04-17 15:32:28 +00001107 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001108 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001109
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001110 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001111 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001113 // Now that we know the number and type of the elements, get that number of
1114 // elements into the Ops array based on what kind of constant it is.
1115 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001116 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001117 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001118 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001119 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001120 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001121 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001122
1123 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001124 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001125 Op = DAG.getConstantFP(0, EltVT);
1126 else
1127 Op = DAG.getConstant(0, EltVT);
1128 Ops.assign(NumElements, Op);
1129 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001131 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001132 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1133 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001134 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001135
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001136 // If this is a static alloca, generate it as the frameindex instead of
1137 // computation.
1138 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1139 DenseMap<const AllocaInst*, int>::iterator SI =
1140 FuncInfo.StaticAllocaMap.find(AI);
1141 if (SI != FuncInfo.StaticAllocaMap.end())
1142 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1143 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001144
Dan Gohman28a17352010-07-01 01:59:43 +00001145 // If this is an instruction which fast-isel has deferred, select it now.
1146 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001147 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1148 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1149 SDValue Chain = DAG.getEntryNode();
1150 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001151 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001152
Dan Gohman28a17352010-07-01 01:59:43 +00001153 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001154}
1155
Dan Gohman46510a72010-04-15 01:51:59 +00001156void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001157 SDValue Chain = getControlRoot();
1158 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001159 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001160
Dan Gohman7451d3e2010-05-29 17:03:36 +00001161 if (!FuncInfo.CanLowerReturn) {
1162 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 const Function *F = I.getParent()->getParent();
1164
1165 // Emit a store of the return value through the virtual register.
1166 // Leave Outs empty so that LowerReturn won't try to load return
1167 // registers the usual way.
1168 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001169 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001170 PtrValueVTs);
1171
1172 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1173 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001174
Owen Andersone50ed302009-08-10 22:56:29 +00001175 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176 SmallVector<uint64_t, 4> Offsets;
1177 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001178 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001179
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001180 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001181 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001182 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1183 RetPtr.getValueType(), RetPtr,
1184 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001185 Chains[i] =
1186 DAG.getStore(Chain, getCurDebugLoc(),
1187 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001188 // FIXME: better loc info would be nice.
1189 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001190 }
1191
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001192 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1193 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001194 } else if (I.getNumOperands() != 0) {
1195 SmallVector<EVT, 4> ValueVTs;
1196 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1197 unsigned NumValues = ValueVTs.size();
1198 if (NumValues) {
1199 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001200 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1201 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001203 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001204
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001205 const Function *F = I.getParent()->getParent();
1206 if (F->paramHasAttr(0, Attribute::SExt))
1207 ExtendKind = ISD::SIGN_EXTEND;
1208 else if (F->paramHasAttr(0, Attribute::ZExt))
1209 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001210
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001211 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1212 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001213
1214 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1215 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1216 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001217 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001218 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1219 &Parts[0], NumParts, PartVT, ExtendKind);
1220
1221 // 'inreg' on function refers to return value
1222 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1223 if (F->paramHasAttr(0, Attribute::InReg))
1224 Flags.setInReg();
1225
1226 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001227 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001228 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001229 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001230 Flags.setZExt();
1231
Dan Gohmanc9403652010-07-07 15:54:55 +00001232 for (unsigned i = 0; i < NumParts; ++i) {
1233 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1234 /*isfixed=*/true));
1235 OutVals.push_back(Parts[i]);
1236 }
Evan Cheng3927f432009-03-25 20:20:11 +00001237 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001238 }
1239 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240
1241 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001242 CallingConv::ID CallConv =
1243 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001244 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001245 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001246
1247 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001249 "LowerReturn didn't return a valid chain!");
1250
1251 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001252 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253}
1254
Dan Gohmanad62f532009-04-23 23:13:24 +00001255/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1256/// created for it, emit nodes to copy the value into the virtual
1257/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001258void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001259 // Skip empty types
1260 if (V->getType()->isEmptyTy())
1261 return;
1262
Dan Gohman33b7a292010-04-16 17:15:02 +00001263 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1264 if (VMI != FuncInfo.ValueMap.end()) {
1265 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1266 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001267 }
1268}
1269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1271/// the current basic block, add it to ValueMap now so that we'll get a
1272/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001273void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 // No need to export constants.
1275 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001277 // Already exported?
1278 if (FuncInfo.isExportedInst(V)) return;
1279
1280 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1281 CopyValueToVirtualRegister(V, Reg);
1282}
1283
Dan Gohman46510a72010-04-15 01:51:59 +00001284bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001285 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 // The operands of the setcc have to be in this block. We don't know
1287 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001288 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001289 // Can export from current BB.
1290 if (VI->getParent() == FromBB)
1291 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001292
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001293 // Is already exported, noop.
1294 return FuncInfo.isExportedInst(V);
1295 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001297 // If this is an argument, we can export it if the BB is the entry block or
1298 // if it is already exported.
1299 if (isa<Argument>(V)) {
1300 if (FromBB == &FromBB->getParent()->getEntryBlock())
1301 return true;
1302
1303 // Otherwise, can only export this if it is already exported.
1304 return FuncInfo.isExportedInst(V);
1305 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 // Otherwise, constants can always be exported.
1308 return true;
1309}
1310
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001311/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001312uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1313 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001314 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1315 if (!BPI)
1316 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001317 const BasicBlock *SrcBB = Src->getBasicBlock();
1318 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001319 return BPI->getEdgeWeight(SrcBB, DstBB);
1320}
1321
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001322void SelectionDAGBuilder::
1323addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1324 uint32_t Weight /* = 0 */) {
1325 if (!Weight)
1326 Weight = getEdgeWeight(Src, Dst);
1327 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001328}
1329
1330
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331static bool InBlock(const Value *V, const BasicBlock *BB) {
1332 if (const Instruction *I = dyn_cast<Instruction>(V))
1333 return I->getParent() == BB;
1334 return true;
1335}
1336
Dan Gohmanc2277342008-10-17 21:16:08 +00001337/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1338/// This function emits a branch and is used at the leaves of an OR or an
1339/// AND operator tree.
1340///
1341void
Dan Gohman46510a72010-04-15 01:51:59 +00001342SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001343 MachineBasicBlock *TBB,
1344 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001345 MachineBasicBlock *CurBB,
1346 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001347 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348
Dan Gohmanc2277342008-10-17 21:16:08 +00001349 // If the leaf of the tree is a comparison, merge the condition into
1350 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001351 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001352 // The operands of the cmp have to be in this block. We don't know
1353 // how to export them from some other block. If this is the first block
1354 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001355 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001356 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1357 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001359 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001360 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001361 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001362 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001363 if (TM.Options.NoNaNsFPMath)
1364 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 } else {
1366 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001367 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001369
1370 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1372 SwitchCases.push_back(CB);
1373 return;
1374 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001375 }
1376
1377 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001378 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001379 NULL, TBB, FBB, CurBB);
1380 SwitchCases.push_back(CB);
1381}
1382
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001383/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001384void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001385 MachineBasicBlock *TBB,
1386 MachineBasicBlock *FBB,
1387 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001389 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001390 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001391 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001393 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1394 BOp->getParent() != CurBB->getBasicBlock() ||
1395 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1396 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001397 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 return;
1399 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001400
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 // Create TmpBB after CurBB.
1402 MachineFunction::iterator BBI = CurBB;
1403 MachineFunction &MF = DAG.getMachineFunction();
1404 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1405 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 if (Opc == Instruction::Or) {
1408 // Codegen X | Y as:
1409 // jmp_if_X TBB
1410 // jmp TmpBB
1411 // TmpBB:
1412 // jmp_if_Y TBB
1413 // jmp FBB
1414 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001416 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001417 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001418
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001420 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 } else {
1422 assert(Opc == Instruction::And && "Unknown merge op!");
1423 // Codegen X & Y as:
1424 // jmp_if_X TmpBB
1425 // jmp FBB
1426 // TmpBB:
1427 // jmp_if_Y TBB
1428 // jmp FBB
1429 //
1430 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001433 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001436 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 }
1438}
1439
1440/// If the set of cases should be emitted as a series of branches, return true.
1441/// If we should emit this as a bunch of and/or'd together conditions, return
1442/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001443bool
Dan Gohman2048b852009-11-23 18:04:58 +00001444SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 // If this is two comparisons of the same values or'd or and'd together, they
1448 // will get folded into a single comparison, so don't emit two blocks.
1449 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1450 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1451 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1452 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1453 return false;
1454 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001455
Chris Lattner133ce872010-01-02 00:00:03 +00001456 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1457 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1458 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1459 Cases[0].CC == Cases[1].CC &&
1460 isa<Constant>(Cases[0].CmpRHS) &&
1461 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1462 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1463 return false;
1464 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1465 return false;
1466 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 return true;
1469}
1470
Dan Gohman46510a72010-04-15 01:51:59 +00001471void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001472 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 // Update machine-CFG edges.
1475 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1476
1477 // Figure out which block is immediately after the current one.
1478 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001479 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001480 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 NextBlock = BBI;
1482
1483 if (I.isUnconditional()) {
1484 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001485 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001488 if (Succ0MBB != NextBlock)
1489 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001490 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001491 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 return;
1494 }
1495
1496 // If this condition is one of the special cases we handle, do special stuff
1497 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001498 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1500
1501 // If this is a series of conditions that are or'd or and'd together, emit
1502 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001503 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // For example, instead of something like:
1505 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001506 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001508 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001509 // or C, F
1510 // jnz foo
1511 // Emit:
1512 // cmp A, B
1513 // je foo
1514 // cmp D, E
1515 // jle foo
1516 //
Dan Gohman46510a72010-04-15 01:51:59 +00001517 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001518 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001519 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 (BOp->getOpcode() == Instruction::And ||
1521 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001522 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1523 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524 // If the compares in later blocks need to use values not currently
1525 // exported from this block, export them now. This block should always
1526 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001527 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 // Allow some cases to be rejected.
1530 if (ShouldEmitAsBranches(SwitchCases)) {
1531 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1532 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1533 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1534 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001535
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001537 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SwitchCases.erase(SwitchCases.begin());
1539 return;
1540 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 // Okay, we decided not to do this, remove any inserted MBB's and clear
1543 // SwitchCases.
1544 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001545 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001546
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547 SwitchCases.clear();
1548 }
1549 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001550
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001551 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001552 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001553 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 // Use visitSwitchCase to actually insert the fast branch sequence for this
1556 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001557 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558}
1559
1560/// visitSwitchCase - Emits the necessary code to represent a single node in
1561/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001562void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1563 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 SDValue Cond;
1565 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001566 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001567
1568 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 if (CB.CmpMHS == NULL) {
1570 // Fold "(X == true)" to X and "(X == false)" to !X to
1571 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001572 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001573 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001574 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001575 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001576 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001582 assert(CB.CC == ISD::SETCC_INVALID &&
1583 "Condition is undefined for to-the-range belonging check.");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584
Anton Korobeynikov23218582008-12-23 22:25:27 +00001585 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1586 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001587
1588 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001589 EVT VT = CmpOp.getValueType();
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001590
1591 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(false)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001593 ISD::SETULE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001595 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001596 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598 DAG.getConstant(High-Low, VT), ISD::SETULE);
1599 }
1600 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001601
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001603 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1604 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001605
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606 // Set NextBlock to be the MBB immediately after the current one, if any.
1607 // This is used to avoid emitting unnecessary branches to the next block.
1608 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001609 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001610 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 // If the lhs block is the next block, invert the condition so that we can
1614 // fall through to the lhs instead of the rhs block.
1615 if (CB.TrueBB == NextBlock) {
1616 std::swap(CB.TrueBB, CB.FalseBB);
1617 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001618 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001619 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001620
Dale Johannesenf5d97892009-02-04 01:48:28 +00001621 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001623 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001624
Evan Cheng266a99d2010-09-23 06:51:55 +00001625 // Insert the false branch. Do this even if it's a fall through branch,
1626 // this makes it easier to do DAG optimizations which require inverting
1627 // the branch condition.
1628 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1629 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001630
1631 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001632}
1633
1634/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001635void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001636 // Emit the code for the jump table
1637 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001638 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001639 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1640 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001641 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001642 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1643 MVT::Other, Index.getValue(1),
1644 Table, Index);
1645 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646}
1647
1648/// visitJumpTableHeader - This function emits necessary code to produce index
1649/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001650void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001651 JumpTableHeader &JTH,
1652 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001653 // Subtract the lowest switch case value from the value being switched on and
1654 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655 // difference between smallest and largest cases.
1656 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001657 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001658 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001659 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001660
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001661 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001662 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001663 // can be used as an index into the jump table in a subsequent basic block.
1664 // This value may be smaller or larger than the target's pointer type, and
1665 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001666 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001667
Dan Gohman89496d02010-07-02 00:10:16 +00001668 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001669 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1670 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001671 JT.Reg = JumpTableReg;
1672
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001673 // Emit the range check for the jump table, and branch to the default block
1674 // for the switch statement if the value being switched on exceeds the largest
1675 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001676 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001677 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001678 DAG.getConstant(JTH.Last-JTH.First,VT),
1679 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001680
1681 // Set NextBlock to be the MBB immediately after the current one, if any.
1682 // This is used to avoid emitting unnecessary branches to the next block.
1683 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001684 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001685
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001686 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001687 NextBlock = BBI;
1688
Dale Johannesen66978ee2009-01-31 02:22:37 +00001689 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001691 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692
Bill Wendling4533cac2010-01-28 21:51:40 +00001693 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001694 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1695 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001696
Bill Wendling87710f02009-12-21 23:47:40 +00001697 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698}
1699
1700/// visitBitTestHeader - This function emits necessary code to produce value
1701/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001702void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1703 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 // Subtract the minimum value
1705 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001706 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001707 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001708 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001709
1710 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001711 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001712 TLI.getSetCCResultType(Sub.getValueType()),
1713 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001714 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715
Evan Chengd08e5b42011-01-06 01:02:44 +00001716 // Determine the type of the test operands.
1717 bool UsePtrType = false;
1718 if (!TLI.isTypeLegal(VT))
1719 UsePtrType = true;
1720 else {
1721 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001722 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001723 // Switch table case range are encoded into series of masks.
1724 // Just use pointer type, it's guaranteed to fit.
1725 UsePtrType = true;
1726 break;
1727 }
1728 }
1729 if (UsePtrType) {
1730 VT = TLI.getPointerTy();
1731 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1732 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733
Evan Chengd08e5b42011-01-06 01:02:44 +00001734 B.RegVT = VT;
1735 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001736 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001737 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001738
1739 // Set NextBlock to be the MBB immediately after the current one, if any.
1740 // This is used to avoid emitting unnecessary branches to the next block.
1741 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001742 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001743 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744 NextBlock = BBI;
1745
1746 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1747
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001748 addSuccessorWithWeight(SwitchBB, B.Default);
1749 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001750
Dale Johannesen66978ee2009-01-31 02:22:37 +00001751 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001752 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001753 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001754
Evan Cheng8c1f4322010-09-23 18:32:19 +00001755 if (MBB != NextBlock)
1756 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1757 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001758
Bill Wendling87710f02009-12-21 23:47:40 +00001759 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001760}
1761
1762/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001763void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1764 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001765 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001766 BitTestCase &B,
1767 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001768 EVT VT = BB.RegVT;
1769 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1770 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001771 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001772 unsigned PopCount = CountPopulation_64(B.Mask);
1773 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001774 // Testing for a single bit; just compare the shift count with what it
1775 // would need to be to shift a 1 bit in that position.
1776 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001777 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001778 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001779 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001780 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001781 } else if (PopCount == BB.Range) {
1782 // There is only one zero bit in the range, test for it directly.
1783 Cmp = DAG.getSetCC(getCurDebugLoc(),
1784 TLI.getSetCCResultType(VT),
1785 ShiftOp,
1786 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1787 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001788 } else {
1789 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001790 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1791 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001792
Dan Gohman8e0163a2010-06-24 02:06:24 +00001793 // Emit bit tests and jumps
1794 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001795 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001796 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001797 TLI.getSetCCResultType(VT),
1798 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001799 ISD::SETNE);
1800 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001801
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001802 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1803 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001804
Dale Johannesen66978ee2009-01-31 02:22:37 +00001805 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001807 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808
1809 // Set NextBlock to be the MBB immediately after the current one, if any.
1810 // This is used to avoid emitting unnecessary branches to the next block.
1811 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001812 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001813 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001814 NextBlock = BBI;
1815
Evan Cheng8c1f4322010-09-23 18:32:19 +00001816 if (NextMBB != NextBlock)
1817 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1818 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001819
Bill Wendling87710f02009-12-21 23:47:40 +00001820 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821}
1822
Dan Gohman46510a72010-04-15 01:51:59 +00001823void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001824 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001826 // Retrieve successors.
1827 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1828 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1829
Gabor Greifb67e6b32009-01-15 11:10:44 +00001830 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00001831 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00001832 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00001834 else if (Fn && Fn->isIntrinsic()) {
1835 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
1836 return; // ignore invokes to @llvm.donothing
1837 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001838 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001839
1840 // If the value of the invoke is used outside of its defining block, make it
1841 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001842 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001843
1844 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001845 addSuccessorWithWeight(InvokeMBB, Return);
1846 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847
1848 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001849 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1850 MVT::Other, getControlRoot(),
1851 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001852}
1853
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001854void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1855 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1856}
1857
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001858void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1859 assert(FuncInfo.MBB->isLandingPad() &&
1860 "Call to landingpad not in landing pad!");
1861
1862 MachineBasicBlock *MBB = FuncInfo.MBB;
1863 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1864 AddLandingPadInfo(LP, MMI, MBB);
1865
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001866 // If there aren't registers to copy the values into (e.g., during SjLj
1867 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001868 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001869 TLI.getExceptionSelectorRegister() == 0)
1870 return;
1871
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001872 SmallVector<EVT, 2> ValueVTs;
1873 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1874
1875 // Insert the EXCEPTIONADDR instruction.
1876 assert(FuncInfo.MBB->isLandingPad() &&
1877 "Call to eh.exception not in landing pad!");
1878 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1879 SDValue Ops[2];
1880 Ops[0] = DAG.getRoot();
1881 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1882 SDValue Chain = Op1.getValue(1);
1883
1884 // Insert the EHSELECTION instruction.
1885 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1886 Ops[0] = Op1;
1887 Ops[1] = Chain;
1888 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1889 Chain = Op2.getValue(1);
1890 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1891
1892 Ops[0] = Op1;
1893 Ops[1] = Op2;
1894 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1895 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1896 &Ops[0], 2);
1897
1898 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1899 setValue(&LP, RetPair.first);
1900 DAG.setRoot(RetPair.second);
1901}
1902
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001903/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1904/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001905bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1906 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001907 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001908 MachineBasicBlock *Default,
1909 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001910 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001911 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001912 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001913 return false;
1914
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001915 // Get the MachineFunction which holds the current MBB. This is used when
1916 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001917 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001918
1919 // Figure out which block is immediately after the current one.
1920 MachineBasicBlock *NextBlock = 0;
1921 MachineFunction::iterator BBI = CR.CaseBB;
1922
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001923 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001924 NextBlock = BBI;
1925
Benjamin Kramerce750f02010-11-22 09:45:38 +00001926 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 // is the same as the other, but has one bit unset that the other has set,
1928 // use bit manipulation to do two compares at once. For example:
1929 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001930 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1931 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1932 if (Size == 2 && CR.CaseBB == SwitchBB) {
1933 Case &Small = *CR.Range.first;
1934 Case &Big = *(CR.Range.second-1);
1935
1936 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1937 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1938 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1939
1940 // Check that there is only one bit different.
1941 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1942 (SmallValue | BigValue) == BigValue) {
1943 // Isolate the common bit.
1944 APInt CommonBit = BigValue & ~SmallValue;
1945 assert((SmallValue | CommonBit) == BigValue &&
1946 CommonBit.countPopulation() == 1 && "Not a common bit?");
1947
1948 SDValue CondLHS = getValue(SV);
1949 EVT VT = CondLHS.getValueType();
1950 DebugLoc DL = getCurDebugLoc();
1951
1952 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1953 DAG.getConstant(CommonBit, VT));
1954 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1955 Or, DAG.getConstant(BigValue, VT),
1956 ISD::SETEQ);
1957
1958 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001959 addSuccessorWithWeight(SwitchBB, Small.BB);
1960 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001961
1962 // Insert the true branch.
1963 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1964 getControlRoot(), Cond,
1965 DAG.getBasicBlock(Small.BB));
1966
1967 // Insert the false branch.
1968 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1969 DAG.getBasicBlock(Default));
1970
1971 DAG.setRoot(BrCond);
1972 return true;
1973 }
1974 }
1975 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00001977 // Order cases by weight so the most likely case will be checked first.
1978 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1979 if (BPI) {
1980 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
1981 uint32_t IWeight = BPI->getEdgeWeight(SwitchBB->getBasicBlock(),
1982 I->BB->getBasicBlock());
1983 for (CaseItr J = CR.Range.first; J < I; ++J) {
1984 uint32_t JWeight = BPI->getEdgeWeight(SwitchBB->getBasicBlock(),
1985 J->BB->getBasicBlock());
1986 if (IWeight > JWeight)
1987 std::swap(*I, *J);
1988 }
1989 }
1990 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00001992 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00001993 if (Size > 1 &&
1994 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 // The last case block won't fall through into 'NextBlock' if we emit the
1996 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00001997 // We start at the bottom as it's the case with the least weight.
Benjamin Kramercf1d69d2012-05-27 10:56:55 +00001998 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001999 if (I->BB == NextBlock) {
2000 std::swap(*I, BackCase);
2001 break;
2002 }
2003 }
2004 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002005
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002006 // Create a CaseBlock record representing a conditional branch to
2007 // the Case's target mbb if the value being switched on SV is equal
2008 // to C.
2009 MachineBasicBlock *CurBlock = CR.CaseBB;
2010 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2011 MachineBasicBlock *FallThrough;
2012 if (I != E-1) {
2013 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2014 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002015
2016 // Put SV in a virtual register to make it available from the new blocks.
2017 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 } else {
2019 // If the last case doesn't match, go to the default block.
2020 FallThrough = Default;
2021 }
2022
Dan Gohman46510a72010-04-15 01:51:59 +00002023 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 ISD::CondCode CC;
2025 if (I->High == I->Low) {
2026 // This is just small small case range :) containing exactly 1 case
2027 CC = ISD::SETEQ;
2028 LHS = SV; RHS = I->High; MHS = NULL;
2029 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002030 CC = ISD::SETCC_INVALID;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031 LHS = I->Low; MHS = SV; RHS = I->High;
2032 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002033
2034 uint32_t ExtraWeight = I->ExtraWeight;
2035 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2036 /* me */ CurBlock,
2037 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039 // If emitting the first comparison, just call visitSwitchCase to emit the
2040 // code into the current block. Otherwise, push the CaseBlock onto the
2041 // vector to be later processed by SDISel, and insert the node's MBB
2042 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002043 if (CurBlock == SwitchBB)
2044 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 else
2046 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002048 CurBlock = FallThrough;
2049 }
2050
2051 return true;
2052}
2053
2054static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002055 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002056 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2057 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002059
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002060static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002061 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002062 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002063 return (LastExt - FirstExt + 1ULL);
2064}
2065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002067bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2068 CaseRecVector &WorkList,
2069 const Value *SV,
2070 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002071 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072 Case& FrontCase = *CR.Range.first;
2073 Case& BackCase = *(CR.Range.second-1);
2074
Chris Lattnere880efe2009-11-07 07:50:34 +00002075 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2076 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077
Chris Lattnere880efe2009-11-07 07:50:34 +00002078 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002079 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002080 TSize += I->size();
2081
Dan Gohmane0567812010-04-08 23:03:40 +00002082 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002084
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002085 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002086 // The density is TSize / Range. Require at least 40%.
2087 // It should not be possible for IntTSize to saturate for sane code, but make
2088 // sure we handle Range saturation correctly.
2089 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2090 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2091 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092 return false;
2093
David Greene4b69d992010-01-05 01:24:57 +00002094 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002095 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002096 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097
2098 // Get the MachineFunction which holds the current MBB. This is used when
2099 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002100 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002101
2102 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002104 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002105
2106 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2107
2108 // Create a new basic block to hold the code for loading the address
2109 // of the jump table, and jumping to it. Update successor information;
2110 // we will either branch to the default case for the switch, or the jump
2111 // table.
2112 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2113 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002114
2115 addSuccessorWithWeight(CR.CaseBB, Default);
2116 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118 // Build a vector of destination BBs, corresponding to each target
2119 // of the jump table. If the value of the jump table slot corresponds to
2120 // a case statement, push the case's BB onto the vector, otherwise, push
2121 // the default BB.
2122 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002123 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002125 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2126 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002128 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129 DestBBs.push_back(I->BB);
2130 if (TEI==High)
2131 ++I;
2132 } else {
2133 DestBBs.push_back(Default);
2134 }
2135 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002138 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2139 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 E = DestBBs.end(); I != E; ++I) {
2141 if (!SuccsHandled[(*I)->getNumber()]) {
2142 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002143 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144 }
2145 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002146
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002147 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002148 unsigned JTEncoding = TLI.getJumpTableEncoding();
2149 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002150 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002151
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002152 // Set the jump table information so that we can codegen it as a second
2153 // MachineBasicBlock
2154 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002155 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2156 if (CR.CaseBB == SwitchBB)
2157 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002158
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002159 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 return true;
2161}
2162
2163/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2164/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002165bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2166 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002167 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002168 MachineBasicBlock *Default,
2169 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002170 // Get the MachineFunction which holds the current MBB. This is used when
2171 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002172 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173
2174 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002176 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177
2178 Case& FrontCase = *CR.Range.first;
2179 Case& BackCase = *(CR.Range.second-1);
2180 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2181
2182 // Size is the number of Cases represented by this range.
2183 unsigned Size = CR.Range.second - CR.Range.first;
2184
Chris Lattnere880efe2009-11-07 07:50:34 +00002185 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2186 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002187 double FMetric = 0;
2188 CaseItr Pivot = CR.Range.first + Size/2;
2189
2190 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2191 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002192 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2194 I!=E; ++I)
2195 TSize += I->size();
2196
Chris Lattnere880efe2009-11-07 07:50:34 +00002197 APInt LSize = FrontCase.size();
2198 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002199 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002200 << "First: " << First << ", Last: " << Last <<'\n'
2201 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2203 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002204 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2205 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002206 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002207 assert((Range - 2ULL).isNonNegative() &&
2208 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002209 // Use volatile double here to avoid excess precision issues on some hosts,
2210 // e.g. that use 80-bit X87 registers.
2211 volatile double LDensity =
2212 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002213 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002214 volatile double RDensity =
2215 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002216 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002217 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002219 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002220 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2221 << "LDensity: " << LDensity
2222 << ", RDensity: " << RDensity << '\n'
2223 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 if (FMetric < Metric) {
2225 Pivot = J;
2226 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002227 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 }
2229
2230 LSize += J->size();
2231 RSize -= J->size();
2232 }
2233 if (areJTsAllowed(TLI)) {
2234 // If our case is dense we *really* should handle it earlier!
2235 assert((FMetric > 0) && "Should handle dense range earlier!");
2236 } else {
2237 Pivot = CR.Range.first + Size/2;
2238 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240 CaseRange LHSR(CR.Range.first, Pivot);
2241 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002242 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002243 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002246 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002248 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249 // Pivot's Value, then we can branch directly to the LHS's Target,
2250 // rather than creating a leaf node for it.
2251 if ((LHSR.second - LHSR.first) == 1 &&
2252 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002253 cast<ConstantInt>(C)->getValue() ==
2254 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255 TrueBB = LHSR.first->BB;
2256 } else {
2257 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2258 CurMF->insert(BBI, TrueBB);
2259 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002260
2261 // Put SV in a virtual register to make it available from the new blocks.
2262 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002264
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 // Similar to the optimization above, if the Value being switched on is
2266 // known to be less than the Constant CR.LT, and the current Case Value
2267 // is CR.LT - 1, then we can branch directly to the target block for
2268 // the current Case Value, rather than emitting a RHS leaf node for it.
2269 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002270 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2271 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272 FalseBB = RHSR.first->BB;
2273 } else {
2274 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2275 CurMF->insert(BBI, FalseBB);
2276 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002277
2278 // Put SV in a virtual register to make it available from the new blocks.
2279 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002280 }
2281
2282 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002283 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284 // Otherwise, branch to LHS.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002285 CaseBlock CB(ISD::SETULT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286
Dan Gohman99be8ae2010-04-19 22:41:47 +00002287 if (CR.CaseBB == SwitchBB)
2288 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289 else
2290 SwitchCases.push_back(CB);
2291
2292 return true;
2293}
2294
2295/// handleBitTestsSwitchCase - if current case range has few destination and
2296/// range span less, than machine word bitwidth, encode case range into series
2297/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002298bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2299 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002300 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002301 MachineBasicBlock* Default,
2302 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002303 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002304 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305
2306 Case& FrontCase = *CR.Range.first;
2307 Case& BackCase = *(CR.Range.second-1);
2308
2309 // Get the MachineFunction which holds the current MBB. This is used when
2310 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002311 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002313 // If target does not have legal shift left, do not emit bit tests at all.
2314 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2315 return false;
2316
Anton Korobeynikov23218582008-12-23 22:25:27 +00002317 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2319 I!=E; ++I) {
2320 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002321 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324 // Count unique destinations
2325 SmallSet<MachineBasicBlock*, 4> Dests;
2326 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2327 Dests.insert(I->BB);
2328 if (Dests.size() > 3)
2329 // Don't bother the code below, if there are too much unique destinations
2330 return false;
2331 }
David Greene4b69d992010-01-05 01:24:57 +00002332 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002333 << Dests.size() << '\n'
2334 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002337 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2338 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002339 APInt cmpRange = maxValue - minValue;
2340
David Greene4b69d992010-01-05 01:24:57 +00002341 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002342 << "Low bound: " << minValue << '\n'
2343 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002344
Dan Gohmane0567812010-04-08 23:03:40 +00002345 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 (!(Dests.size() == 1 && numCmps >= 3) &&
2347 !(Dests.size() == 2 && numCmps >= 5) &&
2348 !(Dests.size() >= 3 && numCmps >= 6)))
2349 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002350
David Greene4b69d992010-01-05 01:24:57 +00002351 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002352 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354 // Optimize the case where all the case values fit in a
2355 // word without having to subtract minValue. In this case,
2356 // we can optimize away the subtraction.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002357 if (maxValue.ult(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002358 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002359 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002360 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363 CaseBitsVector CasesBits;
2364 unsigned i, count = 0;
2365
2366 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2367 MachineBasicBlock* Dest = I->BB;
2368 for (i = 0; i < count; ++i)
2369 if (Dest == CasesBits[i].BB)
2370 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002371
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372 if (i == count) {
2373 assert((count < 3) && "Too much destinations to test!");
2374 CasesBits.push_back(CaseBits(0, Dest, 0));
2375 count++;
2376 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002377
2378 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2379 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2380
2381 uint64_t lo = (lowValue - lowBound).getZExtValue();
2382 uint64_t hi = (highValue - lowBound).getZExtValue();
2383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 for (uint64_t j = lo; j <= hi; j++) {
2385 CasesBits[i].Mask |= 1ULL << j;
2386 CasesBits[i].Bits++;
2387 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 }
2390 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 BitTestInfo BTC;
2393
2394 // Figure out which block is immediately after the current one.
2395 MachineFunction::iterator BBI = CR.CaseBB;
2396 ++BBI;
2397
2398 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2399
David Greene4b69d992010-01-05 01:24:57 +00002400 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002402 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002403 << ", Bits: " << CasesBits[i].Bits
2404 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405
2406 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2407 CurMF->insert(BBI, CaseBB);
2408 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2409 CaseBB,
2410 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002411
2412 // Put SV in a virtual register to make it available from the new blocks.
2413 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002414 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002415
2416 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002417 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002418 CR.CaseBB, Default, BTC);
2419
Dan Gohman99be8ae2010-04-19 22:41:47 +00002420 if (CR.CaseBB == SwitchBB)
2421 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002423 BitTestCases.push_back(BTB);
2424
2425 return true;
2426}
2427
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002429size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2430 const SwitchInst& SI) {
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002431
2432 /// Use a shorter form of declaration, and also
2433 /// show the we want to use CRSBuilder as Clusterifier.
Stepan Dyatkovskiy4319a552012-06-02 07:26:00 +00002434 typedef IntegersSubsetMapping<MachineBasicBlock> Clusterifier;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002435
2436 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002437
2438 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002439 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002440 i != e; ++i) {
2441 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002442 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2443
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002444 TheClusterifier.add(i.getCaseValueEx(), SMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002445 }
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002446
2447 TheClusterifier.optimize();
2448
2449 BranchProbabilityInfo *BPI = FuncInfo.BPI;
2450 size_t numCmps = 0;
2451 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2452 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
Stepan Dyatkovskiyb2833d92012-07-02 13:02:18 +00002453 const Clusterifier::RangeEx &R = i->first;
2454 MachineBasicBlock *MBB = i->second;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002455 unsigned W = 0;
2456 if (BPI) {
Stepan Dyatkovskiyb2833d92012-07-02 13:02:18 +00002457 W = BPI->getEdgeWeight(SI.getParent(), MBB->getBasicBlock());
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002458 if (!W)
2459 W = 16;
Stepan Dyatkovskiyb2833d92012-07-02 13:02:18 +00002460 W *= R.Weight;
2461 BPI->setEdgeWeight(SI.getParent(), MBB->getBasicBlock(), W);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002462 }
2463
Stepan Dyatkovskiy484fc932012-05-28 12:39:09 +00002464 // FIXME: Currently work with ConstantInt based numbers.
2465 // Changing it to APInt based is a pretty heavy for this commit.
Stepan Dyatkovskiyb2833d92012-07-02 13:02:18 +00002466 Cases.push_back(Case(R.getLow().toConstantInt(),
2467 R.getHigh().toConstantInt(), MBB, W));
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002468
Stepan Dyatkovskiyb2833d92012-07-02 13:02:18 +00002469 if (R.getLow() != R.getHigh())
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002470 // A range counts double, since it requires two compares.
2471 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002472 }
2473
2474 return numCmps;
2475}
2476
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002477void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2478 MachineBasicBlock *Last) {
2479 // Update JTCases.
2480 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2481 if (JTCases[i].first.HeaderBB == First)
2482 JTCases[i].first.HeaderBB = Last;
2483
2484 // Update BitTestCases.
2485 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2486 if (BitTestCases[i].Parent == First)
2487 BitTestCases[i].Parent = Last;
2488}
2489
Dan Gohman46510a72010-04-15 01:51:59 +00002490void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002491 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002493 // Figure out which block is immediately after the current one.
2494 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2496
2497 // If there is only the default destination, branch to it if it is not the
2498 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002499 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500 // Update machine-CFG edges.
2501
2502 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002503 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002504 if (Default != NextBlock)
2505 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2506 MVT::Other, getControlRoot(),
2507 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002509 return;
2510 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512 // If there are any non-default case statements, create a vector of Cases
2513 // representing each one, and sort the vector so that we can efficiently
2514 // create a binary search tree from them.
2515 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002516 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002517 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002518 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002519 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520
2521 // Get the Value to be switched on and default basic blocks, which will be
2522 // inserted into CaseBlock records, representing basic blocks in the binary
2523 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002524 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002525
2526 // Push the initial CaseRec onto the worklist
2527 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002528 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2529 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002530
2531 while (!WorkList.empty()) {
2532 // Grab a record representing a case range to process off the worklist
2533 CaseRec CR = WorkList.back();
2534 WorkList.pop_back();
2535
Dan Gohman99be8ae2010-04-19 22:41:47 +00002536 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002538
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 // If the range has few cases (two or less) emit a series of specific
2540 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002541 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002543
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002544 // If the switch has more than 5 blocks, and at least 40% dense, and the
2545 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002547 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002549
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2551 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002552 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553 }
2554}
2555
Dan Gohman46510a72010-04-15 01:51:59 +00002556void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002557 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002558
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002559 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002560 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002561 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002562 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002563 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002564 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002565 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002566 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2567 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2568 addSuccessorWithWeight(IndirectBrMBB, Succ);
2569 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002570
Bill Wendling4533cac2010-01-28 21:51:40 +00002571 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2572 MVT::Other, getControlRoot(),
2573 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002574}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002575
Dan Gohman46510a72010-04-15 01:51:59 +00002576void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002578 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002579 if (isa<Constant>(I.getOperand(0)) &&
2580 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2581 SDValue Op2 = getValue(I.getOperand(1));
2582 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2583 Op2.getValueType(), Op2));
2584 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002585 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002586
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002587 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588}
2589
Dan Gohman46510a72010-04-15 01:51:59 +00002590void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591 SDValue Op1 = getValue(I.getOperand(0));
2592 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002593 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2594 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002595}
2596
Dan Gohman46510a72010-04-15 01:51:59 +00002597void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002598 SDValue Op1 = getValue(I.getOperand(0));
2599 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002600
2601 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2602
Chris Lattnerd3027732011-02-13 09:02:52 +00002603 // Coerce the shift amount to the right type if we can.
2604 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002605 unsigned ShiftSize = ShiftTy.getSizeInBits();
2606 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002607 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002608
Dan Gohman57fc82d2009-04-09 03:51:29 +00002609 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002610 if (ShiftSize > Op2Size)
2611 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002612
Dan Gohman57fc82d2009-04-09 03:51:29 +00002613 // If the operand is larger than the shift count type but the shift
2614 // count type has enough bits to represent any shift value, truncate
2615 // it now. This is a common case and it exposes the truncate to
2616 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002617 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2618 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2619 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002620 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002621 else
Chris Lattnere0751182011-02-13 19:09:16 +00002622 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002623 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002624
Bill Wendling4533cac2010-01-28 21:51:40 +00002625 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2626 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002627}
2628
Benjamin Kramer9c640302011-07-08 10:31:30 +00002629void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002630 SDValue Op1 = getValue(I.getOperand(0));
2631 SDValue Op2 = getValue(I.getOperand(1));
2632
2633 // Turn exact SDivs into multiplications.
2634 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2635 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002636 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2637 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002638 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2639 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2640 else
2641 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2642 Op1, Op2));
2643}
2644
Dan Gohman46510a72010-04-15 01:51:59 +00002645void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002646 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002647 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002648 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002649 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002650 predicate = ICmpInst::Predicate(IC->getPredicate());
2651 SDValue Op1 = getValue(I.getOperand(0));
2652 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002653 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002654
Owen Andersone50ed302009-08-10 22:56:29 +00002655 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002656 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002657}
2658
Dan Gohman46510a72010-04-15 01:51:59 +00002659void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002660 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002661 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002662 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002663 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002664 predicate = FCmpInst::Predicate(FC->getPredicate());
2665 SDValue Op1 = getValue(I.getOperand(0));
2666 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002667 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002668 if (TM.Options.NoNaNsFPMath)
2669 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002670 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002671 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002672}
2673
Dan Gohman46510a72010-04-15 01:51:59 +00002674void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002675 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002676 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2677 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002678 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002679
Bill Wendling49fcff82009-12-21 22:30:11 +00002680 SmallVector<SDValue, 4> Values(NumValues);
2681 SDValue Cond = getValue(I.getOperand(0));
2682 SDValue TrueVal = getValue(I.getOperand(1));
2683 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002684 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2685 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002686
Bill Wendling4533cac2010-01-28 21:51:40 +00002687 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002688 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2689 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002690 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002691 SDValue(TrueVal.getNode(),
2692 TrueVal.getResNo() + i),
2693 SDValue(FalseVal.getNode(),
2694 FalseVal.getResNo() + i));
2695
Bill Wendling4533cac2010-01-28 21:51:40 +00002696 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2697 DAG.getVTList(&ValueVTs[0], NumValues),
2698 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002699}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002700
Dan Gohman46510a72010-04-15 01:51:59 +00002701void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2703 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002704 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002705 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002706}
2707
Dan Gohman46510a72010-04-15 01:51:59 +00002708void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2710 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2711 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002712 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002713 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002714}
2715
Dan Gohman46510a72010-04-15 01:51:59 +00002716void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002717 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2718 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2719 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002720 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002721 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002722}
2723
Dan Gohman46510a72010-04-15 01:51:59 +00002724void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002725 // FPTrunc is never a no-op cast, no need to check
2726 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002727 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002728 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002729 DestVT, N,
2730 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002731}
2732
Dan Gohman46510a72010-04-15 01:51:59 +00002733void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002734 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002735 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002736 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002737 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738}
2739
Dan Gohman46510a72010-04-15 01:51:59 +00002740void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741 // FPToUI is never a no-op cast, no need to check
2742 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002743 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002744 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002745}
2746
Dan Gohman46510a72010-04-15 01:51:59 +00002747void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002748 // FPToSI is never a no-op cast, no need to check
2749 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002750 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002751 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752}
2753
Dan Gohman46510a72010-04-15 01:51:59 +00002754void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755 // UIToFP is never a no-op cast, no need to check
2756 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002757 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002758 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759}
2760
Dan Gohman46510a72010-04-15 01:51:59 +00002761void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002762 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002764 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002765 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766}
2767
Dan Gohman46510a72010-04-15 01:51:59 +00002768void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002769 // What to do depends on the size of the integer and the size of the pointer.
2770 // We can either truncate, zero extend, or no-op, accordingly.
2771 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002772 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002773 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002774}
2775
Dan Gohman46510a72010-04-15 01:51:59 +00002776void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002777 // What to do depends on the size of the integer and the size of the pointer.
2778 // We can either truncate, zero extend, or no-op, accordingly.
2779 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002780 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002781 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002782}
2783
Dan Gohman46510a72010-04-15 01:51:59 +00002784void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002785 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002786 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787
Bill Wendling49fcff82009-12-21 22:30:11 +00002788 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002789 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002790 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002791 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002792 DestVT, N)); // convert types.
2793 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002794 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795}
2796
Dan Gohman46510a72010-04-15 01:51:59 +00002797void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798 SDValue InVec = getValue(I.getOperand(0));
2799 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002800 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002801 TLI.getPointerTy(),
2802 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002803 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2804 TLI.getValueType(I.getType()),
2805 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002806}
2807
Dan Gohman46510a72010-04-15 01:51:59 +00002808void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002809 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002810 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002811 TLI.getPointerTy(),
2812 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002813 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2814 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002815}
2816
Craig Topper51578342012-01-04 09:23:09 +00002817// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002818// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002819// specified sequential range [L, L+Pos). or is undef.
2820static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002821 unsigned Pos, unsigned Size, int Low) {
2822 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002823 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002825 return true;
2826}
2827
Dan Gohman46510a72010-04-15 01:51:59 +00002828void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002829 SDValue Src1 = getValue(I.getOperand(0));
2830 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002831
Chris Lattner56243b82012-01-26 02:51:13 +00002832 SmallVector<int, 8> Mask;
2833 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2834 unsigned MaskNumElts = Mask.size();
2835
Owen Andersone50ed302009-08-10 22:56:29 +00002836 EVT VT = TLI.getValueType(I.getType());
2837 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002838 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002839
Mon P Wangc7849c22008-11-16 05:06:27 +00002840 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002841 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2842 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002843 return;
2844 }
2845
2846 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002847 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2848 // Mask is longer than the source vectors and is a multiple of the source
2849 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002850 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002851 if (SrcNumElts*2 == MaskNumElts) {
2852 // First check for Src1 in low and Src2 in high
2853 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2854 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2855 // The shuffle is concatenating two vectors together.
2856 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2857 VT, Src1, Src2));
2858 return;
2859 }
2860 // Then check for Src2 in low and Src1 in high
2861 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2862 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2863 // The shuffle is concatenating two vectors together.
2864 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2865 VT, Src2, Src1));
2866 return;
2867 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002868 }
2869
Mon P Wangc7849c22008-11-16 05:06:27 +00002870 // Pad both vectors with undefs to make them the same length as the mask.
2871 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2873 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002874 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002875
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2877 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002878 MOps1[0] = Src1;
2879 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002880
2881 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2882 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 &MOps1[0], NumConcat);
2884 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002885 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002887
Mon P Wangaeb06d22008-11-10 04:46:22 +00002888 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002890 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002892 if (Idx >= (int)SrcNumElts)
2893 Idx -= SrcNumElts - MaskNumElts;
2894 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002895 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002896
Bill Wendling4533cac2010-01-28 21:51:40 +00002897 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2898 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002899 return;
2900 }
2901
Mon P Wangc7849c22008-11-16 05:06:27 +00002902 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002903 // Analyze the access pattern of the vector to see if we can extract
2904 // two subvectors and do the shuffle. The analysis is done by calculating
2905 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002906 int MinRange[2] = { static_cast<int>(SrcNumElts),
2907 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002908 int MaxRange[2] = {-1, -1};
2909
Nate Begeman5a5ca152009-04-29 05:20:52 +00002910 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002912 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002913 if (Idx < 0)
2914 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002915
Nate Begeman5a5ca152009-04-29 05:20:52 +00002916 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 Input = 1;
2918 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002919 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 if (Idx > MaxRange[Input])
2921 MaxRange[Input] = Idx;
2922 if (Idx < MinRange[Input])
2923 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002924 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002925
Mon P Wangc7849c22008-11-16 05:06:27 +00002926 // Check if the access is smaller than the vector size and can we find
2927 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002928 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2929 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002930 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002931 for (unsigned Input = 0; Input < 2; ++Input) {
2932 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002933 RangeUse[Input] = 0; // Unused
2934 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002935 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002936 }
Craig Topperf873dde2012-04-08 17:53:33 +00002937
2938 // Find a good start index that is a multiple of the mask length. Then
2939 // see if the rest of the elements are in range.
2940 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2941 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2942 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2943 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002944 }
2945
Bill Wendling636e2582009-08-21 18:16:06 +00002946 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002947 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002948 return;
2949 }
Craig Topper10612dc2012-04-08 23:15:04 +00002950 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002951 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00002952 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002953 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002954 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002955 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002956 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002957 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002958 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002959 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002960
Mon P Wangc7849c22008-11-16 05:06:27 +00002961 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002963 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002965 if (Idx >= 0) {
2966 if (Idx < (int)SrcNumElts)
2967 Idx -= StartIdx[0];
2968 else
2969 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2970 }
2971 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00002972 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002973
Bill Wendling4533cac2010-01-28 21:51:40 +00002974 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2975 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002976 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002977 }
2978 }
2979
Mon P Wangc7849c22008-11-16 05:06:27 +00002980 // We can't use either concat vectors or extract subvectors so fall back to
2981 // replacing the shuffle with extract and build vector.
2982 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002983 EVT EltVT = VT.getVectorElementType();
2984 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002985 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002986 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00002987 int Idx = Mask[i];
2988 SDValue Res;
2989
2990 if (Idx < 0) {
2991 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002992 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00002993 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2994 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002995
Craig Topper23de31b2012-04-11 03:06:35 +00002996 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2997 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002998 }
Craig Topper23de31b2012-04-11 03:06:35 +00002999
3000 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003001 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003002
Bill Wendling4533cac2010-01-28 21:51:40 +00003003 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
3004 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005}
3006
Dan Gohman46510a72010-04-15 01:51:59 +00003007void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003008 const Value *Op0 = I.getOperand(0);
3009 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003010 Type *AggTy = I.getType();
3011 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 bool IntoUndef = isa<UndefValue>(Op0);
3013 bool FromUndef = isa<UndefValue>(Op1);
3014
Jay Foadfc6d3a42011-07-13 10:26:04 +00003015 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003016
Owen Andersone50ed302009-08-10 22:56:29 +00003017 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003018 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003019 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003020 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3021
3022 unsigned NumAggValues = AggValueVTs.size();
3023 unsigned NumValValues = ValValueVTs.size();
3024 SmallVector<SDValue, 4> Values(NumAggValues);
3025
3026 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003027 unsigned i = 0;
3028 // Copy the beginning value(s) from the original aggregate.
3029 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003030 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003031 SDValue(Agg.getNode(), Agg.getResNo() + i);
3032 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003033 if (NumValValues) {
3034 SDValue Val = getValue(Op1);
3035 for (; i != LinearIndex + NumValValues; ++i)
3036 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3037 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3038 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003039 // Copy remaining value(s) from the original aggregate.
3040 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003041 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003042 SDValue(Agg.getNode(), Agg.getResNo() + i);
3043
Bill Wendling4533cac2010-01-28 21:51:40 +00003044 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3045 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3046 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003047}
3048
Dan Gohman46510a72010-04-15 01:51:59 +00003049void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003050 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003051 Type *AggTy = Op0->getType();
3052 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 bool OutOfUndef = isa<UndefValue>(Op0);
3054
Jay Foadfc6d3a42011-07-13 10:26:04 +00003055 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056
Owen Andersone50ed302009-08-10 22:56:29 +00003057 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003058 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3059
3060 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003061
3062 // Ignore a extractvalue that produces an empty object
3063 if (!NumValValues) {
3064 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3065 return;
3066 }
3067
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068 SmallVector<SDValue, 4> Values(NumValValues);
3069
3070 SDValue Agg = getValue(Op0);
3071 // Copy out the selected value(s).
3072 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3073 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003074 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003075 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003076 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003077
Bill Wendling4533cac2010-01-28 21:51:40 +00003078 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3079 DAG.getVTList(&ValValueVTs[0], NumValValues),
3080 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003081}
3082
Dan Gohman46510a72010-04-15 01:51:59 +00003083void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003084 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003085 // Note that the pointer operand may be a vector of pointers. Take the scalar
3086 // element which holds a pointer.
3087 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088
Dan Gohman46510a72010-04-15 01:51:59 +00003089 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003090 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003091 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003092 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003093 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3094 if (Field) {
3095 // N = N + Offset
3096 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003097 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003098 DAG.getIntPtrConstant(Offset));
3099 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003101 Ty = StTy->getElementType(Field);
3102 } else {
3103 Ty = cast<SequentialType>(Ty)->getElementType();
3104
3105 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003106 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003107 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003108 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003109 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003110 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003111 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003112 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003113 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003114 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3115 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003116 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003117 else
Evan Chengb1032a82009-02-09 20:54:38 +00003118 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003119
Dale Johannesen66978ee2009-01-31 02:22:37 +00003120 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003121 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003122 continue;
3123 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003125 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003126 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3127 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003128 SDValue IdxN = getValue(Idx);
3129
3130 // If the index is smaller or larger than intptr_t, truncate or extend
3131 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003132 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003133
3134 // If this is a multiply by a power of two, turn it into a shl
3135 // immediately. This is a very common case.
3136 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003137 if (ElementSize.isPowerOf2()) {
3138 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003139 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003140 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003141 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003142 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003143 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003144 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003145 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003146 }
3147 }
3148
Scott Michelfdc40a02009-02-17 22:15:04 +00003149 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003150 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003151 }
3152 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003153
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003154 setValue(&I, N);
3155}
3156
Dan Gohman46510a72010-04-15 01:51:59 +00003157void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158 // If this is a fixed sized alloca in the entry block of the function,
3159 // allocate it statically on the stack.
3160 if (FuncInfo.StaticAllocaMap.count(&I))
3161 return; // getValue will auto-populate this.
3162
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003163 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003164 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003165 unsigned Align =
3166 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3167 I.getAlignment());
3168
3169 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003170
Owen Andersone50ed302009-08-10 22:56:29 +00003171 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003172 if (AllocSize.getValueType() != IntPtr)
3173 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3174
3175 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3176 AllocSize,
3177 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003179 // Handle alignment. If the requested alignment is less than or equal to
3180 // the stack alignment, ignore it. If the size is greater than or equal to
3181 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003182 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003183 if (Align <= StackAlign)
3184 Align = 0;
3185
3186 // Round the size of the allocation up to the stack alignment size
3187 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003188 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003189 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003190 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003192 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003193 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003194 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3196
3197 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003199 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003200 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003201 setValue(&I, DSA);
3202 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003203
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003204 // Inform the Frame Information that we have just allocated a variable-sized
3205 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003206 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003207}
3208
Dan Gohman46510a72010-04-15 01:51:59 +00003209void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003210 if (I.isAtomic())
3211 return visitAtomicLoad(I);
3212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003213 const Value *SV = I.getOperand(0);
3214 SDValue Ptr = getValue(SV);
3215
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003216 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003218 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003219 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003220 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003221 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003222 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003223 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003224
Owen Andersone50ed302009-08-10 22:56:29 +00003225 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003226 SmallVector<uint64_t, 4> Offsets;
3227 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3228 unsigned NumValues = ValueVTs.size();
3229 if (NumValues == 0)
3230 return;
3231
3232 SDValue Root;
3233 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003234 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003235 // Serialize volatile loads with other side effects.
3236 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003237 else if (AA->pointsToConstantMemory(
3238 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003239 // Do not serialize (non-volatile) loads of constant memory with anything.
3240 Root = DAG.getEntryNode();
3241 ConstantMemory = true;
3242 } else {
3243 // Do not serialize non-volatile loads against each other.
3244 Root = DAG.getRoot();
3245 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003246
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003247 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003248 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3249 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003250 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003251 unsigned ChainI = 0;
3252 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3253 // Serializing loads here may result in excessive register pressure, and
3254 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3255 // could recover a bit by hoisting nodes upward in the chain by recognizing
3256 // they are side-effect free or do not alias. The optimizer should really
3257 // avoid this case by converting large object/array copies to llvm.memcpy
3258 // (MaxParallelChains should always remain as failsafe).
3259 if (ChainI == MaxParallelChains) {
3260 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3261 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3262 MVT::Other, &Chains[0], ChainI);
3263 Root = Chain;
3264 ChainI = 0;
3265 }
Bill Wendling856ff412009-12-22 00:12:37 +00003266 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3267 PtrVT, Ptr,
3268 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003269 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003270 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003271 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3272 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003273
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003274 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003275 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003276 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003277
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003278 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003279 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003280 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003281 if (isVolatile)
3282 DAG.setRoot(Chain);
3283 else
3284 PendingLoads.push_back(Chain);
3285 }
3286
Bill Wendling4533cac2010-01-28 21:51:40 +00003287 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3288 DAG.getVTList(&ValueVTs[0], NumValues),
3289 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003290}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003291
Dan Gohman46510a72010-04-15 01:51:59 +00003292void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003293 if (I.isAtomic())
3294 return visitAtomicStore(I);
3295
Dan Gohman46510a72010-04-15 01:51:59 +00003296 const Value *SrcV = I.getOperand(0);
3297 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003298
Owen Andersone50ed302009-08-10 22:56:29 +00003299 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003300 SmallVector<uint64_t, 4> Offsets;
3301 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3302 unsigned NumValues = ValueVTs.size();
3303 if (NumValues == 0)
3304 return;
3305
3306 // Get the lowered operands. Note that we do this after
3307 // checking if NumResults is zero, because with zero results
3308 // the operands won't have values in the map.
3309 SDValue Src = getValue(SrcV);
3310 SDValue Ptr = getValue(PtrV);
3311
3312 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003313 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3314 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003315 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003316 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003317 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003318 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003319 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003320
Andrew Trickde91f3c2010-11-12 17:50:46 +00003321 unsigned ChainI = 0;
3322 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3323 // See visitLoad comments.
3324 if (ChainI == MaxParallelChains) {
3325 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3326 MVT::Other, &Chains[0], ChainI);
3327 Root = Chain;
3328 ChainI = 0;
3329 }
Bill Wendling856ff412009-12-22 00:12:37 +00003330 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3331 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003332 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3333 SDValue(Src.getNode(), Src.getResNo() + i),
3334 Add, MachinePointerInfo(PtrV, Offsets[i]),
3335 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3336 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003337 }
3338
Devang Patel7e13efa2010-10-26 22:14:52 +00003339 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003340 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003341 ++SDNodeOrder;
3342 AssignOrderingToNode(StoreNode.getNode());
3343 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003344}
3345
Eli Friedman26689ac2011-08-03 21:06:02 +00003346static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003347 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003348 bool Before, DebugLoc dl,
3349 SelectionDAG &DAG,
3350 const TargetLowering &TLI) {
3351 // Fence, if necessary
3352 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003353 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003354 Order = Release;
3355 else if (Order == Acquire || Order == Monotonic)
3356 return Chain;
3357 } else {
3358 if (Order == AcquireRelease)
3359 Order = Acquire;
3360 else if (Order == Release || Order == Monotonic)
3361 return Chain;
3362 }
3363 SDValue Ops[3];
3364 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003365 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3366 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003367 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3368}
3369
Eli Friedmanff030482011-07-28 21:48:00 +00003370void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003371 DebugLoc dl = getCurDebugLoc();
3372 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003373 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003374
3375 SDValue InChain = getRoot();
3376
3377 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003378 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3379 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003380
Eli Friedman55ba8162011-07-29 03:05:32 +00003381 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003382 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003383 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003384 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003385 getValue(I.getPointerOperand()),
3386 getValue(I.getCompareOperand()),
3387 getValue(I.getNewValOperand()),
3388 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003389 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3390 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003391
3392 SDValue OutChain = L.getValue(1);
3393
3394 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003395 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3396 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003397
Eli Friedman55ba8162011-07-29 03:05:32 +00003398 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003399 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003400}
3401
3402void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003403 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003404 ISD::NodeType NT;
3405 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003406 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003407 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3408 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3409 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3410 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3411 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3412 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3413 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3414 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3415 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3416 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3417 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3418 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003419 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003420 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003421
3422 SDValue InChain = getRoot();
3423
3424 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003425 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3426 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003427
Eli Friedman55ba8162011-07-29 03:05:32 +00003428 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003429 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003430 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003431 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003432 getValue(I.getPointerOperand()),
3433 getValue(I.getValOperand()),
3434 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003435 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003436 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003437
3438 SDValue OutChain = L.getValue(1);
3439
3440 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003441 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3442 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003443
Eli Friedman55ba8162011-07-29 03:05:32 +00003444 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003445 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003446}
3447
Eli Friedman47f35132011-07-25 23:16:38 +00003448void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003449 DebugLoc dl = getCurDebugLoc();
3450 SDValue Ops[3];
3451 Ops[0] = getRoot();
3452 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3453 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3454 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003455}
3456
Eli Friedman327236c2011-08-24 20:50:09 +00003457void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3458 DebugLoc dl = getCurDebugLoc();
3459 AtomicOrdering Order = I.getOrdering();
3460 SynchronizationScope Scope = I.getSynchScope();
3461
3462 SDValue InChain = getRoot();
3463
Eli Friedman327236c2011-08-24 20:50:09 +00003464 EVT VT = EVT::getEVT(I.getType());
3465
Eli Friedman596f4472011-09-13 22:19:59 +00003466 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003467 report_fatal_error("Cannot generate unaligned atomic load");
3468
Eli Friedman327236c2011-08-24 20:50:09 +00003469 SDValue L =
3470 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3471 getValue(I.getPointerOperand()),
3472 I.getPointerOperand(), I.getAlignment(),
3473 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3474 Scope);
3475
3476 SDValue OutChain = L.getValue(1);
3477
3478 if (TLI.getInsertFencesForAtomic())
3479 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3480 DAG, TLI);
3481
3482 setValue(&I, L);
3483 DAG.setRoot(OutChain);
3484}
3485
3486void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3487 DebugLoc dl = getCurDebugLoc();
3488
3489 AtomicOrdering Order = I.getOrdering();
3490 SynchronizationScope Scope = I.getSynchScope();
3491
3492 SDValue InChain = getRoot();
3493
Eli Friedmanfe731212011-09-13 20:50:54 +00003494 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3495
Eli Friedman596f4472011-09-13 22:19:59 +00003496 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003497 report_fatal_error("Cannot generate unaligned atomic store");
3498
Eli Friedman327236c2011-08-24 20:50:09 +00003499 if (TLI.getInsertFencesForAtomic())
3500 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3501 DAG, TLI);
3502
3503 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003504 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003505 InChain,
3506 getValue(I.getPointerOperand()),
3507 getValue(I.getValueOperand()),
3508 I.getPointerOperand(), I.getAlignment(),
3509 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3510 Scope);
3511
3512 if (TLI.getInsertFencesForAtomic())
3513 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3514 DAG, TLI);
3515
3516 DAG.setRoot(OutChain);
3517}
3518
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003519/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3520/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003521void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003522 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003523 bool HasChain = !I.doesNotAccessMemory();
3524 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3525
3526 // Build the operand list.
3527 SmallVector<SDValue, 8> Ops;
3528 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3529 if (OnlyLoad) {
3530 // We don't need to serialize loads against other loads.
3531 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003532 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003533 Ops.push_back(getRoot());
3534 }
3535 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003536
3537 // Info is set by getTgtMemInstrinsic
3538 TargetLowering::IntrinsicInfo Info;
3539 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3540
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003541 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003542 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3543 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003544 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003545
3546 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003547 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3548 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003549 Ops.push_back(Op);
3550 }
3551
Owen Andersone50ed302009-08-10 22:56:29 +00003552 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003553 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003555 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003557
Bob Wilson8d919552009-07-31 22:41:21 +00003558 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003559
3560 // Create the node.
3561 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003562 if (IsTgtIntrinsic) {
3563 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003564 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003565 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003566 Info.memVT,
3567 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003568 Info.align, Info.vol,
3569 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003570 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003571 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003572 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003573 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003574 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003575 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003576 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003577 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003578 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003579 }
3580
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003581 if (HasChain) {
3582 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3583 if (OnlyLoad)
3584 PendingLoads.push_back(Chain);
3585 else
3586 DAG.setRoot(Chain);
3587 }
Bill Wendling856ff412009-12-22 00:12:37 +00003588
Benjamin Kramerf0127052010-01-05 13:12:22 +00003589 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003590 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003591 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003592 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003593 }
Bill Wendling856ff412009-12-22 00:12:37 +00003594
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003595 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003596 } else {
3597 // Assign order to result here. If the intrinsic does not produce a result,
3598 // it won't be mapped to a SDNode and visit() will not assign it an order
3599 // number.
3600 ++SDNodeOrder;
3601 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003602 }
3603}
3604
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605/// GetSignificand - Get the significand and build it into a floating-point
3606/// number with exponent of 1:
3607///
3608/// Op = (Op & 0x007fffff) | 0x3f800000;
3609///
3610/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003611static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003612GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3614 DAG.getConstant(0x007fffff, MVT::i32));
3615 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3616 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003617 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003618}
3619
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620/// GetExponent - Get the exponent:
3621///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003622/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003623///
3624/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003625static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003626GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003627 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3629 DAG.getConstant(0x7f800000, MVT::i32));
3630 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003631 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3633 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003634 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003635}
3636
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003637/// getF32Constant - Get 32-bit floating point constant.
3638static SDValue
3639getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003641}
3642
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003643/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3644/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003645void
Dan Gohman46510a72010-04-15 01:51:59 +00003646SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003647 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003648 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003649
Gabor Greif0635f352010-06-25 09:38:13 +00003650 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003651 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003652 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003653
3654 // Put the exponent in the right bit position for later addition to the
3655 // final result:
3656 //
3657 // #define LOG2OFe 1.4426950f
3658 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003660 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003662
3663 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3665 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003666
3667 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003669 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003670
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003671 if (LimitFloatPrecision <= 6) {
3672 // For floating-point precision of 6:
3673 //
3674 // TwoToFractionalPartOfX =
3675 // 0.997535578f +
3676 // (0.735607626f + 0.252464424f * x) * x;
3677 //
3678 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003682 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3684 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003685 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003686 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003687
3688 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003690 TwoToFracPartOfX, IntegerPartOfX);
3691
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003692 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003693 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3694 // For floating-point precision of 12:
3695 //
3696 // TwoToFractionalPartOfX =
3697 // 0.999892986f +
3698 // (0.696457318f +
3699 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3700 //
3701 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003703 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3707 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3710 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003712 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003713
3714 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003716 TwoToFracPartOfX, IntegerPartOfX);
3717
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003718 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003719 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3720 // For floating-point precision of 18:
3721 //
3722 // TwoToFractionalPartOfX =
3723 // 0.999999982f +
3724 // (0.693148872f +
3725 // (0.240227044f +
3726 // (0.554906021e-1f +
3727 // (0.961591928e-2f +
3728 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3729 //
3730 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003732 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003734 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3736 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003737 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3739 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003740 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3742 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003743 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3745 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003746 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3748 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003749 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003750 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003752
3753 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003755 TwoToFracPartOfX, IntegerPartOfX);
3756
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003757 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003758 }
3759 } else {
3760 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003761 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003762 getValue(I.getArgOperand(0)).getValueType(),
3763 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003764 }
3765
Dale Johannesen59e577f2008-09-05 18:38:42 +00003766 setValue(&I, result);
3767}
3768
Bill Wendling39150252008-09-09 20:39:27 +00003769/// visitLog - Lower a log intrinsic. Handles the special sequences for
3770/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003771void
Dan Gohman46510a72010-04-15 01:51:59 +00003772SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003773 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003774 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003775
Gabor Greif0635f352010-06-25 09:38:13 +00003776 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003777 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003778 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003779 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003780
3781 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003782 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003784 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003785
3786 // Get the significand and build it into a floating-point number with
3787 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003788 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003789
3790 if (LimitFloatPrecision <= 6) {
3791 // For floating-point precision of 6:
3792 //
3793 // LogofMantissa =
3794 // -1.1609546f +
3795 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003796 //
Bill Wendling39150252008-09-09 20:39:27 +00003797 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003801 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3803 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003804 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003805
Scott Michelfdc40a02009-02-17 22:15:04 +00003806 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003808 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3809 // For floating-point precision of 12:
3810 //
3811 // LogOfMantissa =
3812 // -1.7417939f +
3813 // (2.8212026f +
3814 // (-1.4699568f +
3815 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3816 //
3817 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003821 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3823 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003824 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3826 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003827 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3829 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003830 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003831
Scott Michelfdc40a02009-02-17 22:15:04 +00003832 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003833 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003834 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3835 // For floating-point precision of 18:
3836 //
3837 // LogOfMantissa =
3838 // -2.1072184f +
3839 // (4.2372794f +
3840 // (-3.7029485f +
3841 // (2.2781945f +
3842 // (-0.87823314f +
3843 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3844 //
3845 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003847 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003849 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3851 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003852 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3854 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003855 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3857 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003858 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3860 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003861 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3863 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003864 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003865
Scott Michelfdc40a02009-02-17 22:15:04 +00003866 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003868 }
3869 } else {
3870 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003871 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003872 getValue(I.getArgOperand(0)).getValueType(),
3873 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003874 }
3875
Dale Johannesen59e577f2008-09-05 18:38:42 +00003876 setValue(&I, result);
3877}
3878
Bill Wendling3eb59402008-09-09 00:28:24 +00003879/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3880/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003881void
Dan Gohman46510a72010-04-15 01:51:59 +00003882SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003883 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003884 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003885
Gabor Greif0635f352010-06-25 09:38:13 +00003886 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003887 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003888 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003889 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003890
Bill Wendling39150252008-09-09 20:39:27 +00003891 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003892 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003893
Bill Wendling3eb59402008-09-09 00:28:24 +00003894 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003895 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003896 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003897
Bill Wendling3eb59402008-09-09 00:28:24 +00003898 // Different possible minimax approximations of significand in
3899 // floating-point for various degrees of accuracy over [1,2].
3900 if (LimitFloatPrecision <= 6) {
3901 // For floating-point precision of 6:
3902 //
3903 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3904 //
3905 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003907 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003909 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3911 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003912 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003913
Scott Michelfdc40a02009-02-17 22:15:04 +00003914 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003916 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3917 // For floating-point precision of 12:
3918 //
3919 // Log2ofMantissa =
3920 // -2.51285454f +
3921 // (4.07009056f +
3922 // (-2.12067489f +
3923 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003924 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003925 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003927 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003929 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3931 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003932 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3934 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3937 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003939
Scott Michelfdc40a02009-02-17 22:15:04 +00003940 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003942 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3943 // For floating-point precision of 18:
3944 //
3945 // Log2ofMantissa =
3946 // -3.0400495f +
3947 // (6.1129976f +
3948 // (-5.3420409f +
3949 // (3.2865683f +
3950 // (-1.2669343f +
3951 // (0.27515199f -
3952 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3953 //
3954 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003956 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003958 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3960 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003961 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3963 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003964 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3966 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003967 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3969 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003970 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3972 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003973 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003974
Scott Michelfdc40a02009-02-17 22:15:04 +00003975 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003977 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003978 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003979 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003980 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003981 getValue(I.getArgOperand(0)).getValueType(),
3982 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003983 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003984
Dale Johannesen59e577f2008-09-05 18:38:42 +00003985 setValue(&I, result);
3986}
3987
Bill Wendling3eb59402008-09-09 00:28:24 +00003988/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3989/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003990void
Dan Gohman46510a72010-04-15 01:51:59 +00003991SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003992 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003993 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003994
Gabor Greif0635f352010-06-25 09:38:13 +00003995 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003996 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003997 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003998 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003999
Bill Wendling39150252008-09-09 20:39:27 +00004000 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004001 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004003 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004004
4005 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004006 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004007 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004008
4009 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004010 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004011 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004012 // Log10ofMantissa =
4013 // -0.50419619f +
4014 // (0.60948995f - 0.10380950f * x) * x;
4015 //
4016 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004018 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004020 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4022 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004023 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004024
Scott Michelfdc40a02009-02-17 22:15:04 +00004025 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004026 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004027 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4028 // For floating-point precision of 12:
4029 //
4030 // Log10ofMantissa =
4031 // -0.64831180f +
4032 // (0.91751397f +
4033 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4034 //
4035 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004037 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004039 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4041 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004042 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4044 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004045 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004046
Scott Michelfdc40a02009-02-17 22:15:04 +00004047 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004049 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004050 // For floating-point precision of 18:
4051 //
4052 // Log10ofMantissa =
4053 // -0.84299375f +
4054 // (1.5327582f +
4055 // (-1.0688956f +
4056 // (0.49102474f +
4057 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4058 //
4059 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004061 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004063 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004064 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4065 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004066 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4068 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004069 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004070 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4071 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004072 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4074 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004075 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004076
Scott Michelfdc40a02009-02-17 22:15:04 +00004077 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004078 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004079 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004080 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004081 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004082 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004083 getValue(I.getArgOperand(0)).getValueType(),
4084 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004085 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004086
Dale Johannesen59e577f2008-09-05 18:38:42 +00004087 setValue(&I, result);
4088}
4089
Bill Wendlinge10c8142008-09-09 22:39:21 +00004090/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4091/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004092void
Dan Gohman46510a72010-04-15 01:51:59 +00004093SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004094 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004095 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004096
Gabor Greif0635f352010-06-25 09:38:13 +00004097 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004098 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004099 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004100
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004102
4103 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4105 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004106
4107 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004109 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004110
4111 if (LimitFloatPrecision <= 6) {
4112 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004113 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004114 // TwoToFractionalPartOfX =
4115 // 0.997535578f +
4116 // (0.735607626f + 0.252464424f * x) * x;
4117 //
4118 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004120 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004122 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4124 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004125 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004126 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004127 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004129
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004130 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004132 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4133 // For floating-point precision of 12:
4134 //
4135 // TwoToFractionalPartOfX =
4136 // 0.999892986f +
4137 // (0.696457318f +
4138 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4139 //
4140 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004142 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004144 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4146 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004147 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4149 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004150 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004151 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004152 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004154
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004155 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004157 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4158 // For floating-point precision of 18:
4159 //
4160 // TwoToFractionalPartOfX =
4161 // 0.999999982f +
4162 // (0.693148872f +
4163 // (0.240227044f +
4164 // (0.554906021e-1f +
4165 // (0.961591928e-2f +
4166 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4167 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004169 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004171 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4173 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004174 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4176 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004177 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4179 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004180 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4182 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004183 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4185 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004186 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004187 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004188 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004190
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004191 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004193 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004194 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004195 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004196 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004197 getValue(I.getArgOperand(0)).getValueType(),
4198 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004199 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004200
Dale Johannesen601d3c02008-09-05 01:48:15 +00004201 setValue(&I, result);
4202}
4203
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004204/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4205/// limited-precision mode with x == 10.0f.
4206void
Dan Gohman46510a72010-04-15 01:51:59 +00004207SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004208 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004209 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004210 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004211 bool IsExp10 = false;
4212
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004214 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004215 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4216 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4217 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4218 APFloat Ten(10.0f);
4219 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4220 }
4221 }
4222 }
4223
4224 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004225 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004226
4227 // Put the exponent in the right bit position for later addition to the
4228 // final result:
4229 //
4230 // #define LOG2OF10 3.3219281f
4231 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004233 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004235
4236 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4238 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004239
4240 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004242 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004243
4244 if (LimitFloatPrecision <= 6) {
4245 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004246 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004247 // twoToFractionalPartOfX =
4248 // 0.997535578f +
4249 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004250 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004251 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004253 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004255 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4257 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004258 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004259 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004260 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004262
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004263 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004265 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4266 // For floating-point precision of 12:
4267 //
4268 // TwoToFractionalPartOfX =
4269 // 0.999892986f +
4270 // (0.696457318f +
4271 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4272 //
4273 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004275 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004277 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4279 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004280 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4282 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004283 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004284 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004285 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004287
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004288 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004290 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4291 // For floating-point precision of 18:
4292 //
4293 // TwoToFractionalPartOfX =
4294 // 0.999999982f +
4295 // (0.693148872f +
4296 // (0.240227044f +
4297 // (0.554906021e-1f +
4298 // (0.961591928e-2f +
4299 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4300 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004302 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004304 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4306 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004307 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4309 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004310 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4312 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004313 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004314 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4315 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004316 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4318 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004319 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004320 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004321 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004322 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004323
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004324 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004326 }
4327 } else {
4328 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004329 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004330 getValue(I.getArgOperand(0)).getValueType(),
4331 getValue(I.getArgOperand(0)),
4332 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004333 }
4334
4335 setValue(&I, result);
4336}
4337
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004338
4339/// ExpandPowI - Expand a llvm.powi intrinsic.
4340static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4341 SelectionDAG &DAG) {
4342 // If RHS is a constant, we can expand this out to a multiplication tree,
4343 // otherwise we end up lowering to a call to __powidf2 (for example). When
4344 // optimizing for size, we only want to do this if the expansion would produce
4345 // a small number of multiplies, otherwise we do the full expansion.
4346 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4347 // Get the exponent as a positive value.
4348 unsigned Val = RHSC->getSExtValue();
4349 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004350
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004351 // powi(x, 0) -> 1.0
4352 if (Val == 0)
4353 return DAG.getConstantFP(1.0, LHS.getValueType());
4354
Dan Gohmanae541aa2010-04-15 04:33:49 +00004355 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004356 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4357 // If optimizing for size, don't insert too many multiplies. This
4358 // inserts up to 5 multiplies.
4359 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4360 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004361 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004362 // powi(x,15) generates one more multiply than it should), but this has
4363 // the benefit of being both really simple and much better than a libcall.
4364 SDValue Res; // Logically starts equal to 1.0
4365 SDValue CurSquare = LHS;
4366 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004367 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004368 if (Res.getNode())
4369 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4370 else
4371 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004372 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004373
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004374 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4375 CurSquare, CurSquare);
4376 Val >>= 1;
4377 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004378
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004379 // If the original was negative, invert the result, producing 1/(x*x*x).
4380 if (RHSC->getSExtValue() < 0)
4381 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4382 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4383 return Res;
4384 }
4385 }
4386
4387 // Otherwise, expand to a libcall.
4388 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4389}
4390
Devang Patel227dfdb2011-05-16 21:24:05 +00004391// getTruncatedArgReg - Find underlying register used for an truncated
4392// argument.
4393static unsigned getTruncatedArgReg(const SDValue &N) {
4394 if (N.getOpcode() != ISD::TRUNCATE)
4395 return 0;
4396
4397 const SDValue &Ext = N.getOperand(0);
4398 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4399 const SDValue &CFR = Ext.getOperand(0);
4400 if (CFR.getOpcode() == ISD::CopyFromReg)
4401 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004402 if (CFR.getOpcode() == ISD::TRUNCATE)
4403 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004404 }
4405 return 0;
4406}
4407
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004408/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4409/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4410/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004411bool
Devang Patel78a06e52010-08-25 20:39:26 +00004412SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004413 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004414 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004415 const Argument *Arg = dyn_cast<Argument>(V);
4416 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004417 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004418
Devang Patel719f6a92010-04-29 20:40:36 +00004419 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004420 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4421 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4422
Devang Patela83ce982010-04-29 18:50:36 +00004423 // Ignore inlined function arguments here.
4424 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004425 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004426 return false;
4427
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004428 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004429 // Some arguments' frame index is recorded during argument lowering.
4430 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4431 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004432 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004433
Devang Patel9aee3352011-09-08 22:59:09 +00004434 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004435 if (N.getOpcode() == ISD::CopyFromReg)
4436 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4437 else
4438 Reg = getTruncatedArgReg(N);
4439 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004440 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4441 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4442 if (PR)
4443 Reg = PR;
4444 }
4445 }
4446
Evan Chenga36acad2010-04-29 06:33:38 +00004447 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004448 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004449 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004450 if (VMI != FuncInfo.ValueMap.end())
4451 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004452 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004453
Devang Patel8bc9ef72010-11-02 17:19:03 +00004454 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004455 // Check if frame index is available.
4456 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004457 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004458 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4459 Reg = TRI->getFrameRegister(MF);
4460 Offset = FINode->getIndex();
4461 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004462 }
4463
4464 if (!Reg)
4465 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004466
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004467 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4468 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004469 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004470 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004471 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004472}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004473
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004474// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004475#if defined(_MSC_VER) && defined(setjmp) && \
4476 !defined(setjmp_undefined_for_msvc)
4477# pragma push_macro("setjmp")
4478# undef setjmp
4479# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004480#endif
4481
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004482/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4483/// we want to emit this as a call to a named external function, return the name
4484/// otherwise lower it and return null.
4485const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004486SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004487 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004488 SDValue Res;
4489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004490 switch (Intrinsic) {
4491 default:
4492 // By default, turn this into a target intrinsic node.
4493 visitTargetIntrinsic(I, Intrinsic);
4494 return 0;
4495 case Intrinsic::vastart: visitVAStart(I); return 0;
4496 case Intrinsic::vaend: visitVAEnd(I); return 0;
4497 case Intrinsic::vacopy: visitVACopy(I); return 0;
4498 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004499 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004500 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004501 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004502 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004503 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004504 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004505 return 0;
4506 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004507 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004509 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004510 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004511 // Assert for address < 256 since we support only user defined address
4512 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004513 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004514 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004515 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004516 < 256 &&
4517 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004518 SDValue Op1 = getValue(I.getArgOperand(0));
4519 SDValue Op2 = getValue(I.getArgOperand(1));
4520 SDValue Op3 = getValue(I.getArgOperand(2));
4521 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4522 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004523 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004524 MachinePointerInfo(I.getArgOperand(0)),
4525 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004526 return 0;
4527 }
Chris Lattner824b9582008-11-21 16:42:48 +00004528 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004529 // Assert for address < 256 since we support only user defined address
4530 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004531 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004532 < 256 &&
4533 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004534 SDValue Op1 = getValue(I.getArgOperand(0));
4535 SDValue Op2 = getValue(I.getArgOperand(1));
4536 SDValue Op3 = getValue(I.getArgOperand(2));
4537 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4538 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004539 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004540 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004541 return 0;
4542 }
Chris Lattner824b9582008-11-21 16:42:48 +00004543 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004544 // Assert for address < 256 since we support only user defined address
4545 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004546 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004547 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004548 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004549 < 256 &&
4550 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004551 SDValue Op1 = getValue(I.getArgOperand(0));
4552 SDValue Op2 = getValue(I.getArgOperand(1));
4553 SDValue Op3 = getValue(I.getArgOperand(2));
4554 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4555 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004556 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004557 MachinePointerInfo(I.getArgOperand(0)),
4558 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004559 return 0;
4560 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004561 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004562 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004563 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004564 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004565 if (!Address || !DIVariable(Variable).Verify()) {
4566 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004567 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004568 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004569
4570 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4571 // but do not always have a corresponding SDNode built. The SDNodeOrder
4572 // absolute, but not relative, values are different depending on whether
4573 // debug info exists.
4574 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004575
4576 // Check if address has undef value.
4577 if (isa<UndefValue>(Address) ||
4578 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004579 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004580 return 0;
4581 }
4582
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004583 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004584 if (!N.getNode() && isa<Argument>(Address))
4585 // Check unused arguments map.
4586 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004587 SDDbgValue *SDV;
4588 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004589 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4590 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004591 // Parameters are handled specially.
4592 bool isParameter =
4593 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4594 isa<Argument>(Address));
4595
Devang Patel8e741ed2010-09-02 21:02:27 +00004596 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4597
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004598 if (isParameter && !AI) {
4599 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4600 if (FINode)
4601 // Byval parameter. We have a frame index at this point.
4602 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4603 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004604 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004605 // Address is an argument, so try to emit its dbg value using
4606 // virtual register info from the FuncInfo.ValueMap.
4607 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004608 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004609 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004610 } else if (AI)
4611 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4612 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004613 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004614 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004615 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004616 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4617 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004618 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004619 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004620 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4621 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004622 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004623 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004624 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004625 // If variable is pinned by a alloca in dominating bb then
4626 // use StaticAllocaMap.
4627 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004628 if (AI->getParent() != DI.getParent()) {
4629 DenseMap<const AllocaInst*, int>::iterator SI =
4630 FuncInfo.StaticAllocaMap.find(AI);
4631 if (SI != FuncInfo.StaticAllocaMap.end()) {
4632 SDV = DAG.getDbgValue(Variable, SI->second,
4633 0, dl, SDNodeOrder);
4634 DAG.AddDbgValue(SDV, 0, false);
4635 return 0;
4636 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004637 }
4638 }
Eric Christopher0822e012012-02-23 03:39:43 +00004639 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004640 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004641 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004642 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004643 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004644 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004645 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004646 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004647 return 0;
4648
4649 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004650 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004651 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004652 if (!V)
4653 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004654
4655 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4656 // but do not always have a corresponding SDNode built. The SDNodeOrder
4657 // absolute, but not relative, values are different depending on whether
4658 // debug info exists.
4659 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004660 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004661 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004662 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4663 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004664 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004665 // Do not use getValue() in here; we don't want to generate code at
4666 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004667 SDValue N = NodeMap[V];
4668 if (!N.getNode() && isa<Argument>(V))
4669 // Check unused arguments map.
4670 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004671 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004672 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004673 SDV = DAG.getDbgValue(Variable, N.getNode(),
4674 N.getResNo(), Offset, dl, SDNodeOrder);
4675 DAG.AddDbgValue(SDV, N.getNode(), false);
4676 }
Devang Patela778f5c2011-02-18 22:43:42 +00004677 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004678 // Do not call getValue(V) yet, as we don't want to generate code.
4679 // Remember it for later.
4680 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4681 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004682 } else {
Devang Patel00190342010-03-15 19:15:44 +00004683 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004684 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004685 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004686 }
Devang Patel00190342010-03-15 19:15:44 +00004687 }
4688
4689 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004690 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004691 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004692 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004693 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004694 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004695 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4696 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004697 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004698 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004699 DenseMap<const AllocaInst*, int>::iterator SI =
4700 FuncInfo.StaticAllocaMap.find(AI);
4701 if (SI == FuncInfo.StaticAllocaMap.end())
4702 return 0; // VLAs.
4703 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004704
Chris Lattner512063d2010-04-05 06:19:28 +00004705 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4706 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4707 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004708 return 0;
4709 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004710
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004711 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004712 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004713 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004714 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4715 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004716 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004717 return 0;
4718 }
4719
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004720 case Intrinsic::eh_return_i32:
4721 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004722 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4723 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4724 MVT::Other,
4725 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004726 getValue(I.getArgOperand(0)),
4727 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004728 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004729 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004730 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004731 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004732 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004733 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004734 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004735 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004736 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004737 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004738 TLI.getPointerTy()),
4739 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004740 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004741 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004742 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004743 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4744 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004745 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004747 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004748 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004749 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004750 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004751 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004752
Chris Lattner512063d2010-04-05 06:19:28 +00004753 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004754 return 0;
4755 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004756 case Intrinsic::eh_sjlj_functioncontext: {
4757 // Get and store the index of the function context.
4758 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004759 AllocaInst *FnCtx =
4760 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004761 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4762 MFI->setFunctionContextIndex(FI);
4763 return 0;
4764 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004765 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004766 SDValue Ops[2];
4767 Ops[0] = getRoot();
4768 Ops[1] = getValue(I.getArgOperand(0));
4769 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4770 DAG.getVTList(MVT::i32, MVT::Other),
4771 Ops, 2);
4772 setValue(&I, Op.getValue(0));
4773 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004774 return 0;
4775 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004776 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004777 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004778 getRoot(), getValue(I.getArgOperand(0))));
4779 return 0;
4780 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004781
Dale Johannesen0488fb62010-09-30 23:57:10 +00004782 case Intrinsic::x86_mmx_pslli_w:
4783 case Intrinsic::x86_mmx_pslli_d:
4784 case Intrinsic::x86_mmx_pslli_q:
4785 case Intrinsic::x86_mmx_psrli_w:
4786 case Intrinsic::x86_mmx_psrli_d:
4787 case Intrinsic::x86_mmx_psrli_q:
4788 case Intrinsic::x86_mmx_psrai_w:
4789 case Intrinsic::x86_mmx_psrai_d: {
4790 SDValue ShAmt = getValue(I.getArgOperand(1));
4791 if (isa<ConstantSDNode>(ShAmt)) {
4792 visitTargetIntrinsic(I, Intrinsic);
4793 return 0;
4794 }
4795 unsigned NewIntrinsic = 0;
4796 EVT ShAmtVT = MVT::v2i32;
4797 switch (Intrinsic) {
4798 case Intrinsic::x86_mmx_pslli_w:
4799 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4800 break;
4801 case Intrinsic::x86_mmx_pslli_d:
4802 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4803 break;
4804 case Intrinsic::x86_mmx_pslli_q:
4805 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4806 break;
4807 case Intrinsic::x86_mmx_psrli_w:
4808 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4809 break;
4810 case Intrinsic::x86_mmx_psrli_d:
4811 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4812 break;
4813 case Intrinsic::x86_mmx_psrli_q:
4814 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4815 break;
4816 case Intrinsic::x86_mmx_psrai_w:
4817 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4818 break;
4819 case Intrinsic::x86_mmx_psrai_d:
4820 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4821 break;
4822 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4823 }
4824
4825 // The vector shift intrinsics with scalars uses 32b shift amounts but
4826 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4827 // to be zero.
4828 // We must do this early because v2i32 is not a legal type.
4829 DebugLoc dl = getCurDebugLoc();
4830 SDValue ShOps[2];
4831 ShOps[0] = ShAmt;
4832 ShOps[1] = DAG.getConstant(0, MVT::i32);
4833 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4834 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004835 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004836 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4837 DAG.getConstant(NewIntrinsic, MVT::i32),
4838 getValue(I.getArgOperand(0)), ShAmt);
4839 setValue(&I, Res);
4840 return 0;
4841 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004842 case Intrinsic::x86_avx_vinsertf128_pd_256:
4843 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004844 case Intrinsic::x86_avx_vinsertf128_si_256:
4845 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004846 DebugLoc dl = getCurDebugLoc();
4847 EVT DestVT = TLI.getValueType(I.getType());
4848 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4849 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4850 ElVT.getVectorNumElements();
4851 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4852 getValue(I.getArgOperand(0)),
4853 getValue(I.getArgOperand(1)),
4854 DAG.getConstant(Idx, MVT::i32));
4855 setValue(&I, Res);
4856 return 0;
4857 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004858 case Intrinsic::convertff:
4859 case Intrinsic::convertfsi:
4860 case Intrinsic::convertfui:
4861 case Intrinsic::convertsif:
4862 case Intrinsic::convertuif:
4863 case Intrinsic::convertss:
4864 case Intrinsic::convertsu:
4865 case Intrinsic::convertus:
4866 case Intrinsic::convertuu: {
4867 ISD::CvtCode Code = ISD::CVT_INVALID;
4868 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004869 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004870 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4871 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4872 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4873 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4874 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4875 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4876 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4877 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4878 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4879 }
Owen Andersone50ed302009-08-10 22:56:29 +00004880 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004881 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004882 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4883 DAG.getValueType(DestVT),
4884 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004885 getValue(I.getArgOperand(1)),
4886 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004887 Code);
4888 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004889 return 0;
4890 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004891 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004892 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004893 getValue(I.getArgOperand(0)).getValueType(),
4894 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004895 return 0;
4896 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004897 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4898 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004899 return 0;
4900 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004901 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004902 getValue(I.getArgOperand(0)).getValueType(),
4903 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004904 return 0;
4905 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004906 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004907 getValue(I.getArgOperand(0)).getValueType(),
4908 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004909 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004910 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004911 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004912 return 0;
4913 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004914 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004915 return 0;
4916 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004917 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004918 return 0;
4919 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004920 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004921 return 0;
4922 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004923 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004924 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004925 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004926 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004927 return 0;
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00004928 case Intrinsic::fabs:
4929 setValue(&I, DAG.getNode(ISD::FABS, dl,
4930 getValue(I.getArgOperand(0)).getValueType(),
4931 getValue(I.getArgOperand(0))));
4932 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004933 case Intrinsic::fma:
4934 setValue(&I, DAG.getNode(ISD::FMA, dl,
4935 getValue(I.getArgOperand(0)).getValueType(),
4936 getValue(I.getArgOperand(0)),
4937 getValue(I.getArgOperand(1)),
4938 getValue(I.getArgOperand(2))));
4939 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00004940 case Intrinsic::fmuladd: {
4941 EVT VT = TLI.getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00004942 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
4943 TLI.isOperationLegal(ISD::FMA, VT) &&
4944 TLI.isFMAFasterThanMulAndAdd(VT)){
Lang Hames5afba6f2012-06-05 19:07:46 +00004945 setValue(&I, DAG.getNode(ISD::FMA, dl,
4946 getValue(I.getArgOperand(0)).getValueType(),
4947 getValue(I.getArgOperand(0)),
4948 getValue(I.getArgOperand(1)),
4949 getValue(I.getArgOperand(2))));
4950 } else {
4951 SDValue Mul = DAG.getNode(ISD::FMUL, dl,
4952 getValue(I.getArgOperand(0)).getValueType(),
4953 getValue(I.getArgOperand(0)),
4954 getValue(I.getArgOperand(1)));
4955 SDValue Add = DAG.getNode(ISD::FADD, dl,
4956 getValue(I.getArgOperand(0)).getValueType(),
4957 Mul,
4958 getValue(I.getArgOperand(2)));
4959 setValue(&I, Add);
4960 }
4961 return 0;
4962 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004963 case Intrinsic::convert_to_fp16:
4964 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004965 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004966 return 0;
4967 case Intrinsic::convert_from_fp16:
4968 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004969 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004970 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004971 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004972 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004973 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004974 return 0;
4975 }
4976 case Intrinsic::readcyclecounter: {
4977 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004978 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4979 DAG.getVTList(MVT::i64, MVT::Other),
4980 &Op, 1);
4981 setValue(&I, Res);
4982 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004983 return 0;
4984 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004985 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004986 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004987 getValue(I.getArgOperand(0)).getValueType(),
4988 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004989 return 0;
4990 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004991 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004992 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004993 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004994 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4995 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004996 return 0;
4997 }
4998 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004999 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00005000 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005001 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005002 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
5003 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005004 return 0;
5005 }
5006 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00005007 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00005008 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00005009 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005010 return 0;
5011 }
5012 case Intrinsic::stacksave: {
5013 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005014 Res = DAG.getNode(ISD::STACKSAVE, dl,
5015 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
5016 setValue(&I, Res);
5017 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005018 return 0;
5019 }
5020 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00005021 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00005022 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005023 return 0;
5024 }
Bill Wendling57344502008-11-18 11:01:33 +00005025 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00005026 // Emit code into the DAG to store the stack guard onto the stack.
5027 MachineFunction &MF = DAG.getMachineFunction();
5028 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005029 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00005030
Gabor Greif0635f352010-06-25 09:38:13 +00005031 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5032 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00005033
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00005034 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00005035 MFI->setStackProtectorIndex(FI);
5036
5037 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5038
5039 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005040 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005041 MachinePointerInfo::getFixedStack(FI),
5042 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005043 setValue(&I, Res);
5044 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005045 return 0;
5046 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005047 case Intrinsic::objectsize: {
5048 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005049 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005050
5051 assert(CI && "Non-constant type in __builtin_object_size?");
5052
Gabor Greif0635f352010-06-25 09:38:13 +00005053 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005054 EVT Ty = Arg.getValueType();
5055
Dan Gohmane368b462010-06-18 14:22:04 +00005056 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005057 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005058 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005059 Res = DAG.getConstant(0, Ty);
5060
5061 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005062 return 0;
5063 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005064 case Intrinsic::var_annotation:
5065 // Discard annotate attributes
5066 return 0;
5067
5068 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005069 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005070
5071 SDValue Ops[6];
5072 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005073 Ops[1] = getValue(I.getArgOperand(0));
5074 Ops[2] = getValue(I.getArgOperand(1));
5075 Ops[3] = getValue(I.getArgOperand(2));
5076 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005077 Ops[5] = DAG.getSrcValue(F);
5078
Duncan Sands4a544a72011-09-06 13:37:06 +00005079 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005080
Duncan Sands4a544a72011-09-06 13:37:06 +00005081 DAG.setRoot(Res);
5082 return 0;
5083 }
5084 case Intrinsic::adjust_trampoline: {
5085 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5086 TLI.getPointerTy(),
5087 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005088 return 0;
5089 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005090 case Intrinsic::gcroot:
5091 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005092 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005093 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5096 GFI->addStackRoot(FI->getIndex(), TypeMap);
5097 }
5098 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005099 case Intrinsic::gcread:
5100 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005101 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005102 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005103 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005104 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005105
5106 case Intrinsic::expect: {
5107 // Just replace __builtin_expect(exp, c) with EXP.
5108 setValue(&I, getValue(I.getArgOperand(0)));
5109 return 0;
5110 }
5111
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005112 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005113 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005114 if (TrapFuncName.empty()) {
5115 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5116 return 0;
5117 }
5118 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005119 TargetLowering::
5120 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005121 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005122 /*isTailCall=*/false,
5123 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005124 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5125 Args, DAG, getCurDebugLoc());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005126 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005127 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005128 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005129 }
Dan Gohmana6063c62012-05-14 18:58:10 +00005130 case Intrinsic::debugtrap: {
5131 DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, dl,MVT::Other, getRoot()));
Dan Gohmand4347e12012-05-11 00:19:32 +00005132 return 0;
5133 }
Bill Wendlingef375462008-11-21 02:38:44 +00005134 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005135 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005136 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005137 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005138 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005139 case Intrinsic::smul_with_overflow: {
5140 ISD::NodeType Op;
5141 switch (Intrinsic) {
5142 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5143 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5144 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5145 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5146 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5147 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5148 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5149 }
5150 SDValue Op1 = getValue(I.getArgOperand(0));
5151 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005152
Craig Topperc42e6402012-04-11 04:34:11 +00005153 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
5154 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
5155 return 0;
5156 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005157 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005158 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005159 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005160 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005161 Ops[1] = getValue(I.getArgOperand(0));
5162 Ops[2] = getValue(I.getArgOperand(1));
5163 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005164 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005165 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5166 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005167 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005168 EVT::getIntegerVT(*Context, 8),
5169 MachinePointerInfo(I.getArgOperand(0)),
5170 0, /* align */
5171 false, /* volatile */
5172 rw==0, /* read */
5173 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174 return 0;
5175 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005176
5177 case Intrinsic::invariant_start:
5178 case Intrinsic::lifetime_start:
5179 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005180 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005181 return 0;
5182 case Intrinsic::invariant_end:
5183 case Intrinsic::lifetime_end:
5184 // Discard region information.
5185 return 0;
Nuno Lopes85b40892012-06-28 22:30:12 +00005186 case Intrinsic::donothing:
5187 // ignore
5188 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005189 }
5190}
5191
Dan Gohman46510a72010-04-15 01:51:59 +00005192void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005193 bool isTailCall,
5194 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005195 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5196 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5197 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005198 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005199 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005200
5201 TargetLowering::ArgListTy Args;
5202 TargetLowering::ArgListEntry Entry;
5203 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005204
5205 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005206 SmallVector<ISD::OutputArg, 4> Outs;
Dan Gohman84023e02010-07-10 09:00:22 +00005207 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005208 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005209
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005210 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005211 DAG.getMachineFunction(),
5212 FTy->isVarArg(), Outs,
5213 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005214
5215 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005216 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005217
5218 if (!CanLowerReturn) {
5219 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5220 FTy->getReturnType());
5221 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5222 FTy->getReturnType());
5223 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005224 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005225 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005226
Chris Lattnerecf42c42010-09-21 16:36:31 +00005227 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005228 Entry.Node = DemoteStackSlot;
5229 Entry.Ty = StackSlotPtrType;
5230 Entry.isSExt = false;
5231 Entry.isZExt = false;
5232 Entry.isInReg = false;
5233 Entry.isSRet = true;
5234 Entry.isNest = false;
5235 Entry.isByVal = false;
5236 Entry.Alignment = Align;
5237 Args.push_back(Entry);
5238 RetTy = Type::getVoidTy(FTy->getContext());
5239 }
5240
Dan Gohman46510a72010-04-15 01:51:59 +00005241 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005242 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005243 const Value *V = *i;
5244
5245 // Skip empty types
5246 if (V->getType()->isEmptyTy())
5247 continue;
5248
5249 SDValue ArgNode = getValue(V);
5250 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005251
5252 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005253 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5254 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5255 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5256 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5257 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5258 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005259 Entry.Alignment = CS.getParamAlignment(attrInd);
5260 Args.push_back(Entry);
5261 }
5262
Chris Lattner512063d2010-04-05 06:19:28 +00005263 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005264 // Insert a label before the invoke call to mark the try range. This can be
5265 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005266 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005267
Jim Grosbachca752c92010-01-28 01:45:32 +00005268 // For SjLj, keep track of which landing pads go with which invokes
5269 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005270 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005271 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005272 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005273 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005274
Jim Grosbachca752c92010-01-28 01:45:32 +00005275 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005276 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005277 }
5278
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005279 // Both PendingLoads and PendingExports must be flushed here;
5280 // this call might not return.
5281 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005282 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005283 }
5284
Dan Gohman98ca4f22009-08-05 01:29:28 +00005285 // Check if target-independent constraints permit a tail call here.
5286 // Target-dependent constraints are checked within TLI.LowerCallTo.
5287 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005288 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005289 isTailCall = false;
5290
Dan Gohmanbadcda42010-08-28 00:51:03 +00005291 // If there's a possibility that fast-isel has already selected some amount
5292 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005293 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005294 isTailCall = false;
5295
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005296 TargetLowering::
5297 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
5298 getCurDebugLoc(), CS);
5299 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005300 assert((isTailCall || Result.second.getNode()) &&
5301 "Non-null chain expected with non-tail call!");
5302 assert((Result.second.getNode() || !Result.first.getNode()) &&
5303 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005304 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005305 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005306 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005307 // The instruction result is the result of loading from the
5308 // hidden sret parameter.
5309 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005310 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005311
5312 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5313 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5314 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005315
5316 SmallVector<EVT, 4> RetTys;
5317 SmallVector<uint64_t, 4> Offsets;
5318 RetTy = FTy->getReturnType();
5319 ComputeValueVTs(TLI, RetTy, RetTys, &Offsets);
5320
5321 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005322 SmallVector<SDValue, 4> Values(NumValues);
5323 SmallVector<SDValue, 4> Chains(NumValues);
5324
5325 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005326 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5327 DemoteStackSlot,
5328 DAG.getConstant(Offsets[i], PtrVT));
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005329 SDValue L = DAG.getLoad(RetTys[i], getCurDebugLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005330 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005331 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005332 Values[i] = L;
5333 Chains[i] = L.getValue(1);
5334 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005335
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005336 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5337 MVT::Other, &Chains[0], NumValues);
5338 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005339
Bill Wendling4533cac2010-01-28 21:51:40 +00005340 setValue(CS.getInstruction(),
5341 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5342 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005343 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005344 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005345
Evan Chengc249e482011-04-01 19:57:01 +00005346 // Assign order to nodes here. If the call does not produce a result, it won't
5347 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005348 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005349 // As a special case, a null chain means that a tail call has been emitted and
5350 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005351 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005352 ++SDNodeOrder;
5353 AssignOrderingToNode(DAG.getRoot().getNode());
5354 } else {
5355 DAG.setRoot(Result.second);
5356 ++SDNodeOrder;
5357 AssignOrderingToNode(Result.second.getNode());
5358 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005359
Chris Lattner512063d2010-04-05 06:19:28 +00005360 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005361 // Insert a label at the end of the invoke call to mark the try range. This
5362 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005363 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005364 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365
5366 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005367 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005368 }
5369}
5370
Chris Lattner8047d9a2009-12-24 00:37:38 +00005371/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5372/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005373static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5374 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005375 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005376 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005377 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005378 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005379 if (C->isNullValue())
5380 continue;
5381 // Unknown instruction.
5382 return false;
5383 }
5384 return true;
5385}
5386
Dan Gohman46510a72010-04-15 01:51:59 +00005387static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005388 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005389 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005390
Chris Lattner8047d9a2009-12-24 00:37:38 +00005391 // Check to see if this load can be trivially constant folded, e.g. if the
5392 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005393 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005394 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005395 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005396 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005397
Dan Gohman46510a72010-04-15 01:51:59 +00005398 if (const Constant *LoadCst =
5399 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5400 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005401 return Builder.getValue(LoadCst);
5402 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005403
Chris Lattner8047d9a2009-12-24 00:37:38 +00005404 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5405 // still constant memory, the input chain can be the entry node.
5406 SDValue Root;
5407 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005408
Chris Lattner8047d9a2009-12-24 00:37:38 +00005409 // Do not serialize (non-volatile) loads of constant memory with anything.
5410 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5411 Root = Builder.DAG.getEntryNode();
5412 ConstantMemory = true;
5413 } else {
5414 // Do not serialize non-volatile loads against each other.
5415 Root = Builder.DAG.getRoot();
5416 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005417
Chris Lattner8047d9a2009-12-24 00:37:38 +00005418 SDValue Ptr = Builder.getValue(PtrVal);
5419 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005420 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005421 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005422 false /*nontemporal*/,
5423 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005424
Chris Lattner8047d9a2009-12-24 00:37:38 +00005425 if (!ConstantMemory)
5426 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5427 return LoadVal;
5428}
5429
5430
5431/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5432/// If so, return true and lower it, otherwise return false and it will be
5433/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005434bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005435 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005436 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005437 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005438
Gabor Greif0635f352010-06-25 09:38:13 +00005439 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005440 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005441 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005442 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005443 return false;
5444
Gabor Greif0635f352010-06-25 09:38:13 +00005445 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005446
Chris Lattner8047d9a2009-12-24 00:37:38 +00005447 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5448 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005449 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5450 bool ActuallyDoIt = true;
5451 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005452 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005453 switch (Size->getZExtValue()) {
5454 default:
5455 LoadVT = MVT::Other;
5456 LoadTy = 0;
5457 ActuallyDoIt = false;
5458 break;
5459 case 2:
5460 LoadVT = MVT::i16;
5461 LoadTy = Type::getInt16Ty(Size->getContext());
5462 break;
5463 case 4:
5464 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005465 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005466 break;
5467 case 8:
5468 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005469 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005470 break;
5471 /*
5472 case 16:
5473 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005474 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005475 LoadTy = VectorType::get(LoadTy, 4);
5476 break;
5477 */
5478 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005479
Chris Lattner04b091a2009-12-24 01:07:17 +00005480 // This turns into unaligned loads. We only do this if the target natively
5481 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5482 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005483
Chris Lattner04b091a2009-12-24 01:07:17 +00005484 // Require that we can find a legal MVT, and only do this if the target
5485 // supports unaligned loads of that type. Expanding into byte loads would
5486 // bloat the code.
5487 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5488 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5489 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5490 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5491 ActuallyDoIt = false;
5492 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005493
Chris Lattner04b091a2009-12-24 01:07:17 +00005494 if (ActuallyDoIt) {
5495 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5496 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005497
Chris Lattner04b091a2009-12-24 01:07:17 +00005498 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5499 ISD::SETNE);
5500 EVT CallVT = TLI.getValueType(I.getType(), true);
5501 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5502 return true;
5503 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005504 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005505
5506
Chris Lattner8047d9a2009-12-24 00:37:38 +00005507 return false;
5508}
5509
5510
Dan Gohman46510a72010-04-15 01:51:59 +00005511void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005512 // Handle inline assembly differently.
5513 if (isa<InlineAsm>(I.getCalledValue())) {
5514 visitInlineAsm(&I);
5515 return;
5516 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005517
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005518 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005519 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005521 const char *RenameFn = 0;
5522 if (Function *F = I.getCalledFunction()) {
5523 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005524 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005525 if (unsigned IID = II->getIntrinsicID(F)) {
5526 RenameFn = visitIntrinsicCall(I, IID);
5527 if (!RenameFn)
5528 return;
5529 }
5530 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 if (unsigned IID = F->getIntrinsicID()) {
5532 RenameFn = visitIntrinsicCall(I, IID);
5533 if (!RenameFn)
5534 return;
5535 }
5536 }
5537
5538 // Check for well-known libc/libm calls. If the function is internal, it
5539 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005540 if (!F->hasLocalLinkage() && F->hasName()) {
5541 StringRef Name = F->getName();
Owen Anderson243eb9e2011-12-08 22:15:21 +00005542 if ((LibInfo->has(LibFunc::copysign) && Name == "copysign") ||
5543 (LibInfo->has(LibFunc::copysignf) && Name == "copysignf") ||
5544 (LibInfo->has(LibFunc::copysignl) && Name == "copysignl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005545 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005546 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5547 I.getType() == I.getArgOperand(0)->getType() &&
5548 I.getType() == I.getArgOperand(1)->getType()) {
5549 SDValue LHS = getValue(I.getArgOperand(0));
5550 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005551 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5552 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005553 return;
5554 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005555 } else if ((LibInfo->has(LibFunc::fabs) && Name == "fabs") ||
5556 (LibInfo->has(LibFunc::fabsf) && Name == "fabsf") ||
5557 (LibInfo->has(LibFunc::fabsl) && Name == "fabsl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005558 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005559 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5560 I.getType() == I.getArgOperand(0)->getType()) {
5561 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005562 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5563 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005564 return;
5565 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005566 } else if ((LibInfo->has(LibFunc::sin) && Name == "sin") ||
5567 (LibInfo->has(LibFunc::sinf) && Name == "sinf") ||
5568 (LibInfo->has(LibFunc::sinl) && Name == "sinl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005569 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005570 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5571 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005572 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005573 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005574 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5575 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005576 return;
5577 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005578 } else if ((LibInfo->has(LibFunc::cos) && Name == "cos") ||
5579 (LibInfo->has(LibFunc::cosf) && Name == "cosf") ||
5580 (LibInfo->has(LibFunc::cosl) && Name == "cosl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005581 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005582 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5583 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005584 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005585 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005586 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5587 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005588 return;
5589 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005590 } else if ((LibInfo->has(LibFunc::sqrt) && Name == "sqrt") ||
5591 (LibInfo->has(LibFunc::sqrtf) && Name == "sqrtf") ||
5592 (LibInfo->has(LibFunc::sqrtl) && Name == "sqrtl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005593 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005594 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5595 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005596 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005597 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005598 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5599 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005600 return;
5601 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005602 } else if ((LibInfo->has(LibFunc::floor) && Name == "floor") ||
5603 (LibInfo->has(LibFunc::floorf) && Name == "floorf") ||
5604 (LibInfo->has(LibFunc::floorl) && Name == "floorl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005605 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5606 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5607 I.getType() == I.getArgOperand(0)->getType()) {
5608 SDValue Tmp = getValue(I.getArgOperand(0));
5609 setValue(&I, DAG.getNode(ISD::FFLOOR, getCurDebugLoc(),
5610 Tmp.getValueType(), Tmp));
5611 return;
5612 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005613 } else if ((LibInfo->has(LibFunc::nearbyint) && Name == "nearbyint") ||
5614 (LibInfo->has(LibFunc::nearbyintf) && Name == "nearbyintf") ||
5615 (LibInfo->has(LibFunc::nearbyintl) && Name == "nearbyintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005616 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5617 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5618 I.getType() == I.getArgOperand(0)->getType()) {
5619 SDValue Tmp = getValue(I.getArgOperand(0));
5620 setValue(&I, DAG.getNode(ISD::FNEARBYINT, getCurDebugLoc(),
5621 Tmp.getValueType(), Tmp));
5622 return;
5623 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005624 } else if ((LibInfo->has(LibFunc::ceil) && Name == "ceil") ||
5625 (LibInfo->has(LibFunc::ceilf) && Name == "ceilf") ||
5626 (LibInfo->has(LibFunc::ceill) && Name == "ceill")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005627 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5628 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5629 I.getType() == I.getArgOperand(0)->getType()) {
5630 SDValue Tmp = getValue(I.getArgOperand(0));
5631 setValue(&I, DAG.getNode(ISD::FCEIL, getCurDebugLoc(),
5632 Tmp.getValueType(), Tmp));
5633 return;
5634 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005635 } else if ((LibInfo->has(LibFunc::rint) && Name == "rint") ||
5636 (LibInfo->has(LibFunc::rintf) && Name == "rintf") ||
5637 (LibInfo->has(LibFunc::rintl) && Name == "rintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005638 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5639 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5640 I.getType() == I.getArgOperand(0)->getType()) {
5641 SDValue Tmp = getValue(I.getArgOperand(0));
5642 setValue(&I, DAG.getNode(ISD::FRINT, getCurDebugLoc(),
5643 Tmp.getValueType(), Tmp));
5644 return;
5645 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005646 } else if ((LibInfo->has(LibFunc::trunc) && Name == "trunc") ||
5647 (LibInfo->has(LibFunc::truncf) && Name == "truncf") ||
5648 (LibInfo->has(LibFunc::truncl) && Name == "truncl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005649 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5650 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5651 I.getType() == I.getArgOperand(0)->getType()) {
5652 SDValue Tmp = getValue(I.getArgOperand(0));
5653 setValue(&I, DAG.getNode(ISD::FTRUNC, getCurDebugLoc(),
5654 Tmp.getValueType(), Tmp));
5655 return;
5656 }
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005657 } else if ((LibInfo->has(LibFunc::log2) && Name == "log2") ||
5658 (LibInfo->has(LibFunc::log2f) && Name == "log2f") ||
5659 (LibInfo->has(LibFunc::log2l) && Name == "log2l")) {
5660 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5661 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
James Molloy39101602012-03-01 14:32:18 +00005662 I.getType() == I.getArgOperand(0)->getType() &&
5663 I.onlyReadsMemory()) {
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005664 SDValue Tmp = getValue(I.getArgOperand(0));
5665 setValue(&I, DAG.getNode(ISD::FLOG2, getCurDebugLoc(),
5666 Tmp.getValueType(), Tmp));
5667 return;
5668 }
5669 } else if ((LibInfo->has(LibFunc::exp2) && Name == "exp2") ||
5670 (LibInfo->has(LibFunc::exp2f) && Name == "exp2f") ||
5671 (LibInfo->has(LibFunc::exp2l) && Name == "exp2l")) {
5672 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5673 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
James Molloy39101602012-03-01 14:32:18 +00005674 I.getType() == I.getArgOperand(0)->getType() &&
5675 I.onlyReadsMemory()) {
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005676 SDValue Tmp = getValue(I.getArgOperand(0));
5677 setValue(&I, DAG.getNode(ISD::FEXP2, getCurDebugLoc(),
5678 Tmp.getValueType(), Tmp));
5679 return;
5680 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005681 } else if (Name == "memcmp") {
5682 if (visitMemCmpCall(I))
5683 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684 }
5685 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005687
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005688 SDValue Callee;
5689 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005690 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005691 else
Bill Wendling056292f2008-09-16 21:48:12 +00005692 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693
Bill Wendling0d580132009-12-23 01:28:19 +00005694 // Check if we can potentially perform a tail call. More detailed checking is
5695 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005696 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697}
5698
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005699namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005700
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005701/// AsmOperandInfo - This contains information for each constraint that we are
5702/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005703class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005704public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005705 /// CallOperand - If this is the result output operand or a clobber
5706 /// this is null, otherwise it is the incoming operand to the CallInst.
5707 /// This gets modified as the asm is processed.
5708 SDValue CallOperand;
5709
5710 /// AssignedRegs - If this is a register or register class operand, this
5711 /// contains the set of register corresponding to the operand.
5712 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005713
John Thompsoneac6e1d2010-09-13 18:15:37 +00005714 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005715 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5716 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005717
Owen Andersone50ed302009-08-10 22:56:29 +00005718 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005719 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005721 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005722 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005723 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005725
Chris Lattner81249c92008-10-17 17:05:25 +00005726 if (isa<BasicBlock>(CallOperandVal))
5727 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005728
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005729 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005730
Eric Christophercef81b72011-05-09 20:04:43 +00005731 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005732 // If this is an indirect operand, the operand is a pointer to the
5733 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005734 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005735 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005736 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005737 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005738 OpTy = PtrTy->getElementType();
5739 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005740
Eric Christophercef81b72011-05-09 20:04:43 +00005741 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005742 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005743 if (STy->getNumElements() == 1)
5744 OpTy = STy->getElementType(0);
5745
Chris Lattner81249c92008-10-17 17:05:25 +00005746 // If OpTy is not a single value, it may be a struct/union that we
5747 // can tile with integers.
5748 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5749 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5750 switch (BitSize) {
5751 default: break;
5752 case 1:
5753 case 8:
5754 case 16:
5755 case 32:
5756 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005757 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005758 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005759 break;
5760 }
5761 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005762
Chris Lattner81249c92008-10-17 17:05:25 +00005763 return TLI.getValueType(OpTy, true);
5764 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005765};
Dan Gohman462f6b52010-05-29 17:53:24 +00005766
John Thompson44ab89e2010-10-29 17:29:13 +00005767typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5768
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005769} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005770
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005771/// GetRegistersForValue - Assign registers (virtual or physical) for the
5772/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005773/// register allocator to handle the assignment process. However, if the asm
5774/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005775/// allocation. This produces generally horrible, but correct, code.
5776///
5777/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005779static void GetRegistersForValue(SelectionDAG &DAG,
5780 const TargetLowering &TLI,
5781 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005782 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005783 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005784
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785 MachineFunction &MF = DAG.getMachineFunction();
5786 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005787
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 // If this is a constraint for a single physreg, or a constraint for a
5789 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005790 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005791 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5792 OpInfo.ConstraintVT);
5793
5794 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005796 // If this is a FP input in an integer register (or visa versa) insert a bit
5797 // cast of the input value. More generally, handle any case where the input
5798 // value disagrees with the register class we plan to stick this in.
5799 if (OpInfo.Type == InlineAsm::isInput &&
5800 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005801 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005802 // types are identical size, use a bitcast to convert (e.g. two differing
5803 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005804 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005805 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005806 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005807 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005808 OpInfo.ConstraintVT = RegVT;
5809 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5810 // If the input is a FP value and we want it in FP registers, do a
5811 // bitcast to the corresponding integer type. This turns an f64 value
5812 // into i64, which can be passed with two i32 values on a 32-bit
5813 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005814 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005815 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005816 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005817 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005818 OpInfo.ConstraintVT = RegVT;
5819 }
5820 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005821
Owen Anderson23b9b192009-08-12 00:36:31 +00005822 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005823 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005824
Owen Andersone50ed302009-08-10 22:56:29 +00005825 EVT RegVT;
5826 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005827
5828 // If this is a constraint for a specific physical register, like {r17},
5829 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005830 if (unsigned AssignedReg = PhysReg.first) {
5831 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005832 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005833 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005835 // Get the actual register value type. This is important, because the user
5836 // may have asked for (e.g.) the AX register in i32 type. We need to
5837 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005838 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005839
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005841 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005842
5843 // If this is an expanded reference, add the rest of the regs to Regs.
5844 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005845 TargetRegisterClass::iterator I = RC->begin();
5846 for (; *I != AssignedReg; ++I)
5847 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 // Already added the first reg.
5850 --NumRegs; ++I;
5851 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005852 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005853 Regs.push_back(*I);
5854 }
5855 }
Bill Wendling651ad132009-12-22 01:25:10 +00005856
Dan Gohman7451d3e2010-05-29 17:03:36 +00005857 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005858 return;
5859 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861 // Otherwise, if this was a reference to an LLVM register class, create vregs
5862 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005863 if (const TargetRegisterClass *RC = PhysReg.second) {
5864 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005865 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005866 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005867
Evan Chengfb112882009-03-23 08:01:15 +00005868 // Create the appropriate number of virtual registers.
5869 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5870 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005871 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005872
Dan Gohman7451d3e2010-05-29 17:03:36 +00005873 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005874 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 // Otherwise, we couldn't allocate enough registers for this.
5878}
5879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880/// visitInlineAsm - Handle a call to an InlineAsm object.
5881///
Dan Gohman46510a72010-04-15 01:51:59 +00005882void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5883 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005884
5885 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005886 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005887
Evan Chengce1cdac2011-05-06 20:52:23 +00005888 TargetLowering::AsmOperandInfoVector
5889 TargetConstraints = TLI.ParseConstraints(CS);
5890
John Thompsoneac6e1d2010-09-13 18:15:37 +00005891 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005892
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005893 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5894 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005895 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5896 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005897 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005898
Owen Anderson825b72b2009-08-11 20:47:22 +00005899 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005900
5901 // Compute the value type for each operand.
5902 switch (OpInfo.Type) {
5903 case InlineAsm::isOutput:
5904 // Indirect outputs just consume an argument.
5905 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005906 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005907 break;
5908 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005909
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005910 // The return value of the call is this value. As such, there is no
5911 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005912 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005913 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005914 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5915 } else {
5916 assert(ResNo == 0 && "Asm only has one result!");
5917 OpVT = TLI.getValueType(CS.getType());
5918 }
5919 ++ResNo;
5920 break;
5921 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005922 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005923 break;
5924 case InlineAsm::isClobber:
5925 // Nothing to do.
5926 break;
5927 }
5928
5929 // If this is an input or an indirect output, process the call argument.
5930 // BasicBlocks are labels, currently appearing only in asm's.
5931 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005932 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005933 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005934 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005935 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005936 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005937
Owen Anderson1d0be152009-08-13 21:58:54 +00005938 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005939 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005940
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005941 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005942
John Thompsoneac6e1d2010-09-13 18:15:37 +00005943 // Indirect operand accesses access memory.
5944 if (OpInfo.isIndirect)
5945 hasMemory = true;
5946 else {
5947 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005948 TargetLowering::ConstraintType
5949 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005950 if (CType == TargetLowering::C_Memory) {
5951 hasMemory = true;
5952 break;
5953 }
5954 }
5955 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005956 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005957
John Thompsoneac6e1d2010-09-13 18:15:37 +00005958 SDValue Chain, Flag;
5959
5960 // We won't need to flush pending loads if this asm doesn't touch
5961 // memory and is nonvolatile.
5962 if (hasMemory || IA->hasSideEffects())
5963 Chain = getRoot();
5964 else
5965 Chain = DAG.getRoot();
5966
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005967 // Second pass over the constraints: compute which constraint option to use
5968 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005969 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005970 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005971
John Thompson54584742010-09-24 22:24:05 +00005972 // If this is an output operand with a matching input operand, look up the
5973 // matching input. If their types mismatch, e.g. one is an integer, the
5974 // other is floating point, or their sizes are different, flag it as an
5975 // error.
5976 if (OpInfo.hasMatchingInput()) {
5977 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005978
John Thompson54584742010-09-24 22:24:05 +00005979 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005980 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005981 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5982 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005983 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005984 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5985 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005986 if ((OpInfo.ConstraintVT.isInteger() !=
5987 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005988 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005989 report_fatal_error("Unsupported asm: input constraint"
5990 " with a matching output constraint of"
5991 " incompatible type!");
5992 }
5993 Input.ConstraintVT = OpInfo.ConstraintVT;
5994 }
5995 }
5996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005998 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005999
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006000 // If this is a memory input, and if the operand is not indirect, do what we
6001 // need to to provide an address for the memory input.
6002 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6003 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00006004 assert((OpInfo.isMultipleAlternative ||
6005 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006006 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006007
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006008 // Memory operands really want the address of the value. If we don't have
6009 // an indirect input, put it in the constpool if we can, otherwise spill
6010 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00006011 // TODO: This isn't quite right. We need to handle these according to
6012 // the addressing mode that the constraint wants. Also, this may take
6013 // an additional register for the computation and we don't want that
6014 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00006015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006016 // If the operand is a float, integer, or vector constant, spill to a
6017 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00006018 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006019 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00006020 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006021 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
6022 TLI.getPointerTy());
6023 } else {
6024 // Otherwise, create a stack slot and emit a store to it before the
6025 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006026 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00006027 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006028 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
6029 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006030 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006032 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006033 OpInfo.CallOperand, StackSlot,
6034 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006035 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006036 OpInfo.CallOperand = StackSlot;
6037 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006039 // There is no longer a Value* corresponding to this operand.
6040 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 // It is now an indirect operand.
6043 OpInfo.isIndirect = true;
6044 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 // If this constraint is for a specific register, allocate it before
6047 // anything else.
6048 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006049 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006050 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006052 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006053 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006054 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6055 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006057 // C_Register operands have already been allocated, Other/Memory don't need
6058 // to be.
6059 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006060 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006061 }
6062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6064 std::vector<SDValue> AsmNodeOperands;
6065 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6066 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006067 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6068 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006069
Chris Lattnerdecc2672010-04-07 05:20:54 +00006070 // If we have a !srcloc metadata node associated with it, we want to attach
6071 // this to the ultimately generated inline asm machineinstr. To do this, we
6072 // pass in the third operand as this (potentially null) inline asm MDNode.
6073 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6074 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006075
Evan Chengc36b7062011-01-07 23:50:32 +00006076 // Remember the HasSideEffect and AlignStack bits as operand 3.
6077 unsigned ExtraInfo = 0;
6078 if (IA->hasSideEffects())
6079 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6080 if (IA->isAlignStack())
6081 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6082 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6083 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006084
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006085 // Loop over all of the inputs, copying the operand values into the
6086 // appropriate registers and processing the output regs.
6087 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006089 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6090 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006092 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6093 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6094
6095 switch (OpInfo.Type) {
6096 case InlineAsm::isOutput: {
6097 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6098 OpInfo.ConstraintType != TargetLowering::C_Register) {
6099 // Memory output, or 'other' output (e.g. 'X' constraint).
6100 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6101
6102 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006103 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6104 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006105 TLI.getPointerTy()));
6106 AsmNodeOperands.push_back(OpInfo.CallOperand);
6107 break;
6108 }
6109
6110 // Otherwise, this is a register or register class output.
6111
6112 // Copy the output from the appropriate register. Find a register that
6113 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006114 if (OpInfo.AssignedRegs.Regs.empty()) {
6115 LLVMContext &Ctx = *DAG.getContext();
6116 Ctx.emitError(CS.getInstruction(),
6117 "couldn't allocate output register for constraint '" +
6118 Twine(OpInfo.ConstraintCode) + "'");
6119 break;
6120 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006121
6122 // If this is an indirect operand, store through the pointer after the
6123 // asm.
6124 if (OpInfo.isIndirect) {
6125 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6126 OpInfo.CallOperandVal));
6127 } else {
6128 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006129 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130 // Concatenate this output onto the outputs list.
6131 RetValRegs.append(OpInfo.AssignedRegs);
6132 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006134 // Add information to the INLINEASM node to know that this register is
6135 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006136 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006137 InlineAsm::Kind_RegDefEarlyClobber :
6138 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006139 false,
6140 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006141 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006142 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 break;
6144 }
6145 case InlineAsm::isInput: {
6146 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006147
Chris Lattner6bdcda32008-10-17 16:47:46 +00006148 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006149 // If this is required to match an output register we have already set,
6150 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006151 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006152
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006153 // Scan until we find the definition we already emitted of this operand.
6154 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006155 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006156 for (; OperandNo; --OperandNo) {
6157 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006158 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006159 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006160 assert((InlineAsm::isRegDefKind(OpFlag) ||
6161 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6162 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006163 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006164 }
6165
Evan Cheng697cbbf2009-03-20 18:03:34 +00006166 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006167 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006168 if (InlineAsm::isRegDefKind(OpFlag) ||
6169 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006170 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006171 if (OpInfo.isIndirect) {
6172 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006173 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006174 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6175 " don't know how to handle tied "
6176 "indirect register inputs");
6177 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006179 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006180 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006181 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006182 MatchedRegs.RegVTs.push_back(RegVT);
6183 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006184 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006185 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006186 MatchedRegs.Regs.push_back
6187 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006188
6189 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006190 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006191 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006192 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006193 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006194 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006195 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006196 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006197
Chris Lattnerdecc2672010-04-07 05:20:54 +00006198 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6199 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6200 "Unexpected number of operands");
6201 // Add information to the INLINEASM node to know about this input.
6202 // See InlineAsm.h isUseOperandTiedToDef.
6203 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6204 OpInfo.getMatchedOperand());
6205 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6206 TLI.getPointerTy()));
6207 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6208 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006210
Dale Johannesenb5611a62010-07-13 20:17:05 +00006211 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006212 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6213 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006214 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006215
Dale Johannesenb5611a62010-07-13 20:17:05 +00006216 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006217 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006218 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006219 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006220 if (Ops.empty()) {
6221 LLVMContext &Ctx = *DAG.getContext();
6222 Ctx.emitError(CS.getInstruction(),
6223 "invalid operand for inline asm constraint '" +
6224 Twine(OpInfo.ConstraintCode) + "'");
6225 break;
6226 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006227
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006228 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006229 unsigned ResOpType =
6230 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006231 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006232 TLI.getPointerTy()));
6233 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6234 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006235 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006236
Chris Lattnerdecc2672010-04-07 05:20:54 +00006237 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006238 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6239 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6240 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006242 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006243 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006244 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006245 TLI.getPointerTy()));
6246 AsmNodeOperands.push_back(InOperandVal);
6247 break;
6248 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006250 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6251 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6252 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006253
6254 // TODO: Support this.
6255 if (OpInfo.isIndirect) {
6256 LLVMContext &Ctx = *DAG.getContext();
6257 Ctx.emitError(CS.getInstruction(),
6258 "Don't know how to handle indirect register inputs yet "
6259 "for constraint '" + Twine(OpInfo.ConstraintCode) + "'");
6260 break;
6261 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006262
6263 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006264 if (OpInfo.AssignedRegs.Regs.empty()) {
6265 LLVMContext &Ctx = *DAG.getContext();
6266 Ctx.emitError(CS.getInstruction(),
6267 "couldn't allocate input reg for constraint '" +
6268 Twine(OpInfo.ConstraintCode) + "'");
6269 break;
6270 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006271
Dale Johannesen66978ee2009-01-31 02:22:37 +00006272 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006273 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006274
Chris Lattnerdecc2672010-04-07 05:20:54 +00006275 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006276 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006277 break;
6278 }
6279 case InlineAsm::isClobber: {
6280 // Add the clobbered value to the operand list, so that the register
6281 // allocator is aware that the physreg got clobbered.
6282 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006283 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006284 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006285 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006286 break;
6287 }
6288 }
6289 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006290
Chris Lattnerdecc2672010-04-07 05:20:54 +00006291 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006292 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006293 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006294
Dale Johannesen66978ee2009-01-31 02:22:37 +00006295 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006296 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006297 &AsmNodeOperands[0], AsmNodeOperands.size());
6298 Flag = Chain.getValue(1);
6299
6300 // If this asm returns a register value, copy the result from that register
6301 // and set it as the value of the call.
6302 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006303 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006304 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006305
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006306 // FIXME: Why don't we do this for inline asms with MRVs?
6307 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006308 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006309
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006310 // If any of the results of the inline asm is a vector, it may have the
6311 // wrong width/num elts. This can happen for register classes that can
6312 // contain multiple different value types. The preg or vreg allocated may
6313 // not have the same VT as was expected. Convert it to the right type
6314 // with bit_convert.
6315 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006316 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006317 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006318
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006319 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006320 ResultType.isInteger() && Val.getValueType().isInteger()) {
6321 // If a result value was tied to an input value, the computed result may
6322 // have a wider width than the expected result. Extract the relevant
6323 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006324 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006325 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006326
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006327 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006328 }
Dan Gohman95915732008-10-18 01:03:45 +00006329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006330 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006331 // Don't need to use this as a chain in this case.
6332 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6333 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006334 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006335
Dan Gohman46510a72010-04-15 01:51:59 +00006336 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006338 // Process indirect outputs, first output all of the flagged copies out of
6339 // physregs.
6340 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6341 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006342 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006343 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006344 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006345 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6346 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006347
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006348 // Emit the non-flagged stores from the physregs.
6349 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006350 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6351 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6352 StoresToEmit[i].first,
6353 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006354 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006355 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006356 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006357 }
6358
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006359 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006360 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006361 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006363 DAG.setRoot(Chain);
6364}
6365
Dan Gohman46510a72010-04-15 01:51:59 +00006366void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006367 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6368 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006369 getValue(I.getArgOperand(0)),
6370 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006371}
6372
Dan Gohman46510a72010-04-15 01:51:59 +00006373void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006374 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006375 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6376 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006377 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006378 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006379 setValue(&I, V);
6380 DAG.setRoot(V.getValue(1));
6381}
6382
Dan Gohman46510a72010-04-15 01:51:59 +00006383void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006384 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6385 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006386 getValue(I.getArgOperand(0)),
6387 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006388}
6389
Dan Gohman46510a72010-04-15 01:51:59 +00006390void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006391 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6392 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006393 getValue(I.getArgOperand(0)),
6394 getValue(I.getArgOperand(1)),
6395 DAG.getSrcValue(I.getArgOperand(0)),
6396 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006397}
6398
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006399/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006400/// implementation, which just calls LowerCall.
6401/// FIXME: When all targets are
6402/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006403std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006404TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006406 CLI.Outs.clear();
6407 CLI.OutVals.clear();
6408 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006410 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006411 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6412 for (unsigned Value = 0, NumValues = ValueVTs.size();
6413 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006414 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006415 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006416 SDValue Op = SDValue(Args[i].Node.getNode(),
6417 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006418 ISD::ArgFlagsTy Flags;
6419 unsigned OriginalAlignment =
6420 getTargetData()->getABITypeAlignment(ArgTy);
6421
6422 if (Args[i].isZExt)
6423 Flags.setZExt();
6424 if (Args[i].isSExt)
6425 Flags.setSExt();
6426 if (Args[i].isInReg)
6427 Flags.setInReg();
6428 if (Args[i].isSRet)
6429 Flags.setSRet();
6430 if (Args[i].isByVal) {
6431 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006432 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6433 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006434 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006435 // For ByVal, alignment should come from FE. BE will guess if this
6436 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006437 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006438 if (Args[i].Alignment)
6439 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006440 else
6441 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006442 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006443 }
6444 if (Args[i].isNest)
6445 Flags.setNest();
6446 Flags.setOrigAlign(OriginalAlignment);
6447
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006448 EVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
6449 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006450 SmallVector<SDValue, 4> Parts(NumParts);
6451 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6452
6453 if (Args[i].isSExt)
6454 ExtendKind = ISD::SIGN_EXTEND;
6455 else if (Args[i].isZExt)
6456 ExtendKind = ISD::ZERO_EXTEND;
6457
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006458 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006459 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006460
Dan Gohman98ca4f22009-08-05 01:29:28 +00006461 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006462 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006463 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006464 i < CLI.NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006465 if (NumParts > 1 && j == 0)
6466 MyFlags.Flags.setSplit();
6467 else if (j != 0)
6468 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006469
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006470 CLI.Outs.push_back(MyFlags);
6471 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006472 }
6473 }
6474 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006475
Dan Gohman98ca4f22009-08-05 01:29:28 +00006476 // Handle the incoming return values from the call.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006477 CLI.Ins.clear();
Owen Andersone50ed302009-08-10 22:56:29 +00006478 SmallVector<EVT, 4> RetTys;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006479 ComputeValueVTs(*this, CLI.RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006480 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006481 EVT VT = RetTys[I];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006482 EVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6483 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006484 for (unsigned i = 0; i != NumRegs; ++i) {
6485 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006486 MyFlags.VT = RegisterVT.getSimpleVT();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006487 MyFlags.Used = CLI.IsReturnValueUsed;
6488 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006489 MyFlags.Flags.setSExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006490 if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006491 MyFlags.Flags.setZExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006492 if (CLI.IsInReg)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006493 MyFlags.Flags.setInReg();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006494 CLI.Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006495 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006496 }
6497
Dan Gohman98ca4f22009-08-05 01:29:28 +00006498 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006499 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006500
6501 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006502 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006503 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006504 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006505 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006506 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006507 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006508
6509 // For a tail call, the return value is merely live-out and there aren't
6510 // any nodes in the DAG representing it. Return a special value to
6511 // indicate that a tail call has been emitted and no more Instructions
6512 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006513 if (CLI.IsTailCall) {
6514 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006515 return std::make_pair(SDValue(), SDValue());
6516 }
6517
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006518 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00006519 assert(InVals[i].getNode() &&
6520 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006521 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006522 "LowerCall emitted a value with the wrong type!");
6523 });
6524
Dan Gohman98ca4f22009-08-05 01:29:28 +00006525 // Collect the legal value parts into potentially illegal values
6526 // that correspond to the original function's return values.
6527 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006528 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006529 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006530 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006531 AssertOp = ISD::AssertZext;
6532 SmallVector<SDValue, 4> ReturnValues;
6533 unsigned CurReg = 0;
6534 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006535 EVT VT = RetTys[I];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006536 EVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6537 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006538
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006539 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006540 NumRegs, RegisterVT, VT,
6541 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006542 CurReg += NumRegs;
6543 }
6544
6545 // For a function returning void, there is no return value. We can't create
6546 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006547 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006548 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006549 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006550
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006551 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
6552 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00006553 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006554 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006555}
6556
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006557void TargetLowering::LowerOperationWrapper(SDNode *N,
6558 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006559 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006560 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006561 if (Res.getNode())
6562 Results.push_back(Res);
6563}
6564
Dan Gohmand858e902010-04-17 15:26:15 +00006565SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006566 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006567}
6568
Dan Gohman46510a72010-04-15 01:51:59 +00006569void
6570SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006571 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006572 assert((Op.getOpcode() != ISD::CopyFromReg ||
6573 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6574 "Copy from a reg to the same reg!");
6575 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6576
Owen Anderson23b9b192009-08-12 00:36:31 +00006577 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006578 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006579 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006580 PendingExports.push_back(Chain);
6581}
6582
6583#include "llvm/CodeGen/SelectionDAGISel.h"
6584
Eli Friedman23d32432011-05-05 16:53:34 +00006585/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6586/// entry block, return true. This includes arguments used by switches, since
6587/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006588static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006589 // With FastISel active, we may be splitting blocks, so force creation
6590 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006591 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006592 return A->use_empty();
6593
6594 const BasicBlock *Entry = A->getParent()->begin();
6595 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6596 UI != E; ++UI) {
6597 const User *U = *UI;
6598 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6599 return false; // Use not in entry block.
6600 }
6601 return true;
6602}
6603
Dan Gohman46510a72010-04-15 01:51:59 +00006604void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006605 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006606 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006607 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006608 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006609 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006610 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006611
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006612 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006613 SmallVector<ISD::OutputArg, 4> Outs;
6614 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6615 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006616
Dan Gohman7451d3e2010-05-29 17:03:36 +00006617 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006618 // Put in an sret pointer parameter before all the other parameters.
6619 SmallVector<EVT, 1> ValueVTs;
6620 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6621
6622 // NOTE: Assuming that a pointer will never break down to more than one VT
6623 // or one register.
6624 ISD::ArgFlagsTy Flags;
6625 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006626 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006627 ISD::InputArg RetArg(Flags, RegisterVT, true);
6628 Ins.push_back(RetArg);
6629 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006630
Dan Gohman98ca4f22009-08-05 01:29:28 +00006631 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006632 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006633 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006634 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006635 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006636 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6637 bool isArgValueUsed = !I->use_empty();
6638 for (unsigned Value = 0, NumValues = ValueVTs.size();
6639 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006640 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006641 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006642 ISD::ArgFlagsTy Flags;
6643 unsigned OriginalAlignment =
6644 TD->getABITypeAlignment(ArgTy);
6645
6646 if (F.paramHasAttr(Idx, Attribute::ZExt))
6647 Flags.setZExt();
6648 if (F.paramHasAttr(Idx, Attribute::SExt))
6649 Flags.setSExt();
6650 if (F.paramHasAttr(Idx, Attribute::InReg))
6651 Flags.setInReg();
6652 if (F.paramHasAttr(Idx, Attribute::StructRet))
6653 Flags.setSRet();
6654 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6655 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006656 PointerType *Ty = cast<PointerType>(I->getType());
6657 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006658 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006659 // For ByVal, alignment should be passed from FE. BE will guess if
6660 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006661 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006662 if (F.getParamAlignment(Idx))
6663 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006664 else
6665 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006666 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006667 }
6668 if (F.paramHasAttr(Idx, Attribute::Nest))
6669 Flags.setNest();
6670 Flags.setOrigAlign(OriginalAlignment);
6671
Owen Anderson23b9b192009-08-12 00:36:31 +00006672 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6673 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006674 for (unsigned i = 0; i != NumRegs; ++i) {
6675 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6676 if (NumRegs > 1 && i == 0)
6677 MyFlags.Flags.setSplit();
6678 // if it isn't first piece, alignment must be 1
6679 else if (i > 0)
6680 MyFlags.Flags.setOrigAlign(1);
6681 Ins.push_back(MyFlags);
6682 }
6683 }
6684 }
6685
6686 // Call the target to set up the argument values.
6687 SmallVector<SDValue, 8> InVals;
6688 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6689 F.isVarArg(), Ins,
6690 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006691
6692 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006693 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006694 "LowerFormalArguments didn't return a valid chain!");
6695 assert(InVals.size() == Ins.size() &&
6696 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006697 DEBUG({
6698 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6699 assert(InVals[i].getNode() &&
6700 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006701 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006702 "LowerFormalArguments emitted a value with the wrong type!");
6703 }
6704 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006705
Dan Gohman5e866062009-08-06 15:37:27 +00006706 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006707 DAG.setRoot(NewRoot);
6708
6709 // Set up the argument values.
6710 unsigned i = 0;
6711 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006712 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006713 // Create a virtual register for the sret pointer, and put in a copy
6714 // from the sret argument into it.
6715 SmallVector<EVT, 1> ValueVTs;
6716 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6717 EVT VT = ValueVTs[0];
6718 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6719 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006720 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006721 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006722
Dan Gohman2048b852009-11-23 18:04:58 +00006723 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006724 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6725 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006726 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006727 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6728 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006729 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006730
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006731 // i indexes lowered arguments. Bump it past the hidden sret argument.
6732 // Idx indexes LLVM arguments. Don't touch it.
6733 ++i;
6734 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006735
Dan Gohman46510a72010-04-15 01:51:59 +00006736 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006737 ++I, ++Idx) {
6738 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006739 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006740 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006741 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006742
6743 // If this argument is unused then remember its value. It is used to generate
6744 // debugging information.
6745 if (I->use_empty() && NumValues)
6746 SDB->setUnusedArgValue(I, InVals[i]);
6747
Eli Friedman23d32432011-05-05 16:53:34 +00006748 for (unsigned Val = 0; Val != NumValues; ++Val) {
6749 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006750 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6751 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006752
6753 if (!I->use_empty()) {
6754 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6755 if (F.paramHasAttr(Idx, Attribute::SExt))
6756 AssertOp = ISD::AssertSext;
6757 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6758 AssertOp = ISD::AssertZext;
6759
Bill Wendling46ada192010-03-02 01:55:18 +00006760 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006761 NumParts, PartVT, VT,
6762 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006763 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006764
Dan Gohman98ca4f22009-08-05 01:29:28 +00006765 i += NumParts;
6766 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006767
Eli Friedman23d32432011-05-05 16:53:34 +00006768 // We don't need to do anything else for unused arguments.
6769 if (ArgValues.empty())
6770 continue;
6771
Devang Patel9aee3352011-09-08 22:59:09 +00006772 // Note down frame index.
6773 if (FrameIndexSDNode *FI =
6774 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6775 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006776
Eli Friedman23d32432011-05-05 16:53:34 +00006777 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6778 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006779
Eli Friedman23d32432011-05-05 16:53:34 +00006780 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006781 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006782 if (LoadSDNode *LNode =
6783 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6784 if (FrameIndexSDNode *FI =
6785 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6786 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6787 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006788
Eli Friedman23d32432011-05-05 16:53:34 +00006789 // If this argument is live outside of the entry block, insert a copy from
6790 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006791 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006792 // If we can, though, try to skip creating an unnecessary vreg.
6793 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006794 // general. It's also subtly incompatible with the hacks FastISel
6795 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006796 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6797 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6798 FuncInfo->ValueMap[I] = Reg;
6799 continue;
6800 }
6801 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006802 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006803 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006804 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006805 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006806 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006807
Dan Gohman98ca4f22009-08-05 01:29:28 +00006808 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006809
6810 // Finally, if the target has anything special to do, allow it to do so.
6811 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006812 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006813}
6814
6815/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6816/// ensure constants are generated when needed. Remember the virtual registers
6817/// that need to be added to the Machine PHI nodes as input. We cannot just
6818/// directly add them, because expansion might result in multiple MBB's for one
6819/// BB. As such, the start of the BB might correspond to a different MBB than
6820/// the end.
6821///
6822void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006823SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006824 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006825
6826 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6827
6828 // Check successor nodes' PHI nodes that expect a constant to be available
6829 // from this block.
6830 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006831 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006832 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006833 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006835 // If this terminator has multiple identical successors (common for
6836 // switches), only handle each succ once.
6837 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006838
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006839 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006840
6841 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6842 // nodes and Machine PHI nodes, but the incoming operands have not been
6843 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006844 for (BasicBlock::const_iterator I = SuccBB->begin();
6845 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006846 // Ignore dead phi's.
6847 if (PN->use_empty()) continue;
6848
Rafael Espindola3fa82832011-05-13 15:18:06 +00006849 // Skip empty types
6850 if (PN->getType()->isEmptyTy())
6851 continue;
6852
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006853 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006854 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006855
Dan Gohman46510a72010-04-15 01:51:59 +00006856 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006857 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006858 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006859 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006860 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006861 }
6862 Reg = RegOut;
6863 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006864 DenseMap<const Value *, unsigned>::iterator I =
6865 FuncInfo.ValueMap.find(PHIOp);
6866 if (I != FuncInfo.ValueMap.end())
6867 Reg = I->second;
6868 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006869 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006870 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006871 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006872 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006873 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006874 }
6875 }
6876
6877 // Remember that this register needs to added to the machine PHI node as
6878 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006879 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006880 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6881 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006882 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006883 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006884 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006885 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006886 Reg += NumRegisters;
6887 }
6888 }
6889 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006890 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006891}