blob: 44f83e19444542f4f707dbe4b393fddbe5957606 [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Misha Brukmanc42077d2004-09-22 21:38:42 +000018include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner76afdc92006-01-30 05:35:57 +000021// Feature predicates.
22//===----------------------------------------------------------------------===//
23
24// HasV9 - This predicate is true when the target processor supports V9
25// instructions. Note that the machine may be running in 32-bit mode.
26def HasV9 : Predicate<"Subtarget.isV9()">;
27
28// HasVIS - This is true when the target processor has VIS extensions.
29def HasVIS : Predicate<"Subtarget.isVIS()">;
30
31// UseDeprecatedInsts - This predicate is true when the target processor is a
32// V8, or when it is V9 but the V8 deprecated instructions are efficient enough
33// to use when appropriate. In either of these cases, the instruction selector
34// will pick deprecated instructions.
35def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">;
36
37//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000038// Instruction Pattern Stuff
39//===----------------------------------------------------------------------===//
40
41def simm13 : PatLeaf<(imm), [{
42 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
43 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
44}]>;
45
Chris Lattnerb71f9f82005-12-17 19:41:43 +000046def LO10 : SDNodeXForm<imm, [{
47 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
48}]>;
49
Chris Lattner57dd3bc2005-12-17 19:37:00 +000050def HI22 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
52 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
53}]>;
54
55def SETHIimm : PatLeaf<(imm), [{
56 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
57}], HI22>;
58
Chris Lattnerbc83fd92005-12-17 20:04:49 +000059// Addressing modes.
60def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
61def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
62
63// Address operands
64def MEMrr : Operand<i32> {
65 let PrintMethod = "printMemOperand";
66 let NumMIOperands = 2;
67 let MIOperandInfo = (ops IntRegs, IntRegs);
68}
69def MEMri : Operand<i32> {
70 let PrintMethod = "printMemOperand";
71 let NumMIOperands = 2;
72 let MIOperandInfo = (ops IntRegs, i32imm);
73}
74
Chris Lattner04dd6732005-12-18 01:46:58 +000075// Branch targets have OtherVT type.
76def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000077def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000078
Chris Lattner4d55aca2005-12-18 01:20:35 +000079def SDTV8cmpfcc :
80SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>;
81def SDTV8brcc :
Chris Lattner04dd6732005-12-18 01:46:58 +000082SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, OtherVT>,
Chris Lattner33084492005-12-18 08:13:54 +000083 SDTCisVT<2, FlagVT>]>;
84def SDTV8selectcc :
85SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
86 SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>;
Chris Lattner3cb71872005-12-23 05:00:16 +000087def SDTV8FTOI :
88SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
89def SDTV8ITOF :
90SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000091
Chris Lattner4bb91022006-01-12 17:05:32 +000092def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTIntBinOp, [SDNPOutFlag]>;
93def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc, [SDNPOutFlag]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000094def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>;
95def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>;
96
Chris Lattnere3572462005-12-18 02:10:39 +000097def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>;
98def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000099
Chris Lattner3cb71872005-12-23 05:00:16 +0000100def V8ftoi : SDNode<"V8ISD::FTOI", SDTV8FTOI>;
101def V8itof : SDNode<"V8ISD::ITOF", SDTV8ITOF>;
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000102
Chris Lattner33084492005-12-18 08:13:54 +0000103def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>;
104def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>;
105
Chris Lattner2db3ff62005-12-18 15:55:15 +0000106// These are target-independent nodes, but have target-specific formats.
107def SDT_V8CallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
108def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_V8CallSeq, [SDNPHasChain]>;
109def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_V8CallSeq, [SDNPHasChain]>;
110
Evan Cheng171049d2005-12-23 22:14:32 +0000111def SDT_V8Call : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Chris Lattner44ea7b12006-01-27 23:30:03 +0000112def call : SDNode<"V8ISD::CALL", SDT_V8Call,
Evan Cheng6da8d992006-01-09 18:28:21 +0000113 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000114
Evan Cheng171049d2005-12-23 22:14:32 +0000115def SDT_V8RetFlag : SDTypeProfile<0, 0, []>;
Evan Cheng6da8d992006-01-09 18:28:21 +0000116def retflag : SDNode<"V8ISD::RET_FLAG", SDT_V8RetFlag,
117 [SDNPHasChain, SDNPOptInFlag]>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000118
Chris Lattner7b0902d2005-12-17 08:26:38 +0000119//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000120// Instructions
121//===----------------------------------------------------------------------===//
122
Chris Lattner275f6452004-02-28 19:37:18 +0000123// Pseudo instructions.
Chris Lattnereee99bd2005-12-18 08:21:00 +0000124class Pseudo<dag ops, string asmstr, list<dag> pattern>
125 : InstV8<ops, asmstr, pattern>;
126
Chris Lattner2db3ff62005-12-18 15:55:15 +0000127def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt),
128 "!ADJCALLSTACKDOWN $amt",
129 [(callseq_start imm:$amt)]>;
130def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt),
131 "!ADJCALLSTACKUP $amt",
132 [(callseq_end imm:$amt)]>;
Chris Lattner20ad53f2005-12-18 23:10:57 +0000133def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst),
134 "!IMPLICIT_DEF $dst",
135 [(set IntRegs:$dst, (undef))]>;
136def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst",
137 [(set FPRegs:$dst, (undef))]>;
138def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst",
139 [(set DFPRegs:$dst, (undef))]>;
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000140
141// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
142// fpmover pass.
Chris Lattner33084492005-12-18 08:13:54 +0000143def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000144 "!FpMOVD $src, $dst", []>; // pseudo 64-bit double move
145def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
146 "!FpNEGD $src, $dst",
147 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
148def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
149 "!FpABSD $src, $dst",
150 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000151
152// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
153// scheduler into a branch sequence. This has to handle all permutations of
154// selection between i32/f32/f64 on ICC and FCC.
155let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
156 def SELECT_CC_Int_ICC
157 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
158 "; SELECT_CC_Int_ICC PSEUDO!",
159 [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F,
160 imm:$Cond, ICC))]>;
161 def SELECT_CC_Int_FCC
162 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
163 "; SELECT_CC_Int_FCC PSEUDO!",
164 [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F,
165 imm:$Cond, FCC))]>;
166 def SELECT_CC_FP_ICC
167 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
168 "; SELECT_CC_FP_ICC PSEUDO!",
169 [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F,
170 imm:$Cond, ICC))]>;
171 def SELECT_CC_FP_FCC
172 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
173 "; SELECT_CC_FP_FCC PSEUDO!",
174 [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F,
175 imm:$Cond, FCC))]>;
176 def SELECT_CC_DFP_ICC
177 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
178 "; SELECT_CC_DFP_ICC PSEUDO!",
179 [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F,
180 imm:$Cond, ICC))]>;
181 def SELECT_CC_DFP_FCC
182 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
183 "; SELECT_CC_DFP_FCC PSEUDO!",
184 [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F,
185 imm:$Cond, FCC))]>;
186}
Chris Lattner275f6452004-02-28 19:37:18 +0000187
Chris Lattner76afdc92006-01-30 05:35:57 +0000188
Brian Gaekea8056fa2004-03-06 05:32:13 +0000189// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000190// special cases of JMPL:
Evan Cheng2b4ea792005-12-26 09:11:45 +0000191let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, noResults = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000192 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Evan Cheng6da8d992006-01-09 18:28:21 +0000193 def RETL: F3_2<2, 0b111000, (ops), "retl", [(retflag)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000194}
Brian Gaeke8542e082004-04-02 20:53:37 +0000195
196// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000197def LDSBrr : F3_1<3, 0b001001,
198 (ops IntRegs:$dst, MEMrr:$addr),
199 "ldsb [$addr], $dst",
200 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000201def LDSBri : F3_2<3, 0b001001,
202 (ops IntRegs:$dst, MEMri:$addr),
203 "ldsb [$addr], $dst",
204 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000205def LDSHrr : F3_1<3, 0b001010,
206 (ops IntRegs:$dst, MEMrr:$addr),
207 "ldsh [$addr], $dst",
208 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000209def LDSHri : F3_2<3, 0b001010,
210 (ops IntRegs:$dst, MEMri:$addr),
211 "ldsh [$addr], $dst",
212 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000213def LDUBrr : F3_1<3, 0b000001,
214 (ops IntRegs:$dst, MEMrr:$addr),
215 "ldub [$addr], $dst",
216 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000217def LDUBri : F3_2<3, 0b000001,
218 (ops IntRegs:$dst, MEMri:$addr),
219 "ldub [$addr], $dst",
220 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000221def LDUHrr : F3_1<3, 0b000010,
222 (ops IntRegs:$dst, MEMrr:$addr),
223 "lduh [$addr], $dst",
224 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000225def LDUHri : F3_2<3, 0b000010,
226 (ops IntRegs:$dst, MEMri:$addr),
227 "lduh [$addr], $dst",
228 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000229def LDrr : F3_1<3, 0b000000,
230 (ops IntRegs:$dst, MEMrr:$addr),
231 "ld [$addr], $dst",
232 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000233def LDri : F3_2<3, 0b000000,
234 (ops IntRegs:$dst, MEMri:$addr),
235 "ld [$addr], $dst",
236 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000237
Brian Gaeke562d5b02004-06-18 05:19:27 +0000238// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000239def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000240 (ops FPRegs:$dst, MEMrr:$addr),
241 "ld [$addr], $dst",
242 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000243def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000244 (ops FPRegs:$dst, MEMri:$addr),
245 "ld [$addr], $dst",
246 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000247def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000248 (ops DFPRegs:$dst, MEMrr:$addr),
249 "ldd [$addr], $dst",
250 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000251def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000252 (ops DFPRegs:$dst, MEMri:$addr),
253 "ldd [$addr], $dst",
254 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000255
Brian Gaeke8542e082004-04-02 20:53:37 +0000256// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000257def STBrr : F3_1<3, 0b000101,
258 (ops MEMrr:$addr, IntRegs:$src),
259 "stb $src, [$addr]",
260 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000261def STBri : F3_2<3, 0b000101,
262 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000263 "stb $src, [$addr]",
264 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000265def STHrr : F3_1<3, 0b000110,
266 (ops MEMrr:$addr, IntRegs:$src),
267 "sth $src, [$addr]",
268 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000269def STHri : F3_2<3, 0b000110,
270 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000271 "sth $src, [$addr]",
272 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000273def STrr : F3_1<3, 0b000100,
274 (ops MEMrr:$addr, IntRegs:$src),
275 "st $src, [$addr]",
276 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000277def STri : F3_2<3, 0b000100,
278 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000279 "st $src, [$addr]",
280 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000281
282// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000283def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000284 (ops MEMrr:$addr, FPRegs:$src),
285 "st $src, [$addr]",
286 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000287def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000288 (ops MEMri:$addr, FPRegs:$src),
289 "st $src, [$addr]",
290 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000291def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000292 (ops MEMrr:$addr, DFPRegs:$src),
293 "std $src, [$addr]",
294 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000295def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000296 (ops MEMri:$addr, DFPRegs:$src),
297 "std $src, [$addr]",
298 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000299
Brian Gaeke775158d2004-03-04 04:37:45 +0000300// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000301def SETHIi: F2_1<0b100,
302 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000303 "sethi $src, $dst",
304 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000305
Brian Gaeke8542e082004-04-02 20:53:37 +0000306// Section B.10 - NOP Instruction, p. 105
307// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000308let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000309 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000310
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000311// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000312def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000313 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000314 "and $b, $c, $dst",
315 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000316def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000317 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000318 "and $b, $c, $dst",
319 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000320def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000321 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000322 "andn $b, $c, $dst",
323 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000324def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000325 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000326 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000327def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000328 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000329 "or $b, $c, $dst",
330 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000331def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000332 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000333 "or $b, $c, $dst",
334 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000335def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000336 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000337 "orn $b, $c, $dst",
338 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000339def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000340 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000341 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000342def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000343 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000344 "xor $b, $c, $dst",
345 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000346def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000347 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000348 "xor $b, $c, $dst",
349 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000350def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000351 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000352 "xnor $b, $c, $dst",
Chris Lattnerbda559e2006-01-11 07:14:01 +0000353 [(set IntRegs:$dst, (not (xor IntRegs:$b, IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000354def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000355 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000356 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000357
358// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000359def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000360 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000361 "sll $b, $c, $dst",
362 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000363def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000364 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000365 "sll $b, $c, $dst",
366 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000367def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000368 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000369 "srl $b, $c, $dst",
370 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000371def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000372 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000373 "srl $b, $c, $dst",
374 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000375def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000376 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000377 "sra $b, $c, $dst",
378 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000379def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000380 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000381 "sra $b, $c, $dst",
382 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000383
384// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000385def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000386 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000387 "add $b, $c, $dst",
388 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000389def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000390 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000391 "add $b, $c, $dst",
392 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000393def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000394 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000395 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000396def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000397 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000398 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000399def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000400 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000401 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000402def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000403 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000404 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000405
Brian Gaeke775158d2004-03-04 04:37:45 +0000406// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000407def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000408 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000409 "sub $b, $c, $dst",
410 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000411def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000412 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000413 "sub $b, $c, $dst",
414 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000415def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000416 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000417 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000418def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000419 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000420 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000421def SUBCCrr : F3_1<2, 0b010100,
422 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000423 "subcc $b, $c, $dst",
424 [(set IntRegs:$dst, (V8cmpicc IntRegs:$b, IntRegs:$c))]>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000425def SUBCCri : F3_2<2, 0b010100,
426 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000427 "subcc $b, $c, $dst",
428 [(set IntRegs:$dst, (V8cmpicc IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000429def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000430 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000431 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000432
Brian Gaeke032f80f2004-03-16 22:37:13 +0000433// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000434def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000435 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000436 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000437def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000438 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000439 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000440def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000441 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000442 "smul $b, $c, $dst",
443 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000444def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000445 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000446 "smul $b, $c, $dst",
447 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000448
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000449// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000450def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000451 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000452 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000453def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000454 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000455 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000456def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000457 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000458 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000459def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000460 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000461 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000462
Brian Gaekea8056fa2004-03-06 05:32:13 +0000463// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000464def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000465 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000466 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000467def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000468 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000469 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000470def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000471 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000472 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000473def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000474 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000475 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000476
Brian Gaekec3e97012004-05-08 04:21:32 +0000477// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000478
479// conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000480class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
481 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000482 let isBranch = 1;
483 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000484 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000485 let noResults = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000486}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000487
488let isBarrier = 1 in
Chris Lattner04dd6732005-12-18 01:46:58 +0000489 def BA : BranchV8<0b1000, (ops brtarget:$dst),
490 "ba $dst",
491 [(br bb:$dst)]>;
492def BNE : BranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000493 "bne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000494 [(V8bricc bb:$dst, SETNE, ICC)]>;
495def BE : BranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000496 "be $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000497 [(V8bricc bb:$dst, SETEQ, ICC)]>;
498def BG : BranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000499 "bg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000500 [(V8bricc bb:$dst, SETGT, ICC)]>;
501def BLE : BranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000502 "ble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000503 [(V8bricc bb:$dst, SETLE, ICC)]>;
504def BGE : BranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000505 "bge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000506 [(V8bricc bb:$dst, SETGE, ICC)]>;
507def BL : BranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000508 "bl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000509 [(V8bricc bb:$dst, SETLT, ICC)]>;
510def BGU : BranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000511 "bgu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000512 [(V8bricc bb:$dst, SETUGT, ICC)]>;
513def BLEU : BranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000514 "bleu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000515 [(V8bricc bb:$dst, SETULE, ICC)]>;
516def BCC : BranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000517 "bcc $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000518 [(V8bricc bb:$dst, SETUGE, ICC)]>;
519def BCS : BranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000520 "bcs $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000521 [(V8bricc bb:$dst, SETULT, ICC)]>;
Brian Gaekec3e97012004-05-08 04:21:32 +0000522
Brian Gaeke4185d032004-07-08 09:08:22 +0000523// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
524
525// floating-point conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000526class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
527 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000528 let isBranch = 1;
529 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000530 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000531 let noResults = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000532}
533
Chris Lattner04dd6732005-12-18 01:46:58 +0000534def FBU : FPBranchV8<0b0111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000535 "fbu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000536 [(V8brfcc bb:$dst, SETUO, FCC)]>;
537def FBG : FPBranchV8<0b0110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000538 "fbg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000539 [(V8brfcc bb:$dst, SETGT, FCC)]>;
540def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000541 "fbug $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000542 [(V8brfcc bb:$dst, SETUGT, FCC)]>;
543def FBL : FPBranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000544 "fbl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000545 [(V8brfcc bb:$dst, SETLT, FCC)]>;
546def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000547 "fbul $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000548 [(V8brfcc bb:$dst, SETULT, FCC)]>;
549def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000550 "fblg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000551 [(V8brfcc bb:$dst, SETONE, FCC)]>;
552def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000553 "fbne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000554 [(V8brfcc bb:$dst, SETNE, FCC)]>;
555def FBE : FPBranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000556 "fbe $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000557 [(V8brfcc bb:$dst, SETEQ, FCC)]>;
558def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000559 "fbue $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000560 [(V8brfcc bb:$dst, SETUEQ, FCC)]>;
561def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000562 "fbge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000563 [(V8brfcc bb:$dst, SETGE, FCC)]>;
564def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000565 "fbuge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000566 [(V8brfcc bb:$dst, SETUGE, FCC)]>;
567def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000568 "fble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000569 [(V8brfcc bb:$dst, SETLE, FCC)]>;
570def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000571 "fbule $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000572 [(V8brfcc bb:$dst, SETULE, FCC)]>;
573def FBO : FPBranchV8<0b1111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000574 "fbo $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000575 [(V8brfcc bb:$dst, SETO, FCC)]>;
Brian Gaeke4185d032004-07-08 09:08:22 +0000576
Brian Gaekeb354b712004-11-16 07:32:09 +0000577
578
Brian Gaeke8542e082004-04-02 20:53:37 +0000579// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000580// This is the only Format 1 instruction
Evan Cheng171049d2005-12-23 22:14:32 +0000581let Uses = [O0, O1, O2, O3, O4, O5],
Evan Cheng6da8d992006-01-09 18:28:21 +0000582 hasDelaySlot = 1, isCall = 1, noResults = 1,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000583 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
584 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000585 def CALL : InstV8<(ops calltarget:$dst),
Evan Cheng171049d2005-12-23 22:14:32 +0000586 "call $dst", []> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000587 bits<30> disp;
588 let op = 1;
589 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000590 }
Evan Cheng171049d2005-12-23 22:14:32 +0000591
Chris Lattner2db3ff62005-12-18 15:55:15 +0000592 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000593 def JMPLrr : F3_1<2, 0b111000,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000594 (ops MEMrr:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000595 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000596 [(call ADDRrr:$ptr)]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000597 def JMPLri : F3_2<2, 0b111000,
598 (ops MEMri:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000599 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000600 [(call ADDRri:$ptr)]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000601}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000602
Chris Lattner37949f52005-12-17 22:22:53 +0000603// Section B.28 - Read State Register Instructions
604def RDY : F3_1<2, 0b101000,
605 (ops IntRegs:$dst),
Chris Lattner97561fc2005-12-19 00:53:02 +0000606 "rd %y, $dst", []>;
Chris Lattner37949f52005-12-17 22:22:53 +0000607
Chris Lattner22ede702004-04-07 04:06:46 +0000608// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000609def WRYrr : F3_1<2, 0b110000,
610 (ops IntRegs:$b, IntRegs:$c),
611 "wr $b, $c, %y", []>;
612def WRYri : F3_2<2, 0b110000,
613 (ops IntRegs:$b, i32imm:$c),
614 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000615
Brian Gaekec53105c2004-06-27 22:53:56 +0000616// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000617def FITOS : F3_3<2, 0b110100, 0b011000100,
618 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000619 "fitos $src, $dst",
620 [(set FPRegs:$dst, (V8itof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000621def FITOD : F3_3<2, 0b110100, 0b011001000,
Chris Lattner3cb71872005-12-23 05:00:16 +0000622 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000623 "fitod $src, $dst",
Chris Lattner3cb71872005-12-23 05:00:16 +0000624 [(set DFPRegs:$dst, (V8itof FPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000625
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000626// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000627def FSTOI : F3_3<2, 0b110100, 0b011010001,
628 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000629 "fstoi $src, $dst",
630 [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000631def FDTOI : F3_3<2, 0b110100, 0b011010010,
Chris Lattner3cb71872005-12-23 05:00:16 +0000632 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000633 "fdtoi $src, $dst",
Chris Lattner3cb71872005-12-23 05:00:16 +0000634 [(set FPRegs:$dst, (V8ftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000635
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000636// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000637def FSTOD : F3_3<2, 0b110100, 0b011001001,
638 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000639 "fstod $src, $dst",
640 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000641def FDTOS : F3_3<2, 0b110100, 0b011000110,
642 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000643 "fdtos $src, $dst",
644 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000645
Brian Gaekef89cc652004-06-18 06:28:10 +0000646// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000647def FMOVS : F3_3<2, 0b110100, 0b000000001,
648 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000649 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000650def FNEGS : F3_3<2, 0b110100, 0b000000101,
651 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000652 "fnegs $src, $dst",
653 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000654def FABSS : F3_3<2, 0b110100, 0b000001001,
655 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000656 "fabss $src, $dst",
657 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000658
Chris Lattner294974b2005-12-17 23:20:27 +0000659
660// Floating-point Square Root Instructions, p.145
661def FSQRTS : F3_3<2, 0b110100, 0b000101001,
662 (ops FPRegs:$dst, FPRegs:$src),
663 "fsqrts $src, $dst",
664 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
665def FSQRTD : F3_3<2, 0b110100, 0b000101010,
666 (ops DFPRegs:$dst, DFPRegs:$src),
667 "fsqrtd $src, $dst",
668 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
669
670
Brian Gaekef89cc652004-06-18 06:28:10 +0000671
Brian Gaekec53105c2004-06-27 22:53:56 +0000672// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000673def FADDS : F3_3<2, 0b110100, 0b001000001,
674 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000675 "fadds $src1, $src2, $dst",
676 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000677def FADDD : F3_3<2, 0b110100, 0b001000010,
678 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000679 "faddd $src1, $src2, $dst",
680 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000681def FSUBS : F3_3<2, 0b110100, 0b001000101,
682 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000683 "fsubs $src1, $src2, $dst",
684 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000685def FSUBD : F3_3<2, 0b110100, 0b001000110,
686 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000687 "fsubd $src1, $src2, $dst",
688 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000689
690// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000691def FMULS : F3_3<2, 0b110100, 0b001001001,
692 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000693 "fmuls $src1, $src2, $dst",
694 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000695def FMULD : F3_3<2, 0b110100, 0b001001010,
696 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000697 "fmuld $src1, $src2, $dst",
698 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000699def FSMULD : F3_3<2, 0b110100, 0b001101001,
700 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000701 "fsmuld $src1, $src2, $dst",
702 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
703 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000704def FDIVS : F3_3<2, 0b110100, 0b001001101,
705 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000706 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000707 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000708def FDIVD : F3_3<2, 0b110100, 0b001001110,
709 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000710 "fdivd $src1, $src2, $dst",
711 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000712
Brian Gaeke4185d032004-07-08 09:08:22 +0000713// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000714// Note: the 2nd template arg is different for these guys.
715// Note 2: the result of a FCMP is not available until the 2nd cycle
716// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000717// is modelled with a forced noop after the instruction.
718def FCMPS : F3_3<2, 0b110101, 0b001010001,
719 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000720 "fcmps $src1, $src2\n\tnop",
721 [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000722def FCMPD : F3_3<2, 0b110101, 0b001010010,
723 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000724 "fcmpd $src1, $src2\n\tnop",
725 [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000726
Chris Lattner76afdc92006-01-30 05:35:57 +0000727
728//===----------------------------------------------------------------------===//
729// V9 Instructions
730//===----------------------------------------------------------------------===//
731
732// V9 Conditional Moves.
733let Predicates = [HasV9], isTwoAddress = 1 in {
734 // FIXME: Add instruction encodings for the JIT some day.
735 def MOVNE : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F),
736 "movne %icc, $F, $dst",
737 [(set IntRegs:$dst,
738 (V8selecticc IntRegs:$F, IntRegs:$T, 22, ICC))]>;
739 def MOVEQ : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F),
740 "move %icc, $F, $dst",
741 [(set IntRegs:$dst,
742 (V8selecticc IntRegs:$F, IntRegs:$T, 17, ICC))]>;
743}
744
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000745//===----------------------------------------------------------------------===//
746// Non-Instruction Patterns
747//===----------------------------------------------------------------------===//
748
749// Small immediates.
750def : Pat<(i32 simm13:$val),
751 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000752// Arbitrary immediates.
753def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000754 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000755
Chris Lattner76acc872005-12-18 02:37:35 +0000756// Global addresses, constant pool entries
Chris Lattnere3572462005-12-18 02:10:39 +0000757def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
758def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
Chris Lattner76acc872005-12-18 02:37:35 +0000759def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>;
760def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000761
Chris Lattner4fca0172006-01-15 09:26:27 +0000762// Add reg, lo. This is used when taking the addr of a global/constpool entry.
763def : Pat<(add IntRegs:$r, (V8lo tglobaladdr:$in)),
764 (ADDri IntRegs:$r, tglobaladdr:$in)>;
765def : Pat<(add IntRegs:$r, (V8lo tconstpool:$in)),
766 (ADDri IntRegs:$r, tconstpool:$in)>;
767
768
Evan Cheng171049d2005-12-23 22:14:32 +0000769// Calls:
770def : Pat<(call tglobaladdr:$dst),
771 (CALL tglobaladdr:$dst)>;
772def : Pat<(call externalsym:$dst),
773 (CALL externalsym:$dst)>;
774
Chris Lattner1b8af842006-01-11 07:15:43 +0000775def : Pat<(ret), (RETL)>;
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000776
777// Map integer extload's to zextloads.
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000778def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
779def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
780def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>;
781def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>;
782def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>;
783def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000784
Chris Lattnera1251f22005-12-19 01:43:04 +0000785// zextload bool -> zextload byte
786def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
Chris Lattnere2d97f82005-12-19 01:44:58 +0000787def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
Chris Lattnera1251f22005-12-19 01:43:04 +0000788
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000789// truncstore bool -> truncstore byte.
790def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000791 (STBrr ADDRrr:$addr, IntRegs:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000792def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000793 (STBri ADDRri:$addr, IntRegs:$src)>;