blob: 7ca9a64a8c4d953d9f2d12151c1b87d676a4f2ea [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000048
Evan Chenga8e29892007-01-19 07:51:42 +000049// Node definitions.
50def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000051def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
52
Bill Wendlingc69107c2007-11-13 09:19:02 +000053def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000054 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000055def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000056 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000057
58def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000060def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
61 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000062def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
64
Chris Lattner48be23c2008-01-15 22:02:54 +000065def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000066 [SDNPHasChain, SDNPOptInFlag]>;
67
68def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
69 [SDNPInFlag]>;
70def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
71 [SDNPInFlag]>;
72
73def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
74 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
75
76def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
77 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000078def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
79 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
82 [SDNPOutFlag]>;
83
David Goodwinc0309b42009-06-29 15:33:01 +000084def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
85 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000086
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
88
89def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
90def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
91def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000092
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000093def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000094def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000095
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000096//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000097// ARM Instruction Predicate Definitions.
98//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000099def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
100def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
101def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000102def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000103def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000104def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
105def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
106def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
107def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000108def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
109def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000110def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000111def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000112def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000113def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000114def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
115def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000116def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000117def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000118
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000119//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000120// ARM Flag Definitions.
121
122class RegConstraint<string C> {
123 string Constraints = C;
124}
125
126//===----------------------------------------------------------------------===//
127// ARM specific transformation functions and pattern fragments.
128//
129
Evan Chenga8e29892007-01-19 07:51:42 +0000130// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
131// so_imm_neg def below.
132def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000134}]>;
135
136// so_imm_not_XFORM - Return a so_imm value packed into the format described for
137// so_imm_not def below.
138def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000140}]>;
141
142// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
143def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000144 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000145 return v == 8 || v == 16 || v == 24;
146}]>;
147
148/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
149def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000150 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000151}]>;
152
153/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
154def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000155 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000156}]>;
157
158def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000159 PatLeaf<(imm), [{
160 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
161 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000162
Evan Chenga2515702007-03-19 07:09:02 +0000163def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000164 PatLeaf<(imm), [{
165 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
166 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000167
168// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
169def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000170 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000171}]>;
172
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000173/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
174/// e.g., 0xf000ffff
175def bf_inv_mask_imm : Operand<i32>,
176 PatLeaf<(imm), [{
177 uint32_t v = (uint32_t)N->getZExtValue();
178 if (v == 0xffffffff)
179 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000180 // there can be 1's on either or both "outsides", all the "inside"
181 // bits must be 0's
182 unsigned int lsb = 0, msb = 31;
183 while (v & (1 << msb)) --msb;
184 while (v & (1 << lsb)) ++lsb;
185 for (unsigned int i = lsb; i <= msb; ++i) {
186 if (v & (1 << i))
187 return 0;
188 }
189 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000190}] > {
191 let PrintMethod = "printBitfieldInvMaskImmOperand";
192}
193
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000194/// Split a 32-bit immediate into two 16 bit parts.
195def lo16 : SDNodeXForm<imm, [{
196 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
197 MVT::i32);
198}]>;
199
200def hi16 : SDNodeXForm<imm, [{
201 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
202}]>;
203
204def lo16AllZero : PatLeaf<(i32 imm), [{
205 // Returns true if all low 16-bits are 0.
206 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
207 }], hi16>;
208
209/// imm0_65535 predicate - True if the 32-bit immediate is in the range
210/// [0.65535].
211def imm0_65535 : PatLeaf<(i32 imm), [{
212 return (uint32_t)N->getZExtValue() < 65536;
213}]>;
214
Evan Cheng37f25d92008-08-28 23:39:26 +0000215class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
216class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
218//===----------------------------------------------------------------------===//
219// Operand Definitions.
220//
221
222// Branch target.
223def brtarget : Operand<OtherVT>;
224
Evan Chenga8e29892007-01-19 07:51:42 +0000225// A list of registers separated by comma. Used by load/store multiple.
226def reglist : Operand<i32> {
227 let PrintMethod = "printRegisterList";
228}
229
230// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
231def cpinst_operand : Operand<i32> {
232 let PrintMethod = "printCPInstOperand";
233}
234
235def jtblock_operand : Operand<i32> {
236 let PrintMethod = "printJTBlockOperand";
237}
Evan Cheng66ac5312009-07-25 00:33:29 +0000238def jt2block_operand : Operand<i32> {
239 let PrintMethod = "printJT2BlockOperand";
240}
Evan Chenga8e29892007-01-19 07:51:42 +0000241
242// Local PC labels.
243def pclabel : Operand<i32> {
244 let PrintMethod = "printPCLabel";
245}
246
247// shifter_operand operands: so_reg and so_imm.
248def so_reg : Operand<i32>, // reg reg imm
249 ComplexPattern<i32, 3, "SelectShifterOperandReg",
250 [shl,srl,sra,rotr]> {
251 let PrintMethod = "printSORegOperand";
252 let MIOperandInfo = (ops GPR, GPR, i32imm);
253}
254
255// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
256// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
257// represented in the imm field in the same 12-bit form that they are encoded
258// into so_imm instructions: the 8-bit immediate is the least significant bits
259// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
260def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000261 PatLeaf<(imm), [{
262 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
263 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000264 let PrintMethod = "printSOImmOperand";
265}
266
Evan Chengc70d1842007-03-20 08:11:30 +0000267// Break so_imm's up into two pieces. This handles immediates with up to 16
268// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
269// get the first/second pieces.
270def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000271 PatLeaf<(imm), [{
272 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
273 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000274 let PrintMethod = "printSOImm2PartOperand";
275}
276
277def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000280}]>;
281
282def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000283 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000285}]>;
286
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000287/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
288def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
289 return (int32_t)N->getZExtValue() < 32;
290}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000291
292// Define ARM specific addressing modes.
293
294// addrmode2 := reg +/- reg shop imm
295// addrmode2 := reg +/- imm12
296//
297def addrmode2 : Operand<i32>,
298 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
299 let PrintMethod = "printAddrMode2Operand";
300 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
301}
302
303def am2offset : Operand<i32>,
304 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
305 let PrintMethod = "printAddrMode2OffsetOperand";
306 let MIOperandInfo = (ops GPR, i32imm);
307}
308
309// addrmode3 := reg +/- reg
310// addrmode3 := reg +/- imm8
311//
312def addrmode3 : Operand<i32>,
313 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
314 let PrintMethod = "printAddrMode3Operand";
315 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
316}
317
318def am3offset : Operand<i32>,
319 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
320 let PrintMethod = "printAddrMode3OffsetOperand";
321 let MIOperandInfo = (ops GPR, i32imm);
322}
323
324// addrmode4 := reg, <mode|W>
325//
326def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000327 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000328 let PrintMethod = "printAddrMode4Operand";
329 let MIOperandInfo = (ops GPR, i32imm);
330}
331
332// addrmode5 := reg +/- imm8*4
333//
334def addrmode5 : Operand<i32>,
335 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
336 let PrintMethod = "printAddrMode5Operand";
337 let MIOperandInfo = (ops GPR, i32imm);
338}
339
Bob Wilson8b024a52009-07-01 23:16:05 +0000340// addrmode6 := reg with optional writeback
341//
342def addrmode6 : Operand<i32>,
343 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
344 let PrintMethod = "printAddrMode6Operand";
345 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
346}
347
Evan Chenga8e29892007-01-19 07:51:42 +0000348// addrmodepc := pc + reg
349//
350def addrmodepc : Operand<i32>,
351 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
352 let PrintMethod = "printAddrModePCOperand";
353 let MIOperandInfo = (ops GPR, i32imm);
354}
355
Bob Wilson4f38b382009-08-21 21:58:55 +0000356def nohash_imm : Operand<i32> {
357 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000358}
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000361
Evan Cheng37f25d92008-08-28 23:39:26 +0000362include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000363
364//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000365// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000366//
367
Evan Cheng3924f782008-08-29 07:36:24 +0000368/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000369/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000370multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
371 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000372 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000373 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000374 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
375 let Inst{25} = 1;
376 }
Evan Chengedda31c2008-11-05 18:35:52 +0000377 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000378 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000379 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000380 let Inst{4} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000381 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000382 let isCommutable = Commutable;
383 }
Evan Chengedda31c2008-11-05 18:35:52 +0000384 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000385 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000386 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000387 let Inst{4} = 1;
388 let Inst{7} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000389 let Inst{25} = 0;
390 }
Evan Chenga8e29892007-01-19 07:51:42 +0000391}
392
Evan Cheng1e249e32009-06-25 20:59:23 +0000393/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000394/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000395let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000396multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
397 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000398 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000399 IIC_iALUi, opc, "s\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000400 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000401 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000402 let Inst{25} = 1;
403 }
Evan Chengedda31c2008-11-05 18:35:52 +0000404 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000405 IIC_iALUr, opc, "s\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000406 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
407 let isCommutable = Commutable;
Bob Wilson8e86b512009-10-14 19:00:24 +0000408 let Inst{4} = 0;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000409 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000410 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000411 }
Evan Chengedda31c2008-11-05 18:35:52 +0000412 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000413 IIC_iALUsr, opc, "s\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000414 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000415 let Inst{4} = 1;
416 let Inst{7} = 0;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000417 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000418 let Inst{25} = 0;
419 }
Evan Cheng071a2792007-09-11 19:55:27 +0000420}
Evan Chengc85e8322007-07-05 07:13:32 +0000421}
422
423/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000424/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000425/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000426let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000427multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
428 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000429 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000430 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000431 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000432 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000433 let Inst{25} = 1;
434 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000435 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000436 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000437 [(opnode GPR:$a, GPR:$b)]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000438 let Inst{4} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000439 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000440 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000441 let isCommutable = Commutable;
442 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000443 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000444 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000445 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000446 let Inst{4} = 1;
447 let Inst{7} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000448 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000449 let Inst{25} = 0;
450 }
Evan Cheng071a2792007-09-11 19:55:27 +0000451}
Evan Chenga8e29892007-01-19 07:51:42 +0000452}
453
Evan Chenga8e29892007-01-19 07:51:42 +0000454/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
455/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000456/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
457multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000458 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000459 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000460 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000461 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000462 let Inst{11-10} = 0b00;
463 let Inst{19-16} = 0b1111;
464 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000465 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000466 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000467 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000468 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000469 let Inst{19-16} = 0b1111;
470 }
Evan Chenga8e29892007-01-19 07:51:42 +0000471}
472
473/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
474/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000475multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
476 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000477 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000478 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000479 Requires<[IsARM, HasV6]> {
480 let Inst{11-10} = 0b00;
481 }
Evan Cheng97f48c32008-11-06 22:15:19 +0000482 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000483 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000484 [(set GPR:$dst, (opnode GPR:$LHS,
485 (rotr GPR:$RHS, rot_imm:$rot)))]>,
486 Requires<[IsARM, HasV6]>;
487}
488
Evan Cheng62674222009-06-25 23:34:10 +0000489/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
490let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000491multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
492 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000493 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000494 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000495 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000496 Requires<[IsARM, CarryDefIsUnused]> {
497 let Inst{25} = 1;
498 }
Evan Cheng62674222009-06-25 23:34:10 +0000499 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000500 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000501 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000502 Requires<[IsARM, CarryDefIsUnused]> {
503 let isCommutable = Commutable;
Bob Wilson8e86b512009-10-14 19:00:24 +0000504 let Inst{4} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000505 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000506 }
Evan Cheng62674222009-06-25 23:34:10 +0000507 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000508 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000509 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000510 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000511 let Inst{4} = 1;
512 let Inst{7} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000513 let Inst{25} = 0;
514 }
Evan Cheng62674222009-06-25 23:34:10 +0000515 // Carry setting variants
516 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000517 DPFrm, IIC_iALUi, !strconcat(opc, "s\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000518 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
519 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000520 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000521 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000522 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000523 }
Evan Cheng62674222009-06-25 23:34:10 +0000524 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000525 DPFrm, IIC_iALUr, !strconcat(opc, "s\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000526 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
527 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000528 let Defs = [CPSR];
Bob Wilson8e86b512009-10-14 19:00:24 +0000529 let Inst{4} = 0;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000530 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000531 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000532 }
Evan Cheng62674222009-06-25 23:34:10 +0000533 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000534 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "s\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000535 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
536 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000537 let Defs = [CPSR];
Bob Wilson8e86b512009-10-14 19:00:24 +0000538 let Inst{4} = 1;
539 let Inst{7} = 0;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000540 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000541 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000542 }
Evan Cheng071a2792007-09-11 19:55:27 +0000543}
Evan Chengc85e8322007-07-05 07:13:32 +0000544}
545
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000546//===----------------------------------------------------------------------===//
547// Instructions
548//===----------------------------------------------------------------------===//
549
Evan Chenga8e29892007-01-19 07:51:42 +0000550//===----------------------------------------------------------------------===//
551// Miscellaneous Instructions.
552//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000553
Evan Chenga8e29892007-01-19 07:51:42 +0000554/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
555/// the function. The first operand is the ID# for this instruction, the second
556/// is the index into the MachineConstantPool that this is, the third is the
557/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000558let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000559def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000560PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000561 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000562 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000563
Evan Cheng071a2792007-09-11 19:55:27 +0000564let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000565def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000566PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000567 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000568 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000569
Evan Chenga8e29892007-01-19 07:51:42 +0000570def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000571PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000572 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000573 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000574}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000575
Evan Chenga8e29892007-01-19 07:51:42 +0000576def DWARF_LOC :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000577PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000578 ".loc $file, $line, $col",
579 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000580
Evan Cheng12c3a532008-11-06 17:48:05 +0000581
582// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000583let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000584def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000585 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000586 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000587
Evan Cheng325474e2008-01-07 23:56:57 +0000588let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000589let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000590def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000591 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000592 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000593
Evan Chengd87293c2008-11-06 08:47:38 +0000594def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000595 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}h\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000596 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
597
Evan Chengd87293c2008-11-06 08:47:38 +0000598def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000599 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}b\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000600 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
601
Evan Chengd87293c2008-11-06 08:47:38 +0000602def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000603 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sh\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000604 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
605
Evan Chengd87293c2008-11-06 08:47:38 +0000606def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000607 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sb\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000608 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
609}
Chris Lattner13c63102008-01-06 05:55:01 +0000610let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000611def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000612 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000613 [(store GPR:$src, addrmodepc:$addr)]>;
614
Evan Chengd87293c2008-11-06 08:47:38 +0000615def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000616 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}h\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000617 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
618
Evan Chengd87293c2008-11-06 08:47:38 +0000619def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000620 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}b\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000621 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
622}
Evan Cheng12c3a532008-11-06 17:48:05 +0000623} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000624
Evan Chenge07715c2009-06-23 05:25:29 +0000625
626// LEApcrel - Load a pc-relative address into a register without offending the
627// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000628def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000629 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000630 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
631 "${:private}PCRELL${:uid}+8))\n"),
632 !strconcat("${:private}PCRELL${:uid}:\n\t",
633 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000634 []>;
635
Evan Cheng023dd3f2009-06-24 23:14:45 +0000636def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000637 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000638 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000639 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000640 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000641 "${:private}PCRELL${:uid}+8))\n"),
642 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng162e3092009-10-26 23:45:59 +0000643 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000644 []> {
645 let Inst{25} = 1;
646}
Evan Chenge07715c2009-06-23 05:25:29 +0000647
Evan Chenga8e29892007-01-19 07:51:42 +0000648//===----------------------------------------------------------------------===//
649// Control Flow Instructions.
650//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000651
Jim Grosbachc732adf2009-09-30 01:35:11 +0000652let isReturn = 1, isTerminator = 1, isBarrier = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000653 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000654 "bx", "\tlr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000655 let Inst{7-4} = 0b0001;
656 let Inst{19-8} = 0b111111111111;
657 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000658}
Rafael Espindola27185192006-09-29 21:20:16 +0000659
Evan Chenga8e29892007-01-19 07:51:42 +0000660// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000661// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000662let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
663 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000664 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000665 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000666 LdStMulFrm, IIC_Br, "ldm${p}${addr:submode}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000667 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000668
Bob Wilson54fc1242009-06-22 21:01:46 +0000669// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000670let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000671 Defs = [R0, R1, R2, R3, R12, LR,
672 D0, D1, D2, D3, D4, D5, D6, D7,
673 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000674 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000675 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000676 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000677 [(ARMcall tglobaladdr:$func)]>,
678 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000679
Evan Cheng12c3a532008-11-06 17:48:05 +0000680 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000681 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000682 [(ARMcall_pred tglobaladdr:$func)]>,
683 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000684
Evan Chenga8e29892007-01-19 07:51:42 +0000685 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000686 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000687 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000688 [(ARMcall GPR:$func)]>,
689 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000690 let Inst{7-4} = 0b0011;
691 let Inst{19-8} = 0b111111111111;
692 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000693 }
694
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000695 // ARMv4T
696 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000697 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000698 [(ARMcall_nolink GPR:$func)]>,
699 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000700 let Inst{7-4} = 0b0001;
701 let Inst{19-8} = 0b111111111111;
702 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000703 }
704}
705
706// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000707let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000708 Defs = [R0, R1, R2, R3, R9, R12, LR,
709 D0, D1, D2, D3, D4, D5, D6, D7,
710 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000711 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000712 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000713 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000714 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000715
716 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000717 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000718 [(ARMcall_pred tglobaladdr:$func)]>,
719 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000720
721 // ARMv5T and above
722 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000723 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000724 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
725 let Inst{7-4} = 0b0011;
726 let Inst{19-8} = 0b111111111111;
727 let Inst{27-20} = 0b00010010;
728 }
729
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000730 // ARMv4T
731 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000732 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000733 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
734 let Inst{7-4} = 0b0001;
735 let Inst{19-8} = 0b111111111111;
736 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000737 }
Rafael Espindola35574632006-07-18 17:00:30 +0000738}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000739
David Goodwin1a8f36e2009-08-12 18:31:53 +0000740let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000741 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000742 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000743 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000744 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000745 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000746
Owen Anderson20ab2902007-11-12 07:39:39 +0000747 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000748 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000749 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000750 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
751 let Inst{20} = 0; // S Bit
752 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000753 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000754 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000755 def BR_JTm : JTI<(outs),
756 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000757 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000758 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
759 imm:$id)]> {
Evan Cheng4df60f52008-11-07 09:06:08 +0000760 let Inst{20} = 1; // L bit
761 let Inst{21} = 0; // W bit
762 let Inst{22} = 0; // B bit
763 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000764 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000765 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000766 def BR_JTadd : JTI<(outs),
767 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000768 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000769 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
770 imm:$id)]> {
771 let Inst{20} = 0; // S bit
772 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000773 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000774 }
775 } // isNotDuplicable = 1, isIndirectBranch = 1
776 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000777
Evan Chengc85e8322007-07-05 07:13:32 +0000778 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
779 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000780 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +0000781 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000782 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000783}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000784
Evan Chenga8e29892007-01-19 07:51:42 +0000785//===----------------------------------------------------------------------===//
786// Load / store Instructions.
787//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000788
Evan Chenga8e29892007-01-19 07:51:42 +0000789// Load
Dan Gohman59ac5712009-10-09 23:28:27 +0000790let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000791def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000792 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000793 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000794
Evan Chengfa775d02007-03-19 07:20:03 +0000795// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000796let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000797def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000798 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000799
Evan Chenga8e29892007-01-19 07:51:42 +0000800// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000801def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000802 IIC_iLoadr, "ldr", "h\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000803 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000804
David Goodwin5d598aa2009-08-19 18:00:44 +0000805def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000806 IIC_iLoadr, "ldr", "b\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000807 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000808
Evan Chenga8e29892007-01-19 07:51:42 +0000809// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000810def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000811 IIC_iLoadr, "ldr", "sh\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000812 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000813
David Goodwin5d598aa2009-08-19 18:00:44 +0000814def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000815 IIC_iLoadr, "ldr", "sb\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000816 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000817
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000818let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000819// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000820def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000821 IIC_iLoadr, "ldr", "d\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000822 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000823
Evan Chenga8e29892007-01-19 07:51:42 +0000824// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000825def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000826 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000827 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000828
Evan Chengd87293c2008-11-06 08:47:38 +0000829def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000830 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000831 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000832
Evan Chengd87293c2008-11-06 08:47:38 +0000833def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000834 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000835 "ldr", "h\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000836
Evan Chengd87293c2008-11-06 08:47:38 +0000837def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000838 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000839 "ldr", "h\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000840
Evan Chengd87293c2008-11-06 08:47:38 +0000841def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000842 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000843 "ldr", "b\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000844
Evan Chengd87293c2008-11-06 08:47:38 +0000845def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000846 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000847 "ldr", "b\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000848
Evan Chengd87293c2008-11-06 08:47:38 +0000849def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000850 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000851 "ldr", "sh\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000852
Evan Chengd87293c2008-11-06 08:47:38 +0000853def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000854 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000855 "ldr", "sh\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000856
Evan Chengd87293c2008-11-06 08:47:38 +0000857def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000858 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000859 "ldr", "sb\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000860
Evan Chengd87293c2008-11-06 08:47:38 +0000861def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000862 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000863 "ldr", "sb\t$dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000864}
Evan Chenga8e29892007-01-19 07:51:42 +0000865
866// Store
David Goodwin5d598aa2009-08-19 18:00:44 +0000867def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +0000868 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000869 [(store GPR:$src, addrmode2:$addr)]>;
870
871// Stores with truncate
David Goodwin5d598aa2009-08-19 18:00:44 +0000872def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +0000873 "str", "h\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000874 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
875
David Goodwin5d598aa2009-08-19 18:00:44 +0000876def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +0000877 "str", "b\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000878 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
879
880// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000881let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000882def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000883 StMiscFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +0000884 "str", "d\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000885
886// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000887def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000888 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000889 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000890 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000891 [(set GPR:$base_wb,
892 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
893
Evan Chengd87293c2008-11-06 08:47:38 +0000894def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000895 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000896 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000897 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000898 [(set GPR:$base_wb,
899 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
900
Evan Chengd87293c2008-11-06 08:47:38 +0000901def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000902 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000903 StMiscFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000904 "str", "h\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000905 [(set GPR:$base_wb,
906 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
907
Evan Chengd87293c2008-11-06 08:47:38 +0000908def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000909 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000910 StMiscFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000911 "str", "h\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000912 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
913 GPR:$base, am3offset:$offset))]>;
914
Evan Chengd87293c2008-11-06 08:47:38 +0000915def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000916 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000917 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000918 "str", "b\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000919 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
920 GPR:$base, am2offset:$offset))]>;
921
Evan Chengd87293c2008-11-06 08:47:38 +0000922def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000923 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000924 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000925 "str", "b\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000926 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
927 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000928
929//===----------------------------------------------------------------------===//
930// Load / store multiple Instructions.
931//
932
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000933let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000934def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000935 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000936 LdStMulFrm, IIC_iLoadm, "ldm${p}${addr:submode}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000937 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000938
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000939let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000940def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000941 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000942 LdStMulFrm, IIC_iStorem, "stm${p}${addr:submode}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000943 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000944
945//===----------------------------------------------------------------------===//
946// Move Instructions.
947//
948
Evan Chengcd799b92009-06-12 20:46:18 +0000949let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000950def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +0000951 "mov", "\t$dst, $src", []>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +0000952 let Inst{4} = 0;
953 let Inst{25} = 0;
954}
955
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000956def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000957 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000958 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +0000959 let Inst{4} = 1;
960 let Inst{7} = 0;
961 let Inst{25} = 0;
962}
Evan Chenga2515702007-03-19 07:09:02 +0000963
Evan Chengb3379fb2009-02-05 08:42:55 +0000964let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000965def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +0000966 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000967 let Inst{25} = 1;
968}
969
970let isReMaterializable = 1, isAsCheapAsAMove = 1 in
971def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
972 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +0000973 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000974 [(set GPR:$dst, imm0_65535:$src)]>,
975 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000976 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000977 let Inst{25} = 1;
978}
979
Evan Cheng5adb66a2009-09-28 09:14:39 +0000980let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000981def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
982 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +0000983 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000984 [(set GPR:$dst,
985 (or (and GPR:$src, 0xffff),
986 lo16AllZero:$imm))]>, UnaryDP,
987 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000988 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000989 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +0000990}
Evan Cheng13ab0202007-07-10 18:08:01 +0000991
Evan Cheng20956592009-10-21 08:15:52 +0000992def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
993 Requires<[IsARM, HasV6T2]>;
994
David Goodwinca01a8d2009-09-01 18:32:09 +0000995let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000996def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +0000997 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000998 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000999
1000// These aren't really mov instructions, but we have to define them this way
1001// due to flag operands.
1002
Evan Cheng071a2792007-09-11 19:55:27 +00001003let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001004def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng162e3092009-10-26 23:45:59 +00001005 IIC_iMOVsi, "mov", "s\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001006 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001007def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng162e3092009-10-26 23:45:59 +00001008 IIC_iMOVsi, "mov", "s\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001009 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001010}
Evan Chenga8e29892007-01-19 07:51:42 +00001011
Evan Chenga8e29892007-01-19 07:51:42 +00001012//===----------------------------------------------------------------------===//
1013// Extend Instructions.
1014//
1015
1016// Sign extenders
1017
Evan Cheng97f48c32008-11-06 22:15:19 +00001018defm SXTB : AI_unary_rrot<0b01101010,
1019 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1020defm SXTH : AI_unary_rrot<0b01101011,
1021 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001022
Evan Cheng97f48c32008-11-06 22:15:19 +00001023defm SXTAB : AI_bin_rrot<0b01101010,
1024 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1025defm SXTAH : AI_bin_rrot<0b01101011,
1026 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001027
1028// TODO: SXT(A){B|H}16
1029
1030// Zero extenders
1031
1032let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001033defm UXTB : AI_unary_rrot<0b01101110,
1034 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1035defm UXTH : AI_unary_rrot<0b01101111,
1036 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1037defm UXTB16 : AI_unary_rrot<0b01101100,
1038 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001039
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001040def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001041 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001042def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001043 (UXTB16r_rot GPR:$Src, 8)>;
1044
Evan Cheng97f48c32008-11-06 22:15:19 +00001045defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001046 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001047defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001048 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001049}
1050
Evan Chenga8e29892007-01-19 07:51:42 +00001051// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1052//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001053
Evan Chenga8e29892007-01-19 07:51:42 +00001054// TODO: UXT(A){B|H}16
1055
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001056def SBFX : I<(outs GPR:$dst),
1057 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1058 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001059 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001060 Requires<[IsARM, HasV6T2]> {
1061 let Inst{27-21} = 0b0111101;
1062 let Inst{6-4} = 0b101;
1063}
1064
1065def UBFX : I<(outs GPR:$dst),
1066 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1067 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001068 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001069 Requires<[IsARM, HasV6T2]> {
1070 let Inst{27-21} = 0b0111111;
1071 let Inst{6-4} = 0b101;
1072}
1073
Evan Chenga8e29892007-01-19 07:51:42 +00001074//===----------------------------------------------------------------------===//
1075// Arithmetic Instructions.
1076//
1077
Jim Grosbach26421962008-10-14 20:36:24 +00001078defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001079 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001080defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001081 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001082
Evan Chengc85e8322007-07-05 07:13:32 +00001083// ADD and SUB with 's' bit set.
Evan Cheng1e249e32009-06-25 20:59:23 +00001084defm ADDS : AI1_bin_s_irs<0b0100, "add",
1085 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
1086defm SUBS : AI1_bin_s_irs<0b0010, "sub",
1087 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001088
Evan Cheng62674222009-06-25 23:34:10 +00001089defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +00001090 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001091defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
1092 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001093
Evan Chengc85e8322007-07-05 07:13:32 +00001094// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001095def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001096 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001097 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001098 let Inst{20} = 0;
Evan Cheng7995ef32009-09-09 01:47:07 +00001099 let Inst{25} = 1;
1100}
Evan Cheng13ab0202007-07-10 18:08:01 +00001101
Evan Chengedda31c2008-11-05 18:35:52 +00001102def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001103 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001104 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
1105 let Inst{4} = 1;
1106 let Inst{7} = 0;
Bob Wilsondda95832009-10-26 22:59:12 +00001107 let Inst{20} = 0;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001108 let Inst{25} = 0;
1109}
Evan Chengc85e8322007-07-05 07:13:32 +00001110
1111// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001112let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001113def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001114 IIC_iALUi, "rsb", "s\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001115 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001116 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001117 let Inst{25} = 1;
1118}
Evan Chengedda31c2008-11-05 18:35:52 +00001119def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001120 IIC_iALUsr, "rsb", "s\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001121 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
1122 let Inst{4} = 1;
1123 let Inst{7} = 0;
1124 let Inst{20} = 1;
1125 let Inst{25} = 0;
1126}
Evan Cheng071a2792007-09-11 19:55:27 +00001127}
Evan Chengc85e8322007-07-05 07:13:32 +00001128
Evan Cheng62674222009-06-25 23:34:10 +00001129let Uses = [CPSR] in {
1130def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001131 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001132 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001133 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001134 let Inst{20} = 0;
Evan Cheng7995ef32009-09-09 01:47:07 +00001135 let Inst{25} = 1;
1136}
Evan Cheng62674222009-06-25 23:34:10 +00001137def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001138 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001139 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
Bob Wilsondda95832009-10-26 22:59:12 +00001140 Requires<[IsARM, CarryDefIsUnused]> {
1141 let Inst{4} = 1;
1142 let Inst{7} = 0;
1143 let Inst{20} = 0;
1144 let Inst{25} = 0;
1145}
Evan Cheng62674222009-06-25 23:34:10 +00001146}
1147
1148// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001149let Defs = [CPSR], Uses = [CPSR] in {
1150def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001151 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001152 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001153 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001154 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001155 let Inst{25} = 1;
1156}
Evan Cheng1e249e32009-06-25 20:59:23 +00001157def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001158 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001159 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
Bob Wilsondda95832009-10-26 22:59:12 +00001160 Requires<[IsARM, CarryDefIsUnused]> {
1161 let Inst{4} = 1;
1162 let Inst{7} = 0;
1163 let Inst{20} = 1;
1164 let Inst{25} = 0;
1165}
Evan Cheng071a2792007-09-11 19:55:27 +00001166}
Evan Cheng2c614c52007-06-06 10:17:05 +00001167
Evan Chenga8e29892007-01-19 07:51:42 +00001168// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1169def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1170 (SUBri GPR:$src, so_imm_neg:$imm)>;
1171
1172//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1173// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1174//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1175// (SBCri GPR:$src, so_imm_neg:$imm)>;
1176
1177// Note: These are implemented in C++ code, because they have to generate
1178// ADD/SUBrs instructions, which use a complex pattern that a xform function
1179// cannot produce.
1180// (mul X, 2^n+1) -> (add (X << n), X)
1181// (mul X, 2^n-1) -> (rsb X, (X << n))
1182
1183
1184//===----------------------------------------------------------------------===//
1185// Bitwise Instructions.
1186//
1187
Jim Grosbach26421962008-10-14 20:36:24 +00001188defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001189 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001190defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001191 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001192defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001193 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001194defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001195 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001196
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001197def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001198 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001199 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001200 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1201 Requires<[IsARM, HasV6T2]> {
1202 let Inst{27-21} = 0b0111110;
1203 let Inst{6-0} = 0b0011111;
1204}
1205
David Goodwin5d598aa2009-08-19 18:00:44 +00001206def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001207 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001208 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
1209 let Inst{4} = 0;
1210}
Evan Chengedda31c2008-11-05 18:35:52 +00001211def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001212 IIC_iMOVsr, "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001213 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1214 let Inst{4} = 1;
1215 let Inst{7} = 0;
1216}
Evan Chengb3379fb2009-02-05 08:42:55 +00001217let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001218def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001219 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001220 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1221 let Inst{25} = 1;
1222}
Evan Chenga8e29892007-01-19 07:51:42 +00001223
1224def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1225 (BICri GPR:$src, so_imm_not:$imm)>;
1226
1227//===----------------------------------------------------------------------===//
1228// Multiply Instructions.
1229//
1230
Evan Cheng8de898a2009-06-26 00:19:44 +00001231let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001232def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001233 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001234 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001235
Evan Chengfbc9d412008-11-06 01:21:28 +00001236def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001237 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001238 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001239
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001240def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001241 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001242 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1243 Requires<[IsARM, HasV6T2]>;
1244
Evan Chenga8e29892007-01-19 07:51:42 +00001245// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001246let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001247let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001248def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001249 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001250 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001251
Evan Chengfbc9d412008-11-06 01:21:28 +00001252def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001253 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001255}
Evan Chenga8e29892007-01-19 07:51:42 +00001256
1257// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001258def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001259 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001260 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001261
Evan Chengfbc9d412008-11-06 01:21:28 +00001262def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001263 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001264 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001265
Evan Chengfbc9d412008-11-06 01:21:28 +00001266def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001267 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001268 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001269 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001270} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001271
1272// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001273def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001274 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001275 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001276 Requires<[IsARM, HasV6]> {
1277 let Inst{7-4} = 0b0001;
1278 let Inst{15-12} = 0b1111;
1279}
Evan Cheng13ab0202007-07-10 18:08:01 +00001280
Evan Chengfbc9d412008-11-06 01:21:28 +00001281def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001282 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001283 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001284 Requires<[IsARM, HasV6]> {
1285 let Inst{7-4} = 0b0001;
1286}
Evan Chenga8e29892007-01-19 07:51:42 +00001287
1288
Evan Chengfbc9d412008-11-06 01:21:28 +00001289def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001290 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001291 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001292 Requires<[IsARM, HasV6]> {
1293 let Inst{7-4} = 0b1101;
1294}
Evan Chenga8e29892007-01-19 07:51:42 +00001295
Raul Herbster37fb5b12007-08-30 23:25:47 +00001296multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001297 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001298 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001299 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1300 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001301 Requires<[IsARM, HasV5TE]> {
1302 let Inst{5} = 0;
1303 let Inst{6} = 0;
1304 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001305
Evan Chengeb4f52e2008-11-06 03:35:07 +00001306 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001307 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001308 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001309 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001310 Requires<[IsARM, HasV5TE]> {
1311 let Inst{5} = 0;
1312 let Inst{6} = 1;
1313 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001314
Evan Chengeb4f52e2008-11-06 03:35:07 +00001315 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001316 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001317 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001318 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001319 Requires<[IsARM, HasV5TE]> {
1320 let Inst{5} = 1;
1321 let Inst{6} = 0;
1322 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001323
Evan Chengeb4f52e2008-11-06 03:35:07 +00001324 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001325 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001326 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1327 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001328 Requires<[IsARM, HasV5TE]> {
1329 let Inst{5} = 1;
1330 let Inst{6} = 1;
1331 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001332
Evan Chengeb4f52e2008-11-06 03:35:07 +00001333 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001334 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001335 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001336 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001337 Requires<[IsARM, HasV5TE]> {
1338 let Inst{5} = 1;
1339 let Inst{6} = 0;
1340 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001341
Evan Chengeb4f52e2008-11-06 03:35:07 +00001342 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001343 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001344 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001345 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001346 Requires<[IsARM, HasV5TE]> {
1347 let Inst{5} = 1;
1348 let Inst{6} = 1;
1349 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001350}
1351
Raul Herbster37fb5b12007-08-30 23:25:47 +00001352
1353multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001354 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001355 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001356 [(set GPR:$dst, (add GPR:$acc,
1357 (opnode (sext_inreg GPR:$a, i16),
1358 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001359 Requires<[IsARM, HasV5TE]> {
1360 let Inst{5} = 0;
1361 let Inst{6} = 0;
1362 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001363
Evan Chengeb4f52e2008-11-06 03:35:07 +00001364 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001365 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001366 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001367 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001368 Requires<[IsARM, HasV5TE]> {
1369 let Inst{5} = 0;
1370 let Inst{6} = 1;
1371 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001372
Evan Chengeb4f52e2008-11-06 03:35:07 +00001373 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001374 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001375 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001376 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001377 Requires<[IsARM, HasV5TE]> {
1378 let Inst{5} = 1;
1379 let Inst{6} = 0;
1380 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001381
Evan Chengeb4f52e2008-11-06 03:35:07 +00001382 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001383 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1384 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1385 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001386 Requires<[IsARM, HasV5TE]> {
1387 let Inst{5} = 1;
1388 let Inst{6} = 1;
1389 }
Evan Chenga8e29892007-01-19 07:51:42 +00001390
Evan Chengeb4f52e2008-11-06 03:35:07 +00001391 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001392 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001393 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001394 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001395 Requires<[IsARM, HasV5TE]> {
1396 let Inst{5} = 0;
1397 let Inst{6} = 0;
1398 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001399
Evan Chengeb4f52e2008-11-06 03:35:07 +00001400 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001401 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001402 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001403 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001404 Requires<[IsARM, HasV5TE]> {
1405 let Inst{5} = 0;
1406 let Inst{6} = 1;
1407 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001408}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001409
Raul Herbster37fb5b12007-08-30 23:25:47 +00001410defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1411defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001412
Evan Chenga8e29892007-01-19 07:51:42 +00001413// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1414// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001415
Evan Chenga8e29892007-01-19 07:51:42 +00001416//===----------------------------------------------------------------------===//
1417// Misc. Arithmetic Instructions.
1418//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001419
David Goodwin5d598aa2009-08-19 18:00:44 +00001420def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001421 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001422 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1423 let Inst{7-4} = 0b0001;
1424 let Inst{11-8} = 0b1111;
1425 let Inst{19-16} = 0b1111;
1426}
Rafael Espindola199dd672006-10-17 13:13:23 +00001427
David Goodwin5d598aa2009-08-19 18:00:44 +00001428def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001429 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001430 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1431 let Inst{7-4} = 0b0011;
1432 let Inst{11-8} = 0b1111;
1433 let Inst{19-16} = 0b1111;
1434}
Rafael Espindola199dd672006-10-17 13:13:23 +00001435
David Goodwin5d598aa2009-08-19 18:00:44 +00001436def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001437 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001438 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001439 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1440 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1441 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1442 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001443 Requires<[IsARM, HasV6]> {
1444 let Inst{7-4} = 0b1011;
1445 let Inst{11-8} = 0b1111;
1446 let Inst{19-16} = 0b1111;
1447}
Rafael Espindola27185192006-09-29 21:20:16 +00001448
David Goodwin5d598aa2009-08-19 18:00:44 +00001449def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001450 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001451 [(set GPR:$dst,
1452 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001453 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1454 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001455 Requires<[IsARM, HasV6]> {
1456 let Inst{7-4} = 0b1011;
1457 let Inst{11-8} = 0b1111;
1458 let Inst{19-16} = 0b1111;
1459}
Rafael Espindola27185192006-09-29 21:20:16 +00001460
Evan Cheng8b59db32008-11-07 01:41:35 +00001461def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1462 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001463 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001464 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1465 (and (shl GPR:$src2, (i32 imm:$shamt)),
1466 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001467 Requires<[IsARM, HasV6]> {
1468 let Inst{6-4} = 0b001;
1469}
Rafael Espindola27185192006-09-29 21:20:16 +00001470
Evan Chenga8e29892007-01-19 07:51:42 +00001471// Alternate cases for PKHBT where identities eliminate some nodes.
1472def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1473 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1474def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1475 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001476
Rafael Espindolaa2845842006-10-05 16:48:49 +00001477
Evan Cheng8b59db32008-11-07 01:41:35 +00001478def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1479 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001480 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001481 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1482 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001483 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1484 let Inst{6-4} = 0b101;
1485}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001486
Evan Chenga8e29892007-01-19 07:51:42 +00001487// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1488// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001489def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001490 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1491def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1492 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1493 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001494
Evan Chenga8e29892007-01-19 07:51:42 +00001495//===----------------------------------------------------------------------===//
1496// Comparison Instructions...
1497//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001498
Jim Grosbach26421962008-10-14 20:36:24 +00001499defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001500 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001501defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001502 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001503
Evan Chenga8e29892007-01-19 07:51:42 +00001504// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001505defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001506 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001507defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001508 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001509
David Goodwinc0309b42009-06-29 15:33:01 +00001510defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1511 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1512defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1513 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001514
1515def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1516 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001517
David Goodwinc0309b42009-06-29 15:33:01 +00001518def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001519 (CMNri GPR:$src, so_imm_neg:$imm)>;
1520
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001521
Evan Chenga8e29892007-01-19 07:51:42 +00001522// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001523// FIXME: should be able to write a pattern for ARMcmov, but can't use
1524// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001525def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001526 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001527 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001528 RegConstraint<"$false = $dst">, UnaryDP {
1529 let Inst{4} = 0;
1530 let Inst{25} = 0;
1531}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001532
Evan Chengd87293c2008-11-06 08:47:38 +00001533def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001534 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001535 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001536 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001537 RegConstraint<"$false = $dst">, UnaryDP {
1538 let Inst{4} = 1;
1539 let Inst{7} = 0;
1540 let Inst{25} = 0;
1541}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001542
Evan Chengd87293c2008-11-06 08:47:38 +00001543def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001544 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001545 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001546 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001547 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001548 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001549}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001550
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001551
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001552//===----------------------------------------------------------------------===//
1553// TLS Instructions
1554//
1555
1556// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001557let isCall = 1,
1558 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001559 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001560 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001561 [(set R0, ARMthread_pointer)]>;
1562}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001563
Evan Chenga8e29892007-01-19 07:51:42 +00001564//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001565// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00001566// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00001567// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001568// Since by its nature we may be coming from some other function to get
1569// here, and we're using the stack frame for the containing function to
1570// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001571// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001572// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001573// except for our own input by listing the relevant registers in Defs. By
1574// doing so, we also cause the prologue/epilogue code to actively preserve
1575// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001576let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00001577 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1578 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00001579 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00001580 D31 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001581 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001582 AddrModeNone, SizeSpecial, IndexModeNone,
1583 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00001584 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
1585 "add\tr12, pc, #8\n\t"
1586 "str\tr12, [$src, #+4]\n\t"
1587 "mov\tr0, #0\n\t"
1588 "add\tpc, pc, #0\n\t"
1589 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbachf9570122009-05-14 00:46:35 +00001590 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001591}
1592
1593//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001594// Non-Instruction Patterns
1595//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001596
Evan Chenga8e29892007-01-19 07:51:42 +00001597// ConstantPool, GlobalAddress, and JumpTable
1598def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1599def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1600def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001601 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001602
Evan Chenga8e29892007-01-19 07:51:42 +00001603// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001604
Evan Chenga8e29892007-01-19 07:51:42 +00001605// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001606let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001607def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00001608 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001609 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001610 [(set GPR:$dst, so_imm2part:$src)]>,
1611 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001612
Evan Chenga8e29892007-01-19 07:51:42 +00001613def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001614 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1615 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001616def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001617 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1618 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00001619def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
1620 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1621 (so_imm2part_2 imm:$RHS))>;
1622def : ARMPat<(sub GPR:$LHS, so_imm2part:$RHS),
1623 (SUBri (SUBri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1624 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001625
Evan Cheng5adb66a2009-09-28 09:14:39 +00001626// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00001627// This is a single pseudo instruction, the benefit is that it can be remat'd
1628// as a single unit instead of having to handle reg inputs.
1629// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001630let isReMaterializable = 1 in
1631def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001632 "movw", "\t$dst, ${src:lo16}\n\tmovt${p} $dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001633 [(set GPR:$dst, (i32 imm:$src))]>,
1634 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001635
Evan Chenga8e29892007-01-19 07:51:42 +00001636// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001637
Rafael Espindola24357862006-10-19 17:05:03 +00001638
Evan Chenga8e29892007-01-19 07:51:42 +00001639// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001640def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001641 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001642def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001643 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001644
Evan Chenga8e29892007-01-19 07:51:42 +00001645// zextload i1 -> zextload i8
1646def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001647
Evan Chenga8e29892007-01-19 07:51:42 +00001648// extload -> zextload
1649def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1650def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1651def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001652
Evan Cheng83b5cf02008-11-05 23:22:34 +00001653def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1654def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1655
Evan Cheng34b12d22007-01-19 20:27:35 +00001656// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001657def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1658 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001659 (SMULBB GPR:$a, GPR:$b)>;
1660def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1661 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001662def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1663 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001664 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001665def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001666 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001667def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1668 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001669 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001670def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001671 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001672def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1673 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001674 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001675def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001676 (SMULWB GPR:$a, GPR:$b)>;
1677
1678def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001679 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1680 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001681 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1682def : ARMV5TEPat<(add GPR:$acc,
1683 (mul sext_16_node:$a, sext_16_node:$b)),
1684 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1685def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001686 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1687 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001688 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1689def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001690 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001691 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1692def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001693 (mul (sra GPR:$a, (i32 16)),
1694 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001695 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1696def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001697 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001698 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1699def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001700 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1701 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001702 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1703def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001704 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001705 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1706
Evan Chenga8e29892007-01-19 07:51:42 +00001707//===----------------------------------------------------------------------===//
1708// Thumb Support
1709//
1710
1711include "ARMInstrThumb.td"
1712
1713//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001714// Thumb2 Support
1715//
1716
1717include "ARMInstrThumb2.td"
1718
1719//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001720// Floating Point Support
1721//
1722
1723include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001724
1725//===----------------------------------------------------------------------===//
1726// Advanced SIMD (NEON) Support
1727//
1728
1729include "ARMInstrNEON.td"