blob: 03b7a1285df7bc77017e0ae3a22fe27e28b3a628 [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerc961eea2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng2ef88a02006-08-07 22:28:20 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Cheng0475ab52008-01-05 00:41:47 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000019#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000020#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "X86TargetMachine.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000022#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000023#include "llvm/Intrinsics.h"
Reid Spencer7aa8a452007-01-12 23:22:14 +000024#include "llvm/Type.h"
Eric Christophere3997d42011-07-01 23:04:38 +000025#include "llvm/CodeGen/FunctionLoweringInfo.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000027#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
32#include "llvm/Target/TargetMachine.h"
Evan Chengb7a75a52008-09-26 23:41:32 +000033#include "llvm/Target/TargetOptions.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/CFG.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000035#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000037#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000039#include "llvm/ADT/Statistic.h"
40using namespace llvm;
41
Chris Lattner95b2c7d2006-12-19 22:59:26 +000042STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
43
Chris Lattnerc961eea2005-11-16 01:54:32 +000044//===----------------------------------------------------------------------===//
45// Pattern Matcher Implementation
46//===----------------------------------------------------------------------===//
47
48namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000049 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman475871a2008-07-27 21:46:04 +000050 /// SDValue's instead of register numbers for the leaves of the matched
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000051 /// tree.
52 struct X86ISelAddressMode {
53 enum {
54 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000055 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000056 } BaseType;
57
Dan Gohmanffce6f12010-04-29 23:30:41 +000058 // This is really a union, discriminated by BaseType!
59 SDValue Base_Reg;
60 int Base_FrameIndex;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000061
62 unsigned Scale;
Dan Gohman475871a2008-07-27 21:46:04 +000063 SDValue IndexReg;
Dan Gohman27cae7b2008-11-11 15:52:29 +000064 int32_t Disp;
Rafael Espindola094fad32009-04-08 21:14:34 +000065 SDValue Segment;
Dan Gohman46510a72010-04-15 01:51:59 +000066 const GlobalValue *GV;
67 const Constant *CP;
68 const BlockAddress *BlockAddr;
Evan Cheng25ab6902006-09-08 06:48:29 +000069 const char *ES;
70 int JT;
Evan Cheng51a9ed92006-02-25 10:09:08 +000071 unsigned Align; // CP alignment.
Chris Lattnerb8afeb92009-06-26 05:51:45 +000072 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000073
74 X86ISelAddressMode()
Dan Gohmanffce6f12010-04-29 23:30:41 +000075 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
Chris Lattner43f44aa2009-11-01 03:25:03 +000076 Segment(), GV(0), CP(0), BlockAddr(0), ES(0), JT(-1), Align(0),
Dan Gohman79b765d2009-08-25 17:47:44 +000077 SymbolFlags(X86II::MO_NO_FLAG) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000078 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000079
80 bool hasSymbolicDisplacement() const {
Chris Lattner43f44aa2009-11-01 03:25:03 +000081 return GV != 0 || CP != 0 || ES != 0 || JT != -1 || BlockAddr != 0;
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000082 }
Chris Lattner18c59872009-06-27 04:16:01 +000083
84 bool hasBaseOrIndexReg() const {
Dan Gohmanffce6f12010-04-29 23:30:41 +000085 return IndexReg.getNode() != 0 || Base_Reg.getNode() != 0;
Chris Lattner18c59872009-06-27 04:16:01 +000086 }
87
88 /// isRIPRelative - Return true if this addressing mode is already RIP
89 /// relative.
90 bool isRIPRelative() const {
91 if (BaseType != RegBase) return false;
92 if (RegisterSDNode *RegNode =
Dan Gohmanffce6f12010-04-29 23:30:41 +000093 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattner18c59872009-06-27 04:16:01 +000094 return RegNode->getReg() == X86::RIP;
95 return false;
96 }
97
98 void setBaseReg(SDValue Reg) {
99 BaseType = RegBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +0000100 Base_Reg = Reg;
Chris Lattner18c59872009-06-27 04:16:01 +0000101 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +0000102
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000103 void dump() {
David Greened7f4f242010-01-05 01:29:08 +0000104 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohmanffce6f12010-04-29 23:30:41 +0000105 dbgs() << "Base_Reg ";
106 if (Base_Reg.getNode() != 0)
107 Base_Reg.getNode()->dump();
Bill Wendling12321672009-08-07 21:33:25 +0000108 else
David Greened7f4f242010-01-05 01:29:08 +0000109 dbgs() << "nul";
Dan Gohmanffce6f12010-04-29 23:30:41 +0000110 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000111 << " Scale" << Scale << '\n'
112 << "IndexReg ";
Bill Wendling12321672009-08-07 21:33:25 +0000113 if (IndexReg.getNode() != 0)
114 IndexReg.getNode()->dump();
115 else
David Greened7f4f242010-01-05 01:29:08 +0000116 dbgs() << "nul";
117 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000118 << "GV ";
Bill Wendling12321672009-08-07 21:33:25 +0000119 if (GV)
120 GV->dump();
121 else
David Greened7f4f242010-01-05 01:29:08 +0000122 dbgs() << "nul";
123 dbgs() << " CP ";
Bill Wendling12321672009-08-07 21:33:25 +0000124 if (CP)
125 CP->dump();
126 else
David Greened7f4f242010-01-05 01:29:08 +0000127 dbgs() << "nul";
128 dbgs() << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000129 << "ES ";
Bill Wendling12321672009-08-07 21:33:25 +0000130 if (ES)
David Greened7f4f242010-01-05 01:29:08 +0000131 dbgs() << ES;
Bill Wendling12321672009-08-07 21:33:25 +0000132 else
David Greened7f4f242010-01-05 01:29:08 +0000133 dbgs() << "nul";
134 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000135 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000136 };
137}
138
139namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000140 //===--------------------------------------------------------------------===//
141 /// ISel - X86 specific code to select X86 machine instructions for
142 /// SelectionDAG operations.
143 ///
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000144 class X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000145 /// X86Lowering - This object fully describes how to lower LLVM code to an
146 /// X86-specific SelectionDAG.
Dan Gohmand858e902010-04-17 15:26:15 +0000147 const X86TargetLowering &X86Lowering;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000148
149 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
150 /// make the right decision when generating code for different targets.
151 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +0000152
Evan Chengb7a75a52008-09-26 23:41:32 +0000153 /// OptForSize - If true, selector should try to optimize for code size
154 /// instead of performance.
155 bool OptForSize;
156
Chris Lattnerc961eea2005-11-16 01:54:32 +0000157 public:
Bill Wendling98a366d2009-04-29 23:29:43 +0000158 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000159 : SelectionDAGISel(tm, OptLevel),
Dan Gohmanc5534622009-06-03 20:20:00 +0000160 X86Lowering(*tm.getTargetLowering()),
161 Subtarget(&tm.getSubtarget<X86Subtarget>()),
Devang Patel4ae641f2008-10-01 23:18:38 +0000162 OptForSize(false) {}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000163
164 virtual const char *getPassName() const {
165 return "X86 DAG->DAG Instruction Selection";
166 }
167
Dan Gohman64652652010-04-14 20:17:22 +0000168 virtual void EmitFunctionEntryCode();
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000169
Evan Cheng014bf212010-02-15 19:41:07 +0000170 virtual bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const;
171
Chris Lattner7c306da2010-03-02 06:34:30 +0000172 virtual void PreprocessISelDAG();
173
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +0000174 inline bool immSext8(SDNode *N) const {
175 return isInt<8>(cast<ConstantSDNode>(N)->getSExtValue());
176 }
177
178 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
179 // sign extended field.
180 inline bool i64immSExt32(SDNode *N) const {
181 uint64_t v = cast<ConstantSDNode>(N)->getZExtValue();
182 return (int64_t)v == (int32_t)v;
183 }
184
Chris Lattnerc961eea2005-11-16 01:54:32 +0000185// Include the pieces autogenerated from the target description.
186#include "X86GenDAGISel.inc"
187
188 private:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000189 SDNode *Select(SDNode *N);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000190 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
Owen Andersone50ed302009-08-10 22:56:29 +0000191 SDNode *SelectAtomicLoadAdd(SDNode *Node, EVT NVT);
Eric Christopherc324f722011-05-17 08:10:18 +0000192 SDNode *SelectAtomicLoadArith(SDNode *Node, EVT NVT);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000193
Eli Friedman4977eb52011-07-13 20:44:23 +0000194 bool FoldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000195 bool MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
Rafael Espindola49a168d2009-04-12 21:55:03 +0000196 bool MatchWrapper(SDValue N, X86ISelAddressMode &AM);
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000197 bool MatchAddress(SDValue N, X86ISelAddressMode &AM);
198 bool MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
199 unsigned Depth);
Rafael Espindola523249f2009-03-31 16:16:57 +0000200 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM);
Chris Lattnerb86faa12010-09-21 22:07:31 +0000201 bool SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola094fad32009-04-08 21:14:34 +0000202 SDValue &Scale, SDValue &Index, SDValue &Disp,
203 SDValue &Segment);
Chris Lattner52a261b2010-09-21 20:31:19 +0000204 bool SelectLEAAddr(SDValue N, SDValue &Base,
Chris Lattner599b5312010-07-08 23:46:44 +0000205 SDValue &Scale, SDValue &Index, SDValue &Disp,
206 SDValue &Segment);
Chris Lattner52a261b2010-09-21 20:31:19 +0000207 bool SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner599b5312010-07-08 23:46:44 +0000208 SDValue &Scale, SDValue &Index, SDValue &Disp,
209 SDValue &Segment);
Chris Lattnere60f7b42010-03-01 22:51:11 +0000210 bool SelectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattner92d3ada2010-02-16 22:35:06 +0000211 SDValue &Base, SDValue &Scale,
Dan Gohman475871a2008-07-27 21:46:04 +0000212 SDValue &Index, SDValue &Disp,
Rafael Espindola094fad32009-04-08 21:14:34 +0000213 SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +0000214 SDValue &NodeWithChain);
215
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000216 bool TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000217 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +0000218 SDValue &Index, SDValue &Disp,
219 SDValue &Segment);
Chris Lattner7c306da2010-03-02 06:34:30 +0000220
Chris Lattnerc0bad572006-06-08 18:03:49 +0000221 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
222 /// inline asm expressions.
Dan Gohman475871a2008-07-27 21:46:04 +0000223 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Chris Lattnerc0bad572006-06-08 18:03:49 +0000224 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000225 std::vector<SDValue> &OutOps);
Chris Lattnerc0bad572006-06-08 18:03:49 +0000226
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000227 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
228
Dan Gohman475871a2008-07-27 21:46:04 +0000229 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
230 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +0000231 SDValue &Disp, SDValue &Segment) {
Evan Chenge5280532005-12-12 21:49:40 +0000232 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
Dan Gohmanffce6f12010-04-29 23:30:41 +0000233 CurDAG->getTargetFrameIndex(AM.Base_FrameIndex, TLI.getPointerTy()) :
234 AM.Base_Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000235 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000236 Index = AM.IndexReg;
Evan Cheng25ab6902006-09-08 06:48:29 +0000237 // These are 32-bit even in 64-bit mode since RIP relative offset
238 // is 32-bit.
239 if (AM.GV)
Devang Patel0d881da2010-07-06 22:08:15 +0000240 Disp = CurDAG->getTargetGlobalAddress(AM.GV, DebugLoc(),
241 MVT::i32, AM.Disp,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000242 AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000243 else if (AM.CP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000245 AM.Align, AM.Disp, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000246 else if (AM.ES)
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 else if (AM.JT != -1)
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Chris Lattner43f44aa2009-11-01 03:25:03 +0000250 else if (AM.BlockAddr)
Dan Gohman29cbade2009-11-20 23:18:13 +0000251 Disp = CurDAG->getBlockAddress(AM.BlockAddr, MVT::i32,
252 true, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000253 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 Disp = CurDAG->getTargetConstant(AM.Disp, MVT::i32);
Rafael Espindola094fad32009-04-08 21:14:34 +0000255
256 if (AM.Segment.getNode())
257 Segment = AM.Segment;
258 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Chenge5280532005-12-12 21:49:40 +0000260 }
261
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000262 /// getI8Imm - Return a target constant with the specified value, of type
263 /// i8.
Dan Gohman475871a2008-07-27 21:46:04 +0000264 inline SDValue getI8Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 return CurDAG->getTargetConstant(Imm, MVT::i8);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000266 }
267
Chris Lattnerc961eea2005-11-16 01:54:32 +0000268 /// getI32Imm - Return a target constant with the specified value, of type
269 /// i32.
Dan Gohman475871a2008-07-27 21:46:04 +0000270 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000272 }
Evan Chengf597dc72006-02-10 22:24:32 +0000273
Dan Gohman8b746962008-09-23 18:22:58 +0000274 /// getGlobalBaseReg - Return an SDNode that returns the value of
275 /// the global base register. Output instructions required to
276 /// initialize the global base register, if necessary.
277 ///
Evan Cheng9ade2182006-08-26 05:34:46 +0000278 SDNode *getGlobalBaseReg();
Evan Cheng7ccced62006-02-18 00:15:05 +0000279
Dan Gohmanc5534622009-06-03 20:20:00 +0000280 /// getTargetMachine - Return a reference to the TargetMachine, casted
281 /// to the target-specific type.
282 const X86TargetMachine &getTargetMachine() {
283 return static_cast<const X86TargetMachine &>(TM);
284 }
285
286 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
287 /// to the target-specific type.
288 const X86InstrInfo *getInstrInfo() {
289 return getTargetMachine().getInstrInfo();
290 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000291 };
292}
293
Evan Chengf4b4c412006-08-08 00:31:00 +0000294
Evan Cheng014bf212010-02-15 19:41:07 +0000295bool
296X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling98a366d2009-04-29 23:29:43 +0000297 if (OptLevel == CodeGenOpt::None) return false;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000298
Evan Cheng014bf212010-02-15 19:41:07 +0000299 if (!N.hasOneUse())
300 return false;
301
302 if (N.getOpcode() != ISD::LOAD)
303 return true;
304
305 // If N is a load, do additional profitability checks.
306 if (U == Root) {
Evan Cheng884c70c2008-11-27 00:49:46 +0000307 switch (U->getOpcode()) {
308 default: break;
Dan Gohman9ef51c82010-01-04 20:51:50 +0000309 case X86ISD::ADD:
310 case X86ISD::SUB:
311 case X86ISD::AND:
312 case X86ISD::XOR:
313 case X86ISD::OR:
Evan Cheng884c70c2008-11-27 00:49:46 +0000314 case ISD::ADD:
315 case ISD::ADDC:
316 case ISD::ADDE:
317 case ISD::AND:
318 case ISD::OR:
319 case ISD::XOR: {
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000320 SDValue Op1 = U->getOperand(1);
321
Evan Cheng884c70c2008-11-27 00:49:46 +0000322 // If the other operand is a 8-bit immediate we should fold the immediate
323 // instead. This reduces code size.
324 // e.g.
325 // movl 4(%esp), %eax
326 // addl $4, %eax
327 // vs.
328 // movl $4, %eax
329 // addl 4(%esp), %eax
330 // The former is 2 bytes shorter. In case where the increment is 1, then
331 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000332 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman9a49d312009-03-14 02:07:16 +0000333 if (Imm->getAPIntValue().isSignedIntN(8))
334 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000335
336 // If the other operand is a TLS address, we should fold it instead.
337 // This produces
338 // movl %gs:0, %eax
339 // leal i@NTPOFF(%eax), %eax
340 // instead of
341 // movl $i@NTPOFF, %eax
342 // addl %gs:0, %eax
343 // if the block also has an access to a second TLS address this will save
344 // a load.
345 // FIXME: This is probably also true for non TLS addresses.
346 if (Op1.getOpcode() == X86ISD::Wrapper) {
347 SDValue Val = Op1.getOperand(0);
348 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
349 return false;
350 }
Evan Cheng884c70c2008-11-27 00:49:46 +0000351 }
352 }
Evan Cheng014bf212010-02-15 19:41:07 +0000353 }
354
355 return true;
356}
357
Evan Chengf48ef032010-03-14 03:48:46 +0000358/// MoveBelowCallOrigChain - Replace the original chain operand of the call with
359/// load's chain operand and move load below the call's chain operand.
360static void MoveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
361 SDValue Call, SDValue OrigChain) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000362 SmallVector<SDValue, 8> Ops;
Evan Chengf48ef032010-03-14 03:48:46 +0000363 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng5b2e5892009-01-26 18:43:34 +0000364 if (Chain.getNode() == Load.getNode())
365 Ops.push_back(Load.getOperand(0));
366 else {
367 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengf48ef032010-03-14 03:48:46 +0000368 "Unexpected chain operand");
Evan Cheng5b2e5892009-01-26 18:43:34 +0000369 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
370 if (Chain.getOperand(i).getNode() == Load.getNode())
371 Ops.push_back(Load.getOperand(0));
372 else
373 Ops.push_back(Chain.getOperand(i));
374 SDValue NewChain =
Dale Johannesened2eee62009-02-06 01:31:28 +0000375 CurDAG->getNode(ISD::TokenFactor, Load.getDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 MVT::Other, &Ops[0], Ops.size());
Evan Cheng5b2e5892009-01-26 18:43:34 +0000377 Ops.clear();
378 Ops.push_back(NewChain);
379 }
Evan Chengf48ef032010-03-14 03:48:46 +0000380 for (unsigned i = 1, e = OrigChain.getNumOperands(); i != e; ++i)
381 Ops.push_back(OrigChain.getOperand(i));
Dan Gohman027657d2010-06-18 15:30:29 +0000382 CurDAG->UpdateNodeOperands(OrigChain.getNode(), &Ops[0], Ops.size());
383 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengab6c3bb2008-08-25 21:27:18 +0000384 Load.getOperand(1), Load.getOperand(2));
385 Ops.clear();
Gabor Greifba36cb52008-08-28 21:40:38 +0000386 Ops.push_back(SDValue(Load.getNode(), 1));
387 for (unsigned i = 1, e = Call.getNode()->getNumOperands(); i != e; ++i)
Evan Chengab6c3bb2008-08-25 21:27:18 +0000388 Ops.push_back(Call.getOperand(i));
Dan Gohman027657d2010-06-18 15:30:29 +0000389 CurDAG->UpdateNodeOperands(Call.getNode(), &Ops[0], Ops.size());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000390}
391
392/// isCalleeLoad - Return true if call address is a load and it can be
393/// moved below CALLSEQ_START and the chains leading up to the call.
394/// Return the CALLSEQ_START by reference as a second output.
Evan Chengf48ef032010-03-14 03:48:46 +0000395/// In the case of a tail call, there isn't a callseq node between the call
396/// chain and the load.
397static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000398 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengab6c3bb2008-08-25 21:27:18 +0000399 return false;
Gabor Greifba36cb52008-08-28 21:40:38 +0000400 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000401 if (!LD ||
402 LD->isVolatile() ||
403 LD->getAddressingMode() != ISD::UNINDEXED ||
404 LD->getExtensionType() != ISD::NON_EXTLOAD)
405 return false;
406
407 // Now let's find the callseq_start.
Evan Chengf48ef032010-03-14 03:48:46 +0000408 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000409 if (!Chain.hasOneUse())
410 return false;
411 Chain = Chain.getOperand(0);
412 }
Evan Chengf48ef032010-03-14 03:48:46 +0000413
414 if (!Chain.getNumOperands())
415 return false;
Evan Cheng5b2e5892009-01-26 18:43:34 +0000416 if (Chain.getOperand(0).getNode() == Callee.getNode())
417 return true;
418 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman1e038a82009-09-15 01:22:01 +0000419 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
420 Callee.getValue(1).hasOneUse())
Evan Cheng5b2e5892009-01-26 18:43:34 +0000421 return true;
422 return false;
Evan Chengab6c3bb2008-08-25 21:27:18 +0000423}
424
Chris Lattnerfb444af2010-03-02 23:12:51 +0000425void X86DAGToDAGISel::PreprocessISelDAG() {
Chris Lattner97d85342010-03-04 01:43:43 +0000426 // OptForSize is used in pattern predicates that isel is matching.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000427 OptForSize = MF->getFunction()->hasFnAttr(Attribute::OptimizeForSize);
428
Dan Gohmanf350b272008-08-23 02:25:05 +0000429 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
430 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000431 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000432
Evan Chengf48ef032010-03-14 03:48:46 +0000433 if (OptLevel != CodeGenOpt::None &&
434 (N->getOpcode() == X86ISD::CALL ||
435 N->getOpcode() == X86ISD::TC_RETURN)) {
Chris Lattnerfb444af2010-03-02 23:12:51 +0000436 /// Also try moving call address load from outside callseq_start to just
437 /// before the call to allow it to be folded.
438 ///
439 /// [Load chain]
440 /// ^
441 /// |
442 /// [Load]
443 /// ^ ^
444 /// | |
445 /// / \--
446 /// / |
447 ///[CALLSEQ_START] |
448 /// ^ |
449 /// | |
450 /// [LOAD/C2Reg] |
451 /// | |
452 /// \ /
453 /// \ /
454 /// [CALL]
Evan Chengf48ef032010-03-14 03:48:46 +0000455 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattnerfb444af2010-03-02 23:12:51 +0000456 SDValue Chain = N->getOperand(0);
457 SDValue Load = N->getOperand(1);
Evan Chengf48ef032010-03-14 03:48:46 +0000458 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattnerfb444af2010-03-02 23:12:51 +0000459 continue;
Evan Chengf48ef032010-03-14 03:48:46 +0000460 MoveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattnerfb444af2010-03-02 23:12:51 +0000461 ++NumLoadMoved;
462 continue;
463 }
464
465 // Lower fpround and fpextend nodes that target the FP stack to be store and
466 // load to the stack. This is a gross hack. We would like to simply mark
467 // these as being illegal, but when we do that, legalize produces these when
468 // it expands calls, then expands these in the same legalize pass. We would
469 // like dag combine to be able to hack on these between the call expansion
470 // and the node legalization. As such this pass basically does "really
471 // late" legalization of these inline with the X86 isel pass.
472 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000473 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
474 continue;
475
Owen Andersone50ed302009-08-10 22:56:29 +0000476 EVT SrcVT = N->getOperand(0).getValueType();
477 EVT DstVT = N->getValueType(0);
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000478
479 // If any of the sources are vectors, no fp stack involved.
480 if (SrcVT.isVector() || DstVT.isVector())
481 continue;
482
483 // If the source and destination are SSE registers, then this is a legal
484 // conversion that should not be lowered.
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000485 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
486 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
487 if (SrcIsSSE && DstIsSSE)
488 continue;
489
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000490 if (!SrcIsSSE && !DstIsSSE) {
491 // If this is an FPStack extension, it is a noop.
492 if (N->getOpcode() == ISD::FP_EXTEND)
493 continue;
494 // If this is a value-preserving FPStack truncation, it is a noop.
495 if (N->getConstantOperandVal(1))
496 continue;
497 }
498
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000499 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
500 // FPStack has extload and truncstore. SSE can fold direct loads into other
501 // operations. Based on this, decide what we want to do.
Owen Andersone50ed302009-08-10 22:56:29 +0000502 EVT MemVT;
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000503 if (N->getOpcode() == ISD::FP_ROUND)
504 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
505 else
506 MemVT = SrcIsSSE ? SrcVT : DstVT;
507
Dan Gohmanf350b272008-08-23 02:25:05 +0000508 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Dale Johannesend8392542009-02-03 21:48:12 +0000509 DebugLoc dl = N->getDebugLoc();
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000510
511 // FIXME: optimize the case where the src/dest is a load or store?
Dale Johannesend8392542009-02-03 21:48:12 +0000512 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(), dl,
Dan Gohmanf350b272008-08-23 02:25:05 +0000513 N->getOperand(0),
Chris Lattner3d6ccfb2010-09-21 17:04:51 +0000514 MemTmp, MachinePointerInfo(), MemVT,
David Greenedb8d9892010-02-15 16:57:43 +0000515 false, false, 0);
Stuart Hastingsa9011292011-02-16 16:23:55 +0000516 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +0000517 MachinePointerInfo(),
518 MemVT, false, false, 0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000519
520 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
521 // extload we created. This will cause general havok on the dag because
522 // anything below the conversion could be folded into other existing nodes.
523 // To avoid invalidating 'I', back it up to the convert node.
524 --I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000525 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000526
527 // Now that we did that, the node is dead. Increment the iterator to the
528 // next node to process, then delete N.
529 ++I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000530 CurDAG->DeleteNode(N);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000531 }
532}
533
Chris Lattnerc961eea2005-11-16 01:54:32 +0000534
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000535/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
536/// the main function.
537void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
538 MachineFrameInfo *MFI) {
539 const TargetInstrInfo *TII = TM.getInstrInfo();
Bill Wendling78d15762011-01-06 00:47:10 +0000540 if (Subtarget->isTargetCygMing()) {
541 unsigned CallOp =
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000542 Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000543 BuildMI(BB, DebugLoc(),
Bill Wendling78d15762011-01-06 00:47:10 +0000544 TII->get(CallOp)).addExternalSymbol("__main");
545 }
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000546}
547
Dan Gohman64652652010-04-14 20:17:22 +0000548void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000549 // If this is main, emit special code for main.
Dan Gohman64652652010-04-14 20:17:22 +0000550 if (const Function *Fn = MF->getFunction())
551 if (Fn->hasExternalLinkage() && Fn->getName() == "main")
552 EmitSpecialCodeForMain(MF->begin(), MF->getFrameInfo());
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000553}
554
Eli Friedman2a019462011-07-13 21:29:53 +0000555static bool isDispSafeForFrameIndex(int64_t Val) {
556 // On 64-bit platforms, we can run into an issue where a frame index
557 // includes a displacement that, when added to the explicit displacement,
558 // will overflow the displacement field. Assuming that the frame index
559 // displacement fits into a 31-bit integer (which is only slightly more
560 // aggressive than the current fundamental assumption that it fits into
561 // a 32-bit integer), a 31-bit disp should always be safe.
562 return isInt<31>(Val);
563}
564
Eli Friedman4977eb52011-07-13 20:44:23 +0000565bool X86DAGToDAGISel::FoldOffsetIntoAddress(uint64_t Offset,
566 X86ISelAddressMode &AM) {
567 int64_t Val = AM.Disp + Offset;
568 CodeModel::Model M = TM.getCodeModel();
Eli Friedman2a019462011-07-13 21:29:53 +0000569 if (Subtarget->is64Bit()) {
570 if (!X86::isOffsetSuitableForCodeModel(Val, M,
571 AM.hasSymbolicDisplacement()))
572 return true;
573 // In addition to the checks required for a register base, check that
574 // we do not try to use an unsafe Disp with a frame index.
575 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
576 !isDispSafeForFrameIndex(Val))
577 return true;
Eli Friedman4977eb52011-07-13 20:44:23 +0000578 }
Eli Friedman2a019462011-07-13 21:29:53 +0000579 AM.Disp = Val;
580 return false;
581
Eli Friedman4977eb52011-07-13 20:44:23 +0000582}
Rafael Espindola094fad32009-04-08 21:14:34 +0000583
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000584bool X86DAGToDAGISel::MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
585 SDValue Address = N->getOperand(1);
586
587 // load gs:0 -> GS segment register.
588 // load fs:0 -> FS segment register.
589 //
Rafael Espindola094fad32009-04-08 21:14:34 +0000590 // This optimization is valid because the GNU TLS model defines that
591 // gs:0 (or fs:0 on X86-64) contains its own address.
592 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000593 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
594 if (C->getSExtValue() == 0 && AM.Segment.getNode() == 0 &&
595 Subtarget->isTargetELF())
596 switch (N->getPointerInfo().getAddrSpace()) {
597 case 256:
598 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
599 return false;
600 case 257:
601 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
602 return false;
603 }
604
Rafael Espindola094fad32009-04-08 21:14:34 +0000605 return true;
606}
607
Chris Lattner18c59872009-06-27 04:16:01 +0000608/// MatchWrapper - Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes
609/// into an addressing mode. These wrap things that will resolve down into a
610/// symbol reference. If no match is possible, this returns true, otherwise it
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000611/// returns false.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000612bool X86DAGToDAGISel::MatchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner18c59872009-06-27 04:16:01 +0000613 // If the addressing mode already has a symbol as the displacement, we can
614 // never match another symbol.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000615 if (AM.hasSymbolicDisplacement())
616 return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000617
618 SDValue N0 = N.getOperand(0);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000619 CodeModel::Model M = TM.getCodeModel();
620
Chris Lattner18c59872009-06-27 04:16:01 +0000621 // Handle X86-64 rip-relative addresses. We check this before checking direct
622 // folding because RIP is preferable to non-RIP accesses.
623 if (Subtarget->is64Bit() &&
624 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
625 // they cannot be folded into immediate fields.
626 // FIXME: This can be improved for kernel and other models?
Anton Korobeynikov25f1aa02009-08-21 15:41:56 +0000627 (M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000628 // Base and index reg must be 0 in order to use %rip as base and lowering
629 // must allow RIP.
630 !AM.hasBaseOrIndexReg() && N.getOpcode() == X86ISD::WrapperRIP) {
Chris Lattner18c59872009-06-27 04:16:01 +0000631 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedman4977eb52011-07-13 20:44:23 +0000632 X86ISelAddressMode Backup = AM;
Chris Lattner18c59872009-06-27 04:16:01 +0000633 AM.GV = G->getGlobal();
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000634 AM.SymbolFlags = G->getTargetFlags();
Eli Friedman4977eb52011-07-13 20:44:23 +0000635 if (FoldOffsetIntoAddress(G->getOffset(), AM)) {
636 AM = Backup;
637 return true;
638 }
Chris Lattner18c59872009-06-27 04:16:01 +0000639 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedman4977eb52011-07-13 20:44:23 +0000640 X86ISelAddressMode Backup = AM;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000641 AM.CP = CP->getConstVal();
642 AM.Align = CP->getAlignment();
Chris Lattner0b0deab2009-06-26 05:56:49 +0000643 AM.SymbolFlags = CP->getTargetFlags();
Eli Friedman4977eb52011-07-13 20:44:23 +0000644 if (FoldOffsetIntoAddress(CP->getOffset(), AM)) {
645 AM = Backup;
646 return true;
647 }
Chris Lattner18c59872009-06-27 04:16:01 +0000648 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
649 AM.ES = S->getSymbol();
650 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000651 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000652 AM.JT = J->getIndex();
653 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000654 } else {
655 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000656 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Rafael Espindola49a168d2009-04-12 21:55:03 +0000657 }
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000658
Chris Lattner18c59872009-06-27 04:16:01 +0000659 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola49a168d2009-04-12 21:55:03 +0000661 return false;
Chris Lattner18c59872009-06-27 04:16:01 +0000662 }
663
664 // Handle the case when globals fit in our immediate field: This is true for
665 // X86-32 always and X86-64 when in -static -mcmodel=small mode. In 64-bit
666 // mode, this results in a non-RIP-relative computation.
667 if (!Subtarget->is64Bit() ||
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000668 ((M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000669 TM.getRelocationModel() == Reloc::Static)) {
670 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
671 AM.GV = G->getGlobal();
672 AM.Disp += G->getOffset();
673 AM.SymbolFlags = G->getTargetFlags();
674 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
675 AM.CP = CP->getConstVal();
676 AM.Align = CP->getAlignment();
677 AM.Disp += CP->getOffset();
678 AM.SymbolFlags = CP->getTargetFlags();
679 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
680 AM.ES = S->getSymbol();
681 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000682 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000683 AM.JT = J->getIndex();
684 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000685 } else {
686 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000687 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000688 }
Rafael Espindola49a168d2009-04-12 21:55:03 +0000689 return false;
690 }
691
692 return true;
693}
694
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000695/// MatchAddress - Add the specified node to the specified addressing mode,
696/// returning true if it cannot be done. This just pattern matches for the
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000697/// addressing mode.
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000698bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM) {
Dan Gohmane5408102010-06-18 01:24:29 +0000699 if (MatchAddressRecursively(N, AM, 0))
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000700 return true;
701
702 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
703 // a smaller encoding and avoids a scaled-index.
704 if (AM.Scale == 2 &&
705 AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000706 AM.Base_Reg.getNode() == 0) {
707 AM.Base_Reg = AM.IndexReg;
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000708 AM.Scale = 1;
709 }
710
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000711 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
712 // because it has a smaller encoding.
713 // TODO: Which other code models can use this?
714 if (TM.getCodeModel() == CodeModel::Small &&
715 Subtarget->is64Bit() &&
716 AM.Scale == 1 &&
717 AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000718 AM.Base_Reg.getNode() == 0 &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000719 AM.IndexReg.getNode() == 0 &&
Dan Gohman79b765d2009-08-25 17:47:44 +0000720 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000721 AM.hasSymbolicDisplacement())
Dan Gohmanffce6f12010-04-29 23:30:41 +0000722 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000723
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000724 return false;
725}
726
Chandler Carruthd65a9102012-01-11 11:04:36 +0000727// Insert a node into the DAG at least before the Pos node's position. This
728// will reposition the node as needed, and will assign it a node ID that is <=
729// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
730// IDs! The selection DAG must no longer depend on their uniqueness when this
731// is used.
732static void InsertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
733 if (N.getNode()->getNodeId() == -1 ||
734 N.getNode()->getNodeId() > Pos.getNode()->getNodeId()) {
735 DAG.RepositionNode(Pos.getNode(), N.getNode());
736 N.getNode()->setNodeId(Pos.getNode()->getNodeId());
737 }
738}
739
Chandler Carruth6ae18e52012-01-11 08:48:20 +0000740// Transform "(X >> (8-C1)) & C2" to "(X >> 8) & 0xff)" if safe. This
741// allows us to convert the shift and and into an h-register extract and
742// a scaled index. Returns false if the simplification is performed.
743static bool FoldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
744 uint64_t Mask,
745 SDValue Shift, SDValue X,
746 X86ISelAddressMode &AM) {
747 if (Shift.getOpcode() != ISD::SRL ||
748 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
749 !Shift.hasOneUse())
750 return true;
751
752 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
753 if (ScaleLog <= 0 || ScaleLog >= 4 ||
754 Mask != (0xffu << ScaleLog))
755 return true;
756
757 EVT VT = N.getValueType();
758 DebugLoc DL = N.getDebugLoc();
759 SDValue Eight = DAG.getConstant(8, MVT::i8);
760 SDValue NewMask = DAG.getConstant(0xff, VT);
761 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
762 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
763 SDValue ShlCount = DAG.getConstant(ScaleLog, MVT::i8);
764 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
765
Chandler Carruth0fe9a922012-01-12 01:34:44 +0000766 // Insert the new nodes into the topological ordering. We must do this in
767 // a valid topological ordering as nothing is going to go back and re-sort
768 // these nodes. We continually insert before 'N' in sequence as this is
769 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
770 // hierarchy left to express.
771 InsertDAGNode(DAG, N, Eight);
772 InsertDAGNode(DAG, N, Srl);
773 InsertDAGNode(DAG, N, NewMask);
Chandler Carruthd65a9102012-01-11 11:04:36 +0000774 InsertDAGNode(DAG, N, And);
Chandler Carruth0fe9a922012-01-12 01:34:44 +0000775 InsertDAGNode(DAG, N, ShlCount);
Chandler Carruthd65a9102012-01-11 11:04:36 +0000776 InsertDAGNode(DAG, N, Shl);
Chandler Carruth6ae18e52012-01-11 08:48:20 +0000777 DAG.ReplaceAllUsesWith(N, Shl);
778 AM.IndexReg = And;
779 AM.Scale = (1 << ScaleLog);
780 return false;
781}
782
Chandler Carruthfde2c1a2012-01-11 09:35:00 +0000783// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
784// allows us to fold the shift into this addressing mode. Returns false if the
785// transform succeeded.
786static bool FoldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
787 uint64_t Mask,
788 SDValue Shift, SDValue X,
789 X86ISelAddressMode &AM) {
790 if (Shift.getOpcode() != ISD::SHL ||
791 !isa<ConstantSDNode>(Shift.getOperand(1)))
792 return true;
793
794 // Not likely to be profitable if either the AND or SHIFT node has more
795 // than one use (unless all uses are for address computation). Besides,
796 // isel mechanism requires their node ids to be reused.
797 if (!N.hasOneUse() || !Shift.hasOneUse())
798 return true;
799
800 // Verify that the shift amount is something we can fold.
801 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
802 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
803 return true;
804
805 EVT VT = N.getValueType();
806 DebugLoc DL = N.getDebugLoc();
807 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, VT);
808 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
809 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
810
Chandler Carruth0fe9a922012-01-12 01:34:44 +0000811 // Insert the new nodes into the topological ordering. We must do this in
812 // a valid topological ordering as nothing is going to go back and re-sort
813 // these nodes. We continually insert before 'N' in sequence as this is
814 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
815 // hierarchy left to express.
816 InsertDAGNode(DAG, N, NewMask);
817 InsertDAGNode(DAG, N, NewAnd);
Chandler Carruthd65a9102012-01-11 11:04:36 +0000818 InsertDAGNode(DAG, N, NewShift);
Chandler Carruthfde2c1a2012-01-11 09:35:00 +0000819 DAG.ReplaceAllUsesWith(N, NewShift);
820
821 AM.Scale = 1 << ShiftAmt;
822 AM.IndexReg = NewAnd;
823 return false;
824}
825
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000826// Implement some heroics to detect shifts of masked values where the mask can
827// be replaced by extending the shift and undoing that in the addressing mode
828// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
829// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
830// the addressing mode. This results in code such as:
831//
832// int f(short *y, int *lookup_table) {
833// ...
834// return *y + lookup_table[*y >> 11];
835// }
836//
837// Turning into:
838// movzwl (%rdi), %eax
839// movl %eax, %ecx
840// shrl $11, %ecx
841// addl (%rsi,%rcx,4), %eax
842//
843// Instead of:
844// movzwl (%rdi), %eax
845// movl %eax, %ecx
846// shrl $9, %ecx
847// andl $124, %rcx
848// addl (%rsi,%rcx), %eax
849//
Chandler Carruthdddcd782012-01-11 09:35:02 +0000850// Note that this function assumes the mask is provided as a mask *after* the
851// value is shifted. The input chain may or may not match that, but computing
852// such a mask is trivial.
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000853static bool FoldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
Chandler Carruthdddcd782012-01-11 09:35:02 +0000854 uint64_t Mask,
855 SDValue Shift, SDValue X,
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000856 X86ISelAddressMode &AM) {
Chandler Carruthdddcd782012-01-11 09:35:02 +0000857 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
858 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000859 return true;
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000860
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000861 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
862 unsigned MaskLZ = CountLeadingZeros_64(Mask);
863 unsigned MaskTZ = CountTrailingZeros_64(Mask);
864
865 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruthdddcd782012-01-11 09:35:02 +0000866 // from the trailing zeros of the mask.
867 unsigned AMShiftAmt = MaskTZ;
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000868
869 // There is nothing we can do here unless the mask is removing some bits.
870 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
871 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
872
873 // We also need to ensure that mask is a continuous run of bits.
874 if (CountTrailingOnes_64(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
875
876 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruthdddcd782012-01-11 09:35:02 +0000877 // Also scale it down based on the size of the shift.
878 MaskLZ -= (64 - X.getValueSizeInBits()) + ShiftAmt;
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000879
880 // The final check is to ensure that any masked out high bits of X are
881 // already known to be zero. Otherwise, the mask has a semantic impact
882 // other than masking out a couple of low bits. Unfortunately, because of
883 // the mask, zero extensions will be removed from operands in some cases.
884 // This code works extra hard to look through extensions because we can
885 // replace them with zero extensions cheaply if necessary.
886 bool ReplacingAnyExtend = false;
887 if (X.getOpcode() == ISD::ANY_EXTEND) {
888 unsigned ExtendBits =
889 X.getValueSizeInBits() - X.getOperand(0).getValueSizeInBits();
890 // Assume that we'll replace the any-extend with a zero-extend, and
891 // narrow the search to the extended value.
892 X = X.getOperand(0);
893 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
894 ReplacingAnyExtend = true;
895 }
896 APInt MaskedHighBits = APInt::getHighBitsSet(X.getValueSizeInBits(),
897 MaskLZ);
898 APInt KnownZero, KnownOne;
899 DAG.ComputeMaskedBits(X, MaskedHighBits, KnownZero, KnownOne);
900 if (MaskedHighBits != KnownZero) return true;
901
902 // We've identified a pattern that can be transformed into a single shift
903 // and an addressing mode. Make it so.
904 EVT VT = N.getValueType();
905 if (ReplacingAnyExtend) {
906 assert(X.getValueType() != VT);
907 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
908 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, X.getDebugLoc(), VT, X);
Chandler Carruthd65a9102012-01-11 11:04:36 +0000909 InsertDAGNode(DAG, N, NewX);
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000910 X = NewX;
911 }
912 DebugLoc DL = N.getDebugLoc();
913 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, MVT::i8);
914 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
915 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, MVT::i8);
916 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carruth0fe9a922012-01-12 01:34:44 +0000917
918 // Insert the new nodes into the topological ordering. We must do this in
919 // a valid topological ordering as nothing is going to go back and re-sort
920 // these nodes. We continually insert before 'N' in sequence as this is
921 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
922 // hierarchy left to express.
Chandler Carruthd65a9102012-01-11 11:04:36 +0000923 InsertDAGNode(DAG, N, NewSRLAmt);
924 InsertDAGNode(DAG, N, NewSRL);
925 InsertDAGNode(DAG, N, NewSHLAmt);
926 InsertDAGNode(DAG, N, NewSHL);
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000927 DAG.ReplaceAllUsesWith(N, NewSHL);
928
929 AM.Scale = 1 << AMShiftAmt;
930 AM.IndexReg = NewSRL;
931 return false;
932}
933
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000934bool X86DAGToDAGISel::MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
935 unsigned Depth) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000936 DebugLoc dl = N.getDebugLoc();
Bill Wendling12321672009-08-07 21:33:25 +0000937 DEBUG({
David Greened7f4f242010-01-05 01:29:08 +0000938 dbgs() << "MatchAddress: ";
Bill Wendling12321672009-08-07 21:33:25 +0000939 AM.dump();
940 });
Dan Gohmanbadb2d22007-08-13 20:03:06 +0000941 // Limit recursion.
942 if (Depth > 5)
Rafael Espindola523249f2009-03-31 16:16:57 +0000943 return MatchAddressBase(N, AM);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000944
Chris Lattner18c59872009-06-27 04:16:01 +0000945 // If this is already a %rip relative address, we can only merge immediates
946 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng25ab6902006-09-08 06:48:29 +0000947 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattner18c59872009-06-27 04:16:01 +0000948 if (AM.isRIPRelative()) {
949 // FIXME: JumpTable and ExternalSymbol address currently don't like
950 // displacements. It isn't very important, but this should be fixed for
951 // consistency.
952 if (!AM.ES && AM.JT != -1) return true;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000953
Eli Friedman4977eb52011-07-13 20:44:23 +0000954 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
955 if (!FoldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng25ab6902006-09-08 06:48:29 +0000956 return false;
Evan Cheng25ab6902006-09-08 06:48:29 +0000957 return true;
958 }
959
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000960 switch (N.getOpcode()) {
961 default: break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000962 case ISD::Constant: {
Dan Gohman27cae7b2008-11-11 15:52:29 +0000963 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Eli Friedman4977eb52011-07-13 20:44:23 +0000964 if (!FoldOffsetIntoAddress(Val, AM))
Evan Cheng25ab6902006-09-08 06:48:29 +0000965 return false;
Evan Cheng25ab6902006-09-08 06:48:29 +0000966 break;
967 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000968
Rafael Espindola49a168d2009-04-12 21:55:03 +0000969 case X86ISD::Wrapper:
Chris Lattner18c59872009-06-27 04:16:01 +0000970 case X86ISD::WrapperRIP:
Rafael Espindola49a168d2009-04-12 21:55:03 +0000971 if (!MatchWrapper(N, AM))
972 return false;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000973 break;
974
Rafael Espindola094fad32009-04-08 21:14:34 +0000975 case ISD::LOAD:
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000976 if (!MatchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola094fad32009-04-08 21:14:34 +0000977 return false;
978 break;
979
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000980 case ISD::FrameIndex:
Eli Friedman2a019462011-07-13 21:29:53 +0000981 if (AM.BaseType == X86ISelAddressMode::RegBase &&
982 AM.Base_Reg.getNode() == 0 &&
983 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000984 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +0000985 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000986 return false;
987 }
988 break;
Evan Chengec693f72005-12-08 02:01:35 +0000989
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000990 case ISD::SHL:
Chris Lattner18c59872009-06-27 04:16:01 +0000991 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1)
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000992 break;
993
Gabor Greif93c53e52008-08-31 15:37:04 +0000994 if (ConstantSDNode
995 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000996 unsigned Val = CN->getZExtValue();
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000997 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
998 // that the base operand remains free for further matching. If
999 // the base doesn't end up getting used, a post-processing step
1000 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001001 if (Val == 1 || Val == 2 || Val == 3) {
1002 AM.Scale = 1 << Val;
Gabor Greifba36cb52008-08-28 21:40:38 +00001003 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001004
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001005 // Okay, we know that we have a scale by now. However, if the scaled
1006 // value is an add of something and a constant, we can fold the
1007 // constant into the disp field here.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001008 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001009 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001010 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +00001011 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Eli Friedman4977eb52011-07-13 20:44:23 +00001012 uint64_t Disp = AddVal->getSExtValue() << Val;
1013 if (!FoldOffsetIntoAddress(Disp, AM))
1014 return false;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001015 }
Eli Friedman4977eb52011-07-13 20:44:23 +00001016
1017 AM.IndexReg = ShVal;
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001018 return false;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001019 }
1020 break;
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001021 }
Evan Chengec693f72005-12-08 02:01:35 +00001022
Chandler Carruthdddcd782012-01-11 09:35:02 +00001023 case ISD::SRL: {
1024 // Scale must not be used already.
1025 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
1026
1027 SDValue And = N.getOperand(0);
1028 if (And.getOpcode() != ISD::AND) break;
1029 SDValue X = And.getOperand(0);
1030
1031 // We only handle up to 64-bit values here as those are what matter for
1032 // addressing mode optimizations.
1033 if (X.getValueSizeInBits() > 64) break;
1034
1035 // The mask used for the transform is expected to be post-shift, but we
1036 // found the shift first so just apply the shift to the mask before passing
1037 // it down.
1038 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1039 !isa<ConstantSDNode>(And.getOperand(1)))
1040 break;
1041 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1042
Chandler Carruthf103b3d2012-01-11 08:41:08 +00001043 // Try to fold the mask and shift into the scale, and return false if we
1044 // succeed.
Chandler Carruthdddcd782012-01-11 09:35:02 +00001045 if (!FoldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruthf103b3d2012-01-11 08:41:08 +00001046 return false;
1047 break;
Chandler Carruthdddcd782012-01-11 09:35:02 +00001048 }
Chandler Carruthf103b3d2012-01-11 08:41:08 +00001049
Dan Gohman83688052007-10-22 20:22:24 +00001050 case ISD::SMUL_LOHI:
1051 case ISD::UMUL_LOHI:
1052 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greif99a6cb92008-08-26 22:36:50 +00001053 if (N.getResNo() != 0) break;
Dan Gohman83688052007-10-22 20:22:24 +00001054 // FALL THROUGH
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001055 case ISD::MUL:
Evan Cheng73f24c92009-03-30 21:36:47 +00001056 case X86ISD::MUL_IMM:
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001057 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001058 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +00001059 AM.Base_Reg.getNode() == 0 &&
Chris Lattner18c59872009-06-27 04:16:01 +00001060 AM.IndexReg.getNode() == 0) {
Gabor Greif93c53e52008-08-31 15:37:04 +00001061 if (ConstantSDNode
1062 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001063 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1064 CN->getZExtValue() == 9) {
1065 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001066
Gabor Greifba36cb52008-08-28 21:40:38 +00001067 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00001068 SDValue Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001069
1070 // Okay, we know that we have a scale by now. However, if the scaled
1071 // value is an add of something and a constant, we can fold the
1072 // constant into the disp field here.
Gabor Greifba36cb52008-08-28 21:40:38 +00001073 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
1074 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
1075 Reg = MulVal.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001076 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +00001077 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Eli Friedman4977eb52011-07-13 20:44:23 +00001078 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
1079 if (FoldOffsetIntoAddress(Disp, AM))
Gabor Greifba36cb52008-08-28 21:40:38 +00001080 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001081 } else {
Gabor Greifba36cb52008-08-28 21:40:38 +00001082 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001083 }
1084
Dan Gohmanffce6f12010-04-29 23:30:41 +00001085 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001086 return false;
1087 }
Chris Lattner62412262007-02-04 20:18:17 +00001088 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001089 break;
1090
Dan Gohman3cd90a12009-05-11 18:02:53 +00001091 case ISD::SUB: {
1092 // Given A-B, if A can be completely folded into the address and
1093 // the index field with the index field unused, use -B as the index.
1094 // This is a win if a has multiple parts that can be folded into
1095 // the address. Also, this saves a mov if the base register has
1096 // other uses, since it avoids a two-address sub instruction, however
1097 // it costs an additional mov if the index register has other uses.
1098
Dan Gohmane5408102010-06-18 01:24:29 +00001099 // Add an artificial use to this node so that we can keep track of
1100 // it if it gets CSE'd with a different node.
1101 HandleSDNode Handle(N);
1102
Dan Gohman3cd90a12009-05-11 18:02:53 +00001103 // Test if the LHS of the sub can be folded.
1104 X86ISelAddressMode Backup = AM;
Dan Gohmane5408102010-06-18 01:24:29 +00001105 if (MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohman3cd90a12009-05-11 18:02:53 +00001106 AM = Backup;
1107 break;
1108 }
1109 // Test if the index field is free for use.
Chris Lattner18c59872009-06-27 04:16:01 +00001110 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohman3cd90a12009-05-11 18:02:53 +00001111 AM = Backup;
1112 break;
1113 }
Evan Chengf3caa522010-03-17 23:58:35 +00001114
Dan Gohman3cd90a12009-05-11 18:02:53 +00001115 int Cost = 0;
Dan Gohmane5408102010-06-18 01:24:29 +00001116 SDValue RHS = Handle.getValue().getNode()->getOperand(1);
Dan Gohman3cd90a12009-05-11 18:02:53 +00001117 // If the RHS involves a register with multiple uses, this
1118 // transformation incurs an extra mov, due to the neg instruction
1119 // clobbering its operand.
1120 if (!RHS.getNode()->hasOneUse() ||
1121 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1122 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1123 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1124 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohman3cd90a12009-05-11 18:02:53 +00001126 ++Cost;
1127 // If the base is a register with multiple uses, this
1128 // transformation may save a mov.
1129 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +00001130 AM.Base_Reg.getNode() &&
1131 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohman3cd90a12009-05-11 18:02:53 +00001132 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1133 --Cost;
1134 // If the folded LHS was interesting, this transformation saves
1135 // address arithmetic.
1136 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1137 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1138 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1139 --Cost;
1140 // If it doesn't look like it may be an overall win, don't do it.
1141 if (Cost >= 0) {
1142 AM = Backup;
1143 break;
1144 }
1145
1146 // Ok, the transformation is legal and appears profitable. Go for it.
1147 SDValue Zero = CurDAG->getConstant(0, N.getValueType());
1148 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1149 AM.IndexReg = Neg;
1150 AM.Scale = 1;
1151
1152 // Insert the new nodes into the topological ordering.
Chandler Carruthd65a9102012-01-11 11:04:36 +00001153 InsertDAGNode(*CurDAG, N, Zero);
1154 InsertDAGNode(*CurDAG, N, Neg);
Dan Gohman3cd90a12009-05-11 18:02:53 +00001155 return false;
1156 }
1157
Evan Cheng8e278262009-01-17 07:09:27 +00001158 case ISD::ADD: {
Dan Gohmane5408102010-06-18 01:24:29 +00001159 // Add an artificial use to this node so that we can keep track of
1160 // it if it gets CSE'd with a different node.
1161 HandleSDNode Handle(N);
Dan Gohmane5408102010-06-18 01:24:29 +00001162
Evan Cheng8e278262009-01-17 07:09:27 +00001163 X86ISelAddressMode Backup = AM;
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001164 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1165 !MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
Dan Gohmane5408102010-06-18 01:24:29 +00001166 return false;
1167 AM = Backup;
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001168
Evan Chengf3caa522010-03-17 23:58:35 +00001169 // Try again after commuting the operands.
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001170 if (!MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1)&&
1171 !MatchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
Dan Gohmane5408102010-06-18 01:24:29 +00001172 return false;
Evan Cheng8e278262009-01-17 07:09:27 +00001173 AM = Backup;
Dan Gohman77502c92009-03-13 02:25:09 +00001174
1175 // If we couldn't fold both operands into the address at the same time,
1176 // see if we can just put each operand into a register and fold at least
1177 // the add.
1178 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +00001179 !AM.Base_Reg.getNode() &&
Chris Lattner18c59872009-06-27 04:16:01 +00001180 !AM.IndexReg.getNode()) {
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001181 N = Handle.getValue();
1182 AM.Base_Reg = N.getOperand(0);
1183 AM.IndexReg = N.getOperand(1);
Dan Gohman77502c92009-03-13 02:25:09 +00001184 AM.Scale = 1;
1185 return false;
1186 }
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001187 N = Handle.getValue();
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001188 break;
Evan Cheng8e278262009-01-17 07:09:27 +00001189 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001190
Chris Lattner62412262007-02-04 20:18:17 +00001191 case ISD::OR:
1192 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001193 if (CurDAG->isBaseWithConstantOffset(N)) {
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001194 X86ISelAddressMode Backup = AM;
Chris Lattnerd6139422010-04-20 23:18:40 +00001195 ConstantSDNode *CN = cast<ConstantSDNode>(N.getOperand(1));
Evan Chengf3caa522010-03-17 23:58:35 +00001196
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001197 // Start with the LHS as an addr mode.
Dan Gohmane5408102010-06-18 01:24:29 +00001198 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
Eli Friedman4977eb52011-07-13 20:44:23 +00001199 !FoldOffsetIntoAddress(CN->getSExtValue(), AM))
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001200 return false;
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001201 AM = Backup;
Evan Chenge6ad27e2006-05-30 06:59:36 +00001202 }
1203 break;
Evan Cheng1314b002007-12-13 00:43:27 +00001204
1205 case ISD::AND: {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001206 // Perform some heroic transforms on an and of a constant-count shift
1207 // with a constant to enable use of the scaled offset field.
1208
Evan Cheng1314b002007-12-13 00:43:27 +00001209 // Scale must not be used already.
Gabor Greifba36cb52008-08-28 21:40:38 +00001210 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
Evan Chengbe3bf422008-02-07 08:53:49 +00001211
Chandler Carruthfde2c1a2012-01-11 09:35:00 +00001212 SDValue Shift = N.getOperand(0);
1213 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001214 SDValue X = Shift.getOperand(0);
Chandler Carruthfde2c1a2012-01-11 09:35:00 +00001215
1216 // We only handle up to 64-bit values here as those are what matter for
1217 // addressing mode optimizations.
1218 if (X.getValueSizeInBits() > 64) break;
1219
Chandler Carruth93b73582012-01-11 09:35:04 +00001220 if (!isa<ConstantSDNode>(N.getOperand(1)))
1221 break;
1222 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng1314b002007-12-13 00:43:27 +00001223
Chandler Carruth6ae18e52012-01-11 08:48:20 +00001224 // Try to fold the mask and shift into an extract and scale.
Chandler Carruth93b73582012-01-11 09:35:04 +00001225 if (!FoldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth6ae18e52012-01-11 08:48:20 +00001226 return false;
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001227
Chandler Carruth6ae18e52012-01-11 08:48:20 +00001228 // Try to fold the mask and shift directly into the scale.
Chandler Carruth93b73582012-01-11 09:35:04 +00001229 if (!FoldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthf103b3d2012-01-11 08:41:08 +00001230 return false;
1231
Chandler Carruthfde2c1a2012-01-11 09:35:00 +00001232 // Try to swap the mask and shift to place shifts which can be done as
1233 // a scale on the outside of the mask.
Chandler Carruth93b73582012-01-11 09:35:04 +00001234 if (!FoldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthfde2c1a2012-01-11 09:35:00 +00001235 return false;
1236 break;
Evan Cheng1314b002007-12-13 00:43:27 +00001237 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001238 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001239
Rafael Espindola523249f2009-03-31 16:16:57 +00001240 return MatchAddressBase(N, AM);
Dan Gohmanbadb2d22007-08-13 20:03:06 +00001241}
1242
1243/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1244/// specified addressing mode without any further recursion.
Rafael Espindola523249f2009-03-31 16:16:57 +00001245bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001246 // Is the base register already occupied?
Dan Gohmanffce6f12010-04-29 23:30:41 +00001247 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001248 // If so, check to see if the scale index register is set.
Chris Lattner18c59872009-06-27 04:16:01 +00001249 if (AM.IndexReg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001250 AM.IndexReg = N;
1251 AM.Scale = 1;
1252 return false;
1253 }
1254
1255 // Otherwise, we cannot select it.
1256 return true;
1257 }
1258
1259 // Default, generate it as a register.
1260 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +00001261 AM.Base_Reg = N;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001262 return false;
1263}
1264
Evan Chengec693f72005-12-08 02:01:35 +00001265/// SelectAddr - returns true if it is able pattern match an addressing mode.
1266/// It returns the operands which make up the maximal addressing mode it can
1267/// match by reference.
Chris Lattnerb86faa12010-09-21 22:07:31 +00001268///
1269/// Parent is the parent node of the addr operand that is being matched. It
1270/// is always a load, store, atomic node, or null. It is only null when
1271/// checking memory operands for inline asm nodes.
1272bool X86DAGToDAGISel::SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +00001273 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001274 SDValue &Disp, SDValue &Segment) {
Evan Chengec693f72005-12-08 02:01:35 +00001275 X86ISelAddressMode AM;
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001276
1277 if (Parent &&
1278 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1279 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001280 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopher56a8b812010-09-22 20:42:08 +00001281 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
1282 Parent->getOpcode() != X86ISD::TLSCALL) { // Fixme
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001283 unsigned AddrSpace =
1284 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
1285 // AddrSpace 256 -> GS, 257 -> FS.
1286 if (AddrSpace == 256)
1287 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1288 if (AddrSpace == 257)
1289 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
1290 }
1291
Evan Chengc7928f82009-12-18 01:59:21 +00001292 if (MatchAddress(N, AM))
Evan Cheng8700e142006-01-11 06:09:51 +00001293 return false;
Evan Chengec693f72005-12-08 02:01:35 +00001294
Owen Andersone50ed302009-08-10 22:56:29 +00001295 EVT VT = N.getValueType();
Evan Cheng8700e142006-01-11 06:09:51 +00001296 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohmanffce6f12010-04-29 23:30:41 +00001297 if (!AM.Base_Reg.getNode())
1298 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengec693f72005-12-08 02:01:35 +00001299 }
Evan Cheng8700e142006-01-11 06:09:51 +00001300
Gabor Greifba36cb52008-08-28 21:40:38 +00001301 if (!AM.IndexReg.getNode())
Evan Cheng25ab6902006-09-08 06:48:29 +00001302 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng8700e142006-01-11 06:09:51 +00001303
Rafael Espindola094fad32009-04-08 21:14:34 +00001304 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
Evan Cheng8700e142006-01-11 06:09:51 +00001305 return true;
Evan Chengec693f72005-12-08 02:01:35 +00001306}
1307
Chris Lattner3a7cd952006-10-07 21:55:32 +00001308/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1309/// match a load whose top elements are either undef or zeros. The load flavor
1310/// is derived from the type of N, which is either v4f32 or v2f64.
Chris Lattner64b49862010-02-17 06:07:47 +00001311///
1312/// We also return:
Chris Lattnera170b5e2010-02-21 03:17:59 +00001313/// PatternChainNode: this is the matched node that has a chain input and
1314/// output.
Chris Lattnere60f7b42010-03-01 22:51:11 +00001315bool X86DAGToDAGISel::SelectScalarSSELoad(SDNode *Root,
Dan Gohman475871a2008-07-27 21:46:04 +00001316 SDValue N, SDValue &Base,
1317 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001318 SDValue &Disp, SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +00001319 SDValue &PatternNodeWithChain) {
Chris Lattner3a7cd952006-10-07 21:55:32 +00001320 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001321 PatternNodeWithChain = N.getOperand(0);
1322 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
1323 PatternNodeWithChain.hasOneUse() &&
Chris Lattnerf1c64282010-02-21 04:53:34 +00001324 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohmand858e902010-04-17 15:26:15 +00001325 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001326 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Chris Lattnerb86faa12010-09-21 22:07:31 +00001327 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Chris Lattner3a7cd952006-10-07 21:55:32 +00001328 return false;
1329 return true;
1330 }
1331 }
Chris Lattner4fe4f252006-10-11 22:09:58 +00001332
1333 // Also handle the case where we explicitly require zeros in the top
Chris Lattner3a7cd952006-10-07 21:55:32 +00001334 // elements. This is a vector shuffle from the zero vector.
Gabor Greifba36cb52008-08-28 21:40:38 +00001335 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner8a594482007-11-25 00:24:49 +00001336 // Check to see if the top elements are all zeros (or bitcast of zeros).
Evan Cheng7e2ff772008-05-08 00:57:18 +00001337 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greifba36cb52008-08-28 21:40:38 +00001338 N.getOperand(0).getNode()->hasOneUse() &&
1339 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Chris Lattner92d3ada2010-02-16 22:35:06 +00001340 N.getOperand(0).getOperand(0).hasOneUse() &&
1341 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohmand858e902010-04-17 15:26:15 +00001342 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00001343 // Okay, this is a zero extending load. Fold it.
1344 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
Chris Lattnerb86faa12010-09-21 22:07:31 +00001345 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Evan Cheng7e2ff772008-05-08 00:57:18 +00001346 return false;
Chris Lattnera170b5e2010-02-21 03:17:59 +00001347 PatternNodeWithChain = SDValue(LD, 0);
Evan Cheng7e2ff772008-05-08 00:57:18 +00001348 return true;
Chris Lattner4fe4f252006-10-11 22:09:58 +00001349 }
Chris Lattner3a7cd952006-10-07 21:55:32 +00001350 return false;
1351}
1352
1353
Evan Cheng51a9ed92006-02-25 10:09:08 +00001354/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1355/// mode it matches can be cost effectively emitted as an LEA instruction.
Chris Lattner52a261b2010-09-21 20:31:19 +00001356bool X86DAGToDAGISel::SelectLEAAddr(SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001357 SDValue &Base, SDValue &Scale,
Chris Lattner599b5312010-07-08 23:46:44 +00001358 SDValue &Index, SDValue &Disp,
1359 SDValue &Segment) {
Evan Cheng51a9ed92006-02-25 10:09:08 +00001360 X86ISelAddressMode AM;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001361
1362 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1363 // segments.
1364 SDValue Copy = AM.Segment;
Owen Anderson825b72b2009-08-11 20:47:22 +00001365 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001366 AM.Segment = T;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001367 if (MatchAddress(N, AM))
1368 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001369 assert (T == AM.Segment);
1370 AM.Segment = Copy;
Rafael Espindola094fad32009-04-08 21:14:34 +00001371
Owen Andersone50ed302009-08-10 22:56:29 +00001372 EVT VT = N.getValueType();
Evan Cheng51a9ed92006-02-25 10:09:08 +00001373 unsigned Complexity = 0;
1374 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohmanffce6f12010-04-29 23:30:41 +00001375 if (AM.Base_Reg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001376 Complexity = 1;
1377 else
Dan Gohmanffce6f12010-04-29 23:30:41 +00001378 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001379 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1380 Complexity = 4;
1381
Gabor Greifba36cb52008-08-28 21:40:38 +00001382 if (AM.IndexReg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001383 Complexity++;
1384 else
Evan Cheng25ab6902006-09-08 06:48:29 +00001385 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001386
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001387 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1388 // a simple shift.
1389 if (AM.Scale > 1)
Evan Cheng8c03fe42006-02-28 21:13:57 +00001390 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001391
1392 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1393 // to a LEA. This is determined with some expermentation but is by no means
1394 // optimal (especially for code size consideration). LEA is nice because of
1395 // its three-address nature. Tweak the cost function again when we can run
1396 // convertToThreeAddress() at register allocation time.
Dan Gohman2d0a1cc2009-02-07 00:43:41 +00001397 if (AM.hasSymbolicDisplacement()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00001398 // For X86-64, we should always use lea to materialize RIP relative
1399 // addresses.
Evan Cheng953fa042006-12-05 22:03:40 +00001400 if (Subtarget->is64Bit())
Evan Cheng25ab6902006-09-08 06:48:29 +00001401 Complexity = 4;
1402 else
1403 Complexity += 2;
1404 }
Evan Cheng51a9ed92006-02-25 10:09:08 +00001405
Dan Gohmanffce6f12010-04-29 23:30:41 +00001406 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng51a9ed92006-02-25 10:09:08 +00001407 Complexity++;
1408
Chris Lattner25142782009-07-11 22:50:33 +00001409 // If it isn't worth using an LEA, reject it.
Chris Lattner14f75112009-07-11 23:07:30 +00001410 if (Complexity <= 2)
Chris Lattner25142782009-07-11 22:50:33 +00001411 return false;
1412
Chris Lattner25142782009-07-11 22:50:33 +00001413 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1414 return true;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001415}
1416
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001417/// SelectTLSADDRAddr - This is only run on TargetGlobalTLSAddress nodes.
Chris Lattner52a261b2010-09-21 20:31:19 +00001418bool X86DAGToDAGISel::SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001419 SDValue &Scale, SDValue &Index,
Chris Lattner599b5312010-07-08 23:46:44 +00001420 SDValue &Disp, SDValue &Segment) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001421 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1422 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Eric Christopher30ef0e52010-06-03 04:07:48 +00001423
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001424 X86ISelAddressMode AM;
1425 AM.GV = GA->getGlobal();
1426 AM.Disp += GA->getOffset();
Dan Gohmanffce6f12010-04-29 23:30:41 +00001427 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattnerba8ef452009-06-26 21:18:37 +00001428 AM.SymbolFlags = GA->getTargetFlags();
1429
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 if (N.getValueType() == MVT::i32) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001431 AM.Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001433 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001434 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001435 }
1436
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001437 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1438 return true;
1439}
1440
1441
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001442bool X86DAGToDAGISel::TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001443 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +00001444 SDValue &Index, SDValue &Disp,
1445 SDValue &Segment) {
Chris Lattnerd1b73822010-03-02 22:20:06 +00001446 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1447 !IsProfitableToFold(N, P, P) ||
Dan Gohmand858e902010-04-17 15:26:15 +00001448 !IsLegalToFold(N, P, P, OptLevel))
Chris Lattnerd1b73822010-03-02 22:20:06 +00001449 return false;
1450
Chris Lattnerb86faa12010-09-21 22:07:31 +00001451 return SelectAddr(N.getNode(),
1452 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng0114e942006-01-06 20:36:21 +00001453}
1454
Dan Gohman8b746962008-09-23 18:22:58 +00001455/// getGlobalBaseReg - Return an SDNode that returns the value of
1456/// the global base register. Output instructions required to
1457/// initialize the global base register, if necessary.
Evan Cheng7ccced62006-02-18 00:15:05 +00001458///
Evan Cheng9ade2182006-08-26 05:34:46 +00001459SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohmanc5534622009-06-03 20:20:00 +00001460 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Gabor Greifba36cb52008-08-28 21:40:38 +00001461 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Evan Cheng7ccced62006-02-18 00:15:05 +00001462}
1463
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001464SDNode *X86DAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
1465 SDValue Chain = Node->getOperand(0);
1466 SDValue In1 = Node->getOperand(1);
1467 SDValue In2L = Node->getOperand(2);
1468 SDValue In2H = Node->getOperand(3);
Rafael Espindola094fad32009-04-08 21:14:34 +00001469 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Chris Lattnerb86faa12010-09-21 22:07:31 +00001470 if (!SelectAddr(Node, In1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001471 return NULL;
Dan Gohmanc76909a2009-09-25 20:36:54 +00001472 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1473 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
1474 const SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, In2L, In2H, Chain};
1475 SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(),
1476 MVT::i32, MVT::i32, MVT::Other, Ops,
1477 array_lengthof(Ops));
1478 cast<MachineSDNode>(ResNode)->setMemRefs(MemOp, MemOp + 1);
1479 return ResNode;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001480}
Christopher Lambc59e5212007-08-10 21:48:46 +00001481
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001482// FIXME: Figure out some way to unify this with the 'or' and other code
1483// below.
Owen Andersone50ed302009-08-10 22:56:29 +00001484SDNode *X86DAGToDAGISel::SelectAtomicLoadAdd(SDNode *Node, EVT NVT) {
Evan Cheng37b73872009-07-30 08:33:02 +00001485 if (Node->hasAnyUseOfValue(0))
1486 return 0;
1487
1488 // Optimize common patterns for __sync_add_and_fetch and
1489 // __sync_sub_and_fetch where the result is not used. This allows us
1490 // to use "lock" version of add, sub, inc, dec instructions.
1491 // FIXME: Do not use special instructions but instead add the "lock"
1492 // prefix to the target node somehow. The extra information will then be
1493 // transferred to machine instruction and it denotes the prefix.
1494 SDValue Chain = Node->getOperand(0);
1495 SDValue Ptr = Node->getOperand(1);
1496 SDValue Val = Node->getOperand(2);
1497 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Chris Lattnerb86faa12010-09-21 22:07:31 +00001498 if (!SelectAddr(Node, Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Evan Cheng37b73872009-07-30 08:33:02 +00001499 return 0;
1500
1501 bool isInc = false, isDec = false, isSub = false, isCN = false;
1502 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val);
Eric Christophere3997d42011-07-01 23:04:38 +00001503 if (CN && CN->getSExtValue() == (int32_t)CN->getSExtValue()) {
Evan Cheng37b73872009-07-30 08:33:02 +00001504 isCN = true;
1505 int64_t CNVal = CN->getSExtValue();
1506 if (CNVal == 1)
1507 isInc = true;
1508 else if (CNVal == -1)
1509 isDec = true;
1510 else if (CNVal >= 0)
1511 Val = CurDAG->getTargetConstant(CNVal, NVT);
1512 else {
1513 isSub = true;
1514 Val = CurDAG->getTargetConstant(-CNVal, NVT);
1515 }
1516 } else if (Val.hasOneUse() &&
1517 Val.getOpcode() == ISD::SUB &&
1518 X86::isZeroNode(Val.getOperand(0))) {
1519 isSub = true;
1520 Val = Val.getOperand(1);
1521 }
1522
Eric Christophere3997d42011-07-01 23:04:38 +00001523 DebugLoc dl = Node->getDebugLoc();
Evan Cheng37b73872009-07-30 08:33:02 +00001524 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 switch (NVT.getSimpleVT().SimpleTy) {
Evan Cheng37b73872009-07-30 08:33:02 +00001526 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001527 case MVT::i8:
Evan Cheng37b73872009-07-30 08:33:02 +00001528 if (isInc)
1529 Opc = X86::LOCK_INC8m;
1530 else if (isDec)
1531 Opc = X86::LOCK_DEC8m;
1532 else if (isSub) {
1533 if (isCN)
1534 Opc = X86::LOCK_SUB8mi;
1535 else
1536 Opc = X86::LOCK_SUB8mr;
1537 } else {
1538 if (isCN)
1539 Opc = X86::LOCK_ADD8mi;
1540 else
1541 Opc = X86::LOCK_ADD8mr;
1542 }
1543 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001544 case MVT::i16:
Evan Cheng37b73872009-07-30 08:33:02 +00001545 if (isInc)
1546 Opc = X86::LOCK_INC16m;
1547 else if (isDec)
1548 Opc = X86::LOCK_DEC16m;
1549 else if (isSub) {
1550 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001551 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001552 Opc = X86::LOCK_SUB16mi8;
1553 else
1554 Opc = X86::LOCK_SUB16mi;
1555 } else
1556 Opc = X86::LOCK_SUB16mr;
1557 } else {
1558 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001559 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001560 Opc = X86::LOCK_ADD16mi8;
1561 else
1562 Opc = X86::LOCK_ADD16mi;
1563 } else
1564 Opc = X86::LOCK_ADD16mr;
1565 }
1566 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 case MVT::i32:
Evan Cheng37b73872009-07-30 08:33:02 +00001568 if (isInc)
1569 Opc = X86::LOCK_INC32m;
1570 else if (isDec)
1571 Opc = X86::LOCK_DEC32m;
1572 else if (isSub) {
1573 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001574 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001575 Opc = X86::LOCK_SUB32mi8;
1576 else
1577 Opc = X86::LOCK_SUB32mi;
1578 } else
1579 Opc = X86::LOCK_SUB32mr;
1580 } else {
1581 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001582 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001583 Opc = X86::LOCK_ADD32mi8;
1584 else
1585 Opc = X86::LOCK_ADD32mi;
1586 } else
1587 Opc = X86::LOCK_ADD32mr;
1588 }
1589 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 case MVT::i64:
Evan Cheng37b73872009-07-30 08:33:02 +00001591 if (isInc)
1592 Opc = X86::LOCK_INC64m;
1593 else if (isDec)
1594 Opc = X86::LOCK_DEC64m;
1595 else if (isSub) {
1596 Opc = X86::LOCK_SUB64mr;
1597 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001598 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001599 Opc = X86::LOCK_SUB64mi8;
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001600 else if (i64immSExt32(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001601 Opc = X86::LOCK_SUB64mi32;
1602 }
1603 } else {
1604 Opc = X86::LOCK_ADD64mr;
1605 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001606 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001607 Opc = X86::LOCK_ADD64mi8;
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001608 else if (i64immSExt32(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001609 Opc = X86::LOCK_ADD64mi32;
1610 }
1611 }
1612 break;
1613 }
1614
Chris Lattner518bb532010-02-09 19:54:29 +00001615 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Dan Gohman602b0c82009-09-25 18:54:59 +00001616 dl, NVT), 0);
Dan Gohmanc76909a2009-09-25 20:36:54 +00001617 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1618 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Evan Cheng37b73872009-07-30 08:33:02 +00001619 if (isInc || isDec) {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001620 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Chain };
1621 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 6), 0);
1622 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001623 SDValue RetVals[] = { Undef, Ret };
1624 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1625 } else {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001626 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, Chain };
1627 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7), 0);
1628 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001629 SDValue RetVals[] = { Undef, Ret };
1630 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1631 }
1632}
1633
Eric Christopher8102bf02011-05-17 07:47:55 +00001634enum AtomicOpc {
Eric Christopher811c2b72011-05-17 07:50:41 +00001635 OR,
Eric Christopherc324f722011-05-17 08:10:18 +00001636 AND,
1637 XOR,
Eric Christopher811c2b72011-05-17 07:50:41 +00001638 AtomicOpcEnd
Eric Christopher8102bf02011-05-17 07:47:55 +00001639};
1640
1641enum AtomicSz {
1642 ConstantI8,
1643 I8,
1644 SextConstantI16,
1645 ConstantI16,
1646 I16,
1647 SextConstantI32,
1648 ConstantI32,
1649 I32,
1650 SextConstantI64,
1651 ConstantI64,
Eric Christopher811c2b72011-05-17 07:50:41 +00001652 I64,
1653 AtomicSzEnd
Eric Christopher8102bf02011-05-17 07:47:55 +00001654};
1655
Craig Topper72051bf2012-03-09 07:45:21 +00001656static const uint16_t AtomicOpcTbl[AtomicOpcEnd][AtomicSzEnd] = {
Eric Christopherc493a1f2011-05-11 21:44:58 +00001657 {
1658 X86::LOCK_OR8mi,
1659 X86::LOCK_OR8mr,
1660 X86::LOCK_OR16mi8,
1661 X86::LOCK_OR16mi,
1662 X86::LOCK_OR16mr,
1663 X86::LOCK_OR32mi8,
1664 X86::LOCK_OR32mi,
1665 X86::LOCK_OR32mr,
1666 X86::LOCK_OR64mi8,
1667 X86::LOCK_OR64mi32,
1668 X86::LOCK_OR64mr
Eric Christopherc324f722011-05-17 08:10:18 +00001669 },
1670 {
1671 X86::LOCK_AND8mi,
1672 X86::LOCK_AND8mr,
1673 X86::LOCK_AND16mi8,
1674 X86::LOCK_AND16mi,
1675 X86::LOCK_AND16mr,
1676 X86::LOCK_AND32mi8,
1677 X86::LOCK_AND32mi,
1678 X86::LOCK_AND32mr,
1679 X86::LOCK_AND64mi8,
1680 X86::LOCK_AND64mi32,
1681 X86::LOCK_AND64mr
1682 },
1683 {
1684 X86::LOCK_XOR8mi,
1685 X86::LOCK_XOR8mr,
1686 X86::LOCK_XOR16mi8,
1687 X86::LOCK_XOR16mi,
1688 X86::LOCK_XOR16mr,
1689 X86::LOCK_XOR32mi8,
1690 X86::LOCK_XOR32mi,
1691 X86::LOCK_XOR32mr,
1692 X86::LOCK_XOR64mi8,
1693 X86::LOCK_XOR64mi32,
1694 X86::LOCK_XOR64mr
Eric Christopherc493a1f2011-05-11 21:44:58 +00001695 }
1696};
1697
Eric Christopherc324f722011-05-17 08:10:18 +00001698SDNode *X86DAGToDAGISel::SelectAtomicLoadArith(SDNode *Node, EVT NVT) {
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001699 if (Node->hasAnyUseOfValue(0))
1700 return 0;
1701
Eric Christopher6abb7ba2011-05-17 08:16:14 +00001702 // Optimize common patterns for __sync_or_and_fetch and similar arith
1703 // operations where the result is not used. This allows us to use the "lock"
1704 // version of the arithmetic instruction.
1705 // FIXME: Same as for 'add' and 'sub', try to merge those down here.
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001706 SDValue Chain = Node->getOperand(0);
1707 SDValue Ptr = Node->getOperand(1);
1708 SDValue Val = Node->getOperand(2);
1709 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
1710 if (!SelectAddr(Node, Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
1711 return 0;
1712
Eric Christopherc324f722011-05-17 08:10:18 +00001713 // Which index into the table.
1714 enum AtomicOpc Op;
1715 switch (Node->getOpcode()) {
1716 case ISD::ATOMIC_LOAD_OR:
1717 Op = OR;
1718 break;
1719 case ISD::ATOMIC_LOAD_AND:
1720 Op = AND;
1721 break;
1722 case ISD::ATOMIC_LOAD_XOR:
1723 Op = XOR;
1724 break;
1725 default:
1726 return 0;
1727 }
1728
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001729 bool isCN = false;
1730 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val);
Eric Christophere3997d42011-07-01 23:04:38 +00001731 if (CN && (int32_t)CN->getSExtValue() == CN->getSExtValue()) {
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001732 isCN = true;
1733 Val = CurDAG->getTargetConstant(CN->getSExtValue(), NVT);
1734 }
1735
1736 unsigned Opc = 0;
1737 switch (NVT.getSimpleVT().SimpleTy) {
1738 default: return 0;
1739 case MVT::i8:
1740 if (isCN)
Eric Christopher8102bf02011-05-17 07:47:55 +00001741 Opc = AtomicOpcTbl[Op][ConstantI8];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001742 else
Eric Christopher8102bf02011-05-17 07:47:55 +00001743 Opc = AtomicOpcTbl[Op][I8];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001744 break;
1745 case MVT::i16:
1746 if (isCN) {
1747 if (immSext8(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001748 Opc = AtomicOpcTbl[Op][SextConstantI16];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001749 else
Eric Christopher8102bf02011-05-17 07:47:55 +00001750 Opc = AtomicOpcTbl[Op][ConstantI16];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001751 } else
Eric Christopher8102bf02011-05-17 07:47:55 +00001752 Opc = AtomicOpcTbl[Op][I16];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001753 break;
1754 case MVT::i32:
1755 if (isCN) {
1756 if (immSext8(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001757 Opc = AtomicOpcTbl[Op][SextConstantI32];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001758 else
Eric Christopher8102bf02011-05-17 07:47:55 +00001759 Opc = AtomicOpcTbl[Op][ConstantI32];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001760 } else
Eric Christopher8102bf02011-05-17 07:47:55 +00001761 Opc = AtomicOpcTbl[Op][I32];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001762 break;
1763 case MVT::i64:
Eric Christopher5d8aa342011-06-30 00:48:30 +00001764 Opc = AtomicOpcTbl[Op][I64];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001765 if (isCN) {
1766 if (immSext8(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001767 Opc = AtomicOpcTbl[Op][SextConstantI64];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001768 else if (i64immSExt32(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001769 Opc = AtomicOpcTbl[Op][ConstantI64];
Eric Christopher5d8aa342011-06-30 00:48:30 +00001770 }
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001771 break;
1772 }
1773
Eric Christopher5d8aa342011-06-30 00:48:30 +00001774 assert(Opc != 0 && "Invalid arith lock transform!");
1775
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001776 DebugLoc dl = Node->getDebugLoc();
1777 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
1778 dl, NVT), 0);
1779 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1780 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
1781 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, Chain };
1782 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7), 0);
1783 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
1784 SDValue RetVals[] = { Undef, Ret };
1785 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1786}
1787
Dan Gohman11596ed2009-10-09 20:35:19 +00001788/// HasNoSignedComparisonUses - Test whether the given X86ISD::CMP node has
1789/// any uses which require the SF or OF bits to be accurate.
1790static bool HasNoSignedComparisonUses(SDNode *N) {
1791 // Examine each user of the node.
1792 for (SDNode::use_iterator UI = N->use_begin(),
1793 UE = N->use_end(); UI != UE; ++UI) {
1794 // Only examine CopyToReg uses.
1795 if (UI->getOpcode() != ISD::CopyToReg)
1796 return false;
1797 // Only examine CopyToReg uses that copy to EFLAGS.
1798 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1799 X86::EFLAGS)
1800 return false;
1801 // Examine each user of the CopyToReg use.
1802 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1803 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1804 // Only examine the Flag result.
1805 if (FlagUI.getUse().getResNo() != 1) continue;
1806 // Anything unusual: assume conservatively.
1807 if (!FlagUI->isMachineOpcode()) return false;
1808 // Examine the opcode of the user.
1809 switch (FlagUI->getMachineOpcode()) {
1810 // These comparisons don't treat the most significant bit specially.
1811 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1812 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1813 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1814 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001815 case X86::JA_4: case X86::JAE_4: case X86::JB_4: case X86::JBE_4:
1816 case X86::JE_4: case X86::JNE_4: case X86::JP_4: case X86::JNP_4:
Dan Gohman11596ed2009-10-09 20:35:19 +00001817 case X86::CMOVA16rr: case X86::CMOVA16rm:
1818 case X86::CMOVA32rr: case X86::CMOVA32rm:
1819 case X86::CMOVA64rr: case X86::CMOVA64rm:
1820 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1821 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1822 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1823 case X86::CMOVB16rr: case X86::CMOVB16rm:
1824 case X86::CMOVB32rr: case X86::CMOVB32rm:
1825 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner25cbf502010-10-05 23:00:14 +00001826 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1827 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1828 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman11596ed2009-10-09 20:35:19 +00001829 case X86::CMOVE16rr: case X86::CMOVE16rm:
1830 case X86::CMOVE32rr: case X86::CMOVE32rm:
1831 case X86::CMOVE64rr: case X86::CMOVE64rm:
1832 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1833 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1834 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1835 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1836 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1837 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1838 case X86::CMOVP16rr: case X86::CMOVP16rm:
1839 case X86::CMOVP32rr: case X86::CMOVP32rm:
1840 case X86::CMOVP64rr: case X86::CMOVP64rm:
1841 continue;
1842 // Anything else: assume conservatively.
1843 default: return false;
1844 }
1845 }
1846 }
1847 return true;
1848}
1849
Joel Jones76d03102012-03-29 05:45:48 +00001850/// isLoadIncOrDecStore - Check whether or not the chain ending in StoreNode
1851/// is suitable for doing the {load; increment or decrement; store} to modify
1852/// transformation.
1853static bool isLoadIncOrDecStore(StoreSDNode *StoreNode, unsigned Opc,
1854 SDValue &StoredVal) {
1855
1856 // is the value stored the result of a DEC or INC?
1857 if (!(Opc == X86ISD::DEC || Opc == X86ISD::INC)) return false;
1858
1859 // is the chain predecessor to the store a load?
1860 SDValue Chain = StoreNode->getChain();
1861 if (Chain->getOpcode() != ISD::LOAD) return false;
1862
1863 // is the size of the value one that we can handle? (i.e. 64, 32, 16, or 8)
1864 LoadSDNode *LoadNode = cast<LoadSDNode>(Chain.getNode());
1865 EVT LdVT = LoadNode->getMemoryVT();
1866 if (LdVT != MVT::i64 && LdVT != MVT::i32 && LdVT != MVT::i16 &&
1867 LdVT != MVT::i8)
1868 return false;
1869
1870 // quick check of whether the store is simple
1871 SDValue Undef = StoreNode->getOffset();
1872 if (Undef->getOpcode() != ISD::UNDEF) return false;
1873
1874 // is the stored value result 0 of the load?
1875 if (StoredVal.getResNo() != 0) return false;
1876
1877 // are there other uses of the loaded value than the inc or dec?
1878 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
1879
1880 // is there exactly one use of the load?
1881 if (!LoadNode->hasNUsesOfValue(1, 0)) return false;
1882
1883 // are the load and store connected by the chain?
1884 if (StoredVal->getOperand(0).getNode() != LoadNode) return false;
1885
1886 //OPC_CheckPredicate, 1, // Predicate_nontemporalstore
1887 if (StoreNode->isNonTemporal())
1888 return false;
1889
1890 // is the address of the store the same as the load?
1891 SDValue Address = StoreNode->getBasePtr();
1892 if (LoadNode->getBasePtr() != Address ||
1893 LoadNode->getOffset() != Undef)
1894 return false;
1895
1896 // is the load non-extending and non-indexed?
1897 if (!ISD::isNormalLoad(LoadNode))
1898 return false;
1899
1900 // is the store non-extending and non-indexed?
1901 if (!ISD::isNormalStore(StoreNode))
1902 return false;
1903
1904 // check load chain has only one use (from the store)
1905 if (!Chain.hasOneUse())
1906 return false;
1907
1908 return true;
1909}
1910
1911/// getFusedLdStOpcode - Get the appropriate X86 opcode for an in memory
1912/// increment or decrement. Opc should be X86ISD::DEC or X86ISD:INC.
1913static unsigned getFusedLdStOpcode(EVT &LdVT, unsigned Opc) {
1914 if (Opc == X86ISD::DEC) {
1915 if (LdVT == MVT::i64) return X86::DEC64m;
1916 if (LdVT == MVT::i32) return X86::DEC32m;
1917 if (LdVT == MVT::i16) return X86::DEC16m;
1918 if (LdVT == MVT::i8) return X86::DEC8m;
1919 assert(0 && "unrecognized size for LdVT");
1920 }
1921 else {
1922 if (LdVT == MVT::i64) return X86::INC64m;
1923 if (LdVT == MVT::i32) return X86::INC32m;
1924 if (LdVT == MVT::i16) return X86::INC16m;
1925 if (LdVT == MVT::i8) return X86::INC8m;
1926 assert(0 && "unrecognized size for LdVT");
1927 }
1928}
1929
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001930SDNode *X86DAGToDAGISel::Select(SDNode *Node) {
Owen Andersone50ed302009-08-10 22:56:29 +00001931 EVT NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +00001932 unsigned Opc, MOpc;
1933 unsigned Opcode = Node->getOpcode();
Dale Johannesend8392542009-02-03 21:48:12 +00001934 DebugLoc dl = Node->getDebugLoc();
1935
Chris Lattner7c306da2010-03-02 06:34:30 +00001936 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengf597dc72006-02-10 22:24:32 +00001937
Dan Gohmane8be6c62008-07-17 19:10:17 +00001938 if (Node->isMachineOpcode()) {
Chris Lattner7c306da2010-03-02 06:34:30 +00001939 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00001940 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001941 }
Evan Cheng38262ca2006-01-11 22:15:18 +00001942
Evan Cheng0114e942006-01-06 20:36:21 +00001943 switch (Opcode) {
Dan Gohman72677342009-08-02 16:10:52 +00001944 default: break;
1945 case X86ISD::GlobalBaseReg:
1946 return getGlobalBaseReg();
Evan Cheng020d2e82006-02-23 20:41:18 +00001947
Dan Gohman72677342009-08-02 16:10:52 +00001948 case X86ISD::ATOMOR64_DAG:
1949 return SelectAtomic64(Node, X86::ATOMOR6432);
1950 case X86ISD::ATOMXOR64_DAG:
1951 return SelectAtomic64(Node, X86::ATOMXOR6432);
1952 case X86ISD::ATOMADD64_DAG:
1953 return SelectAtomic64(Node, X86::ATOMADD6432);
1954 case X86ISD::ATOMSUB64_DAG:
1955 return SelectAtomic64(Node, X86::ATOMSUB6432);
1956 case X86ISD::ATOMNAND64_DAG:
1957 return SelectAtomic64(Node, X86::ATOMNAND6432);
1958 case X86ISD::ATOMAND64_DAG:
1959 return SelectAtomic64(Node, X86::ATOMAND6432);
1960 case X86ISD::ATOMSWAP64_DAG:
1961 return SelectAtomic64(Node, X86::ATOMSWAP6432);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001962
Dan Gohman72677342009-08-02 16:10:52 +00001963 case ISD::ATOMIC_LOAD_ADD: {
1964 SDNode *RetVal = SelectAtomicLoadAdd(Node, NVT);
1965 if (RetVal)
1966 return RetVal;
1967 break;
1968 }
Eric Christopherc324f722011-05-17 08:10:18 +00001969 case ISD::ATOMIC_LOAD_XOR:
1970 case ISD::ATOMIC_LOAD_AND:
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001971 case ISD::ATOMIC_LOAD_OR: {
Eric Christopherc324f722011-05-17 08:10:18 +00001972 SDNode *RetVal = SelectAtomicLoadArith(Node, NVT);
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001973 if (RetVal)
1974 return RetVal;
1975 break;
1976 }
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00001977 case ISD::AND:
1978 case ISD::OR:
1979 case ISD::XOR: {
1980 // For operations of the form (x << C1) op C2, check if we can use a smaller
1981 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
1982 SDValue N0 = Node->getOperand(0);
1983 SDValue N1 = Node->getOperand(1);
1984
1985 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
1986 break;
1987
1988 // i8 is unshrinkable, i16 should be promoted to i32.
1989 if (NVT != MVT::i32 && NVT != MVT::i64)
1990 break;
1991
1992 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
1993 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
1994 if (!Cst || !ShlCst)
1995 break;
1996
1997 int64_t Val = Cst->getSExtValue();
1998 uint64_t ShlVal = ShlCst->getZExtValue();
1999
2000 // Make sure that we don't change the operation by removing bits.
2001 // This only matters for OR and XOR, AND is unaffected.
2002 if (Opcode != ISD::AND && ((Val >> ShlVal) << ShlVal) != Val)
2003 break;
2004
Benjamin Kramer20115612011-04-23 08:21:06 +00002005 unsigned ShlOp, Op = 0;
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00002006 EVT CstVT = NVT;
2007
2008 // Check the minimum bitwidth for the new constant.
2009 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2010 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2011 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2012 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2013 CstVT = MVT::i8;
2014 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2015 CstVT = MVT::i32;
2016
2017 // Bail if there is no smaller encoding.
2018 if (NVT == CstVT)
2019 break;
2020
2021 switch (NVT.getSimpleVT().SimpleTy) {
2022 default: llvm_unreachable("Unsupported VT!");
2023 case MVT::i32:
2024 assert(CstVT == MVT::i8);
2025 ShlOp = X86::SHL32ri;
2026
2027 switch (Opcode) {
2028 case ISD::AND: Op = X86::AND32ri8; break;
2029 case ISD::OR: Op = X86::OR32ri8; break;
2030 case ISD::XOR: Op = X86::XOR32ri8; break;
2031 }
2032 break;
2033 case MVT::i64:
2034 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2035 ShlOp = X86::SHL64ri;
2036
2037 switch (Opcode) {
2038 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2039 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2040 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2041 }
2042 break;
2043 }
2044
2045 // Emit the smaller op and the shift.
2046 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, CstVT);
2047 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
2048 return CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2049 getI8Imm(ShlVal));
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00002050 }
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002051 case X86ISD::UMUL: {
2052 SDValue N0 = Node->getOperand(0);
2053 SDValue N1 = Node->getOperand(1);
2054
Ted Kremenekd7f696e2011-01-14 22:34:13 +00002055 unsigned LoReg;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002056 switch (NVT.getSimpleVT().SimpleTy) {
2057 default: llvm_unreachable("Unsupported VT!");
Ted Kremenekd7f696e2011-01-14 22:34:13 +00002058 case MVT::i8: LoReg = X86::AL; Opc = X86::MUL8r; break;
2059 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2060 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2061 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002062 }
2063
2064 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2065 N0, SDValue()).getValue(1);
2066
2067 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2068 SDValue Ops[] = {N1, InFlag};
2069 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops, 2);
2070
2071 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
2072 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 1));
2073 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 2));
2074 return NULL;
2075 }
2076
Dan Gohman72677342009-08-02 16:10:52 +00002077 case ISD::SMUL_LOHI:
2078 case ISD::UMUL_LOHI: {
2079 SDValue N0 = Node->getOperand(0);
2080 SDValue N1 = Node->getOperand(1);
2081
2082 bool isSigned = Opcode == ISD::SMUL_LOHI;
Bill Wendling12321672009-08-07 21:33:25 +00002083 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002085 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
2087 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
2088 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
2089 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002090 }
Bill Wendling12321672009-08-07 21:33:25 +00002091 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002092 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002093 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
2095 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
2096 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2097 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002098 }
Bill Wendling12321672009-08-07 21:33:25 +00002099 }
Dan Gohman72677342009-08-02 16:10:52 +00002100
2101 unsigned LoReg, HiReg;
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002103 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
2105 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
2106 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
2107 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
Dan Gohman72677342009-08-02 16:10:52 +00002108 }
2109
2110 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002111 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendling12321672009-08-07 21:33:25 +00002112 // Multiply is commmutative.
Dan Gohman72677342009-08-02 16:10:52 +00002113 if (!foldedLoad) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002114 foldedLoad = TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00002115 if (foldedLoad)
2116 std::swap(N0, N1);
2117 }
2118
2119 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2120 N0, SDValue()).getValue(1);
2121
2122 if (foldedLoad) {
2123 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2124 InFlag };
2125 SDNode *CNode =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002126 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops,
Dan Gohman602b0c82009-09-25 18:54:59 +00002127 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00002128 InFlag = SDValue(CNode, 1);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002129
Dan Gohman72677342009-08-02 16:10:52 +00002130 // Update the chain.
2131 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
2132 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002133 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002134 InFlag = SDValue(CNode, 0);
Dan Gohman72677342009-08-02 16:10:52 +00002135 }
2136
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00002137 // Prevent use of AH in a REX instruction by referencing AX instead.
2138 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2139 !SDValue(Node, 1).use_empty()) {
2140 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2141 X86::AX, MVT::i16, InFlag);
2142 InFlag = Result.getValue(2);
2143 // Get the low part if needed. Don't use getCopyFromReg for aliasing
2144 // registers.
2145 if (!SDValue(Node, 0).use_empty())
2146 ReplaceUses(SDValue(Node, 1),
2147 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2148
2149 // Shift AX down 8 bits.
2150 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2151 Result,
2152 CurDAG->getTargetConstant(8, MVT::i8)), 0);
2153 // Then truncate it down to i8.
2154 ReplaceUses(SDValue(Node, 1),
2155 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2156 }
Dan Gohman72677342009-08-02 16:10:52 +00002157 // Copy the low half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002158 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00002159 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2160 LoReg, NVT, InFlag);
2161 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002162 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00002163 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002164 }
2165 // Copy the high half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002166 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00002167 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2168 HiReg, NVT, InFlag);
2169 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002170 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00002171 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002172 }
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002173
Dan Gohman72677342009-08-02 16:10:52 +00002174 return NULL;
2175 }
2176
2177 case ISD::SDIVREM:
2178 case ISD::UDIVREM: {
2179 SDValue N0 = Node->getOperand(0);
2180 SDValue N1 = Node->getOperand(1);
2181
2182 bool isSigned = Opcode == ISD::SDIVREM;
Bill Wendling12321672009-08-07 21:33:25 +00002183 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002184 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002185 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002186 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2187 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2188 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2189 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002190 }
Bill Wendling12321672009-08-07 21:33:25 +00002191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002192 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002193 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002194 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2195 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2196 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2197 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002198 }
Bill Wendling12321672009-08-07 21:33:25 +00002199 }
Dan Gohman72677342009-08-02 16:10:52 +00002200
Chris Lattner9e323832009-12-23 01:45:04 +00002201 unsigned LoReg, HiReg, ClrReg;
Dan Gohman72677342009-08-02 16:10:52 +00002202 unsigned ClrOpcode, SExtOpcode;
Owen Anderson825b72b2009-08-11 20:47:22 +00002203 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002204 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002205 case MVT::i8:
Chris Lattner9e323832009-12-23 01:45:04 +00002206 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman72677342009-08-02 16:10:52 +00002207 ClrOpcode = 0;
2208 SExtOpcode = X86::CBW;
2209 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002210 case MVT::i16:
Dan Gohman72677342009-08-02 16:10:52 +00002211 LoReg = X86::AX; HiReg = X86::DX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002212 ClrOpcode = X86::MOV16r0; ClrReg = X86::DX;
Dan Gohman72677342009-08-02 16:10:52 +00002213 SExtOpcode = X86::CWD;
2214 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002215 case MVT::i32:
Chris Lattner9e323832009-12-23 01:45:04 +00002216 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman72677342009-08-02 16:10:52 +00002217 ClrOpcode = X86::MOV32r0;
2218 SExtOpcode = X86::CDQ;
2219 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002220 case MVT::i64:
Chris Lattner9e323832009-12-23 01:45:04 +00002221 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002222 ClrOpcode = X86::MOV64r0;
Dan Gohman72677342009-08-02 16:10:52 +00002223 SExtOpcode = X86::CQO;
Evan Cheng37b73872009-07-30 08:33:02 +00002224 break;
2225 }
2226
Dan Gohman72677342009-08-02 16:10:52 +00002227 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002228 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00002229 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohman525178c2007-10-08 18:33:35 +00002230
Dan Gohman72677342009-08-02 16:10:52 +00002231 SDValue InFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman72677342009-08-02 16:10:52 +00002233 // Special case for div8, just use a move with zero extension to AX to
2234 // clear the upper 8 bits (AH).
2235 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002236 if (TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman72677342009-08-02 16:10:52 +00002237 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
2238 Move =
Stuart Hastings0e29ed02011-05-20 19:04:40 +00002239 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Dan Gohman602b0c82009-09-25 18:54:59 +00002240 MVT::Other, Ops,
2241 array_lengthof(Ops)), 0);
Dan Gohman72677342009-08-02 16:10:52 +00002242 Chain = Move.getValue(1);
2243 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng0114e942006-01-06 20:36:21 +00002244 } else {
Dan Gohman72677342009-08-02 16:10:52 +00002245 Move =
Stuart Hastings0e29ed02011-05-20 19:04:40 +00002246 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman72677342009-08-02 16:10:52 +00002247 Chain = CurDAG->getEntryNode();
2248 }
Stuart Hastings0e29ed02011-05-20 19:04:40 +00002249 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman72677342009-08-02 16:10:52 +00002250 InFlag = Chain.getValue(1);
2251 } else {
2252 InFlag =
2253 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
2254 LoReg, N0, SDValue()).getValue(1);
2255 if (isSigned && !signBitIsZero) {
2256 // Sign extend the low part into the high part.
Evan Cheng7e9b26f2006-02-09 07:17:49 +00002257 InFlag =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002258 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman72677342009-08-02 16:10:52 +00002259 } else {
2260 // Zero out the high part, effectively zero extending the input.
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002261 SDValue ClrNode =
2262 SDValue(CurDAG->getMachineNode(ClrOpcode, dl, NVT), 0);
Chris Lattner9e323832009-12-23 01:45:04 +00002263 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman72677342009-08-02 16:10:52 +00002264 ClrNode, InFlag).getValue(1);
Dan Gohman525178c2007-10-08 18:33:35 +00002265 }
Evan Cheng948f3432006-01-06 23:19:29 +00002266 }
Dan Gohman525178c2007-10-08 18:33:35 +00002267
Dan Gohman72677342009-08-02 16:10:52 +00002268 if (foldedLoad) {
2269 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2270 InFlag };
2271 SDNode *CNode =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002272 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops,
Dan Gohman602b0c82009-09-25 18:54:59 +00002273 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00002274 InFlag = SDValue(CNode, 1);
2275 // Update the chain.
2276 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
2277 } else {
2278 InFlag =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002279 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00002280 }
Evan Cheng948f3432006-01-06 23:19:29 +00002281
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00002282 // Prevent use of AH in a REX instruction by referencing AX instead.
2283 // Shift it down 8 bits.
2284 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2285 !SDValue(Node, 1).use_empty()) {
2286 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2287 X86::AX, MVT::i16, InFlag);
2288 InFlag = Result.getValue(2);
2289
2290 // If we also need AL (the quotient), get it by extracting a subreg from
2291 // Result. The fast register allocator does not like multiple CopyFromReg
2292 // nodes using aliasing registers.
2293 if (!SDValue(Node, 0).use_empty())
2294 ReplaceUses(SDValue(Node, 0),
2295 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2296
2297 // Shift AX right by 8 bits instead of using AH.
2298 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2299 Result,
2300 CurDAG->getTargetConstant(8, MVT::i8)),
2301 0);
2302 ReplaceUses(SDValue(Node, 1),
2303 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2304 }
Dan Gohman72677342009-08-02 16:10:52 +00002305 // Copy the division (low) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002306 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00002307 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2308 LoReg, NVT, InFlag);
2309 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002310 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00002311 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002312 }
2313 // Copy the remainder (high) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002314 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00002315 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2316 HiReg, NVT, InFlag);
2317 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002318 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00002319 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002320 }
Dan Gohman72677342009-08-02 16:10:52 +00002321 return NULL;
2322 }
2323
Dan Gohman6a402dc2009-08-19 18:16:17 +00002324 case X86ISD::CMP: {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002325 SDValue N0 = Node->getOperand(0);
2326 SDValue N1 = Node->getOperand(1);
2327
2328 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
2329 // use a smaller encoding.
Eli Friedman77524422010-08-04 22:40:58 +00002330 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
2331 HasNoSignedComparisonUses(Node))
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00002332 // Look past the truncate if CMP is the only use of it.
2333 N0 = N0.getOperand(0);
Dan Gohman65fd6562011-11-03 21:49:52 +00002334 if ((N0.getNode()->getOpcode() == ISD::AND ||
2335 (N0.getResNo() == 0 && N0.getNode()->getOpcode() == X86ISD::AND)) &&
2336 N0.getNode()->hasOneUse() &&
Dan Gohman6a402dc2009-08-19 18:16:17 +00002337 N0.getValueType() != MVT::i8 &&
2338 X86::isZeroNode(N1)) {
2339 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
2340 if (!C) break;
2341
2342 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman11596ed2009-10-09 20:35:19 +00002343 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
2344 (!(C->getZExtValue() & 0x80) ||
2345 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002346 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i8);
2347 SDValue Reg = N0.getNode()->getOperand(0);
2348
2349 // On x86-32, only the ABCD registers have 8-bit subregisters.
2350 if (!Subtarget->is64Bit()) {
Craig Topperc528e462012-02-22 07:28:11 +00002351 const TargetRegisterClass *TRC;
Dan Gohman6a402dc2009-08-19 18:16:17 +00002352 switch (N0.getValueType().getSimpleVT().SimpleTy) {
2353 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2354 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2355 default: llvm_unreachable("Unsupported TEST operand type!");
2356 }
2357 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00002358 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2359 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002360 }
2361
2362 // Extract the l-register.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002363 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002364 MVT::i8, Reg);
2365
2366 // Emit a testb.
Dan Gohman602b0c82009-09-25 18:54:59 +00002367 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002368 }
2369
2370 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman11596ed2009-10-09 20:35:19 +00002371 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
2372 (!(C->getZExtValue() & 0x8000) ||
2373 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002374 // Shift the immediate right by 8 bits.
2375 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
2376 MVT::i8);
2377 SDValue Reg = N0.getNode()->getOperand(0);
2378
2379 // Put the value in an ABCD register.
Craig Topperc528e462012-02-22 07:28:11 +00002380 const TargetRegisterClass *TRC;
Dan Gohman6a402dc2009-08-19 18:16:17 +00002381 switch (N0.getValueType().getSimpleVT().SimpleTy) {
2382 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
2383 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2384 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2385 default: llvm_unreachable("Unsupported TEST operand type!");
2386 }
2387 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00002388 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2389 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002390
2391 // Extract the h-register.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002392 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002393 MVT::i8, Reg);
2394
Jakob Stoklund Olesened744822011-10-08 18:28:28 +00002395 // Emit a testb. The EXTRACT_SUBREG becomes a COPY that can only
2396 // target GR8_NOREX registers, so make sure the register class is
2397 // forced.
2398 return CurDAG->getMachineNode(X86::TEST8ri_NOREX, dl, MVT::i32,
Dan Gohman602b0c82009-09-25 18:54:59 +00002399 Subreg, ShiftedImm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002400 }
2401
2402 // For example, "testl %eax, $32776" to "testw %ax, $32776".
2403 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00002404 N0.getValueType() != MVT::i16 &&
2405 (!(C->getZExtValue() & 0x8000) ||
2406 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002407 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i16);
2408 SDValue Reg = N0.getNode()->getOperand(0);
2409
2410 // Extract the 16-bit subregister.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002411 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002412 MVT::i16, Reg);
2413
2414 // Emit a testw.
Dan Gohman602b0c82009-09-25 18:54:59 +00002415 return CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002416 }
2417
2418 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
2419 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00002420 N0.getValueType() == MVT::i64 &&
2421 (!(C->getZExtValue() & 0x80000000) ||
2422 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002423 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
2424 SDValue Reg = N0.getNode()->getOperand(0);
2425
2426 // Extract the 32-bit subregister.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002427 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002428 MVT::i32, Reg);
2429
2430 // Emit a testl.
Dan Gohman602b0c82009-09-25 18:54:59 +00002431 return CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002432 }
2433 }
2434 break;
2435 }
Pete Cooper2d496892011-11-15 21:57:53 +00002436 case ISD::STORE: {
Joel Jones76d03102012-03-29 05:45:48 +00002437 // Change a chain of {load; incr or dec; store} of the same value into
2438 // a simple increment or decrement through memory of that value, if the
2439 // uses of the modified value and its address are suitable.
Pete Coopercd75e442011-11-16 19:03:23 +00002440 // The DEC64m tablegen pattern is currently not able to match the case where
Joel Jones76d03102012-03-29 05:45:48 +00002441 // the EFLAGS on the original DEC are used. (This also applies to
2442 // {INC,DEC}X{64,32,16,8}.)
2443 // We'll need to improve tablegen to allow flags to be transferred from a
Pete Coopercd75e442011-11-16 19:03:23 +00002444 // node in the pattern to the result node. probably with a new keyword
2445 // for example, we have this
2446 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2447 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2448 // (implicit EFLAGS)]>;
2449 // but maybe need something like this
2450 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2451 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2452 // (transferrable EFLAGS)]>;
Joel Jones76d03102012-03-29 05:45:48 +00002453
Pete Cooper2d496892011-11-15 21:57:53 +00002454 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
Pete Cooper2d496892011-11-15 21:57:53 +00002455 SDValue StoredVal = StoreNode->getOperand(1);
Joel Jones76d03102012-03-29 05:45:48 +00002456 unsigned Opc = StoredVal->getOpcode();
Pete Cooper2d496892011-11-15 21:57:53 +00002457
Joel Jones76d03102012-03-29 05:45:48 +00002458 if (!isLoadIncOrDecStore(StoreNode, Opc, StoredVal)) break;
Pete Cooper2d496892011-11-15 21:57:53 +00002459
2460 // Merge the input chains if they are not intra-pattern references.
Joel Jones76d03102012-03-29 05:45:48 +00002461 SDValue Chain = StoreNode->getOperand(0);
2462 LoadSDNode *LoadNode = cast<LoadSDNode>(Chain.getNode());
Pete Cooper2d496892011-11-15 21:57:53 +00002463 SDValue InputChain = LoadNode->getOperand(0);
2464
2465 SDValue Base, Scale, Index, Disp, Segment;
2466 if (!SelectAddr(LoadNode, LoadNode->getBasePtr(),
2467 Base, Scale, Index, Disp, Segment))
2468 break;
2469
2470 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2471 MemOp[0] = StoreNode->getMemOperand();
2472 MemOp[1] = LoadNode->getMemOperand();
2473 const SDValue Ops[] = { Base, Scale, Index, Disp, Segment, InputChain };
Joel Jones76d03102012-03-29 05:45:48 +00002474 EVT LdVT = LoadNode->getMemoryVT();
2475 unsigned newOpc = getFusedLdStOpcode(LdVT, Opc);
2476 MachineSDNode *Result = CurDAG->getMachineNode(newOpc,
Pete Cooper2d496892011-11-15 21:57:53 +00002477 Node->getDebugLoc(),
2478 MVT::i32, MVT::Other, Ops,
2479 array_lengthof(Ops));
2480 Result->setMemRefs(MemOp, MemOp + 2);
2481
2482 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2483 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2484
2485 return Result;
2486 }
Chris Lattnerc961eea2005-11-16 01:54:32 +00002487 }
2488
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002489 SDNode *ResNode = SelectCode(Node);
Evan Cheng64a752f2006-08-11 09:08:15 +00002490
Chris Lattner7c306da2010-03-02 06:34:30 +00002491 DEBUG(dbgs() << "=> ";
2492 if (ResNode == NULL || ResNode == Node)
2493 Node->dump(CurDAG);
2494 else
2495 ResNode->dump(CurDAG);
2496 dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00002497
2498 return ResNode;
Chris Lattnerc961eea2005-11-16 01:54:32 +00002499}
2500
Chris Lattnerc0bad572006-06-08 18:03:49 +00002501bool X86DAGToDAGISel::
Dan Gohman475871a2008-07-27 21:46:04 +00002502SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +00002503 std::vector<SDValue> &OutOps) {
Rafael Espindola094fad32009-04-08 21:14:34 +00002504 SDValue Op0, Op1, Op2, Op3, Op4;
Chris Lattnerc0bad572006-06-08 18:03:49 +00002505 switch (ConstraintCode) {
2506 case 'o': // offsetable ??
2507 case 'v': // not offsetable ??
2508 default: return true;
2509 case 'm': // memory
Chris Lattnerb86faa12010-09-21 22:07:31 +00002510 if (!SelectAddr(0, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerc0bad572006-06-08 18:03:49 +00002511 return true;
2512 break;
2513 }
2514
Evan Cheng04699902006-08-26 01:05:16 +00002515 OutOps.push_back(Op0);
2516 OutOps.push_back(Op1);
2517 OutOps.push_back(Op2);
2518 OutOps.push_back(Op3);
Rafael Espindola094fad32009-04-08 21:14:34 +00002519 OutOps.push_back(Op4);
Chris Lattnerc0bad572006-06-08 18:03:49 +00002520 return false;
2521}
2522
Chris Lattnerc961eea2005-11-16 01:54:32 +00002523/// createX86ISelDag - This pass converts a legalized DAG into a
2524/// X86-specific DAG, ready for instruction scheduling.
2525///
Bill Wendling98a366d2009-04-29 23:29:43 +00002526FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperc89c7442012-03-27 07:21:54 +00002527 CodeGenOpt::Level OptLevel) {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00002528 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattnerc961eea2005-11-16 01:54:32 +00002529}