blob: d41107885429a93b1b46613020eac07fc7768f0b [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Constants.h"
19#include "llvm/Function.h"
20#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000021#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000028#include "llvm/Target/TargetLoweringObjectFile.h"
29#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Duncan Sands83ec4b62008-06-06 12:08:01 +000043 //! MVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000044 struct valtype_map_s {
Scott Michel7a1c9e92008-11-22 23:50:42 +000045 const MVT valtype;
46 const int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000047 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000048
Scott Michel266bc8f2007-12-04 22:23:35 +000049 const valtype_map_s valtype_map[] = {
50 { MVT::i1, 3 },
51 { MVT::i8, 3 },
52 { MVT::i16, 2 },
53 { MVT::i32, 0 },
54 { MVT::f32, 0 },
55 { MVT::i64, 0 },
56 { MVT::f64, 0 },
57 { MVT::i128, 0 }
58 };
59
60 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
61
Duncan Sands83ec4b62008-06-06 12:08:01 +000062 const valtype_map_s *getValueTypeMapEntry(MVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000063 const valtype_map_s *retval = 0;
64
65 for (size_t i = 0; i < n_valtype_map; ++i) {
66 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000067 retval = valtype_map + i;
68 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000069 }
70 }
71
72#ifndef NDEBUG
73 if (retval == 0) {
Torok Edwindac237e2009-07-08 20:53:28 +000074 std::string msg;
75 raw_string_ostream Msg(msg);
76 Msg << "getValueTypeMapEntry returns NULL for "
77 << VT.getMVTString();
78 llvm_report_error(Msg.str());
Scott Michel266bc8f2007-12-04 22:23:35 +000079 }
80#endif
81
82 return retval;
83 }
Scott Michel94bd57e2009-01-15 04:41:47 +000084
Scott Michelc9c8b2a2009-01-26 03:31:40 +000085 //! Expand a library call into an actual call DAG node
86 /*!
87 \note
88 This code is taken from SelectionDAGLegalize, since it is not exposed as
89 part of the LLVM SelectionDAG API.
90 */
91
92 SDValue
93 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
94 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
95 // The input chain to this libcall is the entry node of the function.
96 // Legalizing the call will automatically add the previous call to the
97 // dependence.
98 SDValue InChain = DAG.getEntryNode();
99
100 TargetLowering::ArgListTy Args;
101 TargetLowering::ArgListEntry Entry;
102 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
103 MVT ArgVT = Op.getOperand(i).getValueType();
Owen Andersondebcb012009-07-29 22:17:13 +0000104 const Type *ArgTy = ArgVT.getTypeForMVT();
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000105 Entry.Node = Op.getOperand(i);
106 Entry.Ty = ArgTy;
107 Entry.isSExt = isSigned;
108 Entry.isZExt = !isSigned;
109 Args.push_back(Entry);
110 }
111 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
112 TLI.getPointerTy());
113
114 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Andersondebcb012009-07-29 22:17:13 +0000115 const Type *RetTy = Op.getNode()->getValueType(0).getTypeForMVT();
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000116 std::pair<SDValue, SDValue> CallInfo =
117 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 0, CallingConv::C, false,
119 /*isReturnValueUsed=*/true,
120 Callee, Args, DAG,
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000121 Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000122
123 return CallInfo.first;
124 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000125}
126
127SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000128 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
129 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000130 // Fold away setcc operations if possible.
131 setPow2DivIsCheap();
132
133 // Use _setjmp/_longjmp instead of setjmp/longjmp.
134 setUseUnderscoreSetJmp(true);
135 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000136
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000137 // Set RTLIB libcall names as used by SPU:
138 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
139
Scott Michel266bc8f2007-12-04 22:23:35 +0000140 // Set up the SPU's register classes:
Scott Michel504c3692007-12-17 22:32:34 +0000141 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
142 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
143 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
144 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
145 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
146 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000147 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000148
Scott Michel266bc8f2007-12-04 22:23:35 +0000149 // SPU has no sign or zero extended loads for i1, i8, i16:
Evan Cheng03294662008-10-14 21:26:46 +0000150 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
151 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
152 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000153
Scott Michelf0569be2008-12-27 04:51:36 +0000154 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
155 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000156
Eli Friedman5427d712009-07-17 06:36:24 +0000157 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
159 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
160 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
161
162 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
163
Scott Michel266bc8f2007-12-04 22:23:35 +0000164 // SPU constant load actions are custom lowered:
Nate Begemanccef5802008-02-14 18:43:04 +0000165 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000166 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
167
168 // SPU's loads and stores have to be custom lowered:
Scott Micheldd950092009-01-06 03:36:14 +0000169 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000170 ++sctype) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000171 MVT VT = (MVT::SimpleValueType)sctype;
172
Scott Michelf0569be2008-12-27 04:51:36 +0000173 setOperationAction(ISD::LOAD, VT, Custom);
174 setOperationAction(ISD::STORE, VT, Custom);
175 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
176 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
177 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
178
179 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
180 MVT StoreVT = (MVT::SimpleValueType) stype;
181 setTruncStoreAction(VT, StoreVT, Expand);
182 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000183 }
184
Scott Michelf0569be2008-12-27 04:51:36 +0000185 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
186 ++sctype) {
187 MVT VT = (MVT::SimpleValueType) sctype;
188
189 setOperationAction(ISD::LOAD, VT, Custom);
190 setOperationAction(ISD::STORE, VT, Custom);
191
192 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
193 MVT StoreVT = (MVT::SimpleValueType) stype;
194 setTruncStoreAction(VT, StoreVT, Expand);
195 }
196 }
197
Scott Michel266bc8f2007-12-04 22:23:35 +0000198 // Expand the jumptable branches
199 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
200 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000201
202 // Custom lower SELECT_CC for most cases, but expand by default
Scott Michel5af8f0e2008-07-16 17:17:29 +0000203 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000204 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
207 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000208
209 // SPU has no intrinsics for these particular operations:
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000210 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
211
Eli Friedman5427d712009-07-17 06:36:24 +0000212 // SPU has no division/remainder instructions
213 setOperationAction(ISD::SREM, MVT::i8, Expand);
214 setOperationAction(ISD::UREM, MVT::i8, Expand);
215 setOperationAction(ISD::SDIV, MVT::i8, Expand);
216 setOperationAction(ISD::UDIV, MVT::i8, Expand);
217 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
218 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
219 setOperationAction(ISD::SREM, MVT::i16, Expand);
220 setOperationAction(ISD::UREM, MVT::i16, Expand);
221 setOperationAction(ISD::SDIV, MVT::i16, Expand);
222 setOperationAction(ISD::UDIV, MVT::i16, Expand);
223 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
224 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
225 setOperationAction(ISD::SREM, MVT::i32, Expand);
226 setOperationAction(ISD::UREM, MVT::i32, Expand);
227 setOperationAction(ISD::SDIV, MVT::i32, Expand);
228 setOperationAction(ISD::UDIV, MVT::i32, Expand);
229 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
230 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
231 setOperationAction(ISD::SREM, MVT::i64, Expand);
232 setOperationAction(ISD::UREM, MVT::i64, Expand);
233 setOperationAction(ISD::SDIV, MVT::i64, Expand);
234 setOperationAction(ISD::UDIV, MVT::i64, Expand);
235 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
236 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
237 setOperationAction(ISD::SREM, MVT::i128, Expand);
238 setOperationAction(ISD::UREM, MVT::i128, Expand);
239 setOperationAction(ISD::SDIV, MVT::i128, Expand);
240 setOperationAction(ISD::UDIV, MVT::i128, Expand);
241 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
242 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000243
Scott Michel266bc8f2007-12-04 22:23:35 +0000244 // We don't support sin/cos/sqrt/fmod
245 setOperationAction(ISD::FSIN , MVT::f64, Expand);
246 setOperationAction(ISD::FCOS , MVT::f64, Expand);
247 setOperationAction(ISD::FREM , MVT::f64, Expand);
248 setOperationAction(ISD::FSIN , MVT::f32, Expand);
249 setOperationAction(ISD::FCOS , MVT::f32, Expand);
250 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000251
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000252 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
253 // for f32!)
Scott Michel266bc8f2007-12-04 22:23:35 +0000254 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
255 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000256
Scott Michel266bc8f2007-12-04 22:23:35 +0000257 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
258 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
259
260 // SPU can do rotate right and left, so legalize it... but customize for i8
261 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000262
263 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
264 // .td files.
265 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
266 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
267 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
268
Scott Michel266bc8f2007-12-04 22:23:35 +0000269 setOperationAction(ISD::ROTL, MVT::i32, Legal);
270 setOperationAction(ISD::ROTL, MVT::i16, Legal);
271 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000272
Scott Michel266bc8f2007-12-04 22:23:35 +0000273 // SPU has no native version of shift left/right for i8
274 setOperationAction(ISD::SHL, MVT::i8, Custom);
275 setOperationAction(ISD::SRL, MVT::i8, Custom);
276 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000277
Scott Michel02d711b2008-12-30 23:28:25 +0000278 // Make these operations legal and handle them during instruction selection:
279 setOperationAction(ISD::SHL, MVT::i64, Legal);
280 setOperationAction(ISD::SRL, MVT::i64, Legal);
281 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000282
Scott Michel5af8f0e2008-07-16 17:17:29 +0000283 // Custom lower i8, i32 and i64 multiplications
284 setOperationAction(ISD::MUL, MVT::i8, Custom);
Scott Michel1df30c42008-12-29 03:23:36 +0000285 setOperationAction(ISD::MUL, MVT::i32, Legal);
Scott Michel94bd57e2009-01-15 04:41:47 +0000286 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000287
Eli Friedman6314ac22009-06-16 06:40:59 +0000288 // Expand double-width multiplication
289 // FIXME: It would probably be reasonable to support some of these operations
290 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
291 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
292 setOperationAction(ISD::MULHU, MVT::i8, Expand);
293 setOperationAction(ISD::MULHS, MVT::i8, Expand);
294 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
295 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
296 setOperationAction(ISD::MULHU, MVT::i16, Expand);
297 setOperationAction(ISD::MULHS, MVT::i16, Expand);
298 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
299 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
300 setOperationAction(ISD::MULHU, MVT::i32, Expand);
301 setOperationAction(ISD::MULHS, MVT::i32, Expand);
302 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
303 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
304 setOperationAction(ISD::MULHU, MVT::i64, Expand);
305 setOperationAction(ISD::MULHS, MVT::i64, Expand);
306
Scott Michel8bf61e82008-06-02 22:18:03 +0000307 // Need to custom handle (some) common i8, i64 math ops
Scott Michel02d711b2008-12-30 23:28:25 +0000308 setOperationAction(ISD::ADD, MVT::i8, Custom);
Scott Michel94bd57e2009-01-15 04:41:47 +0000309 setOperationAction(ISD::ADD, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000310 setOperationAction(ISD::SUB, MVT::i8, Custom);
Scott Michel94bd57e2009-01-15 04:41:47 +0000311 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000312
Scott Michel266bc8f2007-12-04 22:23:35 +0000313 // SPU does not have BSWAP. It does have i32 support CTLZ.
314 // CTPOP has to be custom lowered.
315 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
316 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
317
318 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
321 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
Eli Friedman5427d712009-07-17 06:36:24 +0000322 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000323
Eli Friedman5427d712009-07-17 06:36:24 +0000324 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000326 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
327 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000328 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000329
Eli Friedman5427d712009-07-17 06:36:24 +0000330 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
331 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000332 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
Eli Friedman5427d712009-07-17 06:36:24 +0000333 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
334 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000335
Scott Michel8bf61e82008-06-02 22:18:03 +0000336 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000337 // select ought to work:
Scott Michel78c47fa2008-03-10 16:58:52 +0000338 setOperationAction(ISD::SELECT, MVT::i8, Legal);
Scott Michelad2715e2008-03-05 23:02:02 +0000339 setOperationAction(ISD::SELECT, MVT::i16, Legal);
340 setOperationAction(ISD::SELECT, MVT::i32, Legal);
Scott Michelf0569be2008-12-27 04:51:36 +0000341 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000342
Scott Michel78c47fa2008-03-10 16:58:52 +0000343 setOperationAction(ISD::SETCC, MVT::i8, Legal);
344 setOperationAction(ISD::SETCC, MVT::i16, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000345 setOperationAction(ISD::SETCC, MVT::i32, Legal);
346 setOperationAction(ISD::SETCC, MVT::i64, Legal);
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000347 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000348
Scott Michelf0569be2008-12-27 04:51:36 +0000349 // Custom lower i128 -> i64 truncates
Scott Michelb30e8f62008-12-02 19:53:53 +0000350 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
351
Eli Friedman5427d712009-07-17 06:36:24 +0000352 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
353 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000356 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
357 // to expand to a libcall, hence the custom lowering:
358 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
359 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Eli Friedman5427d712009-07-17 06:36:24 +0000360 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
361 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
363 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000364
365 // FDIV on SPU requires custom lowering
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000366 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000367
Scott Michel9de57a92009-01-26 22:33:37 +0000368 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000369 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000371 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
372 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000373 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000374 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000375 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
376 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
377
Scott Michel86c041f2007-12-20 00:44:13 +0000378 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
379 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000382
383 // We cannot sextinreg(i1). Expand to shifts.
384 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000385
Scott Michel266bc8f2007-12-04 22:23:35 +0000386 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000387 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000388 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000389
390 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000391 // appropriate instructions to materialize the address.
Scott Michel9c0c6b22008-11-21 02:56:16 +0000392 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000393 ++sctype) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000394 MVT VT = (MVT::SimpleValueType)sctype;
395
Scott Michel1df30c42008-12-29 03:23:36 +0000396 setOperationAction(ISD::GlobalAddress, VT, Custom);
397 setOperationAction(ISD::ConstantPool, VT, Custom);
398 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000399 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000403
Scott Michel266bc8f2007-12-04 22:23:35 +0000404 // Use the default implementation.
405 setOperationAction(ISD::VAARG , MVT::Other, Expand);
406 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
407 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000408 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
410 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
412
413 // Cell SPU has instructions for converting between i64 and fp.
414 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
415 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000416
Scott Michel266bc8f2007-12-04 22:23:35 +0000417 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
418 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
419
420 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
421 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
422
423 // First set operation action for all vector types to expand. Then we
424 // will selectively turn on ones that can be effectively codegen'd.
425 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
428 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
429 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
430 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
431
Scott Michel21213e72009-01-06 23:10:38 +0000432 // "Odd size" vector classes that we're willing to support:
433 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
434
Duncan Sands83ec4b62008-06-06 12:08:01 +0000435 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
436 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
437 MVT VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000438
Duncan Sands83ec4b62008-06-06 12:08:01 +0000439 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000440 setOperationAction(ISD::ADD, VT, Legal);
441 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000442 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000443 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000444
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000445 setOperationAction(ISD::AND, VT, Legal);
446 setOperationAction(ISD::OR, VT, Legal);
447 setOperationAction(ISD::XOR, VT, Legal);
448 setOperationAction(ISD::LOAD, VT, Legal);
449 setOperationAction(ISD::SELECT, VT, Legal);
450 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000451
Scott Michel266bc8f2007-12-04 22:23:35 +0000452 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000453 setOperationAction(ISD::SDIV, VT, Expand);
454 setOperationAction(ISD::SREM, VT, Expand);
455 setOperationAction(ISD::UDIV, VT, Expand);
456 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000457
458 // Custom lower build_vector, constant pool spills, insert and
459 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000460 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
461 setOperationAction(ISD::ConstantPool, VT, Custom);
462 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
463 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
464 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
465 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000466 }
467
Scott Michel266bc8f2007-12-04 22:23:35 +0000468 setOperationAction(ISD::AND, MVT::v16i8, Custom);
469 setOperationAction(ISD::OR, MVT::v16i8, Custom);
470 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
471 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000472
Scott Michel02d711b2008-12-30 23:28:25 +0000473 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000474
Scott Michel266bc8f2007-12-04 22:23:35 +0000475 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000476 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000477
Scott Michel266bc8f2007-12-04 22:23:35 +0000478 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000479
Scott Michel266bc8f2007-12-04 22:23:35 +0000480 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000481 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000482 setTargetDAGCombine(ISD::ZERO_EXTEND);
483 setTargetDAGCombine(ISD::SIGN_EXTEND);
484 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000485
Scott Michel266bc8f2007-12-04 22:23:35 +0000486 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000487
Scott Michele07d3de2008-12-09 03:37:19 +0000488 // Set pre-RA register scheduler default to BURR, which produces slightly
489 // better code than the default (could also be TDRR, but TargetLowering.h
490 // needs a mod to support that model):
491 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000492}
493
494const char *
495SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
496{
497 if (node_names.empty()) {
498 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
499 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
500 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
501 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000502 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000503 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000504 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
505 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
506 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000507 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000508 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000509 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000510 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000511 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
512 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000513 node_names[(unsigned) SPUISD::VEC_SHL] = "SPUISD::VEC_SHL";
514 node_names[(unsigned) SPUISD::VEC_SRL] = "SPUISD::VEC_SRL";
515 node_names[(unsigned) SPUISD::VEC_SRA] = "SPUISD::VEC_SRA";
516 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
517 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000518 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
519 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
520 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000521 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000522 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000523 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
524 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
525 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000526 }
527
528 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
529
530 return ((i != node_names.end()) ? i->second : 0);
531}
532
Bill Wendlingb4202b82009-07-01 18:50:55 +0000533/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000534unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
535 return 3;
536}
537
Scott Michelf0569be2008-12-27 04:51:36 +0000538//===----------------------------------------------------------------------===//
539// Return the Cell SPU's SETCC result type
540//===----------------------------------------------------------------------===//
541
Duncan Sands5480c042009-01-01 15:52:00 +0000542MVT SPUTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000543 // i16 and i32 are valid SETCC result types
544 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ? VT : MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000545}
546
Scott Michel266bc8f2007-12-04 22:23:35 +0000547//===----------------------------------------------------------------------===//
548// Calling convention code:
549//===----------------------------------------------------------------------===//
550
551#include "SPUGenCallingConv.inc"
552
553//===----------------------------------------------------------------------===//
554// LowerOperation implementation
555//===----------------------------------------------------------------------===//
556
557/// Custom lower loads for CellSPU
558/*!
559 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
560 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000561
562 For extending loads, we also want to ensure that the following sequence is
563 emitted, e.g. for MVT::f32 extending load to MVT::f64:
564
565\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000566%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000567%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000568%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000569%4 f32 = vec2perfslot %3
570%5 f64 = fp_extend %4
571\endverbatim
572*/
Dan Gohman475871a2008-07-27 21:46:04 +0000573static SDValue
574LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000575 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000576 SDValue the_chain = LN->getChain();
Scott Michelf0569be2008-12-27 04:51:36 +0000577 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel30ee7df2008-12-04 03:02:42 +0000578 MVT InVT = LN->getMemoryVT();
579 MVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000580 ISD::LoadExtType ExtType = LN->getExtensionType();
581 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000582 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000583 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000584
Scott Michel266bc8f2007-12-04 22:23:35 +0000585 switch (LN->getAddressingMode()) {
586 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000587 SDValue result;
588 SDValue basePtr = LN->getBasePtr();
589 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000590
Scott Michelf0569be2008-12-27 04:51:36 +0000591 if (alignment == 16) {
592 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000593
Scott Michelf0569be2008-12-27 04:51:36 +0000594 // Special cases for a known aligned load to simplify the base pointer
595 // and the rotation amount:
596 if (basePtr.getOpcode() == ISD::ADD
597 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
598 // Known offset into basePtr
599 int64_t offset = CN->getSExtValue();
600 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000601
Scott Michelf0569be2008-12-27 04:51:36 +0000602 if (rotamt < 0)
603 rotamt += 16;
604
605 rotate = DAG.getConstant(rotamt, MVT::i16);
606
607 // Simplify the base pointer for this case:
608 basePtr = basePtr.getOperand(0);
609 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000610 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000611 basePtr,
612 DAG.getConstant((offset & ~0xf), PtrVT));
613 }
614 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
615 || (basePtr.getOpcode() == SPUISD::IndirectAddr
616 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
617 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
618 // Plain aligned a-form address: rotate into preferred slot
619 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
620 int64_t rotamt = -vtm->prefslot_byte;
621 if (rotamt < 0)
622 rotamt += 16;
623 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000624 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000625 // Offset the rotate amount by the basePtr and the preferred slot
626 // byte offset
627 int64_t rotamt = -vtm->prefslot_byte;
628 if (rotamt < 0)
629 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000630 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000631 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000632 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000633 }
Scott Michelf0569be2008-12-27 04:51:36 +0000634 } else {
635 // Unaligned load: must be more pessimistic about addressing modes:
636 if (basePtr.getOpcode() == ISD::ADD) {
637 MachineFunction &MF = DAG.getMachineFunction();
638 MachineRegisterInfo &RegInfo = MF.getRegInfo();
639 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
640 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000641
Scott Michelf0569be2008-12-27 04:51:36 +0000642 SDValue Op0 = basePtr.getOperand(0);
643 SDValue Op1 = basePtr.getOperand(1);
644
645 if (isa<ConstantSDNode>(Op1)) {
646 // Convert the (add <ptr>, <const>) to an indirect address contained
647 // in a register. Note that this is done because we need to avoid
648 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000649 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000650 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
651 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000652 } else {
653 // Convert the (add <arg1>, <arg2>) to an indirect address, which
654 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000655 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000656 }
657 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000658 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000659 basePtr,
660 DAG.getConstant(0, PtrVT));
661 }
662
663 // Offset the rotate amount by the basePtr and the preferred slot
664 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000665 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000666 basePtr,
667 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000668 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000669
Scott Michelf0569be2008-12-27 04:51:36 +0000670 // Re-emit as a v16i8 vector load
Dale Johannesen33c960f2009-02-04 20:06:27 +0000671 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000672 LN->getSrcValue(), LN->getSrcValueOffset(),
673 LN->isVolatile(), 16);
674
675 // Update the chain
676 the_chain = result.getValue(1);
677
678 // Rotate into the preferred slot:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000679 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000680 result.getValue(0), rotate);
681
Scott Michel30ee7df2008-12-04 03:02:42 +0000682 // Convert the loaded v16i8 vector to the appropriate vector type
683 // specified by the operand:
684 MVT vecVT = MVT::getVectorVT(InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000685 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
686 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000687
Scott Michel30ee7df2008-12-04 03:02:42 +0000688 // Handle extending loads by extending the scalar result:
689 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000690 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000691 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000692 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000693 } else if (ExtType == ISD::EXTLOAD) {
694 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000695
Scott Michel30ee7df2008-12-04 03:02:42 +0000696 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000697 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000698
Dale Johannesen33c960f2009-02-04 20:06:27 +0000699 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000700 }
701
Scott Michel30ee7df2008-12-04 03:02:42 +0000702 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000703 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000704 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000705 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000706 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000707
Dale Johannesen33c960f2009-02-04 20:06:27 +0000708 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000709 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000710 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000711 }
712 case ISD::PRE_INC:
713 case ISD::PRE_DEC:
714 case ISD::POST_INC:
715 case ISD::POST_DEC:
716 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000717 {
718 std::string msg;
719 raw_string_ostream Msg(msg);
720 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000721 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000722 Msg << (unsigned) LN->getAddressingMode();
723 llvm_report_error(Msg.str());
724 /*NOTREACHED*/
725 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000726 }
727
Dan Gohman475871a2008-07-27 21:46:04 +0000728 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000729}
730
731/// Custom lower stores for CellSPU
732/*!
733 All CellSPU stores are aligned to 16-byte boundaries, so for elements
734 within a 16-byte block, we have to generate a shuffle to insert the
735 requested element into its place, then store the resulting block.
736 */
Dan Gohman475871a2008-07-27 21:46:04 +0000737static SDValue
738LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000739 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000740 SDValue Value = SN->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000741 MVT VT = Value.getValueType();
742 MVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
743 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000744 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000745 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000746
747 switch (SN->getAddressingMode()) {
748 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000749 // The vector type we really want to load from the 16-byte chunk.
Scott Michel719b0e12008-11-19 17:45:08 +0000750 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits())),
751 stVecVT = MVT::getVectorVT(StVT, (128 / StVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000752
Scott Michelf0569be2008-12-27 04:51:36 +0000753 SDValue alignLoadVec;
754 SDValue basePtr = SN->getBasePtr();
755 SDValue the_chain = SN->getChain();
756 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000757
Scott Michelf0569be2008-12-27 04:51:36 +0000758 if (alignment == 16) {
759 ConstantSDNode *CN;
760
761 // Special cases for a known aligned load to simplify the base pointer
762 // and insertion byte:
763 if (basePtr.getOpcode() == ISD::ADD
764 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
765 // Known offset into basePtr
766 int64_t offset = CN->getSExtValue();
767
768 // Simplify the base pointer for this case:
769 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000770 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000771 basePtr,
772 DAG.getConstant((offset & 0xf), PtrVT));
773
774 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000775 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant((offset & ~0xf), PtrVT));
778 }
779 } else {
780 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000781 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000782 basePtr,
783 DAG.getConstant(0, PtrVT));
784 }
785 } else {
786 // Unaligned load: must be more pessimistic about addressing modes:
787 if (basePtr.getOpcode() == ISD::ADD) {
788 MachineFunction &MF = DAG.getMachineFunction();
789 MachineRegisterInfo &RegInfo = MF.getRegInfo();
790 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
791 SDValue Flag;
792
793 SDValue Op0 = basePtr.getOperand(0);
794 SDValue Op1 = basePtr.getOperand(1);
795
796 if (isa<ConstantSDNode>(Op1)) {
797 // Convert the (add <ptr>, <const>) to an indirect address contained
798 // in a register. Note that this is done because we need to avoid
799 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000801 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
802 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000803 } else {
804 // Convert the (add <arg1>, <arg2>) to an indirect address, which
805 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000806 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000807 }
808 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000809 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
814 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000815 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000816 basePtr,
817 DAG.getConstant(0, PtrVT));
818 }
819
820 // Re-emit as a v16i8 vector load
Dale Johannesen33c960f2009-02-04 20:06:27 +0000821 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000822 SN->getSrcValue(), SN->getSrcValueOffset(),
823 SN->isVolatile(), 16);
824
825 // Update the chain
826 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000827
Scott Michel9de5d0d2008-01-11 02:53:15 +0000828 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000829 SDValue theValue = SN->getValue();
830 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000831
832 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000833 && (theValue.getOpcode() == ISD::AssertZext
834 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000835 // Drill down and get the value for zero- and sign-extended
836 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000837 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000838 }
839
Scott Michel9de5d0d2008-01-11 02:53:15 +0000840 // If the base pointer is already a D-form address, then just create
841 // a new D-form address with a slot offset and the orignal base pointer.
842 // Otherwise generate a D-form address with the slot offset relative
843 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000844#if !defined(NDEBUG)
845 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
846 cerr << "CellSPU LowerSTORE: basePtr = ";
847 basePtr.getNode()->dump(&DAG);
848 cerr << "\n";
849 }
850#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000851
Scott Michel430a5552008-11-19 15:24:16 +0000852 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000853 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000854 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000855 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000856
Dale Johannesen33c960f2009-02-04 20:06:27 +0000857 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000858 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000859 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000860 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000861
Dale Johannesen33c960f2009-02-04 20:06:27 +0000862 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000863 LN->getSrcValue(), LN->getSrcValueOffset(),
864 LN->isVolatile(), LN->getAlignment());
865
Scott Michel23f2ff72008-12-04 17:16:59 +0000866#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000867 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
868 const SDValue &currentRoot = DAG.getRoot();
869
870 DAG.setRoot(result);
871 cerr << "------- CellSPU:LowerStore result:\n";
872 DAG.dump();
873 cerr << "-------\n";
874 DAG.setRoot(currentRoot);
875 }
876#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000877
Scott Michel266bc8f2007-12-04 22:23:35 +0000878 return result;
879 /*UNREACHED*/
880 }
881 case ISD::PRE_INC:
882 case ISD::PRE_DEC:
883 case ISD::POST_INC:
884 case ISD::POST_DEC:
885 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000886 {
887 std::string msg;
888 raw_string_ostream Msg(msg);
889 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000890 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000891 Msg << (unsigned) SN->getAddressingMode();
892 llvm_report_error(Msg.str());
893 /*NOTREACHED*/
894 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000895 }
896
Dan Gohman475871a2008-07-27 21:46:04 +0000897 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000898}
899
Scott Michel94bd57e2009-01-15 04:41:47 +0000900//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000901static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000902LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000903 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000904 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
905 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000906 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
907 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000908 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000909 // FIXME there is no actual debug info here
910 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000911
912 if (TM.getRelocationModel() == Reloc::Static) {
913 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000914 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000915 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000916 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000917 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
918 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
919 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000920 }
921 }
922
Torok Edwinc23197a2009-07-14 16:55:14 +0000923 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000924 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000925 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000926}
927
Scott Michel94bd57e2009-01-15 04:41:47 +0000928//! Alternate entry point for generating the address of a constant pool entry
929SDValue
930SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
931 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
932}
933
Dan Gohman475871a2008-07-27 21:46:04 +0000934static SDValue
935LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000936 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000937 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000938 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
939 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000940 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000941 // FIXME there is no actual debug info here
942 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000943
944 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000945 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000946 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000947 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000948 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
949 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
950 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000951 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000952 }
953
Torok Edwinc23197a2009-07-14 16:55:14 +0000954 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000955 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000956 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000957}
958
Dan Gohman475871a2008-07-27 21:46:04 +0000959static SDValue
960LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000961 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000962 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
963 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000964 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000965 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000966 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000967 // FIXME there is no actual debug info here
968 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000969
Scott Michel266bc8f2007-12-04 22:23:35 +0000970 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000971 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000972 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000973 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000974 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
975 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
976 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000977 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000978 } else {
Torok Edwindac237e2009-07-08 20:53:28 +0000979 llvm_report_error("LowerGlobalAddress: Relocation model other than static"
980 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000981 /*NOTREACHED*/
982 }
983
Dan Gohman475871a2008-07-27 21:46:04 +0000984 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000985}
986
Nate Begemanccef5802008-02-14 18:43:04 +0000987//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000988static SDValue
989LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000990 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000991 // FIXME there is no actual debug info here
992 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000993
Nate Begemanccef5802008-02-14 18:43:04 +0000994 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000995 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
996
997 assert((FP != 0) &&
998 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000999
Scott Michel170783a2007-12-19 20:15:47 +00001000 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Scott Michel1a6cdb62008-12-01 17:56:02 +00001001 SDValue T = DAG.getConstant(dbits, MVT::i64);
Evan Chenga87008d2009-02-25 22:49:59 +00001002 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001003 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001004 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001005 }
1006
Dan Gohman475871a2008-07-27 21:46:04 +00001007 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001008}
1009
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010SDValue
1011SPUTargetLowering::LowerFormalArguments(SDValue Chain,
1012 unsigned CallConv, bool isVarArg,
1013 const SmallVectorImpl<ISD::InputArg>
1014 &Ins,
1015 DebugLoc dl, SelectionDAG &DAG,
1016 SmallVectorImpl<SDValue> &InVals) {
1017
Scott Michel266bc8f2007-12-04 22:23:35 +00001018 MachineFunction &MF = DAG.getMachineFunction();
1019 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001020 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00001021
1022 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1023 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001024
Scott Michel266bc8f2007-12-04 22:23:35 +00001025 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1026 unsigned ArgRegIdx = 0;
1027 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001028
Duncan Sands83ec4b62008-06-06 12:08:01 +00001029 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001030
Scott Michel266bc8f2007-12-04 22:23:35 +00001031 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001032 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
1033 MVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001034 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001035 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +00001036
Scott Micheld976c212008-10-30 01:51:48 +00001037 if (ArgRegIdx < NumArgRegs) {
1038 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001039
Scott Micheld976c212008-10-30 01:51:48 +00001040 switch (ObjectVT.getSimpleVT()) {
1041 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00001042 std::string msg;
1043 raw_string_ostream Msg(msg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001044 Msg << "LowerFormalArguments Unhandled argument type: "
Torok Edwindac237e2009-07-08 20:53:28 +00001045 << ObjectVT.getMVTString();
1046 llvm_report_error(Msg.str());
Scott Micheld976c212008-10-30 01:51:48 +00001047 }
1048 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001049 ArgRegClass = &SPU::R8CRegClass;
1050 break;
Scott Micheld976c212008-10-30 01:51:48 +00001051 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001052 ArgRegClass = &SPU::R16CRegClass;
1053 break;
Scott Micheld976c212008-10-30 01:51:48 +00001054 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001055 ArgRegClass = &SPU::R32CRegClass;
1056 break;
Scott Micheld976c212008-10-30 01:51:48 +00001057 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001058 ArgRegClass = &SPU::R64CRegClass;
1059 break;
Scott Micheldd950092009-01-06 03:36:14 +00001060 case MVT::i128:
1061 ArgRegClass = &SPU::GPRCRegClass;
1062 break;
Scott Micheld976c212008-10-30 01:51:48 +00001063 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001064 ArgRegClass = &SPU::R32FPRegClass;
1065 break;
Scott Micheld976c212008-10-30 01:51:48 +00001066 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001067 ArgRegClass = &SPU::R64FPRegClass;
1068 break;
Scott Micheld976c212008-10-30 01:51:48 +00001069 case MVT::v2f64:
1070 case MVT::v4f32:
1071 case MVT::v2i64:
1072 case MVT::v4i32:
1073 case MVT::v8i16:
1074 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001075 ArgRegClass = &SPU::VECREGRegClass;
1076 break;
Scott Micheld976c212008-10-30 01:51:48 +00001077 }
1078
1079 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1080 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001081 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001082 ++ArgRegIdx;
1083 } else {
1084 // We need to load the argument to a virtual register if we determined
1085 // above that we ran out of physical registers of the appropriate type
1086 // or we're forced to do vararg
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001087 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001088 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001090 ArgOffset += StackSlotSize;
1091 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001092
Dan Gohman98ca4f22009-08-05 01:29:28 +00001093 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001094 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001096 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001097
Scott Micheld976c212008-10-30 01:51:48 +00001098 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001099 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001100 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1101 // We will spill (79-3)+1 registers to the stack
1102 SmallVector<SDValue, 79-3+1> MemOps;
1103
1104 // Create the frame slot
1105
Scott Michel266bc8f2007-12-04 22:23:35 +00001106 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Scott Micheld976c212008-10-30 01:51:48 +00001107 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset);
1108 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1109 SDValue ArgVal = DAG.getRegister(ArgRegs[ArgRegIdx], MVT::v16i8);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0);
1111 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001112 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001113
1114 // Increment address by stack slot size for the next stored argument
1115 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001116 }
1117 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1119 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001120 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001121
Dan Gohman98ca4f22009-08-05 01:29:28 +00001122 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001123}
1124
1125/// isLSAAddress - Return the immediate to use if the specified
1126/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001127static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001128 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001129 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001130
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001131 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001132 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1133 (Addr << 14 >> 14) != Addr)
1134 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001135
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001136 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001137}
1138
Dan Gohman98ca4f22009-08-05 01:29:28 +00001139SDValue
1140SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
1141 unsigned CallConv, bool isVarArg,
1142 bool isTailCall,
1143 const SmallVectorImpl<ISD::OutputArg> &Outs,
1144 const SmallVectorImpl<ISD::InputArg> &Ins,
1145 DebugLoc dl, SelectionDAG &DAG,
1146 SmallVectorImpl<SDValue> &InVals) {
1147
1148 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1149 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001150 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1151 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1152 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1153
1154 // Handy pointer type
Duncan Sands83ec4b62008-06-06 12:08:01 +00001155 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001156
Scott Michel266bc8f2007-12-04 22:23:35 +00001157 // Accumulate how many bytes are to be pushed on the stack, including the
1158 // linkage area, and parameter passing area. According to the SPU ABI,
1159 // we minimally need space for [LR] and [SP]
1160 unsigned NumStackBytes = SPUFrameInfo::minStackSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001161
Scott Michel266bc8f2007-12-04 22:23:35 +00001162 // Set up a copy of the stack pointer for use loading and storing any
1163 // arguments that may not fit in the registers available for argument
1164 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00001165 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001166
Scott Michel266bc8f2007-12-04 22:23:35 +00001167 // Figure out which arguments are going to go in registers, and which in
1168 // memory.
1169 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1170 unsigned ArgRegIdx = 0;
1171
1172 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001173 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001174 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001175 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001176
1177 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 SDValue Arg = Outs[i].Val;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001179
Scott Michel266bc8f2007-12-04 22:23:35 +00001180 // PtrOff will be used to store the current argument to the stack if a
1181 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001182 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001183 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001184
Duncan Sands83ec4b62008-06-06 12:08:01 +00001185 switch (Arg.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001186 default: llvm_unreachable("Unexpected ValueType for argument!");
Scott Micheldd950092009-01-06 03:36:14 +00001187 case MVT::i8:
1188 case MVT::i16:
Scott Michel266bc8f2007-12-04 22:23:35 +00001189 case MVT::i32:
1190 case MVT::i64:
1191 case MVT::i128:
1192 if (ArgRegIdx != NumArgRegs) {
1193 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1194 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001195 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001196 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001197 }
1198 break;
1199 case MVT::f32:
1200 case MVT::f64:
1201 if (ArgRegIdx != NumArgRegs) {
1202 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1203 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001204 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001205 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001206 }
1207 break;
Scott Michelcc188272008-12-04 21:01:44 +00001208 case MVT::v2i64:
1209 case MVT::v2f64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001210 case MVT::v4f32:
1211 case MVT::v4i32:
1212 case MVT::v8i16:
1213 case MVT::v16i8:
1214 if (ArgRegIdx != NumArgRegs) {
1215 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1216 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001217 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001218 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001219 }
1220 break;
1221 }
1222 }
1223
1224 // Update number of stack bytes actually used, insert a call sequence start
1225 NumStackBytes = (ArgOffset - SPUFrameInfo::minStackSize());
Chris Lattnere563bbc2008-10-11 22:08:30 +00001226 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1227 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001228
1229 if (!MemOpChains.empty()) {
1230 // Adjust the stack pointer for the stack arguments.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001231 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001232 &MemOpChains[0], MemOpChains.size());
1233 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001234
Scott Michel266bc8f2007-12-04 22:23:35 +00001235 // Build a sequence of copy-to-reg nodes chained together with token chain
1236 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001237 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001238 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001239 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001240 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001241 InFlag = Chain.getValue(1);
1242 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001243
Dan Gohman475871a2008-07-27 21:46:04 +00001244 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001245 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001246
Bill Wendling056292f2008-09-16 21:48:12 +00001247 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1248 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1249 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001250 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001251 GlobalValue *GV = G->getGlobal();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001252 MVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001253 SDValue Zero = DAG.getConstant(0, PtrVT);
1254 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001255
Scott Michel9de5d0d2008-01-11 02:53:15 +00001256 if (!ST->usingLargeMem()) {
1257 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1258 // style calls, otherwise, external symbols are BRASL calls. This assumes
1259 // that declared/defined symbols are in the same compilation unit and can
1260 // be reached through PC-relative jumps.
1261 //
1262 // NOTE:
1263 // This may be an unsafe assumption for JIT and really large compilation
1264 // units.
1265 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001266 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001267 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001268 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001269 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001270 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001271 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1272 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001273 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001274 }
Scott Michel1df30c42008-12-29 03:23:36 +00001275 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1276 MVT CalleeVT = Callee.getValueType();
1277 SDValue Zero = DAG.getConstant(0, PtrVT);
1278 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1279 Callee.getValueType());
1280
1281 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001282 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001283 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001284 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001285 }
1286 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001287 // If this is an absolute destination address that appears to be a legal
1288 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001289 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001290 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001291
1292 Ops.push_back(Chain);
1293 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001294
Scott Michel266bc8f2007-12-04 22:23:35 +00001295 // Add argument registers to the end of the list so that they are known live
1296 // into the call.
1297 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001298 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001299 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001300
Gabor Greifba36cb52008-08-28 21:40:38 +00001301 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001302 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001303 // Returns a chain and a flag for retval copy to use.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001304 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001305 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001306 InFlag = Chain.getValue(1);
1307
Chris Lattnere563bbc2008-10-11 22:08:30 +00001308 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1309 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001310 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001311 InFlag = Chain.getValue(1);
1312
Dan Gohman98ca4f22009-08-05 01:29:28 +00001313 // If the function returns void, just return the chain.
1314 if (Ins.empty())
1315 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001316
Scott Michel266bc8f2007-12-04 22:23:35 +00001317 // If the call has results, copy the values out of the ret val registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001318 switch (Ins[0].VT.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001319 default: llvm_unreachable("Unexpected ret value!");
Scott Michel266bc8f2007-12-04 22:23:35 +00001320 case MVT::Other: break;
1321 case MVT::i32:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001322 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001323 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001324 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001325 InVals.push_back(Chain.getValue(0));
Dale Johannesen33c960f2009-02-04 20:06:27 +00001326 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001327 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001328 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001329 } else {
Scott Michel6e1d1472009-03-16 18:47:25 +00001330 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001331 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001332 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001333 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001334 break;
1335 case MVT::i64:
Scott Michel6e1d1472009-03-16 18:47:25 +00001336 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001337 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001338 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001339 break;
Scott Micheldd950092009-01-06 03:36:14 +00001340 case MVT::i128:
Scott Michel6e1d1472009-03-16 18:47:25 +00001341 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001342 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001343 InVals.push_back(Chain.getValue(0));
Scott Micheldd950092009-01-06 03:36:14 +00001344 break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001345 case MVT::f32:
1346 case MVT::f64:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001348 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001350 break;
1351 case MVT::v2f64:
Scott Michelcc188272008-12-04 21:01:44 +00001352 case MVT::v2i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001353 case MVT::v4f32:
1354 case MVT::v4i32:
1355 case MVT::v8i16:
1356 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001358 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 break;
1361 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001364}
1365
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366SDValue
1367SPUTargetLowering::LowerReturn(SDValue Chain,
1368 unsigned CallConv, bool isVarArg,
1369 const SmallVectorImpl<ISD::OutputArg> &Outs,
1370 DebugLoc dl, SelectionDAG &DAG) {
1371
Scott Michel266bc8f2007-12-04 22:23:35 +00001372 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001373 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1374 RVLocs, *DAG.getContext());
1375 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001376
Scott Michel266bc8f2007-12-04 22:23:35 +00001377 // If this is the first return lowered for this function, add the regs to the
1378 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001379 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001380 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001381 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001382 }
1383
Dan Gohman475871a2008-07-27 21:46:04 +00001384 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001385
Scott Michel266bc8f2007-12-04 22:23:35 +00001386 // Copy the result values into the output registers.
1387 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1388 CCValAssign &VA = RVLocs[i];
1389 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001390 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391 Outs[i].Val, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001392 Flag = Chain.getValue(1);
1393 }
1394
Gabor Greifba36cb52008-08-28 21:40:38 +00001395 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00001396 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001397 else
Dale Johannesena05dca42009-02-04 23:02:30 +00001398 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001399}
1400
1401
1402//===----------------------------------------------------------------------===//
1403// Vector related lowering:
1404//===----------------------------------------------------------------------===//
1405
1406static ConstantSDNode *
1407getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001408 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001409
Scott Michel266bc8f2007-12-04 22:23:35 +00001410 // Check to see if this buildvec has a single non-undef value in its elements.
1411 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1412 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001413 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001414 OpVal = N->getOperand(i);
1415 else if (OpVal != N->getOperand(i))
1416 return 0;
1417 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001418
Gabor Greifba36cb52008-08-28 21:40:38 +00001419 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001420 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001421 return CN;
1422 }
1423 }
1424
Scott Michel7ea02ff2009-03-17 01:15:45 +00001425 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001426}
1427
1428/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1429/// and the value fits into an unsigned 18-bit constant, and if so, return the
1430/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001431SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001432 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001433 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001434 uint64_t Value = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001435 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001436 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001437 uint32_t upper = uint32_t(UValue >> 32);
1438 uint32_t lower = uint32_t(UValue);
1439 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001440 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001441 Value = Value >> 32;
1442 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001443 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001444 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001445 }
1446
Dan Gohman475871a2008-07-27 21:46:04 +00001447 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001448}
1449
1450/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1451/// and the value fits into a signed 16-bit constant, and if so, return the
1452/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001453SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001454 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001455 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001456 int64_t Value = CN->getSExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001457 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001458 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001459 uint32_t upper = uint32_t(UValue >> 32);
1460 uint32_t lower = uint32_t(UValue);
1461 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001462 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001463 Value = Value >> 32;
1464 }
Scott Michelad2715e2008-03-05 23:02:02 +00001465 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001466 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001467 }
1468 }
1469
Dan Gohman475871a2008-07-27 21:46:04 +00001470 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001471}
1472
1473/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1474/// and the value fits into a signed 10-bit constant, and if so, return the
1475/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001476SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001477 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001478 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001479 int64_t Value = CN->getSExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001480 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001481 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001482 uint32_t upper = uint32_t(UValue >> 32);
1483 uint32_t lower = uint32_t(UValue);
1484 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001485 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001486 Value = Value >> 32;
1487 }
Scott Michelad2715e2008-03-05 23:02:02 +00001488 if (isS10Constant(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001489 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001490 }
1491
Dan Gohman475871a2008-07-27 21:46:04 +00001492 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001493}
1494
1495/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1496/// and the value fits into a signed 8-bit constant, and if so, return the
1497/// constant.
1498///
1499/// @note: The incoming vector is v16i8 because that's the only way we can load
1500/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1501/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001502SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001503 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001504 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001505 int Value = (int) CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001506 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001507 && Value <= 0xffff /* truncated from uint64_t */
1508 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001509 return DAG.getTargetConstant(Value & 0xff, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001510 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001511 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001512 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001513 }
1514
Dan Gohman475871a2008-07-27 21:46:04 +00001515 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001516}
1517
1518/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1519/// and the value fits into a signed 16-bit constant, and if so, return the
1520/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001521SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001522 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001523 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001524 uint64_t Value = CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001525 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001526 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
1527 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001528 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001529 }
1530
Dan Gohman475871a2008-07-27 21:46:04 +00001531 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001532}
1533
1534/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001535SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001536 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001537 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001538 }
1539
Dan Gohman475871a2008-07-27 21:46:04 +00001540 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001541}
1542
1543/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001544SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001545 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001546 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001547 }
1548
Dan Gohman475871a2008-07-27 21:46:04 +00001549 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001550}
1551
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001552//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001553static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001554LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001555 MVT VT = Op.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001556 MVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001557 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001558 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1559 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1560 unsigned minSplatBits = EltVT.getSizeInBits();
1561
1562 if (minSplatBits < 16)
1563 minSplatBits = 16;
1564
1565 APInt APSplatBits, APSplatUndef;
1566 unsigned SplatBitSize;
1567 bool HasAnyUndefs;
1568
1569 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1570 HasAnyUndefs, minSplatBits)
1571 || minSplatBits < SplatBitSize)
1572 return SDValue(); // Wasn't a constant vector or splat exceeded min
1573
1574 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001575
Duncan Sands83ec4b62008-06-06 12:08:01 +00001576 switch (VT.getSimpleVT()) {
Torok Edwindac237e2009-07-08 20:53:28 +00001577 default: {
1578 std::string msg;
1579 raw_string_ostream Msg(msg);
1580 Msg << "CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = "
1581 << VT.getMVTString();
1582 llvm_report_error(Msg.str());
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001583 /*NOTREACHED*/
Torok Edwindac237e2009-07-08 20:53:28 +00001584 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001585 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001586 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001587 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001588 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001589 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman475871a2008-07-27 21:46:04 +00001590 SDValue T = DAG.getConstant(Value32, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001591 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001592 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001593 break;
1594 }
1595 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001596 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001597 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001598 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001599 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman475871a2008-07-27 21:46:04 +00001600 SDValue T = DAG.getConstant(f64val, MVT::i64);
Dale Johannesened2eee62009-02-06 01:31:28 +00001601 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
Evan Chenga87008d2009-02-25 22:49:59 +00001602 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001603 break;
1604 }
1605 case MVT::v16i8: {
1606 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001607 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1608 SmallVector<SDValue, 8> Ops;
1609
1610 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001611 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001612 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001613 }
1614 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001615 unsigned short Value16 = SplatBits;
1616 SDValue T = DAG.getConstant(Value16, EltVT);
1617 SmallVector<SDValue, 8> Ops;
1618
1619 Ops.assign(8, T);
1620 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001621 }
1622 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001623 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001624 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001625 }
Scott Michel21213e72009-01-06 23:10:38 +00001626 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001627 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001628 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001629 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001630 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001631 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001632 }
1633 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001634
Dan Gohman475871a2008-07-27 21:46:04 +00001635 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001636}
1637
Scott Michel7ea02ff2009-03-17 01:15:45 +00001638/*!
1639 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001640SDValue
Scott Michel7ea02ff2009-03-17 01:15:45 +00001641SPU::LowerV2I64Splat(MVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
1642 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001643 uint32_t upper = uint32_t(SplatVal >> 32);
1644 uint32_t lower = uint32_t(SplatVal);
1645
1646 if (upper == lower) {
1647 // Magic constant that can be matched by IL, ILA, et. al.
1648 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001649 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001650 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1651 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001652 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001653 bool upper_special, lower_special;
1654
1655 // NOTE: This code creates common-case shuffle masks that can be easily
1656 // detected as common expressions. It is not attempting to create highly
1657 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1658
1659 // Detect if the upper or lower half is a special shuffle mask pattern:
1660 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1661 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1662
Scott Michel7ea02ff2009-03-17 01:15:45 +00001663 // Both upper and lower are special, lower to a constant pool load:
1664 if (lower_special && upper_special) {
1665 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1666 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
1667 SplatValCN, SplatValCN);
1668 }
1669
1670 SDValue LO32;
1671 SDValue HI32;
1672 SmallVector<SDValue, 16> ShufBytes;
1673 SDValue Result;
1674
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001675 // Create lower vector if not a special pattern
1676 if (!lower_special) {
1677 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001678 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001679 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1680 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001681 }
1682
1683 // Create upper vector if not a special pattern
1684 if (!upper_special) {
1685 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001686 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001687 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1688 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001689 }
1690
1691 // If either upper or lower are special, then the two input operands are
1692 // the same (basically, one of them is a "don't care")
1693 if (lower_special)
1694 LO32 = HI32;
1695 if (upper_special)
1696 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001697
1698 for (int i = 0; i < 4; ++i) {
1699 uint64_t val = 0;
1700 for (int j = 0; j < 4; ++j) {
1701 SDValue V;
1702 bool process_upper, process_lower;
1703 val <<= 8;
1704 process_upper = (upper_special && (i & 1) == 0);
1705 process_lower = (lower_special && (i & 1) == 1);
1706
1707 if (process_upper || process_lower) {
1708 if ((process_upper && upper == 0)
1709 || (process_lower && lower == 0))
1710 val |= 0x80;
1711 else if ((process_upper && upper == 0xffffffff)
1712 || (process_lower && lower == 0xffffffff))
1713 val |= 0xc0;
1714 else if ((process_upper && upper == 0x80000000)
1715 || (process_lower && lower == 0x80000000))
1716 val |= (j == 0 ? 0xe0 : 0x80);
1717 } else
1718 val |= i * 4 + j + ((i & 1) * 16);
1719 }
1720
1721 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
1722 }
1723
Dale Johannesened2eee62009-02-06 01:31:28 +00001724 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Evan Chenga87008d2009-02-25 22:49:59 +00001725 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1726 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001727 }
1728}
1729
Scott Michel266bc8f2007-12-04 22:23:35 +00001730/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1731/// which the Cell can operate. The code inspects V3 to ascertain whether the
1732/// permutation vector, V3, is monotonically increasing with one "exception"
1733/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001734/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001735/// In either case, the net result is going to eventually invoke SHUFB to
1736/// permute/shuffle the bytes from V1 and V2.
1737/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001738/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001739/// control word for byte/halfword/word insertion. This takes care of a single
1740/// element move from V2 into V1.
1741/// \note
1742/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001743static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001744 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001745 SDValue V1 = Op.getOperand(0);
1746 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001747 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001748
Scott Michel266bc8f2007-12-04 22:23:35 +00001749 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001750
Scott Michel266bc8f2007-12-04 22:23:35 +00001751 // If we have a single element being moved from V1 to V2, this can be handled
1752 // using the C*[DX] compute mask instructions, but the vector elements have
1753 // to be monotonically increasing with one exception element.
Scott Michelcc188272008-12-04 21:01:44 +00001754 MVT VecVT = V1.getValueType();
1755 MVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001756 unsigned EltsFromV2 = 0;
1757 unsigned V2Elt = 0;
1758 unsigned V2EltIdx0 = 0;
1759 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001760 unsigned MaxElts = VecVT.getVectorNumElements();
1761 unsigned PrevElt = 0;
1762 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001763 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001764 bool rotate = true;
1765
1766 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001767 V2EltIdx0 = 16;
Scott Michelcc188272008-12-04 21:01:44 +00001768 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001769 V2EltIdx0 = 8;
Scott Michelcc188272008-12-04 21:01:44 +00001770 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001771 V2EltIdx0 = 4;
Scott Michelcc188272008-12-04 21:01:44 +00001772 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
1773 V2EltIdx0 = 2;
1774 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001775 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001776
Nate Begeman9008ca62009-04-27 18:41:29 +00001777 for (unsigned i = 0; i != MaxElts; ++i) {
1778 if (SVN->getMaskElt(i) < 0)
1779 continue;
1780
1781 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001782
Nate Begeman9008ca62009-04-27 18:41:29 +00001783 if (monotonic) {
1784 if (SrcElt >= V2EltIdx0) {
1785 if (1 >= (++EltsFromV2)) {
1786 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001787 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001788 } else if (CurrElt != SrcElt) {
1789 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001790 }
1791
Nate Begeman9008ca62009-04-27 18:41:29 +00001792 ++CurrElt;
1793 }
1794
1795 if (rotate) {
1796 if (PrevElt > 0 && SrcElt < MaxElts) {
1797 if ((PrevElt == SrcElt - 1)
1798 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001799 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001800 if (SrcElt == 0)
1801 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001802 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001803 rotate = false;
1804 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001805 } else if (PrevElt == 0) {
1806 // First time through, need to keep track of previous element
1807 PrevElt = SrcElt;
1808 } else {
1809 // This isn't a rotation, takes elements from vector 2
1810 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001811 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001812 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001813 }
1814
1815 if (EltsFromV2 == 1 && monotonic) {
1816 // Compute mask and shuffle
1817 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001818 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1819 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001820 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00001821 // Initialize temporary register to 0
Dan Gohman475871a2008-07-27 21:46:04 +00001822 SDValue InitTempReg =
Dale Johannesena05dca42009-02-04 23:02:30 +00001823 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001824 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman475871a2008-07-27 21:46:04 +00001825 SDValue ShufMaskOp =
Dale Johannesena05dca42009-02-04 23:02:30 +00001826 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001827 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00001828 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +00001829 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001830 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001831 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001832 } else if (rotate) {
1833 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001834
Dale Johannesena05dca42009-02-04 23:02:30 +00001835 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Scott Michelcc188272008-12-04 21:01:44 +00001836 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001837 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001838 // Convert the SHUFFLE_VECTOR mask's input element units to the
1839 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001840 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001841
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001843 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1844 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001845
Nate Begeman9008ca62009-04-27 18:41:29 +00001846 for (unsigned j = 0; j < BytesPerElement; ++j)
1847 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001848 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001849
Evan Chenga87008d2009-02-25 22:49:59 +00001850 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
1851 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001852 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001853 }
1854}
1855
Dan Gohman475871a2008-07-27 21:46:04 +00001856static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1857 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001858 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001859
Gabor Greifba36cb52008-08-28 21:40:38 +00001860 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001861 // For a constant, build the appropriate constant vector, which will
1862 // eventually simplify to a vector register load.
1863
Gabor Greifba36cb52008-08-28 21:40:38 +00001864 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001865 SmallVector<SDValue, 16> ConstVecValues;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001866 MVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001867 size_t n_copies;
1868
1869 // Create a constant vector:
Duncan Sands83ec4b62008-06-06 12:08:01 +00001870 switch (Op.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001871 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001872 "LowerSCALAR_TO_VECTOR");
Scott Michel266bc8f2007-12-04 22:23:35 +00001873 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1874 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1875 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1876 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1877 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1878 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
1879 }
1880
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001881 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001882 for (size_t j = 0; j < n_copies; ++j)
1883 ConstVecValues.push_back(CValue);
1884
Evan Chenga87008d2009-02-25 22:49:59 +00001885 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1886 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001887 } else {
1888 // Otherwise, copy the value from one register to another:
Duncan Sands83ec4b62008-06-06 12:08:01 +00001889 switch (Op0.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001890 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Scott Michel266bc8f2007-12-04 22:23:35 +00001891 case MVT::i8:
1892 case MVT::i16:
1893 case MVT::i32:
1894 case MVT::i64:
1895 case MVT::f32:
1896 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001897 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001898 }
1899 }
1900
Dan Gohman475871a2008-07-27 21:46:04 +00001901 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001902}
1903
Dan Gohman475871a2008-07-27 21:46:04 +00001904static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001905 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001906 SDValue N = Op.getOperand(0);
1907 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001908 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001909 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001910
Scott Michel7a1c9e92008-11-22 23:50:42 +00001911 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1912 // Constant argument:
1913 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001914
Scott Michel7a1c9e92008-11-22 23:50:42 +00001915 // sanity checks:
1916 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001917 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001918 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001919 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001920 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001921 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001922 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001923 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001924
Scott Michel7a1c9e92008-11-22 23:50:42 +00001925 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
1926 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001927 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001928 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001929
Scott Michel7a1c9e92008-11-22 23:50:42 +00001930 // Need to generate shuffle mask and extract:
1931 int prefslot_begin = -1, prefslot_end = -1;
1932 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1933
1934 switch (VT.getSimpleVT()) {
1935 default:
1936 assert(false && "Invalid value type!");
1937 case MVT::i8: {
1938 prefslot_begin = prefslot_end = 3;
1939 break;
1940 }
1941 case MVT::i16: {
1942 prefslot_begin = 2; prefslot_end = 3;
1943 break;
1944 }
1945 case MVT::i32:
1946 case MVT::f32: {
1947 prefslot_begin = 0; prefslot_end = 3;
1948 break;
1949 }
1950 case MVT::i64:
1951 case MVT::f64: {
1952 prefslot_begin = 0; prefslot_end = 7;
1953 break;
1954 }
1955 }
1956
1957 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1958 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1959
1960 unsigned int ShufBytes[16];
1961 for (int i = 0; i < 16; ++i) {
1962 // zero fill uppper part of preferred slot, don't care about the
1963 // other slots:
1964 unsigned int mask_val;
1965 if (i <= prefslot_end) {
1966 mask_val =
1967 ((i < prefslot_begin)
1968 ? 0x80
1969 : elt_byte + (i - prefslot_begin));
1970
1971 ShufBytes[i] = mask_val;
1972 } else
1973 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1974 }
1975
1976 SDValue ShufMask[4];
1977 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001978 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001979 unsigned int bits = ((ShufBytes[bidx] << 24) |
1980 (ShufBytes[bidx+1] << 16) |
1981 (ShufBytes[bidx+2] << 8) |
1982 ShufBytes[bidx+3]);
1983 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
1984 }
1985
Scott Michel7ea02ff2009-03-17 01:15:45 +00001986 SDValue ShufMaskVec =
1987 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1988 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001989
Dale Johannesened2eee62009-02-06 01:31:28 +00001990 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1991 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001992 N, N, ShufMaskVec));
1993 } else {
1994 // Variable index: Rotate the requested element into slot 0, then replicate
1995 // slot 0 across the vector
1996 MVT VecVT = N.getValueType();
1997 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Torok Edwindac237e2009-07-08 20:53:28 +00001998 llvm_report_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
1999 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002000 }
2001
2002 // Make life easier by making sure the index is zero-extended to i32
2003 if (Elt.getValueType() != MVT::i32)
Dale Johannesened2eee62009-02-06 01:31:28 +00002004 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002005
2006 // Scale the index to a bit/byte shift quantity
2007 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002008 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2009 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002010 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002011
Scott Michel104de432008-11-24 17:11:17 +00002012 if (scaleShift > 0) {
2013 // Scale the shift factor:
Dale Johannesened2eee62009-02-06 01:31:28 +00002014 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002015 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002016 }
2017
Dale Johannesened2eee62009-02-06 01:31:28 +00002018 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002019
2020 // Replicate the bytes starting at byte 0 across the entire vector (for
2021 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002022 SDValue replicate;
2023
2024 switch (VT.getSimpleVT()) {
2025 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002026 llvm_report_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
2027 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002028 /*NOTREACHED*/
2029 case MVT::i8: {
Scott Michel104de432008-11-24 17:11:17 +00002030 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002031 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2032 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002033 break;
2034 }
2035 case MVT::i16: {
Scott Michel104de432008-11-24 17:11:17 +00002036 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002037 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2038 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002039 break;
2040 }
2041 case MVT::i32:
2042 case MVT::f32: {
2043 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002044 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2045 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002046 break;
2047 }
2048 case MVT::i64:
2049 case MVT::f64: {
2050 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2051 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002052 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002053 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002054 break;
2055 }
2056 }
2057
Dale Johannesened2eee62009-02-06 01:31:28 +00002058 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2059 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002060 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002061 }
2062
Scott Michel7a1c9e92008-11-22 23:50:42 +00002063 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002064}
2065
Dan Gohman475871a2008-07-27 21:46:04 +00002066static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2067 SDValue VecOp = Op.getOperand(0);
2068 SDValue ValOp = Op.getOperand(1);
2069 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002070 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002071 MVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002072
2073 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2074 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2075
Duncan Sands83ec4b62008-06-06 12:08:01 +00002076 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002077 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002078 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002079 DAG.getRegister(SPU::R1, PtrVT),
2080 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002081 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002082
Dan Gohman475871a2008-07-27 21:46:04 +00002083 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002084 DAG.getNode(SPUISD::SHUFB, dl, VT,
2085 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002086 VecOp,
Dale Johannesened2eee62009-02-06 01:31:28 +00002087 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002088
2089 return result;
2090}
2091
Scott Michelf0569be2008-12-27 04:51:36 +00002092static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2093 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002094{
Dan Gohman475871a2008-07-27 21:46:04 +00002095 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002096 DebugLoc dl = Op.getDebugLoc();
Scott Michelf0569be2008-12-27 04:51:36 +00002097 MVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002098
2099 assert(Op.getValueType() == MVT::i8);
2100 switch (Opc) {
2101 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002102 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002103 /*NOTREACHED*/
2104 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002105 case ISD::ADD: {
2106 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2107 // the result:
2108 SDValue N1 = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002109 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2110 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2111 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2112 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002113
2114 }
2115
Scott Michel266bc8f2007-12-04 22:23:35 +00002116 case ISD::SUB: {
2117 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2118 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002119 SDValue N1 = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002120 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2121 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2122 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2123 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002124 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002125 case ISD::ROTR:
2126 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002127 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002128 MVT N1VT = N1.getValueType();
2129
2130 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2131 if (!N1VT.bitsEq(ShiftVT)) {
2132 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2133 ? ISD::ZERO_EXTEND
2134 : ISD::TRUNCATE;
2135 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2136 }
2137
2138 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002139 SDValue ExpandArg =
Dale Johannesened2eee62009-02-06 01:31:28 +00002140 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2141 DAG.getNode(ISD::SHL, dl, MVT::i16,
Duncan Sandsfa7935f2008-10-30 19:24:28 +00002142 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002143
2144 // Truncate back down to i8
Dale Johannesened2eee62009-02-06 01:31:28 +00002145 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2146 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002147 }
2148 case ISD::SRL:
2149 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002150 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002151 MVT N1VT = N1.getValueType();
2152
2153 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2154 if (!N1VT.bitsEq(ShiftVT)) {
2155 unsigned N1Opc = ISD::ZERO_EXTEND;
2156
2157 if (N1.getValueType().bitsGT(ShiftVT))
2158 N1Opc = ISD::TRUNCATE;
2159
2160 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2161 }
2162
Dale Johannesened2eee62009-02-06 01:31:28 +00002163 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2164 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002165 }
2166 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002167 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002168 MVT N1VT = N1.getValueType();
2169
2170 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2171 if (!N1VT.bitsEq(ShiftVT)) {
2172 unsigned N1Opc = ISD::SIGN_EXTEND;
2173
2174 if (N1VT.bitsGT(ShiftVT))
2175 N1Opc = ISD::TRUNCATE;
2176 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2177 }
2178
Dale Johannesened2eee62009-02-06 01:31:28 +00002179 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2180 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002181 }
2182 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002183 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002184
2185 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2186 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002187 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2188 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002189 break;
2190 }
2191 }
2192
Dan Gohman475871a2008-07-27 21:46:04 +00002193 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002194}
2195
2196//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002197static SDValue
2198LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2199 SDValue ConstVec;
2200 SDValue Arg;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002201 MVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002202 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002203
2204 ConstVec = Op.getOperand(0);
2205 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002206 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2207 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002208 ConstVec = ConstVec.getOperand(0);
2209 } else {
2210 ConstVec = Op.getOperand(1);
2211 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002212 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002213 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002214 }
2215 }
2216 }
2217
Gabor Greifba36cb52008-08-28 21:40:38 +00002218 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002219 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2220 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002221
Scott Michel7ea02ff2009-03-17 01:15:45 +00002222 APInt APSplatBits, APSplatUndef;
2223 unsigned SplatBitSize;
2224 bool HasAnyUndefs;
2225 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2226
2227 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2228 HasAnyUndefs, minSplatBits)
2229 && minSplatBits <= SplatBitSize) {
2230 uint64_t SplatBits = APSplatBits.getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002232
Scott Michel7ea02ff2009-03-17 01:15:45 +00002233 SmallVector<SDValue, 16> tcVec;
2234 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002235 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002236 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002237 }
2238 }
Scott Michel9de57a92009-01-26 22:33:37 +00002239
Nate Begeman24dc3462008-07-29 19:07:27 +00002240 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2241 // lowered. Return the operation, rather than a null SDValue.
2242 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002243}
2244
Scott Michel266bc8f2007-12-04 22:23:35 +00002245//! Custom lowering for CTPOP (count population)
2246/*!
2247 Custom lowering code that counts the number ones in the input
2248 operand. SPU has such an instruction, but it counts the number of
2249 ones per byte, which then have to be accumulated.
2250*/
Dan Gohman475871a2008-07-27 21:46:04 +00002251static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002252 MVT VT = Op.getValueType();
2253 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002254 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002255
Duncan Sands83ec4b62008-06-06 12:08:01 +00002256 switch (VT.getSimpleVT()) {
2257 default:
2258 assert(false && "Invalid value type!");
Scott Michel266bc8f2007-12-04 22:23:35 +00002259 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002260 SDValue N = Op.getOperand(0);
2261 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002262
Dale Johannesena05dca42009-02-04 23:02:30 +00002263 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2264 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002265
Dale Johannesena05dca42009-02-04 23:02:30 +00002266 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002267 }
2268
2269 case MVT::i16: {
2270 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002271 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002272
Chris Lattner84bc5422007-12-31 04:13:23 +00002273 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002274
Dan Gohman475871a2008-07-27 21:46:04 +00002275 SDValue N = Op.getOperand(0);
2276 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2277 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
Duncan Sandsfa7935f2008-10-30 19:24:28 +00002278 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002279
Dale Johannesena05dca42009-02-04 23:02:30 +00002280 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2281 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002282
2283 // CNTB_result becomes the chain to which all of the virtual registers
2284 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002285 SDValue CNTB_result =
Dale Johannesena05dca42009-02-04 23:02:30 +00002286 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002287
Dan Gohman475871a2008-07-27 21:46:04 +00002288 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002289 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002290
Dale Johannesena05dca42009-02-04 23:02:30 +00002291 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002292
Dale Johannesena05dca42009-02-04 23:02:30 +00002293 return DAG.getNode(ISD::AND, dl, MVT::i16,
2294 DAG.getNode(ISD::ADD, dl, MVT::i16,
2295 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002296 Tmp1, Shift1),
2297 Tmp1),
2298 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002299 }
2300
2301 case MVT::i32: {
2302 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002303 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002304
Chris Lattner84bc5422007-12-31 04:13:23 +00002305 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2306 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002307
Dan Gohman475871a2008-07-27 21:46:04 +00002308 SDValue N = Op.getOperand(0);
2309 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2310 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2311 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2312 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002313
Dale Johannesena05dca42009-02-04 23:02:30 +00002314 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2315 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002316
2317 // CNTB_result becomes the chain to which all of the virtual registers
2318 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002319 SDValue CNTB_result =
Dale Johannesena05dca42009-02-04 23:02:30 +00002320 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002321
Dan Gohman475871a2008-07-27 21:46:04 +00002322 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002323 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002324
Dan Gohman475871a2008-07-27 21:46:04 +00002325 SDValue Comp1 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002326 DAG.getNode(ISD::SRL, dl, MVT::i32,
Scott Michel6e1d1472009-03-16 18:47:25 +00002327 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002328 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002329
Dan Gohman475871a2008-07-27 21:46:04 +00002330 SDValue Sum1 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002331 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2332 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002333
Dan Gohman475871a2008-07-27 21:46:04 +00002334 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002335 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002336
Dan Gohman475871a2008-07-27 21:46:04 +00002337 SDValue Comp2 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002338 DAG.getNode(ISD::SRL, dl, MVT::i32,
2339 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002340 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002341 SDValue Sum2 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002342 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2343 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002344
Dale Johannesena05dca42009-02-04 23:02:30 +00002345 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002346 }
2347
2348 case MVT::i64:
2349 break;
2350 }
2351
Dan Gohman475871a2008-07-27 21:46:04 +00002352 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002353}
2354
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002355//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002356/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002357 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2358 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002359 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002360static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2361 SPUTargetLowering &TLI) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002362 MVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002363 SDValue Op0 = Op.getOperand(0);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002364 MVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002365
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002366 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2367 || OpVT == MVT::i64) {
2368 // Convert f32 / f64 to i32 / i64 via libcall.
2369 RTLIB::Libcall LC =
2370 (Op.getOpcode() == ISD::FP_TO_SINT)
2371 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2372 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2373 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2374 SDValue Dummy;
2375 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2376 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002377
Eli Friedman36df4992009-05-27 00:47:34 +00002378 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002379}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002380
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002381//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2382/*!
2383 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2384 All conversions from i64 are expanded to a libcall.
2385 */
2386static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2387 SPUTargetLowering &TLI) {
2388 MVT OpVT = Op.getValueType();
2389 SDValue Op0 = Op.getOperand(0);
2390 MVT Op0VT = Op0.getValueType();
2391
2392 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2393 || Op0VT == MVT::i64) {
2394 // Convert i32, i64 to f64 via libcall:
2395 RTLIB::Libcall LC =
2396 (Op.getOpcode() == ISD::SINT_TO_FP)
2397 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2398 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2399 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2400 SDValue Dummy;
2401 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2402 }
2403
Eli Friedman36df4992009-05-27 00:47:34 +00002404 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002405}
2406
2407//! Lower ISD::SETCC
2408/*!
2409 This handles MVT::f64 (double floating point) condition lowering
2410 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002411static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2412 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002413 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002414 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002415 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2416
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002417 SDValue lhs = Op.getOperand(0);
2418 SDValue rhs = Op.getOperand(1);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002419 MVT lhsVT = lhs.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002420 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
2421
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002422 MVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
2423 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
2424 MVT IntVT(MVT::i64);
2425
2426 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2427 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002428 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002429 SDValue lhsHi32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002430 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2431 DAG.getNode(ISD::SRL, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002432 i64lhs, DAG.getConstant(32, MVT::i32)));
2433 SDValue lhsHi32abs =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002434 DAG.getNode(ISD::AND, dl, MVT::i32,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002435 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
2436 SDValue lhsLo32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002437 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002438
2439 // SETO and SETUO only use the lhs operand:
2440 if (CC->get() == ISD::SETO) {
2441 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2442 // SETUO
2443 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002444 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2445 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002446 lhs, DAG.getConstantFP(0.0, lhsVT),
2447 ISD::SETUO),
2448 DAG.getConstant(ccResultAllOnes, ccResultVT));
2449 } else if (CC->get() == ISD::SETUO) {
2450 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002451 return DAG.getNode(ISD::AND, dl, ccResultVT,
2452 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002453 lhsHi32abs,
2454 DAG.getConstant(0x7ff00000, MVT::i32),
2455 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002456 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002457 lhsLo32,
2458 DAG.getConstant(0, MVT::i32),
2459 ISD::SETGT));
2460 }
2461
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002462 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002463 SDValue rhsHi32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002464 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2465 DAG.getNode(ISD::SRL, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002466 i64rhs, DAG.getConstant(32, MVT::i32)));
2467
2468 // If a value is negative, subtract from the sign magnitude constant:
2469 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2470
2471 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002472 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002473 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002474 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002475 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002476 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002477 lhsSelectMask, lhsSignMag2TC, i64lhs);
2478
Dale Johannesenf5d97892009-02-04 01:48:28 +00002479 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002480 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002481 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002482 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002483 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002484 rhsSelectMask, rhsSignMag2TC, i64rhs);
2485
2486 unsigned compareOp;
2487
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002488 switch (CC->get()) {
2489 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002490 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002491 compareOp = ISD::SETEQ; break;
2492 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002493 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002494 compareOp = ISD::SETGT; break;
2495 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002496 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002497 compareOp = ISD::SETGE; break;
2498 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002499 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002500 compareOp = ISD::SETLT; break;
2501 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002502 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002503 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002504 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002505 case ISD::SETONE:
2506 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002507 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002508 llvm_report_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002509 }
2510
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002511 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002512 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002513 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002514
2515 if ((CC->get() & 0x8) == 0) {
2516 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002517 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002518 lhs, DAG.getConstantFP(0.0, MVT::f64),
2519 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002520 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002521 rhs, DAG.getConstantFP(0.0, MVT::f64),
2522 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002523 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002524
Dale Johannesenf5d97892009-02-04 01:48:28 +00002525 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002526 }
2527
2528 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002529}
2530
Scott Michel7a1c9e92008-11-22 23:50:42 +00002531//! Lower ISD::SELECT_CC
2532/*!
2533 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2534 SELB instruction.
2535
2536 \note Need to revisit this in the future: if the code path through the true
2537 and false value computations is longer than the latency of a branch (6
2538 cycles), then it would be more advantageous to branch and insert a new basic
2539 block and branch on the condition. However, this code does not make that
2540 assumption, given the simplisitc uses so far.
2541 */
2542
Scott Michelf0569be2008-12-27 04:51:36 +00002543static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2544 const TargetLowering &TLI) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002545 MVT VT = Op.getValueType();
2546 SDValue lhs = Op.getOperand(0);
2547 SDValue rhs = Op.getOperand(1);
2548 SDValue trueval = Op.getOperand(2);
2549 SDValue falseval = Op.getOperand(3);
2550 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002551 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002552
Scott Michelf0569be2008-12-27 04:51:36 +00002553 // NOTE: SELB's arguments: $rA, $rB, $mask
2554 //
2555 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2556 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2557 // condition was true and 0s where the condition was false. Hence, the
2558 // arguments to SELB get reversed.
2559
Scott Michel7a1c9e92008-11-22 23:50:42 +00002560 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2561 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2562 // with another "cannot select select_cc" assert:
2563
Dale Johannesende064702009-02-06 21:50:26 +00002564 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002565 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002566 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002567 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002568}
2569
Scott Michelb30e8f62008-12-02 19:53:53 +00002570//! Custom lower ISD::TRUNCATE
2571static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2572{
Scott Michel6e1d1472009-03-16 18:47:25 +00002573 // Type to truncate to
Scott Michelb30e8f62008-12-02 19:53:53 +00002574 MVT VT = Op.getValueType();
2575 MVT::SimpleValueType simpleVT = VT.getSimpleVT();
2576 MVT VecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002577 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002578
Scott Michel6e1d1472009-03-16 18:47:25 +00002579 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002580 SDValue Op0 = Op.getOperand(0);
2581 MVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002582
Scott Michelf0569be2008-12-27 04:51:36 +00002583 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002584 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002585 unsigned maskHigh = 0x08090a0b;
2586 unsigned maskLow = 0x0c0d0e0f;
2587 // Use a shuffle to perform the truncation
Evan Chenga87008d2009-02-25 22:49:59 +00002588 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2589 DAG.getConstant(maskHigh, MVT::i32),
2590 DAG.getConstant(maskLow, MVT::i32),
2591 DAG.getConstant(maskHigh, MVT::i32),
2592 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002593
Scott Michel6e1d1472009-03-16 18:47:25 +00002594 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2595 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002596
Scott Michel6e1d1472009-03-16 18:47:25 +00002597 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002598 }
2599
Scott Michelf0569be2008-12-27 04:51:36 +00002600 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002601}
2602
Scott Michel7a1c9e92008-11-22 23:50:42 +00002603//! Custom (target-specific) lowering entry point
2604/*!
2605 This is where LLVM's DAG selection process calls to do target-specific
2606 lowering of nodes.
2607 */
Dan Gohman475871a2008-07-27 21:46:04 +00002608SDValue
2609SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel266bc8f2007-12-04 22:23:35 +00002610{
Scott Michela59d4692008-02-23 18:41:37 +00002611 unsigned Opc = (unsigned) Op.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002612 MVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002613
2614 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002615 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002616#ifndef NDEBUG
Scott Michel266bc8f2007-12-04 22:23:35 +00002617 cerr << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
Scott Michela59d4692008-02-23 18:41:37 +00002618 cerr << "Op.getOpcode() = " << Opc << "\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002619 cerr << "*Op.getNode():\n";
2620 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002621#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002622 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002623 }
2624 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002625 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002626 case ISD::SEXTLOAD:
2627 case ISD::ZEXTLOAD:
2628 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2629 case ISD::STORE:
2630 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2631 case ISD::ConstantPool:
2632 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2633 case ISD::GlobalAddress:
2634 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2635 case ISD::JumpTable:
2636 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002637 case ISD::ConstantFP:
2638 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002639
Scott Michel02d711b2008-12-30 23:28:25 +00002640 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002641 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002642 case ISD::SUB:
2643 case ISD::ROTR:
2644 case ISD::ROTL:
2645 case ISD::SRL:
2646 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002647 case ISD::SRA: {
Scott Michela59d4692008-02-23 18:41:37 +00002648 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002649 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002650 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002651 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002652
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002653 case ISD::FP_TO_SINT:
2654 case ISD::FP_TO_UINT:
2655 return LowerFP_TO_INT(Op, DAG, *this);
2656
2657 case ISD::SINT_TO_FP:
2658 case ISD::UINT_TO_FP:
2659 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002660
Scott Michel266bc8f2007-12-04 22:23:35 +00002661 // Vector-related lowering.
2662 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002663 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002664 case ISD::SCALAR_TO_VECTOR:
2665 return LowerSCALAR_TO_VECTOR(Op, DAG);
2666 case ISD::VECTOR_SHUFFLE:
2667 return LowerVECTOR_SHUFFLE(Op, DAG);
2668 case ISD::EXTRACT_VECTOR_ELT:
2669 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2670 case ISD::INSERT_VECTOR_ELT:
2671 return LowerINSERT_VECTOR_ELT(Op, DAG);
2672
2673 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2674 case ISD::AND:
2675 case ISD::OR:
2676 case ISD::XOR:
2677 return LowerByteImmed(Op, DAG);
2678
2679 // Vector and i8 multiply:
2680 case ISD::MUL:
Scott Michel02d711b2008-12-30 23:28:25 +00002681 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002682 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002683
Scott Michel266bc8f2007-12-04 22:23:35 +00002684 case ISD::CTPOP:
2685 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002686
2687 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002688 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002689
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002690 case ISD::SETCC:
2691 return LowerSETCC(Op, DAG, *this);
2692
Scott Michelb30e8f62008-12-02 19:53:53 +00002693 case ISD::TRUNCATE:
2694 return LowerTRUNCATE(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002695 }
2696
Dan Gohman475871a2008-07-27 21:46:04 +00002697 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002698}
2699
Duncan Sands1607f052008-12-01 11:39:25 +00002700void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2701 SmallVectorImpl<SDValue>&Results,
2702 SelectionDAG &DAG)
Scott Michel73ce1c52008-11-10 23:43:06 +00002703{
2704#if 0
2705 unsigned Opc = (unsigned) N->getOpcode();
2706 MVT OpVT = N->getValueType(0);
2707
2708 switch (Opc) {
2709 default: {
2710 cerr << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2711 cerr << "Op.getOpcode() = " << Opc << "\n";
2712 cerr << "*Op.getNode():\n";
2713 N->dump();
2714 abort();
2715 /*NOTREACHED*/
2716 }
2717 }
2718#endif
2719
2720 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002721}
2722
Scott Michel266bc8f2007-12-04 22:23:35 +00002723//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002724// Target Optimization Hooks
2725//===----------------------------------------------------------------------===//
2726
Dan Gohman475871a2008-07-27 21:46:04 +00002727SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002728SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2729{
2730#if 0
2731 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002732#endif
2733 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002734 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002735 SDValue Op0 = N->getOperand(0); // everything has at least one operand
2736 MVT NodeVT = N->getValueType(0); // The node's value type
Scott Michelf0569be2008-12-27 04:51:36 +00002737 MVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002738 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002739 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002740
2741 switch (N->getOpcode()) {
2742 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002743 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002744 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002745
Scott Michelf0569be2008-12-27 04:51:36 +00002746 if (Op0.getOpcode() == SPUISD::IndirectAddr
2747 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2748 // Normalize the operands to reduce repeated code
2749 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002750
Scott Michelf0569be2008-12-27 04:51:36 +00002751 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2752 IndirectArg = Op1;
2753 AddArg = Op0;
2754 }
2755
2756 if (isa<ConstantSDNode>(AddArg)) {
2757 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2758 SDValue IndOp1 = IndirectArg.getOperand(1);
2759
2760 if (CN0->isNullValue()) {
2761 // (add (SPUindirect <arg>, <arg>), 0) ->
2762 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002763
Scott Michel23f2ff72008-12-04 17:16:59 +00002764#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002765 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel30ee7df2008-12-04 03:02:42 +00002766 cerr << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002767 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2768 << "With: (SPUindirect <arg>, <arg>)\n";
2769 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002770#endif
2771
Scott Michelf0569be2008-12-27 04:51:36 +00002772 return IndirectArg;
2773 } else if (isa<ConstantSDNode>(IndOp1)) {
2774 // (add (SPUindirect <arg>, <const>), <const>) ->
2775 // (SPUindirect <arg>, <const + const>)
2776 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2777 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2778 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002779
Scott Michelf0569be2008-12-27 04:51:36 +00002780#if !defined(NDEBUG)
2781 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2782 cerr << "\n"
2783 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2784 << "), " << CN0->getSExtValue() << ")\n"
2785 << "With: (SPUindirect <arg>, "
2786 << combinedConst << ")\n";
2787 }
2788#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002789
Dale Johannesende064702009-02-06 21:50:26 +00002790 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002791 IndirectArg, combinedValue);
2792 }
Scott Michel053c1da2008-01-29 02:16:57 +00002793 }
2794 }
Scott Michela59d4692008-02-23 18:41:37 +00002795 break;
2796 }
2797 case ISD::SIGN_EXTEND:
2798 case ISD::ZERO_EXTEND:
2799 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002800 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002801 // (any_extend (SPUextract_elt0 <arg>)) ->
2802 // (SPUextract_elt0 <arg>)
2803 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002804#if !defined(NDEBUG)
2805 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel30ee7df2008-12-04 03:02:42 +00002806 cerr << "\nReplace: ";
2807 N->dump(&DAG);
2808 cerr << "\nWith: ";
2809 Op0.getNode()->dump(&DAG);
2810 cerr << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002811 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002812#endif
Scott Michela59d4692008-02-23 18:41:37 +00002813
2814 return Op0;
2815 }
2816 break;
2817 }
2818 case SPUISD::IndirectAddr: {
2819 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002820 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2821 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michela59d4692008-02-23 18:41:37 +00002822 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2823 // (SPUaform <addr>, 0)
2824
2825 DEBUG(cerr << "Replace: ");
2826 DEBUG(N->dump(&DAG));
2827 DEBUG(cerr << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002828 DEBUG(Op0.getNode()->dump(&DAG));
Scott Michela59d4692008-02-23 18:41:37 +00002829 DEBUG(cerr << "\n");
2830
2831 return Op0;
2832 }
Scott Michelf0569be2008-12-27 04:51:36 +00002833 } else if (Op0.getOpcode() == ISD::ADD) {
2834 SDValue Op1 = N->getOperand(1);
2835 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2836 // (SPUindirect (add <arg>, <arg>), 0) ->
2837 // (SPUindirect <arg>, <arg>)
2838 if (CN1->isNullValue()) {
2839
2840#if !defined(NDEBUG)
2841 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2842 cerr << "\n"
2843 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2844 << "With: (SPUindirect <arg>, <arg>)\n";
2845 }
2846#endif
2847
Dale Johannesende064702009-02-06 21:50:26 +00002848 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002849 Op0.getOperand(0), Op0.getOperand(1));
2850 }
2851 }
Scott Michela59d4692008-02-23 18:41:37 +00002852 }
2853 break;
2854 }
2855 case SPUISD::SHLQUAD_L_BITS:
2856 case SPUISD::SHLQUAD_L_BYTES:
2857 case SPUISD::VEC_SHL:
2858 case SPUISD::VEC_SRL:
2859 case SPUISD::VEC_SRA:
Scott Michelf0569be2008-12-27 04:51:36 +00002860 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002861 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002862
Scott Michelf0569be2008-12-27 04:51:36 +00002863 // Kill degenerate vector shifts:
2864 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2865 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002866 Result = Op0;
2867 }
2868 }
2869 break;
2870 }
Scott Michelf0569be2008-12-27 04:51:36 +00002871 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002872 switch (Op0.getOpcode()) {
2873 default:
2874 break;
2875 case ISD::ANY_EXTEND:
2876 case ISD::ZERO_EXTEND:
2877 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002878 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002879 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002880 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002881 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002882 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002883 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002884 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002885 Result = Op000;
2886 }
2887 }
2888 break;
2889 }
Scott Michel104de432008-11-24 17:11:17 +00002890 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002891 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002892 // <arg>
2893 Result = Op0.getOperand(0);
2894 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002895 }
Scott Michela59d4692008-02-23 18:41:37 +00002896 }
2897 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002898 }
2899 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002900
Scott Michel58c58182008-01-17 20:38:41 +00002901 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002902#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002903 if (Result.getNode()) {
Scott Michela59d4692008-02-23 18:41:37 +00002904 DEBUG(cerr << "\nReplace.SPU: ");
2905 DEBUG(N->dump(&DAG));
2906 DEBUG(cerr << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002907 DEBUG(Result.getNode()->dump(&DAG));
Scott Michela59d4692008-02-23 18:41:37 +00002908 DEBUG(cerr << "\n");
2909 }
2910#endif
2911
2912 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002913}
2914
2915//===----------------------------------------------------------------------===//
2916// Inline Assembly Support
2917//===----------------------------------------------------------------------===//
2918
2919/// getConstraintType - Given a constraint letter, return the type of
2920/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002921SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002922SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2923 if (ConstraintLetter.size() == 1) {
2924 switch (ConstraintLetter[0]) {
2925 default: break;
2926 case 'b':
2927 case 'r':
2928 case 'f':
2929 case 'v':
2930 case 'y':
2931 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002932 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002933 }
2934 return TargetLowering::getConstraintType(ConstraintLetter);
2935}
2936
Scott Michel5af8f0e2008-07-16 17:17:29 +00002937std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00002938SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002939 MVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002940{
2941 if (Constraint.size() == 1) {
2942 // GCC RS6000 Constraint Letters
2943 switch (Constraint[0]) {
2944 case 'b': // R1-R31
2945 case 'r': // R0-R31
2946 if (VT == MVT::i64)
2947 return std::make_pair(0U, SPU::R64CRegisterClass);
2948 return std::make_pair(0U, SPU::R32CRegisterClass);
2949 case 'f':
2950 if (VT == MVT::f32)
2951 return std::make_pair(0U, SPU::R32FPRegisterClass);
2952 else if (VT == MVT::f64)
2953 return std::make_pair(0U, SPU::R64FPRegisterClass);
2954 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002955 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00002956 return std::make_pair(0U, SPU::GPRCRegisterClass);
2957 }
2958 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00002959
Scott Michel266bc8f2007-12-04 22:23:35 +00002960 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2961}
2962
Scott Michela59d4692008-02-23 18:41:37 +00002963//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00002964void
Dan Gohman475871a2008-07-27 21:46:04 +00002965SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00002966 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00002967 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00002968 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002969 const SelectionDAG &DAG,
2970 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00002971#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00002972 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00002973
2974 switch (Op.getOpcode()) {
2975 default:
2976 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
2977 break;
Scott Michela59d4692008-02-23 18:41:37 +00002978 case CALL:
2979 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00002980 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00002981 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002982 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00002983 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002984 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00002985 case SPUISD::SHLQUAD_L_BITS:
2986 case SPUISD::SHLQUAD_L_BYTES:
2987 case SPUISD::VEC_SHL:
2988 case SPUISD::VEC_SRL:
2989 case SPUISD::VEC_SRA:
2990 case SPUISD::VEC_ROTL:
2991 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00002992 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00002993 case SPUISD::SELECT_MASK:
2994 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00002995 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002996#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00002997}
Scott Michel02d711b2008-12-30 23:28:25 +00002998
Scott Michelf0569be2008-12-27 04:51:36 +00002999unsigned
3000SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3001 unsigned Depth) const {
3002 switch (Op.getOpcode()) {
3003 default:
3004 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003005
Scott Michelf0569be2008-12-27 04:51:36 +00003006 case ISD::SETCC: {
3007 MVT VT = Op.getValueType();
3008
3009 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3010 VT = MVT::i32;
3011 }
3012 return VT.getSizeInBits();
3013 }
3014 }
3015}
Scott Michel1df30c42008-12-29 03:23:36 +00003016
Scott Michel203b2d62008-04-30 00:30:08 +00003017// LowerAsmOperandForConstraint
3018void
Dan Gohman475871a2008-07-27 21:46:04 +00003019SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003020 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00003021 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00003022 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003023 SelectionDAG &DAG) const {
3024 // Default, for the time being, to the base class handler
Evan Chengda43bcf2008-09-24 00:05:32 +00003025 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3026 Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003027}
3028
Scott Michel266bc8f2007-12-04 22:23:35 +00003029/// isLegalAddressImmediate - Return true if the integer value can be used
3030/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003031bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3032 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003033 // SPU's addresses are 256K:
3034 return (V > -(1 << 18) && V < (1 << 18) - 1);
3035}
3036
3037bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003038 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003039}
Dan Gohman6520e202008-10-18 02:06:02 +00003040
3041bool
3042SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3043 // The SPU target isn't yet aware of offsets.
3044 return false;
3045}