blob: 45c7dd0cc80a2cd1cc6550d18419b91bf93c0098 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
Dan Gohmanf451cb82010-02-10 16:03:48 +000012// It also contains implementations of the Spiller interface, which, given a
Chris Lattner8c4d88d2004-09-30 01:54:45 +000013// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000019#define DEBUG_TYPE "regalloc"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000021#include "LiveDebugVariables.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000022#include "llvm/Function.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000023#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000025#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000028#include "llvm/CodeGen/Passes.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000029#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000030#include "llvm/Target/TargetInstrInfo.h"
Mike Stumpfe095f32009-05-04 18:40:41 +000031#include "llvm/Target/TargetRegisterInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000032#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000033#include "llvm/Support/Compiler.h"
Evan Cheng752272a2009-02-11 08:24:21 +000034#include "llvm/Support/Debug.h"
Daniel Dunbar1cd1d982009-07-24 10:36:58 +000035#include "llvm/Support/raw_ostream.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/ADT/Statistic.h"
37#include "llvm/ADT/STLExtras.h"
Chris Lattner27f29162004-10-26 15:35:58 +000038#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000039using namespace llvm;
40
Jakob Stoklund Olesen01afdb32011-09-15 18:31:13 +000041STATISTIC(NumSpillSlots, "Number of spill slots allocated");
42STATISTIC(NumIdCopies, "Number of identity moves eliminated after rewriting");
Dan Gohman844731a2008-05-13 00:00:25 +000043
Chris Lattner8c4d88d2004-09-30 01:54:45 +000044//===----------------------------------------------------------------------===//
45// VirtRegMap implementation
46//===----------------------------------------------------------------------===//
47
Owen Anderson49c8aa02009-03-13 05:55:11 +000048char VirtRegMap::ID = 0;
49
Owen Andersonce665bd2010-10-07 22:25:06 +000050INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false)
Owen Anderson49c8aa02009-03-13 05:55:11 +000051
52bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) {
Evan Cheng90f95f82009-06-14 20:22:55 +000053 MRI = &mf.getRegInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000054 TII = mf.getTarget().getInstrInfo();
Mike Stumpfe095f32009-05-04 18:40:41 +000055 TRI = mf.getTarget().getRegisterInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000056 MF = &mf;
Lang Hames233a60e2009-11-03 23:52:08 +000057
Owen Anderson49c8aa02009-03-13 05:55:11 +000058 Virt2PhysMap.clear();
59 Virt2StackSlotMap.clear();
Owen Anderson49c8aa02009-03-13 05:55:11 +000060 Virt2SplitMap.clear();
Mike Stumpfe095f32009-05-04 18:40:41 +000061
Chris Lattner29268692006-09-05 02:12:02 +000062 grow();
Owen Anderson49c8aa02009-03-13 05:55:11 +000063 return false;
Chris Lattner29268692006-09-05 02:12:02 +000064}
65
Chris Lattner8c4d88d2004-09-30 01:54:45 +000066void VirtRegMap::grow() {
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +000067 unsigned NumRegs = MF->getRegInfo().getNumVirtRegs();
68 Virt2PhysMap.resize(NumRegs);
69 Virt2StackSlotMap.resize(NumRegs);
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +000070 Virt2SplitMap.resize(NumRegs);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000071}
72
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +000073unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) {
74 int SS = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
75 RC->getAlignment());
Jakob Stoklund Olesen01afdb32011-09-15 18:31:13 +000076 ++NumSpillSlots;
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +000077 return SS;
78}
79
Evan Cheng90f95f82009-06-14 20:22:55 +000080unsigned VirtRegMap::getRegAllocPref(unsigned virtReg) {
Evan Cheng358dec52009-06-15 08:28:29 +000081 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(virtReg);
82 unsigned physReg = Hint.second;
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +000083 if (TargetRegisterInfo::isVirtualRegister(physReg) && hasPhys(physReg))
Evan Cheng358dec52009-06-15 08:28:29 +000084 physReg = getPhys(physReg);
85 if (Hint.first == 0)
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +000086 return (TargetRegisterInfo::isPhysicalRegister(physReg))
Evan Cheng358dec52009-06-15 08:28:29 +000087 ? physReg : 0;
88 return TRI->ResolveRegAllocHint(Hint.first, physReg, *MF);
Evan Cheng90f95f82009-06-14 20:22:55 +000089}
90
Chris Lattner8c4d88d2004-09-30 01:54:45 +000091int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000092 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000093 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000094 "attempt to assign stack slot to already spilled register");
Owen Anderson49c8aa02009-03-13 05:55:11 +000095 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg);
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +000096 return Virt2StackSlotMap[virtReg] = createSpillSlot(RC);
Chris Lattner8c4d88d2004-09-30 01:54:45 +000097}
98
Evan Chengd3653122008-02-27 03:04:06 +000099void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000100 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000101 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000102 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000103 assert((SS >= 0 ||
Owen Anderson49c8aa02009-03-13 05:55:11 +0000104 (SS >= MF->getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000105 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000106 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000107}
108
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000109void VirtRegMap::print(raw_ostream &OS, const Module*) const {
110 OS << "********** REGISTER MAP **********\n";
111 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
112 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
113 if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) {
114 OS << '[' << PrintReg(Reg, TRI) << " -> "
115 << PrintReg(Virt2PhysMap[Reg], TRI) << "] "
116 << MRI->getRegClass(Reg)->getName() << "\n";
117 }
118 }
119
120 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
121 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
122 if (Virt2StackSlotMap[Reg] != VirtRegMap::NO_STACK_SLOT) {
123 OS << '[' << PrintReg(Reg, TRI) << " -> fi#" << Virt2StackSlotMap[Reg]
124 << "] " << MRI->getRegClass(Reg)->getName() << "\n";
125 }
126 }
127 OS << '\n';
128}
129
130void VirtRegMap::dump() const {
131 print(dbgs());
132}
133
134//===----------------------------------------------------------------------===//
135// VirtRegRewriter
136//===----------------------------------------------------------------------===//
137//
138// The VirtRegRewriter is the last of the register allocator passes.
139// It rewrites virtual registers to physical registers as specified in the
140// VirtRegMap analysis. It also updates live-in information on basic blocks
141// according to LiveIntervals.
142//
143namespace {
144class VirtRegRewriter : public MachineFunctionPass {
145 MachineFunction *MF;
146 const TargetMachine *TM;
147 const TargetRegisterInfo *TRI;
148 const TargetInstrInfo *TII;
149 MachineRegisterInfo *MRI;
150 SlotIndexes *Indexes;
151 LiveIntervals *LIS;
152 VirtRegMap *VRM;
153
154 void rewrite();
155 void addMBBLiveIns();
156public:
157 static char ID;
158 VirtRegRewriter() : MachineFunctionPass(ID) {}
159
160 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
161
162 virtual bool runOnMachineFunction(MachineFunction&);
163};
164} // end anonymous namespace
165
166char &llvm::VirtRegRewriterID = VirtRegRewriter::ID;
167
168INITIALIZE_PASS_BEGIN(VirtRegRewriter, "virtregrewriter",
169 "Virtual Register Rewriter", false, false)
170INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
171INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
172INITIALIZE_PASS_DEPENDENCY(LiveDebugVariables)
173INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
174INITIALIZE_PASS_END(VirtRegRewriter, "virtregrewriter",
175 "Virtual Register Rewriter", false, false)
176
177char VirtRegRewriter::ID = 0;
178
179void VirtRegRewriter::getAnalysisUsage(AnalysisUsage &AU) const {
180 AU.setPreservesCFG();
181 AU.addRequired<LiveIntervals>();
182 AU.addRequired<SlotIndexes>();
183 AU.addPreserved<SlotIndexes>();
184 AU.addRequired<LiveDebugVariables>();
185 AU.addRequired<VirtRegMap>();
186 MachineFunctionPass::getAnalysisUsage(AU);
187}
188
189bool VirtRegRewriter::runOnMachineFunction(MachineFunction &fn) {
190 MF = &fn;
191 TM = &MF->getTarget();
192 TRI = TM->getRegisterInfo();
193 TII = TM->getInstrInfo();
194 MRI = &MF->getRegInfo();
195 Indexes = &getAnalysis<SlotIndexes>();
196 LIS = &getAnalysis<LiveIntervals>();
197 VRM = &getAnalysis<VirtRegMap>();
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000198 DEBUG(dbgs() << "********** REWRITE VIRTUAL REGISTERS **********\n"
199 << "********** Function: "
200 << MF->getFunction()->getName() << '\n');
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000201 DEBUG(VRM->dump());
202
203 // Add kill flags while we still have virtual registers.
204 LIS->addKillFlags();
205
206 // Rewrite virtual registers.
207 rewrite();
208
209 // Write out new DBG_VALUE instructions.
210 getAnalysis<LiveDebugVariables>().emitDebugValues(VRM);
211
212 // All machine operands and other references to virtual registers have been
213 // replaced. Remove the virtual registers and release all the transient data.
214 VRM->clearAllVirt();
215 MRI->clearVirtRegs();
216 return true;
217}
218
219void VirtRegRewriter::rewrite() {
Jakob Stoklund Olesen93e110b2011-04-27 17:42:31 +0000220 SmallVector<unsigned, 8> SuperDeads;
221 SmallVector<unsigned, 8> SuperDefs;
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000222 SmallVector<unsigned, 8> SuperKills;
Jakob Stoklund Olesen2d44e022012-01-03 22:34:31 +0000223#ifndef NDEBUG
224 BitVector Reserved = TRI->getReservedRegs(*MF);
225#endif
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000226
227 for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end();
228 MBBI != MBBE; ++MBBI) {
229 DEBUG(MBBI->print(dbgs(), Indexes));
Evan Cheng3f9c2512012-01-19 07:46:36 +0000230 for (MachineBasicBlock::instr_iterator
231 MII = MBBI->instr_begin(), MIE = MBBI->instr_end(); MII != MIE;) {
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000232 MachineInstr *MI = MII;
233 ++MII;
234
235 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
236 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
237 MachineOperand &MO = *MOI;
Jakob Stoklund Olesend9f0ff52012-02-17 19:07:56 +0000238
239 // Make sure MRI knows about registers clobbered by regmasks.
240 if (MO.isRegMask())
241 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
242
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000243 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
244 continue;
245 unsigned VirtReg = MO.getReg();
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000246 unsigned PhysReg = VRM->getPhys(VirtReg);
247 assert(PhysReg != VirtRegMap::NO_PHYS_REG &&
248 "Instruction uses unmapped VirtReg");
Jakob Stoklund Olesen2d44e022012-01-03 22:34:31 +0000249 assert(!Reserved.test(PhysReg) && "Reserved register assignment");
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000250
251 // Preserve semantics of sub-register operands.
252 if (MO.getSubReg()) {
253 // A virtual register kill refers to the whole register, so we may
Jakob Stoklund Olesen200a8ce2011-10-05 00:01:48 +0000254 // have to add <imp-use,kill> operands for the super-register. A
255 // partial redef always kills and redefines the super-register.
256 if (MO.readsReg() && (MO.isDef() || MO.isKill()))
257 SuperKills.push_back(PhysReg);
258
259 if (MO.isDef()) {
260 // The <def,undef> flag only makes sense for sub-register defs, and
261 // we are substituting a full physreg. An <imp-use,kill> operand
262 // from the SuperKills list will represent the partial read of the
263 // super-register.
264 MO.setIsUndef(false);
265
266 // Also add implicit defs for the super-register.
267 if (MO.isDead())
268 SuperDeads.push_back(PhysReg);
269 else
270 SuperDefs.push_back(PhysReg);
271 }
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000272
273 // PhysReg operands cannot have subregister indexes.
274 PhysReg = TRI->getSubReg(PhysReg, MO.getSubReg());
275 assert(PhysReg && "Invalid SubReg for physical register");
276 MO.setSubReg(0);
277 }
278 // Rewrite. Note we could have used MachineOperand::substPhysReg(), but
279 // we need the inlining here.
280 MO.setReg(PhysReg);
281 }
282
283 // Add any missing super-register kills after rewriting the whole
284 // instruction.
285 while (!SuperKills.empty())
286 MI->addRegisterKilled(SuperKills.pop_back_val(), TRI, true);
287
Jakob Stoklund Olesen93e110b2011-04-27 17:42:31 +0000288 while (!SuperDeads.empty())
289 MI->addRegisterDead(SuperDeads.pop_back_val(), TRI, true);
290
291 while (!SuperDefs.empty())
292 MI->addRegisterDefined(SuperDefs.pop_back_val(), TRI);
293
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000294 DEBUG(dbgs() << "> " << *MI);
295
296 // Finally, remove any identity copies.
297 if (MI->isIdentityCopy()) {
Jakob Stoklund Olesencf5e5f32011-05-06 17:59:57 +0000298 ++NumIdCopies;
Jakob Stoklund Olesen280ea1a2011-03-31 17:55:25 +0000299 if (MI->getNumOperands() == 2) {
300 DEBUG(dbgs() << "Deleting identity copy.\n");
Jakob Stoklund Olesen280ea1a2011-03-31 17:55:25 +0000301 if (Indexes)
302 Indexes->removeMachineInstrFromMaps(MI);
303 // It's safe to erase MI because MII has already been incremented.
304 MI->eraseFromParent();
305 } else {
306 // Transform identity copy to a KILL to deal with subregisters.
307 MI->setDesc(TII->get(TargetOpcode::KILL));
308 DEBUG(dbgs() << "Identity copy: " << *MI);
309 }
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000310 }
311 }
312 }
313
314 // Tell MRI about physical registers in use.
315 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
316 if (!MRI->reg_nodbg_empty(Reg))
317 MRI->setPhysRegUsed(Reg);
318}