blob: 46d656cd4a4e5217ee4ee815834661011e1bd3af [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Chris Lattnerf0144122009-07-28 03:13:23 +000057static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
58 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000059 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000060
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000061 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000062}
63
Chris Lattner331d1bc2006-11-02 01:44:04 +000064PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000065 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000066
Nate Begeman405e3ec2005-10-21 00:02:42 +000067 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000068
Chris Lattnerd145a612005-09-27 22:18:25 +000069 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000070 setUseUnderscoreSetJmp(true);
71 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000072
Chris Lattner749dc722010-10-10 18:34:00 +000073 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
74 // arguments are at least 4/8 bytes aligned.
75 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000076
Chris Lattner7c5a3d32005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000081
Evan Chengc5484282006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000085
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000087
Chris Lattner94e509c2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000099
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000100 // This is used in the ppcf128->int sequence. Note it has different semantics
101 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000102 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000103
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000104 // We do not currently implment this libm ops for PowerPC.
105 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
106 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
107 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
108 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
110
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000111 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 setOperationAction(ISD::SREM, MVT::i32, Expand);
113 setOperationAction(ISD::UREM, MVT::i32, Expand);
114 setOperationAction(ISD::SREM, MVT::i64, Expand);
115 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000116
117 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
119 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
120 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
121 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
122 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
123 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
124 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
125 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000126
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000127 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::FSIN , MVT::f64, Expand);
129 setOperationAction(ISD::FCOS , MVT::f64, Expand);
130 setOperationAction(ISD::FREM , MVT::f64, Expand);
131 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000132 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f32, Expand);
134 setOperationAction(ISD::FCOS , MVT::f32, Expand);
135 setOperationAction(ISD::FREM , MVT::f32, Expand);
136 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000137 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000138
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000142 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
144 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000145 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000146
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
148 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000149
Nate Begemand88fc032006-01-14 03:14:10 +0000150 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
152 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
153 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000154 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
155 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000161
Nate Begeman35ef9132006-01-11 21:21:00 +0000162 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
164 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000165
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000166 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SELECT, MVT::i32, Expand);
168 setOperationAction(ISD::SELECT, MVT::i64, Expand);
169 setOperationAction(ISD::SELECT, MVT::f32, Expand);
170 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000171
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000172 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
174 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000175
Nate Begeman750ac1b2006-02-01 07:19:44 +0000176 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000178
Nate Begeman81e80972006-03-17 01:40:33 +0000179 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000181
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Chris Lattnerf7605322005-08-31 21:09:52 +0000184 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000186
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000187 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
189 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000190
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000191 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
192 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
193 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
194 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000195
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000196 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000198
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
200 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
201 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
202 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000203
204
205 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000206 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
208 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000209 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
211 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
212 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Nate Begeman1db3c922008-08-11 17:36:31 +0000218 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000220
221 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000222 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
223 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000224
Nate Begemanacc398c2006-01-25 18:21:52 +0000225 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Hal Finkel179a4dd2012-03-24 03:53:55 +0000228 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()) {
229 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
230 // VAARG always uses double-word chunks, so promote anything smaller.
231 setOperationAction(ISD::VAARG, MVT::i1, Promote);
232 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
233 setOperationAction(ISD::VAARG, MVT::i8, Promote);
234 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
235 setOperationAction(ISD::VAARG, MVT::i16, Promote);
236 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
237 setOperationAction(ISD::VAARG, MVT::i32, Promote);
238 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
239 setOperationAction(ISD::VAARG, MVT::Other, Expand);
240 } else {
241 // VAARG is custom lowered with the 32-bit SVR4 ABI.
242 setOperationAction(ISD::VAARG, MVT::Other, Custom);
243 setOperationAction(ISD::VAARG, MVT::i64, Custom);
244 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000245 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000247
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000248 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
250 setOperationAction(ISD::VAEND , MVT::Other, Expand);
251 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
252 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
253 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
254 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000255
Chris Lattner6d92cad2006-03-26 10:06:40 +0000256 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Dale Johannesen53e4e442008-11-07 22:54:33 +0000259 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
261 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
262 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
263 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
264 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
265 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
266 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
267 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
268 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
269 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
270 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
271 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Chris Lattnera7a58542006-06-16 17:34:12 +0000273 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000274 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
276 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
277 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
278 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000279 // This is just the low 32 bits of a (signed) fp->i64 conversion.
280 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000282
Chris Lattner7fbcef72006-03-24 07:53:47 +0000283 // FIXME: disable this lowered code. This generates 64-bit register values,
284 // and we don't model the fact that the top part is clobbered by calls. We
285 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000287 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000288 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000290 }
291
Chris Lattnera7a58542006-06-16 17:34:12 +0000292 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000293 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000294 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000295 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000297 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
299 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
300 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000301 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000302 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000306 }
Evan Chengd30bf012006-03-01 01:11:20 +0000307
Nate Begeman425a9692005-11-29 08:17:20 +0000308 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000309 // First set operation action for all vector types to expand. Then we
310 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
312 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
313 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000315 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000316 setOperationAction(ISD::ADD , VT, Legal);
317 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000318
Chris Lattner7ff7e672006-04-04 17:25:31 +0000319 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000320 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000322
323 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000324 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000326 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000328 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000330 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000332 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000334 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000336
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000337 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000338 setOperationAction(ISD::MUL , VT, Expand);
339 setOperationAction(ISD::SDIV, VT, Expand);
340 setOperationAction(ISD::SREM, VT, Expand);
341 setOperationAction(ISD::UDIV, VT, Expand);
342 setOperationAction(ISD::UREM, VT, Expand);
343 setOperationAction(ISD::FDIV, VT, Expand);
344 setOperationAction(ISD::FNEG, VT, Expand);
345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
346 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
347 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
348 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
349 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
350 setOperationAction(ISD::UDIVREM, VT, Expand);
351 setOperationAction(ISD::SDIVREM, VT, Expand);
352 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
353 setOperationAction(ISD::FPOW, VT, Expand);
354 setOperationAction(ISD::CTPOP, VT, Expand);
355 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000356 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000357 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000358 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000359 }
360
Chris Lattner7ff7e672006-04-04 17:25:31 +0000361 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
362 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::AND , MVT::v4i32, Legal);
366 setOperationAction(ISD::OR , MVT::v4i32, Legal);
367 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
368 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
369 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
370 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000371
Craig Topperc9099502012-04-20 06:31:50 +0000372 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
373 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
374 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
375 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
378 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
379 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
380 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
383 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
386 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
387 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
388 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000389 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Hal Finkel19aa2b52012-04-01 20:08:17 +0000391 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport())
392 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
393
Eli Friedman4db5aca2011-08-29 18:23:02 +0000394 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
395 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
396
Duncan Sands03228082008-11-23 15:47:28 +0000397 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000398 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000399
Jim Laskey2ad9f172007-02-22 14:56:36 +0000400 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000401 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000402 setExceptionPointerRegister(PPC::X3);
403 setExceptionSelectorRegister(PPC::X4);
404 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000405 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000406 setExceptionPointerRegister(PPC::R3);
407 setExceptionSelectorRegister(PPC::R4);
408 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000409
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000410 // We have target-specific dag combine patterns for the following nodes:
411 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000412 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000413 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000414 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000415
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000416 // Darwin long double math library functions have $LDBL128 appended.
417 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000418 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000419 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
420 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000421 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
422 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000423 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
424 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
425 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
426 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
427 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000428 }
429
Hal Finkelc6129162011-10-17 18:53:03 +0000430 setMinFunctionAlignment(2);
431 if (PPCSubTarget.isDarwin())
432 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000433
Eli Friedman26689ac2011-08-03 21:06:02 +0000434 setInsertFencesForAtomic(true);
435
Hal Finkel768c65f2011-11-22 16:21:04 +0000436 setSchedulingPreference(Sched::Hybrid);
437
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000438 computeRegisterProperties();
439}
440
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000441/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
442/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000443unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000444 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000445 // Darwin passes everything on 4 byte boundary.
446 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
447 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000448
449 // 16byte and wider vectors are passed on 16byte boundary.
450 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
451 if (VTy->getBitWidth() >= 128)
452 return 16;
453
454 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
455 if (PPCSubTarget.isPPC64())
456 return 8;
457
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000458 return 4;
459}
460
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000461const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
462 switch (Opcode) {
463 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000464 case PPCISD::FSEL: return "PPCISD::FSEL";
465 case PPCISD::FCFID: return "PPCISD::FCFID";
466 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
467 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
468 case PPCISD::STFIWX: return "PPCISD::STFIWX";
469 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
470 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
471 case PPCISD::VPERM: return "PPCISD::VPERM";
472 case PPCISD::Hi: return "PPCISD::Hi";
473 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000474 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000475 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
476 case PPCISD::LOAD: return "PPCISD::LOAD";
477 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000478 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
479 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
480 case PPCISD::SRL: return "PPCISD::SRL";
481 case PPCISD::SRA: return "PPCISD::SRA";
482 case PPCISD::SHL: return "PPCISD::SHL";
483 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
484 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000485 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000486 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000487 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000488 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000489 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000490 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
491 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000492 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
493 case PPCISD::MFCR: return "PPCISD::MFCR";
494 case PPCISD::VCMP: return "PPCISD::VCMP";
495 case PPCISD::VCMPo: return "PPCISD::VCMPo";
496 case PPCISD::LBRX: return "PPCISD::LBRX";
497 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000498 case PPCISD::LARX: return "PPCISD::LARX";
499 case PPCISD::STCX: return "PPCISD::STCX";
500 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
501 case PPCISD::MFFS: return "PPCISD::MFFS";
502 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
503 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
504 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
505 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000506 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000507 }
508}
509
Duncan Sands28b77e92011-09-06 19:07:46 +0000510EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000512}
513
Chris Lattner1a635d62006-04-14 06:01:58 +0000514//===----------------------------------------------------------------------===//
515// Node matching predicates, for use by the tblgen matching code.
516//===----------------------------------------------------------------------===//
517
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000518/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000519static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000520 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000521 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000522 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000523 // Maybe this has already been legalized into the constant pool?
524 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000525 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000526 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000527 }
528 return false;
529}
530
Chris Lattnerddb739e2006-04-06 17:23:16 +0000531/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
532/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000533static bool isConstantOrUndef(int Op, int Val) {
534 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000535}
536
537/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
538/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000539bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000540 if (!isUnary) {
541 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000542 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000543 return false;
544 } else {
545 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000546 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
547 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000548 return false;
549 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000550 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000551}
552
553/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
554/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000555bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000556 if (!isUnary) {
557 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000558 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
559 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000560 return false;
561 } else {
562 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000563 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
564 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
565 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
566 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000567 return false;
568 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000569 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000570}
571
Chris Lattnercaad1632006-04-06 22:02:42 +0000572/// isVMerge - Common function, used to match vmrg* shuffles.
573///
Nate Begeman9008ca62009-04-27 18:41:29 +0000574static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000575 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000577 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000578 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
579 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000580
Chris Lattner116cc482006-04-06 21:11:54 +0000581 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
582 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000583 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000584 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000585 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000586 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000587 return false;
588 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000590}
591
592/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
593/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000594bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000595 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000596 if (!isUnary)
597 return isVMerge(N, UnitSize, 8, 24);
598 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000599}
600
601/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
602/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000603bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000604 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000605 if (!isUnary)
606 return isVMerge(N, UnitSize, 0, 16);
607 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000608}
609
610
Chris Lattnerd0608e12006-04-06 18:26:28 +0000611/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
612/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000613int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 "PPC only supports shuffles by bytes!");
616
617 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000618
Chris Lattnerd0608e12006-04-06 18:26:28 +0000619 // Find the first non-undef value in the shuffle mask.
620 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000621 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000622 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000623
Chris Lattnerd0608e12006-04-06 18:26:28 +0000624 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000625
Nate Begeman9008ca62009-04-27 18:41:29 +0000626 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000627 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000629 if (ShiftAmt < i) return -1;
630 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000631
Chris Lattnerf24380e2006-04-06 22:28:36 +0000632 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000634 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000635 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000636 return -1;
637 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000638 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000639 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000640 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000641 return -1;
642 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000643 return ShiftAmt;
644}
Chris Lattneref819f82006-03-20 06:33:01 +0000645
646/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
647/// specifies a splat of a single element that is suitable for input to
648/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000649bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000651 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000652
Chris Lattner88a99ef2006-03-20 06:37:44 +0000653 // This is a splat operation if each element of the permute is the same, and
654 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000655 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000656
Nate Begeman9008ca62009-04-27 18:41:29 +0000657 // FIXME: Handle UNDEF elements too!
658 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000659 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Nate Begeman9008ca62009-04-27 18:41:29 +0000661 // Check that the indices are consecutive, in the case of a multi-byte element
662 // splatted with a v16i8 mask.
663 for (unsigned i = 1; i != EltSize; ++i)
664 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000665 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000666
Chris Lattner7ff7e672006-04-04 17:25:31 +0000667 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000668 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000669 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000671 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000672 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000673 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000674}
675
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000676/// isAllNegativeZeroVector - Returns true if all elements of build_vector
677/// are -0.0.
678bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000679 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
680
681 APInt APVal, APUndef;
682 unsigned BitSize;
683 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000684
Dale Johannesen1e608812009-11-13 01:45:18 +0000685 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000686 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000687 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000688
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000689 return false;
690}
691
Chris Lattneref819f82006-03-20 06:33:01 +0000692/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
693/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000694unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000695 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
696 assert(isSplatShuffleMask(SVOp, EltSize));
697 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000698}
699
Chris Lattnere87192a2006-04-12 17:37:20 +0000700/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000701/// by using a vspltis[bhw] instruction of the specified element size, return
702/// the constant being splatted. The ByteSize field indicates the number of
703/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000704SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
705 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000706
707 // If ByteSize of the splat is bigger than the element size of the
708 // build_vector, then we have a case where we are checking for a splat where
709 // multiple elements of the buildvector are folded together into a single
710 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
711 unsigned EltSize = 16/N->getNumOperands();
712 if (EltSize < ByteSize) {
713 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000714 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000715 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Chris Lattner79d9a882006-04-08 07:14:26 +0000717 // See if all of the elements in the buildvector agree across.
718 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
719 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
720 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000721 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000722
Scott Michelfdc40a02009-02-17 22:15:04 +0000723
Gabor Greifba36cb52008-08-28 21:40:38 +0000724 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000725 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
726 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000727 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000728 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Chris Lattner79d9a882006-04-08 07:14:26 +0000730 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
731 // either constant or undef values that are identical for each chunk. See
732 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000733
Chris Lattner79d9a882006-04-08 07:14:26 +0000734 // Check to see if all of the leading entries are either 0 or -1. If
735 // neither, then this won't fit into the immediate field.
736 bool LeadingZero = true;
737 bool LeadingOnes = true;
738 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000739 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000740
Chris Lattner79d9a882006-04-08 07:14:26 +0000741 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
742 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
743 }
744 // Finally, check the least significant entry.
745 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000746 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000748 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000749 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000751 }
752 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000753 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000755 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000756 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000758 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000759
Dan Gohman475871a2008-07-27 21:46:04 +0000760 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000761 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000762
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000763 // Check to see if this buildvec has a single non-undef value in its elements.
764 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
765 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000766 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000767 OpVal = N->getOperand(i);
768 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000769 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000770 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000771
Gabor Greifba36cb52008-08-28 21:40:38 +0000772 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000773
Eli Friedman1a8229b2009-05-24 02:03:36 +0000774 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000775 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000776 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000777 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000778 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000780 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000781 }
782
783 // If the splat value is larger than the element value, then we can never do
784 // this splat. The only case that we could fit the replicated bits into our
785 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000786 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000787
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000788 // If the element value is larger than the splat value, cut it in half and
789 // check to see if the two halves are equal. Continue doing this until we
790 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
791 while (ValSizeInBytes > ByteSize) {
792 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000793
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000794 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000795 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
796 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000797 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000798 }
799
800 // Properly sign extend the value.
801 int ShAmt = (4-ByteSize)*8;
802 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000803
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000804 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000805 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000806
Chris Lattner140a58f2006-04-08 06:46:53 +0000807 // Finally, if this value fits in a 5 bit sext field, return it
808 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000810 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000811}
812
Chris Lattner1a635d62006-04-14 06:01:58 +0000813//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000814// Addressing Mode Selection
815//===----------------------------------------------------------------------===//
816
817/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
818/// or 64-bit immediate, and if the value can be accurately represented as a
819/// sign extension from a 16-bit value. If so, this returns true and the
820/// immediate.
821static bool isIntS16Immediate(SDNode *N, short &Imm) {
822 if (N->getOpcode() != ISD::Constant)
823 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000825 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000827 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000829 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000830}
Dan Gohman475871a2008-07-27 21:46:04 +0000831static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000832 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000833}
834
835
836/// SelectAddressRegReg - Given the specified addressed, check to see if it
837/// can be represented as an indexed [r+r] operation. Returns false if it
838/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000839bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
840 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000841 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000842 short imm = 0;
843 if (N.getOpcode() == ISD::ADD) {
844 if (isIntS16Immediate(N.getOperand(1), imm))
845 return false; // r+i
846 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
847 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000848
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000849 Base = N.getOperand(0);
850 Index = N.getOperand(1);
851 return true;
852 } else if (N.getOpcode() == ISD::OR) {
853 if (isIntS16Immediate(N.getOperand(1), imm))
854 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000855
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000856 // If this is an or of disjoint bitfields, we can codegen this as an add
857 // (for better address arithmetic) if the LHS and RHS of the OR are provably
858 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000859 APInt LHSKnownZero, LHSKnownOne;
860 APInt RHSKnownZero, RHSKnownOne;
861 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000862 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000864 if (LHSKnownZero.getBoolValue()) {
865 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000866 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000867 // If all of the bits are known zero on the LHS or RHS, the add won't
868 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000869 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000870 Base = N.getOperand(0);
871 Index = N.getOperand(1);
872 return true;
873 }
874 }
875 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000876
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000877 return false;
878}
879
880/// Returns true if the address N can be represented by a base register plus
881/// a signed 16-bit displacement [r+imm], and if it is not better
882/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000883bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000884 SDValue &Base,
885 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000886 // FIXME dl should come from parent load or store, not from address
887 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 // If this can be more profitably realized as r+r, fail.
889 if (SelectAddressRegReg(N, Disp, Base, DAG))
890 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000891
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 if (N.getOpcode() == ISD::ADD) {
893 short imm = 0;
894 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000896 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
897 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
898 } else {
899 Base = N.getOperand(0);
900 }
901 return true; // [r+i]
902 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
903 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000904 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 && "Cannot handle constant offsets yet!");
906 Disp = N.getOperand(1).getOperand(0); // The global address.
907 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
908 Disp.getOpcode() == ISD::TargetConstantPool ||
909 Disp.getOpcode() == ISD::TargetJumpTable);
910 Base = N.getOperand(0);
911 return true; // [&g+r]
912 }
913 } else if (N.getOpcode() == ISD::OR) {
914 short imm = 0;
915 if (isIntS16Immediate(N.getOperand(1), imm)) {
916 // If this is an or of disjoint bitfields, we can codegen this as an add
917 // (for better address arithmetic) if the LHS and RHS of the OR are
918 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000919 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000920 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000921
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000922 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000923 // If all of the bits are known zero on the LHS or RHS, the add won't
924 // carry.
925 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 return true;
928 }
929 }
930 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
931 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000932
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000933 // If this address fits entirely in a 16-bit sext immediate field, codegen
934 // this as "d, 0"
935 short Imm;
936 if (isIntS16Immediate(CN, Imm)) {
937 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000938 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
939 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000940 return true;
941 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000942
943 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000945 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
946 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000947
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000948 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000950
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
952 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000953 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 return true;
955 }
956 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000957
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000958 Disp = DAG.getTargetConstant(0, getPointerTy());
959 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
960 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
961 else
962 Base = N;
963 return true; // [r+0]
964}
965
966/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
967/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000968bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
969 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000970 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971 // Check to see if we can easily represent this as an [r+r] address. This
972 // will fail if it thinks that the address is more profitably represented as
973 // reg+imm, e.g. where imm = 0.
974 if (SelectAddressRegReg(N, Base, Index, DAG))
975 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000976
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 // If the operand is an addition, always emit this as [r+r], since this is
978 // better (for code size, and execution, as the memop does the add for free)
979 // than emitting an explicit add.
980 if (N.getOpcode() == ISD::ADD) {
981 Base = N.getOperand(0);
982 Index = N.getOperand(1);
983 return true;
984 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000986 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000987 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
988 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000989 Index = N;
990 return true;
991}
992
993/// SelectAddressRegImmShift - Returns true if the address N can be
994/// represented by a base register plus a signed 14-bit displacement
995/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000996bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
997 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000998 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000999 // FIXME dl should come from the parent load or store, not the address
1000 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 // If this can be more profitably realized as r+r, fail.
1002 if (SelectAddressRegReg(N, Disp, Base, DAG))
1003 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001004
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 if (N.getOpcode() == ISD::ADD) {
1006 short imm = 0;
1007 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001008 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1010 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1011 } else {
1012 Base = N.getOperand(0);
1013 }
1014 return true; // [r+i]
1015 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1016 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001017 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001018 && "Cannot handle constant offsets yet!");
1019 Disp = N.getOperand(1).getOperand(0); // The global address.
1020 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1021 Disp.getOpcode() == ISD::TargetConstantPool ||
1022 Disp.getOpcode() == ISD::TargetJumpTable);
1023 Base = N.getOperand(0);
1024 return true; // [&g+r]
1025 }
1026 } else if (N.getOpcode() == ISD::OR) {
1027 short imm = 0;
1028 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1029 // If this is an or of disjoint bitfields, we can codegen this as an add
1030 // (for better address arithmetic) if the LHS and RHS of the OR are
1031 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001032 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001033 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001034 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 // If all of the bits are known zero on the LHS or RHS, the add won't
1036 // carry.
1037 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 return true;
1040 }
1041 }
1042 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001043 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001044 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001045 // If this address fits entirely in a 14-bit sext immediate field, codegen
1046 // this as "d, 0"
1047 short Imm;
1048 if (isIntS16Immediate(CN, Imm)) {
1049 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001050 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1051 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001052 return true;
1053 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001055 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001057 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1058 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001059
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001060 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1062 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1063 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001064 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001065 return true;
1066 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001067 }
1068 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001069
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001070 Disp = DAG.getTargetConstant(0, getPointerTy());
1071 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1072 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1073 else
1074 Base = N;
1075 return true; // [r+0]
1076}
1077
1078
1079/// getPreIndexedAddressParts - returns true by value, base pointer and
1080/// offset pointer and addressing mode by reference if the node's address
1081/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001082bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1083 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001084 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001085 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001086 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001087
Dan Gohman475871a2008-07-27 21:46:04 +00001088 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001089 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001090 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1091 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001092 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001093
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001094 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001095 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001096 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001097 } else
1098 return false;
1099
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001100 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001101 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001102 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001103
Chris Lattner0851b4f2006-11-15 19:55:13 +00001104 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Chris Lattner0851b4f2006-11-15 19:55:13 +00001106 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001108 // reg + imm
1109 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1110 return false;
1111 } else {
1112 // reg + imm * 4.
1113 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1114 return false;
1115 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001116
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001117 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001118 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1119 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001120 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001121 LD->getExtensionType() == ISD::SEXTLOAD &&
1122 isa<ConstantSDNode>(Offset))
1123 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001124 }
1125
Chris Lattner4eab7142006-11-10 02:08:47 +00001126 AM = ISD::PRE_INC;
1127 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001128}
1129
1130//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001131// LowerOperation implementation
1132//===----------------------------------------------------------------------===//
1133
Chris Lattner1e61e692010-11-15 02:46:57 +00001134/// GetLabelAccessInfo - Return true if we should reference labels using a
1135/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1136static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001137 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1138 HiOpFlags = PPCII::MO_HA16;
1139 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001140
Chris Lattner1e61e692010-11-15 02:46:57 +00001141 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1142 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001143 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001144 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001145 if (isPIC) {
1146 HiOpFlags |= PPCII::MO_PIC_FLAG;
1147 LoOpFlags |= PPCII::MO_PIC_FLAG;
1148 }
1149
1150 // If this is a reference to a global value that requires a non-lazy-ptr, make
1151 // sure that instruction lowering adds it.
1152 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1153 HiOpFlags |= PPCII::MO_NLP_FLAG;
1154 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001155
Chris Lattner6d2ff122010-11-15 03:13:19 +00001156 if (GV->hasHiddenVisibility()) {
1157 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1158 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1159 }
1160 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001161
Chris Lattner1e61e692010-11-15 02:46:57 +00001162 return isPIC;
1163}
1164
1165static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1166 SelectionDAG &DAG) {
1167 EVT PtrVT = HiPart.getValueType();
1168 SDValue Zero = DAG.getConstant(0, PtrVT);
1169 DebugLoc DL = HiPart.getDebugLoc();
1170
1171 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1172 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001173
Chris Lattner1e61e692010-11-15 02:46:57 +00001174 // With PIC, the first instruction is actually "GR+hi(&G)".
1175 if (isPIC)
1176 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1177 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001178
Chris Lattner1e61e692010-11-15 02:46:57 +00001179 // Generate non-pic code that has direct accesses to the constant pool.
1180 // The address of the global is just (hi(&g)+lo(&g)).
1181 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1182}
1183
Scott Michelfdc40a02009-02-17 22:15:04 +00001184SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001185 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001186 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001187 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001188 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001189
Chris Lattner1e61e692010-11-15 02:46:57 +00001190 unsigned MOHiFlag, MOLoFlag;
1191 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1192 SDValue CPIHi =
1193 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1194 SDValue CPILo =
1195 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1196 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001197}
1198
Dan Gohmand858e902010-04-17 15:26:15 +00001199SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001200 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001201 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001202
Chris Lattner1e61e692010-11-15 02:46:57 +00001203 unsigned MOHiFlag, MOLoFlag;
1204 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1205 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1206 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1207 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001208}
1209
Dan Gohmand858e902010-04-17 15:26:15 +00001210SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1211 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001212 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001213
Dan Gohman46510a72010-04-15 01:51:59 +00001214 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001215
Chris Lattner1e61e692010-11-15 02:46:57 +00001216 unsigned MOHiFlag, MOLoFlag;
1217 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1218 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1219 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1220 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1221}
1222
1223SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1224 SelectionDAG &DAG) const {
1225 EVT PtrVT = Op.getValueType();
1226 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1227 DebugLoc DL = GSDN->getDebugLoc();
1228 const GlobalValue *GV = GSDN->getGlobal();
1229
Chris Lattner1e61e692010-11-15 02:46:57 +00001230 // 64-bit SVR4 ABI code is always position-independent.
1231 // The actual address of the GlobalValue is stored in the TOC.
1232 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1233 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1234 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1235 DAG.getRegister(PPC::X2, MVT::i64));
1236 }
1237
Chris Lattner6d2ff122010-11-15 03:13:19 +00001238 unsigned MOHiFlag, MOLoFlag;
1239 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001240
Chris Lattner6d2ff122010-11-15 03:13:19 +00001241 SDValue GAHi =
1242 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1243 SDValue GALo =
1244 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001245
Chris Lattner6d2ff122010-11-15 03:13:19 +00001246 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001247
Chris Lattner6d2ff122010-11-15 03:13:19 +00001248 // If the global reference is actually to a non-lazy-pointer, we have to do an
1249 // extra load to get the address of the global.
1250 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1251 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001252 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001253 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001254}
1255
Dan Gohmand858e902010-04-17 15:26:15 +00001256SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001257 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001258 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001259
Chris Lattner1a635d62006-04-14 06:01:58 +00001260 // If we're comparing for equality to zero, expose the fact that this is
1261 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1262 // fold the new nodes.
1263 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1264 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001265 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001266 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001267 if (VT.bitsLT(MVT::i32)) {
1268 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001269 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001270 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001271 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001272 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1273 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001274 DAG.getConstant(Log2b, MVT::i32));
1275 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001277 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001278 // optimized. FIXME: revisit this when we can custom lower all setcc
1279 // optimizations.
1280 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001281 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001283
Chris Lattner1a635d62006-04-14 06:01:58 +00001284 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001285 // by xor'ing the rhs with the lhs, which is faster than setting a
1286 // condition register, reading it back out, and masking the correct bit. The
1287 // normal approach here uses sub to do this instead of xor. Using xor exposes
1288 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001289 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001290 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001291 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001292 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001293 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001294 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001295 }
Dan Gohman475871a2008-07-27 21:46:04 +00001296 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001297}
1298
Dan Gohman475871a2008-07-27 21:46:04 +00001299SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001300 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001301 SDNode *Node = Op.getNode();
1302 EVT VT = Node->getValueType(0);
1303 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1304 SDValue InChain = Node->getOperand(0);
1305 SDValue VAListPtr = Node->getOperand(1);
1306 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1307 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001308
Roman Divackybdb226e2011-06-28 15:30:42 +00001309 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1310
1311 // gpr_index
1312 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1313 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1314 false, false, 0);
1315 InChain = GprIndex.getValue(1);
1316
1317 if (VT == MVT::i64) {
1318 // Check if GprIndex is even
1319 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1320 DAG.getConstant(1, MVT::i32));
1321 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1322 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1323 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1324 DAG.getConstant(1, MVT::i32));
1325 // Align GprIndex to be even if it isn't
1326 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1327 GprIndex);
1328 }
1329
1330 // fpr index is 1 byte after gpr
1331 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1332 DAG.getConstant(1, MVT::i32));
1333
1334 // fpr
1335 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1336 FprPtr, MachinePointerInfo(SV), MVT::i8,
1337 false, false, 0);
1338 InChain = FprIndex.getValue(1);
1339
1340 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1341 DAG.getConstant(8, MVT::i32));
1342
1343 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1344 DAG.getConstant(4, MVT::i32));
1345
1346 // areas
1347 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001348 MachinePointerInfo(), false, false,
1349 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001350 InChain = OverflowArea.getValue(1);
1351
1352 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001353 MachinePointerInfo(), false, false,
1354 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001355 InChain = RegSaveArea.getValue(1);
1356
1357 // select overflow_area if index > 8
1358 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1359 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1360
Roman Divackybdb226e2011-06-28 15:30:42 +00001361 // adjustment constant gpr_index * 4/8
1362 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1363 VT.isInteger() ? GprIndex : FprIndex,
1364 DAG.getConstant(VT.isInteger() ? 4 : 8,
1365 MVT::i32));
1366
1367 // OurReg = RegSaveArea + RegConstant
1368 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1369 RegConstant);
1370
1371 // Floating types are 32 bytes into RegSaveArea
1372 if (VT.isFloatingPoint())
1373 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1374 DAG.getConstant(32, MVT::i32));
1375
1376 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1377 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1378 VT.isInteger() ? GprIndex : FprIndex,
1379 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1380 MVT::i32));
1381
1382 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1383 VT.isInteger() ? VAListPtr : FprPtr,
1384 MachinePointerInfo(SV),
1385 MVT::i8, false, false, 0);
1386
1387 // determine if we should load from reg_save_area or overflow_area
1388 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1389
1390 // increase overflow_area by 4/8 if gpr/fpr > 8
1391 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1392 DAG.getConstant(VT.isInteger() ? 4 : 8,
1393 MVT::i32));
1394
1395 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1396 OverflowAreaPlusN);
1397
1398 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1399 OverflowAreaPtr,
1400 MachinePointerInfo(),
1401 MVT::i32, false, false, 0);
1402
Pete Cooperd752e0f2011-11-08 18:42:53 +00001403 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1404 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001405}
1406
Duncan Sands4a544a72011-09-06 13:37:06 +00001407SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1408 SelectionDAG &DAG) const {
1409 return Op.getOperand(0);
1410}
1411
1412SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1413 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001414 SDValue Chain = Op.getOperand(0);
1415 SDValue Trmp = Op.getOperand(1); // trampoline
1416 SDValue FPtr = Op.getOperand(2); // nested function
1417 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001418 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001419
Owen Andersone50ed302009-08-10 22:56:29 +00001420 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001422 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001423 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1424 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001425
Scott Michelfdc40a02009-02-17 22:15:04 +00001426 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001427 TargetLowering::ArgListEntry Entry;
1428
1429 Entry.Ty = IntPtrTy;
1430 Entry.Node = Trmp; Args.push_back(Entry);
1431
1432 // TrampSize == (isPPC64 ? 48 : 40);
1433 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001434 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001435 Args.push_back(Entry);
1436
1437 Entry.Node = FPtr; Args.push_back(Entry);
1438 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001439
Bill Wendling77959322008-09-17 00:30:57 +00001440 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001441 TargetLowering::CallLoweringInfo CLI(Chain,
1442 Type::getVoidTy(*DAG.getContext()),
1443 false, false, false, false, 0,
1444 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001445 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001446 /*doesNotRet=*/false,
1447 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001448 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001449 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001450 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001451
Duncan Sands4a544a72011-09-06 13:37:06 +00001452 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001453}
1454
Dan Gohman475871a2008-07-27 21:46:04 +00001455SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001456 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001457 MachineFunction &MF = DAG.getMachineFunction();
1458 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1459
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001460 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001461
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001462 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001463 // vastart just stores the address of the VarArgsFrameIndex slot into the
1464 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001465 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001466 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001467 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001468 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1469 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001470 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001471 }
1472
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001473 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001474 // We suppose the given va_list is already allocated.
1475 //
1476 // typedef struct {
1477 // char gpr; /* index into the array of 8 GPRs
1478 // * stored in the register save area
1479 // * gpr=0 corresponds to r3,
1480 // * gpr=1 to r4, etc.
1481 // */
1482 // char fpr; /* index into the array of 8 FPRs
1483 // * stored in the register save area
1484 // * fpr=0 corresponds to f1,
1485 // * fpr=1 to f2, etc.
1486 // */
1487 // char *overflow_arg_area;
1488 // /* location on stack that holds
1489 // * the next overflow argument
1490 // */
1491 // char *reg_save_area;
1492 // /* where r3:r10 and f1:f8 (if saved)
1493 // * are stored
1494 // */
1495 // } va_list[1];
1496
1497
Dan Gohman1e93df62010-04-17 14:41:14 +00001498 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1499 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Nicolas Geoffray01119992007-04-03 13:59:52 +00001501
Owen Andersone50ed302009-08-10 22:56:29 +00001502 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Dan Gohman1e93df62010-04-17 14:41:14 +00001504 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1505 PtrVT);
1506 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1507 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001508
Duncan Sands83ec4b62008-06-06 12:08:01 +00001509 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001510 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001511
Duncan Sands83ec4b62008-06-06 12:08:01 +00001512 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001513 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001514
1515 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001516 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Dan Gohman69de1932008-02-06 22:27:42 +00001518 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001519
Nicolas Geoffray01119992007-04-03 13:59:52 +00001520 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001521 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001522 Op.getOperand(1),
1523 MachinePointerInfo(SV),
1524 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001525 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001526 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001527 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Nicolas Geoffray01119992007-04-03 13:59:52 +00001529 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001530 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001531 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1532 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001533 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001534 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001535 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001536
Nicolas Geoffray01119992007-04-03 13:59:52 +00001537 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001538 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001539 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1540 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001541 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001542 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001543 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001544
1545 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001546 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1547 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001548 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001549
Chris Lattner1a635d62006-04-14 06:01:58 +00001550}
1551
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001552#include "PPCGenCallingConv.inc"
1553
Duncan Sands1e96bab2010-11-04 10:49:57 +00001554static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001555 CCValAssign::LocInfo &LocInfo,
1556 ISD::ArgFlagsTy &ArgFlags,
1557 CCState &State) {
1558 return true;
1559}
1560
Duncan Sands1e96bab2010-11-04 10:49:57 +00001561static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001562 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001563 CCValAssign::LocInfo &LocInfo,
1564 ISD::ArgFlagsTy &ArgFlags,
1565 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001566 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001567 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1568 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1569 };
1570 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001571
Tilmann Schellerffd02002009-07-03 06:45:56 +00001572 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1573
1574 // Skip one register if the first unallocated register has an even register
1575 // number and there are still argument registers available which have not been
1576 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1577 // need to skip a register if RegNum is odd.
1578 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1579 State.AllocateReg(ArgRegs[RegNum]);
1580 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001581
Tilmann Schellerffd02002009-07-03 06:45:56 +00001582 // Always return false here, as this function only makes sure that the first
1583 // unallocated register has an odd register number and does not actually
1584 // allocate a register for the current argument.
1585 return false;
1586}
1587
Duncan Sands1e96bab2010-11-04 10:49:57 +00001588static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001589 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001590 CCValAssign::LocInfo &LocInfo,
1591 ISD::ArgFlagsTy &ArgFlags,
1592 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001593 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001594 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1595 PPC::F8
1596 };
1597
1598 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001599
Tilmann Schellerffd02002009-07-03 06:45:56 +00001600 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1601
1602 // If there is only one Floating-point register left we need to put both f64
1603 // values of a split ppc_fp128 value on the stack.
1604 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1605 State.AllocateReg(ArgRegs[RegNum]);
1606 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001607
Tilmann Schellerffd02002009-07-03 06:45:56 +00001608 // Always return false here, as this function only makes sure that the two f64
1609 // values a ppc_fp128 value is split into are both passed in registers or both
1610 // passed on the stack and does not actually allocate a register for the
1611 // current argument.
1612 return false;
1613}
1614
Chris Lattner9f0bc652007-02-25 05:34:32 +00001615/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001616/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001617static const uint16_t *GetFPR() {
1618 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001619 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001620 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001621 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001622
Chris Lattner9f0bc652007-02-25 05:34:32 +00001623 return FPR;
1624}
1625
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001626/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1627/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001628static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001629 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001630 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001631 if (Flags.isByVal())
1632 ArgSize = Flags.getByValSize();
1633 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1634
1635 return ArgSize;
1636}
1637
Dan Gohman475871a2008-07-27 21:46:04 +00001638SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001640 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 const SmallVectorImpl<ISD::InputArg>
1642 &Ins,
1643 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001644 SmallVectorImpl<SDValue> &InVals)
1645 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001646 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1648 dl, DAG, InVals);
1649 } else {
1650 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1651 dl, DAG, InVals);
1652 }
1653}
1654
1655SDValue
1656PPCTargetLowering::LowerFormalArguments_SVR4(
1657 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001658 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001659 const SmallVectorImpl<ISD::InputArg>
1660 &Ins,
1661 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001662 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001663
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001664 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001665 // +-----------------------------------+
1666 // +--> | Back chain |
1667 // | +-----------------------------------+
1668 // | | Floating-point register save area |
1669 // | +-----------------------------------+
1670 // | | General register save area |
1671 // | +-----------------------------------+
1672 // | | CR save word |
1673 // | +-----------------------------------+
1674 // | | VRSAVE save word |
1675 // | +-----------------------------------+
1676 // | | Alignment padding |
1677 // | +-----------------------------------+
1678 // | | Vector register save area |
1679 // | +-----------------------------------+
1680 // | | Local variable space |
1681 // | +-----------------------------------+
1682 // | | Parameter list area |
1683 // | +-----------------------------------+
1684 // | | LR save word |
1685 // | +-----------------------------------+
1686 // SP--> +--- | Back chain |
1687 // +-----------------------------------+
1688 //
1689 // Specifications:
1690 // System V Application Binary Interface PowerPC Processor Supplement
1691 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001692
Tilmann Schellerffd02002009-07-03 06:45:56 +00001693 MachineFunction &MF = DAG.getMachineFunction();
1694 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001695 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001696
Owen Andersone50ed302009-08-10 22:56:29 +00001697 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001698 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001699 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1700 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001701 unsigned PtrByteSize = 4;
1702
1703 // Assign locations to all of the incoming arguments.
1704 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001705 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001706 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001707
1708 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001709 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001712
Tilmann Schellerffd02002009-07-03 06:45:56 +00001713 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1714 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001715
Tilmann Schellerffd02002009-07-03 06:45:56 +00001716 // Arguments stored in registers.
1717 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001718 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001719 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001720
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001722 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001725 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001726 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001728 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001729 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001731 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001732 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001733 case MVT::v16i8:
1734 case MVT::v8i16:
1735 case MVT::v4i32:
1736 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001737 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001738 break;
1739 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001740
Tilmann Schellerffd02002009-07-03 06:45:56 +00001741 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001742 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001744
Dan Gohman98ca4f22009-08-05 01:29:28 +00001745 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001746 } else {
1747 // Argument stored in memory.
1748 assert(VA.isMemLoc());
1749
1750 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1751 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001752 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001753
1754 // Create load nodes to retrieve arguments from the stack.
1755 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001756 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1757 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001758 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001759 }
1760 }
1761
1762 // Assign locations to all of the incoming aggregate by value arguments.
1763 // Aggregates passed by value are stored in the local variable space of the
1764 // caller's stack frame, right above the parameter list area.
1765 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001766 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001767 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001768
1769 // Reserve stack space for the allocations in CCInfo.
1770 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1771
Dan Gohman98ca4f22009-08-05 01:29:28 +00001772 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001773
1774 // Area that is at least reserved in the caller of this function.
1775 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001776
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777 // Set the size that is at least reserved in caller of this function. Tail
1778 // call optimized function's reserved stack space needs to be aligned so that
1779 // taking the difference between two stack areas will result in an aligned
1780 // stack.
1781 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1782
1783 MinReservedArea =
1784 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001785 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001786
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001787 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001788 getStackAlignment();
1789 unsigned AlignMask = TargetAlign-1;
1790 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001791
Tilmann Schellerffd02002009-07-03 06:45:56 +00001792 FI->setMinReservedArea(MinReservedArea);
1793
1794 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001795
Tilmann Schellerffd02002009-07-03 06:45:56 +00001796 // If the function takes variable number of arguments, make a frame index for
1797 // the start of the first vararg value... for expansion of llvm.va_start.
1798 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001799 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1801 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1802 };
1803 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1804
Craig Topperc5eaae42012-03-11 07:57:25 +00001805 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001806 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1807 PPC::F8
1808 };
1809 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1810
Dan Gohman1e93df62010-04-17 14:41:14 +00001811 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1812 NumGPArgRegs));
1813 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1814 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001815
1816 // Make room for NumGPArgRegs and NumFPArgRegs.
1817 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819
Dan Gohman1e93df62010-04-17 14:41:14 +00001820 FuncInfo->setVarArgsStackOffset(
1821 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001822 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823
Dan Gohman1e93df62010-04-17 14:41:14 +00001824 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1825 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001827 // The fixed integer arguments of a variadic function are stored to the
1828 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1829 // the result of va_next.
1830 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1831 // Get an existing live-in vreg, or add a new one.
1832 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1833 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001834 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001835
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001837 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1838 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001839 MemOps.push_back(Store);
1840 // Increment the address by four for the next argument to store
1841 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1842 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1843 }
1844
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001845 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1846 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001847 // The double arguments are stored to the VarArgsFrameIndex
1848 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001849 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1850 // Get an existing live-in vreg, or add a new one.
1851 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1852 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001853 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001856 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1857 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858 MemOps.push_back(Store);
1859 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001861 PtrVT);
1862 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1863 }
1864 }
1865
1866 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001867 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001869
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001871}
1872
1873SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874PPCTargetLowering::LowerFormalArguments_Darwin(
1875 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001876 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001877 const SmallVectorImpl<ISD::InputArg>
1878 &Ins,
1879 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001880 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001881 // TODO: add description of PPC stack frame format, or at least some docs.
1882 //
1883 MachineFunction &MF = DAG.getMachineFunction();
1884 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001885 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Owen Andersone50ed302009-08-10 22:56:29 +00001887 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001889 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001890 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1891 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001892 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001893
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001894 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001895 // Area that is at least reserved in caller of this function.
1896 unsigned MinReservedArea = ArgOffset;
1897
Craig Topperb78ca422012-03-11 07:16:55 +00001898 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001899 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1900 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1901 };
Craig Topperb78ca422012-03-11 07:16:55 +00001902 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001903 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1904 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1905 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001906
Craig Topperb78ca422012-03-11 07:16:55 +00001907 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001908
Craig Topperb78ca422012-03-11 07:16:55 +00001909 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001910 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1911 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1912 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001913
Owen Anderson718cb662007-09-07 04:06:50 +00001914 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001915 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001916 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001917
1918 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001919
Craig Topperb78ca422012-03-11 07:16:55 +00001920 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001921
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001922 // In 32-bit non-varargs functions, the stack space for vectors is after the
1923 // stack space for non-vectors. We do not use this space unless we have
1924 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001925 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001926 // that out...for the pathological case, compute VecArgOffset as the
1927 // start of the vector parameter area. Computing VecArgOffset is the
1928 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001929 unsigned VecArgOffset = ArgOffset;
1930 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001931 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001932 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001933 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001935
Duncan Sands276dcbd2008-03-21 09:14:45 +00001936 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001937 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001938 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001939 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001940 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1941 VecArgOffset += ArgSize;
1942 continue;
1943 }
1944
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001946 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 case MVT::i32:
1948 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001949 VecArgOffset += isPPC64 ? 8 : 4;
1950 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 case MVT::i64: // PPC64
1952 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001953 VecArgOffset += 8;
1954 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 case MVT::v4f32:
1956 case MVT::v4i32:
1957 case MVT::v8i16:
1958 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001959 // Nothing to do, we're only looking at Nonvector args here.
1960 break;
1961 }
1962 }
1963 }
1964 // We've found where the vector parameter area in memory is. Skip the
1965 // first 12 parameters; these don't use that memory.
1966 VecArgOffset = ((VecArgOffset+15)/16)*16;
1967 VecArgOffset += 12*16;
1968
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001969 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001970 // entry to a function on PPC, the arguments start after the linkage area,
1971 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001972
Dan Gohman475871a2008-07-27 21:46:04 +00001973 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001974 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001976 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001977 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001978 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001979 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001980 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001981 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001982
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001983 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001984
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001985 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1987 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001988 if (isVarArg || isPPC64) {
1989 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001990 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001991 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001992 PtrByteSize);
1993 } else nAltivecParamsAtEnd++;
1994 } else
1995 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001997 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001998 PtrByteSize);
1999
Dale Johannesen8419dd62008-03-07 20:27:40 +00002000 // FIXME the codegen can be much improved in some cases.
2001 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002002 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002003 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002004 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002005 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002006 // Objects of size 1 and 2 are right justified, everything else is
2007 // left justified. This means the memory address is adjusted forwards.
2008 if (ObjSize==1 || ObjSize==2) {
2009 CurArgOffset = CurArgOffset + (4 - ObjSize);
2010 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002011 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002012 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002013 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002015 if (ObjSize==1 || ObjSize==2) {
2016 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002017 unsigned VReg;
2018 if (isPPC64)
2019 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2020 else
2021 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002022 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002023 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002024 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002025 ObjSize==1 ? MVT::i8 : MVT::i16,
2026 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002027 MemOps.push_back(Store);
2028 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002029 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002030
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002031 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002032
Dale Johannesen7f96f392008-03-08 01:41:42 +00002033 continue;
2034 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002035 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2036 // Store whatever pieces of the object are in registers
2037 // to memory. ArgVal will be address of the beginning of
2038 // the object.
2039 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002040 unsigned VReg;
2041 if (isPPC64)
2042 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2043 else
2044 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002045 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002046 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002048 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2049 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002050 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002051 MemOps.push_back(Store);
2052 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002053 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002054 } else {
2055 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2056 break;
2057 }
2058 }
2059 continue;
2060 }
2061
Owen Anderson825b72b2009-08-11 20:47:22 +00002062 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002063 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002065 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002066 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002067 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002069 ++GPR_idx;
2070 } else {
2071 needsLoad = true;
2072 ArgSize = PtrByteSize;
2073 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002074 // All int arguments reserve stack space in the Darwin ABI.
2075 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002076 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002077 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002078 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002080 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002081 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002083
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002085 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002087 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002089 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002090 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002092 DAG.getValueType(ObjectVT));
2093
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002095 }
2096
Chris Lattnerc91a4752006-06-26 22:48:35 +00002097 ++GPR_idx;
2098 } else {
2099 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002100 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002101 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002102 // All int arguments reserve stack space in the Darwin ABI.
2103 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002104 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002105
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 case MVT::f32:
2107 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002108 // Every 4 bytes of argument space consumes one of the GPRs available for
2109 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002110 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002111 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002112 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002113 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002114 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002115 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002116 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002117
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002119 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002120 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002121 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002124 ++FPR_idx;
2125 } else {
2126 needsLoad = true;
2127 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002128
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002129 // All FP arguments reserve stack space in the Darwin ABI.
2130 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002131 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002132 case MVT::v4f32:
2133 case MVT::v4i32:
2134 case MVT::v8i16:
2135 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002136 // Note that vector arguments in registers don't reserve stack space,
2137 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002138 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002139 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002141 if (isVarArg) {
2142 while ((ArgOffset % 16) != 0) {
2143 ArgOffset += PtrByteSize;
2144 if (GPR_idx != Num_GPR_Regs)
2145 GPR_idx++;
2146 }
2147 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002148 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002149 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002150 ++VR_idx;
2151 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002152 if (!isVarArg && !isPPC64) {
2153 // Vectors go after all the nonvectors.
2154 CurArgOffset = VecArgOffset;
2155 VecArgOffset += 16;
2156 } else {
2157 // Vectors are aligned.
2158 ArgOffset = ((ArgOffset+15)/16)*16;
2159 CurArgOffset = ArgOffset;
2160 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002161 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002162 needsLoad = true;
2163 }
2164 break;
2165 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002167 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002168 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002169 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002170 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002171 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002172 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002173 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002174 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002175 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002177
Dan Gohman98ca4f22009-08-05 01:29:28 +00002178 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002179 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002180
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002181 // Set the size that is at least reserved in caller of this function. Tail
2182 // call optimized function's reserved stack space needs to be aligned so that
2183 // taking the difference between two stack areas will result in an aligned
2184 // stack.
2185 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2186 // Add the Altivec parameters at the end, if needed.
2187 if (nAltivecParamsAtEnd) {
2188 MinReservedArea = ((MinReservedArea+15)/16)*16;
2189 MinReservedArea += 16*nAltivecParamsAtEnd;
2190 }
2191 MinReservedArea =
2192 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002193 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2194 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002195 getStackAlignment();
2196 unsigned AlignMask = TargetAlign-1;
2197 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2198 FI->setMinReservedArea(MinReservedArea);
2199
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002200 // If the function takes variable number of arguments, make a frame index for
2201 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002202 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002203 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002204
Dan Gohman1e93df62010-04-17 14:41:14 +00002205 FuncInfo->setVarArgsFrameIndex(
2206 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002207 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002208 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002209
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002210 // If this function is vararg, store any remaining integer argument regs
2211 // to their spots on the stack so that they may be loaded by deferencing the
2212 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002213 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002214 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002215
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002216 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002217 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002218 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002219 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002220
Dan Gohman98ca4f22009-08-05 01:29:28 +00002221 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002222 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2223 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002224 MemOps.push_back(Store);
2225 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002226 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002227 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002228 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002229 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002230
Dale Johannesen8419dd62008-03-07 20:27:40 +00002231 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002232 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002233 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002234
Dan Gohman98ca4f22009-08-05 01:29:28 +00002235 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002236}
2237
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002239/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002240static unsigned
2241CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2242 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002243 bool isVarArg,
2244 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 const SmallVectorImpl<ISD::OutputArg>
2246 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002247 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002248 unsigned &nAltivecParamsAtEnd) {
2249 // Count how many bytes are to be pushed on the stack, including the linkage
2250 // area, and parameter passing area. We start with 24/48 bytes, which is
2251 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002252 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002253 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002254 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2255
2256 // Add up all the space actually used.
2257 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2258 // they all go in registers, but we must reserve stack space for them for
2259 // possible use by the caller. In varargs or 64-bit calls, parameters are
2260 // assigned stack space in order, with padding so Altivec parameters are
2261 // 16-byte aligned.
2262 nAltivecParamsAtEnd = 0;
2263 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002264 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002265 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002266 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2268 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002269 if (!isVarArg && !isPPC64) {
2270 // Non-varargs Altivec parameters go after all the non-Altivec
2271 // parameters; handle those later so we know how much padding we need.
2272 nAltivecParamsAtEnd++;
2273 continue;
2274 }
2275 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2276 NumBytes = ((NumBytes+15)/16)*16;
2277 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 }
2280
2281 // Allow for Altivec parameters at the end, if needed.
2282 if (nAltivecParamsAtEnd) {
2283 NumBytes = ((NumBytes+15)/16)*16;
2284 NumBytes += 16*nAltivecParamsAtEnd;
2285 }
2286
2287 // The prolog code of the callee may store up to 8 GPR argument registers to
2288 // the stack, allowing va_start to index over them in memory if its varargs.
2289 // Because we cannot tell if this is needed on the caller side, we have to
2290 // conservatively assume that it is needed. As such, make sure we have at
2291 // least enough stack space for the caller to store the 8 GPRs.
2292 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002293 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294
2295 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002296 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2297 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2298 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002299 unsigned AlignMask = TargetAlign-1;
2300 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2301 }
2302
2303 return NumBytes;
2304}
2305
2306/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002307/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002308static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002309 unsigned ParamSize) {
2310
Dale Johannesenb60d5192009-11-24 01:09:07 +00002311 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002312
2313 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2314 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2315 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2316 // Remember only if the new adjustement is bigger.
2317 if (SPDiff < FI->getTailCallSPDelta())
2318 FI->setTailCallSPDelta(SPDiff);
2319
2320 return SPDiff;
2321}
2322
Dan Gohman98ca4f22009-08-05 01:29:28 +00002323/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2324/// for tail call optimization. Targets which want to do tail call
2325/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002326bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002327PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002328 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002329 bool isVarArg,
2330 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002331 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002332 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002333 return false;
2334
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002335 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002337 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002338
Dan Gohman98ca4f22009-08-05 01:29:28 +00002339 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002340 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002341 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2342 // Functions containing by val parameters are not supported.
2343 for (unsigned i = 0; i != Ins.size(); i++) {
2344 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2345 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002346 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002347
2348 // Non PIC/GOT tail calls are supported.
2349 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2350 return true;
2351
2352 // At the moment we can only do local tail calls (in same module, hidden
2353 // or protected) if we are generating PIC.
2354 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2355 return G->getGlobal()->hasHiddenVisibility()
2356 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002357 }
2358
2359 return false;
2360}
2361
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002362/// isCallCompatibleAddress - Return the immediate to use if the specified
2363/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002364static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002365 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2366 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002367
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002368 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002369 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2370 (Addr << 6 >> 6) != Addr)
2371 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002372
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002373 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002374 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002375}
2376
Dan Gohman844731a2008-05-13 00:00:25 +00002377namespace {
2378
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002379struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue Arg;
2381 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 int FrameIdx;
2383
2384 TailCallArgumentInfo() : FrameIdx(0) {}
2385};
2386
Dan Gohman844731a2008-05-13 00:00:25 +00002387}
2388
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2390static void
2391StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002392 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002393 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002394 SmallVector<SDValue, 8> &MemOpChains,
2395 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002396 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002397 SDValue Arg = TailCallArgs[i].Arg;
2398 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002399 int FI = TailCallArgs[i].FrameIdx;
2400 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002401 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002402 MachinePointerInfo::getFixedStack(FI),
2403 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002404 }
2405}
2406
2407/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2408/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002409static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002410 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002411 SDValue Chain,
2412 SDValue OldRetAddr,
2413 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414 int SPDiff,
2415 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002416 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002417 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002418 if (SPDiff) {
2419 // Calculate the new stack slot for the return address.
2420 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002421 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002422 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002423 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002424 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002426 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002427 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002428 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002429 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002430
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002431 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2432 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002433 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002434 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002435 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002436 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002437 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002438 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2439 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002440 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002441 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002442 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002443 }
2444 return Chain;
2445}
2446
2447/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2448/// the position of the argument.
2449static void
2450CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002451 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002452 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2453 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002454 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002455 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002457 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002458 TailCallArgumentInfo Info;
2459 Info.Arg = Arg;
2460 Info.FrameIdxOp = FIN;
2461 Info.FrameIdx = FI;
2462 TailCallArguments.push_back(Info);
2463}
2464
2465/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2466/// stack slot. Returns the chain as result and the loaded frame pointers in
2467/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002468SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002469 int SPDiff,
2470 SDValue Chain,
2471 SDValue &LROpOut,
2472 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002473 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002474 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002475 if (SPDiff) {
2476 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002478 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002479 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002480 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002481 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002482
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002483 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2484 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002485 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002486 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002487 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002488 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002489 Chain = SDValue(FPOpOut.getNode(), 1);
2490 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002491 }
2492 return Chain;
2493}
2494
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002495/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002496/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002497/// specified by the specific parameter attribute. The copy will be passed as
2498/// a byval function parameter.
2499/// Sometimes what we are copying is the end of a larger object, the part that
2500/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002501static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002502CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002503 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002504 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002506 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002507 false, false, MachinePointerInfo(0),
2508 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002509}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002510
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002511/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2512/// tail calls.
2513static void
Dan Gohman475871a2008-07-27 21:46:04 +00002514LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2515 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002516 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002517 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002518 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002519 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002520 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002521 if (!isTailCall) {
2522 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002523 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002524 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002525 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002526 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002528 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002529 DAG.getConstant(ArgOffset, PtrVT));
2530 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002531 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2532 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002533 // Calculate and remember argument location.
2534 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2535 TailCallArguments);
2536}
2537
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002538static
2539void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2540 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2541 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2542 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2543 MachineFunction &MF = DAG.getMachineFunction();
2544
2545 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2546 // might overwrite each other in case of tail call optimization.
2547 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002548 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002549 InFlag = SDValue();
2550 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2551 MemOpChains2, dl);
2552 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002554 &MemOpChains2[0], MemOpChains2.size());
2555
2556 // Store the return address to the appropriate stack slot.
2557 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2558 isPPC64, isDarwinABI, dl);
2559
2560 // Emit callseq_end just before tailcall node.
2561 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2562 DAG.getIntPtrConstant(0, true), InFlag);
2563 InFlag = Chain.getValue(1);
2564}
2565
2566static
2567unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2568 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2569 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002570 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002571 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002572
Chris Lattnerb9082582010-11-14 23:42:06 +00002573 bool isPPC64 = PPCSubTarget.isPPC64();
2574 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2575
Owen Andersone50ed302009-08-10 22:56:29 +00002576 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002578 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002579
2580 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2581
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002582 bool needIndirectCall = true;
2583 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002584 // If this is an absolute destination address, use the munged value.
2585 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002586 needIndirectCall = false;
2587 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002588
Chris Lattnerb9082582010-11-14 23:42:06 +00002589 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2590 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2591 // Use indirect calls for ALL functions calls in JIT mode, since the
2592 // far-call stubs may be outside relocation limits for a BL instruction.
2593 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2594 unsigned OpFlags = 0;
2595 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002596 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002597 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002598 (G->getGlobal()->isDeclaration() ||
2599 G->getGlobal()->isWeakForLinker())) {
2600 // PC-relative references to external symbols should go through $stub,
2601 // unless we're building with the leopard linker or later, which
2602 // automatically synthesizes these stubs.
2603 OpFlags = PPCII::MO_DARWIN_STUB;
2604 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002605
Chris Lattnerb9082582010-11-14 23:42:06 +00002606 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2607 // every direct call is) turn it into a TargetGlobalAddress /
2608 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002609 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002610 Callee.getValueType(),
2611 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002612 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002613 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002614 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002615
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002616 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002617 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002618
Chris Lattnerb9082582010-11-14 23:42:06 +00002619 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002620 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002621 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002622 // PC-relative references to external symbols should go through $stub,
2623 // unless we're building with the leopard linker or later, which
2624 // automatically synthesizes these stubs.
2625 OpFlags = PPCII::MO_DARWIN_STUB;
2626 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002627
Chris Lattnerb9082582010-11-14 23:42:06 +00002628 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2629 OpFlags);
2630 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002631 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002632
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002633 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002634 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2635 // to do the call, we can't use PPCISD::CALL.
2636 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002637
2638 if (isSVR4ABI && isPPC64) {
2639 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2640 // entry point, but to the function descriptor (the function entry point
2641 // address is part of the function descriptor though).
2642 // The function descriptor is a three doubleword structure with the
2643 // following fields: function entry point, TOC base address and
2644 // environment pointer.
2645 // Thus for a call through a function pointer, the following actions need
2646 // to be performed:
2647 // 1. Save the TOC of the caller in the TOC save area of its stack
2648 // frame (this is done in LowerCall_Darwin()).
2649 // 2. Load the address of the function entry point from the function
2650 // descriptor.
2651 // 3. Load the TOC of the callee from the function descriptor into r2.
2652 // 4. Load the environment pointer from the function descriptor into
2653 // r11.
2654 // 5. Branch to the function entry point address.
2655 // 6. On return of the callee, the TOC of the caller needs to be
2656 // restored (this is done in FinishCall()).
2657 //
2658 // All those operations are flagged together to ensure that no other
2659 // operations can be scheduled in between. E.g. without flagging the
2660 // operations together, a TOC access in the caller could be scheduled
2661 // between the load of the callee TOC and the branch to the callee, which
2662 // results in the TOC access going through the TOC of the callee instead
2663 // of going through the TOC of the caller, which leads to incorrect code.
2664
2665 // Load the address of the function entry point from the function
2666 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002667 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002668 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2669 InFlag.getNode() ? 3 : 2);
2670 Chain = LoadFuncPtr.getValue(1);
2671 InFlag = LoadFuncPtr.getValue(2);
2672
2673 // Load environment pointer into r11.
2674 // Offset of the environment pointer within the function descriptor.
2675 SDValue PtrOff = DAG.getIntPtrConstant(16);
2676
2677 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2678 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2679 InFlag);
2680 Chain = LoadEnvPtr.getValue(1);
2681 InFlag = LoadEnvPtr.getValue(2);
2682
2683 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2684 InFlag);
2685 Chain = EnvVal.getValue(0);
2686 InFlag = EnvVal.getValue(1);
2687
2688 // Load TOC of the callee into r2. We are using a target-specific load
2689 // with r2 hard coded, because the result of a target-independent load
2690 // would never go directly into r2, since r2 is a reserved register (which
2691 // prevents the register allocator from allocating it), resulting in an
2692 // additional register being allocated and an unnecessary move instruction
2693 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002694 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002695 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2696 Callee, InFlag);
2697 Chain = LoadTOCPtr.getValue(0);
2698 InFlag = LoadTOCPtr.getValue(1);
2699
2700 MTCTROps[0] = Chain;
2701 MTCTROps[1] = LoadFuncPtr;
2702 MTCTROps[2] = InFlag;
2703 }
2704
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002705 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2706 2 + (InFlag.getNode() != 0));
2707 InFlag = Chain.getValue(1);
2708
2709 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002710 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002711 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002712 Ops.push_back(Chain);
2713 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2714 Callee.setNode(0);
2715 // Add CTR register as callee so a bctr can be emitted later.
2716 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002717 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002718 }
2719
2720 // If this is a direct call, pass the chain and the callee.
2721 if (Callee.getNode()) {
2722 Ops.push_back(Chain);
2723 Ops.push_back(Callee);
2724 }
2725 // If this is a tail call add stack pointer delta.
2726 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002727 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002728
2729 // Add argument registers to the end of the list so that they are known live
2730 // into the call.
2731 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2732 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2733 RegsToPass[i].second.getValueType()));
2734
2735 return CallOpc;
2736}
2737
Dan Gohman98ca4f22009-08-05 01:29:28 +00002738SDValue
2739PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002740 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002741 const SmallVectorImpl<ISD::InputArg> &Ins,
2742 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002743 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002744
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002745 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002746 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002747 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002748 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002749
2750 // Copy all of the result registers out of their specified physreg.
2751 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2752 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002753 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002754 assert(VA.isRegLoc() && "Can only return in registers!");
2755 Chain = DAG.getCopyFromReg(Chain, dl,
2756 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002758 InFlag = Chain.getValue(2);
2759 }
2760
Dan Gohman98ca4f22009-08-05 01:29:28 +00002761 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002762}
2763
Dan Gohman98ca4f22009-08-05 01:29:28 +00002764SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002765PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2766 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002767 SelectionDAG &DAG,
2768 SmallVector<std::pair<unsigned, SDValue>, 8>
2769 &RegsToPass,
2770 SDValue InFlag, SDValue Chain,
2771 SDValue &Callee,
2772 int SPDiff, unsigned NumBytes,
2773 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002774 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002775 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002776 SmallVector<SDValue, 8> Ops;
2777 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2778 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002779 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002780
2781 // When performing tail call optimization the callee pops its arguments off
2782 // the stack. Account for this here so these bytes can be pushed back on in
2783 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2784 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002785 (CallConv == CallingConv::Fast &&
2786 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002787
Roman Divackye46137f2012-03-06 16:41:49 +00002788 // Add a register mask operand representing the call-preserved registers.
2789 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2790 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2791 assert(Mask && "Missing call preserved mask for calling convention");
2792 Ops.push_back(DAG.getRegisterMask(Mask));
2793
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002794 if (InFlag.getNode())
2795 Ops.push_back(InFlag);
2796
2797 // Emit tail call.
2798 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002799 // If this is the first return lowered for this function, add the regs
2800 // to the liveout set for the function.
2801 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2802 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002803 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002804 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2806 for (unsigned i = 0; i != RVLocs.size(); ++i)
2807 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2808 }
2809
2810 assert(((Callee.getOpcode() == ISD::Register &&
2811 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2812 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2813 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2814 isa<ConstantSDNode>(Callee)) &&
2815 "Expecting an global address, external symbol, absolute value or register");
2816
Owen Anderson825b72b2009-08-11 20:47:22 +00002817 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002818 }
2819
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002820 // Add a NOP immediately after the branch instruction when using the 64-bit
2821 // SVR4 ABI. At link time, if caller and callee are in a different module and
2822 // thus have a different TOC, the call will be replaced with a call to a stub
2823 // function which saves the current TOC, loads the TOC of the callee and
2824 // branches to the callee. The NOP will be replaced with a load instruction
2825 // which restores the TOC of the caller from the TOC save slot of the current
2826 // stack frame. If caller and callee belong to the same module (and have the
2827 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002828
2829 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002830 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002831 if (CallOpc == PPCISD::BCTRL_SVR4) {
2832 // This is a call through a function pointer.
2833 // Restore the caller TOC from the save area into R2.
2834 // See PrepareCall() for more information about calls through function
2835 // pointers in the 64-bit SVR4 ABI.
2836 // We are using a target-specific load with r2 hard coded, because the
2837 // result of a target-independent load would never go directly into r2,
2838 // since r2 is a reserved register (which prevents the register allocator
2839 // from allocating it), resulting in an additional register being
2840 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002841 needsTOCRestore = true;
2842 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002843 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002844 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002845 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002846 }
2847
Hal Finkel5b00cea2012-03-31 14:45:15 +00002848 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2849 InFlag = Chain.getValue(1);
2850
2851 if (needsTOCRestore) {
2852 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2853 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2854 InFlag = Chain.getValue(1);
2855 }
2856
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002857 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2858 DAG.getIntPtrConstant(BytesCalleePops, true),
2859 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002860 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002861 InFlag = Chain.getValue(1);
2862
Dan Gohman98ca4f22009-08-05 01:29:28 +00002863 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2864 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002865}
2866
Dan Gohman98ca4f22009-08-05 01:29:28 +00002867SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002868PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002869 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002870 SelectionDAG &DAG = CLI.DAG;
2871 DebugLoc &dl = CLI.DL;
2872 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2873 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2874 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2875 SDValue Chain = CLI.Chain;
2876 SDValue Callee = CLI.Callee;
2877 bool &isTailCall = CLI.IsTailCall;
2878 CallingConv::ID CallConv = CLI.CallConv;
2879 bool isVarArg = CLI.IsVarArg;
2880
Evan Cheng0c439eb2010-01-27 00:07:07 +00002881 if (isTailCall)
2882 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2883 Ins, DAG);
2884
Chris Lattnerb9082582010-11-14 23:42:06 +00002885 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002886 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002887 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002888 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002889
2890 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2891 isTailCall, Outs, OutVals, Ins,
2892 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002893}
2894
2895SDValue
2896PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002897 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002898 bool isTailCall,
2899 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002900 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002901 const SmallVectorImpl<ISD::InputArg> &Ins,
2902 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002903 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002904 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002905 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002906
Dan Gohman98ca4f22009-08-05 01:29:28 +00002907 assert((CallConv == CallingConv::C ||
2908 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002909
Tilmann Schellerffd02002009-07-03 06:45:56 +00002910 unsigned PtrByteSize = 4;
2911
2912 MachineFunction &MF = DAG.getMachineFunction();
2913
2914 // Mark this function as potentially containing a function that contains a
2915 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2916 // and restoring the callers stack pointer in this functions epilog. This is
2917 // done because by tail calling the called function might overwrite the value
2918 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002919 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2920 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002921 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002922
Tilmann Schellerffd02002009-07-03 06:45:56 +00002923 // Count how many bytes are to be pushed on the stack, including the linkage
2924 // area, parameter list area and the part of the local variable space which
2925 // contains copies of aggregates which are passed by value.
2926
2927 // Assign locations to all of the outgoing arguments.
2928 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002929 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002930 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002931
2932 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002933 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002934
2935 if (isVarArg) {
2936 // Handle fixed and variable vector arguments differently.
2937 // Fixed vector arguments go into registers as long as registers are
2938 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002939 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002940
Tilmann Schellerffd02002009-07-03 06:45:56 +00002941 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002942 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002943 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002944 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002945
Dan Gohman98ca4f22009-08-05 01:29:28 +00002946 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002947 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2948 CCInfo);
2949 } else {
2950 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2951 ArgFlags, CCInfo);
2952 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002953
Tilmann Schellerffd02002009-07-03 06:45:56 +00002954 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002955#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002956 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002957 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002958#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002959 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002960 }
2961 }
2962 } else {
2963 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002964 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002965 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002966
Tilmann Schellerffd02002009-07-03 06:45:56 +00002967 // Assign locations to all of the outgoing aggregate by value arguments.
2968 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002969 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002970 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002971
2972 // Reserve stack space for the allocations in CCInfo.
2973 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2974
Dan Gohman98ca4f22009-08-05 01:29:28 +00002975 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002976
2977 // Size of the linkage area, parameter list area and the part of the local
2978 // space variable where copies of aggregates which are passed by value are
2979 // stored.
2980 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002981
Tilmann Schellerffd02002009-07-03 06:45:56 +00002982 // Calculate by how many bytes the stack has to be adjusted in case of tail
2983 // call optimization.
2984 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2985
2986 // Adjust the stack pointer for the new arguments...
2987 // These operations are automatically eliminated by the prolog/epilog pass
2988 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2989 SDValue CallSeqStart = Chain;
2990
2991 // Load the return address and frame pointer so it can be moved somewhere else
2992 // later.
2993 SDValue LROp, FPOp;
2994 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2995 dl);
2996
2997 // Set up a copy of the stack pointer for use loading and storing any
2998 // arguments that may not fit in the registers available for argument
2999 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003001
Tilmann Schellerffd02002009-07-03 06:45:56 +00003002 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3003 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3004 SmallVector<SDValue, 8> MemOpChains;
3005
Roman Divacky0aaa9192011-08-30 17:04:16 +00003006 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003007 // Walk the register/memloc assignments, inserting copies/loads.
3008 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3009 i != e;
3010 ++i) {
3011 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003012 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003013 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003014
Tilmann Schellerffd02002009-07-03 06:45:56 +00003015 if (Flags.isByVal()) {
3016 // Argument is an aggregate which is passed by value, thus we need to
3017 // create a copy of it in the local variable space of the current stack
3018 // frame (which is the stack frame of the caller) and pass the address of
3019 // this copy to the callee.
3020 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3021 CCValAssign &ByValVA = ByValArgLocs[j++];
3022 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003023
Tilmann Schellerffd02002009-07-03 06:45:56 +00003024 // Memory reserved in the local variable space of the callers stack frame.
3025 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003026
Tilmann Schellerffd02002009-07-03 06:45:56 +00003027 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3028 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003029
Tilmann Schellerffd02002009-07-03 06:45:56 +00003030 // Create a copy of the argument in the local area of the current
3031 // stack frame.
3032 SDValue MemcpyCall =
3033 CreateCopyOfByValArgument(Arg, PtrOff,
3034 CallSeqStart.getNode()->getOperand(0),
3035 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003036
Tilmann Schellerffd02002009-07-03 06:45:56 +00003037 // This must go outside the CALLSEQ_START..END.
3038 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3039 CallSeqStart.getNode()->getOperand(1));
3040 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3041 NewCallSeqStart.getNode());
3042 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003043
Tilmann Schellerffd02002009-07-03 06:45:56 +00003044 // Pass the address of the aggregate copy on the stack either in a
3045 // physical register or in the parameter list area of the current stack
3046 // frame to the callee.
3047 Arg = PtrOff;
3048 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003049
Tilmann Schellerffd02002009-07-03 06:45:56 +00003050 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003051 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003052 // Put argument in a physical register.
3053 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3054 } else {
3055 // Put argument in the parameter list area of the current stack frame.
3056 assert(VA.isMemLoc());
3057 unsigned LocMemOffset = VA.getLocMemOffset();
3058
3059 if (!isTailCall) {
3060 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3061 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3062
3063 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003064 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003065 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003066 } else {
3067 // Calculate and remember argument location.
3068 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3069 TailCallArguments);
3070 }
3071 }
3072 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003073
Tilmann Schellerffd02002009-07-03 06:45:56 +00003074 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003075 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003076 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003077
Roman Divacky0aaa9192011-08-30 17:04:16 +00003078 // Set CR6 to true if this is a vararg call with floating args passed in
3079 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003080 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003081 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3082 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003083 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3084 }
3085
Tilmann Schellerffd02002009-07-03 06:45:56 +00003086 // Build a sequence of copy-to-reg nodes chained together with token chain
3087 // and flag operands which copy the outgoing args into the appropriate regs.
3088 SDValue InFlag;
3089 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3090 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3091 RegsToPass[i].second, InFlag);
3092 InFlag = Chain.getValue(1);
3093 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003094
Chris Lattnerb9082582010-11-14 23:42:06 +00003095 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003096 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3097 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003098
Dan Gohman98ca4f22009-08-05 01:29:28 +00003099 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3100 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3101 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003102}
3103
Dan Gohman98ca4f22009-08-05 01:29:28 +00003104SDValue
3105PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003106 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003107 bool isTailCall,
3108 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003109 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003110 const SmallVectorImpl<ISD::InputArg> &Ins,
3111 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003112 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003113
3114 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003115
Owen Andersone50ed302009-08-10 22:56:29 +00003116 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003117 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003118 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003119
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003120 MachineFunction &MF = DAG.getMachineFunction();
3121
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003122 // Mark this function as potentially containing a function that contains a
3123 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3124 // and restoring the callers stack pointer in this functions epilog. This is
3125 // done because by tail calling the called function might overwrite the value
3126 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003127 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3128 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003129 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3130
3131 unsigned nAltivecParamsAtEnd = 0;
3132
Chris Lattnerabde4602006-05-16 22:56:08 +00003133 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003134 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003135 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003136 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003137 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003138 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003139 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003140
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003141 // Calculate by how many bytes the stack has to be adjusted in case of tail
3142 // call optimization.
3143 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003144
Dan Gohman98ca4f22009-08-05 01:29:28 +00003145 // To protect arguments on the stack from being clobbered in a tail call,
3146 // force all the loads to happen before doing any other lowering.
3147 if (isTailCall)
3148 Chain = DAG.getStackArgumentTokenFactor(Chain);
3149
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003150 // Adjust the stack pointer for the new arguments...
3151 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003152 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003153 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003154
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003155 // Load the return address and frame pointer so it can be move somewhere else
3156 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003157 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003158 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3159 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003160
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003161 // Set up a copy of the stack pointer for use loading and storing any
3162 // arguments that may not fit in the registers available for argument
3163 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003164 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003165 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003167 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003169
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003170 // Figure out which arguments are going to go in registers, and which in
3171 // memory. Also, if this is a vararg function, floating point operations
3172 // must be stored to our stack, and loaded into integer regs as well, if
3173 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003174 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003175 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003176
Craig Topperb78ca422012-03-11 07:16:55 +00003177 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003178 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3179 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3180 };
Craig Topperb78ca422012-03-11 07:16:55 +00003181 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003182 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3183 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3184 };
Craig Topperb78ca422012-03-11 07:16:55 +00003185 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003186
Craig Topperb78ca422012-03-11 07:16:55 +00003187 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003188 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3189 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3190 };
Owen Anderson718cb662007-09-07 04:06:50 +00003191 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003192 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003193 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003194
Craig Topperb78ca422012-03-11 07:16:55 +00003195 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003196
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003197 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003198 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3199
Dan Gohman475871a2008-07-27 21:46:04 +00003200 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003201 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003202 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003203 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003204
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003205 // PtrOff will be used to store the current argument to the stack if a
3206 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003207 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003208
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003209 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003210
Dale Johannesen39355f92009-02-04 02:34:38 +00003211 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003212
3213 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003214 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003215 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3216 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003218 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003219
Dale Johannesen8419dd62008-03-07 20:27:40 +00003220 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003221 if (Flags.isByVal()) {
3222 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003223 if (Size==1 || Size==2) {
3224 // Very small objects are passed right-justified.
3225 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003227 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003228 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003229 MachinePointerInfo(), VT,
3230 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003231 MemOpChains.push_back(Load.getValue(1));
3232 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003233
3234 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003235 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003236 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003237 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003238 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003239 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003240 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003241 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003242 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003243 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003244 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3245 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003246 Chain = CallSeqStart = NewCallSeqStart;
3247 ArgOffset += PtrByteSize;
3248 }
3249 continue;
3250 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003251 // Copy entire object into memory. There are cases where gcc-generated
3252 // code assumes it is there, even if it could be put entirely into
3253 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003254 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003255 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003256 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003257 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003258 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003259 CallSeqStart.getNode()->getOperand(1));
3260 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003261 Chain = CallSeqStart = NewCallSeqStart;
3262 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003263 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003264 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003265 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003266 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003267 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3268 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003269 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003270 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003271 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003272 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003273 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003274 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003275 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003276 }
3277 }
3278 continue;
3279 }
3280
Owen Anderson825b72b2009-08-11 20:47:22 +00003281 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003282 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 case MVT::i32:
3284 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003285 if (GPR_idx != NumGPRs) {
3286 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003287 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003288 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3289 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003290 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003291 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003292 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003293 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 case MVT::f32:
3295 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003296 if (FPR_idx != NumFPRs) {
3297 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3298
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003299 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003300 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3301 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003302 MemOpChains.push_back(Store);
3303
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003304 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003305 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003306 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003307 MachinePointerInfo(), false, false,
3308 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003309 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003310 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003311 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003313 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003314 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003315 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3316 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003317 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003318 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003319 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003320 }
3321 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003322 // If we have any FPRs remaining, we may also have GPRs remaining.
3323 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3324 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003325 if (GPR_idx != NumGPRs)
3326 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003327 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003328 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3329 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003330 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003331 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003332 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3333 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003334 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003335 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003336 if (isPPC64)
3337 ArgOffset += 8;
3338 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003340 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 case MVT::v4f32:
3342 case MVT::v4i32:
3343 case MVT::v8i16:
3344 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003345 if (isVarArg) {
3346 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003347 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003348 // V registers; in fact gcc does this only for arguments that are
3349 // prototyped, not for those that match the ... We do it for all
3350 // arguments, seems to work.
3351 while (ArgOffset % 16 !=0) {
3352 ArgOffset += PtrByteSize;
3353 if (GPR_idx != NumGPRs)
3354 GPR_idx++;
3355 }
3356 // We could elide this store in the case where the object fits
3357 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003358 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003359 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003360 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3361 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003362 MemOpChains.push_back(Store);
3363 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003364 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003365 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003366 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003367 MemOpChains.push_back(Load.getValue(1));
3368 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3369 }
3370 ArgOffset += 16;
3371 for (unsigned i=0; i<16; i+=PtrByteSize) {
3372 if (GPR_idx == NumGPRs)
3373 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003374 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003375 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003376 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003377 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003378 MemOpChains.push_back(Load.getValue(1));
3379 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3380 }
3381 break;
3382 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003383
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003384 // Non-varargs Altivec params generally go in registers, but have
3385 // stack space allocated at the end.
3386 if (VR_idx != NumVRs) {
3387 // Doesn't have GPR space allocated.
3388 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3389 } else if (nAltivecParamsAtEnd==0) {
3390 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003391 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3392 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003393 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003394 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003395 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003396 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003397 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003398 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003399 // If all Altivec parameters fit in registers, as they usually do,
3400 // they get stack space following the non-Altivec parameters. We
3401 // don't track this here because nobody below needs it.
3402 // If there are more Altivec parameters than fit in registers emit
3403 // the stores here.
3404 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3405 unsigned j = 0;
3406 // Offset is aligned; skip 1st 12 params which go in V registers.
3407 ArgOffset = ((ArgOffset+15)/16)*16;
3408 ArgOffset += 12*16;
3409 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003410 SDValue Arg = OutVals[i];
3411 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3413 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003414 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003415 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003416 // We are emitting Altivec params in order.
3417 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3418 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003419 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003420 ArgOffset += 16;
3421 }
3422 }
3423 }
3424 }
3425
Chris Lattner9a2a4972006-05-17 06:01:33 +00003426 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003428 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003429
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003430 // Check if this is an indirect call (MTCTR/BCTRL).
3431 // See PrepareCall() for more information about calls through function
3432 // pointers in the 64-bit SVR4 ABI.
3433 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3434 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3435 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3436 !isBLACompatibleAddress(Callee, DAG)) {
3437 // Load r2 into a virtual register and store it to the TOC save area.
3438 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3439 // TOC save area offset.
3440 SDValue PtrOff = DAG.getIntPtrConstant(40);
3441 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003442 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003443 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003444 }
3445
Dale Johannesenf7b73042010-03-09 20:15:42 +00003446 // On Darwin, R12 must contain the address of an indirect callee. This does
3447 // not mean the MTCTR instruction must use R12; it's easier to model this as
3448 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003449 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003450 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3451 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3452 !isBLACompatibleAddress(Callee, DAG))
3453 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3454 PPC::R12), Callee));
3455
Chris Lattner9a2a4972006-05-17 06:01:33 +00003456 // Build a sequence of copy-to-reg nodes chained together with token chain
3457 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003458 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003459 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003460 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003461 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003462 InFlag = Chain.getValue(1);
3463 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003464
Chris Lattnerb9082582010-11-14 23:42:06 +00003465 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003466 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3467 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003468
Dan Gohman98ca4f22009-08-05 01:29:28 +00003469 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3470 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3471 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003472}
3473
Hal Finkeld712f932011-10-14 19:51:36 +00003474bool
3475PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3476 MachineFunction &MF, bool isVarArg,
3477 const SmallVectorImpl<ISD::OutputArg> &Outs,
3478 LLVMContext &Context) const {
3479 SmallVector<CCValAssign, 16> RVLocs;
3480 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3481 RVLocs, Context);
3482 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3483}
3484
Dan Gohman98ca4f22009-08-05 01:29:28 +00003485SDValue
3486PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003487 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003488 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003489 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003490 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003491
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003492 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003493 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003494 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003495 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003496
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003497 // If this is the first return lowered for this function, add the regs to the
3498 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003499 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003500 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003501 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003502 }
3503
Dan Gohman475871a2008-07-27 21:46:04 +00003504 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003505
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003506 // Copy the result values into the output registers.
3507 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3508 CCValAssign &VA = RVLocs[i];
3509 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003510 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003511 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003512 Flag = Chain.getValue(1);
3513 }
3514
Gabor Greifba36cb52008-08-28 21:40:38 +00003515 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003517 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003519}
3520
Dan Gohman475871a2008-07-27 21:46:04 +00003521SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003522 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003523 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003524 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003525
Jim Laskeyefc7e522006-12-04 22:04:42 +00003526 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003527 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003528
3529 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003530 bool isPPC64 = Subtarget.isPPC64();
3531 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003532 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003533
3534 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003535 SDValue Chain = Op.getOperand(0);
3536 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003537
Jim Laskeyefc7e522006-12-04 22:04:42 +00003538 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003539 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3540 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003541 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003542
Jim Laskeyefc7e522006-12-04 22:04:42 +00003543 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003544 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003545
Jim Laskeyefc7e522006-12-04 22:04:42 +00003546 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003547 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003548 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003549}
3550
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003551
3552
Dan Gohman475871a2008-07-27 21:46:04 +00003553SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003554PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003555 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003556 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003557 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003558 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003559
3560 // Get current frame pointer save index. The users of this index will be
3561 // primarily DYNALLOC instructions.
3562 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3563 int RASI = FI->getReturnAddrSaveIndex();
3564
3565 // If the frame pointer save index hasn't been defined yet.
3566 if (!RASI) {
3567 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003568 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003569 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003570 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003571 // Save the result.
3572 FI->setReturnAddrSaveIndex(RASI);
3573 }
3574 return DAG.getFrameIndex(RASI, PtrVT);
3575}
3576
Dan Gohman475871a2008-07-27 21:46:04 +00003577SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003578PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3579 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003580 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003581 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003582 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003583
3584 // Get current frame pointer save index. The users of this index will be
3585 // primarily DYNALLOC instructions.
3586 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3587 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003588
Jim Laskey2f616bf2006-11-16 22:43:37 +00003589 // If the frame pointer save index hasn't been defined yet.
3590 if (!FPSI) {
3591 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003592 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003593 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003594
Jim Laskey2f616bf2006-11-16 22:43:37 +00003595 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003596 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003597 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003598 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003599 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003600 return DAG.getFrameIndex(FPSI, PtrVT);
3601}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003602
Dan Gohman475871a2008-07-27 21:46:04 +00003603SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003604 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003605 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003606 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003607 SDValue Chain = Op.getOperand(0);
3608 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003609 DebugLoc dl = Op.getDebugLoc();
3610
Jim Laskey2f616bf2006-11-16 22:43:37 +00003611 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003612 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003613 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003614 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003615 DAG.getConstant(0, PtrVT), Size);
3616 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003617 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003618 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003619 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003620 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003621 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003622}
3623
Chris Lattner1a635d62006-04-14 06:01:58 +00003624/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3625/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003626SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003627 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003628 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3629 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003630 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003631
Chris Lattner1a635d62006-04-14 06:01:58 +00003632 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003633
Chris Lattner1a635d62006-04-14 06:01:58 +00003634 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003635 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003636
Owen Andersone50ed302009-08-10 22:56:29 +00003637 EVT ResVT = Op.getValueType();
3638 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003639 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3640 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003641 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003642
Chris Lattner1a635d62006-04-14 06:01:58 +00003643 // If the RHS of the comparison is a 0.0, we don't need to do the
3644 // subtraction at all.
3645 if (isFloatingPointZero(RHS))
3646 switch (CC) {
3647 default: break; // SETUO etc aren't handled by fsel.
3648 case ISD::SETULT:
3649 case ISD::SETLT:
3650 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003651 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003652 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3654 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003655 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003656 case ISD::SETUGT:
3657 case ISD::SETGT:
3658 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003659 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003660 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3662 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003663 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003665 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003666
Dan Gohman475871a2008-07-27 21:46:04 +00003667 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003668 switch (CC) {
3669 default: break; // SETUO etc aren't handled by fsel.
3670 case ISD::SETULT:
3671 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003672 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3674 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003675 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003676 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003677 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003678 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3680 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003681 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003682 case ISD::SETUGT:
3683 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003684 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3686 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003687 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003688 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003689 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003690 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3692 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003693 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003694 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003695 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003696}
3697
Chris Lattner1f873002007-11-28 18:44:47 +00003698// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003699SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003700 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003701 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003702 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 if (Src.getValueType() == MVT::f32)
3704 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003705
Dan Gohman475871a2008-07-27 21:46:04 +00003706 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003708 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003710 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003711 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003713 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 case MVT::i64:
3715 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003716 break;
3717 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003718
Chris Lattner1a635d62006-04-14 06:01:58 +00003719 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003721
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003722 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003723 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3724 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003725
3726 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3727 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003729 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003730 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003731 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003732 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003733}
3734
Dan Gohmand858e902010-04-17 15:26:15 +00003735SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3736 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003737 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003738 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003740 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003741
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003743 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3745 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003746 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003748 return FP;
3749 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003750
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003752 "Unhandled SINT_TO_FP type in custom expander!");
3753 // Since we only generate this in 64-bit mode, we can take advantage of
3754 // 64-bit registers. In particular, sign extend the input value into the
3755 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3756 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003757 MachineFunction &MF = DAG.getMachineFunction();
3758 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003759 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003760 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003761 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003762
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003764 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003765
Chris Lattner1a635d62006-04-14 06:01:58 +00003766 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003767 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003768 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003769 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003770 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3771 SDValue Store =
3772 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3773 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003774 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003775 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003776 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003777
Chris Lattner1a635d62006-04-14 06:01:58 +00003778 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3780 if (Op.getValueType() == MVT::f32)
3781 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003782 return FP;
3783}
3784
Dan Gohmand858e902010-04-17 15:26:15 +00003785SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3786 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003787 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003788 /*
3789 The rounding mode is in bits 30:31 of FPSR, and has the following
3790 settings:
3791 00 Round to nearest
3792 01 Round to 0
3793 10 Round to +inf
3794 11 Round to -inf
3795
3796 FLT_ROUNDS, on the other hand, expects the following:
3797 -1 Undefined
3798 0 Round to 0
3799 1 Round to nearest
3800 2 Round to +inf
3801 3 Round to -inf
3802
3803 To perform the conversion, we do:
3804 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3805 */
3806
3807 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003808 EVT VT = Op.getValueType();
3809 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3810 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003811 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003812
3813 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003815 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003816 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003817
3818 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003819 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003820 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003821 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003822 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003823
3824 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003825 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003826 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003827 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003828 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003829
3830 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003831 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 DAG.getNode(ISD::AND, dl, MVT::i32,
3833 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003834 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 DAG.getNode(ISD::SRL, dl, MVT::i32,
3836 DAG.getNode(ISD::AND, dl, MVT::i32,
3837 DAG.getNode(ISD::XOR, dl, MVT::i32,
3838 CWD, DAG.getConstant(3, MVT::i32)),
3839 DAG.getConstant(3, MVT::i32)),
3840 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003841
Dan Gohman475871a2008-07-27 21:46:04 +00003842 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003844
Duncan Sands83ec4b62008-06-06 12:08:01 +00003845 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003846 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003847}
3848
Dan Gohmand858e902010-04-17 15:26:15 +00003849SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003850 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003851 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003852 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003853 assert(Op.getNumOperands() == 3 &&
3854 VT == Op.getOperand(1).getValueType() &&
3855 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003856
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003857 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003858 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003859 SDValue Lo = Op.getOperand(0);
3860 SDValue Hi = Op.getOperand(1);
3861 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003862 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003863
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003864 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003865 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003866 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3867 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3868 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3869 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003870 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003871 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3872 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3873 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003874 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003875 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003876}
3877
Dan Gohmand858e902010-04-17 15:26:15 +00003878SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003879 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003880 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003881 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003882 assert(Op.getNumOperands() == 3 &&
3883 VT == Op.getOperand(1).getValueType() &&
3884 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003885
Dan Gohman9ed06db2008-03-07 20:36:53 +00003886 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003887 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003888 SDValue Lo = Op.getOperand(0);
3889 SDValue Hi = Op.getOperand(1);
3890 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003891 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003892
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003893 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003894 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003895 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3896 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3897 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3898 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003899 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003900 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3901 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3902 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003903 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003904 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003905}
3906
Dan Gohmand858e902010-04-17 15:26:15 +00003907SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003908 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003909 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003910 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003911 assert(Op.getNumOperands() == 3 &&
3912 VT == Op.getOperand(1).getValueType() &&
3913 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003914
Dan Gohman9ed06db2008-03-07 20:36:53 +00003915 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003916 SDValue Lo = Op.getOperand(0);
3917 SDValue Hi = Op.getOperand(1);
3918 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003919 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003920
Dale Johannesenf5d97892009-02-04 01:48:28 +00003921 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003922 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003923 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3924 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3925 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3926 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003927 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003928 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3929 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3930 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003931 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003932 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003933 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003934}
3935
3936//===----------------------------------------------------------------------===//
3937// Vector related lowering.
3938//
3939
Chris Lattner4a998b92006-04-17 06:00:21 +00003940/// BuildSplatI - Build a canonical splati of Val with an element size of
3941/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003942static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003943 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003944 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003945
Owen Andersone50ed302009-08-10 22:56:29 +00003946 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003948 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003949
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003951
Chris Lattner70fa4932006-12-01 01:45:39 +00003952 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3953 if (Val == -1)
3954 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003955
Owen Andersone50ed302009-08-10 22:56:29 +00003956 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003957
Chris Lattner4a998b92006-04-17 06:00:21 +00003958 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003960 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003961 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003962 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3963 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003964 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003965}
3966
Chris Lattnere7c768e2006-04-18 03:24:30 +00003967/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003968/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003969static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003970 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 EVT DestVT = MVT::Other) {
3972 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003973 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003975}
3976
Chris Lattnere7c768e2006-04-18 03:24:30 +00003977/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3978/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003979static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003980 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 DebugLoc dl, EVT DestVT = MVT::Other) {
3982 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003983 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003984 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003985}
3986
3987
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003988/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3989/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003990static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003991 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003992 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003993 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3994 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003995
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003997 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004000 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004001}
4002
Chris Lattnerf1b47082006-04-14 05:19:18 +00004003// If this is a case we can't handle, return null and let the default
4004// expansion code take care of it. If we CAN select this case, and if it
4005// selects to a single instruction, return Op. Otherwise, if we can codegen
4006// this case more efficiently than a constant pool load, lower it to the
4007// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004008SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4009 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004010 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004011 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4012 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004013
Bob Wilson24e338e2009-03-02 23:24:16 +00004014 // Check if this is a splat of a constant value.
4015 APInt APSplatBits, APSplatUndef;
4016 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004017 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004018 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004019 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004020 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004021
Bob Wilsonf2950b02009-03-03 19:26:27 +00004022 unsigned SplatBits = APSplatBits.getZExtValue();
4023 unsigned SplatUndef = APSplatUndef.getZExtValue();
4024 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004025
Bob Wilsonf2950b02009-03-03 19:26:27 +00004026 // First, handle single instruction cases.
4027
4028 // All zeros?
4029 if (SplatBits == 0) {
4030 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4032 SDValue Z = DAG.getConstant(0, MVT::i32);
4033 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004034 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004035 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004036 return Op;
4037 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004038
Bob Wilsonf2950b02009-03-03 19:26:27 +00004039 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4040 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4041 (32-SplatBitSize));
4042 if (SextVal >= -16 && SextVal <= 15)
4043 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004044
4045
Bob Wilsonf2950b02009-03-03 19:26:27 +00004046 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004047
Bob Wilsonf2950b02009-03-03 19:26:27 +00004048 // If this value is in the range [-32,30] and is even, use:
4049 // tmp = VSPLTI[bhw], result = add tmp, tmp
4050 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004051 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004052 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004053 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004054 }
4055
4056 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4057 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4058 // for fneg/fabs.
4059 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4060 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004062
4063 // Make the VSLW intrinsic, computing 0x8000_0000.
4064 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4065 OnesV, DAG, dl);
4066
4067 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004069 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004070 }
4071
4072 // Check to see if this is a wide variety of vsplti*, binop self cases.
4073 static const signed char SplatCsts[] = {
4074 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4075 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4076 };
4077
4078 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4079 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4080 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4081 int i = SplatCsts[idx];
4082
4083 // Figure out what shift amount will be used by altivec if shifted by i in
4084 // this splat size.
4085 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4086
4087 // vsplti + shl self.
4088 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004090 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4091 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4092 Intrinsic::ppc_altivec_vslw
4093 };
4094 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004095 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004096 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004097
Bob Wilsonf2950b02009-03-03 19:26:27 +00004098 // vsplti + srl self.
4099 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004101 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4102 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4103 Intrinsic::ppc_altivec_vsrw
4104 };
4105 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004106 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004107 }
4108
Bob Wilsonf2950b02009-03-03 19:26:27 +00004109 // vsplti + sra self.
4110 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004112 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4113 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4114 Intrinsic::ppc_altivec_vsraw
4115 };
4116 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004117 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004119
Bob Wilsonf2950b02009-03-03 19:26:27 +00004120 // vsplti + rol self.
4121 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4122 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004124 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4125 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4126 Intrinsic::ppc_altivec_vrlw
4127 };
4128 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004129 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004131
Bob Wilsonf2950b02009-03-03 19:26:27 +00004132 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004133 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004135 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004136 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004137 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004138 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004140 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004141 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004142 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004143 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004145 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4146 }
4147 }
4148
4149 // Three instruction sequences.
4150
4151 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4152 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4154 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004155 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004156 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004157 }
4158 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4159 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4161 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004162 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004163 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004164 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004165
Dan Gohman475871a2008-07-27 21:46:04 +00004166 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004167}
4168
Chris Lattner59138102006-04-17 05:28:54 +00004169/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4170/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004171static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004172 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004173 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004174 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004175 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004176 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004177
Chris Lattner59138102006-04-17 05:28:54 +00004178 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004179 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004180 OP_VMRGHW,
4181 OP_VMRGLW,
4182 OP_VSPLTISW0,
4183 OP_VSPLTISW1,
4184 OP_VSPLTISW2,
4185 OP_VSPLTISW3,
4186 OP_VSLDOI4,
4187 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004188 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004189 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004190
Chris Lattner59138102006-04-17 05:28:54 +00004191 if (OpNum == OP_COPY) {
4192 if (LHSID == (1*9+2)*9+3) return LHS;
4193 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4194 return RHS;
4195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004196
Dan Gohman475871a2008-07-27 21:46:04 +00004197 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004198 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4199 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004200
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004202 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004203 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004204 case OP_VMRGHW:
4205 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4206 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4207 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4208 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4209 break;
4210 case OP_VMRGLW:
4211 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4212 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4213 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4214 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4215 break;
4216 case OP_VSPLTISW0:
4217 for (unsigned i = 0; i != 16; ++i)
4218 ShufIdxs[i] = (i&3)+0;
4219 break;
4220 case OP_VSPLTISW1:
4221 for (unsigned i = 0; i != 16; ++i)
4222 ShufIdxs[i] = (i&3)+4;
4223 break;
4224 case OP_VSPLTISW2:
4225 for (unsigned i = 0; i != 16; ++i)
4226 ShufIdxs[i] = (i&3)+8;
4227 break;
4228 case OP_VSPLTISW3:
4229 for (unsigned i = 0; i != 16; ++i)
4230 ShufIdxs[i] = (i&3)+12;
4231 break;
4232 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004233 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004234 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004235 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004236 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004237 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004238 }
Owen Andersone50ed302009-08-10 22:56:29 +00004239 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004240 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4241 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004243 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004244}
4245
Chris Lattnerf1b47082006-04-14 05:19:18 +00004246/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4247/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4248/// return the code it can be lowered into. Worst case, it can always be
4249/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004250SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004251 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004252 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004253 SDValue V1 = Op.getOperand(0);
4254 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004255 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004256 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004257
Chris Lattnerf1b47082006-04-14 05:19:18 +00004258 // Cases that are handled by instructions that take permute immediates
4259 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4260 // selected by the instruction selector.
4261 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4263 PPC::isSplatShuffleMask(SVOp, 2) ||
4264 PPC::isSplatShuffleMask(SVOp, 4) ||
4265 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4266 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4267 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4268 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4269 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4270 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4271 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4272 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4273 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004274 return Op;
4275 }
4276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004277
Chris Lattnerf1b47082006-04-14 05:19:18 +00004278 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4279 // and produce a fixed permutation. If any of these match, do not lower to
4280 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4282 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4283 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4284 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4285 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4286 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4287 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4288 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4289 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004290 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004291
Chris Lattner59138102006-04-17 05:28:54 +00004292 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4293 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004294 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004295
Chris Lattner59138102006-04-17 05:28:54 +00004296 unsigned PFIndexes[4];
4297 bool isFourElementShuffle = true;
4298 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4299 unsigned EltNo = 8; // Start out undef.
4300 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004301 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004302 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004303
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004305 if ((ByteSource & 3) != j) {
4306 isFourElementShuffle = false;
4307 break;
4308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004309
Chris Lattner59138102006-04-17 05:28:54 +00004310 if (EltNo == 8) {
4311 EltNo = ByteSource/4;
4312 } else if (EltNo != ByteSource/4) {
4313 isFourElementShuffle = false;
4314 break;
4315 }
4316 }
4317 PFIndexes[i] = EltNo;
4318 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004319
4320 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004321 // perfect shuffle vector to determine if it is cost effective to do this as
4322 // discrete instructions, or whether we should use a vperm.
4323 if (isFourElementShuffle) {
4324 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004325 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004326 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004327
Chris Lattner59138102006-04-17 05:28:54 +00004328 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4329 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004330
Chris Lattner59138102006-04-17 05:28:54 +00004331 // Determining when to avoid vperm is tricky. Many things affect the cost
4332 // of vperm, particularly how many times the perm mask needs to be computed.
4333 // For example, if the perm mask can be hoisted out of a loop or is already
4334 // used (perhaps because there are multiple permutes with the same shuffle
4335 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4336 // the loop requires an extra register.
4337 //
4338 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004339 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004340 // available, if this block is within a loop, we should avoid using vperm
4341 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004342 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004343 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004345
Chris Lattnerf1b47082006-04-14 05:19:18 +00004346 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4347 // vector that will get spilled to the constant pool.
4348 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004349
Chris Lattnerf1b47082006-04-14 05:19:18 +00004350 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4351 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004352 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004353 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004354
Dan Gohman475871a2008-07-27 21:46:04 +00004355 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004356 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4357 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004358
Chris Lattnerf1b47082006-04-14 05:19:18 +00004359 for (unsigned j = 0; j != BytesPerElement; ++j)
4360 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004361 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004362 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004363
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004365 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004366 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004367}
4368
Chris Lattner90564f22006-04-18 17:59:36 +00004369/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4370/// altivec comparison. If it is, return true and fill in Opc/isDot with
4371/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004372static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004373 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004374 unsigned IntrinsicID =
4375 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004376 CompareOpc = -1;
4377 isDot = false;
4378 switch (IntrinsicID) {
4379 default: return false;
4380 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004381 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4382 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4383 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4384 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4385 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4386 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4387 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4388 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4389 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4390 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4391 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4392 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4393 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004394
Chris Lattner1a635d62006-04-14 06:01:58 +00004395 // Normal Comparisons.
4396 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4397 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4398 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4399 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4400 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4401 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4402 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4403 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4404 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4405 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4406 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4407 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4408 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4409 }
Chris Lattner90564f22006-04-18 17:59:36 +00004410 return true;
4411}
4412
4413/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4414/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004415SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004416 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004417 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4418 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004419 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004420 int CompareOpc;
4421 bool isDot;
4422 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004423 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004424
Chris Lattner90564f22006-04-18 17:59:36 +00004425 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004426 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004427 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004428 Op.getOperand(1), Op.getOperand(2),
4429 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004430 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004431 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004432
Chris Lattner1a635d62006-04-14 06:01:58 +00004433 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004434 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004435 Op.getOperand(2), // LHS
4436 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004438 };
Owen Andersone50ed302009-08-10 22:56:29 +00004439 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004440 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004441 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004442 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004443
Chris Lattner1a635d62006-04-14 06:01:58 +00004444 // Now that we have the comparison, emit a copy from the CR to a GPR.
4445 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4447 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004448 CompNode.getValue(1));
4449
Chris Lattner1a635d62006-04-14 06:01:58 +00004450 // Unpack the result based on how the target uses it.
4451 unsigned BitNo; // Bit # of CR6.
4452 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004453 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004454 default: // Can't happen, don't crash on invalid number though.
4455 case 0: // Return the value of the EQ bit of CR6.
4456 BitNo = 0; InvertBit = false;
4457 break;
4458 case 1: // Return the inverted value of the EQ bit of CR6.
4459 BitNo = 0; InvertBit = true;
4460 break;
4461 case 2: // Return the value of the LT bit of CR6.
4462 BitNo = 2; InvertBit = false;
4463 break;
4464 case 3: // Return the inverted value of the LT bit of CR6.
4465 BitNo = 2; InvertBit = true;
4466 break;
4467 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004468
Chris Lattner1a635d62006-04-14 06:01:58 +00004469 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4471 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004472 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4474 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004475
Chris Lattner1a635d62006-04-14 06:01:58 +00004476 // If we are supposed to, toggle the bit.
4477 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4479 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004480 return Flags;
4481}
4482
Scott Michelfdc40a02009-02-17 22:15:04 +00004483SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004484 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004485 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004486 // Create a stack slot that is 16-byte aligned.
4487 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004488 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004489 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004490 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004491
Chris Lattner1a635d62006-04-14 06:01:58 +00004492 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004493 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004494 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004495 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004496 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004497 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004498 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004499}
4500
Dan Gohmand858e902010-04-17 15:26:15 +00004501SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004502 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004503 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004504 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004505
Owen Anderson825b72b2009-08-11 20:47:22 +00004506 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4507 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004508
Dan Gohman475871a2008-07-27 21:46:04 +00004509 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004510 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004511
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004512 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004513 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4514 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4515 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004516
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004517 // Low parts multiplied together, generating 32-bit results (we ignore the
4518 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004519 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004520 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004521
Dan Gohman475871a2008-07-27 21:46:04 +00004522 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004523 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004524 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004525 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004526 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004527 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4528 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004529 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004530
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004532
Chris Lattnercea2aa72006-04-18 04:28:57 +00004533 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004534 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004536 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004537
Chris Lattner19a81522006-04-18 03:57:35 +00004538 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004539 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004540 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004541 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004542
Chris Lattner19a81522006-04-18 03:57:35 +00004543 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004544 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004545 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004546 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004547
Chris Lattner19a81522006-04-18 03:57:35 +00004548 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004549 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004550 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 Ops[i*2 ] = 2*i+1;
4552 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004553 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004554 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004555 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004556 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004557 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004558}
4559
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004560/// LowerOperation - Provide custom lowering hooks for some operations.
4561///
Dan Gohmand858e902010-04-17 15:26:15 +00004562SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004563 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004564 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004565 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004566 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004567 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004568 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004569 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004570 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004571 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4572 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004573 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004574 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004575
4576 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004577 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004578
Jim Laskeyefc7e522006-12-04 22:04:42 +00004579 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004580 case ISD::DYNAMIC_STACKALLOC:
4581 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004582
Chris Lattner1a635d62006-04-14 06:01:58 +00004583 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004584 case ISD::FP_TO_UINT:
4585 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004586 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004587 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004588 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004589
Chris Lattner1a635d62006-04-14 06:01:58 +00004590 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004591 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4592 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4593 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004594
Chris Lattner1a635d62006-04-14 06:01:58 +00004595 // Vector-related lowering.
4596 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4597 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4598 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4599 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004600 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004601
Chris Lattner3fc027d2007-12-08 06:59:59 +00004602 // Frame & Return address.
4603 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004604 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004605 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004606}
4607
Duncan Sands1607f052008-12-01 11:39:25 +00004608void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4609 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004610 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004611 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004612 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004613 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004614 default:
Craig Topperbc219812012-02-07 02:50:20 +00004615 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004616 case ISD::VAARG: {
4617 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4618 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4619 return;
4620
4621 EVT VT = N->getValueType(0);
4622
4623 if (VT == MVT::i64) {
4624 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4625
4626 Results.push_back(NewNode);
4627 Results.push_back(NewNode.getValue(1));
4628 }
4629 return;
4630 }
Duncan Sands1607f052008-12-01 11:39:25 +00004631 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004632 assert(N->getValueType(0) == MVT::ppcf128);
4633 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004634 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004635 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004636 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004637 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004639 DAG.getIntPtrConstant(1));
4640
4641 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4642 // of the long double, and puts FPSCR back the way it was. We do not
4643 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004644 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004645 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4646
Owen Anderson825b72b2009-08-11 20:47:22 +00004647 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004648 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004649 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004650 MFFSreg = Result.getValue(0);
4651 InFlag = Result.getValue(1);
4652
4653 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004654 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004656 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004657 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004658 InFlag = Result.getValue(0);
4659
4660 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004661 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004663 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004664 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004665 InFlag = Result.getValue(0);
4666
4667 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004669 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004670 Ops[0] = Lo;
4671 Ops[1] = Hi;
4672 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004673 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004674 FPreg = Result.getValue(0);
4675 InFlag = Result.getValue(1);
4676
4677 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 NodeTys.push_back(MVT::f64);
4679 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004680 Ops[1] = MFFSreg;
4681 Ops[2] = FPreg;
4682 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004683 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004684 FPreg = Result.getValue(0);
4685
4686 // We know the low half is about to be thrown away, so just use something
4687 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004689 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004690 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004691 }
Duncan Sands1607f052008-12-01 11:39:25 +00004692 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004693 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004694 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004695 }
4696}
4697
4698
Chris Lattner1a635d62006-04-14 06:01:58 +00004699//===----------------------------------------------------------------------===//
4700// Other Lowering Code
4701//===----------------------------------------------------------------------===//
4702
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004703MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004704PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004705 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004706 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004707 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4708
4709 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4710 MachineFunction *F = BB->getParent();
4711 MachineFunction::iterator It = BB;
4712 ++It;
4713
4714 unsigned dest = MI->getOperand(0).getReg();
4715 unsigned ptrA = MI->getOperand(1).getReg();
4716 unsigned ptrB = MI->getOperand(2).getReg();
4717 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004718 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004719
4720 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4721 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4722 F->insert(It, loopMBB);
4723 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004724 exitMBB->splice(exitMBB->begin(), BB,
4725 llvm::next(MachineBasicBlock::iterator(MI)),
4726 BB->end());
4727 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004728
4729 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004730 unsigned TmpReg = (!BinOpcode) ? incr :
4731 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004732 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4733 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004734
4735 // thisMBB:
4736 // ...
4737 // fallthrough --> loopMBB
4738 BB->addSuccessor(loopMBB);
4739
4740 // loopMBB:
4741 // l[wd]arx dest, ptr
4742 // add r0, dest, incr
4743 // st[wd]cx. r0, ptr
4744 // bne- loopMBB
4745 // fallthrough --> exitMBB
4746 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004747 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004748 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004749 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004750 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4751 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004752 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004753 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004754 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004755 BB->addSuccessor(loopMBB);
4756 BB->addSuccessor(exitMBB);
4757
4758 // exitMBB:
4759 // ...
4760 BB = exitMBB;
4761 return BB;
4762}
4763
4764MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004765PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004766 MachineBasicBlock *BB,
4767 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004768 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004769 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004770 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4771 // In 64 bit mode we have to use 64 bits for addresses, even though the
4772 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4773 // registers without caring whether they're 32 or 64, but here we're
4774 // doing actual arithmetic on the addresses.
4775 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004776 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004777
4778 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4779 MachineFunction *F = BB->getParent();
4780 MachineFunction::iterator It = BB;
4781 ++It;
4782
4783 unsigned dest = MI->getOperand(0).getReg();
4784 unsigned ptrA = MI->getOperand(1).getReg();
4785 unsigned ptrB = MI->getOperand(2).getReg();
4786 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004787 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004788
4789 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4790 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4791 F->insert(It, loopMBB);
4792 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004793 exitMBB->splice(exitMBB->begin(), BB,
4794 llvm::next(MachineBasicBlock::iterator(MI)),
4795 BB->end());
4796 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004797
4798 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004799 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004800 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4801 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004802 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4803 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4804 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4805 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4806 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4807 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4808 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4809 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4810 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4811 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004812 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004813 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004814 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004815
4816 // thisMBB:
4817 // ...
4818 // fallthrough --> loopMBB
4819 BB->addSuccessor(loopMBB);
4820
4821 // The 4-byte load must be aligned, while a char or short may be
4822 // anywhere in the word. Hence all this nasty bookkeeping code.
4823 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4824 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004825 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004826 // rlwinm ptr, ptr1, 0, 0, 29
4827 // slw incr2, incr, shift
4828 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4829 // slw mask, mask2, shift
4830 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004831 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004832 // add tmp, tmpDest, incr2
4833 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004834 // and tmp3, tmp, mask
4835 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004836 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004837 // bne- loopMBB
4838 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004839 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004840 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004841 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004842 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004843 .addReg(ptrA).addReg(ptrB);
4844 } else {
4845 Ptr1Reg = ptrB;
4846 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004847 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004848 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004849 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004850 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4851 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004852 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004853 .addReg(Ptr1Reg).addImm(0).addImm(61);
4854 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004855 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004856 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004857 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004858 .addReg(incr).addReg(ShiftReg);
4859 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004860 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004861 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004862 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4863 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004864 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004865 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004866 .addReg(Mask2Reg).addReg(ShiftReg);
4867
4868 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004869 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004870 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004871 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004872 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004873 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004874 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004875 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004876 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004877 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004878 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004879 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004880 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004881 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004882 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004883 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004884 BB->addSuccessor(loopMBB);
4885 BB->addSuccessor(exitMBB);
4886
4887 // exitMBB:
4888 // ...
4889 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004890 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4891 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004892 return BB;
4893}
4894
4895MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004896PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004897 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004898 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004899
4900 // To "insert" these instructions we actually have to insert their
4901 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004902 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004903 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004904 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004905
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004906 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004907
4908 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4909 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4910 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4911 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4912 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4913
4914 // The incoming instruction knows the destination vreg to set, the
4915 // condition code register to branch on, the true/false values to
4916 // select between, and a branch opcode to use.
4917
4918 // thisMBB:
4919 // ...
4920 // TrueVal = ...
4921 // cmpTY ccX, r1, r2
4922 // bCC copy1MBB
4923 // fallthrough --> copy0MBB
4924 MachineBasicBlock *thisMBB = BB;
4925 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4926 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4927 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004928 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004929 F->insert(It, copy0MBB);
4930 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004931
4932 // Transfer the remainder of BB and its successor edges to sinkMBB.
4933 sinkMBB->splice(sinkMBB->begin(), BB,
4934 llvm::next(MachineBasicBlock::iterator(MI)),
4935 BB->end());
4936 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4937
Evan Cheng53301922008-07-12 02:23:19 +00004938 // Next, add the true and fallthrough blocks as its successors.
4939 BB->addSuccessor(copy0MBB);
4940 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004941
Dan Gohman14152b42010-07-06 20:24:04 +00004942 BuildMI(BB, dl, TII->get(PPC::BCC))
4943 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4944
Evan Cheng53301922008-07-12 02:23:19 +00004945 // copy0MBB:
4946 // %FalseValue = ...
4947 // # fallthrough to sinkMBB
4948 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004949
Evan Cheng53301922008-07-12 02:23:19 +00004950 // Update machine-CFG edges
4951 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004952
Evan Cheng53301922008-07-12 02:23:19 +00004953 // sinkMBB:
4954 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4955 // ...
4956 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004957 BuildMI(*BB, BB->begin(), dl,
4958 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004959 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4960 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4961 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004962 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4963 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4964 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4965 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004966 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4967 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4968 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4969 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004970
4971 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4972 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4973 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4974 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004975 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4976 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4977 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4978 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004979
4980 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4981 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4982 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4983 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004984 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4985 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4986 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4987 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004988
4989 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4990 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4991 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4992 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004993 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4994 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4995 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4996 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004997
4998 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004999 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005000 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005001 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005002 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005003 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005004 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005005 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005006
5007 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5008 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5009 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5010 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005011 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5012 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5013 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5014 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005015
Dale Johannesen0e55f062008-08-29 18:29:46 +00005016 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5017 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5018 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5019 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5020 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5021 BB = EmitAtomicBinary(MI, BB, false, 0);
5022 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5023 BB = EmitAtomicBinary(MI, BB, true, 0);
5024
Evan Cheng53301922008-07-12 02:23:19 +00005025 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5026 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5027 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5028
5029 unsigned dest = MI->getOperand(0).getReg();
5030 unsigned ptrA = MI->getOperand(1).getReg();
5031 unsigned ptrB = MI->getOperand(2).getReg();
5032 unsigned oldval = MI->getOperand(3).getReg();
5033 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005034 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005035
Dale Johannesen65e39732008-08-25 18:53:26 +00005036 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5037 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5038 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005039 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005040 F->insert(It, loop1MBB);
5041 F->insert(It, loop2MBB);
5042 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005043 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005044 exitMBB->splice(exitMBB->begin(), BB,
5045 llvm::next(MachineBasicBlock::iterator(MI)),
5046 BB->end());
5047 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005048
5049 // thisMBB:
5050 // ...
5051 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005052 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005053
Dale Johannesen65e39732008-08-25 18:53:26 +00005054 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005055 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005056 // cmp[wd] dest, oldval
5057 // bne- midMBB
5058 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005059 // st[wd]cx. newval, ptr
5060 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005061 // b exitBB
5062 // midMBB:
5063 // st[wd]cx. dest, ptr
5064 // exitBB:
5065 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005066 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005067 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005068 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005069 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005070 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005071 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5072 BB->addSuccessor(loop2MBB);
5073 BB->addSuccessor(midMBB);
5074
5075 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005076 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005077 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005078 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005079 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005080 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005081 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005082 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005083
Dale Johannesen65e39732008-08-25 18:53:26 +00005084 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005085 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005086 .addReg(dest).addReg(ptrA).addReg(ptrB);
5087 BB->addSuccessor(exitMBB);
5088
Evan Cheng53301922008-07-12 02:23:19 +00005089 // exitMBB:
5090 // ...
5091 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005092 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5093 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5094 // We must use 64-bit registers for addresses when targeting 64-bit,
5095 // since we're actually doing arithmetic on them. Other registers
5096 // can be 32-bit.
5097 bool is64bit = PPCSubTarget.isPPC64();
5098 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5099
5100 unsigned dest = MI->getOperand(0).getReg();
5101 unsigned ptrA = MI->getOperand(1).getReg();
5102 unsigned ptrB = MI->getOperand(2).getReg();
5103 unsigned oldval = MI->getOperand(3).getReg();
5104 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005105 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005106
5107 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5108 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5109 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5110 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5111 F->insert(It, loop1MBB);
5112 F->insert(It, loop2MBB);
5113 F->insert(It, midMBB);
5114 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005115 exitMBB->splice(exitMBB->begin(), BB,
5116 llvm::next(MachineBasicBlock::iterator(MI)),
5117 BB->end());
5118 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005119
5120 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005121 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005122 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5123 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005124 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5125 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5126 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5127 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5128 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5129 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5130 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5131 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5132 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5133 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5134 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5135 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5136 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5137 unsigned Ptr1Reg;
5138 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005139 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005140 // thisMBB:
5141 // ...
5142 // fallthrough --> loopMBB
5143 BB->addSuccessor(loop1MBB);
5144
5145 // The 4-byte load must be aligned, while a char or short may be
5146 // anywhere in the word. Hence all this nasty bookkeeping code.
5147 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5148 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005149 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005150 // rlwinm ptr, ptr1, 0, 0, 29
5151 // slw newval2, newval, shift
5152 // slw oldval2, oldval,shift
5153 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5154 // slw mask, mask2, shift
5155 // and newval3, newval2, mask
5156 // and oldval3, oldval2, mask
5157 // loop1MBB:
5158 // lwarx tmpDest, ptr
5159 // and tmp, tmpDest, mask
5160 // cmpw tmp, oldval3
5161 // bne- midMBB
5162 // loop2MBB:
5163 // andc tmp2, tmpDest, mask
5164 // or tmp4, tmp2, newval3
5165 // stwcx. tmp4, ptr
5166 // bne- loop1MBB
5167 // b exitBB
5168 // midMBB:
5169 // stwcx. tmpDest, ptr
5170 // exitBB:
5171 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005172 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005173 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005174 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005175 .addReg(ptrA).addReg(ptrB);
5176 } else {
5177 Ptr1Reg = ptrB;
5178 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005179 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005180 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005181 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005182 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5183 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005184 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005185 .addReg(Ptr1Reg).addImm(0).addImm(61);
5186 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005187 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005188 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005189 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005190 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005191 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005192 .addReg(oldval).addReg(ShiftReg);
5193 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005194 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005195 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005196 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5197 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5198 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005199 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005200 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005201 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005202 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005203 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005204 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005205 .addReg(OldVal2Reg).addReg(MaskReg);
5206
5207 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005208 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005209 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005210 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5211 .addReg(TmpDestReg).addReg(MaskReg);
5212 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005213 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005214 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005215 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5216 BB->addSuccessor(loop2MBB);
5217 BB->addSuccessor(midMBB);
5218
5219 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005220 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5221 .addReg(TmpDestReg).addReg(MaskReg);
5222 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5223 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5224 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005225 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005226 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005227 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005228 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005229 BB->addSuccessor(loop1MBB);
5230 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005231
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005232 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005233 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005234 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005235 BB->addSuccessor(exitMBB);
5236
5237 // exitMBB:
5238 // ...
5239 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005240 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5241 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005242 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005243 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005244 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005245
Dan Gohman14152b42010-07-06 20:24:04 +00005246 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005247 return BB;
5248}
5249
Chris Lattner1a635d62006-04-14 06:01:58 +00005250//===----------------------------------------------------------------------===//
5251// Target Optimization Hooks
5252//===----------------------------------------------------------------------===//
5253
Duncan Sands25cf2272008-11-24 14:53:14 +00005254SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5255 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005256 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005257 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005258 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005259 switch (N->getOpcode()) {
5260 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005261 case PPCISD::SHL:
5262 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005263 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005264 return N->getOperand(0);
5265 }
5266 break;
5267 case PPCISD::SRL:
5268 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005269 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005270 return N->getOperand(0);
5271 }
5272 break;
5273 case PPCISD::SRA:
5274 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005275 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005276 C->isAllOnesValue()) // -1 >>s V -> -1.
5277 return N->getOperand(0);
5278 }
5279 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005280
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005281 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005282 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005283 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5284 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5285 // We allow the src/dst to be either f32/f64, but the intermediate
5286 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005287 if (N->getOperand(0).getValueType() == MVT::i64 &&
5288 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005289 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005290 if (Val.getValueType() == MVT::f32) {
5291 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005292 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005293 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005294
Owen Anderson825b72b2009-08-11 20:47:22 +00005295 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005296 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005297 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005298 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 if (N->getValueType(0) == MVT::f32) {
5300 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005301 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005302 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005303 }
5304 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005305 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005306 // If the intermediate type is i32, we can avoid the load/store here
5307 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005308 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005309 }
5310 }
5311 break;
Chris Lattner51269842006-03-01 05:50:56 +00005312 case ISD::STORE:
5313 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5314 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005315 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005316 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005317 N->getOperand(1).getValueType() == MVT::i32 &&
5318 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005319 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005320 if (Val.getValueType() == MVT::f32) {
5321 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005322 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005323 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005325 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005326
Owen Anderson825b72b2009-08-11 20:47:22 +00005327 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005328 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005329 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005330 return Val;
5331 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005332
Chris Lattnerd9989382006-07-10 20:56:58 +00005333 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005334 if (cast<StoreSDNode>(N)->isUnindexed() &&
5335 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005336 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 (N->getOperand(1).getValueType() == MVT::i32 ||
5338 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005339 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005340 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005341 if (BSwapOp.getValueType() == MVT::i16)
5342 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005343
Dan Gohmanc76909a2009-09-25 20:36:54 +00005344 SDValue Ops[] = {
5345 N->getOperand(0), BSwapOp, N->getOperand(2),
5346 DAG.getValueType(N->getOperand(1).getValueType())
5347 };
5348 return
5349 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5350 Ops, array_lengthof(Ops),
5351 cast<StoreSDNode>(N)->getMemoryVT(),
5352 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005353 }
5354 break;
5355 case ISD::BSWAP:
5356 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005357 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005358 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005359 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005360 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005361 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005362 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005364 LD->getChain(), // Chain
5365 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005366 DAG.getValueType(N->getValueType(0)) // VT
5367 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005368 SDValue BSLoad =
5369 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5370 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5371 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005372
Scott Michelfdc40a02009-02-17 22:15:04 +00005373 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005374 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 if (N->getValueType(0) == MVT::i16)
5376 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005377
Chris Lattnerd9989382006-07-10 20:56:58 +00005378 // First, combine the bswap away. This makes the value produced by the
5379 // load dead.
5380 DCI.CombineTo(N, ResVal);
5381
5382 // Next, combine the load away, we give it a bogus result value but a real
5383 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005384 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005385
Chris Lattnerd9989382006-07-10 20:56:58 +00005386 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005387 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005388 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005389
Chris Lattner51269842006-03-01 05:50:56 +00005390 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005391 case PPCISD::VCMP: {
5392 // If a VCMPo node already exists with exactly the same operands as this
5393 // node, use its result instead of this node (VCMPo computes both a CR6 and
5394 // a normal output).
5395 //
5396 if (!N->getOperand(0).hasOneUse() &&
5397 !N->getOperand(1).hasOneUse() &&
5398 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005399
Chris Lattner4468c222006-03-31 06:02:07 +00005400 // Scan all of the users of the LHS, looking for VCMPo's that match.
5401 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005402
Gabor Greifba36cb52008-08-28 21:40:38 +00005403 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005404 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5405 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005406 if (UI->getOpcode() == PPCISD::VCMPo &&
5407 UI->getOperand(1) == N->getOperand(1) &&
5408 UI->getOperand(2) == N->getOperand(2) &&
5409 UI->getOperand(0) == N->getOperand(0)) {
5410 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005411 break;
5412 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005413
Chris Lattner00901202006-04-18 18:28:22 +00005414 // If there is no VCMPo node, or if the flag value has a single use, don't
5415 // transform this.
5416 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5417 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005418
5419 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005420 // chain, this transformation is more complex. Note that multiple things
5421 // could use the value result, which we should ignore.
5422 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005423 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005424 FlagUser == 0; ++UI) {
5425 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005426 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005427 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005428 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005429 FlagUser = User;
5430 break;
5431 }
5432 }
5433 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005434
Chris Lattner00901202006-04-18 18:28:22 +00005435 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5436 // give up for right now.
5437 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005438 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005439 }
5440 break;
5441 }
Chris Lattner90564f22006-04-18 17:59:36 +00005442 case ISD::BR_CC: {
5443 // If this is a branch on an altivec predicate comparison, lower this so
5444 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5445 // lowering is done pre-legalize, because the legalizer lowers the predicate
5446 // compare down to code that is difficult to reassemble.
5447 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005448 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005449 int CompareOpc;
5450 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005451
Chris Lattner90564f22006-04-18 17:59:36 +00005452 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5453 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5454 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5455 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005456
Chris Lattner90564f22006-04-18 17:59:36 +00005457 // If this is a comparison against something other than 0/1, then we know
5458 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005459 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005460 if (Val != 0 && Val != 1) {
5461 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5462 return N->getOperand(0);
5463 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005465 N->getOperand(0), N->getOperand(4));
5466 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005467
Chris Lattner90564f22006-04-18 17:59:36 +00005468 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005469
Chris Lattner90564f22006-04-18 17:59:36 +00005470 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005471 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005472 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005473 LHS.getOperand(2), // LHS of compare
5474 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005476 };
Chris Lattner90564f22006-04-18 17:59:36 +00005477 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005478 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005479 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
Chris Lattner90564f22006-04-18 17:59:36 +00005481 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005482 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005483 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005484 default: // Can't happen, don't crash on invalid number though.
5485 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005486 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005487 break;
5488 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005489 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005490 break;
5491 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005492 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005493 break;
5494 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005495 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005496 break;
5497 }
5498
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5500 DAG.getConstant(CompOpc, MVT::i32),
5501 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005502 N->getOperand(4), CompNode.getValue(1));
5503 }
5504 break;
5505 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005506 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005507
Dan Gohman475871a2008-07-27 21:46:04 +00005508 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005509}
5510
Chris Lattner1a635d62006-04-14 06:01:58 +00005511//===----------------------------------------------------------------------===//
5512// Inline Assembly Support
5513//===----------------------------------------------------------------------===//
5514
Dan Gohman475871a2008-07-27 21:46:04 +00005515void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005516 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005517 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005518 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005519 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005520 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005521 switch (Op.getOpcode()) {
5522 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005523 case PPCISD::LBRX: {
5524 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005525 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005526 KnownZero = 0xFFFF0000;
5527 break;
5528 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005529 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005530 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005531 default: break;
5532 case Intrinsic::ppc_altivec_vcmpbfp_p:
5533 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5534 case Intrinsic::ppc_altivec_vcmpequb_p:
5535 case Intrinsic::ppc_altivec_vcmpequh_p:
5536 case Intrinsic::ppc_altivec_vcmpequw_p:
5537 case Intrinsic::ppc_altivec_vcmpgefp_p:
5538 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5539 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5540 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5541 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5542 case Intrinsic::ppc_altivec_vcmpgtub_p:
5543 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5544 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5545 KnownZero = ~1U; // All bits but the low one are known to be zero.
5546 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005547 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005548 }
5549 }
5550}
5551
5552
Chris Lattner4234f572007-03-25 02:14:49 +00005553/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005554/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005555PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005556PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5557 if (Constraint.size() == 1) {
5558 switch (Constraint[0]) {
5559 default: break;
5560 case 'b':
5561 case 'r':
5562 case 'f':
5563 case 'v':
5564 case 'y':
5565 return C_RegisterClass;
5566 }
5567 }
5568 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005569}
5570
John Thompson44ab89e2010-10-29 17:29:13 +00005571/// Examine constraint type and operand type and determine a weight value.
5572/// This object must already have been set up with the operand type
5573/// and the current alternative constraint selected.
5574TargetLowering::ConstraintWeight
5575PPCTargetLowering::getSingleConstraintMatchWeight(
5576 AsmOperandInfo &info, const char *constraint) const {
5577 ConstraintWeight weight = CW_Invalid;
5578 Value *CallOperandVal = info.CallOperandVal;
5579 // If we don't have a value, we can't do a match,
5580 // but allow it at the lowest weight.
5581 if (CallOperandVal == NULL)
5582 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005583 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005584 // Look at the constraint type.
5585 switch (*constraint) {
5586 default:
5587 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5588 break;
5589 case 'b':
5590 if (type->isIntegerTy())
5591 weight = CW_Register;
5592 break;
5593 case 'f':
5594 if (type->isFloatTy())
5595 weight = CW_Register;
5596 break;
5597 case 'd':
5598 if (type->isDoubleTy())
5599 weight = CW_Register;
5600 break;
5601 case 'v':
5602 if (type->isVectorTy())
5603 weight = CW_Register;
5604 break;
5605 case 'y':
5606 weight = CW_Register;
5607 break;
5608 }
5609 return weight;
5610}
5611
Scott Michelfdc40a02009-02-17 22:15:04 +00005612std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005613PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005614 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005615 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005616 // GCC RS6000 Constraint Letters
5617 switch (Constraint[0]) {
5618 case 'b': // R1-R31
5619 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005621 return std::make_pair(0U, &PPC::G8RCRegClass);
5622 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005623 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005625 return std::make_pair(0U, &PPC::F4RCRegClass);
5626 if (VT == MVT::f64)
5627 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005628 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005629 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005630 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005631 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005632 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005633 }
5634 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005635
Chris Lattner331d1bc2006-11-02 01:44:04 +00005636 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005637}
Chris Lattner763317d2006-02-07 00:47:13 +00005638
Chris Lattner331d1bc2006-11-02 01:44:04 +00005639
Chris Lattner48884cd2007-08-25 00:47:38 +00005640/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005641/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005642void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005643 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005644 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005645 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005646 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005647
Eric Christopher100c8332011-06-02 23:16:42 +00005648 // Only support length 1 constraints.
5649 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005650
Eric Christopher100c8332011-06-02 23:16:42 +00005651 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005652 switch (Letter) {
5653 default: break;
5654 case 'I':
5655 case 'J':
5656 case 'K':
5657 case 'L':
5658 case 'M':
5659 case 'N':
5660 case 'O':
5661 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005662 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005663 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005664 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005665 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005666 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005667 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005668 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005669 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005670 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005671 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5672 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005673 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005674 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005675 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005676 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005677 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005678 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005679 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005680 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005681 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005682 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005683 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005684 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005685 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005686 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005687 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005688 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005689 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005690 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005691 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005692 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005693 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005694 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005695 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005696 }
5697 break;
5698 }
5699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005700
Gabor Greifba36cb52008-08-28 21:40:38 +00005701 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005702 Ops.push_back(Result);
5703 return;
5704 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005705
Chris Lattner763317d2006-02-07 00:47:13 +00005706 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005707 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005708}
Evan Chengc4c62572006-03-13 23:20:37 +00005709
Chris Lattnerc9addb72007-03-30 23:15:24 +00005710// isLegalAddressingMode - Return true if the addressing mode represented
5711// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005712bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005713 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005714 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005715
Chris Lattnerc9addb72007-03-30 23:15:24 +00005716 // PPC allows a sign-extended 16-bit immediate field.
5717 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5718 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005719
Chris Lattnerc9addb72007-03-30 23:15:24 +00005720 // No global is ever allowed as a base.
5721 if (AM.BaseGV)
5722 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005723
5724 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005725 switch (AM.Scale) {
5726 case 0: // "r+i" or just "i", depending on HasBaseReg.
5727 break;
5728 case 1:
5729 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5730 return false;
5731 // Otherwise we have r+r or r+i.
5732 break;
5733 case 2:
5734 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5735 return false;
5736 // Allow 2*r as r+r.
5737 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005738 default:
5739 // No other scales are supported.
5740 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005741 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005742
Chris Lattnerc9addb72007-03-30 23:15:24 +00005743 return true;
5744}
5745
Evan Chengc4c62572006-03-13 23:20:37 +00005746/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005747/// as the offset of the target addressing mode for load / store of the
5748/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005749bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005750 // PPC allows a sign-extended 16-bit immediate field.
5751 return (V > -(1 << 16) && V < (1 << 16)-1);
5752}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005753
Craig Topperc89c7442012-03-27 07:21:54 +00005754bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005755 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005756}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005757
Dan Gohmand858e902010-04-17 15:26:15 +00005758SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5759 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005760 MachineFunction &MF = DAG.getMachineFunction();
5761 MachineFrameInfo *MFI = MF.getFrameInfo();
5762 MFI->setReturnAddressIsTaken(true);
5763
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005764 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005765 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005766
Dale Johannesen08673d22010-05-03 22:59:34 +00005767 // Make sure the function does not optimize away the store of the RA to
5768 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005769 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005770 FuncInfo->setLRStoreRequired();
5771 bool isPPC64 = PPCSubTarget.isPPC64();
5772 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5773
5774 if (Depth > 0) {
5775 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5776 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005777
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005778 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005779 isPPC64? MVT::i64 : MVT::i32);
5780 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5781 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5782 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005783 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005784 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005785
Chris Lattner3fc027d2007-12-08 06:59:59 +00005786 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005787 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005788 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005789 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005790}
5791
Dan Gohmand858e902010-04-17 15:26:15 +00005792SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5793 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005794 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005795 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005796
Owen Andersone50ed302009-08-10 22:56:29 +00005797 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005799
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005800 MachineFunction &MF = DAG.getMachineFunction();
5801 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005802 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005803 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5804 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005805 MFI->getStackSize() &&
5806 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5807 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5808 (is31 ? PPC::R31 : PPC::R1);
5809 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5810 PtrVT);
5811 while (Depth--)
5812 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005813 FrameAddr, MachinePointerInfo(), false, false,
5814 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005815 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005816}
Dan Gohman54aeea32008-10-21 03:41:46 +00005817
5818bool
5819PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5820 // The PowerPC target isn't yet aware of offsets.
5821 return false;
5822}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005823
Evan Cheng42642d02010-04-01 20:10:42 +00005824/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005825/// and store operations as a result of memset, memcpy, and memmove
5826/// lowering. If DstAlign is zero that means it's safe to destination
5827/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5828/// means there isn't a need to check it against alignment requirement,
5829/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005830/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005831/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005832/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5833/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005834/// It returns EVT::Other if the type should be determined using generic
5835/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005836EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5837 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005838 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005839 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005840 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005841 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005843 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005845 }
5846}
Hal Finkel3f31d492012-04-01 19:23:08 +00005847
5848Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
5849 unsigned Directive = PPCSubTarget.getDarwinDirective();
5850 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2)
5851 return Sched::ILP;
5852
5853 return TargetLowering::getSchedulingPreference(N);
5854}
5855