blob: c6b1a2d612a0ed5389bfb175b0a72d59fa3f2870 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000087static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000088
Chris Lattner3ac18842010-08-24 23:20:40 +000089static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
90 const SDValue *Parts, unsigned NumParts,
91 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093/// getCopyFromParts - Create a value that contains the specified legal parts
94/// combined into the value they represent. If the parts combine to a type
95/// larger then ValueVT then AssertOp can be used to specify whether the extra
96/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
97/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000098static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000099 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000100 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000101 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000102 if (ValueVT.isVector())
103 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000106 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 SDValue Val = Parts[0];
108
109 if (NumParts > 1) {
110 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000111 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 unsigned PartBits = PartVT.getSizeInBits();
113 unsigned ValueBits = ValueVT.getSizeInBits();
114
115 // Assemble the power of 2 part.
116 unsigned RoundParts = NumParts & (NumParts - 1) ?
117 1 << Log2_32(NumParts) : NumParts;
118 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000119 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000121 SDValue Lo, Hi;
122
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000125 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000126 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
132 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 if (TLI.isBigEndian())
136 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Chris Lattner3ac18842010-08-24 23:20:40 +0000138 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139
140 if (RoundParts < NumParts) {
141 // Assemble the trailing non-power-of-2 part.
142 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000143 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000144 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000145 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000146
147 // Combine the round and odd parts.
148 Lo = Val;
149 if (TLI.isBigEndian())
150 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000151 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
153 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000155 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000156 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
157 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000159 } else if (PartVT.isFloatingPoint()) {
160 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 "Unexpected split");
163 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000164 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
165 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000166 if (TLI.isBigEndian())
167 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 } else {
170 // FP split into integer parts (soft fp)
171 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
172 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000173 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 }
176 }
177
178 // There is now one part, held in Val. Correct it to match ValueVT.
179 PartVT = Val.getValueType();
180
181 if (PartVT == ValueVT)
182 return Val;
183
Chris Lattner3ac18842010-08-24 23:20:40 +0000184 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 if (ValueVT.bitsLT(PartVT)) {
186 // For a truncate, see if we have any information to
187 // indicate whether the truncated bits will always be
188 // zero or sign-extension.
189 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000190 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
196
197 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000198 // FP_ROUND's are always exact here.
199 if (ValueVT.bitsLT(Val.getValueType()))
200 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000201 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000202
Chris Lattner3ac18842010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 }
205
Bill Wendling4533cac2010-01-28 21:51:40 +0000206 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000207 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 return SDValue();
211}
212
Chris Lattner3ac18842010-08-24 23:20:40 +0000213/// getCopyFromParts - Create a value that contains the specified legal parts
214/// combined into the value they represent. If the parts combine to a type
215/// larger then ValueVT then AssertOp can be used to specify whether the extra
216/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
217/// (ISD::AssertSext).
218static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
219 const SDValue *Parts, unsigned NumParts,
220 EVT PartVT, EVT ValueVT) {
221 assert(ValueVT.isVector() && "Not a vector value");
222 assert(NumParts > 0 && "No parts to assemble!");
223 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
224 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000225
Chris Lattner3ac18842010-08-24 23:20:40 +0000226 // Handle a multi-element vector.
227 if (NumParts > 1) {
228 EVT IntermediateVT, RegisterVT;
229 unsigned NumIntermediates;
230 unsigned NumRegs =
231 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
232 NumIntermediates, RegisterVT);
233 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
234 NumParts = NumRegs; // Silence a compiler warning.
235 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
236 assert(RegisterVT == Parts[0].getValueType() &&
237 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000238
Chris Lattner3ac18842010-08-24 23:20:40 +0000239 // Assemble the parts into intermediate operands.
240 SmallVector<SDValue, 8> Ops(NumIntermediates);
241 if (NumIntermediates == NumParts) {
242 // If the register was not expanded, truncate or copy the value,
243 // as appropriate.
244 for (unsigned i = 0; i != NumParts; ++i)
245 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
246 PartVT, IntermediateVT);
247 } else if (NumParts > 0) {
248 // If the intermediate type was expanded, build the intermediate
249 // operands from the parts.
250 assert(NumParts % NumIntermediates == 0 &&
251 "Must expand into a divisible number of parts!");
252 unsigned Factor = NumParts / NumIntermediates;
253 for (unsigned i = 0; i != NumIntermediates; ++i)
254 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
255 PartVT, IntermediateVT);
256 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000257
Chris Lattner3ac18842010-08-24 23:20:40 +0000258 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
259 // intermediate operands.
260 Val = DAG.getNode(IntermediateVT.isVector() ?
261 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
262 ValueVT, &Ops[0], NumIntermediates);
263 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000264
Chris Lattner3ac18842010-08-24 23:20:40 +0000265 // There is now one part, held in Val. Correct it to match ValueVT.
266 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 if (PartVT == ValueVT)
269 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Chris Lattnere6f7c262010-08-25 22:49:25 +0000271 if (PartVT.isVector()) {
272 // If the element type of the source/dest vectors are the same, but the
273 // parts vector has more elements than the value vector, then we have a
274 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
275 // elements we want.
276 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
277 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
278 "Cannot narrow, it would be a lossy transformation");
279 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
280 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000281 }
282
Chris Lattnere6f7c262010-08-25 22:49:25 +0000283 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000285 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000286
Chris Lattner3ac18842010-08-24 23:20:40 +0000287 assert(ValueVT.getVectorElementType() == PartVT &&
288 ValueVT.getVectorNumElements() == 1 &&
289 "Only trivial scalar-to-vector conversions should get here!");
290 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
291}
292
293
294
Chris Lattnera13b8602010-08-24 23:10:06 +0000295
296static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
297 SDValue Val, SDValue *Parts, unsigned NumParts,
298 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000300/// getCopyToParts - Create a series of nodes that contain the specified value
301/// split into legal parts. If the parts contain more bits than Val, then, for
302/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000303static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000304 SDValue Val, SDValue *Parts, unsigned NumParts,
305 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000306 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000307 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000308
Chris Lattnera13b8602010-08-24 23:10:06 +0000309 // Handle the vector case separately.
310 if (ValueVT.isVector())
311 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000312
Chris Lattnera13b8602010-08-24 23:10:06 +0000313 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000314 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000315 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000316 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
317
Chris Lattnera13b8602010-08-24 23:10:06 +0000318 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 return;
320
Chris Lattnera13b8602010-08-24 23:10:06 +0000321 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
322 if (PartVT == ValueVT) {
323 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000324 Parts[0] = Val;
325 return;
326 }
327
Chris Lattnera13b8602010-08-24 23:10:06 +0000328 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
329 // If the parts cover more bits than the value has, promote the value.
330 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
331 assert(NumParts == 1 && "Do not know what to promote to!");
332 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
333 } else {
334 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000335 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000336 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
337 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
338 }
339 } else if (PartBits == ValueVT.getSizeInBits()) {
340 // Different types of the same size.
341 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000342 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
344 // If the parts cover less bits than value has, truncate the value.
345 assert(PartVT.isInteger() && ValueVT.isInteger() &&
346 "Unknown mismatch!");
347 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
348 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
349 }
350
351 // The value may have changed - recompute ValueVT.
352 ValueVT = Val.getValueType();
353 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
354 "Failed to tile the value with PartVT!");
355
356 if (NumParts == 1) {
357 assert(PartVT == ValueVT && "Type conversion failed!");
358 Parts[0] = Val;
359 return;
360 }
361
362 // Expand the value into multiple parts.
363 if (NumParts & (NumParts - 1)) {
364 // The number of parts is not a power of 2. Split off and copy the tail.
365 assert(PartVT.isInteger() && ValueVT.isInteger() &&
366 "Do not know what to expand to!");
367 unsigned RoundParts = 1 << Log2_32(NumParts);
368 unsigned RoundBits = RoundParts * PartBits;
369 unsigned OddParts = NumParts - RoundParts;
370 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
371 DAG.getIntPtrConstant(RoundBits));
372 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
373
374 if (TLI.isBigEndian())
375 // The odd parts were reversed by getCopyToParts - unreverse them.
376 std::reverse(Parts + RoundParts, Parts + NumParts);
377
378 NumParts = RoundParts;
379 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
380 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
381 }
382
383 // The number of parts is a power of 2. Repeatedly bisect the value using
384 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000385 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000386 EVT::getIntegerVT(*DAG.getContext(),
387 ValueVT.getSizeInBits()),
388 Val);
389
390 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
391 for (unsigned i = 0; i < NumParts; i += StepSize) {
392 unsigned ThisBits = StepSize * PartBits / 2;
393 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
394 SDValue &Part0 = Parts[i];
395 SDValue &Part1 = Parts[i+StepSize/2];
396
397 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
398 ThisVT, Part0, DAG.getIntPtrConstant(1));
399 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
400 ThisVT, Part0, DAG.getIntPtrConstant(0));
401
402 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000403 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
404 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000405 }
406 }
407 }
408
409 if (TLI.isBigEndian())
410 std::reverse(Parts, Parts + OrigNumParts);
411}
412
413
414/// getCopyToPartsVector - Create a series of nodes that contain the specified
415/// value split into legal parts.
416static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
417 SDValue Val, SDValue *Parts, unsigned NumParts,
418 EVT PartVT) {
419 EVT ValueVT = Val.getValueType();
420 assert(ValueVT.isVector() && "Not a vector");
421 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000422
Chris Lattnera13b8602010-08-24 23:10:06 +0000423 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000424 if (PartVT == ValueVT) {
425 // Nothing to do.
426 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
427 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000428 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000429 } else if (PartVT.isVector() &&
430 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
431 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
432 EVT ElementVT = PartVT.getVectorElementType();
433 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
434 // undef elements.
435 SmallVector<SDValue, 16> Ops;
436 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
437 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
438 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000439
Chris Lattnere6f7c262010-08-25 22:49:25 +0000440 for (unsigned i = ValueVT.getVectorNumElements(),
441 e = PartVT.getVectorNumElements(); i != e; ++i)
442 Ops.push_back(DAG.getUNDEF(ElementVT));
443
444 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
445
446 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000447
Chris Lattnere6f7c262010-08-25 22:49:25 +0000448 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
449 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
450 } else {
451 // Vector -> scalar conversion.
452 assert(ValueVT.getVectorElementType() == PartVT &&
453 ValueVT.getVectorNumElements() == 1 &&
454 "Only trivial vector-to-scalar conversions should get here!");
455 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
456 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000457 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000458
Chris Lattnera13b8602010-08-24 23:10:06 +0000459 Parts[0] = Val;
460 return;
461 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000463 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000464 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000466 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000467 IntermediateVT,
468 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000469 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
472 NumParts = NumRegs; // Silence a compiler warning.
473 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000475 // Split the vector into intermediate operands.
476 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000477 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000479 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000481 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000482 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000483 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000485 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000487 // Split the intermediate operands into legal parts.
488 if (NumParts == NumIntermediates) {
489 // If the register was not expanded, promote or copy the value,
490 // as appropriate.
491 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000492 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000493 } else if (NumParts > 0) {
494 // If the intermediate type was expanded, split each the value into
495 // legal parts.
496 assert(NumParts % NumIntermediates == 0 &&
497 "Must expand into a divisible number of parts!");
498 unsigned Factor = NumParts / NumIntermediates;
499 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000500 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000501 }
502}
503
Chris Lattnera13b8602010-08-24 23:10:06 +0000504
505
506
Dan Gohman462f6b52010-05-29 17:53:24 +0000507namespace {
508 /// RegsForValue - This struct represents the registers (physical or virtual)
509 /// that a particular set of values is assigned, and the type information
510 /// about the value. The most common situation is to represent one value at a
511 /// time, but struct or array values are handled element-wise as multiple
512 /// values. The splitting of aggregates is performed recursively, so that we
513 /// never have aggregate-typed registers. The values at this point do not
514 /// necessarily have legal types, so each value may require one or more
515 /// registers of some legal type.
516 ///
517 struct RegsForValue {
518 /// ValueVTs - The value types of the values, which may not be legal, and
519 /// may need be promoted or synthesized from one or more registers.
520 ///
521 SmallVector<EVT, 4> ValueVTs;
522
523 /// RegVTs - The value types of the registers. This is the same size as
524 /// ValueVTs and it records, for each value, what the type of the assigned
525 /// register or registers are. (Individual values are never synthesized
526 /// from more than one type of register.)
527 ///
528 /// With virtual registers, the contents of RegVTs is redundant with TLI's
529 /// getRegisterType member function, however when with physical registers
530 /// it is necessary to have a separate record of the types.
531 ///
532 SmallVector<EVT, 4> RegVTs;
533
534 /// Regs - This list holds the registers assigned to the values.
535 /// Each legal or promoted value requires one register, and each
536 /// expanded value requires multiple registers.
537 ///
538 SmallVector<unsigned, 4> Regs;
539
540 RegsForValue() {}
541
542 RegsForValue(const SmallVector<unsigned, 4> &regs,
543 EVT regvt, EVT valuevt)
544 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
545
Dan Gohman462f6b52010-05-29 17:53:24 +0000546 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
547 unsigned Reg, const Type *Ty) {
548 ComputeValueVTs(tli, Ty, ValueVTs);
549
550 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
551 EVT ValueVT = ValueVTs[Value];
552 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
553 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
554 for (unsigned i = 0; i != NumRegs; ++i)
555 Regs.push_back(Reg + i);
556 RegVTs.push_back(RegisterVT);
557 Reg += NumRegs;
558 }
559 }
560
561 /// areValueTypesLegal - Return true if types of all the values are legal.
562 bool areValueTypesLegal(const TargetLowering &TLI) {
563 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
564 EVT RegisterVT = RegVTs[Value];
565 if (!TLI.isTypeLegal(RegisterVT))
566 return false;
567 }
568 return true;
569 }
570
571 /// append - Add the specified values to this one.
572 void append(const RegsForValue &RHS) {
573 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
574 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
575 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
576 }
577
578 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
579 /// this value and returns the result as a ValueVTs value. This uses
580 /// Chain/Flag as the input and updates them for the output Chain/Flag.
581 /// If the Flag pointer is NULL, no flag is used.
582 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
583 DebugLoc dl,
584 SDValue &Chain, SDValue *Flag) const;
585
586 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
587 /// specified value into the registers specified by this object. This uses
588 /// Chain/Flag as the input and updates them for the output Chain/Flag.
589 /// If the Flag pointer is NULL, no flag is used.
590 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
591 SDValue &Chain, SDValue *Flag) const;
592
593 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
594 /// operand list. This adds the code marker, matching input operand index
595 /// (if applicable), and includes the number of values added into it.
596 void AddInlineAsmOperands(unsigned Kind,
597 bool HasMatching, unsigned MatchingIdx,
598 SelectionDAG &DAG,
599 std::vector<SDValue> &Ops) const;
600 };
601}
602
603/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
604/// this value and returns the result as a ValueVT value. This uses
605/// Chain/Flag as the input and updates them for the output Chain/Flag.
606/// If the Flag pointer is NULL, no flag is used.
607SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
608 FunctionLoweringInfo &FuncInfo,
609 DebugLoc dl,
610 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000611 // A Value with type {} or [0 x %t] needs no registers.
612 if (ValueVTs.empty())
613 return SDValue();
614
Dan Gohman462f6b52010-05-29 17:53:24 +0000615 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
616
617 // Assemble the legal parts into the final values.
618 SmallVector<SDValue, 4> Values(ValueVTs.size());
619 SmallVector<SDValue, 8> Parts;
620 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
621 // Copy the legal parts from the registers.
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 Parts.resize(NumRegs);
627 for (unsigned i = 0; i != NumRegs; ++i) {
628 SDValue P;
629 if (Flag == 0) {
630 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
631 } else {
632 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
633 *Flag = P.getValue(2);
634 }
635
636 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000637 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000638
639 // If the source register was virtual and if we know something about it,
640 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000641 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000642 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000643 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000644
645 const FunctionLoweringInfo::LiveOutInfo *LOI =
646 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
647 if (!LOI)
648 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000649
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000650 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000651 unsigned NumSignBits = LOI->NumSignBits;
652 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000653
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000654 // FIXME: We capture more information than the dag can represent. For
655 // now, just use the tightest assertzext/assertsext possible.
656 bool isSExt = true;
657 EVT FromVT(MVT::Other);
658 if (NumSignBits == RegSize)
659 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
660 else if (NumZeroBits >= RegSize-1)
661 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
662 else if (NumSignBits > RegSize-8)
663 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
664 else if (NumZeroBits >= RegSize-8)
665 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
666 else if (NumSignBits > RegSize-16)
667 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
668 else if (NumZeroBits >= RegSize-16)
669 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
670 else if (NumSignBits > RegSize-32)
671 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
672 else if (NumZeroBits >= RegSize-32)
673 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
674 else
675 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000676
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 // Add an assertion node.
678 assert(FromVT != MVT::Other);
679 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
680 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000681 }
682
683 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
684 NumRegs, RegisterVT, ValueVT);
685 Part += NumRegs;
686 Parts.clear();
687 }
688
689 return DAG.getNode(ISD::MERGE_VALUES, dl,
690 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
691 &Values[0], ValueVTs.size());
692}
693
694/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
695/// specified value into the registers specified by this object. This uses
696/// Chain/Flag as the input and updates them for the output Chain/Flag.
697/// If the Flag pointer is NULL, no flag is used.
698void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
699 SDValue &Chain, SDValue *Flag) const {
700 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
701
702 // Get the list of the values's legal parts.
703 unsigned NumRegs = Regs.size();
704 SmallVector<SDValue, 8> Parts(NumRegs);
705 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
706 EVT ValueVT = ValueVTs[Value];
707 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
708 EVT RegisterVT = RegVTs[Value];
709
Chris Lattner3ac18842010-08-24 23:20:40 +0000710 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000711 &Parts[Part], NumParts, RegisterVT);
712 Part += NumParts;
713 }
714
715 // Copy the parts into the registers.
716 SmallVector<SDValue, 8> Chains(NumRegs);
717 for (unsigned i = 0; i != NumRegs; ++i) {
718 SDValue Part;
719 if (Flag == 0) {
720 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
721 } else {
722 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
723 *Flag = Part.getValue(1);
724 }
725
726 Chains[i] = Part.getValue(0);
727 }
728
729 if (NumRegs == 1 || Flag)
730 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
731 // flagged to it. That is the CopyToReg nodes and the user are considered
732 // a single scheduling unit. If we create a TokenFactor and return it as
733 // chain, then the TokenFactor is both a predecessor (operand) of the
734 // user as well as a successor (the TF operands are flagged to the user).
735 // c1, f1 = CopyToReg
736 // c2, f2 = CopyToReg
737 // c3 = TokenFactor c1, c2
738 // ...
739 // = op c3, ..., f2
740 Chain = Chains[NumRegs-1];
741 else
742 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
743}
744
745/// AddInlineAsmOperands - Add this value to the specified inlineasm node
746/// operand list. This adds the code marker and includes the number of
747/// values added into it.
748void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
749 unsigned MatchingIdx,
750 SelectionDAG &DAG,
751 std::vector<SDValue> &Ops) const {
752 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
753
754 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
755 if (HasMatching)
756 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
757 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
758 Ops.push_back(Res);
759
760 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
761 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
762 EVT RegisterVT = RegVTs[Value];
763 for (unsigned i = 0; i != NumRegs; ++i) {
764 assert(Reg < Regs.size() && "Mismatch in # registers expected");
765 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
766 }
767 }
768}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000769
Dan Gohman2048b852009-11-23 18:04:58 +0000770void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000771 AA = &aa;
772 GFI = gfi;
773 TD = DAG.getTarget().getTargetData();
774}
775
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000776/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000777/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778/// for a new block. This doesn't clear out information about
779/// additional blocks that are needed to complete switch lowering
780/// or PHI node updating; that information is cleared out as it is
781/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000782void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000783 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000784 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000785 PendingLoads.clear();
786 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000787 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000788 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000789 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000790}
791
792/// getRoot - Return the current virtual root of the Selection DAG,
793/// flushing any PendingLoad items. This must be done before emitting
794/// a store or any other node that may need to be ordered after any
795/// prior load instructions.
796///
Dan Gohman2048b852009-11-23 18:04:58 +0000797SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000798 if (PendingLoads.empty())
799 return DAG.getRoot();
800
801 if (PendingLoads.size() == 1) {
802 SDValue Root = PendingLoads[0];
803 DAG.setRoot(Root);
804 PendingLoads.clear();
805 return Root;
806 }
807
808 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000810 &PendingLoads[0], PendingLoads.size());
811 PendingLoads.clear();
812 DAG.setRoot(Root);
813 return Root;
814}
815
816/// getControlRoot - Similar to getRoot, but instead of flushing all the
817/// PendingLoad items, flush all the PendingExports items. It is necessary
818/// to do this before emitting a terminator instruction.
819///
Dan Gohman2048b852009-11-23 18:04:58 +0000820SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821 SDValue Root = DAG.getRoot();
822
823 if (PendingExports.empty())
824 return Root;
825
826 // Turn all of the CopyToReg chains into one factored node.
827 if (Root.getOpcode() != ISD::EntryToken) {
828 unsigned i = 0, e = PendingExports.size();
829 for (; i != e; ++i) {
830 assert(PendingExports[i].getNode()->getNumOperands() > 1);
831 if (PendingExports[i].getNode()->getOperand(0) == Root)
832 break; // Don't add the root if we already indirectly depend on it.
833 }
834
835 if (i == e)
836 PendingExports.push_back(Root);
837 }
838
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000840 &PendingExports[0],
841 PendingExports.size());
842 PendingExports.clear();
843 DAG.setRoot(Root);
844 return Root;
845}
846
Bill Wendling4533cac2010-01-28 21:51:40 +0000847void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
848 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
849 DAG.AssignOrdering(Node, SDNodeOrder);
850
851 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
852 AssignOrderingToNode(Node->getOperand(I).getNode());
853}
854
Dan Gohman46510a72010-04-15 01:51:59 +0000855void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000856 // Set up outgoing PHI node register values before emitting the terminator.
857 if (isa<TerminatorInst>(&I))
858 HandlePHINodesInSuccessorBlocks(I.getParent());
859
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000860 CurDebugLoc = I.getDebugLoc();
861
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000862 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000863
Dan Gohman92884f72010-04-20 15:03:56 +0000864 if (!isa<TerminatorInst>(&I) && !HasTailCall)
865 CopyToExportRegsIfNeeded(&I);
866
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000867 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868}
869
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000870void SelectionDAGBuilder::visitPHI(const PHINode &) {
871 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
872}
873
Dan Gohman46510a72010-04-15 01:51:59 +0000874void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000875 // Note: this doesn't use InstVisitor, because it has to work with
876 // ConstantExpr's in addition to instructions.
877 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000878 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000879 // Build the switch statement using the Instruction.def file.
880#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000881 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000882#include "llvm/Instruction.def"
883 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000884
885 // Assign the ordering to the freshly created DAG nodes.
886 if (NodeMap.count(&I)) {
887 ++SDNodeOrder;
888 AssignOrderingToNode(getValue(&I).getNode());
889 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000890}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000891
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000892// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
893// generate the debug data structures now that we've seen its definition.
894void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
895 SDValue Val) {
896 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000897 if (DDI.getDI()) {
898 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000899 DebugLoc dl = DDI.getdl();
900 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000901 MDNode *Variable = DI->getVariable();
902 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000903 SDDbgValue *SDV;
904 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000905 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000906 SDV = DAG.getDbgValue(Variable, Val.getNode(),
907 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
908 DAG.AddDbgValue(SDV, Val.getNode(), false);
909 }
Owen Anderson95771af2011-02-25 21:41:48 +0000910 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000911 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000912 DanglingDebugInfoMap[V] = DanglingDebugInfo();
913 }
914}
915
Dan Gohman28a17352010-07-01 01:59:43 +0000916// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000917SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000918 // If we already have an SDValue for this value, use it. It's important
919 // to do this first, so that we don't create a CopyFromReg if we already
920 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000921 SDValue &N = NodeMap[V];
922 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000923
Dan Gohman28a17352010-07-01 01:59:43 +0000924 // If there's a virtual register allocated and initialized for this
925 // value, use it.
926 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
927 if (It != FuncInfo.ValueMap.end()) {
928 unsigned InReg = It->second;
929 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
930 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000931 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
932 resolveDanglingDebugInfo(V, N);
933 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000934 }
935
936 // Otherwise create a new SDValue and remember it.
937 SDValue Val = getValueImpl(V);
938 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000939 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000940 return Val;
941}
942
943/// getNonRegisterValue - Return an SDValue for the given Value, but
944/// don't look in FuncInfo.ValueMap for a virtual register.
945SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
946 // If we already have an SDValue for this value, use it.
947 SDValue &N = NodeMap[V];
948 if (N.getNode()) return N;
949
950 // Otherwise create a new SDValue and remember it.
951 SDValue Val = getValueImpl(V);
952 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000953 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000954 return Val;
955}
956
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000957/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000958/// Create an SDValue for the given value.
959SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000960 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000961 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000962
Dan Gohman383b5f62010-04-17 15:32:28 +0000963 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000964 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000965
Dan Gohman383b5f62010-04-17 15:32:28 +0000966 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000967 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000968
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000970 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000971
Dan Gohman383b5f62010-04-17 15:32:28 +0000972 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000973 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000974
Nate Begeman9008ca62009-04-27 18:41:29 +0000975 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000976 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977
Dan Gohman383b5f62010-04-17 15:32:28 +0000978 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979 visit(CE->getOpcode(), *CE);
980 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000981 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000982 return N1;
983 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
986 SmallVector<SDValue, 4> Constants;
987 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
988 OI != OE; ++OI) {
989 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000990 // If the operand is an empty aggregate, there are no values.
991 if (!Val) continue;
992 // Add each leaf value from the operand to the Constants list
993 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000994 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
995 Constants.push_back(SDValue(Val, i));
996 }
Bill Wendling87710f02009-12-21 23:47:40 +0000997
Bill Wendling4533cac2010-01-28 21:51:40 +0000998 return DAG.getMergeValues(&Constants[0], Constants.size(),
999 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001000 }
1001
Duncan Sands1df98592010-02-16 11:11:14 +00001002 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001003 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1004 "Unknown struct or array constant!");
1005
Owen Andersone50ed302009-08-10 22:56:29 +00001006 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001007 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1008 unsigned NumElts = ValueVTs.size();
1009 if (NumElts == 0)
1010 return SDValue(); // empty struct
1011 SmallVector<SDValue, 4> Constants(NumElts);
1012 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001013 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001014 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001015 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016 else if (EltVT.isFloatingPoint())
1017 Constants[i] = DAG.getConstantFP(0, EltVT);
1018 else
1019 Constants[i] = DAG.getConstant(0, EltVT);
1020 }
Bill Wendling87710f02009-12-21 23:47:40 +00001021
Bill Wendling4533cac2010-01-28 21:51:40 +00001022 return DAG.getMergeValues(&Constants[0], NumElts,
1023 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024 }
1025
Dan Gohman383b5f62010-04-17 15:32:28 +00001026 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001027 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001028
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001029 const VectorType *VecTy = cast<VectorType>(V->getType());
1030 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001032 // Now that we know the number and type of the elements, get that number of
1033 // elements into the Ops array based on what kind of constant it is.
1034 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001035 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001036 for (unsigned i = 0; i != NumElements; ++i)
1037 Ops.push_back(getValue(CP->getOperand(i)));
1038 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001039 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001040 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001041
1042 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001043 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001044 Op = DAG.getConstantFP(0, EltVT);
1045 else
1046 Op = DAG.getConstant(0, EltVT);
1047 Ops.assign(NumElements, Op);
1048 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001051 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1052 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001053 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 // If this is a static alloca, generate it as the frameindex instead of
1056 // computation.
1057 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1058 DenseMap<const AllocaInst*, int>::iterator SI =
1059 FuncInfo.StaticAllocaMap.find(AI);
1060 if (SI != FuncInfo.StaticAllocaMap.end())
1061 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1062 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001063
Dan Gohman28a17352010-07-01 01:59:43 +00001064 // If this is an instruction which fast-isel has deferred, select it now.
1065 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001066 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1067 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1068 SDValue Chain = DAG.getEntryNode();
1069 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001070 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001071
Dan Gohman28a17352010-07-01 01:59:43 +00001072 llvm_unreachable("Can't get register for value!");
1073 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001074}
1075
Dan Gohman46510a72010-04-15 01:51:59 +00001076void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001077 SDValue Chain = getControlRoot();
1078 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001079 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001080
Dan Gohman7451d3e2010-05-29 17:03:36 +00001081 if (!FuncInfo.CanLowerReturn) {
1082 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001083 const Function *F = I.getParent()->getParent();
1084
1085 // Emit a store of the return value through the virtual register.
1086 // Leave Outs empty so that LowerReturn won't try to load return
1087 // registers the usual way.
1088 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001089 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001090 PtrValueVTs);
1091
1092 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1093 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001094
Owen Andersone50ed302009-08-10 22:56:29 +00001095 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001096 SmallVector<uint64_t, 4> Offsets;
1097 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001098 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001099
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001100 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001101 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001102 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1103 RetPtr.getValueType(), RetPtr,
1104 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001105 Chains[i] =
1106 DAG.getStore(Chain, getCurDebugLoc(),
1107 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001108 // FIXME: better loc info would be nice.
1109 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001110 }
1111
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001112 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1113 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001114 } else if (I.getNumOperands() != 0) {
1115 SmallVector<EVT, 4> ValueVTs;
1116 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1117 unsigned NumValues = ValueVTs.size();
1118 if (NumValues) {
1119 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001120 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1121 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001122
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001123 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001124
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001125 const Function *F = I.getParent()->getParent();
1126 if (F->paramHasAttr(0, Attribute::SExt))
1127 ExtendKind = ISD::SIGN_EXTEND;
1128 else if (F->paramHasAttr(0, Attribute::ZExt))
1129 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001130
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001131 // FIXME: C calling convention requires the return type to be promoted
1132 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001133 // conventions. The frontend should mark functions whose return values
1134 // require promoting with signext or zeroext attributes.
1135 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1136 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1137 if (VT.bitsLT(MinVT))
1138 VT = MinVT;
1139 }
1140
1141 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1142 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1143 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001144 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001145 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1146 &Parts[0], NumParts, PartVT, ExtendKind);
1147
1148 // 'inreg' on function refers to return value
1149 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1150 if (F->paramHasAttr(0, Attribute::InReg))
1151 Flags.setInReg();
1152
1153 // Propagate extension type if any
1154 if (F->paramHasAttr(0, Attribute::SExt))
1155 Flags.setSExt();
1156 else if (F->paramHasAttr(0, Attribute::ZExt))
1157 Flags.setZExt();
1158
Dan Gohmanc9403652010-07-07 15:54:55 +00001159 for (unsigned i = 0; i < NumParts; ++i) {
1160 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1161 /*isfixed=*/true));
1162 OutVals.push_back(Parts[i]);
1163 }
Evan Cheng3927f432009-03-25 20:20:11 +00001164 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001165 }
1166 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001167
1168 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001169 CallingConv::ID CallConv =
1170 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001171 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001172 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001173
1174 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001176 "LowerReturn didn't return a valid chain!");
1177
1178 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180}
1181
Dan Gohmanad62f532009-04-23 23:13:24 +00001182/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1183/// created for it, emit nodes to copy the value into the virtual
1184/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001185void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001186 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1187 if (VMI != FuncInfo.ValueMap.end()) {
1188 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1189 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001190 }
1191}
1192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001193/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1194/// the current basic block, add it to ValueMap now so that we'll get a
1195/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001196void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001197 // No need to export constants.
1198 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001200 // Already exported?
1201 if (FuncInfo.isExportedInst(V)) return;
1202
1203 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1204 CopyValueToVirtualRegister(V, Reg);
1205}
1206
Dan Gohman46510a72010-04-15 01:51:59 +00001207bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001208 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001209 // The operands of the setcc have to be in this block. We don't know
1210 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001211 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212 // Can export from current BB.
1213 if (VI->getParent() == FromBB)
1214 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001215
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216 // Is already exported, noop.
1217 return FuncInfo.isExportedInst(V);
1218 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001220 // If this is an argument, we can export it if the BB is the entry block or
1221 // if it is already exported.
1222 if (isa<Argument>(V)) {
1223 if (FromBB == &FromBB->getParent()->getEntryBlock())
1224 return true;
1225
1226 // Otherwise, can only export this if it is already exported.
1227 return FuncInfo.isExportedInst(V);
1228 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001229
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001230 // Otherwise, constants can always be exported.
1231 return true;
1232}
1233
1234static bool InBlock(const Value *V, const BasicBlock *BB) {
1235 if (const Instruction *I = dyn_cast<Instruction>(V))
1236 return I->getParent() == BB;
1237 return true;
1238}
1239
Dan Gohmanc2277342008-10-17 21:16:08 +00001240/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1241/// This function emits a branch and is used at the leaves of an OR or an
1242/// AND operator tree.
1243///
1244void
Dan Gohman46510a72010-04-15 01:51:59 +00001245SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001246 MachineBasicBlock *TBB,
1247 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001248 MachineBasicBlock *CurBB,
1249 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001250 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001251
Dan Gohmanc2277342008-10-17 21:16:08 +00001252 // If the leaf of the tree is a comparison, merge the condition into
1253 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001254 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001255 // The operands of the cmp have to be in this block. We don't know
1256 // how to export them from some other block. If this is the first block
1257 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001258 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001259 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1260 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001261 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001262 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001263 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001264 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001265 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001266 } else {
1267 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001268 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001269 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001270
1271 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001272 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1273 SwitchCases.push_back(CB);
1274 return;
1275 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001276 }
1277
1278 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001279 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001280 NULL, TBB, FBB, CurBB);
1281 SwitchCases.push_back(CB);
1282}
1283
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001284/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001285void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001286 MachineBasicBlock *TBB,
1287 MachineBasicBlock *FBB,
1288 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001289 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001290 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001291 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001292 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001293 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001294 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1295 BOp->getParent() != CurBB->getBasicBlock() ||
1296 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1297 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001298 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001299 return;
1300 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001302 // Create TmpBB after CurBB.
1303 MachineFunction::iterator BBI = CurBB;
1304 MachineFunction &MF = DAG.getMachineFunction();
1305 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1306 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001307
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001308 if (Opc == Instruction::Or) {
1309 // Codegen X | Y as:
1310 // jmp_if_X TBB
1311 // jmp TmpBB
1312 // TmpBB:
1313 // jmp_if_Y TBB
1314 // jmp FBB
1315 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001318 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001319
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001320 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001321 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 } else {
1323 assert(Opc == Instruction::And && "Unknown merge op!");
1324 // Codegen X & Y as:
1325 // jmp_if_X TmpBB
1326 // jmp FBB
1327 // TmpBB:
1328 // jmp_if_Y TBB
1329 // jmp FBB
1330 //
1331 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001333 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001334 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001336 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001337 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 }
1339}
1340
1341/// If the set of cases should be emitted as a series of branches, return true.
1342/// If we should emit this as a bunch of and/or'd together conditions, return
1343/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001344bool
Dan Gohman2048b852009-11-23 18:04:58 +00001345SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001346 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001347
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348 // If this is two comparisons of the same values or'd or and'd together, they
1349 // will get folded into a single comparison, so don't emit two blocks.
1350 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1351 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1352 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1353 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1354 return false;
1355 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001356
Chris Lattner133ce872010-01-02 00:00:03 +00001357 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1358 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1359 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1360 Cases[0].CC == Cases[1].CC &&
1361 isa<Constant>(Cases[0].CmpRHS) &&
1362 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1363 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1364 return false;
1365 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1366 return false;
1367 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001369 return true;
1370}
1371
Dan Gohman46510a72010-04-15 01:51:59 +00001372void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001373 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 // Update machine-CFG edges.
1376 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1377
1378 // Figure out which block is immediately after the current one.
1379 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001380 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001381 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 NextBlock = BBI;
1383
1384 if (I.isUnconditional()) {
1385 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001386 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001388 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001389 if (Succ0MBB != NextBlock)
1390 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001391 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001392 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 return;
1395 }
1396
1397 // If this condition is one of the special cases we handle, do special stuff
1398 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001399 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1401
1402 // If this is a series of conditions that are or'd or and'd together, emit
1403 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001404 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405 // For example, instead of something like:
1406 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001407 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001409 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 // or C, F
1411 // jnz foo
1412 // Emit:
1413 // cmp A, B
1414 // je foo
1415 // cmp D, E
1416 // jle foo
1417 //
Dan Gohman46510a72010-04-15 01:51:59 +00001418 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001419 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001420 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 (BOp->getOpcode() == Instruction::And ||
1422 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001423 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1424 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001425 // If the compares in later blocks need to use values not currently
1426 // exported from this block, export them now. This block should always
1427 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001428 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 // Allow some cases to be rejected.
1431 if (ShouldEmitAsBranches(SwitchCases)) {
1432 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1433 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1434 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1435 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001438 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001439 SwitchCases.erase(SwitchCases.begin());
1440 return;
1441 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001443 // Okay, we decided not to do this, remove any inserted MBB's and clear
1444 // SwitchCases.
1445 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001446 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 SwitchCases.clear();
1449 }
1450 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001453 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001454 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 // Use visitSwitchCase to actually insert the fast branch sequence for this
1457 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001458 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459}
1460
1461/// visitSwitchCase - Emits the necessary code to represent a single node in
1462/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001463void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1464 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 SDValue Cond;
1466 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001467 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001468
1469 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 if (CB.CmpMHS == NULL) {
1471 // Fold "(X == true)" to X and "(X == false)" to !X to
1472 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001473 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001474 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001476 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001477 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001479 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001481 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 } else {
1483 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1484
Anton Korobeynikov23218582008-12-23 22:25:27 +00001485 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1486 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487
1488 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001489 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490
1491 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001493 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001495 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001496 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 DAG.getConstant(High-Low, VT), ISD::SETULE);
1499 }
1500 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001503 SwitchBB->addSuccessor(CB.TrueBB);
1504 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001505
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001506 // Set NextBlock to be the MBB immediately after the current one, if any.
1507 // This is used to avoid emitting unnecessary branches to the next block.
1508 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001509 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001510 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001512
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 // If the lhs block is the next block, invert the condition so that we can
1514 // fall through to the lhs instead of the rhs block.
1515 if (CB.TrueBB == NextBlock) {
1516 std::swap(CB.TrueBB, CB.FalseBB);
1517 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001518 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001520
Dale Johannesenf5d97892009-02-04 01:48:28 +00001521 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001523 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001524
Evan Cheng266a99d2010-09-23 06:51:55 +00001525 // Insert the false branch. Do this even if it's a fall through branch,
1526 // this makes it easier to do DAG optimizations which require inverting
1527 // the branch condition.
1528 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1529 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001530
1531 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532}
1533
1534/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001535void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 // Emit the code for the jump table
1537 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001539 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1540 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001541 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001542 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1543 MVT::Other, Index.getValue(1),
1544 Table, Index);
1545 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001546}
1547
1548/// visitJumpTableHeader - This function emits necessary code to produce index
1549/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001550void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001551 JumpTableHeader &JTH,
1552 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001553 // Subtract the lowest switch case value from the value being switched on and
1554 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 // difference between smallest and largest cases.
1556 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001557 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001558 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001559 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001560
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001561 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001562 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001563 // can be used as an index into the jump table in a subsequent basic block.
1564 // This value may be smaller or larger than the target's pointer type, and
1565 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001566 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001567
Dan Gohman89496d02010-07-02 00:10:16 +00001568 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001569 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1570 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 JT.Reg = JumpTableReg;
1572
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001573 // Emit the range check for the jump table, and branch to the default block
1574 // for the switch statement if the value being switched on exceeds the largest
1575 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001576 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001577 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001578 DAG.getConstant(JTH.Last-JTH.First,VT),
1579 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580
1581 // Set NextBlock to be the MBB immediately after the current one, if any.
1582 // This is used to avoid emitting unnecessary branches to the next block.
1583 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001584 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001585
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001586 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001587 NextBlock = BBI;
1588
Dale Johannesen66978ee2009-01-31 02:22:37 +00001589 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001591 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592
Bill Wendling4533cac2010-01-28 21:51:40 +00001593 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001594 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1595 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001596
Bill Wendling87710f02009-12-21 23:47:40 +00001597 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598}
1599
1600/// visitBitTestHeader - This function emits necessary code to produce value
1601/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001602void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1603 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604 // Subtract the minimum value
1605 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001606 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001607 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001608 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609
1610 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001611 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001612 TLI.getSetCCResultType(Sub.getValueType()),
1613 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001614 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615
Evan Chengd08e5b42011-01-06 01:02:44 +00001616 // Determine the type of the test operands.
1617 bool UsePtrType = false;
1618 if (!TLI.isTypeLegal(VT))
1619 UsePtrType = true;
1620 else {
1621 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1622 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1623 // Switch table case range are encoded into series of masks.
1624 // Just use pointer type, it's guaranteed to fit.
1625 UsePtrType = true;
1626 break;
1627 }
1628 }
1629 if (UsePtrType) {
1630 VT = TLI.getPointerTy();
1631 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1632 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001633
Evan Chengd08e5b42011-01-06 01:02:44 +00001634 B.RegVT = VT;
1635 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001636 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001637 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001638
1639 // Set NextBlock to be the MBB immediately after the current one, if any.
1640 // This is used to avoid emitting unnecessary branches to the next block.
1641 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001642 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001643 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001644 NextBlock = BBI;
1645
1646 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1647
Dan Gohman99be8ae2010-04-19 22:41:47 +00001648 SwitchBB->addSuccessor(B.Default);
1649 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001650
Dale Johannesen66978ee2009-01-31 02:22:37 +00001651 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001653 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001654
Evan Cheng8c1f4322010-09-23 18:32:19 +00001655 if (MBB != NextBlock)
1656 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1657 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001658
Bill Wendling87710f02009-12-21 23:47:40 +00001659 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001660}
1661
1662/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001663void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1664 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001665 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001666 BitTestCase &B,
1667 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001668 EVT VT = BB.RegVT;
1669 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1670 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001671 SDValue Cmp;
1672 if (CountPopulation_64(B.Mask) == 1) {
1673 // Testing for a single bit; just compare the shift count with what it
1674 // would need to be to shift a 1 bit in that position.
1675 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001676 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001677 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001678 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001679 ISD::SETEQ);
1680 } else {
1681 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001682 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1683 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001684
Dan Gohman8e0163a2010-06-24 02:06:24 +00001685 // Emit bit tests and jumps
1686 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001687 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001688 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001689 TLI.getSetCCResultType(VT),
1690 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001691 ISD::SETNE);
1692 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693
Dan Gohman99be8ae2010-04-19 22:41:47 +00001694 SwitchBB->addSuccessor(B.TargetBB);
1695 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001696
Dale Johannesen66978ee2009-01-31 02:22:37 +00001697 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001698 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001699 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001700
1701 // Set NextBlock to be the MBB immediately after the current one, if any.
1702 // This is used to avoid emitting unnecessary branches to the next block.
1703 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001704 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001705 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001706 NextBlock = BBI;
1707
Evan Cheng8c1f4322010-09-23 18:32:19 +00001708 if (NextMBB != NextBlock)
1709 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1710 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001711
Bill Wendling87710f02009-12-21 23:47:40 +00001712 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001713}
1714
Dan Gohman46510a72010-04-15 01:51:59 +00001715void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001716 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001717
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001718 // Retrieve successors.
1719 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1720 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1721
Gabor Greifb67e6b32009-01-15 11:10:44 +00001722 const Value *Callee(I.getCalledValue());
1723 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001724 visitInlineAsm(&I);
1725 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001726 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001727
1728 // If the value of the invoke is used outside of its defining block, make it
1729 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001730 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731
1732 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001733 InvokeMBB->addSuccessor(Return);
1734 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735
1736 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001737 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1738 MVT::Other, getControlRoot(),
1739 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740}
1741
Dan Gohman46510a72010-04-15 01:51:59 +00001742void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001743}
1744
1745/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1746/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001747bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1748 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001749 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001750 MachineBasicBlock *Default,
1751 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001752 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001753
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001755 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001757 return false;
1758
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759 // Get the MachineFunction which holds the current MBB. This is used when
1760 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001761 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001762
1763 // Figure out which block is immediately after the current one.
1764 MachineBasicBlock *NextBlock = 0;
1765 MachineFunction::iterator BBI = CR.CaseBB;
1766
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001767 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001768 NextBlock = BBI;
1769
Benjamin Kramerce750f02010-11-22 09:45:38 +00001770 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001771 // is the same as the other, but has one bit unset that the other has set,
1772 // use bit manipulation to do two compares at once. For example:
1773 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001774 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1775 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1776 if (Size == 2 && CR.CaseBB == SwitchBB) {
1777 Case &Small = *CR.Range.first;
1778 Case &Big = *(CR.Range.second-1);
1779
1780 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1781 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1782 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1783
1784 // Check that there is only one bit different.
1785 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1786 (SmallValue | BigValue) == BigValue) {
1787 // Isolate the common bit.
1788 APInt CommonBit = BigValue & ~SmallValue;
1789 assert((SmallValue | CommonBit) == BigValue &&
1790 CommonBit.countPopulation() == 1 && "Not a common bit?");
1791
1792 SDValue CondLHS = getValue(SV);
1793 EVT VT = CondLHS.getValueType();
1794 DebugLoc DL = getCurDebugLoc();
1795
1796 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1797 DAG.getConstant(CommonBit, VT));
1798 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1799 Or, DAG.getConstant(BigValue, VT),
1800 ISD::SETEQ);
1801
1802 // Update successor info.
1803 SwitchBB->addSuccessor(Small.BB);
1804 SwitchBB->addSuccessor(Default);
1805
1806 // Insert the true branch.
1807 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1808 getControlRoot(), Cond,
1809 DAG.getBasicBlock(Small.BB));
1810
1811 // Insert the false branch.
1812 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1813 DAG.getBasicBlock(Default));
1814
1815 DAG.setRoot(BrCond);
1816 return true;
1817 }
1818 }
1819 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821 // Rearrange the case blocks so that the last one falls through if possible.
1822 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1823 // The last case block won't fall through into 'NextBlock' if we emit the
1824 // branches in this order. See if rearranging a case value would help.
1825 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1826 if (I->BB == NextBlock) {
1827 std::swap(*I, BackCase);
1828 break;
1829 }
1830 }
1831 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001832
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 // Create a CaseBlock record representing a conditional branch to
1834 // the Case's target mbb if the value being switched on SV is equal
1835 // to C.
1836 MachineBasicBlock *CurBlock = CR.CaseBB;
1837 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1838 MachineBasicBlock *FallThrough;
1839 if (I != E-1) {
1840 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1841 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001842
1843 // Put SV in a virtual register to make it available from the new blocks.
1844 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001845 } else {
1846 // If the last case doesn't match, go to the default block.
1847 FallThrough = Default;
1848 }
1849
Dan Gohman46510a72010-04-15 01:51:59 +00001850 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001851 ISD::CondCode CC;
1852 if (I->High == I->Low) {
1853 // This is just small small case range :) containing exactly 1 case
1854 CC = ISD::SETEQ;
1855 LHS = SV; RHS = I->High; MHS = NULL;
1856 } else {
1857 CC = ISD::SETLE;
1858 LHS = I->Low; MHS = SV; RHS = I->High;
1859 }
1860 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001861
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001862 // If emitting the first comparison, just call visitSwitchCase to emit the
1863 // code into the current block. Otherwise, push the CaseBlock onto the
1864 // vector to be later processed by SDISel, and insert the node's MBB
1865 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001866 if (CurBlock == SwitchBB)
1867 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001868 else
1869 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001870
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001871 CurBlock = FallThrough;
1872 }
1873
1874 return true;
1875}
1876
1877static inline bool areJTsAllowed(const TargetLowering &TLI) {
1878 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001879 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1880 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001881}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001882
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001883static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001884 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001885 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001886 return (LastExt - FirstExt + 1ULL);
1887}
1888
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001889/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001890bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1891 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001892 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001893 MachineBasicBlock* Default,
1894 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 Case& FrontCase = *CR.Range.first;
1896 Case& BackCase = *(CR.Range.second-1);
1897
Chris Lattnere880efe2009-11-07 07:50:34 +00001898 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1899 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001900
Chris Lattnere880efe2009-11-07 07:50:34 +00001901 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001902 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1903 I!=E; ++I)
1904 TSize += I->size();
1905
Dan Gohmane0567812010-04-08 23:03:40 +00001906 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001907 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001908
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001909 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001910 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 if (Density < 0.4)
1912 return false;
1913
David Greene4b69d992010-01-05 01:24:57 +00001914 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001915 << "First entry: " << First << ". Last entry: " << Last << '\n'
1916 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00001917 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001918
1919 // Get the MachineFunction which holds the current MBB. This is used when
1920 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001921 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001922
1923 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001924 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001925 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001926
1927 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1928
1929 // Create a new basic block to hold the code for loading the address
1930 // of the jump table, and jumping to it. Update successor information;
1931 // we will either branch to the default case for the switch, or the jump
1932 // table.
1933 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1934 CurMF->insert(BBI, JumpTableBB);
1935 CR.CaseBB->addSuccessor(Default);
1936 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001938 // Build a vector of destination BBs, corresponding to each target
1939 // of the jump table. If the value of the jump table slot corresponds to
1940 // a case statement, push the case's BB onto the vector, otherwise, push
1941 // the default BB.
1942 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001943 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001945 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1946 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001947
1948 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949 DestBBs.push_back(I->BB);
1950 if (TEI==High)
1951 ++I;
1952 } else {
1953 DestBBs.push_back(Default);
1954 }
1955 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001956
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001957 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001958 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1959 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960 E = DestBBs.end(); I != E; ++I) {
1961 if (!SuccsHandled[(*I)->getNumber()]) {
1962 SuccsHandled[(*I)->getNumber()] = true;
1963 JumpTableBB->addSuccessor(*I);
1964 }
1965 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001966
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001967 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001968 unsigned JTEncoding = TLI.getJumpTableEncoding();
1969 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001970 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001971
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001972 // Set the jump table information so that we can codegen it as a second
1973 // MachineBasicBlock
1974 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001975 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1976 if (CR.CaseBB == SwitchBB)
1977 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 JTCases.push_back(JumpTableBlock(JTH, JT));
1980
1981 return true;
1982}
1983
1984/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1985/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001986bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1987 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001988 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001989 MachineBasicBlock *Default,
1990 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991 // Get the MachineFunction which holds the current MBB. This is used when
1992 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001993 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994
1995 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001997 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998
1999 Case& FrontCase = *CR.Range.first;
2000 Case& BackCase = *(CR.Range.second-1);
2001 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2002
2003 // Size is the number of Cases represented by this range.
2004 unsigned Size = CR.Range.second - CR.Range.first;
2005
Chris Lattnere880efe2009-11-07 07:50:34 +00002006 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2007 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002008 double FMetric = 0;
2009 CaseItr Pivot = CR.Range.first + Size/2;
2010
2011 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2012 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002013 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002014 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2015 I!=E; ++I)
2016 TSize += I->size();
2017
Chris Lattnere880efe2009-11-07 07:50:34 +00002018 APInt LSize = FrontCase.size();
2019 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002020 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002021 << "First: " << First << ", Last: " << Last <<'\n'
2022 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2024 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002025 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2026 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002027 APInt Range = ComputeRange(LEnd, RBegin);
2028 assert((Range - 2ULL).isNonNegative() &&
2029 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002030 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002031 (LEnd - First + 1ULL).roundToDouble();
2032 double RDensity = (double)RSize.roundToDouble() /
2033 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002034 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002036 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002037 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2038 << "LDensity: " << LDensity
2039 << ", RDensity: " << RDensity << '\n'
2040 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041 if (FMetric < Metric) {
2042 Pivot = J;
2043 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002044 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 }
2046
2047 LSize += J->size();
2048 RSize -= J->size();
2049 }
2050 if (areJTsAllowed(TLI)) {
2051 // If our case is dense we *really* should handle it earlier!
2052 assert((FMetric > 0) && "Should handle dense range earlier!");
2053 } else {
2054 Pivot = CR.Range.first + Size/2;
2055 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002057 CaseRange LHSR(CR.Range.first, Pivot);
2058 CaseRange RHSR(Pivot, CR.Range.second);
2059 Constant *C = Pivot->Low;
2060 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002061
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002062 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002063 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002065 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 // Pivot's Value, then we can branch directly to the LHS's Target,
2067 // rather than creating a leaf node for it.
2068 if ((LHSR.second - LHSR.first) == 1 &&
2069 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002070 cast<ConstantInt>(C)->getValue() ==
2071 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072 TrueBB = LHSR.first->BB;
2073 } else {
2074 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2075 CurMF->insert(BBI, TrueBB);
2076 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002077
2078 // Put SV in a virtual register to make it available from the new blocks.
2079 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002080 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 // Similar to the optimization above, if the Value being switched on is
2083 // known to be less than the Constant CR.LT, and the current Case Value
2084 // is CR.LT - 1, then we can branch directly to the target block for
2085 // the current Case Value, rather than emitting a RHS leaf node for it.
2086 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002087 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2088 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002089 FalseBB = RHSR.first->BB;
2090 } else {
2091 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2092 CurMF->insert(BBI, FalseBB);
2093 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002094
2095 // Put SV in a virtual register to make it available from the new blocks.
2096 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 }
2098
2099 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002100 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002101 // Otherwise, branch to LHS.
2102 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2103
Dan Gohman99be8ae2010-04-19 22:41:47 +00002104 if (CR.CaseBB == SwitchBB)
2105 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002106 else
2107 SwitchCases.push_back(CB);
2108
2109 return true;
2110}
2111
2112/// handleBitTestsSwitchCase - if current case range has few destination and
2113/// range span less, than machine word bitwidth, encode case range into series
2114/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002115bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2116 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002117 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002118 MachineBasicBlock* Default,
2119 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002120 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002121 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122
2123 Case& FrontCase = *CR.Range.first;
2124 Case& BackCase = *(CR.Range.second-1);
2125
2126 // Get the MachineFunction which holds the current MBB. This is used when
2127 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002128 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002130 // If target does not have legal shift left, do not emit bit tests at all.
2131 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2132 return false;
2133
Anton Korobeynikov23218582008-12-23 22:25:27 +00002134 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002135 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2136 I!=E; ++I) {
2137 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002138 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 // Count unique destinations
2142 SmallSet<MachineBasicBlock*, 4> Dests;
2143 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2144 Dests.insert(I->BB);
2145 if (Dests.size() > 3)
2146 // Don't bother the code below, if there are too much unique destinations
2147 return false;
2148 }
David Greene4b69d992010-01-05 01:24:57 +00002149 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002150 << Dests.size() << '\n'
2151 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002152
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002154 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2155 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002156 APInt cmpRange = maxValue - minValue;
2157
David Greene4b69d992010-01-05 01:24:57 +00002158 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002159 << "Low bound: " << minValue << '\n'
2160 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002161
Dan Gohmane0567812010-04-08 23:03:40 +00002162 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 (!(Dests.size() == 1 && numCmps >= 3) &&
2164 !(Dests.size() == 2 && numCmps >= 5) &&
2165 !(Dests.size() >= 3 && numCmps >= 6)))
2166 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002167
David Greene4b69d992010-01-05 01:24:57 +00002168 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002169 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2170
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002171 // Optimize the case where all the case values fit in a
2172 // word without having to subtract minValue. In this case,
2173 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002174 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002175 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002177 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180 CaseBitsVector CasesBits;
2181 unsigned i, count = 0;
2182
2183 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2184 MachineBasicBlock* Dest = I->BB;
2185 for (i = 0; i < count; ++i)
2186 if (Dest == CasesBits[i].BB)
2187 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002189 if (i == count) {
2190 assert((count < 3) && "Too much destinations to test!");
2191 CasesBits.push_back(CaseBits(0, Dest, 0));
2192 count++;
2193 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002194
2195 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2196 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2197
2198 uint64_t lo = (lowValue - lowBound).getZExtValue();
2199 uint64_t hi = (highValue - lowBound).getZExtValue();
2200
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002201 for (uint64_t j = lo; j <= hi; j++) {
2202 CasesBits[i].Mask |= 1ULL << j;
2203 CasesBits[i].Bits++;
2204 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206 }
2207 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002209 BitTestInfo BTC;
2210
2211 // Figure out which block is immediately after the current one.
2212 MachineFunction::iterator BBI = CR.CaseBB;
2213 ++BBI;
2214
2215 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2216
David Greene4b69d992010-01-05 01:24:57 +00002217 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002219 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002220 << ", Bits: " << CasesBits[i].Bits
2221 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222
2223 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2224 CurMF->insert(BBI, CaseBB);
2225 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2226 CaseBB,
2227 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002228
2229 // Put SV in a virtual register to make it available from the new blocks.
2230 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002232
2233 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002234 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235 CR.CaseBB, Default, BTC);
2236
Dan Gohman99be8ae2010-04-19 22:41:47 +00002237 if (CR.CaseBB == SwitchBB)
2238 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240 BitTestCases.push_back(BTB);
2241
2242 return true;
2243}
2244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002246size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2247 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002248 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249
2250 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002251 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002252 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2253 Cases.push_back(Case(SI.getSuccessorValue(i),
2254 SI.getSuccessorValue(i),
2255 SMBB));
2256 }
2257 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2258
2259 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002260 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002261 // Must recompute end() each iteration because it may be
2262 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002263 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2264 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002265 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2266 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002267 MachineBasicBlock* nextBB = J->BB;
2268 MachineBasicBlock* currentBB = I->BB;
2269
2270 // If the two neighboring cases go to the same destination, merge them
2271 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002272 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002273 I->High = J->High;
2274 J = Cases.erase(J);
2275 } else {
2276 I = J++;
2277 }
2278 }
2279
2280 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2281 if (I->Low != I->High)
2282 // A range counts double, since it requires two compares.
2283 ++numCmps;
2284 }
2285
2286 return numCmps;
2287}
2288
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002289void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2290 MachineBasicBlock *Last) {
2291 // Update JTCases.
2292 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2293 if (JTCases[i].first.HeaderBB == First)
2294 JTCases[i].first.HeaderBB = Last;
2295
2296 // Update BitTestCases.
2297 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2298 if (BitTestCases[i].Parent == First)
2299 BitTestCases[i].Parent = Last;
2300}
2301
Dan Gohman46510a72010-04-15 01:51:59 +00002302void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002303 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305 // Figure out which block is immediately after the current one.
2306 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2308
2309 // If there is only the default destination, branch to it if it is not the
2310 // next basic block. Otherwise, just fall through.
2311 if (SI.getNumOperands() == 2) {
2312 // Update machine-CFG edges.
2313
2314 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002315 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002316 if (Default != NextBlock)
2317 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2318 MVT::Other, getControlRoot(),
2319 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 return;
2322 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324 // If there are any non-default case statements, create a vector of Cases
2325 // representing each one, and sort the vector so that we can efficiently
2326 // create a binary search tree from them.
2327 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002328 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002329 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002330 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002331 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332
2333 // Get the Value to be switched on and default basic blocks, which will be
2334 // inserted into CaseBlock records, representing basic blocks in the binary
2335 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002336 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337
2338 // Push the initial CaseRec onto the worklist
2339 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002340 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2341 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342
2343 while (!WorkList.empty()) {
2344 // Grab a record representing a case range to process off the worklist
2345 CaseRec CR = WorkList.back();
2346 WorkList.pop_back();
2347
Dan Gohman99be8ae2010-04-19 22:41:47 +00002348 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002350
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 // If the range has few cases (two or less) emit a series of specific
2352 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002353 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002355
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002356 // If the switch has more than 5 blocks, and at least 40% dense, and the
2357 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002359 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002360 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2363 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002364 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365 }
2366}
2367
Dan Gohman46510a72010-04-15 01:51:59 +00002368void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002369 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002370
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002371 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002372 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002373 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002374 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002375 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002376 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002377 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2378 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002379 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002380
Bill Wendling4533cac2010-01-28 21:51:40 +00002381 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2382 MVT::Other, getControlRoot(),
2383 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002384}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002385
Dan Gohman46510a72010-04-15 01:51:59 +00002386void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387 // -0.0 - X --> fneg
2388 const Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002389 if (isa<Constant>(I.getOperand(0)) &&
2390 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2391 SDValue Op2 = getValue(I.getOperand(1));
2392 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2393 Op2.getValueType(), Op2));
2394 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002396
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002397 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398}
2399
Dan Gohman46510a72010-04-15 01:51:59 +00002400void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401 SDValue Op1 = getValue(I.getOperand(0));
2402 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002403 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2404 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405}
2406
Dan Gohman46510a72010-04-15 01:51:59 +00002407void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002408 SDValue Op1 = getValue(I.getOperand(0));
2409 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002410
2411 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2412
Chris Lattnerd3027732011-02-13 09:02:52 +00002413 // Coerce the shift amount to the right type if we can.
2414 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002415 unsigned ShiftSize = ShiftTy.getSizeInBits();
2416 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002417 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002418
Dan Gohman57fc82d2009-04-09 03:51:29 +00002419 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002420 if (ShiftSize > Op2Size)
2421 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002422
Dan Gohman57fc82d2009-04-09 03:51:29 +00002423 // If the operand is larger than the shift count type but the shift
2424 // count type has enough bits to represent any shift value, truncate
2425 // it now. This is a common case and it exposes the truncate to
2426 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002427 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2428 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2429 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002430 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002431 else
Chris Lattnere0751182011-02-13 19:09:16 +00002432 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002433 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002434
Bill Wendling4533cac2010-01-28 21:51:40 +00002435 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2436 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002437}
2438
Dan Gohman46510a72010-04-15 01:51:59 +00002439void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002440 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002441 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002442 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002443 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002444 predicate = ICmpInst::Predicate(IC->getPredicate());
2445 SDValue Op1 = getValue(I.getOperand(0));
2446 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002447 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002448
Owen Andersone50ed302009-08-10 22:56:29 +00002449 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002450 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451}
2452
Dan Gohman46510a72010-04-15 01:51:59 +00002453void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002455 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002457 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458 predicate = FCmpInst::Predicate(FC->getPredicate());
2459 SDValue Op1 = getValue(I.getOperand(0));
2460 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002461 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002462 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002463 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002464}
2465
Dan Gohman46510a72010-04-15 01:51:59 +00002466void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002467 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002468 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2469 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002470 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002471
Bill Wendling49fcff82009-12-21 22:30:11 +00002472 SmallVector<SDValue, 4> Values(NumValues);
2473 SDValue Cond = getValue(I.getOperand(0));
2474 SDValue TrueVal = getValue(I.getOperand(1));
2475 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002476
Bill Wendling4533cac2010-01-28 21:51:40 +00002477 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002478 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002479 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2480 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002481 SDValue(TrueVal.getNode(),
2482 TrueVal.getResNo() + i),
2483 SDValue(FalseVal.getNode(),
2484 FalseVal.getResNo() + i));
2485
Bill Wendling4533cac2010-01-28 21:51:40 +00002486 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2487 DAG.getVTList(&ValueVTs[0], NumValues),
2488 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002489}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002490
Dan Gohman46510a72010-04-15 01:51:59 +00002491void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2493 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002494 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002495 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496}
2497
Dan Gohman46510a72010-04-15 01:51:59 +00002498void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2500 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2501 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002502 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002503 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002504}
2505
Dan Gohman46510a72010-04-15 01:51:59 +00002506void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2508 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2509 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002510 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002511 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512}
2513
Dan Gohman46510a72010-04-15 01:51:59 +00002514void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515 // FPTrunc is never a no-op cast, no need to check
2516 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002517 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002518 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2519 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520}
2521
Dan Gohman46510a72010-04-15 01:51:59 +00002522void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523 // FPTrunc is never a no-op cast, no need to check
2524 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002525 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002526 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527}
2528
Dan Gohman46510a72010-04-15 01:51:59 +00002529void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002530 // FPToUI is never a no-op cast, no need to check
2531 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002532 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002533 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534}
2535
Dan Gohman46510a72010-04-15 01:51:59 +00002536void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537 // FPToSI is never a no-op cast, no need to check
2538 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002539 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002540 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002541}
2542
Dan Gohman46510a72010-04-15 01:51:59 +00002543void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002544 // UIToFP is never a no-op cast, no need to check
2545 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002546 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002547 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548}
2549
Dan Gohman46510a72010-04-15 01:51:59 +00002550void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002551 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002553 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002554 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555}
2556
Dan Gohman46510a72010-04-15 01:51:59 +00002557void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002558 // What to do depends on the size of the integer and the size of the pointer.
2559 // We can either truncate, zero extend, or no-op, accordingly.
2560 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002561 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002562 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002563}
2564
Dan Gohman46510a72010-04-15 01:51:59 +00002565void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002566 // What to do depends on the size of the integer and the size of the pointer.
2567 // We can either truncate, zero extend, or no-op, accordingly.
2568 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002569 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002570 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002571}
2572
Dan Gohman46510a72010-04-15 01:51:59 +00002573void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002575 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002576
Bill Wendling49fcff82009-12-21 22:30:11 +00002577 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002578 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002579 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002580 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002581 DestVT, N)); // convert types.
2582 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002583 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002584}
2585
Dan Gohman46510a72010-04-15 01:51:59 +00002586void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587 SDValue InVec = getValue(I.getOperand(0));
2588 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002589 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002590 TLI.getPointerTy(),
2591 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002592 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2593 TLI.getValueType(I.getType()),
2594 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002595}
2596
Dan Gohman46510a72010-04-15 01:51:59 +00002597void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002598 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002599 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002600 TLI.getPointerTy(),
2601 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002602 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2603 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604}
2605
Mon P Wangaeb06d22008-11-10 04:46:22 +00002606// Utility for visitShuffleVector - Returns true if the mask is mask starting
2607// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002608static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2609 unsigned MaskNumElts = Mask.size();
2610 for (unsigned i = 0; i != MaskNumElts; ++i)
2611 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002612 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002613 return true;
2614}
2615
Dan Gohman46510a72010-04-15 01:51:59 +00002616void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002617 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002618 SDValue Src1 = getValue(I.getOperand(0));
2619 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002620
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 // Convert the ConstantVector mask operand into an array of ints, with -1
2622 // representing undef values.
2623 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002624 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002625 unsigned MaskNumElts = MaskElts.size();
2626 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 if (isa<UndefValue>(MaskElts[i]))
2628 Mask.push_back(-1);
2629 else
2630 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2631 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002632
Owen Andersone50ed302009-08-10 22:56:29 +00002633 EVT VT = TLI.getValueType(I.getType());
2634 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002635 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002636
Mon P Wangc7849c22008-11-16 05:06:27 +00002637 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002638 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2639 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002640 return;
2641 }
2642
2643 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002644 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2645 // Mask is longer than the source vectors and is a multiple of the source
2646 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002647 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002648 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2649 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002650 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2651 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002652 return;
2653 }
2654
Mon P Wangc7849c22008-11-16 05:06:27 +00002655 // Pad both vectors with undefs to make them the same length as the mask.
2656 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002657 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2658 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002659 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002660
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2662 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002663 MOps1[0] = Src1;
2664 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002665
2666 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2667 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002668 &MOps1[0], NumConcat);
2669 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002670 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002672
Mon P Wangaeb06d22008-11-10 04:46:22 +00002673 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002675 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002677 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 MappedOps.push_back(Idx);
2679 else
2680 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002681 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002682
Bill Wendling4533cac2010-01-28 21:51:40 +00002683 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2684 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002685 return;
2686 }
2687
Mon P Wangc7849c22008-11-16 05:06:27 +00002688 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002689 // Analyze the access pattern of the vector to see if we can extract
2690 // two subvectors and do the shuffle. The analysis is done by calculating
2691 // the range of elements the mask access on both vectors.
2692 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2693 int MaxRange[2] = {-1, -1};
2694
Nate Begeman5a5ca152009-04-29 05:20:52 +00002695 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002696 int Idx = Mask[i];
2697 int Input = 0;
2698 if (Idx < 0)
2699 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002700
Nate Begeman5a5ca152009-04-29 05:20:52 +00002701 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 Input = 1;
2703 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002704 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002705 if (Idx > MaxRange[Input])
2706 MaxRange[Input] = Idx;
2707 if (Idx < MinRange[Input])
2708 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002709 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002710
Mon P Wangc7849c22008-11-16 05:06:27 +00002711 // Check if the access is smaller than the vector size and can we find
2712 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002713 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2714 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002715 int StartIdx[2]; // StartIdx to extract from
2716 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002717 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002718 RangeUse[Input] = 0; // Unused
2719 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002720 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002721 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002722 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002723 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002724 RangeUse[Input] = 1; // Extract from beginning of the vector
2725 StartIdx[Input] = 0;
2726 } else {
2727 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002728 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002729 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002730 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002731 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002732 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002733 }
2734
Bill Wendling636e2582009-08-21 18:16:06 +00002735 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002736 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002737 return;
2738 }
2739 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2740 // Extract appropriate subvector and generate a vector shuffle
2741 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002742 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002743 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002744 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002745 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002746 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002747 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002748 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002749
Mon P Wangc7849c22008-11-16 05:06:27 +00002750 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002752 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002753 int Idx = Mask[i];
2754 if (Idx < 0)
2755 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002756 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 MappedOps.push_back(Idx - StartIdx[0]);
2758 else
2759 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002760 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002761
Bill Wendling4533cac2010-01-28 21:51:40 +00002762 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2763 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002764 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002765 }
2766 }
2767
Mon P Wangc7849c22008-11-16 05:06:27 +00002768 // We can't use either concat vectors or extract subvectors so fall back to
2769 // replacing the shuffle with extract and build vector.
2770 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002771 EVT EltVT = VT.getVectorElementType();
2772 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002773 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002774 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002776 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002777 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002779 SDValue Res;
2780
Nate Begeman5a5ca152009-04-29 05:20:52 +00002781 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002782 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2783 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002784 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002785 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2786 EltVT, Src2,
2787 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2788
2789 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002790 }
2791 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002792
Bill Wendling4533cac2010-01-28 21:51:40 +00002793 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2794 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795}
2796
Dan Gohman46510a72010-04-15 01:51:59 +00002797void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798 const Value *Op0 = I.getOperand(0);
2799 const Value *Op1 = I.getOperand(1);
2800 const Type *AggTy = I.getType();
2801 const Type *ValTy = Op1->getType();
2802 bool IntoUndef = isa<UndefValue>(Op0);
2803 bool FromUndef = isa<UndefValue>(Op1);
2804
Dan Gohman0dadb152010-10-06 16:18:29 +00002805 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002806
Owen Andersone50ed302009-08-10 22:56:29 +00002807 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002809 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002810 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2811
2812 unsigned NumAggValues = AggValueVTs.size();
2813 unsigned NumValValues = ValValueVTs.size();
2814 SmallVector<SDValue, 4> Values(NumAggValues);
2815
2816 SDValue Agg = getValue(Op0);
2817 SDValue Val = getValue(Op1);
2818 unsigned i = 0;
2819 // Copy the beginning value(s) from the original aggregate.
2820 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002821 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002822 SDValue(Agg.getNode(), Agg.getResNo() + i);
2823 // Copy values from the inserted value(s).
2824 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002825 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2827 // Copy remaining value(s) from the original aggregate.
2828 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002829 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002830 SDValue(Agg.getNode(), Agg.getResNo() + i);
2831
Bill Wendling4533cac2010-01-28 21:51:40 +00002832 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2833 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2834 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002835}
2836
Dan Gohman46510a72010-04-15 01:51:59 +00002837void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002838 const Value *Op0 = I.getOperand(0);
2839 const Type *AggTy = Op0->getType();
2840 const Type *ValTy = I.getType();
2841 bool OutOfUndef = isa<UndefValue>(Op0);
2842
Dan Gohman0dadb152010-10-06 16:18:29 +00002843 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844
Owen Andersone50ed302009-08-10 22:56:29 +00002845 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2847
2848 unsigned NumValValues = ValValueVTs.size();
2849 SmallVector<SDValue, 4> Values(NumValValues);
2850
2851 SDValue Agg = getValue(Op0);
2852 // Copy out the selected value(s).
2853 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2854 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002855 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002856 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002857 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002858
Bill Wendling4533cac2010-01-28 21:51:40 +00002859 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2860 DAG.getVTList(&ValValueVTs[0], NumValValues),
2861 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862}
2863
Dan Gohman46510a72010-04-15 01:51:59 +00002864void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002865 SDValue N = getValue(I.getOperand(0));
2866 const Type *Ty = I.getOperand(0)->getType();
2867
Dan Gohman46510a72010-04-15 01:51:59 +00002868 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002869 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002870 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002871 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2872 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2873 if (Field) {
2874 // N = N + Offset
2875 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002876 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002877 DAG.getIntPtrConstant(Offset));
2878 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002880 Ty = StTy->getElementType(Field);
2881 } else {
2882 Ty = cast<SequentialType>(Ty)->getElementType();
2883
2884 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002885 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002886 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002887 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002888 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002889 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002890 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002891 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002892 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002893 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2894 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002895 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002896 else
Evan Chengb1032a82009-02-09 20:54:38 +00002897 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002898
Dale Johannesen66978ee2009-01-31 02:22:37 +00002899 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002900 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002901 continue;
2902 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002903
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002904 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002905 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2906 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002907 SDValue IdxN = getValue(Idx);
2908
2909 // If the index is smaller or larger than intptr_t, truncate or extend
2910 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002911 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002912
2913 // If this is a multiply by a power of two, turn it into a shl
2914 // immediately. This is a very common case.
2915 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002916 if (ElementSize.isPowerOf2()) {
2917 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002918 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002919 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002920 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002921 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002922 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002923 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002924 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925 }
2926 }
2927
Scott Michelfdc40a02009-02-17 22:15:04 +00002928 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002929 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002930 }
2931 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002932
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002933 setValue(&I, N);
2934}
2935
Dan Gohman46510a72010-04-15 01:51:59 +00002936void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937 // If this is a fixed sized alloca in the entry block of the function,
2938 // allocate it statically on the stack.
2939 if (FuncInfo.StaticAllocaMap.count(&I))
2940 return; // getValue will auto-populate this.
2941
2942 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002943 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002944 unsigned Align =
2945 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2946 I.getAlignment());
2947
2948 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002949
Owen Andersone50ed302009-08-10 22:56:29 +00002950 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002951 if (AllocSize.getValueType() != IntPtr)
2952 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2953
2954 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2955 AllocSize,
2956 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002957
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002958 // Handle alignment. If the requested alignment is less than or equal to
2959 // the stack alignment, ignore it. If the size is greater than or equal to
2960 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002961 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002962 if (Align <= StackAlign)
2963 Align = 0;
2964
2965 // Round the size of the allocation up to the stack alignment size
2966 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002967 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002968 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002969 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002972 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002973 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002974 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2975
2976 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002977 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002978 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002979 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980 setValue(&I, DSA);
2981 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983 // Inform the Frame Information that we have just allocated a variable-sized
2984 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002985 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986}
2987
Dan Gohman46510a72010-04-15 01:51:59 +00002988void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002989 const Value *SV = I.getOperand(0);
2990 SDValue Ptr = getValue(SV);
2991
2992 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002995 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00002997 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998
Owen Andersone50ed302009-08-10 22:56:29 +00002999 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000 SmallVector<uint64_t, 4> Offsets;
3001 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3002 unsigned NumValues = ValueVTs.size();
3003 if (NumValues == 0)
3004 return;
3005
3006 SDValue Root;
3007 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003008 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009 // Serialize volatile loads with other side effects.
3010 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003011 else if (AA->pointsToConstantMemory(
3012 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 // Do not serialize (non-volatile) loads of constant memory with anything.
3014 Root = DAG.getEntryNode();
3015 ConstantMemory = true;
3016 } else {
3017 // Do not serialize non-volatile loads against each other.
3018 Root = DAG.getRoot();
3019 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003021 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003022 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3023 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003024 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003025 unsigned ChainI = 0;
3026 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3027 // Serializing loads here may result in excessive register pressure, and
3028 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3029 // could recover a bit by hoisting nodes upward in the chain by recognizing
3030 // they are side-effect free or do not alias. The optimizer should really
3031 // avoid this case by converting large object/array copies to llvm.memcpy
3032 // (MaxParallelChains should always remain as failsafe).
3033 if (ChainI == MaxParallelChains) {
3034 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3035 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3036 MVT::Other, &Chains[0], ChainI);
3037 Root = Chain;
3038 ChainI = 0;
3039 }
Bill Wendling856ff412009-12-22 00:12:37 +00003040 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3041 PtrVT, Ptr,
3042 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003043 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003044 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003045 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003047 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003048 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003049 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003050
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003052 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003053 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003054 if (isVolatile)
3055 DAG.setRoot(Chain);
3056 else
3057 PendingLoads.push_back(Chain);
3058 }
3059
Bill Wendling4533cac2010-01-28 21:51:40 +00003060 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3061 DAG.getVTList(&ValueVTs[0], NumValues),
3062 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003063}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003064
Dan Gohman46510a72010-04-15 01:51:59 +00003065void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3066 const Value *SrcV = I.getOperand(0);
3067 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068
Owen Andersone50ed302009-08-10 22:56:29 +00003069 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070 SmallVector<uint64_t, 4> Offsets;
3071 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3072 unsigned NumValues = ValueVTs.size();
3073 if (NumValues == 0)
3074 return;
3075
3076 // Get the lowered operands. Note that we do this after
3077 // checking if NumResults is zero, because with zero results
3078 // the operands won't have values in the map.
3079 SDValue Src = getValue(SrcV);
3080 SDValue Ptr = getValue(PtrV);
3081
3082 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003083 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3084 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003085 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003086 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003087 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003089 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003090
Andrew Trickde91f3c2010-11-12 17:50:46 +00003091 unsigned ChainI = 0;
3092 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3093 // See visitLoad comments.
3094 if (ChainI == MaxParallelChains) {
3095 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3096 MVT::Other, &Chains[0], ChainI);
3097 Root = Chain;
3098 ChainI = 0;
3099 }
Bill Wendling856ff412009-12-22 00:12:37 +00003100 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3101 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003102 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3103 SDValue(Src.getNode(), Src.getResNo() + i),
3104 Add, MachinePointerInfo(PtrV, Offsets[i]),
3105 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3106 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003107 }
3108
Devang Patel7e13efa2010-10-26 22:14:52 +00003109 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003110 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003111 ++SDNodeOrder;
3112 AssignOrderingToNode(StoreNode.getNode());
3113 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003114}
3115
3116/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3117/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003118void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003119 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003120 bool HasChain = !I.doesNotAccessMemory();
3121 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3122
3123 // Build the operand list.
3124 SmallVector<SDValue, 8> Ops;
3125 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3126 if (OnlyLoad) {
3127 // We don't need to serialize loads against other loads.
3128 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003129 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003130 Ops.push_back(getRoot());
3131 }
3132 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003133
3134 // Info is set by getTgtMemInstrinsic
3135 TargetLowering::IntrinsicInfo Info;
3136 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3137
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003138 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003139 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3140 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003141 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003142
3143 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003144 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3145 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003146 assert(TLI.isTypeLegal(Op.getValueType()) &&
3147 "Intrinsic uses a non-legal type?");
3148 Ops.push_back(Op);
3149 }
3150
Owen Andersone50ed302009-08-10 22:56:29 +00003151 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003152 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3153#ifndef NDEBUG
3154 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3155 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3156 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003157 }
Bob Wilson8d919552009-07-31 22:41:21 +00003158#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003159
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003160 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003162
Bob Wilson8d919552009-07-31 22:41:21 +00003163 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164
3165 // Create the node.
3166 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003167 if (IsTgtIntrinsic) {
3168 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003169 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003170 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003171 Info.memVT,
3172 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003173 Info.align, Info.vol,
3174 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003175 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003176 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003177 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003178 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003179 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003180 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003181 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003182 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003183 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003184 }
3185
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003186 if (HasChain) {
3187 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3188 if (OnlyLoad)
3189 PendingLoads.push_back(Chain);
3190 else
3191 DAG.setRoot(Chain);
3192 }
Bill Wendling856ff412009-12-22 00:12:37 +00003193
Benjamin Kramerf0127052010-01-05 13:12:22 +00003194 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003196 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003197 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003198 }
Bill Wendling856ff412009-12-22 00:12:37 +00003199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003200 setValue(&I, Result);
3201 }
3202}
3203
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003204/// GetSignificand - Get the significand and build it into a floating-point
3205/// number with exponent of 1:
3206///
3207/// Op = (Op & 0x007fffff) | 0x3f800000;
3208///
3209/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003210static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003211GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3213 DAG.getConstant(0x007fffff, MVT::i32));
3214 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3215 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003216 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003217}
3218
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003219/// GetExponent - Get the exponent:
3220///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003221/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003222///
3223/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003224static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003225GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003226 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3228 DAG.getConstant(0x7f800000, MVT::i32));
3229 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003230 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3232 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003233 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003234}
3235
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003236/// getF32Constant - Get 32-bit floating point constant.
3237static SDValue
3238getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003239 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003240}
3241
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003242/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003243/// visitIntrinsicCall: I is a call instruction
3244/// Op is the associated NodeType for I
3245const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003246SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3247 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003248 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003249 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003250 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003251 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003252 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003253 getValue(I.getArgOperand(0)),
3254 getValue(I.getArgOperand(1)),
3255 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003256 setValue(&I, L);
3257 DAG.setRoot(L.getValue(1));
3258 return 0;
3259}
3260
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003261// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003262const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003263SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003264 SDValue Op1 = getValue(I.getArgOperand(0));
3265 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003266
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003268 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003269 return 0;
3270}
Bill Wendling74c37652008-12-09 22:08:41 +00003271
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003272/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3273/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003274void
Dan Gohman46510a72010-04-15 01:51:59 +00003275SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003276 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003277 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003278
Gabor Greif0635f352010-06-25 09:38:13 +00003279 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003280 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003281 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003282
3283 // Put the exponent in the right bit position for later addition to the
3284 // final result:
3285 //
3286 // #define LOG2OFe 1.4426950f
3287 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003289 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003291
3292 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3294 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003295
3296 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003298 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003299
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003300 if (LimitFloatPrecision <= 6) {
3301 // For floating-point precision of 6:
3302 //
3303 // TwoToFractionalPartOfX =
3304 // 0.997535578f +
3305 // (0.735607626f + 0.252464424f * x) * x;
3306 //
3307 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003308 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003309 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003310 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003311 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3313 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003314 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003315 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003316
3317 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003319 TwoToFracPartOfX, IntegerPartOfX);
3320
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003321 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003322 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3323 // For floating-point precision of 12:
3324 //
3325 // TwoToFractionalPartOfX =
3326 // 0.999892986f +
3327 // (0.696457318f +
3328 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3329 //
3330 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003332 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003334 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3336 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003337 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3339 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003340 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003341 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003342
3343 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003345 TwoToFracPartOfX, IntegerPartOfX);
3346
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003347 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003348 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3349 // For floating-point precision of 18:
3350 //
3351 // TwoToFractionalPartOfX =
3352 // 0.999999982f +
3353 // (0.693148872f +
3354 // (0.240227044f +
3355 // (0.554906021e-1f +
3356 // (0.961591928e-2f +
3357 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3358 //
3359 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003361 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003363 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3365 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003366 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3368 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003369 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3371 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003372 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3374 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003375 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3377 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003378 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003379 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003381
3382 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003384 TwoToFracPartOfX, IntegerPartOfX);
3385
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003386 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003387 }
3388 } else {
3389 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003390 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003391 getValue(I.getArgOperand(0)).getValueType(),
3392 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003393 }
3394
Dale Johannesen59e577f2008-09-05 18:38:42 +00003395 setValue(&I, result);
3396}
3397
Bill Wendling39150252008-09-09 20:39:27 +00003398/// visitLog - Lower a log intrinsic. Handles the special sequences for
3399/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003400void
Dan Gohman46510a72010-04-15 01:51:59 +00003401SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003402 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003403 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003404
Gabor Greif0635f352010-06-25 09:38:13 +00003405 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003406 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003407 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003408 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003409
3410 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003411 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003413 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003414
3415 // Get the significand and build it into a floating-point number with
3416 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003417 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003418
3419 if (LimitFloatPrecision <= 6) {
3420 // For floating-point precision of 6:
3421 //
3422 // LogofMantissa =
3423 // -1.1609546f +
3424 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003425 //
Bill Wendling39150252008-09-09 20:39:27 +00003426 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003428 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003429 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003430 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3432 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003433 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003434
Scott Michelfdc40a02009-02-17 22:15:04 +00003435 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003437 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3438 // For floating-point precision of 12:
3439 //
3440 // LogOfMantissa =
3441 // -1.7417939f +
3442 // (2.8212026f +
3443 // (-1.4699568f +
3444 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3445 //
3446 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003448 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003450 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3452 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003453 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3455 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003457 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3458 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003459 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003460
Scott Michelfdc40a02009-02-17 22:15:04 +00003461 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003463 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3464 // For floating-point precision of 18:
3465 //
3466 // LogOfMantissa =
3467 // -2.1072184f +
3468 // (4.2372794f +
3469 // (-3.7029485f +
3470 // (2.2781945f +
3471 // (-0.87823314f +
3472 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3473 //
3474 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003476 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003478 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3480 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003481 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3483 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003484 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3486 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003487 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3489 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003490 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3492 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003493 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003494
Scott Michelfdc40a02009-02-17 22:15:04 +00003495 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003497 }
3498 } else {
3499 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003500 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003501 getValue(I.getArgOperand(0)).getValueType(),
3502 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003503 }
3504
Dale Johannesen59e577f2008-09-05 18:38:42 +00003505 setValue(&I, result);
3506}
3507
Bill Wendling3eb59402008-09-09 00:28:24 +00003508/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3509/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003510void
Dan Gohman46510a72010-04-15 01:51:59 +00003511SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003512 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003513 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003514
Gabor Greif0635f352010-06-25 09:38:13 +00003515 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003516 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003517 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003518 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003519
Bill Wendling39150252008-09-09 20:39:27 +00003520 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003521 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003522
Bill Wendling3eb59402008-09-09 00:28:24 +00003523 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003524 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003525 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003526
Bill Wendling3eb59402008-09-09 00:28:24 +00003527 // Different possible minimax approximations of significand in
3528 // floating-point for various degrees of accuracy over [1,2].
3529 if (LimitFloatPrecision <= 6) {
3530 // For floating-point precision of 6:
3531 //
3532 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3533 //
3534 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003536 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003538 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3540 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003541 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003542
Scott Michelfdc40a02009-02-17 22:15:04 +00003543 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003545 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3546 // For floating-point precision of 12:
3547 //
3548 // Log2ofMantissa =
3549 // -2.51285454f +
3550 // (4.07009056f +
3551 // (-2.12067489f +
3552 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003553 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003554 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003556 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003558 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3560 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3563 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003564 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3566 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003567 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003568
Scott Michelfdc40a02009-02-17 22:15:04 +00003569 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003571 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3572 // For floating-point precision of 18:
3573 //
3574 // Log2ofMantissa =
3575 // -3.0400495f +
3576 // (6.1129976f +
3577 // (-5.3420409f +
3578 // (3.2865683f +
3579 // (-1.2669343f +
3580 // (0.27515199f -
3581 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3582 //
3583 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003585 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003587 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3589 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003590 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3592 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003593 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3595 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003596 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3598 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003599 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3601 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003602 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003603
Scott Michelfdc40a02009-02-17 22:15:04 +00003604 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003606 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003607 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003608 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003609 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003610 getValue(I.getArgOperand(0)).getValueType(),
3611 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003612 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003613
Dale Johannesen59e577f2008-09-05 18:38:42 +00003614 setValue(&I, result);
3615}
3616
Bill Wendling3eb59402008-09-09 00:28:24 +00003617/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3618/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003619void
Dan Gohman46510a72010-04-15 01:51:59 +00003620SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003621 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003622 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003623
Gabor Greif0635f352010-06-25 09:38:13 +00003624 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003625 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003626 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003627 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003628
Bill Wendling39150252008-09-09 20:39:27 +00003629 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003630 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003632 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003633
3634 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003635 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003636 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003637
3638 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003639 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003640 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003641 // Log10ofMantissa =
3642 // -0.50419619f +
3643 // (0.60948995f - 0.10380950f * x) * x;
3644 //
3645 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003647 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003649 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3651 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003652 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003653
Scott Michelfdc40a02009-02-17 22:15:04 +00003654 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003656 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3657 // For floating-point precision of 12:
3658 //
3659 // Log10ofMantissa =
3660 // -0.64831180f +
3661 // (0.91751397f +
3662 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3663 //
3664 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003666 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003668 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3670 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003671 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3673 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003674 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003675
Scott Michelfdc40a02009-02-17 22:15:04 +00003676 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003678 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003679 // For floating-point precision of 18:
3680 //
3681 // Log10ofMantissa =
3682 // -0.84299375f +
3683 // (1.5327582f +
3684 // (-1.0688956f +
3685 // (0.49102474f +
3686 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3687 //
3688 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003690 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003692 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3694 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3697 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003698 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3700 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3703 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003705
Scott Michelfdc40a02009-02-17 22:15:04 +00003706 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003708 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003709 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003710 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003711 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003712 getValue(I.getArgOperand(0)).getValueType(),
3713 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003714 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003715
Dale Johannesen59e577f2008-09-05 18:38:42 +00003716 setValue(&I, result);
3717}
3718
Bill Wendlinge10c8142008-09-09 22:39:21 +00003719/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3720/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003721void
Dan Gohman46510a72010-04-15 01:51:59 +00003722SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003723 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003724 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003725
Gabor Greif0635f352010-06-25 09:38:13 +00003726 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003727 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003728 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003729
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003731
3732 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3734 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003735
3736 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003738 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003739
3740 if (LimitFloatPrecision <= 6) {
3741 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003742 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003743 // TwoToFractionalPartOfX =
3744 // 0.997535578f +
3745 // (0.735607626f + 0.252464424f * x) * x;
3746 //
3747 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003749 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003751 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3753 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003754 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003755 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003756 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003758
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003759 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003761 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3762 // For floating-point precision of 12:
3763 //
3764 // TwoToFractionalPartOfX =
3765 // 0.999892986f +
3766 // (0.696457318f +
3767 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3768 //
3769 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003771 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3775 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003776 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3778 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003779 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003780 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003781 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003783
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003784 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003786 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3787 // For floating-point precision of 18:
3788 //
3789 // TwoToFractionalPartOfX =
3790 // 0.999999982f +
3791 // (0.693148872f +
3792 // (0.240227044f +
3793 // (0.554906021e-1f +
3794 // (0.961591928e-2f +
3795 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3796 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003798 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003800 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3802 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3805 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003806 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3808 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003809 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3811 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003812 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3814 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003815 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003816 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003817 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003819
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003820 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003822 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003823 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003824 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003825 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003826 getValue(I.getArgOperand(0)).getValueType(),
3827 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003828 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003829
Dale Johannesen601d3c02008-09-05 01:48:15 +00003830 setValue(&I, result);
3831}
3832
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003833/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3834/// limited-precision mode with x == 10.0f.
3835void
Dan Gohman46510a72010-04-15 01:51:59 +00003836SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003837 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003838 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003839 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003840 bool IsExp10 = false;
3841
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003843 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003844 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3845 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3846 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3847 APFloat Ten(10.0f);
3848 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3849 }
3850 }
3851 }
3852
3853 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003854 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003855
3856 // Put the exponent in the right bit position for later addition to the
3857 // final result:
3858 //
3859 // #define LOG2OF10 3.3219281f
3860 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003862 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003864
3865 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3867 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003868
3869 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003871 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003872
3873 if (LimitFloatPrecision <= 6) {
3874 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003875 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003876 // twoToFractionalPartOfX =
3877 // 0.997535578f +
3878 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003879 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003880 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003882 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003884 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3886 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003887 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003888 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003889 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003891
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003892 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003894 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3895 // For floating-point precision of 12:
3896 //
3897 // TwoToFractionalPartOfX =
3898 // 0.999892986f +
3899 // (0.696457318f +
3900 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3901 //
3902 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003904 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003906 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3908 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003909 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3911 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003912 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003913 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003914 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003916
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003917 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003919 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3920 // For floating-point precision of 18:
3921 //
3922 // TwoToFractionalPartOfX =
3923 // 0.999999982f +
3924 // (0.693148872f +
3925 // (0.240227044f +
3926 // (0.554906021e-1f +
3927 // (0.961591928e-2f +
3928 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3929 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3935 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3938 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003939 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3941 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3944 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003945 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3947 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003948 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003949 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003950 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003952
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003953 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003955 }
3956 } else {
3957 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003958 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003959 getValue(I.getArgOperand(0)).getValueType(),
3960 getValue(I.getArgOperand(0)),
3961 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003962 }
3963
3964 setValue(&I, result);
3965}
3966
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003967
3968/// ExpandPowI - Expand a llvm.powi intrinsic.
3969static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3970 SelectionDAG &DAG) {
3971 // If RHS is a constant, we can expand this out to a multiplication tree,
3972 // otherwise we end up lowering to a call to __powidf2 (for example). When
3973 // optimizing for size, we only want to do this if the expansion would produce
3974 // a small number of multiplies, otherwise we do the full expansion.
3975 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3976 // Get the exponent as a positive value.
3977 unsigned Val = RHSC->getSExtValue();
3978 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003979
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003980 // powi(x, 0) -> 1.0
3981 if (Val == 0)
3982 return DAG.getConstantFP(1.0, LHS.getValueType());
3983
Dan Gohmanae541aa2010-04-15 04:33:49 +00003984 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003985 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3986 // If optimizing for size, don't insert too many multiplies. This
3987 // inserts up to 5 multiplies.
3988 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3989 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003990 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003991 // powi(x,15) generates one more multiply than it should), but this has
3992 // the benefit of being both really simple and much better than a libcall.
3993 SDValue Res; // Logically starts equal to 1.0
3994 SDValue CurSquare = LHS;
3995 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003996 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003997 if (Res.getNode())
3998 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3999 else
4000 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004001 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004002
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004003 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4004 CurSquare, CurSquare);
4005 Val >>= 1;
4006 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004007
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004008 // If the original was negative, invert the result, producing 1/(x*x*x).
4009 if (RHSC->getSExtValue() < 0)
4010 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4011 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4012 return Res;
4013 }
4014 }
4015
4016 // Otherwise, expand to a libcall.
4017 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4018}
4019
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004020/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4021/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4022/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004023bool
Devang Patel78a06e52010-08-25 20:39:26 +00004024SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004025 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004026 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004027 const Argument *Arg = dyn_cast<Argument>(V);
4028 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004029 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004030
Devang Patel719f6a92010-04-29 20:40:36 +00004031 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004032 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4033 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4034
Devang Patela83ce982010-04-29 18:50:36 +00004035 // Ignore inlined function arguments here.
4036 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004037 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004038 return false;
4039
Dan Gohman84023e02010-07-10 09:00:22 +00004040 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004041 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004042 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004043
4044 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004045 if (Arg->hasByValAttr()) {
4046 // Byval arguments' frame index is recorded during argument lowering.
4047 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004048 Reg = TRI->getFrameRegister(MF);
4049 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004050 // If byval argument ofset is not recorded then ignore this.
4051 if (!Offset)
4052 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004053 }
4054
Devang Patel6cd467b2010-08-26 22:53:27 +00004055 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004056 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00004057 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004058 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4059 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4060 if (PR)
4061 Reg = PR;
4062 }
4063 }
4064
Evan Chenga36acad2010-04-29 06:33:38 +00004065 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004066 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004067 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004068 if (VMI != FuncInfo.ValueMap.end())
4069 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004070 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004071
Devang Patel8bc9ef72010-11-02 17:19:03 +00004072 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004073 // Check if frame index is available.
4074 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004075 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004076 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4077 Reg = TRI->getFrameRegister(MF);
4078 Offset = FINode->getIndex();
4079 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004080 }
4081
4082 if (!Reg)
4083 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004084
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004085 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4086 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004087 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004088 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004089 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004090}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004091
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004092// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004093#if defined(_MSC_VER) && defined(setjmp) && \
4094 !defined(setjmp_undefined_for_msvc)
4095# pragma push_macro("setjmp")
4096# undef setjmp
4097# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004098#endif
4099
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004100/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4101/// we want to emit this as a call to a named external function, return the name
4102/// otherwise lower it and return null.
4103const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004104SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004105 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004106 SDValue Res;
4107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004108 switch (Intrinsic) {
4109 default:
4110 // By default, turn this into a target intrinsic node.
4111 visitTargetIntrinsic(I, Intrinsic);
4112 return 0;
4113 case Intrinsic::vastart: visitVAStart(I); return 0;
4114 case Intrinsic::vaend: visitVAEnd(I); return 0;
4115 case Intrinsic::vacopy: visitVACopy(I); return 0;
4116 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004117 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004118 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004119 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004120 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004121 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004122 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004123 return 0;
4124 case Intrinsic::setjmp:
4125 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004126 case Intrinsic::longjmp:
4127 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004128 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004129 // Assert for address < 256 since we support only user defined address
4130 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004131 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004132 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004133 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004134 < 256 &&
4135 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004136 SDValue Op1 = getValue(I.getArgOperand(0));
4137 SDValue Op2 = getValue(I.getArgOperand(1));
4138 SDValue Op3 = getValue(I.getArgOperand(2));
4139 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4140 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004141 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004142 MachinePointerInfo(I.getArgOperand(0)),
4143 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004144 return 0;
4145 }
Chris Lattner824b9582008-11-21 16:42:48 +00004146 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004147 // Assert for address < 256 since we support only user defined address
4148 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004149 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004150 < 256 &&
4151 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004152 SDValue Op1 = getValue(I.getArgOperand(0));
4153 SDValue Op2 = getValue(I.getArgOperand(1));
4154 SDValue Op3 = getValue(I.getArgOperand(2));
4155 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4156 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004157 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004158 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004159 return 0;
4160 }
Chris Lattner824b9582008-11-21 16:42:48 +00004161 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004162 // Assert for address < 256 since we support only user defined address
4163 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004164 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004165 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004166 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004167 < 256 &&
4168 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004169 SDValue Op1 = getValue(I.getArgOperand(0));
4170 SDValue Op2 = getValue(I.getArgOperand(1));
4171 SDValue Op3 = getValue(I.getArgOperand(2));
4172 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4173 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004174 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004175 MachinePointerInfo(I.getArgOperand(0)),
4176 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004177 return 0;
4178 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004179 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004180 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004181 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004182 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004183 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004184 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004185
4186 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4187 // but do not always have a corresponding SDNode built. The SDNodeOrder
4188 // absolute, but not relative, values are different depending on whether
4189 // debug info exists.
4190 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004191
4192 // Check if address has undef value.
4193 if (isa<UndefValue>(Address) ||
4194 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004195 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004196 return 0;
4197 }
4198
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004199 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004200 if (!N.getNode() && isa<Argument>(Address))
4201 // Check unused arguments map.
4202 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004203 SDDbgValue *SDV;
4204 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004205 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004206 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004207 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4208 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4209 Address = BCI->getOperand(0);
4210 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4211
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004212 if (isParameter && !AI) {
4213 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4214 if (FINode)
4215 // Byval parameter. We have a frame index at this point.
4216 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4217 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004218 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004219 // Can't do anything with other non-AI cases yet. This might be a
4220 // parameter of a callee function that got inlined, for example.
Devang Patelafeaae72010-12-06 22:39:26 +00004221 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004222 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004223 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004224 } else if (AI)
4225 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4226 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004227 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004228 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004229 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004230 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004231 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004232 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4233 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004234 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004235 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004236 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004237 // If variable is pinned by a alloca in dominating bb then
4238 // use StaticAllocaMap.
4239 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004240 if (AI->getParent() != DI.getParent()) {
4241 DenseMap<const AllocaInst*, int>::iterator SI =
4242 FuncInfo.StaticAllocaMap.find(AI);
4243 if (SI != FuncInfo.StaticAllocaMap.end()) {
4244 SDV = DAG.getDbgValue(Variable, SI->second,
4245 0, dl, SDNodeOrder);
4246 DAG.AddDbgValue(SDV, 0, false);
4247 return 0;
4248 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004249 }
4250 }
Devang Patelafeaae72010-12-06 22:39:26 +00004251 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004252 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004253 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004254 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004255 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004256 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004257 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004258 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004259 return 0;
4260
4261 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004262 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004263 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004264 if (!V)
4265 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004266
4267 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4268 // but do not always have a corresponding SDNode built. The SDNodeOrder
4269 // absolute, but not relative, values are different depending on whether
4270 // debug info exists.
4271 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004272 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004273 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004274 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4275 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004276 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004277 // Do not use getValue() in here; we don't want to generate code at
4278 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004279 SDValue N = NodeMap[V];
4280 if (!N.getNode() && isa<Argument>(V))
4281 // Check unused arguments map.
4282 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004283 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004284 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004285 SDV = DAG.getDbgValue(Variable, N.getNode(),
4286 N.getResNo(), Offset, dl, SDNodeOrder);
4287 DAG.AddDbgValue(SDV, N.getNode(), false);
4288 }
Devang Patela778f5c2011-02-18 22:43:42 +00004289 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004290 // Do not call getValue(V) yet, as we don't want to generate code.
4291 // Remember it for later.
4292 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4293 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004294 } else {
Devang Patel00190342010-03-15 19:15:44 +00004295 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004296 // data available is an unreferenced parameter.
4297 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004298 }
Devang Patel00190342010-03-15 19:15:44 +00004299 }
4300
4301 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004302 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004303 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004304 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004305 // Don't handle byval struct arguments or VLAs, for example.
4306 if (!AI)
4307 return 0;
4308 DenseMap<const AllocaInst*, int>::iterator SI =
4309 FuncInfo.StaticAllocaMap.find(AI);
4310 if (SI == FuncInfo.StaticAllocaMap.end())
4311 return 0; // VLAs.
4312 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004313
Chris Lattner512063d2010-04-05 06:19:28 +00004314 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4315 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4316 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004317 return 0;
4318 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004319 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004320 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004321 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004322 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004323 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004324 SDValue Ops[1];
4325 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004326 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004327 setValue(&I, Op);
4328 DAG.setRoot(Op.getValue(1));
4329 return 0;
4330 }
4331
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004332 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004333 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004334 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004335 if (CallMBB->isLandingPad())
4336 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004337 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004338#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004339 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004340#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004341 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4342 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004343 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004344 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004345
Chris Lattner3a5815f2009-09-17 23:54:54 +00004346 // Insert the EHSELECTION instruction.
4347 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4348 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004349 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004350 Ops[1] = getRoot();
4351 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004352 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004353 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004354 return 0;
4355 }
4356
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004357 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004358 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004359 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004360 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4361 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004362 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004363 return 0;
4364 }
4365
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004366 case Intrinsic::eh_return_i32:
4367 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004368 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4369 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4370 MVT::Other,
4371 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004372 getValue(I.getArgOperand(0)),
4373 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004374 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004375 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004376 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004377 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004378 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004379 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004380 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004381 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004382 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004383 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004384 TLI.getPointerTy()),
4385 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004386 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004387 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004388 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004389 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4390 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004391 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004392 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004393 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004394 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004395 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004396 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004397 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004398
Chris Lattner512063d2010-04-05 06:19:28 +00004399 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004400 return 0;
4401 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004402 case Intrinsic::eh_sjlj_setjmp: {
4403 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004404 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004405 return 0;
4406 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004407 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004408 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004409 getRoot(), getValue(I.getArgOperand(0))));
4410 return 0;
4411 }
4412 case Intrinsic::eh_sjlj_dispatch_setup: {
4413 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4414 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004415 return 0;
4416 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004417
Dale Johannesen0488fb62010-09-30 23:57:10 +00004418 case Intrinsic::x86_mmx_pslli_w:
4419 case Intrinsic::x86_mmx_pslli_d:
4420 case Intrinsic::x86_mmx_pslli_q:
4421 case Intrinsic::x86_mmx_psrli_w:
4422 case Intrinsic::x86_mmx_psrli_d:
4423 case Intrinsic::x86_mmx_psrli_q:
4424 case Intrinsic::x86_mmx_psrai_w:
4425 case Intrinsic::x86_mmx_psrai_d: {
4426 SDValue ShAmt = getValue(I.getArgOperand(1));
4427 if (isa<ConstantSDNode>(ShAmt)) {
4428 visitTargetIntrinsic(I, Intrinsic);
4429 return 0;
4430 }
4431 unsigned NewIntrinsic = 0;
4432 EVT ShAmtVT = MVT::v2i32;
4433 switch (Intrinsic) {
4434 case Intrinsic::x86_mmx_pslli_w:
4435 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4436 break;
4437 case Intrinsic::x86_mmx_pslli_d:
4438 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4439 break;
4440 case Intrinsic::x86_mmx_pslli_q:
4441 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4442 break;
4443 case Intrinsic::x86_mmx_psrli_w:
4444 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4445 break;
4446 case Intrinsic::x86_mmx_psrli_d:
4447 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4448 break;
4449 case Intrinsic::x86_mmx_psrli_q:
4450 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4451 break;
4452 case Intrinsic::x86_mmx_psrai_w:
4453 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4454 break;
4455 case Intrinsic::x86_mmx_psrai_d:
4456 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4457 break;
4458 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4459 }
4460
4461 // The vector shift intrinsics with scalars uses 32b shift amounts but
4462 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4463 // to be zero.
4464 // We must do this early because v2i32 is not a legal type.
4465 DebugLoc dl = getCurDebugLoc();
4466 SDValue ShOps[2];
4467 ShOps[0] = ShAmt;
4468 ShOps[1] = DAG.getConstant(0, MVT::i32);
4469 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4470 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004471 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004472 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4473 DAG.getConstant(NewIntrinsic, MVT::i32),
4474 getValue(I.getArgOperand(0)), ShAmt);
4475 setValue(&I, Res);
4476 return 0;
4477 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004478 case Intrinsic::convertff:
4479 case Intrinsic::convertfsi:
4480 case Intrinsic::convertfui:
4481 case Intrinsic::convertsif:
4482 case Intrinsic::convertuif:
4483 case Intrinsic::convertss:
4484 case Intrinsic::convertsu:
4485 case Intrinsic::convertus:
4486 case Intrinsic::convertuu: {
4487 ISD::CvtCode Code = ISD::CVT_INVALID;
4488 switch (Intrinsic) {
4489 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4490 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4491 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4492 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4493 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4494 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4495 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4496 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4497 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4498 }
Owen Andersone50ed302009-08-10 22:56:29 +00004499 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004500 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004501 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4502 DAG.getValueType(DestVT),
4503 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004504 getValue(I.getArgOperand(1)),
4505 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004506 Code);
4507 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004508 return 0;
4509 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004511 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004512 getValue(I.getArgOperand(0)).getValueType(),
4513 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004514 return 0;
4515 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004516 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4517 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004518 return 0;
4519 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004520 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004521 getValue(I.getArgOperand(0)).getValueType(),
4522 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004523 return 0;
4524 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004525 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004526 getValue(I.getArgOperand(0)).getValueType(),
4527 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004528 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004529 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004530 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004531 return 0;
4532 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004533 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004534 return 0;
4535 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004536 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004537 return 0;
4538 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004539 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004540 return 0;
4541 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004542 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004543 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004544 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004545 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004546 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004547 case Intrinsic::convert_to_fp16:
4548 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004549 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004550 return 0;
4551 case Intrinsic::convert_from_fp16:
4552 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004553 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004554 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004555 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004556 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004557 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004558 return 0;
4559 }
4560 case Intrinsic::readcyclecounter: {
4561 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004562 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4563 DAG.getVTList(MVT::i64, MVT::Other),
4564 &Op, 1);
4565 setValue(&I, Res);
4566 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004567 return 0;
4568 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004569 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004570 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004571 getValue(I.getArgOperand(0)).getValueType(),
4572 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004573 return 0;
4574 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004575 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004576 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004577 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004578 return 0;
4579 }
4580 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004581 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004582 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004583 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004584 return 0;
4585 }
4586 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004587 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004588 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004589 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004590 return 0;
4591 }
4592 case Intrinsic::stacksave: {
4593 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004594 Res = DAG.getNode(ISD::STACKSAVE, dl,
4595 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4596 setValue(&I, Res);
4597 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004598 return 0;
4599 }
4600 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004601 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004602 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004603 return 0;
4604 }
Bill Wendling57344502008-11-18 11:01:33 +00004605 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004606 // Emit code into the DAG to store the stack guard onto the stack.
4607 MachineFunction &MF = DAG.getMachineFunction();
4608 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004609 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004610
Gabor Greif0635f352010-06-25 09:38:13 +00004611 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4612 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004613
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004614 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004615 MFI->setStackProtectorIndex(FI);
4616
4617 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4618
4619 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004620 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004621 MachinePointerInfo::getFixedStack(FI),
4622 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004623 setValue(&I, Res);
4624 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004625 return 0;
4626 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004627 case Intrinsic::objectsize: {
4628 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004629 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004630
4631 assert(CI && "Non-constant type in __builtin_object_size?");
4632
Gabor Greif0635f352010-06-25 09:38:13 +00004633 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004634 EVT Ty = Arg.getValueType();
4635
Dan Gohmane368b462010-06-18 14:22:04 +00004636 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004637 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004638 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004639 Res = DAG.getConstant(0, Ty);
4640
4641 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004642 return 0;
4643 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004644 case Intrinsic::var_annotation:
4645 // Discard annotate attributes
4646 return 0;
4647
4648 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004649 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004650
4651 SDValue Ops[6];
4652 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004653 Ops[1] = getValue(I.getArgOperand(0));
4654 Ops[2] = getValue(I.getArgOperand(1));
4655 Ops[3] = getValue(I.getArgOperand(2));
4656 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004657 Ops[5] = DAG.getSrcValue(F);
4658
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004659 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4660 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4661 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004662
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004663 setValue(&I, Res);
4664 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004665 return 0;
4666 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004667 case Intrinsic::gcroot:
4668 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004669 const Value *Alloca = I.getArgOperand(0);
4670 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004671
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004672 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4673 GFI->addStackRoot(FI->getIndex(), TypeMap);
4674 }
4675 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676 case Intrinsic::gcread:
4677 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004678 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004679 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004680 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004681 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004683 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004684 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004686 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004687 return implVisitAluOverflow(I, ISD::UADDO);
4688 case Intrinsic::sadd_with_overflow:
4689 return implVisitAluOverflow(I, ISD::SADDO);
4690 case Intrinsic::usub_with_overflow:
4691 return implVisitAluOverflow(I, ISD::USUBO);
4692 case Intrinsic::ssub_with_overflow:
4693 return implVisitAluOverflow(I, ISD::SSUBO);
4694 case Intrinsic::umul_with_overflow:
4695 return implVisitAluOverflow(I, ISD::UMULO);
4696 case Intrinsic::smul_with_overflow:
4697 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004698
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004699 case Intrinsic::prefetch: {
4700 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004701 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004702 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004703 Ops[1] = getValue(I.getArgOperand(0));
4704 Ops[2] = getValue(I.getArgOperand(1));
4705 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004706 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4707 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004708 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004709 EVT::getIntegerVT(*Context, 8),
4710 MachinePointerInfo(I.getArgOperand(0)),
4711 0, /* align */
4712 false, /* volatile */
4713 rw==0, /* read */
4714 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004715 return 0;
4716 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004717 case Intrinsic::memory_barrier: {
4718 SDValue Ops[6];
4719 Ops[0] = getRoot();
4720 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004721 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004722
Bill Wendling4533cac2010-01-28 21:51:40 +00004723 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004724 return 0;
4725 }
4726 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004727 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004728 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004729 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004730 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004731 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004732 getValue(I.getArgOperand(0)),
4733 getValue(I.getArgOperand(1)),
4734 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004735 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004736 setValue(&I, L);
4737 DAG.setRoot(L.getValue(1));
4738 return 0;
4739 }
4740 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004741 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004742 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004743 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004744 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004745 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004747 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004748 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004749 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004751 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004752 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004753 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004754 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004755 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004756 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004757 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004758 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004759 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004760 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004761 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004762
4763 case Intrinsic::invariant_start:
4764 case Intrinsic::lifetime_start:
4765 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004766 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004767 return 0;
4768 case Intrinsic::invariant_end:
4769 case Intrinsic::lifetime_end:
4770 // Discard region information.
4771 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004772 }
4773}
4774
Dan Gohman46510a72010-04-15 01:51:59 +00004775void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004776 bool isTailCall,
4777 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004778 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4779 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004780 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004781 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004782 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004783
4784 TargetLowering::ArgListTy Args;
4785 TargetLowering::ArgListEntry Entry;
4786 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004787
4788 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004789 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004790 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004791 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4792 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004793
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004794 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004795 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004796
4797 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004798 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004799
4800 if (!CanLowerReturn) {
4801 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4802 FTy->getReturnType());
4803 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4804 FTy->getReturnType());
4805 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004806 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004807 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4808
Chris Lattnerecf42c42010-09-21 16:36:31 +00004809 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004810 Entry.Node = DemoteStackSlot;
4811 Entry.Ty = StackSlotPtrType;
4812 Entry.isSExt = false;
4813 Entry.isZExt = false;
4814 Entry.isInReg = false;
4815 Entry.isSRet = true;
4816 Entry.isNest = false;
4817 Entry.isByVal = false;
4818 Entry.Alignment = Align;
4819 Args.push_back(Entry);
4820 RetTy = Type::getVoidTy(FTy->getContext());
4821 }
4822
Dan Gohman46510a72010-04-15 01:51:59 +00004823 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004824 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004825 SDValue ArgNode = getValue(*i);
4826 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4827
4828 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004829 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4830 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4831 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4832 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4833 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4834 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004835 Entry.Alignment = CS.getParamAlignment(attrInd);
4836 Args.push_back(Entry);
4837 }
4838
Chris Lattner512063d2010-04-05 06:19:28 +00004839 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004840 // Insert a label before the invoke call to mark the try range. This can be
4841 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004842 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004843
Jim Grosbachca752c92010-01-28 01:45:32 +00004844 // For SjLj, keep track of which landing pads go with which invokes
4845 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004846 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004847 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004848 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004849 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004850 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004851 }
4852
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004853 // Both PendingLoads and PendingExports must be flushed here;
4854 // this call might not return.
4855 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004856 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004857 }
4858
Dan Gohman98ca4f22009-08-05 01:29:28 +00004859 // Check if target-independent constraints permit a tail call here.
4860 // Target-dependent constraints are checked within TLI.LowerCallTo.
4861 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004862 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004863 isTailCall = false;
4864
Dan Gohmanbadcda42010-08-28 00:51:03 +00004865 // If there's a possibility that fast-isel has already selected some amount
4866 // of the current basic block, don't emit a tail call.
4867 if (isTailCall && EnableFastISel)
4868 isTailCall = false;
4869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004870 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004871 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004872 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004873 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004874 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004875 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004876 isTailCall,
4877 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004878 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004879 assert((isTailCall || Result.second.getNode()) &&
4880 "Non-null chain expected with non-tail call!");
4881 assert((Result.second.getNode() || !Result.first.getNode()) &&
4882 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004883 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004884 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004885 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004886 // The instruction result is the result of loading from the
4887 // hidden sret parameter.
4888 SmallVector<EVT, 1> PVTs;
4889 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4890
4891 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4892 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4893 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004894 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004895 SmallVector<SDValue, 4> Values(NumValues);
4896 SmallVector<SDValue, 4> Chains(NumValues);
4897
4898 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004899 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4900 DemoteStackSlot,
4901 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004902 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004903 Add,
4904 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4905 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004906 Values[i] = L;
4907 Chains[i] = L.getValue(1);
4908 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004909
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004910 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4911 MVT::Other, &Chains[0], NumValues);
4912 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004913
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004914 // Collect the legal value parts into potentially illegal values
4915 // that correspond to the original function's return values.
4916 SmallVector<EVT, 4> RetTys;
4917 RetTy = FTy->getReturnType();
4918 ComputeValueVTs(TLI, RetTy, RetTys);
4919 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4920 SmallVector<SDValue, 4> ReturnValues;
4921 unsigned CurReg = 0;
4922 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4923 EVT VT = RetTys[I];
4924 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4925 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004926
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004927 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004928 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004929 RegisterVT, VT, AssertOp);
4930 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004931 CurReg += NumRegs;
4932 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004933
Bill Wendling4533cac2010-01-28 21:51:40 +00004934 setValue(CS.getInstruction(),
4935 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4936 DAG.getVTList(&RetTys[0], RetTys.size()),
4937 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004938
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004939 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004940
4941 // As a special case, a null chain means that a tail call has been emitted and
4942 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004943 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004944 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004945 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004946 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004947
Chris Lattner512063d2010-04-05 06:19:28 +00004948 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004949 // Insert a label at the end of the invoke call to mark the try range. This
4950 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004951 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004952 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004953
4954 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004955 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004956 }
4957}
4958
Chris Lattner8047d9a2009-12-24 00:37:38 +00004959/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4960/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004961static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4962 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004963 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004964 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004965 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004966 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004967 if (C->isNullValue())
4968 continue;
4969 // Unknown instruction.
4970 return false;
4971 }
4972 return true;
4973}
4974
Dan Gohman46510a72010-04-15 01:51:59 +00004975static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4976 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004977 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004978
Chris Lattner8047d9a2009-12-24 00:37:38 +00004979 // Check to see if this load can be trivially constant folded, e.g. if the
4980 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004981 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004982 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004983 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004984 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004985
Dan Gohman46510a72010-04-15 01:51:59 +00004986 if (const Constant *LoadCst =
4987 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4988 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004989 return Builder.getValue(LoadCst);
4990 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004991
Chris Lattner8047d9a2009-12-24 00:37:38 +00004992 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4993 // still constant memory, the input chain can be the entry node.
4994 SDValue Root;
4995 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004996
Chris Lattner8047d9a2009-12-24 00:37:38 +00004997 // Do not serialize (non-volatile) loads of constant memory with anything.
4998 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4999 Root = Builder.DAG.getEntryNode();
5000 ConstantMemory = true;
5001 } else {
5002 // Do not serialize non-volatile loads against each other.
5003 Root = Builder.DAG.getRoot();
5004 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005005
Chris Lattner8047d9a2009-12-24 00:37:38 +00005006 SDValue Ptr = Builder.getValue(PtrVal);
5007 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005008 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005009 false /*volatile*/,
5010 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005011
Chris Lattner8047d9a2009-12-24 00:37:38 +00005012 if (!ConstantMemory)
5013 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5014 return LoadVal;
5015}
5016
5017
5018/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5019/// If so, return true and lower it, otherwise return false and it will be
5020/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005021bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005022 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005023 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005024 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005025
Gabor Greif0635f352010-06-25 09:38:13 +00005026 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005027 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005028 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005029 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005030 return false;
5031
Gabor Greif0635f352010-06-25 09:38:13 +00005032 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005033
Chris Lattner8047d9a2009-12-24 00:37:38 +00005034 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5035 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005036 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5037 bool ActuallyDoIt = true;
5038 MVT LoadVT;
5039 const Type *LoadTy;
5040 switch (Size->getZExtValue()) {
5041 default:
5042 LoadVT = MVT::Other;
5043 LoadTy = 0;
5044 ActuallyDoIt = false;
5045 break;
5046 case 2:
5047 LoadVT = MVT::i16;
5048 LoadTy = Type::getInt16Ty(Size->getContext());
5049 break;
5050 case 4:
5051 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005052 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005053 break;
5054 case 8:
5055 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005056 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005057 break;
5058 /*
5059 case 16:
5060 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005061 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005062 LoadTy = VectorType::get(LoadTy, 4);
5063 break;
5064 */
5065 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005066
Chris Lattner04b091a2009-12-24 01:07:17 +00005067 // This turns into unaligned loads. We only do this if the target natively
5068 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5069 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005070
Chris Lattner04b091a2009-12-24 01:07:17 +00005071 // Require that we can find a legal MVT, and only do this if the target
5072 // supports unaligned loads of that type. Expanding into byte loads would
5073 // bloat the code.
5074 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5075 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5076 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5077 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5078 ActuallyDoIt = false;
5079 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005080
Chris Lattner04b091a2009-12-24 01:07:17 +00005081 if (ActuallyDoIt) {
5082 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5083 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005084
Chris Lattner04b091a2009-12-24 01:07:17 +00005085 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5086 ISD::SETNE);
5087 EVT CallVT = TLI.getValueType(I.getType(), true);
5088 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5089 return true;
5090 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005091 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005092
5093
Chris Lattner8047d9a2009-12-24 00:37:38 +00005094 return false;
5095}
5096
5097
Dan Gohman46510a72010-04-15 01:51:59 +00005098void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005099 // Handle inline assembly differently.
5100 if (isa<InlineAsm>(I.getCalledValue())) {
5101 visitInlineAsm(&I);
5102 return;
5103 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005104
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005105 // See if any floating point values are being passed to this function. This is
5106 // used to emit an undefined reference to fltused on Windows.
5107 const FunctionType *FT =
5108 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5109 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5110 if (FT->isVarArg() &&
5111 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5112 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5113 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005114 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005115 i != e; ++i) {
5116 if (!i->isFloatingPointTy()) continue;
5117 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5118 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005119 }
5120 }
5121 }
5122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005123 const char *RenameFn = 0;
5124 if (Function *F = I.getCalledFunction()) {
5125 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005126 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005127 if (unsigned IID = II->getIntrinsicID(F)) {
5128 RenameFn = visitIntrinsicCall(I, IID);
5129 if (!RenameFn)
5130 return;
5131 }
5132 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005133 if (unsigned IID = F->getIntrinsicID()) {
5134 RenameFn = visitIntrinsicCall(I, IID);
5135 if (!RenameFn)
5136 return;
5137 }
5138 }
5139
5140 // Check for well-known libc/libm calls. If the function is internal, it
5141 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005142 if (!F->hasLocalLinkage() && F->hasName()) {
5143 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005144 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005145 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005146 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5147 I.getType() == I.getArgOperand(0)->getType() &&
5148 I.getType() == I.getArgOperand(1)->getType()) {
5149 SDValue LHS = getValue(I.getArgOperand(0));
5150 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005151 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5152 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005153 return;
5154 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005155 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005156 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005157 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5158 I.getType() == I.getArgOperand(0)->getType()) {
5159 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005160 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5161 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005162 return;
5163 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005164 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005165 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005166 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5167 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005168 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005169 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005170 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5171 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005172 return;
5173 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005174 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005175 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005176 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5177 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005178 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005179 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005180 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5181 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005182 return;
5183 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005184 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005185 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005186 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5187 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005188 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005189 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005190 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5191 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005192 return;
5193 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005194 } else if (Name == "memcmp") {
5195 if (visitMemCmpCall(I))
5196 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005197 }
5198 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005199 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005200
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005201 SDValue Callee;
5202 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005203 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005204 else
Bill Wendling056292f2008-09-16 21:48:12 +00005205 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206
Bill Wendling0d580132009-12-23 01:28:19 +00005207 // Check if we can potentially perform a tail call. More detailed checking is
5208 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005209 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005210}
5211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005213
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005214/// AsmOperandInfo - This contains information for each constraint that we are
5215/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005216class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005217 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005218public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005219 /// CallOperand - If this is the result output operand or a clobber
5220 /// this is null, otherwise it is the incoming operand to the CallInst.
5221 /// This gets modified as the asm is processed.
5222 SDValue CallOperand;
5223
5224 /// AssignedRegs - If this is a register or register class operand, this
5225 /// contains the set of register corresponding to the operand.
5226 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005227
John Thompsoneac6e1d2010-09-13 18:15:37 +00005228 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005229 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5230 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005232 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5233 /// busy in OutputRegs/InputRegs.
5234 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005235 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005236 std::set<unsigned> &InputRegs,
5237 const TargetRegisterInfo &TRI) const {
5238 if (isOutReg) {
5239 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5240 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5241 }
5242 if (isInReg) {
5243 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5244 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5245 }
5246 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005247
Owen Andersone50ed302009-08-10 22:56:29 +00005248 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005249 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005251 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005252 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005253 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005255
Chris Lattner81249c92008-10-17 17:05:25 +00005256 if (isa<BasicBlock>(CallOperandVal))
5257 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005258
Chris Lattner81249c92008-10-17 17:05:25 +00005259 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005260
Chris Lattner81249c92008-10-17 17:05:25 +00005261 // If this is an indirect operand, the operand is a pointer to the
5262 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005263 if (isIndirect) {
5264 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5265 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005266 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005267 OpTy = PtrTy->getElementType();
5268 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005269
Chris Lattner81249c92008-10-17 17:05:25 +00005270 // If OpTy is not a single value, it may be a struct/union that we
5271 // can tile with integers.
5272 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5273 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5274 switch (BitSize) {
5275 default: break;
5276 case 1:
5277 case 8:
5278 case 16:
5279 case 32:
5280 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005281 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005282 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005283 break;
5284 }
5285 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005286
Chris Lattner81249c92008-10-17 17:05:25 +00005287 return TLI.getValueType(OpTy, true);
5288 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005289
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005290private:
5291 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5292 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005293 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005294 const TargetRegisterInfo &TRI) {
5295 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5296 Regs.insert(Reg);
5297 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5298 for (; *Aliases; ++Aliases)
5299 Regs.insert(*Aliases);
5300 }
5301};
Dan Gohman462f6b52010-05-29 17:53:24 +00005302
John Thompson44ab89e2010-10-29 17:29:13 +00005303typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005305} // end llvm namespace.
5306
Dan Gohman462f6b52010-05-29 17:53:24 +00005307/// isAllocatableRegister - If the specified register is safe to allocate,
5308/// i.e. it isn't a stack pointer or some other special register, return the
5309/// register class for the register. Otherwise, return null.
5310static const TargetRegisterClass *
5311isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5312 const TargetLowering &TLI,
5313 const TargetRegisterInfo *TRI) {
5314 EVT FoundVT = MVT::Other;
5315 const TargetRegisterClass *FoundRC = 0;
5316 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5317 E = TRI->regclass_end(); RCI != E; ++RCI) {
5318 EVT ThisVT = MVT::Other;
5319
5320 const TargetRegisterClass *RC = *RCI;
5321 // If none of the value types for this register class are valid, we
5322 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5323 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5324 I != E; ++I) {
5325 if (TLI.isTypeLegal(*I)) {
5326 // If we have already found this register in a different register class,
5327 // choose the one with the largest VT specified. For example, on
5328 // PowerPC, we favor f64 register classes over f32.
5329 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5330 ThisVT = *I;
5331 break;
5332 }
5333 }
5334 }
5335
5336 if (ThisVT == MVT::Other) continue;
5337
5338 // NOTE: This isn't ideal. In particular, this might allocate the
5339 // frame pointer in functions that need it (due to them not being taken
5340 // out of allocation, because a variable sized allocation hasn't been seen
5341 // yet). This is a slight code pessimization, but should still work.
5342 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5343 E = RC->allocation_order_end(MF); I != E; ++I)
5344 if (*I == Reg) {
5345 // We found a matching register class. Keep looking at others in case
5346 // we find one with larger registers that this physreg is also in.
5347 FoundRC = RC;
5348 FoundVT = ThisVT;
5349 break;
5350 }
5351 }
5352 return FoundRC;
5353}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005354
5355/// GetRegistersForValue - Assign registers (virtual or physical) for the
5356/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005357/// register allocator to handle the assignment process. However, if the asm
5358/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005359/// allocation. This produces generally horrible, but correct, code.
5360///
5361/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005362/// Input and OutputRegs are the set of already allocated physical registers.
5363///
Dan Gohman2048b852009-11-23 18:04:58 +00005364void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005365GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005366 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005367 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005368 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005370 // Compute whether this value requires an input register, an output register,
5371 // or both.
5372 bool isOutReg = false;
5373 bool isInReg = false;
5374 switch (OpInfo.Type) {
5375 case InlineAsm::isOutput:
5376 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005377
5378 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005379 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005380 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005381 break;
5382 case InlineAsm::isInput:
5383 isInReg = true;
5384 isOutReg = false;
5385 break;
5386 case InlineAsm::isClobber:
5387 isOutReg = true;
5388 isInReg = true;
5389 break;
5390 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005391
5392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005393 MachineFunction &MF = DAG.getMachineFunction();
5394 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005396 // If this is a constraint for a single physreg, or a constraint for a
5397 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005398 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005399 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5400 OpInfo.ConstraintVT);
5401
5402 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005403 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005404 // If this is a FP input in an integer register (or visa versa) insert a bit
5405 // cast of the input value. More generally, handle any case where the input
5406 // value disagrees with the register class we plan to stick this in.
5407 if (OpInfo.Type == InlineAsm::isInput &&
5408 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005409 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005410 // types are identical size, use a bitcast to convert (e.g. two differing
5411 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005412 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005413 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005414 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005415 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005416 OpInfo.ConstraintVT = RegVT;
5417 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5418 // If the input is a FP value and we want it in FP registers, do a
5419 // bitcast to the corresponding integer type. This turns an f64 value
5420 // into i64, which can be passed with two i32 values on a 32-bit
5421 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005422 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005423 OpInfo.ConstraintVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005424 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005425 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005426 OpInfo.ConstraintVT = RegVT;
5427 }
5428 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005429
Owen Anderson23b9b192009-08-12 00:36:31 +00005430 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005431 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005432
Owen Andersone50ed302009-08-10 22:56:29 +00005433 EVT RegVT;
5434 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005435
5436 // If this is a constraint for a specific physical register, like {r17},
5437 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005438 if (unsigned AssignedReg = PhysReg.first) {
5439 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005441 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005443 // Get the actual register value type. This is important, because the user
5444 // may have asked for (e.g.) the AX register in i32 type. We need to
5445 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005446 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005448 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005449 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450
5451 // If this is an expanded reference, add the rest of the regs to Regs.
5452 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005453 TargetRegisterClass::iterator I = RC->begin();
5454 for (; *I != AssignedReg; ++I)
5455 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005456
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005457 // Already added the first reg.
5458 --NumRegs; ++I;
5459 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005460 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005461 Regs.push_back(*I);
5462 }
5463 }
Bill Wendling651ad132009-12-22 01:25:10 +00005464
Dan Gohman7451d3e2010-05-29 17:03:36 +00005465 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005466 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5467 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5468 return;
5469 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005471 // Otherwise, if this was a reference to an LLVM register class, create vregs
5472 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005473 if (const TargetRegisterClass *RC = PhysReg.second) {
5474 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005476 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005477
Evan Chengfb112882009-03-23 08:01:15 +00005478 // Create the appropriate number of virtual registers.
5479 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5480 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005481 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005482
Dan Gohman7451d3e2010-05-29 17:03:36 +00005483 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005484 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005485 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005486
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005487 // This is a reference to a register class that doesn't directly correspond
5488 // to an LLVM register class. Allocate NumRegs consecutive, available,
5489 // registers from the class.
5490 std::vector<unsigned> RegClassRegs
5491 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5492 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005493
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005494 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5495 unsigned NumAllocated = 0;
5496 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5497 unsigned Reg = RegClassRegs[i];
5498 // See if this register is available.
5499 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5500 (isInReg && InputRegs.count(Reg))) { // Already used.
5501 // Make sure we find consecutive registers.
5502 NumAllocated = 0;
5503 continue;
5504 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005505
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005506 // Check to see if this register is allocatable (i.e. don't give out the
5507 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005508 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5509 if (!RC) { // Couldn't allocate this register.
5510 // Reset NumAllocated to make sure we return consecutive registers.
5511 NumAllocated = 0;
5512 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005513 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005515 // Okay, this register is good, we can use it.
5516 ++NumAllocated;
5517
5518 // If we allocated enough consecutive registers, succeed.
5519 if (NumAllocated == NumRegs) {
5520 unsigned RegStart = (i-NumAllocated)+1;
5521 unsigned RegEnd = i+1;
5522 // Mark all of the allocated registers used.
5523 for (unsigned i = RegStart; i != RegEnd; ++i)
5524 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005525
Dan Gohman7451d3e2010-05-29 17:03:36 +00005526 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 OpInfo.ConstraintVT);
5528 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5529 return;
5530 }
5531 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005532
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533 // Otherwise, we couldn't allocate enough registers for this.
5534}
5535
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005536/// visitInlineAsm - Handle a call to an InlineAsm object.
5537///
Dan Gohman46510a72010-04-15 01:51:59 +00005538void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5539 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005540
5541 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005542 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005543
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544 std::set<unsigned> OutputRegs, InputRegs;
5545
John Thompson44ab89e2010-10-29 17:29:13 +00005546 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005547 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005548
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005549 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5550 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005551 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5552 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005553 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005554
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005556
5557 // Compute the value type for each operand.
5558 switch (OpInfo.Type) {
5559 case InlineAsm::isOutput:
5560 // Indirect outputs just consume an argument.
5561 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005562 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 break;
5564 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005565
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566 // The return value of the call is this value. As such, there is no
5567 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005568 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005569 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005570 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5571 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5572 } else {
5573 assert(ResNo == 0 && "Asm only has one result!");
5574 OpVT = TLI.getValueType(CS.getType());
5575 }
5576 ++ResNo;
5577 break;
5578 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005579 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005580 break;
5581 case InlineAsm::isClobber:
5582 // Nothing to do.
5583 break;
5584 }
5585
5586 // If this is an input or an indirect output, process the call argument.
5587 // BasicBlocks are labels, currently appearing only in asm's.
5588 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005589 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005590 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005591 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005592 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005593 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005594
Owen Anderson1d0be152009-08-13 21:58:54 +00005595 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005597
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005598 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005599
John Thompsoneac6e1d2010-09-13 18:15:37 +00005600 // Indirect operand accesses access memory.
5601 if (OpInfo.isIndirect)
5602 hasMemory = true;
5603 else {
5604 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5605 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5606 if (CType == TargetLowering::C_Memory) {
5607 hasMemory = true;
5608 break;
5609 }
5610 }
5611 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005612 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005613
John Thompsoneac6e1d2010-09-13 18:15:37 +00005614 SDValue Chain, Flag;
5615
5616 // We won't need to flush pending loads if this asm doesn't touch
5617 // memory and is nonvolatile.
5618 if (hasMemory || IA->hasSideEffects())
5619 Chain = getRoot();
5620 else
5621 Chain = DAG.getRoot();
5622
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005623 // Second pass over the constraints: compute which constraint option to use
5624 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005625 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005626 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005627
John Thompson54584742010-09-24 22:24:05 +00005628 // If this is an output operand with a matching input operand, look up the
5629 // matching input. If their types mismatch, e.g. one is an integer, the
5630 // other is floating point, or their sizes are different, flag it as an
5631 // error.
5632 if (OpInfo.hasMatchingInput()) {
5633 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005634
John Thompson54584742010-09-24 22:24:05 +00005635 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5636 if ((OpInfo.ConstraintVT.isInteger() !=
5637 Input.ConstraintVT.isInteger()) ||
5638 (OpInfo.ConstraintVT.getSizeInBits() !=
5639 Input.ConstraintVT.getSizeInBits())) {
5640 report_fatal_error("Unsupported asm: input constraint"
5641 " with a matching output constraint of"
5642 " incompatible type!");
5643 }
5644 Input.ConstraintVT = OpInfo.ConstraintVT;
5645 }
5646 }
5647
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005648 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005649 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005650
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005651 // If this is a memory input, and if the operand is not indirect, do what we
5652 // need to to provide an address for the memory input.
5653 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5654 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005655 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 // Memory operands really want the address of the value. If we don't have
5659 // an indirect input, put it in the constpool if we can, otherwise spill
5660 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005661
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 // If the operand is a float, integer, or vector constant, spill to a
5663 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005664 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5666 isa<ConstantVector>(OpVal)) {
5667 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5668 TLI.getPointerTy());
5669 } else {
5670 // Otherwise, create a stack slot and emit a store to it before the
5671 // asm.
5672 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005673 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005674 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5675 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005676 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005677 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005678 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005679 OpInfo.CallOperand, StackSlot,
5680 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005681 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682 OpInfo.CallOperand = StackSlot;
5683 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005684
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 // There is no longer a Value* corresponding to this operand.
5686 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005687
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005688 // It is now an indirect operand.
5689 OpInfo.isIndirect = true;
5690 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005691
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005692 // If this constraint is for a specific register, allocate it before
5693 // anything else.
5694 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005695 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005697
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005698 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005699 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005700 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5701 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005702
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005703 // C_Register operands have already been allocated, Other/Memory don't need
5704 // to be.
5705 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005706 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005707 }
5708
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005709 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5710 std::vector<SDValue> AsmNodeOperands;
5711 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5712 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005713 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5714 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005715
Chris Lattnerdecc2672010-04-07 05:20:54 +00005716 // If we have a !srcloc metadata node associated with it, we want to attach
5717 // this to the ultimately generated inline asm machineinstr. To do this, we
5718 // pass in the third operand as this (potentially null) inline asm MDNode.
5719 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5720 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005721
Evan Chengc36b7062011-01-07 23:50:32 +00005722 // Remember the HasSideEffect and AlignStack bits as operand 3.
5723 unsigned ExtraInfo = 0;
5724 if (IA->hasSideEffects())
5725 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5726 if (IA->isAlignStack())
5727 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5728 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5729 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005731 // Loop over all of the inputs, copying the operand values into the
5732 // appropriate registers and processing the output regs.
5733 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005734
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5736 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005737
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005738 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5739 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5740
5741 switch (OpInfo.Type) {
5742 case InlineAsm::isOutput: {
5743 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5744 OpInfo.ConstraintType != TargetLowering::C_Register) {
5745 // Memory output, or 'other' output (e.g. 'X' constraint).
5746 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5747
5748 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005749 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5750 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005751 TLI.getPointerTy()));
5752 AsmNodeOperands.push_back(OpInfo.CallOperand);
5753 break;
5754 }
5755
5756 // Otherwise, this is a register or register class output.
5757
5758 // Copy the output from the appropriate register. Find a register that
5759 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005760 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005761 report_fatal_error("Couldn't allocate output reg for constraint '" +
5762 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763
5764 // If this is an indirect operand, store through the pointer after the
5765 // asm.
5766 if (OpInfo.isIndirect) {
5767 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5768 OpInfo.CallOperandVal));
5769 } else {
5770 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005771 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772 // Concatenate this output onto the outputs list.
5773 RetValRegs.append(OpInfo.AssignedRegs);
5774 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005775
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776 // Add information to the INLINEASM node to know that this register is
5777 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005778 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005779 InlineAsm::Kind_RegDefEarlyClobber :
5780 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005781 false,
5782 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005783 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005784 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785 break;
5786 }
5787 case InlineAsm::isInput: {
5788 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005789
Chris Lattner6bdcda32008-10-17 16:47:46 +00005790 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005791 // If this is required to match an output register we have already set,
5792 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005793 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 // Scan until we find the definition we already emitted of this operand.
5796 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005797 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005798 for (; OperandNo; --OperandNo) {
5799 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005800 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005801 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005802 assert((InlineAsm::isRegDefKind(OpFlag) ||
5803 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5804 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005805 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005806 }
5807
Evan Cheng697cbbf2009-03-20 18:03:34 +00005808 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005809 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005810 if (InlineAsm::isRegDefKind(OpFlag) ||
5811 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005812 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005813 if (OpInfo.isIndirect) {
5814 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005815 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005816 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5817 " don't know how to handle tied "
5818 "indirect register inputs");
5819 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005821 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005823 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005824 MatchedRegs.RegVTs.push_back(RegVT);
5825 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005826 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005827 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005828 MatchedRegs.Regs.push_back
5829 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005830
5831 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005832 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005833 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005834 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005835 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005836 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005837 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005838 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005839
Chris Lattnerdecc2672010-04-07 05:20:54 +00005840 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5841 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5842 "Unexpected number of operands");
5843 // Add information to the INLINEASM node to know about this input.
5844 // See InlineAsm.h isUseOperandTiedToDef.
5845 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5846 OpInfo.getMatchedOperand());
5847 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5848 TLI.getPointerTy()));
5849 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5850 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005851 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005852
Dale Johannesenb5611a62010-07-13 20:17:05 +00005853 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005854 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5855 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005856 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005857
Dale Johannesenb5611a62010-07-13 20:17:05 +00005858 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005859 std::vector<SDValue> Ops;
5860 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005861 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005862 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005863 report_fatal_error("Invalid operand for inline asm constraint '" +
5864 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005865
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005866 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005867 unsigned ResOpType =
5868 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005869 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 TLI.getPointerTy()));
5871 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5872 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005873 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005874
Chris Lattnerdecc2672010-04-07 05:20:54 +00005875 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005876 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5877 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5878 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005881 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005882 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883 TLI.getPointerTy()));
5884 AsmNodeOperands.push_back(InOperandVal);
5885 break;
5886 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005887
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5889 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5890 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005891 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 "Don't know how to handle indirect register inputs yet!");
5893
5894 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005895 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005896 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005897 report_fatal_error("Couldn't allocate input reg for constraint '" +
5898 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005899
Dale Johannesen66978ee2009-01-31 02:22:37 +00005900 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005901 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005902
Chris Lattnerdecc2672010-04-07 05:20:54 +00005903 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005904 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005905 break;
5906 }
5907 case InlineAsm::isClobber: {
5908 // Add the clobbered value to the operand list, so that the register
5909 // allocator is aware that the physreg got clobbered.
5910 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005911 OpInfo.AssignedRegs.AddInlineAsmOperands(
5912 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005913 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005914 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005915 break;
5916 }
5917 }
5918 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005919
Chris Lattnerdecc2672010-04-07 05:20:54 +00005920 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005921 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005922 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005923
Dale Johannesen66978ee2009-01-31 02:22:37 +00005924 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005925 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005926 &AsmNodeOperands[0], AsmNodeOperands.size());
5927 Flag = Chain.getValue(1);
5928
5929 // If this asm returns a register value, copy the result from that register
5930 // and set it as the value of the call.
5931 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005932 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005933 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005934
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005935 // FIXME: Why don't we do this for inline asms with MRVs?
5936 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005937 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005938
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005939 // If any of the results of the inline asm is a vector, it may have the
5940 // wrong width/num elts. This can happen for register classes that can
5941 // contain multiple different value types. The preg or vreg allocated may
5942 // not have the same VT as was expected. Convert it to the right type
5943 // with bit_convert.
5944 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005945 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005946 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005947
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005948 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005949 ResultType.isInteger() && Val.getValueType().isInteger()) {
5950 // If a result value was tied to an input value, the computed result may
5951 // have a wider width than the expected result. Extract the relevant
5952 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005953 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005954 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005955
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005956 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005957 }
Dan Gohman95915732008-10-18 01:03:45 +00005958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005959 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005960 // Don't need to use this as a chain in this case.
5961 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5962 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005964
Dan Gohman46510a72010-04-15 01:51:59 +00005965 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967 // Process indirect outputs, first output all of the flagged copies out of
5968 // physregs.
5969 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5970 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005971 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005972 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005973 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5975 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 // Emit the non-flagged stores from the physregs.
5978 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005979 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5980 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5981 StoresToEmit[i].first,
5982 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005983 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005984 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005985 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005986 }
5987
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005988 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005989 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005990 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005991
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005992 DAG.setRoot(Chain);
5993}
5994
Dan Gohman46510a72010-04-15 01:51:59 +00005995void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005996 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5997 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005998 getValue(I.getArgOperand(0)),
5999 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006000}
6001
Dan Gohman46510a72010-04-15 01:51:59 +00006002void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006003 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006004 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6005 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006006 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006007 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006008 setValue(&I, V);
6009 DAG.setRoot(V.getValue(1));
6010}
6011
Dan Gohman46510a72010-04-15 01:51:59 +00006012void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006013 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6014 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006015 getValue(I.getArgOperand(0)),
6016 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006017}
6018
Dan Gohman46510a72010-04-15 01:51:59 +00006019void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006020 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6021 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006022 getValue(I.getArgOperand(0)),
6023 getValue(I.getArgOperand(1)),
6024 DAG.getSrcValue(I.getArgOperand(0)),
6025 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006026}
6027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006028/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006029/// implementation, which just calls LowerCall.
6030/// FIXME: When all targets are
6031/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006032std::pair<SDValue, SDValue>
6033TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6034 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006035 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006036 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006037 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006038 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006039 ArgListTy &Args, SelectionDAG &DAG,
6040 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006042 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006043 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006044 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006045 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6047 for (unsigned Value = 0, NumValues = ValueVTs.size();
6048 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006049 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006050 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006051 SDValue Op = SDValue(Args[i].Node.getNode(),
6052 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006053 ISD::ArgFlagsTy Flags;
6054 unsigned OriginalAlignment =
6055 getTargetData()->getABITypeAlignment(ArgTy);
6056
6057 if (Args[i].isZExt)
6058 Flags.setZExt();
6059 if (Args[i].isSExt)
6060 Flags.setSExt();
6061 if (Args[i].isInReg)
6062 Flags.setInReg();
6063 if (Args[i].isSRet)
6064 Flags.setSRet();
6065 if (Args[i].isByVal) {
6066 Flags.setByVal();
6067 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6068 const Type *ElementTy = Ty->getElementType();
6069 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006070 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006071 // For ByVal, alignment should come from FE. BE will guess if this
6072 // info is not there but there are cases it cannot get right.
6073 if (Args[i].Alignment)
6074 FrameAlign = Args[i].Alignment;
6075 Flags.setByValAlign(FrameAlign);
6076 Flags.setByValSize(FrameSize);
6077 }
6078 if (Args[i].isNest)
6079 Flags.setNest();
6080 Flags.setOrigAlign(OriginalAlignment);
6081
Owen Anderson23b9b192009-08-12 00:36:31 +00006082 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6083 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006084 SmallVector<SDValue, 4> Parts(NumParts);
6085 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6086
6087 if (Args[i].isSExt)
6088 ExtendKind = ISD::SIGN_EXTEND;
6089 else if (Args[i].isZExt)
6090 ExtendKind = ISD::ZERO_EXTEND;
6091
Bill Wendling46ada192010-03-02 01:55:18 +00006092 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006093 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006094
Dan Gohman98ca4f22009-08-05 01:29:28 +00006095 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006096 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006097 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6098 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006099 if (NumParts > 1 && j == 0)
6100 MyFlags.Flags.setSplit();
6101 else if (j != 0)
6102 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006103
Dan Gohman98ca4f22009-08-05 01:29:28 +00006104 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006105 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006106 }
6107 }
6108 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006109
Dan Gohman98ca4f22009-08-05 01:29:28 +00006110 // Handle the incoming return values from the call.
6111 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006112 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006115 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006116 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6117 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006118 for (unsigned i = 0; i != NumRegs; ++i) {
6119 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006120 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006121 MyFlags.Used = isReturnValueUsed;
6122 if (RetSExt)
6123 MyFlags.Flags.setSExt();
6124 if (RetZExt)
6125 MyFlags.Flags.setZExt();
6126 if (isInreg)
6127 MyFlags.Flags.setInReg();
6128 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006129 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130 }
6131
Dan Gohman98ca4f22009-08-05 01:29:28 +00006132 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006133 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006134 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006135
6136 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006137 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006138 "LowerCall didn't return a valid chain!");
6139 assert((!isTailCall || InVals.empty()) &&
6140 "LowerCall emitted a return value for a tail call!");
6141 assert((isTailCall || InVals.size() == Ins.size()) &&
6142 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006143
6144 // For a tail call, the return value is merely live-out and there aren't
6145 // any nodes in the DAG representing it. Return a special value to
6146 // indicate that a tail call has been emitted and no more Instructions
6147 // should be processed in the current block.
6148 if (isTailCall) {
6149 DAG.setRoot(Chain);
6150 return std::make_pair(SDValue(), SDValue());
6151 }
6152
Evan Chengaf1871f2010-03-11 19:38:18 +00006153 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6154 assert(InVals[i].getNode() &&
6155 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006156 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006157 "LowerCall emitted a value with the wrong type!");
6158 });
6159
Dan Gohman98ca4f22009-08-05 01:29:28 +00006160 // Collect the legal value parts into potentially illegal values
6161 // that correspond to the original function's return values.
6162 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6163 if (RetSExt)
6164 AssertOp = ISD::AssertSext;
6165 else if (RetZExt)
6166 AssertOp = ISD::AssertZext;
6167 SmallVector<SDValue, 4> ReturnValues;
6168 unsigned CurReg = 0;
6169 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006170 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006171 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6172 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006173
Bill Wendling46ada192010-03-02 01:55:18 +00006174 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006175 NumRegs, RegisterVT, VT,
6176 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006177 CurReg += NumRegs;
6178 }
6179
6180 // For a function returning void, there is no return value. We can't create
6181 // such a node, so we just return a null return value in that case. In
6182 // that case, nothing will actualy look at the value.
6183 if (ReturnValues.empty())
6184 return std::make_pair(SDValue(), Chain);
6185
6186 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6187 DAG.getVTList(&RetTys[0], RetTys.size()),
6188 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006189 return std::make_pair(Res, Chain);
6190}
6191
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006192void TargetLowering::LowerOperationWrapper(SDNode *N,
6193 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006194 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006195 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006196 if (Res.getNode())
6197 Results.push_back(Res);
6198}
6199
Dan Gohmand858e902010-04-17 15:26:15 +00006200SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006201 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006202 return SDValue();
6203}
6204
Dan Gohman46510a72010-04-15 01:51:59 +00006205void
6206SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006207 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006208 assert((Op.getOpcode() != ISD::CopyFromReg ||
6209 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6210 "Copy from a reg to the same reg!");
6211 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6212
Owen Anderson23b9b192009-08-12 00:36:31 +00006213 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006214 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006215 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 PendingExports.push_back(Chain);
6217}
6218
6219#include "llvm/CodeGen/SelectionDAGISel.h"
6220
Dan Gohman46510a72010-04-15 01:51:59 +00006221void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006222 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006223 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006224 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006225 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006226 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006227 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006228
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006229 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006230 SmallVector<ISD::OutputArg, 4> Outs;
6231 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6232 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006233
Dan Gohman7451d3e2010-05-29 17:03:36 +00006234 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006235 // Put in an sret pointer parameter before all the other parameters.
6236 SmallVector<EVT, 1> ValueVTs;
6237 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6238
6239 // NOTE: Assuming that a pointer will never break down to more than one VT
6240 // or one register.
6241 ISD::ArgFlagsTy Flags;
6242 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006243 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006244 ISD::InputArg RetArg(Flags, RegisterVT, true);
6245 Ins.push_back(RetArg);
6246 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006247
Dan Gohman98ca4f22009-08-05 01:29:28 +00006248 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006249 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006250 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006251 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006252 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006253 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6254 bool isArgValueUsed = !I->use_empty();
6255 for (unsigned Value = 0, NumValues = ValueVTs.size();
6256 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006257 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006258 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006259 ISD::ArgFlagsTy Flags;
6260 unsigned OriginalAlignment =
6261 TD->getABITypeAlignment(ArgTy);
6262
6263 if (F.paramHasAttr(Idx, Attribute::ZExt))
6264 Flags.setZExt();
6265 if (F.paramHasAttr(Idx, Attribute::SExt))
6266 Flags.setSExt();
6267 if (F.paramHasAttr(Idx, Attribute::InReg))
6268 Flags.setInReg();
6269 if (F.paramHasAttr(Idx, Attribute::StructRet))
6270 Flags.setSRet();
6271 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6272 Flags.setByVal();
6273 const PointerType *Ty = cast<PointerType>(I->getType());
6274 const Type *ElementTy = Ty->getElementType();
6275 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6276 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6277 // For ByVal, alignment should be passed from FE. BE will guess if
6278 // this info is not there but there are cases it cannot get right.
6279 if (F.getParamAlignment(Idx))
6280 FrameAlign = F.getParamAlignment(Idx);
6281 Flags.setByValAlign(FrameAlign);
6282 Flags.setByValSize(FrameSize);
6283 }
6284 if (F.paramHasAttr(Idx, Attribute::Nest))
6285 Flags.setNest();
6286 Flags.setOrigAlign(OriginalAlignment);
6287
Owen Anderson23b9b192009-08-12 00:36:31 +00006288 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6289 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006290 for (unsigned i = 0; i != NumRegs; ++i) {
6291 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6292 if (NumRegs > 1 && i == 0)
6293 MyFlags.Flags.setSplit();
6294 // if it isn't first piece, alignment must be 1
6295 else if (i > 0)
6296 MyFlags.Flags.setOrigAlign(1);
6297 Ins.push_back(MyFlags);
6298 }
6299 }
6300 }
6301
6302 // Call the target to set up the argument values.
6303 SmallVector<SDValue, 8> InVals;
6304 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6305 F.isVarArg(), Ins,
6306 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006307
6308 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006310 "LowerFormalArguments didn't return a valid chain!");
6311 assert(InVals.size() == Ins.size() &&
6312 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006313 DEBUG({
6314 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6315 assert(InVals[i].getNode() &&
6316 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006317 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006318 "LowerFormalArguments emitted a value with the wrong type!");
6319 }
6320 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006321
Dan Gohman5e866062009-08-06 15:37:27 +00006322 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006323 DAG.setRoot(NewRoot);
6324
6325 // Set up the argument values.
6326 unsigned i = 0;
6327 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006328 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006329 // Create a virtual register for the sret pointer, and put in a copy
6330 // from the sret argument into it.
6331 SmallVector<EVT, 1> ValueVTs;
6332 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6333 EVT VT = ValueVTs[0];
6334 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6335 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006336 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006337 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006338
Dan Gohman2048b852009-11-23 18:04:58 +00006339 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006340 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6341 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006342 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006343 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6344 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006345 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006346
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006347 // i indexes lowered arguments. Bump it past the hidden sret argument.
6348 // Idx indexes LLVM arguments. Don't touch it.
6349 ++i;
6350 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006351
Dan Gohman46510a72010-04-15 01:51:59 +00006352 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006353 ++I, ++Idx) {
6354 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006355 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006356 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006357 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006358
6359 // If this argument is unused then remember its value. It is used to generate
6360 // debugging information.
6361 if (I->use_empty() && NumValues)
6362 SDB->setUnusedArgValue(I, InVals[i]);
6363
Dan Gohman98ca4f22009-08-05 01:29:28 +00006364 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006365 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006366 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6367 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006368
6369 if (!I->use_empty()) {
6370 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6371 if (F.paramHasAttr(Idx, Attribute::SExt))
6372 AssertOp = ISD::AssertSext;
6373 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6374 AssertOp = ISD::AssertZext;
6375
Bill Wendling46ada192010-03-02 01:55:18 +00006376 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006377 NumParts, PartVT, VT,
6378 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006379 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006380
Dan Gohman98ca4f22009-08-05 01:29:28 +00006381 i += NumParts;
6382 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006383
Devang Patel0b48ead2010-08-31 22:22:42 +00006384 // Note down frame index for byval arguments.
6385 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006386 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006387 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6388 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6389
Dan Gohman98ca4f22009-08-05 01:29:28 +00006390 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006391 SDValue Res;
6392 if (!ArgValues.empty())
6393 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6394 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006395 SDB->setValue(I, Res);
6396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006397 // If this argument is live outside of the entry block, insert a copy from
6398 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006399 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006400 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006401 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006402
Dan Gohman98ca4f22009-08-05 01:29:28 +00006403 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006404
6405 // Finally, if the target has anything special to do, allow it to do so.
6406 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006407 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006408}
6409
6410/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6411/// ensure constants are generated when needed. Remember the virtual registers
6412/// that need to be added to the Machine PHI nodes as input. We cannot just
6413/// directly add them, because expansion might result in multiple MBB's for one
6414/// BB. As such, the start of the BB might correspond to a different MBB than
6415/// the end.
6416///
6417void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006418SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006419 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420
6421 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6422
6423 // Check successor nodes' PHI nodes that expect a constant to be available
6424 // from this block.
6425 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006426 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006427 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006428 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430 // If this terminator has multiple identical successors (common for
6431 // switches), only handle each succ once.
6432 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006434 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006435
6436 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6437 // nodes and Machine PHI nodes, but the incoming operands have not been
6438 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006439 for (BasicBlock::const_iterator I = SuccBB->begin();
6440 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006441 // Ignore dead phi's.
6442 if (PN->use_empty()) continue;
6443
6444 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006445 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006446
Dan Gohman46510a72010-04-15 01:51:59 +00006447 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006448 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006449 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006450 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006451 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006452 }
6453 Reg = RegOut;
6454 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006455 DenseMap<const Value *, unsigned>::iterator I =
6456 FuncInfo.ValueMap.find(PHIOp);
6457 if (I != FuncInfo.ValueMap.end())
6458 Reg = I->second;
6459 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006460 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006461 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006462 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006463 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006464 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465 }
6466 }
6467
6468 // Remember that this register needs to added to the machine PHI node as
6469 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006470 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006471 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6472 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006473 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006474 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006475 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006476 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006477 Reg += NumRegisters;
6478 }
6479 }
6480 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006481 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006482}