blob: ff48ba25b832963c796423d1788eceb29992f13d [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5c807602008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000020#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000021#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000024#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000026#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027using namespace llvm;
28
Evan Cheng56966222007-01-12 02:11:51 +000029/// InitLibcallNames - Set default libcall names.
30///
Evan Cheng79cca502007-01-12 22:51:10 +000031static void InitLibcallNames(const char **Names) {
Evan Cheng56966222007-01-12 02:11:51 +000032 Names[RTLIB::SHL_I32] = "__ashlsi3";
33 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000034 Names[RTLIB::SHL_I128] = "__ashlti3";
Evan Cheng56966222007-01-12 02:11:51 +000035 Names[RTLIB::SRL_I32] = "__lshrsi3";
36 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000037 Names[RTLIB::SRL_I128] = "__lshrti3";
Evan Cheng56966222007-01-12 02:11:51 +000038 Names[RTLIB::SRA_I32] = "__ashrsi3";
39 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000040 Names[RTLIB::SRA_I128] = "__ashrti3";
Evan Cheng56966222007-01-12 02:11:51 +000041 Names[RTLIB::MUL_I32] = "__mulsi3";
42 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000043 Names[RTLIB::MUL_I128] = "__multi3";
Evan Cheng56966222007-01-12 02:11:51 +000044 Names[RTLIB::SDIV_I32] = "__divsi3";
45 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000046 Names[RTLIB::SDIV_I128] = "__divti3";
Evan Cheng56966222007-01-12 02:11:51 +000047 Names[RTLIB::UDIV_I32] = "__udivsi3";
48 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000049 Names[RTLIB::UDIV_I128] = "__udivti3";
Evan Cheng56966222007-01-12 02:11:51 +000050 Names[RTLIB::SREM_I32] = "__modsi3";
51 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000052 Names[RTLIB::SREM_I128] = "__modti3";
Evan Cheng56966222007-01-12 02:11:51 +000053 Names[RTLIB::UREM_I32] = "__umodsi3";
54 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000055 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000056 Names[RTLIB::NEG_I32] = "__negsi2";
57 Names[RTLIB::NEG_I64] = "__negdi2";
58 Names[RTLIB::ADD_F32] = "__addsf3";
59 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000060 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000061 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000062 Names[RTLIB::SUB_F32] = "__subsf3";
63 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000064 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000065 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000066 Names[RTLIB::MUL_F32] = "__mulsf3";
67 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +000068 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000069 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +000070 Names[RTLIB::DIV_F32] = "__divsf3";
71 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000072 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000073 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +000074 Names[RTLIB::REM_F32] = "fmodf";
75 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +000076 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +000077 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +000078 Names[RTLIB::POWI_F32] = "__powisf2";
79 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +000080 Names[RTLIB::POWI_F80] = "__powixf2";
81 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::SQRT_F32] = "sqrtf";
83 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +000084 Names[RTLIB::SQRT_F80] = "sqrtl";
85 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +000086 Names[RTLIB::LOG_F32] = "logf";
87 Names[RTLIB::LOG_F64] = "log";
88 Names[RTLIB::LOG_F80] = "logl";
89 Names[RTLIB::LOG_PPCF128] = "logl";
90 Names[RTLIB::LOG2_F32] = "log2f";
91 Names[RTLIB::LOG2_F64] = "log2";
92 Names[RTLIB::LOG2_F80] = "log2l";
93 Names[RTLIB::LOG2_PPCF128] = "log2l";
94 Names[RTLIB::LOG10_F32] = "log10f";
95 Names[RTLIB::LOG10_F64] = "log10";
96 Names[RTLIB::LOG10_F80] = "log10l";
97 Names[RTLIB::LOG10_PPCF128] = "log10l";
98 Names[RTLIB::EXP_F32] = "expf";
99 Names[RTLIB::EXP_F64] = "exp";
100 Names[RTLIB::EXP_F80] = "expl";
101 Names[RTLIB::EXP_PPCF128] = "expl";
102 Names[RTLIB::EXP2_F32] = "exp2f";
103 Names[RTLIB::EXP2_F64] = "exp2";
104 Names[RTLIB::EXP2_F80] = "exp2l";
105 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000106 Names[RTLIB::SIN_F32] = "sinf";
107 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000108 Names[RTLIB::SIN_F80] = "sinl";
109 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::COS_F32] = "cosf";
111 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000112 Names[RTLIB::COS_F80] = "cosl";
113 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000114 Names[RTLIB::POW_F32] = "powf";
115 Names[RTLIB::POW_F64] = "pow";
116 Names[RTLIB::POW_F80] = "powl";
117 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000118 Names[RTLIB::CEIL_F32] = "ceilf";
119 Names[RTLIB::CEIL_F64] = "ceil";
120 Names[RTLIB::CEIL_F80] = "ceill";
121 Names[RTLIB::CEIL_PPCF128] = "ceill";
122 Names[RTLIB::TRUNC_F32] = "truncf";
123 Names[RTLIB::TRUNC_F64] = "trunc";
124 Names[RTLIB::TRUNC_F80] = "truncl";
125 Names[RTLIB::TRUNC_PPCF128] = "truncl";
126 Names[RTLIB::RINT_F32] = "rintf";
127 Names[RTLIB::RINT_F64] = "rint";
128 Names[RTLIB::RINT_F80] = "rintl";
129 Names[RTLIB::RINT_PPCF128] = "rintl";
130 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
131 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
132 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
133 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
134 Names[RTLIB::FLOOR_F32] = "floorf";
135 Names[RTLIB::FLOOR_F64] = "floor";
136 Names[RTLIB::FLOOR_F80] = "floorl";
137 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000138 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
139 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000140 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
141 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
142 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
143 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Evan Cheng56966222007-01-12 02:11:51 +0000144 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
145 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000146 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000147 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
148 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000149 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000150 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000151 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000152 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000153 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000154 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000155 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Evan Cheng56966222007-01-12 02:11:51 +0000156 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
157 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000158 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000159 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
160 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000161 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000162 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
163 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000164 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000165 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000166 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000167 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000168 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
169 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000170 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
171 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000172 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
173 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000174 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
175 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000176 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
177 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
178 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
179 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000180 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
181 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000182 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
183 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000184 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
185 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000186 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
187 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
188 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
189 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
190 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
191 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000192 Names[RTLIB::OEQ_F32] = "__eqsf2";
193 Names[RTLIB::OEQ_F64] = "__eqdf2";
194 Names[RTLIB::UNE_F32] = "__nesf2";
195 Names[RTLIB::UNE_F64] = "__nedf2";
196 Names[RTLIB::OGE_F32] = "__gesf2";
197 Names[RTLIB::OGE_F64] = "__gedf2";
198 Names[RTLIB::OLT_F32] = "__ltsf2";
199 Names[RTLIB::OLT_F64] = "__ltdf2";
200 Names[RTLIB::OLE_F32] = "__lesf2";
201 Names[RTLIB::OLE_F64] = "__ledf2";
202 Names[RTLIB::OGT_F32] = "__gtsf2";
203 Names[RTLIB::OGT_F64] = "__gtdf2";
204 Names[RTLIB::UO_F32] = "__unordsf2";
205 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000206 Names[RTLIB::O_F32] = "__unordsf2";
207 Names[RTLIB::O_F64] = "__unorddf2";
208}
209
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000210/// getFPEXT - Return the FPEXT_*_* value for the given types, or
211/// UNKNOWN_LIBCALL if there is none.
212RTLIB::Libcall RTLIB::getFPEXT(MVT OpVT, MVT RetVT) {
213 if (OpVT == MVT::f32) {
214 if (RetVT == MVT::f64)
215 return FPEXT_F32_F64;
216 }
217 return UNKNOWN_LIBCALL;
218}
219
220/// getFPROUND - Return the FPROUND_*_* value for the given types, or
221/// UNKNOWN_LIBCALL if there is none.
222RTLIB::Libcall RTLIB::getFPROUND(MVT OpVT, MVT RetVT) {
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000223 if (RetVT == MVT::f32) {
224 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000225 return FPROUND_F64_F32;
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000226 if (OpVT == MVT::f80)
227 return FPROUND_F80_F32;
228 if (OpVT == MVT::ppcf128)
229 return FPROUND_PPCF128_F32;
230 } else if (RetVT == MVT::f64) {
231 if (OpVT == MVT::f80)
232 return FPROUND_F80_F64;
233 if (OpVT == MVT::ppcf128)
234 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000235 }
236 return UNKNOWN_LIBCALL;
237}
238
239/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
240/// UNKNOWN_LIBCALL if there is none.
241RTLIB::Libcall RTLIB::getFPTOSINT(MVT OpVT, MVT RetVT) {
242 if (OpVT == MVT::f32) {
243 if (RetVT == MVT::i32)
244 return FPTOSINT_F32_I32;
245 if (RetVT == MVT::i64)
246 return FPTOSINT_F32_I64;
247 if (RetVT == MVT::i128)
248 return FPTOSINT_F32_I128;
249 } else if (OpVT == MVT::f64) {
250 if (RetVT == MVT::i32)
251 return FPTOSINT_F64_I32;
252 if (RetVT == MVT::i64)
253 return FPTOSINT_F64_I64;
254 if (RetVT == MVT::i128)
255 return FPTOSINT_F64_I128;
256 } else if (OpVT == MVT::f80) {
257 if (RetVT == MVT::i32)
258 return FPTOSINT_F80_I32;
259 if (RetVT == MVT::i64)
260 return FPTOSINT_F80_I64;
261 if (RetVT == MVT::i128)
262 return FPTOSINT_F80_I128;
263 } else if (OpVT == MVT::ppcf128) {
264 if (RetVT == MVT::i32)
265 return FPTOSINT_PPCF128_I32;
266 if (RetVT == MVT::i64)
267 return FPTOSINT_PPCF128_I64;
268 if (RetVT == MVT::i128)
269 return FPTOSINT_PPCF128_I128;
270 }
271 return UNKNOWN_LIBCALL;
272}
273
274/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
275/// UNKNOWN_LIBCALL if there is none.
276RTLIB::Libcall RTLIB::getFPTOUINT(MVT OpVT, MVT RetVT) {
277 if (OpVT == MVT::f32) {
278 if (RetVT == MVT::i32)
279 return FPTOUINT_F32_I32;
280 if (RetVT == MVT::i64)
281 return FPTOUINT_F32_I64;
282 if (RetVT == MVT::i128)
283 return FPTOUINT_F32_I128;
284 } else if (OpVT == MVT::f64) {
285 if (RetVT == MVT::i32)
286 return FPTOUINT_F64_I32;
287 if (RetVT == MVT::i64)
288 return FPTOUINT_F64_I64;
289 if (RetVT == MVT::i128)
290 return FPTOUINT_F64_I128;
291 } else if (OpVT == MVT::f80) {
292 if (RetVT == MVT::i32)
293 return FPTOUINT_F80_I32;
294 if (RetVT == MVT::i64)
295 return FPTOUINT_F80_I64;
296 if (RetVT == MVT::i128)
297 return FPTOUINT_F80_I128;
298 } else if (OpVT == MVT::ppcf128) {
299 if (RetVT == MVT::i32)
300 return FPTOUINT_PPCF128_I32;
301 if (RetVT == MVT::i64)
302 return FPTOUINT_PPCF128_I64;
303 if (RetVT == MVT::i128)
304 return FPTOUINT_PPCF128_I128;
305 }
306 return UNKNOWN_LIBCALL;
307}
308
309/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
310/// UNKNOWN_LIBCALL if there is none.
311RTLIB::Libcall RTLIB::getSINTTOFP(MVT OpVT, MVT RetVT) {
312 if (OpVT == MVT::i32) {
313 if (RetVT == MVT::f32)
314 return SINTTOFP_I32_F32;
315 else if (RetVT == MVT::f64)
316 return SINTTOFP_I32_F64;
317 else if (RetVT == MVT::f80)
318 return SINTTOFP_I32_F80;
319 else if (RetVT == MVT::ppcf128)
320 return SINTTOFP_I32_PPCF128;
321 } else if (OpVT == MVT::i64) {
322 if (RetVT == MVT::f32)
323 return SINTTOFP_I64_F32;
324 else if (RetVT == MVT::f64)
325 return SINTTOFP_I64_F64;
326 else if (RetVT == MVT::f80)
327 return SINTTOFP_I64_F80;
328 else if (RetVT == MVT::ppcf128)
329 return SINTTOFP_I64_PPCF128;
330 } else if (OpVT == MVT::i128) {
331 if (RetVT == MVT::f32)
332 return SINTTOFP_I128_F32;
333 else if (RetVT == MVT::f64)
334 return SINTTOFP_I128_F64;
335 else if (RetVT == MVT::f80)
336 return SINTTOFP_I128_F80;
337 else if (RetVT == MVT::ppcf128)
338 return SINTTOFP_I128_PPCF128;
339 }
340 return UNKNOWN_LIBCALL;
341}
342
343/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
344/// UNKNOWN_LIBCALL if there is none.
345RTLIB::Libcall RTLIB::getUINTTOFP(MVT OpVT, MVT RetVT) {
346 if (OpVT == MVT::i32) {
347 if (RetVT == MVT::f32)
348 return UINTTOFP_I32_F32;
349 else if (RetVT == MVT::f64)
350 return UINTTOFP_I32_F64;
351 else if (RetVT == MVT::f80)
352 return UINTTOFP_I32_F80;
353 else if (RetVT == MVT::ppcf128)
354 return UINTTOFP_I32_PPCF128;
355 } else if (OpVT == MVT::i64) {
356 if (RetVT == MVT::f32)
357 return UINTTOFP_I64_F32;
358 else if (RetVT == MVT::f64)
359 return UINTTOFP_I64_F64;
360 else if (RetVT == MVT::f80)
361 return UINTTOFP_I64_F80;
362 else if (RetVT == MVT::ppcf128)
363 return UINTTOFP_I64_PPCF128;
364 } else if (OpVT == MVT::i128) {
365 if (RetVT == MVT::f32)
366 return UINTTOFP_I128_F32;
367 else if (RetVT == MVT::f64)
368 return UINTTOFP_I128_F64;
369 else if (RetVT == MVT::f80)
370 return UINTTOFP_I128_F80;
371 else if (RetVT == MVT::ppcf128)
372 return UINTTOFP_I128_PPCF128;
373 }
374 return UNKNOWN_LIBCALL;
375}
376
Evan Chengd385fd62007-01-31 09:29:11 +0000377/// InitCmpLibcallCCs - Set default comparison libcall CC.
378///
379static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
380 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
381 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
382 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
383 CCs[RTLIB::UNE_F32] = ISD::SETNE;
384 CCs[RTLIB::UNE_F64] = ISD::SETNE;
385 CCs[RTLIB::OGE_F32] = ISD::SETGE;
386 CCs[RTLIB::OGE_F64] = ISD::SETGE;
387 CCs[RTLIB::OLT_F32] = ISD::SETLT;
388 CCs[RTLIB::OLT_F64] = ISD::SETLT;
389 CCs[RTLIB::OLE_F32] = ISD::SETLE;
390 CCs[RTLIB::OLE_F64] = ISD::SETLE;
391 CCs[RTLIB::OGT_F32] = ISD::SETGT;
392 CCs[RTLIB::OGT_F64] = ISD::SETGT;
393 CCs[RTLIB::UO_F32] = ISD::SETNE;
394 CCs[RTLIB::UO_F64] = ISD::SETNE;
395 CCs[RTLIB::O_F32] = ISD::SETEQ;
396 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000397}
398
Chris Lattner310968c2005-01-07 07:44:53 +0000399TargetLowering::TargetLowering(TargetMachine &tm)
Chris Lattner3e6e8cc2006-01-29 08:41:12 +0000400 : TM(tm), TD(TM.getTargetData()) {
Mon P Wang63307c32008-05-05 19:05:59 +0000401 assert(ISD::BUILTIN_OP_END <= OpActionsCapacity &&
Chris Lattner310968c2005-01-07 07:44:53 +0000402 "Fixed size array in TargetLowering is not large enough!");
Chris Lattnercba82f92005-01-16 07:28:11 +0000403 // All operations default to being supported.
404 memset(OpActions, 0, sizeof(OpActions));
Evan Chengc5484282006-10-04 00:56:09 +0000405 memset(LoadXActions, 0, sizeof(LoadXActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000406 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000407 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
408 memset(ConvertActions, 0, sizeof(ConvertActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000409
Chris Lattner1a3048b2007-12-22 20:47:56 +0000410 // Set default actions for various operations.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000411 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000412 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000413 for (unsigned IM = (unsigned)ISD::PRE_INC;
414 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000415 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
416 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000417 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000418
419 // These operations default to expand.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000420 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000421 }
Evan Chengd2cde682008-03-10 19:38:10 +0000422
423 // Most targets ignore the @llvm.prefetch intrinsic.
424 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000425
426 // ConstantFP nodes default to expand. Targets can either change this to
427 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
428 // to optimize expansions for certain constants.
429 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
430 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
431 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000432
Chris Lattner41bab0b2008-01-15 21:58:08 +0000433 // Default ISD::TRAP to expand (which turns it into abort).
434 setOperationAction(ISD::TRAP, MVT::Other, Expand);
435
Owen Andersona69571c2006-05-03 01:29:57 +0000436 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000437 UsesGlobalOffsetTable = false;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000438 ShiftAmountTy = PointerTy = getValueType(TD->getIntPtrType());
Chris Lattnerd6e49672005-01-19 03:36:14 +0000439 ShiftAmtHandling = Undefined;
Chris Lattner310968c2005-01-07 07:44:53 +0000440 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000441 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000442 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000443 allowUnalignedMemoryAccesses = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000444 UseUnderscoreSetJmp = false;
445 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000446 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000447 IntDivIsCheap = false;
448 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000449 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000450 ExceptionPointerRegister = 0;
451 ExceptionSelectorRegister = 0;
Chris Lattnerdfe89342007-09-21 17:06:39 +0000452 SetCCResultContents = UndefinedSetCCResult;
Evan Cheng0577a222006-01-25 18:52:42 +0000453 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000454 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000455 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000456 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000457 IfCvtDupBlockSizeLimit = 0;
458 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000459
460 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000461 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000462
463 // Tell Legalize whether the assembler supports DEBUG_LOC.
464 if (!TM.getTargetAsmInfo()->hasDotLocAndDotFile())
465 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000466}
467
Chris Lattnercba82f92005-01-16 07:28:11 +0000468TargetLowering::~TargetLowering() {}
469
Chris Lattner310968c2005-01-07 07:44:53 +0000470/// computeRegisterProperties - Once all of the register classes are added,
471/// this allows us to compute derived properties we expose.
472void TargetLowering::computeRegisterProperties() {
Nate Begeman6a648612005-11-29 05:45:29 +0000473 assert(MVT::LAST_VALUETYPE <= 32 &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000474 "Too many value types for ValueTypeActions to hold!");
475
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000476 // Everything defaults to needing one register.
477 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000478 NumRegistersForVT[i] = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000479 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000480 }
481 // ...except isVoid, which doesn't need any registers.
482 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000483
Chris Lattner310968c2005-01-07 07:44:53 +0000484 // Find the largest integer register class.
Duncan Sands89307632008-06-09 15:48:25 +0000485 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000486 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
487 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
488
489 // Every integer value type larger than this largest register takes twice as
490 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000491 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
492 MVT EVT = (MVT::SimpleValueType)ExpandedReg;
493 if (!EVT.isInteger())
494 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000495 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Duncan Sands83ec4b62008-06-06 12:08:01 +0000496 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
497 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
498 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000499 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000500
501 // Inspect all of the ValueType's smaller than the largest integer
502 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000503 unsigned LegalIntReg = LargestIntReg;
504 for (unsigned IntReg = LargestIntReg - 1;
505 IntReg >= (unsigned)MVT::i1; --IntReg) {
506 MVT IVT = (MVT::SimpleValueType)IntReg;
507 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000508 LegalIntReg = IntReg;
509 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000510 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
511 (MVT::SimpleValueType)LegalIntReg;
512 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000513 }
514 }
515
Dale Johannesen161e8972007-10-05 20:04:43 +0000516 // ppcf128 type is really two f64's.
517 if (!isTypeLegal(MVT::ppcf128)) {
518 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
519 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
520 TransformToType[MVT::ppcf128] = MVT::f64;
521 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
522 }
523
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000524 // Decide how to handle f64. If the target does not have native f64 support,
525 // expand it to i64 and we will be generating soft float library calls.
526 if (!isTypeLegal(MVT::f64)) {
527 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
528 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
529 TransformToType[MVT::f64] = MVT::i64;
530 ValueTypeActions.setTypeAction(MVT::f64, Expand);
531 }
532
533 // Decide how to handle f32. If the target does not have native support for
534 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
535 if (!isTypeLegal(MVT::f32)) {
536 if (isTypeLegal(MVT::f64)) {
537 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
538 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
539 TransformToType[MVT::f32] = MVT::f64;
540 ValueTypeActions.setTypeAction(MVT::f32, Promote);
541 } else {
542 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
543 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
544 TransformToType[MVT::f32] = MVT::i32;
545 ValueTypeActions.setTypeAction(MVT::f32, Expand);
546 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000547 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000548
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000549 // Loop over all of the vector value types to see which need transformations.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000550 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
551 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
552 MVT VT = (MVT::SimpleValueType)i;
553 if (!isTypeLegal(VT)) {
554 MVT IntermediateVT, RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000555 unsigned NumIntermediates;
556 NumRegistersForVT[i] =
Duncan Sands83ec4b62008-06-06 12:08:01 +0000557 getVectorTypeBreakdown(VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000558 IntermediateVT, NumIntermediates,
559 RegisterVT);
560 RegisterTypeForVT[i] = RegisterVT;
561 TransformToType[i] = MVT::Other; // this isn't actually used
Duncan Sands83ec4b62008-06-06 12:08:01 +0000562 ValueTypeActions.setTypeAction(VT, Expand);
Dan Gohman7f321562007-06-25 16:23:39 +0000563 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000564 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000565}
Chris Lattnercba82f92005-01-16 07:28:11 +0000566
Evan Cheng72261582005-12-20 06:22:03 +0000567const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
568 return NULL;
569}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000570
Scott Michel5b8f82e2008-03-10 15:42:14 +0000571
Dan Gohman475871a2008-07-27 21:46:04 +0000572MVT TargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000573 return getValueType(TD->getIntPtrType());
574}
575
576
Dan Gohman7f321562007-06-25 16:23:39 +0000577/// getVectorTypeBreakdown - Vector types are broken down into some number of
578/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
Chris Lattnerdc879292006-03-31 00:28:56 +0000579/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
Dan Gohman7f321562007-06-25 16:23:39 +0000580/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000581///
Dan Gohman7f321562007-06-25 16:23:39 +0000582/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000583/// register. It also returns the VT and quantity of the intermediate values
584/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000585///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000586unsigned TargetLowering::getVectorTypeBreakdown(MVT VT,
587 MVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000588 unsigned &NumIntermediates,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000589 MVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000590 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000591 unsigned NumElts = VT.getVectorNumElements();
592 MVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000593
594 unsigned NumVectorRegs = 1;
595
Nate Begemand73ab882007-11-27 19:28:48 +0000596 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
597 // could break down into LHS/RHS like LegalizeDAG does.
598 if (!isPowerOf2_32(NumElts)) {
599 NumVectorRegs = NumElts;
600 NumElts = 1;
601 }
602
Chris Lattnerdc879292006-03-31 00:28:56 +0000603 // Divide the input until we get to a supported size. This will always
604 // end with a scalar if the target doesn't support vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000605 while (NumElts > 1 && !isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000606 NumElts >>= 1;
607 NumVectorRegs <<= 1;
608 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000609
610 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000611
Duncan Sands83ec4b62008-06-06 12:08:01 +0000612 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000613 if (!isTypeLegal(NewVT))
614 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000615 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000616
Duncan Sands83ec4b62008-06-06 12:08:01 +0000617 MVT DestVT = getTypeToTransformTo(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000618 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000619 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000620 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000621 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000622 } else {
623 // Otherwise, promotion or legal types use the same number of registers as
624 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000625 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000626 }
627
Evan Chenge9b3da12006-05-17 18:10:06 +0000628 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000629}
630
Evan Cheng3ae05432008-01-24 00:22:01 +0000631/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000632/// function arguments in the caller parameter area. This is the actual
633/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000634unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000635 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000636}
637
Dan Gohman475871a2008-07-27 21:46:04 +0000638SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
639 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000640 if (usesGlobalOffsetTable())
641 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
642 return Table;
643}
644
Chris Lattnereb8146b2006-02-04 02:13:02 +0000645//===----------------------------------------------------------------------===//
646// Optimization Methods
647//===----------------------------------------------------------------------===//
648
Nate Begeman368e18d2006-02-16 21:11:51 +0000649/// ShrinkDemandedConstant - Check to see if the specified operand of the
650/// specified instruction is a constant integer. If so, check to see if there
651/// are any bits set in the constant that are not demanded. If so, shrink the
652/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000653bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000654 const APInt &Demanded) {
Chris Lattnerec665152006-02-26 23:36:02 +0000655 // FIXME: ISD::SELECT, ISD::SELECT_CC
Nate Begeman368e18d2006-02-16 21:11:51 +0000656 switch(Op.getOpcode()) {
657 default: break;
Nate Begemande996292006-02-03 22:24:05 +0000658 case ISD::AND:
Nate Begeman368e18d2006-02-16 21:11:51 +0000659 case ISD::OR:
660 case ISD::XOR:
661 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000662 if (C->getAPIntValue().intersects(~Demanded)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000663 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000664 SDValue New = DAG.getNode(Op.getOpcode(), VT, Op.getOperand(0),
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000665 DAG.getConstant(Demanded &
666 C->getAPIntValue(),
Nate Begeman368e18d2006-02-16 21:11:51 +0000667 VT));
668 return CombineTo(Op, New);
Nate Begemande996292006-02-03 22:24:05 +0000669 }
Nate Begemande996292006-02-03 22:24:05 +0000670 break;
671 }
672 return false;
673}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000674
Nate Begeman368e18d2006-02-16 21:11:51 +0000675/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
676/// DemandedMask bits of the result of Op are ever used downstream. If we can
677/// use this information to simplify Op, create a new simplified DAG node and
678/// return true, returning the original and new nodes in Old and New. Otherwise,
679/// analyze the expression and return a mask of KnownOne and KnownZero bits for
680/// the expression (used to simplify the caller). The KnownZero/One bits may
681/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000682bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000683 const APInt &DemandedMask,
684 APInt &KnownZero,
685 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000686 TargetLoweringOpt &TLO,
687 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000688 unsigned BitWidth = DemandedMask.getBitWidth();
689 assert(Op.getValueSizeInBits() == BitWidth &&
690 "Mask size mismatches value type size!");
691 APInt NewMask = DemandedMask;
Chris Lattner3fc5b012007-05-17 18:19:23 +0000692
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000693 // Don't know anything.
694 KnownZero = KnownOne = APInt(BitWidth, 0);
695
Nate Begeman368e18d2006-02-16 21:11:51 +0000696 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000697 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000698 if (Depth != 0) {
699 // If not at the root, Just compute the KnownZero/KnownOne bits to
700 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000701 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000702 return false;
703 }
704 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000705 // just set the NewMask to all bits.
706 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000707 } else if (DemandedMask == 0) {
708 // Not demanding any bits from Op.
709 if (Op.getOpcode() != ISD::UNDEF)
710 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::UNDEF, Op.getValueType()));
711 return false;
712 } else if (Depth == 6) { // Limit search depth.
713 return false;
714 }
715
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000716 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000717 switch (Op.getOpcode()) {
718 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000719 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000720 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
721 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000722 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000723 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000724 // If the RHS is a constant, check to see if the LHS would be zero without
725 // using the bits from the RHS. Below, we use knowledge about the RHS to
726 // simplify the LHS, here we're using information from the LHS to simplify
727 // the RHS.
728 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000729 APInt LHSZero, LHSOne;
730 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000731 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000732 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000733 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000734 return TLO.CombineTo(Op, Op.getOperand(0));
735 // If any of the set bits in the RHS are known zero on the LHS, shrink
736 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000737 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000738 return true;
739 }
740
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000741 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000742 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000743 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000744 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000745 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000746 KnownZero2, KnownOne2, TLO, Depth+1))
747 return true;
748 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
749
750 // If all of the demanded bits are known one on one side, return the other.
751 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000752 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000753 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000754 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000755 return TLO.CombineTo(Op, Op.getOperand(1));
756 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000757 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000758 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
759 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000760 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000761 return true;
Chris Lattner5f0c6582006-02-27 00:22:28 +0000762
Nate Begeman368e18d2006-02-16 21:11:51 +0000763 // Output known-1 bits are only known if set in both the LHS & RHS.
764 KnownOne &= KnownOne2;
765 // Output known-0 are known to be clear if zero in either the LHS | RHS.
766 KnownZero |= KnownZero2;
767 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000768 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000769 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000770 KnownOne, TLO, Depth+1))
771 return true;
772 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000773 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000774 KnownZero2, KnownOne2, TLO, Depth+1))
775 return true;
776 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
777
778 // If all of the demanded bits are known zero on one side, return the other.
779 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000780 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000781 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000782 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000783 return TLO.CombineTo(Op, Op.getOperand(1));
784 // If all of the potentially set bits on one side are known to be set on
785 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000786 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000787 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000788 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000789 return TLO.CombineTo(Op, Op.getOperand(1));
790 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000791 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000792 return true;
793
794 // Output known-0 bits are only known if clear in both the LHS & RHS.
795 KnownZero &= KnownZero2;
796 // Output known-1 are known to be set if set in either the LHS | RHS.
797 KnownOne |= KnownOne2;
798 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000799 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000800 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000801 KnownOne, TLO, Depth+1))
802 return true;
803 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000804 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000805 KnownOne2, TLO, Depth+1))
806 return true;
807 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
808
809 // If all of the demanded bits are known zero on one side, return the other.
810 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000811 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000812 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000813 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000814 return TLO.CombineTo(Op, Op.getOperand(1));
Chris Lattner3687c1a2006-11-27 21:50:02 +0000815
816 // If all of the unknown bits are known to be zero on one side or the other
817 // (but not both) turn this into an *inclusive* or.
818 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000819 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Chris Lattner3687c1a2006-11-27 21:50:02 +0000820 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, Op.getValueType(),
821 Op.getOperand(0),
822 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +0000823
824 // Output known-0 bits are known if clear or set in both the LHS & RHS.
825 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
826 // Output known-1 are known to be set if set in only one of the LHS, RHS.
827 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
828
Nate Begeman368e18d2006-02-16 21:11:51 +0000829 // If all of the demanded bits on one side are known, and all of the set
830 // bits on that side are also known to be set on the other side, turn this
831 // into an AND, as we know the bits will be cleared.
832 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000833 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +0000834 if ((KnownOne & KnownOne2) == KnownOne) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000835 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000836 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Nate Begeman368e18d2006-02-16 21:11:51 +0000837 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, VT, Op.getOperand(0),
838 ANDC));
839 }
840 }
841
842 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +0000843 // for XOR, we prefer to force bits to 1 if they will make a -1.
844 // if we can't force bits, try to shrink constant
845 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
846 APInt Expanded = C->getAPIntValue() | (~NewMask);
847 // if we can expand it to have all bits set, do it
848 if (Expanded.isAllOnesValue()) {
849 if (Expanded != C->getAPIntValue()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000850 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000851 SDValue New = TLO.DAG.getNode(Op.getOpcode(), VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +0000852 TLO.DAG.getConstant(Expanded, VT));
853 return TLO.CombineTo(Op, New);
854 }
855 // if it already has all the bits set, nothing to change
856 // but don't shrink either!
857 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
858 return true;
859 }
860 }
861
Nate Begeman368e18d2006-02-16 21:11:51 +0000862 KnownZero = KnownZeroOut;
863 KnownOne = KnownOneOut;
864 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000865 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000866 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000867 KnownOne, TLO, Depth+1))
868 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000869 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000870 KnownOne2, TLO, Depth+1))
871 return true;
872 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
873 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
874
875 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000876 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000877 return true;
878
879 // Only known if known in both the LHS and RHS.
880 KnownOne &= KnownOne2;
881 KnownZero &= KnownZero2;
882 break;
Chris Lattnerec665152006-02-26 23:36:02 +0000883 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000884 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000885 KnownOne, TLO, Depth+1))
886 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000887 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +0000888 KnownOne2, TLO, Depth+1))
889 return true;
890 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
891 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
892
893 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000894 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +0000895 return true;
896
897 // Only known if known in both the LHS and RHS.
898 KnownOne &= KnownOne2;
899 KnownZero &= KnownZero2;
900 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000901 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +0000902 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Chris Lattner895c4ab2007-04-17 21:14:16 +0000903 unsigned ShAmt = SA->getValue();
Dan Gohman475871a2008-07-27 21:46:04 +0000904 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +0000905
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000906 // If the shift count is an invalid immediate, don't do anything.
907 if (ShAmt >= BitWidth)
908 break;
909
Chris Lattner895c4ab2007-04-17 21:14:16 +0000910 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
911 // single shift. We can do this if the bottom bits (which are shifted
912 // out) are never demanded.
913 if (InOp.getOpcode() == ISD::SRL &&
914 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000915 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Chris Lattner895c4ab2007-04-17 21:14:16 +0000916 unsigned C1 = cast<ConstantSDNode>(InOp.getOperand(1))->getValue();
917 unsigned Opc = ISD::SHL;
918 int Diff = ShAmt-C1;
919 if (Diff < 0) {
920 Diff = -Diff;
921 Opc = ISD::SRL;
922 }
923
Dan Gohman475871a2008-07-27 21:46:04 +0000924 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +0000925 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000926 MVT VT = Op.getValueType();
Chris Lattner0a16a1f2007-04-18 03:01:40 +0000927 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000928 InOp.getOperand(0), NewSA));
929 }
930 }
931
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000932 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000933 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000934 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000935 KnownZero <<= SA->getValue();
936 KnownOne <<= SA->getValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000937 // low bits known zero.
938 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000939 }
940 break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000941 case ISD::SRL:
942 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000943 MVT VT = Op.getValueType();
Nate Begeman368e18d2006-02-16 21:11:51 +0000944 unsigned ShAmt = SA->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000945 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +0000946 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +0000947
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000948 // If the shift count is an invalid immediate, don't do anything.
949 if (ShAmt >= BitWidth)
950 break;
951
Chris Lattner895c4ab2007-04-17 21:14:16 +0000952 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
953 // single shift. We can do this if the top bits (which are shifted out)
954 // are never demanded.
955 if (InOp.getOpcode() == ISD::SHL &&
956 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000957 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Chris Lattner895c4ab2007-04-17 21:14:16 +0000958 unsigned C1 = cast<ConstantSDNode>(InOp.getOperand(1))->getValue();
959 unsigned Opc = ISD::SRL;
960 int Diff = ShAmt-C1;
961 if (Diff < 0) {
962 Diff = -Diff;
963 Opc = ISD::SHL;
964 }
965
Dan Gohman475871a2008-07-27 21:46:04 +0000966 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +0000967 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Chris Lattner895c4ab2007-04-17 21:14:16 +0000968 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, VT,
969 InOp.getOperand(0), NewSA));
970 }
971 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000972
973 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000974 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000975 KnownZero, KnownOne, TLO, Depth+1))
976 return true;
977 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000978 KnownZero = KnownZero.lshr(ShAmt);
979 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000980
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000981 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000982 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +0000983 }
984 break;
985 case ISD::SRA:
986 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000987 MVT VT = Op.getValueType();
Nate Begeman368e18d2006-02-16 21:11:51 +0000988 unsigned ShAmt = SA->getValue();
989
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000990 // If the shift count is an invalid immediate, don't do anything.
991 if (ShAmt >= BitWidth)
992 break;
993
994 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +0000995
996 // If any of the demanded bits are produced by the sign extension, we also
997 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000998 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
999 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001000 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001001
1002 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001003 KnownZero, KnownOne, TLO, Depth+1))
1004 return true;
1005 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001006 KnownZero = KnownZero.lshr(ShAmt);
1007 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001008
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001009 // Handle the sign bit, adjusted to where it is now in the mask.
1010 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001011
1012 // If the input sign bit is known to be zero, or if none of the top bits
1013 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001014 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001015 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, VT, Op.getOperand(0),
1016 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001017 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001018 KnownOne |= HighBits;
1019 }
1020 }
1021 break;
1022 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001023 MVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001024
Chris Lattnerec665152006-02-26 23:36:02 +00001025 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001026 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001027 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001028 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001029 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001030
Chris Lattnerec665152006-02-26 23:36:02 +00001031 // If none of the extended bits are demanded, eliminate the sextinreg.
1032 if (NewBits == 0)
1033 return TLO.CombineTo(Op, Op.getOperand(0));
1034
Duncan Sands83ec4b62008-06-06 12:08:01 +00001035 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001036 InSignBit.zext(BitWidth);
1037 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001038 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001039 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001040
Chris Lattnerec665152006-02-26 23:36:02 +00001041 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001042 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001043 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001044
1045 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1046 KnownZero, KnownOne, TLO, Depth+1))
1047 return true;
1048 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1049
1050 // If the sign bit of the input is known set or clear, then we know the
1051 // top bits of the result.
1052
Chris Lattnerec665152006-02-26 23:36:02 +00001053 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001054 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001055 return TLO.CombineTo(Op,
1056 TLO.DAG.getZeroExtendInReg(Op.getOperand(0), EVT));
1057
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001058 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001059 KnownOne |= NewBits;
1060 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001061 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001062 KnownZero &= ~NewBits;
1063 KnownOne &= ~NewBits;
1064 }
1065 break;
1066 }
Chris Lattnerec665152006-02-26 23:36:02 +00001067 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001068 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1069 APInt InMask = NewMask;
1070 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001071
1072 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001073 APInt NewBits =
1074 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1075 if (!NewBits.intersects(NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001076 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND,
1077 Op.getValueType(),
1078 Op.getOperand(0)));
1079
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001080 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001081 KnownZero, KnownOne, TLO, Depth+1))
1082 return true;
1083 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001084 KnownZero.zext(BitWidth);
1085 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001086 KnownZero |= NewBits;
1087 break;
1088 }
1089 case ISD::SIGN_EXTEND: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001090 MVT InVT = Op.getOperand(0).getValueType();
1091 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001092 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001093 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001094 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001095
1096 // If none of the top bits are demanded, convert this into an any_extend.
1097 if (NewBits == 0)
Chris Lattnerfea997a2007-02-01 04:55:59 +00001098 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND,Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +00001099 Op.getOperand(0)));
1100
1101 // Since some of the sign extended bits are demanded, we know that the sign
1102 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001103 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001104 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001105 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001106
1107 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1108 KnownOne, TLO, Depth+1))
1109 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001110 KnownZero.zext(BitWidth);
1111 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001112
1113 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001114 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001115 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND,
1116 Op.getValueType(),
1117 Op.getOperand(0)));
1118
1119 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001120 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001121 KnownOne |= NewBits;
1122 KnownZero &= ~NewBits;
1123 } else { // Otherwise, top bits aren't known.
1124 KnownOne &= ~NewBits;
1125 KnownZero &= ~NewBits;
1126 }
1127 break;
1128 }
1129 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001130 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1131 APInt InMask = NewMask;
1132 InMask.trunc(OperandBitWidth);
1133 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001134 KnownZero, KnownOne, TLO, Depth+1))
1135 return true;
1136 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001137 KnownZero.zext(BitWidth);
1138 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001139 break;
1140 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001141 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001142 // Simplify the input, using demanded bit information, and compute the known
1143 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001144 APInt TruncMask = NewMask;
1145 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1146 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001147 KnownZero, KnownOne, TLO, Depth+1))
1148 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001149 KnownZero.trunc(BitWidth);
1150 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001151
1152 // If the input is only used by this truncate, see if we can shrink it based
1153 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001154 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001155 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001156 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001157 switch (In.getOpcode()) {
1158 default: break;
1159 case ISD::SRL:
1160 // Shrink SRL by a constant if none of the high bits shifted in are
1161 // demanded.
1162 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001163 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1164 InBitWidth - BitWidth);
1165 HighBits = HighBits.lshr(ShAmt->getValue());
1166 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001167
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001168 if (ShAmt->getValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001169 // None of the shifted in bits are needed. Add a truncate of the
1170 // shift input, then shift it.
Dan Gohman475871a2008-07-27 21:46:04 +00001171 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001172 Op.getValueType(),
1173 In.getOperand(0));
1174 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL,Op.getValueType(),
1175 NewTrunc, In.getOperand(1)));
1176 }
1177 }
1178 break;
1179 }
1180 }
1181
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001182 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001183 break;
1184 }
Chris Lattnerec665152006-02-26 23:36:02 +00001185 case ISD::AssertZext: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001186 MVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001187 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001188 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001189 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001190 KnownZero, KnownOne, TLO, Depth+1))
1191 return true;
1192 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001193 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001194 break;
1195 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001196 case ISD::BIT_CONVERT:
1197#if 0
1198 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1199 // is demanded, turn this into a FGETSIGN.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001200 if (NewMask == MVT::getIntegerVTSignBit(Op.getValueType()) &&
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001201 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1202 !MVT::isVector(Op.getOperand(0).getValueType())) {
1203 // Only do this xform if FGETSIGN is valid or if before legalize.
1204 if (!TLO.AfterLegalize ||
1205 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1206 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1207 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001209 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001210 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001211 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001212 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1213 Sign, ShAmt));
1214 }
1215 }
1216#endif
1217 break;
Dan Gohman54eed372008-05-06 00:53:29 +00001218 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001219 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001220 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001221 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001222 }
Chris Lattnerec665152006-02-26 23:36:02 +00001223
1224 // If we know the value of all of the demanded bits, return this as a
1225 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001226 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001227 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1228
Nate Begeman368e18d2006-02-16 21:11:51 +00001229 return false;
1230}
1231
Nate Begeman368e18d2006-02-16 21:11:51 +00001232/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1233/// in Mask are known to be either zero or one and return them in the
1234/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001235void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001236 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001237 APInt &KnownZero,
1238 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001239 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001240 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001241 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1242 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1243 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1244 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001245 "Should use MaskedValueIsZero if you don't know whether Op"
1246 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001247 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001248}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001249
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001250/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1251/// targets that want to expose additional information about sign bits to the
1252/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001253unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001254 unsigned Depth) const {
1255 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1256 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1257 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1258 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1259 "Should use ComputeNumSignBits if you don't know whether Op"
1260 " is a target node!");
1261 return 1;
1262}
1263
1264
Evan Chengfa1eb272007-02-08 22:13:59 +00001265/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001266/// and cc. If it is unable to simplify it, return a null SDValue.
1267SDValue
1268TargetLowering::SimplifySetCC(MVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001269 ISD::CondCode Cond, bool foldBooleans,
1270 DAGCombinerInfo &DCI) const {
1271 SelectionDAG &DAG = DCI.DAG;
1272
1273 // These setcc operations always fold.
1274 switch (Cond) {
1275 default: break;
1276 case ISD::SETFALSE:
1277 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1278 case ISD::SETTRUE:
1279 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1280 }
1281
Gabor Greifba36cb52008-08-28 21:40:38 +00001282 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001283 const APInt &C1 = N1C->getAPIntValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00001284 if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001285 return DAG.FoldSetCC(VT, N0, N1, Cond);
1286 } else {
1287 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1288 // equality comparison, then we're just comparing whether X itself is
1289 // zero.
1290 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1291 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1292 N0.getOperand(1).getOpcode() == ISD::Constant) {
1293 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1294 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001295 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001296 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1297 // (srl (ctlz x), 5) == 0 -> X != 0
1298 // (srl (ctlz x), 5) != 1 -> X != 0
1299 Cond = ISD::SETNE;
1300 } else {
1301 // (srl (ctlz x), 5) != 0 -> X == 0
1302 // (srl (ctlz x), 5) == 1 -> X == 0
1303 Cond = ISD::SETEQ;
1304 }
Dan Gohman475871a2008-07-27 21:46:04 +00001305 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Evan Chengfa1eb272007-02-08 22:13:59 +00001306 return DAG.getSetCC(VT, N0.getOperand(0).getOperand(0),
1307 Zero, Cond);
1308 }
1309 }
1310
1311 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1312 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001313 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001314
1315 // If the comparison constant has bits in the upper part, the
1316 // zero-extended value could never match.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001317 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1318 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001319 switch (Cond) {
1320 case ISD::SETUGT:
1321 case ISD::SETUGE:
1322 case ISD::SETEQ: return DAG.getConstant(0, VT);
1323 case ISD::SETULT:
1324 case ISD::SETULE:
1325 case ISD::SETNE: return DAG.getConstant(1, VT);
1326 case ISD::SETGT:
1327 case ISD::SETGE:
1328 // True if the sign bit of C1 is set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001329 return DAG.getConstant(C1.isNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001330 case ISD::SETLT:
1331 case ISD::SETLE:
1332 // True if the sign bit of C1 isn't set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001333 return DAG.getConstant(C1.isNonNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001334 default:
1335 break;
1336 }
1337 }
1338
1339 // Otherwise, we can perform the comparison with the low bits.
1340 switch (Cond) {
1341 case ISD::SETEQ:
1342 case ISD::SETNE:
1343 case ISD::SETUGT:
1344 case ISD::SETUGE:
1345 case ISD::SETULT:
1346 case ISD::SETULE:
1347 return DAG.getSetCC(VT, N0.getOperand(0),
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001348 DAG.getConstant(APInt(C1).trunc(InSize),
1349 N0.getOperand(0).getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001350 Cond);
1351 default:
1352 break; // todo, be more careful with signed comparisons
1353 }
1354 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1355 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001356 MVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1357 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
1358 MVT ExtDstTy = N0.getValueType();
1359 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001360
1361 // If the extended part has any inconsistent bits, it cannot ever
1362 // compare equal. In other words, they have to be all ones or all
1363 // zeros.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001364 APInt ExtBits =
1365 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001366 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1367 return DAG.getConstant(Cond == ISD::SETNE, VT);
1368
Dan Gohman475871a2008-07-27 21:46:04 +00001369 SDValue ZextOp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001370 MVT Op0Ty = N0.getOperand(0).getValueType();
Evan Chengfa1eb272007-02-08 22:13:59 +00001371 if (Op0Ty == ExtSrcTy) {
1372 ZextOp = N0.getOperand(0);
1373 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001374 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001375 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
1376 DAG.getConstant(Imm, Op0Ty));
1377 }
1378 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001379 DCI.AddToWorklist(ZextOp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001380 // Otherwise, make this a use of a zext.
1381 return DAG.getSetCC(VT, ZextOp,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001382 DAG.getConstant(C1 & APInt::getLowBitsSet(
1383 ExtDstTyBits,
1384 ExtSrcTyBits),
Evan Chengfa1eb272007-02-08 22:13:59 +00001385 ExtDstTy),
1386 Cond);
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001387 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
Evan Chengfa1eb272007-02-08 22:13:59 +00001388 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1389
1390 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1391 if (N0.getOpcode() == ISD::SETCC) {
1392 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getValue() != 1);
1393 if (TrueWhenTrue)
1394 return N0;
1395
1396 // Invert the condition.
1397 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1398 CC = ISD::getSetCCInverse(CC,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001399 N0.getOperand(0).getValueType().isInteger());
Evan Chengfa1eb272007-02-08 22:13:59 +00001400 return DAG.getSetCC(VT, N0.getOperand(0), N0.getOperand(1), CC);
1401 }
1402
1403 if ((N0.getOpcode() == ISD::XOR ||
1404 (N0.getOpcode() == ISD::AND &&
1405 N0.getOperand(0).getOpcode() == ISD::XOR &&
1406 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1407 isa<ConstantSDNode>(N0.getOperand(1)) &&
Dan Gohman002e5d02008-03-13 22:13:53 +00001408 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001409 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1410 // can only do this if the top bits are known zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001411 unsigned BitWidth = N0.getValueSizeInBits();
Dan Gohmanea859be2007-06-22 14:59:07 +00001412 if (DAG.MaskedValueIsZero(N0,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001413 APInt::getHighBitsSet(BitWidth,
1414 BitWidth-1))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001415 // Okay, get the un-inverted input value.
Dan Gohman475871a2008-07-27 21:46:04 +00001416 SDValue Val;
Evan Chengfa1eb272007-02-08 22:13:59 +00001417 if (N0.getOpcode() == ISD::XOR)
1418 Val = N0.getOperand(0);
1419 else {
1420 assert(N0.getOpcode() == ISD::AND &&
1421 N0.getOperand(0).getOpcode() == ISD::XOR);
1422 // ((X^1)&1)^1 -> X & 1
1423 Val = DAG.getNode(ISD::AND, N0.getValueType(),
1424 N0.getOperand(0).getOperand(0),
1425 N0.getOperand(1));
1426 }
1427 return DAG.getSetCC(VT, Val, N1,
1428 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1429 }
1430 }
1431 }
1432
Dan Gohman3370dd72008-03-03 22:37:52 +00001433 APInt MinVal, MaxVal;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001434 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001435 if (ISD::isSignedIntSetCC(Cond)) {
Dan Gohman3370dd72008-03-03 22:37:52 +00001436 MinVal = APInt::getSignedMinValue(OperandBitSize);
1437 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001438 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001439 MinVal = APInt::getMinValue(OperandBitSize);
1440 MaxVal = APInt::getMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001441 }
1442
1443 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1444 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1445 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001446 // X >= C0 --> X > (C0-1)
1447 return DAG.getSetCC(VT, N0, DAG.getConstant(C1-1, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001448 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1449 }
1450
1451 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1452 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001453 // X <= C0 --> X < (C0+1)
1454 return DAG.getSetCC(VT, N0, DAG.getConstant(C1+1, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001455 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1456 }
1457
1458 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1459 return DAG.getConstant(0, VT); // X < MIN --> false
1460 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1461 return DAG.getConstant(1, VT); // X >= MIN --> true
1462 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1463 return DAG.getConstant(0, VT); // X > MAX --> false
1464 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1465 return DAG.getConstant(1, VT); // X <= MAX --> true
1466
1467 // Canonicalize setgt X, Min --> setne X, Min
1468 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1469 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
1470 // Canonicalize setlt X, Max --> setne X, Max
1471 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1472 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
1473
1474 // If we have setult X, 1, turn it into seteq X, 0
1475 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1476 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
1477 ISD::SETEQ);
1478 // If we have setugt X, Max-1, turn it into seteq X, Max
1479 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1480 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
1481 ISD::SETEQ);
1482
1483 // If we have "setcc X, C0", check to see if we can shrink the immediate
1484 // by changing cc.
1485
1486 // SETUGT X, SINTMAX -> SETLT X, 0
1487 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
1488 C1 == (~0ULL >> (65-OperandBitSize)))
1489 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
1490 ISD::SETLT);
1491
1492 // FIXME: Implement the rest of these.
1493
1494 // Fold bit comparisons when we can.
1495 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1496 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1497 if (ConstantSDNode *AndRHS =
1498 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1499 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1500 // Perform the xform if the AND RHS is a single bit.
1501 if (isPowerOf2_64(AndRHS->getValue())) {
1502 return DAG.getNode(ISD::SRL, VT, N0,
1503 DAG.getConstant(Log2_64(AndRHS->getValue()),
1504 getShiftAmountTy()));
1505 }
1506 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
1507 // (X & 8) == 8 --> (X & 8) >> 3
1508 // Perform the xform if C1 is a single bit.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001509 if (C1.isPowerOf2()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001510 return DAG.getNode(ISD::SRL, VT, N0,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001511 DAG.getConstant(C1.logBase2(), getShiftAmountTy()));
Evan Chengfa1eb272007-02-08 22:13:59 +00001512 }
1513 }
1514 }
1515 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001516 } else if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001517 // Ensure that the constant occurs on the RHS.
1518 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1519 }
1520
Gabor Greifba36cb52008-08-28 21:40:38 +00001521 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001522 // Constant fold or commute setcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001523 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001524 if (O.getNode()) return O;
1525 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001526 // If the RHS of an FP comparison is a constant, simplify it away in
1527 // some cases.
1528 if (CFP->getValueAPF().isNaN()) {
1529 // If an operand is known to be a nan, we can fold it.
1530 switch (ISD::getUnorderedFlavor(Cond)) {
1531 default: assert(0 && "Unknown flavor!");
1532 case 0: // Known false.
1533 return DAG.getConstant(0, VT);
1534 case 1: // Known true.
1535 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001536 case 2: // Undefined.
Chris Lattner63079f02007-12-29 08:37:08 +00001537 return DAG.getNode(ISD::UNDEF, VT);
1538 }
1539 }
1540
1541 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1542 // constant if knowing that the operand is non-nan is enough. We prefer to
1543 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1544 // materialize 0.0.
1545 if (Cond == ISD::SETO || Cond == ISD::SETUO)
1546 return DAG.getSetCC(VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001547 }
1548
1549 if (N0 == N1) {
1550 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001551 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001552 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1553 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1554 if (UOF == 2) // FP operators that are undefined on NaNs.
1555 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1556 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1557 return DAG.getConstant(UOF, VT);
1558 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1559 // if it is not already.
1560 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1561 if (NewCond != Cond)
1562 return DAG.getSetCC(VT, N0, N1, NewCond);
1563 }
1564
1565 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001566 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001567 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1568 N0.getOpcode() == ISD::XOR) {
1569 // Simplify (X+Y) == (X+Z) --> Y == Z
1570 if (N0.getOpcode() == N1.getOpcode()) {
1571 if (N0.getOperand(0) == N1.getOperand(0))
1572 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
1573 if (N0.getOperand(1) == N1.getOperand(1))
1574 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
1575 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1576 // If X op Y == Y op X, try other combinations.
1577 if (N0.getOperand(0) == N1.getOperand(1))
1578 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
1579 if (N0.getOperand(1) == N1.getOperand(0))
1580 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
1581 }
1582 }
1583
1584 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1585 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1586 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001587 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001588 return DAG.getSetCC(VT, N0.getOperand(0),
1589 DAG.getConstant(RHSC->getValue()-LHSR->getValue(),
1590 N0.getValueType()), Cond);
1591 }
1592
1593 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1594 if (N0.getOpcode() == ISD::XOR)
1595 // If we know that all of the inverted bits are zero, don't bother
1596 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001597 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1598 return
1599 DAG.getSetCC(VT, N0.getOperand(0),
1600 DAG.getConstant(LHSR->getAPIntValue() ^
1601 RHSC->getAPIntValue(),
1602 N0.getValueType()),
1603 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001604 }
1605
1606 // Turn (C1-X) == C2 --> X == C1-C2
1607 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001608 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001609 return
1610 DAG.getSetCC(VT, N0.getOperand(1),
1611 DAG.getConstant(SUBC->getAPIntValue() -
1612 RHSC->getAPIntValue(),
1613 N0.getValueType()),
1614 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001615 }
1616 }
1617 }
1618
1619 // Simplify (X+Z) == X --> Z == 0
1620 if (N0.getOperand(0) == N1)
1621 return DAG.getSetCC(VT, N0.getOperand(1),
1622 DAG.getConstant(0, N0.getValueType()), Cond);
1623 if (N0.getOperand(1) == N1) {
1624 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1625 return DAG.getSetCC(VT, N0.getOperand(0),
1626 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001627 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001628 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1629 // (Z-X) == X --> Z == X<<1
Dan Gohman475871a2008-07-27 21:46:04 +00001630 SDValue SH = DAG.getNode(ISD::SHL, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001631 N1,
1632 DAG.getConstant(1, getShiftAmountTy()));
1633 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001634 DCI.AddToWorklist(SH.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001635 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
1636 }
1637 }
1638 }
1639
1640 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1641 N1.getOpcode() == ISD::XOR) {
1642 // Simplify X == (X+Z) --> Z == 0
1643 if (N1.getOperand(0) == N0) {
1644 return DAG.getSetCC(VT, N1.getOperand(1),
1645 DAG.getConstant(0, N1.getValueType()), Cond);
1646 } else if (N1.getOperand(1) == N0) {
1647 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
1648 return DAG.getSetCC(VT, N1.getOperand(0),
1649 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001650 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001651 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1652 // X == (Z-X) --> X<<1 == Z
Dan Gohman475871a2008-07-27 21:46:04 +00001653 SDValue SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00001654 DAG.getConstant(1, getShiftAmountTy()));
1655 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001656 DCI.AddToWorklist(SH.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001657 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
1658 }
1659 }
1660 }
1661 }
1662
1663 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001664 SDValue Temp;
Evan Chengfa1eb272007-02-08 22:13:59 +00001665 if (N0.getValueType() == MVT::i1 && foldBooleans) {
1666 switch (Cond) {
1667 default: assert(0 && "Unknown integer setcc!");
1668 case ISD::SETEQ: // X == Y -> (X^Y)^1
1669 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
1670 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
1671 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001672 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001673 break;
1674 case ISD::SETNE: // X != Y --> (X^Y)
1675 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
1676 break;
1677 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
1678 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
1679 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
1680 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
1681 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001682 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001683 break;
1684 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
1685 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
1686 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
1687 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
1688 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001689 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001690 break;
1691 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
1692 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
1693 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
1694 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
1695 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001696 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001697 break;
1698 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
1699 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
1700 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
1701 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
1702 break;
1703 }
1704 if (VT != MVT::i1) {
1705 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001706 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001707 // FIXME: If running after legalize, we probably can't do this.
1708 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
1709 }
1710 return N0;
1711 }
1712
1713 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00001714 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001715}
1716
Evan Chengad4196b2008-05-12 19:56:52 +00001717/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
1718/// node is a GlobalAddress + offset.
1719bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
1720 int64_t &Offset) const {
1721 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00001722 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
1723 GA = GASD->getGlobal();
1724 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00001725 return true;
1726 }
1727
1728 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00001729 SDValue N1 = N->getOperand(0);
1730 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001731 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001732 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
1733 if (V) {
1734 Offset += V->getSignExtended();
1735 return true;
1736 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001737 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001738 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
1739 if (V) {
1740 Offset += V->getSignExtended();
1741 return true;
1742 }
1743 }
1744 }
1745 return false;
1746}
1747
1748
1749/// isConsecutiveLoad - Return true if LD (which must be a LoadSDNode) is
1750/// loading 'Bytes' bytes from a location that is 'Dist' units away from the
1751/// location that the 'Base' load is loading from.
1752bool TargetLowering::isConsecutiveLoad(SDNode *LD, SDNode *Base,
1753 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00001754 const MachineFrameInfo *MFI) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00001755 if (LD->getOperand(0).getNode() != Base->getOperand(0).getNode())
Evan Chengad4196b2008-05-12 19:56:52 +00001756 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001757 MVT VT = LD->getValueType(0);
1758 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00001759 return false;
1760
Dan Gohman475871a2008-07-27 21:46:04 +00001761 SDValue Loc = LD->getOperand(1);
1762 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00001763 if (Loc.getOpcode() == ISD::FrameIndex) {
1764 if (BaseLoc.getOpcode() != ISD::FrameIndex)
1765 return false;
1766 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
1767 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
1768 int FS = MFI->getObjectSize(FI);
1769 int BFS = MFI->getObjectSize(BFI);
1770 if (FS != BFS || FS != (int)Bytes) return false;
1771 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
1772 }
1773
1774 GlobalValue *GV1 = NULL;
1775 GlobalValue *GV2 = NULL;
1776 int64_t Offset1 = 0;
1777 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00001778 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
1779 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00001780 if (isGA1 && isGA2 && GV1 == GV2)
1781 return Offset1 == (Offset2 + Dist*Bytes);
1782 return false;
1783}
1784
1785
Dan Gohman475871a2008-07-27 21:46:04 +00001786SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00001787PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
1788 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00001789 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00001790}
1791
Chris Lattnereb8146b2006-02-04 02:13:02 +00001792//===----------------------------------------------------------------------===//
1793// Inline Assembler Implementation Methods
1794//===----------------------------------------------------------------------===//
1795
Chris Lattner4376fea2008-04-27 00:09:47 +00001796
Chris Lattnereb8146b2006-02-04 02:13:02 +00001797TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001798TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00001799 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00001800 if (Constraint.size() == 1) {
1801 switch (Constraint[0]) {
1802 default: break;
1803 case 'r': return C_RegisterClass;
1804 case 'm': // memory
1805 case 'o': // offsetable
1806 case 'V': // not offsetable
1807 return C_Memory;
1808 case 'i': // Simple Integer or Relocatable Constant
1809 case 'n': // Simple Integer
1810 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00001811 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00001812 case 'I': // Target registers.
1813 case 'J':
1814 case 'K':
1815 case 'L':
1816 case 'M':
1817 case 'N':
1818 case 'O':
1819 case 'P':
1820 return C_Other;
1821 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00001822 }
Chris Lattner065421f2007-03-25 02:18:14 +00001823
1824 if (Constraint.size() > 1 && Constraint[0] == '{' &&
1825 Constraint[Constraint.size()-1] == '}')
1826 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00001827 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00001828}
1829
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001830/// LowerXConstraint - try to replace an X constraint, which matches anything,
1831/// with another that has more specific requirements based on the type of the
1832/// corresponding operand.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001833const char *TargetLowering::LowerXConstraint(MVT ConstraintVT) const{
1834 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00001835 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00001836 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00001837 return "f"; // works for many targets
1838 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001839}
1840
Chris Lattner48884cd2007-08-25 00:47:38 +00001841/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
1842/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00001843void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00001844 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00001845 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00001846 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00001847 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001848 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001849 case 'X': // Allows any operand; labels (basic block) use this.
1850 if (Op.getOpcode() == ISD::BasicBlock) {
1851 Ops.push_back(Op);
1852 return;
1853 }
1854 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00001855 case 'i': // Simple Integer or Relocatable Constant
1856 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001857 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001858 // These operands are interested in values of the form (GV+C), where C may
1859 // be folded in as an offset of GV, or it may be explicitly added. Also, it
1860 // is possible and fine if either GV or C are missing.
1861 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1862 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
1863
1864 // If we have "(add GV, C)", pull out GV/C
1865 if (Op.getOpcode() == ISD::ADD) {
1866 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
1867 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
1868 if (C == 0 || GA == 0) {
1869 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
1870 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
1871 }
1872 if (C == 0 || GA == 0)
1873 C = 0, GA = 0;
1874 }
1875
1876 // If we find a valid operand, map to the TargetXXX version so that the
1877 // value itself doesn't get selected.
1878 if (GA) { // Either &GV or &GV+C
1879 if (ConstraintLetter != 'n') {
1880 int64_t Offs = GA->getOffset();
1881 if (C) Offs += C->getValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00001882 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
1883 Op.getValueType(), Offs));
1884 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001885 }
1886 }
1887 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001888 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00001889 if (ConstraintLetter != 's') {
1890 Ops.push_back(DAG.getTargetConstant(C->getValue(), Op.getValueType()));
1891 return;
1892 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001893 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001894 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00001895 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001896 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00001897}
1898
Chris Lattner4ccb0702006-01-26 20:37:03 +00001899std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00001900getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001901 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00001902 return std::vector<unsigned>();
1903}
1904
1905
1906std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00001907getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001908 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00001909 if (Constraint[0] != '{')
1910 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00001911 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
1912
1913 // Remove the braces from around the name.
1914 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00001915
1916 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001917 const TargetRegisterInfo *RI = TM.getRegisterInfo();
1918 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00001919 E = RI->regclass_end(); RCI != E; ++RCI) {
1920 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00001921
1922 // If none of the the value types for this register class are valid, we
1923 // can't use it. For example, 64-bit reg classes on 32-bit targets.
1924 bool isLegal = false;
1925 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
1926 I != E; ++I) {
1927 if (isTypeLegal(*I)) {
1928 isLegal = true;
1929 break;
1930 }
1931 }
1932
1933 if (!isLegal) continue;
1934
Chris Lattner1efa40f2006-02-22 00:56:39 +00001935 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
1936 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00001937 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00001938 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00001939 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00001940 }
Chris Lattnera55079a2006-02-01 01:29:47 +00001941
Chris Lattner1efa40f2006-02-22 00:56:39 +00001942 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00001943}
Evan Cheng30b37b52006-03-13 23:18:16 +00001944
1945//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00001946// Constraint Selection.
1947
1948/// getConstraintGenerality - Return an integer indicating how general CT
1949/// is.
1950static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
1951 switch (CT) {
1952 default: assert(0 && "Unknown constraint type!");
1953 case TargetLowering::C_Other:
1954 case TargetLowering::C_Unknown:
1955 return 0;
1956 case TargetLowering::C_Register:
1957 return 1;
1958 case TargetLowering::C_RegisterClass:
1959 return 2;
1960 case TargetLowering::C_Memory:
1961 return 3;
1962 }
1963}
1964
1965/// ChooseConstraint - If there are multiple different constraints that we
1966/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00001967/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00001968/// Other -> immediates and magic values
1969/// Register -> one specific register
1970/// RegisterClass -> a group of regs
1971/// Memory -> memory
1972/// Ideally, we would pick the most specific constraint possible: if we have
1973/// something that fits into a register, we would pick it. The problem here
1974/// is that if we have something that could either be in a register or in
1975/// memory that use of the register could cause selection of *other*
1976/// operands to fail: they might only succeed if we pick memory. Because of
1977/// this the heuristic we use is:
1978///
1979/// 1) If there is an 'other' constraint, and if the operand is valid for
1980/// that constraint, use it. This makes us take advantage of 'i'
1981/// constraints when available.
1982/// 2) Otherwise, pick the most general constraint present. This prefers
1983/// 'm' over 'r', for example.
1984///
1985static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Chris Lattner5a096902008-04-27 00:37:18 +00001986 const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00001987 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00001988 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
1989 unsigned BestIdx = 0;
1990 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
1991 int BestGenerality = -1;
1992
1993 // Loop over the options, keeping track of the most general one.
1994 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
1995 TargetLowering::ConstraintType CType =
1996 TLI.getConstraintType(OpInfo.Codes[i]);
1997
Chris Lattner5a096902008-04-27 00:37:18 +00001998 // If this is an 'other' constraint, see if the operand is valid for it.
1999 // For example, on X86 we might have an 'rI' constraint. If the operand
2000 // is an integer in the range [0..31] we want to use I (saving a load
2001 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002002 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002003 assert(OpInfo.Codes[i].size() == 1 &&
2004 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002005 std::vector<SDValue> ResultOps;
Chris Lattner5a096902008-04-27 00:37:18 +00002006 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0],
2007 ResultOps, *DAG);
2008 if (!ResultOps.empty()) {
2009 BestType = CType;
2010 BestIdx = i;
2011 break;
2012 }
2013 }
2014
Chris Lattner4376fea2008-04-27 00:09:47 +00002015 // This constraint letter is more general than the previous one, use it.
2016 int Generality = getConstraintGenerality(CType);
2017 if (Generality > BestGenerality) {
2018 BestType = CType;
2019 BestIdx = i;
2020 BestGenerality = Generality;
2021 }
2022 }
2023
2024 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2025 OpInfo.ConstraintType = BestType;
2026}
2027
2028/// ComputeConstraintToUse - Determines the constraint code and constraint
2029/// type to use for the specific AsmOperandInfo, setting
2030/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002031void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002032 SDValue Op,
Chris Lattner5a096902008-04-27 00:37:18 +00002033 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002034 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2035
2036 // Single-letter constraints ('r') are very common.
2037 if (OpInfo.Codes.size() == 1) {
2038 OpInfo.ConstraintCode = OpInfo.Codes[0];
2039 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2040 } else {
Chris Lattner5a096902008-04-27 00:37:18 +00002041 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002042 }
2043
2044 // 'X' matches anything.
2045 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2046 // Labels and constants are handled elsewhere ('X' is the only thing
2047 // that matches labels).
2048 if (isa<BasicBlock>(OpInfo.CallOperandVal) ||
2049 isa<ConstantInt>(OpInfo.CallOperandVal))
2050 return;
2051
2052 // Otherwise, try to resolve it to something we know about by looking at
2053 // the actual operand type.
2054 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2055 OpInfo.ConstraintCode = Repl;
2056 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2057 }
2058 }
2059}
2060
2061//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002062// Loop Strength Reduction hooks
2063//===----------------------------------------------------------------------===//
2064
Chris Lattner1436bb62007-03-30 23:14:50 +00002065/// isLegalAddressingMode - Return true if the addressing mode represented
2066/// by AM is legal for this target, for a load/store of the specified type.
2067bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2068 const Type *Ty) const {
2069 // The default implementation of this implements a conservative RISCy, r+r and
2070 // r+i addr mode.
2071
2072 // Allows a sign-extended 16-bit immediate field.
2073 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2074 return false;
2075
2076 // No global is ever allowed as a base.
2077 if (AM.BaseGV)
2078 return false;
2079
2080 // Only support r+r,
2081 switch (AM.Scale) {
2082 case 0: // "r+i" or just "i", depending on HasBaseReg.
2083 break;
2084 case 1:
2085 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2086 return false;
2087 // Otherwise we have r+r or r+i.
2088 break;
2089 case 2:
2090 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2091 return false;
2092 // Allow 2*r as r+r.
2093 break;
2094 }
2095
2096 return true;
2097}
2098
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002099// Magic for divide replacement
2100
2101struct ms {
2102 int64_t m; // magic number
2103 int64_t s; // shift amount
2104};
2105
2106struct mu {
2107 uint64_t m; // magic number
2108 int64_t a; // add indicator
2109 int64_t s; // shift amount
2110};
2111
2112/// magic - calculate the magic numbers required to codegen an integer sdiv as
2113/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
2114/// or -1.
2115static ms magic32(int32_t d) {
2116 int32_t p;
2117 uint32_t ad, anc, delta, q1, r1, q2, r2, t;
2118 const uint32_t two31 = 0x80000000U;
2119 struct ms mag;
2120
2121 ad = abs(d);
2122 t = two31 + ((uint32_t)d >> 31);
2123 anc = t - 1 - t%ad; // absolute value of nc
2124 p = 31; // initialize p
2125 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
2126 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
2127 q2 = two31/ad; // initialize q2 = 2p/abs(d)
2128 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
2129 do {
2130 p = p + 1;
2131 q1 = 2*q1; // update q1 = 2p/abs(nc)
2132 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
2133 if (r1 >= anc) { // must be unsigned comparison
2134 q1 = q1 + 1;
2135 r1 = r1 - anc;
2136 }
2137 q2 = 2*q2; // update q2 = 2p/abs(d)
2138 r2 = 2*r2; // update r2 = rem(2p/abs(d))
2139 if (r2 >= ad) { // must be unsigned comparison
2140 q2 = q2 + 1;
2141 r2 = r2 - ad;
2142 }
2143 delta = ad - r2;
2144 } while (q1 < delta || (q1 == delta && r1 == 0));
2145
2146 mag.m = (int32_t)(q2 + 1); // make sure to sign extend
2147 if (d < 0) mag.m = -mag.m; // resulting magic number
2148 mag.s = p - 32; // resulting shift
2149 return mag;
2150}
2151
2152/// magicu - calculate the magic numbers required to codegen an integer udiv as
2153/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
2154static mu magicu32(uint32_t d) {
2155 int32_t p;
2156 uint32_t nc, delta, q1, r1, q2, r2;
2157 struct mu magu;
2158 magu.a = 0; // initialize "add" indicator
2159 nc = - 1 - (-d)%d;
2160 p = 31; // initialize p
2161 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
2162 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
2163 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
2164 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
2165 do {
2166 p = p + 1;
2167 if (r1 >= nc - r1 ) {
2168 q1 = 2*q1 + 1; // update q1
2169 r1 = 2*r1 - nc; // update r1
2170 }
2171 else {
2172 q1 = 2*q1; // update q1
2173 r1 = 2*r1; // update r1
2174 }
2175 if (r2 + 1 >= d - r2) {
2176 if (q2 >= 0x7FFFFFFF) magu.a = 1;
2177 q2 = 2*q2 + 1; // update q2
2178 r2 = 2*r2 + 1 - d; // update r2
2179 }
2180 else {
2181 if (q2 >= 0x80000000) magu.a = 1;
2182 q2 = 2*q2; // update q2
2183 r2 = 2*r2 + 1; // update r2
2184 }
2185 delta = d - 1 - r2;
2186 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
2187 magu.m = q2 + 1; // resulting magic number
2188 magu.s = p - 32; // resulting shift
2189 return magu;
2190}
2191
2192/// magic - calculate the magic numbers required to codegen an integer sdiv as
2193/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
2194/// or -1.
2195static ms magic64(int64_t d) {
2196 int64_t p;
2197 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
2198 const uint64_t two63 = 9223372036854775808ULL; // 2^63
2199 struct ms mag;
2200
2201 ad = d >= 0 ? d : -d;
2202 t = two63 + ((uint64_t)d >> 63);
2203 anc = t - 1 - t%ad; // absolute value of nc
2204 p = 63; // initialize p
2205 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
2206 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
2207 q2 = two63/ad; // initialize q2 = 2p/abs(d)
2208 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
2209 do {
2210 p = p + 1;
2211 q1 = 2*q1; // update q1 = 2p/abs(nc)
2212 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
2213 if (r1 >= anc) { // must be unsigned comparison
2214 q1 = q1 + 1;
2215 r1 = r1 - anc;
2216 }
2217 q2 = 2*q2; // update q2 = 2p/abs(d)
2218 r2 = 2*r2; // update r2 = rem(2p/abs(d))
2219 if (r2 >= ad) { // must be unsigned comparison
2220 q2 = q2 + 1;
2221 r2 = r2 - ad;
2222 }
2223 delta = ad - r2;
2224 } while (q1 < delta || (q1 == delta && r1 == 0));
2225
2226 mag.m = q2 + 1;
2227 if (d < 0) mag.m = -mag.m; // resulting magic number
2228 mag.s = p - 64; // resulting shift
2229 return mag;
2230}
2231
2232/// magicu - calculate the magic numbers required to codegen an integer udiv as
2233/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
2234static mu magicu64(uint64_t d)
2235{
2236 int64_t p;
2237 uint64_t nc, delta, q1, r1, q2, r2;
2238 struct mu magu;
2239 magu.a = 0; // initialize "add" indicator
2240 nc = - 1 - (-d)%d;
2241 p = 63; // initialize p
2242 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
2243 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
2244 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
2245 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
2246 do {
2247 p = p + 1;
2248 if (r1 >= nc - r1 ) {
2249 q1 = 2*q1 + 1; // update q1
2250 r1 = 2*r1 - nc; // update r1
2251 }
2252 else {
2253 q1 = 2*q1; // update q1
2254 r1 = 2*r1; // update r1
2255 }
2256 if (r2 + 1 >= d - r2) {
2257 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
2258 q2 = 2*q2 + 1; // update q2
2259 r2 = 2*r2 + 1 - d; // update r2
2260 }
2261 else {
2262 if (q2 >= 0x8000000000000000ull) magu.a = 1;
2263 q2 = 2*q2; // update q2
2264 r2 = 2*r2 + 1; // update r2
2265 }
2266 delta = d - 1 - r2;
Andrew Lenharth3e348492006-05-16 17:45:23 +00002267 } while (p < 128 && (q1 < delta || (q1 == delta && r1 == 0)));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002268 magu.m = q2 + 1; // resulting magic number
2269 magu.s = p - 64; // resulting shift
2270 return magu;
2271}
2272
2273/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2274/// return a DAG expression to select that will generate the same value by
2275/// multiplying by a magic number. See:
2276/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002277SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2278 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002279 MVT VT = N->getValueType(0);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002280
2281 // Check to see if we can do this.
2282 if (!isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
Dan Gohman475871a2008-07-27 21:46:04 +00002283 return SDValue(); // BuildSDIV only operates on i32 or i64
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002284
2285 int64_t d = cast<ConstantSDNode>(N->getOperand(1))->getSignExtended();
2286 ms magics = (VT == MVT::i32) ? magic32(d) : magic64(d);
2287
2288 // Multiply the numerator (operand 0) by the magic value
Dan Gohman475871a2008-07-27 21:46:04 +00002289 SDValue Q;
Dan Gohman525178c2007-10-08 18:33:35 +00002290 if (isOperationLegal(ISD::MULHS, VT))
2291 Q = DAG.getNode(ISD::MULHS, VT, N->getOperand(0),
2292 DAG.getConstant(magics.m, VT));
2293 else if (isOperationLegal(ISD::SMUL_LOHI, VT))
Dan Gohman475871a2008-07-27 21:46:04 +00002294 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002295 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002296 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002297 else
Dan Gohman475871a2008-07-27 21:46:04 +00002298 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002299 // If d > 0 and m < 0, add the numerator
2300 if (d > 0 && magics.m < 0) {
2301 Q = DAG.getNode(ISD::ADD, VT, Q, N->getOperand(0));
2302 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002303 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002304 }
2305 // If d < 0 and m > 0, subtract the numerator.
2306 if (d < 0 && magics.m > 0) {
2307 Q = DAG.getNode(ISD::SUB, VT, Q, N->getOperand(0));
2308 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002309 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002310 }
2311 // Shift right algebraic if shift value is nonzero
2312 if (magics.s > 0) {
2313 Q = DAG.getNode(ISD::SRA, VT, Q,
2314 DAG.getConstant(magics.s, getShiftAmountTy()));
2315 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002316 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002317 }
2318 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002319 SDValue T =
Duncan Sands83ec4b62008-06-06 12:08:01 +00002320 DAG.getNode(ISD::SRL, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002321 getShiftAmountTy()));
2322 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002323 Created->push_back(T.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002324 return DAG.getNode(ISD::ADD, VT, Q, T);
2325}
2326
2327/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2328/// return a DAG expression to select that will generate the same value by
2329/// multiplying by a magic number. See:
2330/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002331SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2332 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002333 MVT VT = N->getValueType(0);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002334
2335 // Check to see if we can do this.
2336 if (!isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
Dan Gohman475871a2008-07-27 21:46:04 +00002337 return SDValue(); // BuildUDIV only operates on i32 or i64
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002338
2339 uint64_t d = cast<ConstantSDNode>(N->getOperand(1))->getValue();
2340 mu magics = (VT == MVT::i32) ? magicu32(d) : magicu64(d);
2341
2342 // Multiply the numerator (operand 0) by the magic value
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SDValue Q;
Dan Gohman525178c2007-10-08 18:33:35 +00002344 if (isOperationLegal(ISD::MULHU, VT))
2345 Q = DAG.getNode(ISD::MULHU, VT, N->getOperand(0),
2346 DAG.getConstant(magics.m, VT));
2347 else if (isOperationLegal(ISD::UMUL_LOHI, VT))
Dan Gohman475871a2008-07-27 21:46:04 +00002348 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002349 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002350 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002351 else
Dan Gohman475871a2008-07-27 21:46:04 +00002352 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002353 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002354 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002355
2356 if (magics.a == 0) {
2357 return DAG.getNode(ISD::SRL, VT, Q,
2358 DAG.getConstant(magics.s, getShiftAmountTy()));
2359 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002360 SDValue NPQ = DAG.getNode(ISD::SUB, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002361 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002362 Created->push_back(NPQ.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002363 NPQ = DAG.getNode(ISD::SRL, VT, NPQ,
2364 DAG.getConstant(1, getShiftAmountTy()));
2365 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002366 Created->push_back(NPQ.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002367 NPQ = DAG.getNode(ISD::ADD, VT, NPQ, Q);
2368 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002369 Created->push_back(NPQ.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002370 return DAG.getNode(ISD::SRL, VT, NPQ,
2371 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2372 }
2373}