blob: 6303ea328de540c15b88350a6a8614d746e0bc0f [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000032#include "llvm/ParameterAttributes.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036using namespace llvm;
37
Chris Lattner3ee77402007-06-19 05:46:06 +000038static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
39cl::desc("enable preincrement load/store generation on PPC (experimental)"),
40 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000041
Chris Lattner331d1bc2006-11-02 01:44:04 +000042PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000043 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Nate Begeman405e3ec2005-10-21 00:02:42 +000045 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000046
Chris Lattnerd145a612005-09-27 22:18:25 +000047 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000048 setUseUnderscoreSetJmp(true);
49 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000050
Chris Lattner7c5a3d32005-08-16 17:14:42 +000051 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000052 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
53 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
54 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000055
Evan Chengc5484282006-10-04 00:56:09 +000056 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000058 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000059
Chris Lattnerddf89562008-01-17 19:59:44 +000060 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
61
Chris Lattner94e509c2006-11-10 23:58:45 +000062 // PowerPC has pre-inc load and store's.
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000066 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000068 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000071 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
73
Dale Johannesen638ccd52007-10-06 01:24:11 +000074 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
75 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
76 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000077 // This is used in the ppcf128->int sequence. Note it has different semantics
78 // from FP_ROUND: that rounds to nearest, this rounds to zero.
79 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000080
Chris Lattner7c5a3d32005-08-16 17:14:42 +000081 // PowerPC has no SREM/UREM instructions
82 setOperationAction(ISD::SREM, MVT::i32, Expand);
83 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000084 setOperationAction(ISD::SREM, MVT::i64, Expand);
85 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000086
87 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
88 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
90 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
92 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
94 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
95 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000096
Dan Gohmanf96e4de2007-10-11 23:21:31 +000097 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000098 setOperationAction(ISD::FSIN , MVT::f64, Expand);
99 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000100 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000101 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000102 setOperationAction(ISD::FLOG , MVT::f64, Expand);
103 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
104 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
105 setOperationAction(ISD::FEXP ,MVT::f64, Expand);
106 setOperationAction(ISD::FEXP2 ,MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 setOperationAction(ISD::FSIN , MVT::f32, Expand);
108 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000109 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000110 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000111 setOperationAction(ISD::FLOG , MVT::f32, Expand);
112 setOperationAction(ISD::FLOG2 ,MVT::f32, Expand);
113 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
114 setOperationAction(ISD::FEXP ,MVT::f32, Expand);
115 setOperationAction(ISD::FEXP2 ,MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000116
Dan Gohman1a024862008-01-31 00:41:03 +0000117 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000118
119 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000120 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000121 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
122 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
123 }
124
Chris Lattner9601a862006-03-05 05:08:37 +0000125 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
126 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
127
Nate Begemand88fc032006-01-14 03:14:10 +0000128 // PowerPC does not have BSWAP, CTPOP or CTTZ
129 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
131 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000132 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
133 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
134 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135
Nate Begeman35ef9132006-01-11 21:21:00 +0000136 // PowerPC does not have ROTR
137 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000138 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000139
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000140 // PowerPC does not have Select
141 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000142 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000143 setOperationAction(ISD::SELECT, MVT::f32, Expand);
144 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000145
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000146 // PowerPC wants to turn select_cc of FP into fsel when possible.
147 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
148 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000149
Nate Begeman750ac1b2006-02-01 07:19:44 +0000150 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000151 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000152
Nate Begeman81e80972006-03-17 01:40:33 +0000153 // PowerPC does not have BRCOND which requires SetCC
154 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000155
156 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000157
Chris Lattnerf7605322005-08-31 21:09:52 +0000158 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
159 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000160
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000161 // PowerPC does not have [U|S]INT_TO_FP
162 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
163 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
164
Chris Lattner53e88452005-12-23 05:13:35 +0000165 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
166 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000167 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
168 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000169
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000170 // We cannot sextinreg(i1). Expand to shifts.
171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000172
Jim Laskeyabf6d172006-01-05 01:25:28 +0000173 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000174 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000175 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000176
177 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
178 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
179 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
180 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
181
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000182
Nate Begeman28a6b022005-12-10 02:36:00 +0000183 // We want to legalize GlobalAddress and ConstantPool nodes into the
184 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000185 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000186 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000187 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000188 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000189 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000190 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000191 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
192 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
193
Nate Begeman1db3c922008-08-11 17:36:31 +0000194 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000195 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000196
Nate Begeman1db3c922008-08-11 17:36:31 +0000197 // TRAP is legal.
198 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000199
200 // TRAMPOLINE is custom lowered.
201 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
202
Nate Begemanacc398c2006-01-25 18:21:52 +0000203 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
204 setOperationAction(ISD::VASTART , MVT::Other, Custom);
205
Nicolas Geoffray01119992007-04-03 13:59:52 +0000206 // VAARG is custom lowered with ELF 32 ABI
207 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
208 setOperationAction(ISD::VAARG, MVT::Other, Custom);
209 else
210 setOperationAction(ISD::VAARG, MVT::Other, Expand);
211
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000212 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000213 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
214 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000215 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000216 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000217 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
218 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000219
Chris Lattner6d92cad2006-03-26 10:06:40 +0000220 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000221 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000222
Chris Lattnera7a58542006-06-16 17:34:12 +0000223 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000224 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000225 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000226 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000227 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000228 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000229 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
230
Chris Lattner7fbcef72006-03-24 07:53:47 +0000231 // FIXME: disable this lowered code. This generates 64-bit register values,
232 // and we don't model the fact that the top part is clobbered by calls. We
233 // need to flag these together so that the value isn't live across a call.
234 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
235
Nate Begemanae749a92005-10-25 23:48:36 +0000236 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
237 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
238 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000239 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000240 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000241 }
242
Chris Lattnera7a58542006-06-16 17:34:12 +0000243 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000244 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000245 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000246 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
247 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000248 // 64-bit PowerPC wants to expand i128 shifts itself.
249 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
250 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
251 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000252 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000253 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000254 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
255 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
256 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000257 }
Evan Chengd30bf012006-03-01 01:11:20 +0000258
Nate Begeman425a9692005-11-29 08:17:20 +0000259 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000260 // First set operation action for all vector types to expand. Then we
261 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000262 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
263 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
264 MVT VT = (MVT::SimpleValueType)i;
265
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000266 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000267 setOperationAction(ISD::ADD , VT, Legal);
268 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000269
Chris Lattner7ff7e672006-04-04 17:25:31 +0000270 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000271 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
272 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000273
274 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000275 setOperationAction(ISD::AND , VT, Promote);
276 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
277 setOperationAction(ISD::OR , VT, Promote);
278 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
279 setOperationAction(ISD::XOR , VT, Promote);
280 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
281 setOperationAction(ISD::LOAD , VT, Promote);
282 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
283 setOperationAction(ISD::SELECT, VT, Promote);
284 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
285 setOperationAction(ISD::STORE, VT, Promote);
286 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000287
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000288 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000289 setOperationAction(ISD::MUL , VT, Expand);
290 setOperationAction(ISD::SDIV, VT, Expand);
291 setOperationAction(ISD::SREM, VT, Expand);
292 setOperationAction(ISD::UDIV, VT, Expand);
293 setOperationAction(ISD::UREM, VT, Expand);
294 setOperationAction(ISD::FDIV, VT, Expand);
295 setOperationAction(ISD::FNEG, VT, Expand);
296 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
297 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
298 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
299 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
300 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
301 setOperationAction(ISD::UDIVREM, VT, Expand);
302 setOperationAction(ISD::SDIVREM, VT, Expand);
303 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
304 setOperationAction(ISD::FPOW, VT, Expand);
305 setOperationAction(ISD::CTPOP, VT, Expand);
306 setOperationAction(ISD::CTLZ, VT, Expand);
307 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000308 }
309
Chris Lattner7ff7e672006-04-04 17:25:31 +0000310 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
311 // with merges, splats, etc.
312 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
313
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000314 setOperationAction(ISD::AND , MVT::v4i32, Legal);
315 setOperationAction(ISD::OR , MVT::v4i32, Legal);
316 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
317 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
318 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
319 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
320
Nate Begeman425a9692005-11-29 08:17:20 +0000321 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000322 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000323 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
324 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000325
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000326 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000327 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000328 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000329 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000330
Chris Lattnerb2177b92006-03-19 06:55:52 +0000331 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
332 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000333
Chris Lattner541f91b2006-04-02 00:43:36 +0000334 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
335 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000336 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
337 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000338 }
339
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000340 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000341 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000342
Jim Laskey2ad9f172007-02-22 14:56:36 +0000343 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000344 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000345 setExceptionPointerRegister(PPC::X3);
346 setExceptionSelectorRegister(PPC::X4);
347 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000348 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000349 setExceptionPointerRegister(PPC::R3);
350 setExceptionSelectorRegister(PPC::R4);
351 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000352
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000353 // We have target-specific dag combine patterns for the following nodes:
354 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000355 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000356 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000357 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000358
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000359 // Darwin long double math library functions have $LDBL128 appended.
360 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000361 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000362 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
363 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000364 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
365 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000366 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
367 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
368 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
369 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
370 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000371 }
372
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000373 computeRegisterProperties();
374}
375
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000376/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
377/// function arguments in the caller parameter area.
378unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
379 TargetMachine &TM = getTargetMachine();
380 // Darwin passes everything on 4 byte boundary.
381 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
382 return 4;
383 // FIXME Elf TBD
384 return 4;
385}
386
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000387const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
388 switch (Opcode) {
389 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000390 case PPCISD::FSEL: return "PPCISD::FSEL";
391 case PPCISD::FCFID: return "PPCISD::FCFID";
392 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
393 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
394 case PPCISD::STFIWX: return "PPCISD::STFIWX";
395 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
396 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
397 case PPCISD::VPERM: return "PPCISD::VPERM";
398 case PPCISD::Hi: return "PPCISD::Hi";
399 case PPCISD::Lo: return "PPCISD::Lo";
400 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
401 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
402 case PPCISD::SRL: return "PPCISD::SRL";
403 case PPCISD::SRA: return "PPCISD::SRA";
404 case PPCISD::SHL: return "PPCISD::SHL";
405 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
406 case PPCISD::STD_32: return "PPCISD::STD_32";
407 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
408 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
409 case PPCISD::MTCTR: return "PPCISD::MTCTR";
410 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
411 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
412 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
413 case PPCISD::MFCR: return "PPCISD::MFCR";
414 case PPCISD::VCMP: return "PPCISD::VCMP";
415 case PPCISD::VCMPo: return "PPCISD::VCMPo";
416 case PPCISD::LBRX: return "PPCISD::LBRX";
417 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000418 case PPCISD::LARX: return "PPCISD::LARX";
419 case PPCISD::STCX: return "PPCISD::STCX";
420 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
421 case PPCISD::MFFS: return "PPCISD::MFFS";
422 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
423 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
424 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
425 case PPCISD::MTFSF: return "PPCISD::MTFSF";
426 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
427 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000428 }
429}
430
Scott Michel5b8f82e2008-03-10 15:42:14 +0000431
Dan Gohman475871a2008-07-27 21:46:04 +0000432MVT PPCTargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000433 return MVT::i32;
434}
435
436
Chris Lattner1a635d62006-04-14 06:01:58 +0000437//===----------------------------------------------------------------------===//
438// Node matching predicates, for use by the tblgen matching code.
439//===----------------------------------------------------------------------===//
440
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000441/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000442static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000443 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000444 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000445 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000446 // Maybe this has already been legalized into the constant pool?
447 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000448 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000449 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000450 }
451 return false;
452}
453
Chris Lattnerddb739e2006-04-06 17:23:16 +0000454/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
455/// true if Op is undef or if it matches the specified value.
Dan Gohman475871a2008-07-27 21:46:04 +0000456static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000457 return Op.getOpcode() == ISD::UNDEF ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000458 cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000459}
460
461/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
462/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000463bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
464 if (!isUnary) {
465 for (unsigned i = 0; i != 16; ++i)
466 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
467 return false;
468 } else {
469 for (unsigned i = 0; i != 8; ++i)
470 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
471 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
472 return false;
473 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000474 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000475}
476
477/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
478/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000479bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
480 if (!isUnary) {
481 for (unsigned i = 0; i != 16; i += 2)
482 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
483 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
484 return false;
485 } else {
486 for (unsigned i = 0; i != 8; i += 2)
487 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
488 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
489 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
490 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
491 return false;
492 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000493 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000494}
495
Chris Lattnercaad1632006-04-06 22:02:42 +0000496/// isVMerge - Common function, used to match vmrg* shuffles.
497///
498static bool isVMerge(SDNode *N, unsigned UnitSize,
499 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000500 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
501 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
502 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
503 "Unsupported merge size!");
504
505 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
506 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
507 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000508 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000509 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000510 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000511 return false;
512 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000513 return true;
514}
515
516/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
517/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
518bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
519 if (!isUnary)
520 return isVMerge(N, UnitSize, 8, 24);
521 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000522}
523
524/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
525/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000526bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
527 if (!isUnary)
528 return isVMerge(N, UnitSize, 0, 16);
529 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000530}
531
532
Chris Lattnerd0608e12006-04-06 18:26:28 +0000533/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
534/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000535int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000536 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
537 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000538 // Find the first non-undef value in the shuffle mask.
539 unsigned i;
540 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
541 /*search*/;
542
543 if (i == 16) return -1; // all undef.
544
545 // Otherwise, check to see if the rest of the elements are consequtively
546 // numbered from this value.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000547 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getZExtValue();
Chris Lattnerd0608e12006-04-06 18:26:28 +0000548 if (ShiftAmt < i) return -1;
549 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000550
Chris Lattnerf24380e2006-04-06 22:28:36 +0000551 if (!isUnary) {
552 // Check the rest of the elements to see if they are consequtive.
553 for (++i; i != 16; ++i)
554 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
555 return -1;
556 } else {
557 // Check the rest of the elements to see if they are consequtive.
558 for (++i; i != 16; ++i)
559 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
560 return -1;
561 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000562
563 return ShiftAmt;
564}
Chris Lattneref819f82006-03-20 06:33:01 +0000565
566/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
567/// specifies a splat of a single element that is suitable for input to
568/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000569bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
570 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
571 N->getNumOperands() == 16 &&
572 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000573
Chris Lattner88a99ef2006-03-20 06:37:44 +0000574 // This is a splat operation if each element of the permute is the same, and
575 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000576 unsigned ElementBase = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000577 SDValue Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000578 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000579 ElementBase = EltV->getZExtValue();
Chris Lattner7ff7e672006-04-04 17:25:31 +0000580 else
581 return false; // FIXME: Handle UNDEF elements too!
582
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000583 if (cast<ConstantSDNode>(Elt)->getZExtValue() >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000584 return false;
585
586 // Check that they are consequtive.
587 for (unsigned i = 1; i != EltSize; ++i) {
588 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000589 cast<ConstantSDNode>(N->getOperand(i))->getZExtValue() != i+ElementBase)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000590 return false;
591 }
592
Chris Lattner88a99ef2006-03-20 06:37:44 +0000593 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000594 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000595 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000596 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
597 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000598 for (unsigned j = 0; j != EltSize; ++j)
599 if (N->getOperand(i+j) != N->getOperand(j))
600 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000601 }
602
Chris Lattner7ff7e672006-04-04 17:25:31 +0000603 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000604}
605
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000606/// isAllNegativeZeroVector - Returns true if all elements of build_vector
607/// are -0.0.
608bool PPC::isAllNegativeZeroVector(SDNode *N) {
609 assert(N->getOpcode() == ISD::BUILD_VECTOR);
610 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
611 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000612 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000613 return false;
614}
615
Chris Lattneref819f82006-03-20 06:33:01 +0000616/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
617/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000618unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
619 assert(isSplatShuffleMask(N, EltSize));
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000620 return cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000621}
622
Chris Lattnere87192a2006-04-12 17:37:20 +0000623/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000624/// by using a vspltis[bhw] instruction of the specified element size, return
625/// the constant being splatted. The ByteSize field indicates the number of
626/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000627SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
628 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000629
630 // If ByteSize of the splat is bigger than the element size of the
631 // build_vector, then we have a case where we are checking for a splat where
632 // multiple elements of the buildvector are folded together into a single
633 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
634 unsigned EltSize = 16/N->getNumOperands();
635 if (EltSize < ByteSize) {
636 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000637 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000638 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
639
640 // See if all of the elements in the buildvector agree across.
641 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
642 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
643 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000644 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000645
646
Gabor Greifba36cb52008-08-28 21:40:38 +0000647 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000648 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
649 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000650 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000651 }
652
653 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
654 // either constant or undef values that are identical for each chunk. See
655 // if these chunks can form into a larger vspltis*.
656
657 // Check to see if all of the leading entries are either 0 or -1. If
658 // neither, then this won't fit into the immediate field.
659 bool LeadingZero = true;
660 bool LeadingOnes = true;
661 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000662 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Chris Lattner79d9a882006-04-08 07:14:26 +0000663
664 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
665 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
666 }
667 // Finally, check the least significant entry.
668 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000669 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000670 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000671 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000672 if (Val < 16)
673 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
674 }
675 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000676 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000677 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
678 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
679 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
680 return DAG.getTargetConstant(Val, MVT::i32);
681 }
682
Dan Gohman475871a2008-07-27 21:46:04 +0000683 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000684 }
685
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000686 // Check to see if this buildvec has a single non-undef value in its elements.
687 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
688 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000689 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000690 OpVal = N->getOperand(i);
691 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000692 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000693 }
694
Gabor Greifba36cb52008-08-28 21:40:38 +0000695 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000696
Nate Begeman98e70cc2006-03-28 04:15:58 +0000697 unsigned ValSizeInBytes = 0;
698 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000699 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000700 Value = CN->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000701 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000702 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
703 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000704 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000705 ValSizeInBytes = 4;
706 }
707
708 // If the splat value is larger than the element value, then we can never do
709 // this splat. The only case that we could fit the replicated bits into our
710 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000711 if (ValSizeInBytes < ByteSize) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000712
713 // If the element value is larger than the splat value, cut it in half and
714 // check to see if the two halves are equal. Continue doing this until we
715 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
716 while (ValSizeInBytes > ByteSize) {
717 ValSizeInBytes >>= 1;
718
719 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000720 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
721 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000722 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000723 }
724
725 // Properly sign extend the value.
726 int ShAmt = (4-ByteSize)*8;
727 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
728
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000729 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000730 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000731
Chris Lattner140a58f2006-04-08 06:46:53 +0000732 // Finally, if this value fits in a 5 bit sext field, return it
733 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
734 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000735 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000736}
737
Chris Lattner1a635d62006-04-14 06:01:58 +0000738//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000739// Addressing Mode Selection
740//===----------------------------------------------------------------------===//
741
742/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
743/// or 64-bit immediate, and if the value can be accurately represented as a
744/// sign extension from a 16-bit value. If so, this returns true and the
745/// immediate.
746static bool isIntS16Immediate(SDNode *N, short &Imm) {
747 if (N->getOpcode() != ISD::Constant)
748 return false;
749
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000750 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000751 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000752 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000753 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000754 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000755}
Dan Gohman475871a2008-07-27 21:46:04 +0000756static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000757 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000758}
759
760
761/// SelectAddressRegReg - Given the specified addressed, check to see if it
762/// can be represented as an indexed [r+r] operation. Returns false if it
763/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000764bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
765 SDValue &Index,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000766 SelectionDAG &DAG) {
767 short imm = 0;
768 if (N.getOpcode() == ISD::ADD) {
769 if (isIntS16Immediate(N.getOperand(1), imm))
770 return false; // r+i
771 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
772 return false; // r+i
773
774 Base = N.getOperand(0);
775 Index = N.getOperand(1);
776 return true;
777 } else if (N.getOpcode() == ISD::OR) {
778 if (isIntS16Immediate(N.getOperand(1), imm))
779 return false; // r+i can fold it if we can.
780
781 // If this is an or of disjoint bitfields, we can codegen this as an add
782 // (for better address arithmetic) if the LHS and RHS of the OR are provably
783 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000784 APInt LHSKnownZero, LHSKnownOne;
785 APInt RHSKnownZero, RHSKnownOne;
786 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000787 APInt::getAllOnesValue(N.getOperand(0)
788 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000789 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000790
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000791 if (LHSKnownZero.getBoolValue()) {
792 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000793 APInt::getAllOnesValue(N.getOperand(1)
794 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000795 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000796 // If all of the bits are known zero on the LHS or RHS, the add won't
797 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000798 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000799 Base = N.getOperand(0);
800 Index = N.getOperand(1);
801 return true;
802 }
803 }
804 }
805
806 return false;
807}
808
809/// Returns true if the address N can be represented by a base register plus
810/// a signed 16-bit displacement [r+imm], and if it is not better
811/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000812bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
813 SDValue &Base, SelectionDAG &DAG){
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000814 // If this can be more profitably realized as r+r, fail.
815 if (SelectAddressRegReg(N, Disp, Base, DAG))
816 return false;
817
818 if (N.getOpcode() == ISD::ADD) {
819 short imm = 0;
820 if (isIntS16Immediate(N.getOperand(1), imm)) {
821 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
822 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
823 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
824 } else {
825 Base = N.getOperand(0);
826 }
827 return true; // [r+i]
828 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
829 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000830 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000831 && "Cannot handle constant offsets yet!");
832 Disp = N.getOperand(1).getOperand(0); // The global address.
833 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
834 Disp.getOpcode() == ISD::TargetConstantPool ||
835 Disp.getOpcode() == ISD::TargetJumpTable);
836 Base = N.getOperand(0);
837 return true; // [&g+r]
838 }
839 } else if (N.getOpcode() == ISD::OR) {
840 short imm = 0;
841 if (isIntS16Immediate(N.getOperand(1), imm)) {
842 // If this is an or of disjoint bitfields, we can codegen this as an add
843 // (for better address arithmetic) if the LHS and RHS of the OR are
844 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000845 APInt LHSKnownZero, LHSKnownOne;
846 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000847 APInt::getAllOnesValue(N.getOperand(0)
848 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000849 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000850
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000851 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000852 // If all of the bits are known zero on the LHS or RHS, the add won't
853 // carry.
854 Base = N.getOperand(0);
855 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
856 return true;
857 }
858 }
859 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
860 // Loading from a constant address.
861
862 // If this address fits entirely in a 16-bit sext immediate field, codegen
863 // this as "d, 0"
864 short Imm;
865 if (isIntS16Immediate(CN, Imm)) {
866 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
867 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
868 return true;
869 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000870
871 // Handle 32-bit sext immediates with LIS + addr mode.
872 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000873 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
874 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000875
876 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000877 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
878
879 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
880 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000881 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000882 return true;
883 }
884 }
885
886 Disp = DAG.getTargetConstant(0, getPointerTy());
887 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
888 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
889 else
890 Base = N;
891 return true; // [r+0]
892}
893
894/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
895/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000896bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
897 SDValue &Index,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 SelectionDAG &DAG) {
899 // Check to see if we can easily represent this as an [r+r] address. This
900 // will fail if it thinks that the address is more profitably represented as
901 // reg+imm, e.g. where imm = 0.
902 if (SelectAddressRegReg(N, Base, Index, DAG))
903 return true;
904
905 // If the operand is an addition, always emit this as [r+r], since this is
906 // better (for code size, and execution, as the memop does the add for free)
907 // than emitting an explicit add.
908 if (N.getOpcode() == ISD::ADD) {
909 Base = N.getOperand(0);
910 Index = N.getOperand(1);
911 return true;
912 }
913
914 // Otherwise, do it the hard way, using R0 as the base register.
915 Base = DAG.getRegister(PPC::R0, N.getValueType());
916 Index = N;
917 return true;
918}
919
920/// SelectAddressRegImmShift - Returns true if the address N can be
921/// represented by a base register plus a signed 14-bit displacement
922/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000923bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
924 SDValue &Base,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000925 SelectionDAG &DAG) {
926 // If this can be more profitably realized as r+r, fail.
927 if (SelectAddressRegReg(N, Disp, Base, DAG))
928 return false;
929
930 if (N.getOpcode() == ISD::ADD) {
931 short imm = 0;
932 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
933 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
934 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
935 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
936 } else {
937 Base = N.getOperand(0);
938 }
939 return true; // [r+i]
940 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
941 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000942 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000943 && "Cannot handle constant offsets yet!");
944 Disp = N.getOperand(1).getOperand(0); // The global address.
945 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
946 Disp.getOpcode() == ISD::TargetConstantPool ||
947 Disp.getOpcode() == ISD::TargetJumpTable);
948 Base = N.getOperand(0);
949 return true; // [&g+r]
950 }
951 } else if (N.getOpcode() == ISD::OR) {
952 short imm = 0;
953 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
954 // If this is an or of disjoint bitfields, we can codegen this as an add
955 // (for better address arithmetic) if the LHS and RHS of the OR are
956 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000957 APInt LHSKnownZero, LHSKnownOne;
958 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000959 APInt::getAllOnesValue(N.getOperand(0)
960 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000961 LHSKnownZero, LHSKnownOne);
962 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 // If all of the bits are known zero on the LHS or RHS, the add won't
964 // carry.
965 Base = N.getOperand(0);
966 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
967 return true;
968 }
969 }
970 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000971 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000972 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000973 // If this address fits entirely in a 14-bit sext immediate field, codegen
974 // this as "d, 0"
975 short Imm;
976 if (isIntS16Immediate(CN, Imm)) {
977 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
978 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
979 return true;
980 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000982 // Fold the low-part of 32-bit absolute addresses into addr mode.
983 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000984 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
985 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000986
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000987 // Otherwise, break this down into an LIS + disp.
988 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
989
990 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
991 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000992 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000993 return true;
994 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000995 }
996 }
997
998 Disp = DAG.getTargetConstant(0, getPointerTy());
999 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1000 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1001 else
1002 Base = N;
1003 return true; // [r+0]
1004}
1005
1006
1007/// getPreIndexedAddressParts - returns true by value, base pointer and
1008/// offset pointer and addressing mode by reference if the node's address
1009/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001010bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1011 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001012 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001014 // Disabled by default for now.
1015 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001016
Dan Gohman475871a2008-07-27 21:46:04 +00001017 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001018 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1020 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001021 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001022
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001024 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001025 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001026 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 } else
1028 return false;
1029
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001030 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001031 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001032 return false;
1033
Chris Lattner0851b4f2006-11-15 19:55:13 +00001034 // TODO: Check reg+reg first.
1035
1036 // LDU/STU use reg+imm*4, others use reg+imm.
1037 if (VT != MVT::i64) {
1038 // reg + imm
1039 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1040 return false;
1041 } else {
1042 // reg + imm * 4.
1043 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1044 return false;
1045 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001046
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001047 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001048 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1049 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001050 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001051 LD->getExtensionType() == ISD::SEXTLOAD &&
1052 isa<ConstantSDNode>(Offset))
1053 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001054 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055
Chris Lattner4eab7142006-11-10 02:08:47 +00001056 AM = ISD::PRE_INC;
1057 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001058}
1059
1060//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001061// LowerOperation implementation
1062//===----------------------------------------------------------------------===//
1063
Dan Gohman475871a2008-07-27 21:46:04 +00001064SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001065 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001066 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001067 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001068 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001069 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1070 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001071
1072 const TargetMachine &TM = DAG.getTarget();
1073
Dan Gohman475871a2008-07-27 21:46:04 +00001074 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1075 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001076
Chris Lattner1a635d62006-04-14 06:01:58 +00001077 // If this is a non-darwin platform, we don't support non-static relo models
1078 // yet.
1079 if (TM.getRelocationModel() == Reloc::Static ||
1080 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1081 // Generate non-pic code that has direct accesses to the constant pool.
1082 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001083 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001084 }
1085
Chris Lattner35d86fe2006-07-26 21:12:04 +00001086 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001087 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001088 Hi = DAG.getNode(ISD::ADD, PtrVT,
1089 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001090 }
1091
Chris Lattner059ca0f2006-06-16 21:01:35 +00001092 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001093 return Lo;
1094}
1095
Dan Gohman475871a2008-07-27 21:46:04 +00001096SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001097 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001098 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001099 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1100 SDValue Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001101
1102 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001103
Dan Gohman475871a2008-07-27 21:46:04 +00001104 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1105 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001106
Nate Begeman37efe672006-04-22 18:53:45 +00001107 // If this is a non-darwin platform, we don't support non-static relo models
1108 // yet.
1109 if (TM.getRelocationModel() == Reloc::Static ||
1110 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1111 // Generate non-pic code that has direct accesses to the constant pool.
1112 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001113 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001114 }
1115
Chris Lattner35d86fe2006-07-26 21:12:04 +00001116 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001117 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001118 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001119 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001120 }
1121
Chris Lattner059ca0f2006-06-16 21:01:35 +00001122 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001123 return Lo;
1124}
1125
Dan Gohman475871a2008-07-27 21:46:04 +00001126SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001127 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001128 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001129 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001130}
1131
Dan Gohman475871a2008-07-27 21:46:04 +00001132SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001133 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001134 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001135 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1136 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001137 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001138 // If it's a debug information descriptor, don't mess with it.
1139 if (DAG.isVerifiedDebugInfoDesc(Op))
1140 return GA;
Dan Gohman475871a2008-07-27 21:46:04 +00001141 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001142
1143 const TargetMachine &TM = DAG.getTarget();
1144
Dan Gohman475871a2008-07-27 21:46:04 +00001145 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1146 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001147
Chris Lattner1a635d62006-04-14 06:01:58 +00001148 // If this is a non-darwin platform, we don't support non-static relo models
1149 // yet.
1150 if (TM.getRelocationModel() == Reloc::Static ||
1151 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1152 // Generate non-pic code that has direct accesses to globals.
1153 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001154 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001155 }
1156
Chris Lattner35d86fe2006-07-26 21:12:04 +00001157 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001158 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001159 Hi = DAG.getNode(ISD::ADD, PtrVT,
1160 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001161 }
1162
Chris Lattner059ca0f2006-06-16 21:01:35 +00001163 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001164
Chris Lattner57fc62c2006-12-11 23:22:45 +00001165 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001166 return Lo;
1167
1168 // If the global is weak or external, we have to go through the lazy
1169 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001170 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001171}
1172
Dan Gohman475871a2008-07-27 21:46:04 +00001173SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001174 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1175
1176 // If we're comparing for equality to zero, expose the fact that this is
1177 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1178 // fold the new nodes.
1179 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1180 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001181 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001182 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001183 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001184 VT = MVT::i32;
1185 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1186 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001187 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dan Gohman475871a2008-07-27 21:46:04 +00001188 SDValue Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1189 SDValue Scc = DAG.getNode(ISD::SRL, VT, Clz,
Chris Lattner1a635d62006-04-14 06:01:58 +00001190 DAG.getConstant(Log2b, MVT::i32));
1191 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1192 }
1193 // Leave comparisons against 0 and -1 alone for now, since they're usually
1194 // optimized. FIXME: revisit this when we can custom lower all setcc
1195 // optimizations.
1196 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001197 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001198 }
1199
1200 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001201 // by xor'ing the rhs with the lhs, which is faster than setting a
1202 // condition register, reading it back out, and masking the correct bit. The
1203 // normal approach here uses sub to do this instead of xor. Using xor exposes
1204 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001205 MVT LHSVT = Op.getOperand(0).getValueType();
1206 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1207 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SDValue Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001209 Op.getOperand(1));
1210 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1211 }
Dan Gohman475871a2008-07-27 21:46:04 +00001212 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001213}
1214
Dan Gohman475871a2008-07-27 21:46:04 +00001215SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001216 int VarArgsFrameIndex,
1217 int VarArgsStackOffset,
1218 unsigned VarArgsNumGPR,
1219 unsigned VarArgsNumFPR,
1220 const PPCSubtarget &Subtarget) {
1221
1222 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001223 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001224}
1225
Bill Wendling77959322008-09-17 00:30:57 +00001226SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1227 SDValue Chain = Op.getOperand(0);
1228 SDValue Trmp = Op.getOperand(1); // trampoline
1229 SDValue FPtr = Op.getOperand(2); // nested function
1230 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
1231
1232 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1233 bool isPPC64 = (PtrVT == MVT::i64);
1234 const Type *IntPtrTy =
1235 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1236
1237 TargetLowering::ArgListTy Args;
1238 TargetLowering::ArgListEntry Entry;
1239
1240 Entry.Ty = IntPtrTy;
1241 Entry.Node = Trmp; Args.push_back(Entry);
1242
1243 // TrampSize == (isPPC64 ? 48 : 40);
1244 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1245 isPPC64 ? MVT::i64 : MVT::i32);
1246 Args.push_back(Entry);
1247
1248 Entry.Node = FPtr; Args.push_back(Entry);
1249 Entry.Node = Nest; Args.push_back(Entry);
1250
1251 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1252 std::pair<SDValue, SDValue> CallResult =
1253 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
1254 false, CallingConv::C, false,
1255 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
1256 Args, DAG);
1257
1258 SDValue Ops[] =
1259 { CallResult.first, CallResult.second };
1260
1261 return DAG.getMergeValues(Ops, 2, false);
1262}
1263
Dan Gohman475871a2008-07-27 21:46:04 +00001264SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001265 int VarArgsFrameIndex,
1266 int VarArgsStackOffset,
1267 unsigned VarArgsNumGPR,
1268 unsigned VarArgsNumFPR,
1269 const PPCSubtarget &Subtarget) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001270
1271 if (Subtarget.isMachoABI()) {
1272 // vastart just stores the address of the VarArgsFrameIndex slot into the
1273 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001274 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001275 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001276 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1277 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001278 }
1279
1280 // For ELF 32 ABI we follow the layout of the va_list struct.
1281 // We suppose the given va_list is already allocated.
1282 //
1283 // typedef struct {
1284 // char gpr; /* index into the array of 8 GPRs
1285 // * stored in the register save area
1286 // * gpr=0 corresponds to r3,
1287 // * gpr=1 to r4, etc.
1288 // */
1289 // char fpr; /* index into the array of 8 FPRs
1290 // * stored in the register save area
1291 // * fpr=0 corresponds to f1,
1292 // * fpr=1 to f2, etc.
1293 // */
1294 // char *overflow_arg_area;
1295 // /* location on stack that holds
1296 // * the next overflow argument
1297 // */
1298 // char *reg_save_area;
1299 // /* where r3:r10 and f1:f8 (if saved)
1300 // * are stored
1301 // */
1302 // } va_list[1];
1303
1304
Dan Gohman475871a2008-07-27 21:46:04 +00001305 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1306 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001307
1308
Duncan Sands83ec4b62008-06-06 12:08:01 +00001309 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001310
Dan Gohman475871a2008-07-27 21:46:04 +00001311 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1312 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001313
Duncan Sands83ec4b62008-06-06 12:08:01 +00001314 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001315 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001316
Duncan Sands83ec4b62008-06-06 12:08:01 +00001317 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001318 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001319
1320 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001321 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001322
Dan Gohman69de1932008-02-06 22:27:42 +00001323 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001324
1325 // Store first byte : number of int regs
Dan Gohman475871a2008-07-27 21:46:04 +00001326 SDValue firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001327 Op.getOperand(1), SV, 0);
1328 uint64_t nextOffset = FPROffset;
Dan Gohman475871a2008-07-27 21:46:04 +00001329 SDValue nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001330 ConstFPROffset);
1331
1332 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001333 SDValue secondStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001334 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1335 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001336 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1337
1338 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001339 SDValue thirdStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001340 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1341 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001342 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1343
1344 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001345 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001346
Chris Lattner1a635d62006-04-14 06:01:58 +00001347}
1348
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001349#include "PPCGenCallingConv.inc"
1350
Chris Lattner9f0bc652007-02-25 05:34:32 +00001351/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1352/// depending on which subtarget is selected.
1353static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1354 if (Subtarget.isMachoABI()) {
1355 static const unsigned FPR[] = {
1356 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1357 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1358 };
1359 return FPR;
1360 }
1361
1362
1363 static const unsigned FPR[] = {
1364 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001365 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001366 };
1367 return FPR;
1368}
1369
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001370/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1371/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001372static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001373 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001374 MVT ArgVT = Arg.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001375 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001376 if (Flags.isByVal())
1377 ArgSize = Flags.getByValSize();
1378 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1379
1380 return ArgSize;
1381}
1382
Dan Gohman475871a2008-07-27 21:46:04 +00001383SDValue
1384PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001385 SelectionDAG &DAG,
1386 int &VarArgsFrameIndex,
1387 int &VarArgsStackOffset,
1388 unsigned &VarArgsNumGPR,
1389 unsigned &VarArgsNumFPR,
1390 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001391 // TODO: add description of PPC stack frame format, or at least some docs.
1392 //
1393 MachineFunction &MF = DAG.getMachineFunction();
1394 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001395 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SmallVector<SDValue, 8> ArgValues;
1397 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001398 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001399
Duncan Sands83ec4b62008-06-06 12:08:01 +00001400 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001401 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001402 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001403 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001404 // Potential tail calls could cause overwriting of argument stack slots.
1405 unsigned CC = MF.getFunction()->getCallingConv();
1406 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001407 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001408
Chris Lattner9f0bc652007-02-25 05:34:32 +00001409 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001410 // Area that is at least reserved in caller of this function.
1411 unsigned MinReservedArea = ArgOffset;
1412
Chris Lattnerc91a4752006-06-26 22:48:35 +00001413 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001414 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1415 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1416 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001417 static const unsigned GPR_64[] = { // 64-bit registers.
1418 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1419 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1420 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001421
1422 static const unsigned *FPR = GetFPR(Subtarget);
1423
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001424 static const unsigned VR[] = {
1425 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1426 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1427 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001428
Owen Anderson718cb662007-09-07 04:06:50 +00001429 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001430 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001431 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001432
1433 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1434
Chris Lattnerc91a4752006-06-26 22:48:35 +00001435 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001436
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001437 // In 32-bit non-varargs functions, the stack space for vectors is after the
1438 // stack space for non-vectors. We do not use this space unless we have
1439 // too many vectors to fit in registers, something that only occurs in
1440 // constructed examples:), but we have to walk the arglist to figure
1441 // that out...for the pathological case, compute VecArgOffset as the
1442 // start of the vector parameter area. Computing VecArgOffset is the
1443 // entire point of the following loop.
1444 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1445 // to handle Elf here.
1446 unsigned VecArgOffset = ArgOffset;
1447 if (!isVarArg && !isPPC64) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001448 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001449 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001450 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1451 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001452 ISD::ArgFlagsTy Flags =
1453 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001454
Duncan Sands276dcbd2008-03-21 09:14:45 +00001455 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001456 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001457 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001458 unsigned ArgSize =
1459 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1460 VecArgOffset += ArgSize;
1461 continue;
1462 }
1463
Duncan Sands83ec4b62008-06-06 12:08:01 +00001464 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001465 default: assert(0 && "Unhandled argument type!");
1466 case MVT::i32:
1467 case MVT::f32:
1468 VecArgOffset += isPPC64 ? 8 : 4;
1469 break;
1470 case MVT::i64: // PPC64
1471 case MVT::f64:
1472 VecArgOffset += 8;
1473 break;
1474 case MVT::v4f32:
1475 case MVT::v4i32:
1476 case MVT::v8i16:
1477 case MVT::v16i8:
1478 // Nothing to do, we're only looking at Nonvector args here.
1479 break;
1480 }
1481 }
1482 }
1483 // We've found where the vector parameter area in memory is. Skip the
1484 // first 12 parameters; these don't use that memory.
1485 VecArgOffset = ((VecArgOffset+15)/16)*16;
1486 VecArgOffset += 12*16;
1487
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001488 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001489 // entry to a function on PPC, the arguments start after the linkage area,
1490 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001491 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001492 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001493 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001494 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001495
Dan Gohman475871a2008-07-27 21:46:04 +00001496 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001497 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001498 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1499 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001500 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001501 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001502 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1503 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001504 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001505 ISD::ArgFlagsTy Flags =
1506 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001507 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001508 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001509
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001510 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001511
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001512 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1513 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1514 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1515 if (isVarArg || isPPC64) {
1516 MinReservedArea = ((MinReservedArea+15)/16)*16;
1517 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001518 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001519 isVarArg,
1520 PtrByteSize);
1521 } else nAltivecParamsAtEnd++;
1522 } else
1523 // Calculate min reserved area.
1524 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001525 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001526 isVarArg,
1527 PtrByteSize);
1528
Dale Johannesen8419dd62008-03-07 20:27:40 +00001529 // FIXME alignment for ELF may not be right
1530 // FIXME the codegen can be much improved in some cases.
1531 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001532 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001533 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001534 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001535 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001536 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001537 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001538 // Objects of size 1 and 2 are right justified, everything else is
1539 // left justified. This means the memory address is adjusted forwards.
1540 if (ObjSize==1 || ObjSize==2) {
1541 CurArgOffset = CurArgOffset + (4 - ObjSize);
1542 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001543 // The value of the object is its address.
1544 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001545 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001546 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001547 if (ObjSize==1 || ObjSize==2) {
1548 if (GPR_idx != Num_GPR_Regs) {
1549 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1550 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001551 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1552 SDValue Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001553 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1554 MemOps.push_back(Store);
1555 ++GPR_idx;
1556 if (isMachoABI) ArgOffset += PtrByteSize;
1557 } else {
1558 ArgOffset += PtrByteSize;
1559 }
1560 continue;
1561 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001562 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1563 // Store whatever pieces of the object are in registers
1564 // to memory. ArgVal will be address of the beginning of
1565 // the object.
1566 if (GPR_idx != Num_GPR_Regs) {
1567 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1568 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1569 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001570 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
1571 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1572 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001573 MemOps.push_back(Store);
1574 ++GPR_idx;
1575 if (isMachoABI) ArgOffset += PtrByteSize;
1576 } else {
1577 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1578 break;
1579 }
1580 }
1581 continue;
1582 }
1583
Duncan Sands83ec4b62008-06-06 12:08:01 +00001584 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001585 default: assert(0 && "Unhandled argument type!");
1586 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001587 if (!isPPC64) {
1588 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001589 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001590
1591 if (GPR_idx != Num_GPR_Regs) {
1592 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1593 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1594 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1595 ++GPR_idx;
1596 } else {
1597 needsLoad = true;
1598 ArgSize = PtrByteSize;
1599 }
1600 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001601 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001602 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1603 // All int arguments reserve stack space in Macho ABI.
1604 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1605 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001606 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001607 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001608 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001609 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001610 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1611 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001612 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001613
1614 if (ObjectVT == MVT::i32) {
1615 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1616 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001617 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001618 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1619 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001620 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001621 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1622 DAG.getValueType(ObjectVT));
1623
1624 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1625 }
1626
Chris Lattnerc91a4752006-06-26 22:48:35 +00001627 ++GPR_idx;
1628 } else {
1629 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001630 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001631 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001632 // All int arguments reserve stack space in Macho ABI.
1633 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001634 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001635
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001636 case MVT::f32:
1637 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001638 // Every 4 bytes of argument space consumes one of the GPRs available for
1639 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001640 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001641 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001642 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001643 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001644 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001645 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001646 unsigned VReg;
1647 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001648 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001649 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001650 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1651 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001652 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001653 ++FPR_idx;
1654 } else {
1655 needsLoad = true;
1656 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001657
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001658 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001659 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001660 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001661 // All FP arguments reserve stack space in Macho ABI.
1662 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001663 break;
1664 case MVT::v4f32:
1665 case MVT::v4i32:
1666 case MVT::v8i16:
1667 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001668 // Note that vector arguments in registers don't reserve stack space,
1669 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001670 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001671 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1672 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001673 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001674 if (isVarArg) {
1675 while ((ArgOffset % 16) != 0) {
1676 ArgOffset += PtrByteSize;
1677 if (GPR_idx != Num_GPR_Regs)
1678 GPR_idx++;
1679 }
1680 ArgOffset += 16;
1681 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1682 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001683 ++VR_idx;
1684 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001685 if (!isVarArg && !isPPC64) {
1686 // Vectors go after all the nonvectors.
1687 CurArgOffset = VecArgOffset;
1688 VecArgOffset += 16;
1689 } else {
1690 // Vectors are aligned.
1691 ArgOffset = ((ArgOffset+15)/16)*16;
1692 CurArgOffset = ArgOffset;
1693 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001694 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001695 needsLoad = true;
1696 }
1697 break;
1698 }
1699
1700 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001701 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001702 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001703 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001704 CurArgOffset + (ArgSize - ObjSize),
1705 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001706 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001707 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001708 }
1709
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001710 ArgValues.push_back(ArgVal);
1711 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001712
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001713 // Set the size that is at least reserved in caller of this function. Tail
1714 // call optimized function's reserved stack space needs to be aligned so that
1715 // taking the difference between two stack areas will result in an aligned
1716 // stack.
1717 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1718 // Add the Altivec parameters at the end, if needed.
1719 if (nAltivecParamsAtEnd) {
1720 MinReservedArea = ((MinReservedArea+15)/16)*16;
1721 MinReservedArea += 16*nAltivecParamsAtEnd;
1722 }
1723 MinReservedArea =
1724 std::max(MinReservedArea,
1725 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1726 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1727 getStackAlignment();
1728 unsigned AlignMask = TargetAlign-1;
1729 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1730 FI->setMinReservedArea(MinReservedArea);
1731
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001732 // If the function takes variable number of arguments, make a frame index for
1733 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001734 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001735
1736 int depth;
1737 if (isELF32_ABI) {
1738 VarArgsNumGPR = GPR_idx;
1739 VarArgsNumFPR = FPR_idx;
1740
1741 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1742 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001743 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1744 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1745 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001746
Duncan Sands83ec4b62008-06-06 12:08:01 +00001747 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001748 ArgOffset);
1749
1750 }
1751 else
1752 depth = ArgOffset;
1753
Duncan Sands83ec4b62008-06-06 12:08:01 +00001754 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001755 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001757
Nicolas Geoffray01119992007-04-03 13:59:52 +00001758 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1759 // stored to the VarArgsFrameIndex on the stack.
1760 if (isELF32_ABI) {
1761 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1763 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001764 MemOps.push_back(Store);
1765 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001766 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001767 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1768 }
1769 }
1770
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001771 // If this function is vararg, store any remaining integer argument regs
1772 // to their spots on the stack so that they may be loaded by deferencing the
1773 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001774 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001775 unsigned VReg;
1776 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001777 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001778 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001779 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001780
Chris Lattner84bc5422007-12-31 04:13:23 +00001781 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001782 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1783 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001784 MemOps.push_back(Store);
1785 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001786 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001787 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001788 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001789
1790 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1791 // on the stack.
1792 if (isELF32_ABI) {
1793 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001794 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1795 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001796 MemOps.push_back(Store);
1797 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001798 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001799 PtrVT);
1800 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1801 }
1802
1803 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1804 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001805 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001806
Chris Lattner84bc5422007-12-31 04:13:23 +00001807 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001808 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1809 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001810 MemOps.push_back(Store);
1811 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001812 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001813 PtrVT);
1814 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1815 }
1816 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001817 }
1818
Dale Johannesen8419dd62008-03-07 20:27:40 +00001819 if (!MemOps.empty())
1820 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1821
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001822 ArgValues.push_back(Root);
1823
1824 // Return the new list of results.
Gabor Greifba36cb52008-08-28 21:40:38 +00001825 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Duncan Sandsf9516202008-06-30 10:19:09 +00001826 ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001827}
1828
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001829/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1830/// linkage area.
1831static unsigned
1832CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1833 bool isPPC64,
1834 bool isMachoABI,
1835 bool isVarArg,
1836 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00001837 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001838 unsigned &nAltivecParamsAtEnd) {
1839 // Count how many bytes are to be pushed on the stack, including the linkage
1840 // area, and parameter passing area. We start with 24/48 bytes, which is
1841 // prereserved space for [SP][CR][LR][3 x unused].
1842 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman095cc292008-09-13 01:54:27 +00001843 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001844 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1845
1846 // Add up all the space actually used.
1847 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1848 // they all go in registers, but we must reserve stack space for them for
1849 // possible use by the caller. In varargs or 64-bit calls, parameters are
1850 // assigned stack space in order, with padding so Altivec parameters are
1851 // 16-byte aligned.
1852 nAltivecParamsAtEnd = 0;
1853 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001854 SDValue Arg = TheCall->getArg(i);
1855 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001856 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001857 // Varargs Altivec parameters are padded to a 16 byte boundary.
1858 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1859 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1860 if (!isVarArg && !isPPC64) {
1861 // Non-varargs Altivec parameters go after all the non-Altivec
1862 // parameters; handle those later so we know how much padding we need.
1863 nAltivecParamsAtEnd++;
1864 continue;
1865 }
1866 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1867 NumBytes = ((NumBytes+15)/16)*16;
1868 }
Dan Gohman095cc292008-09-13 01:54:27 +00001869 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001870 }
1871
1872 // Allow for Altivec parameters at the end, if needed.
1873 if (nAltivecParamsAtEnd) {
1874 NumBytes = ((NumBytes+15)/16)*16;
1875 NumBytes += 16*nAltivecParamsAtEnd;
1876 }
1877
1878 // The prolog code of the callee may store up to 8 GPR argument registers to
1879 // the stack, allowing va_start to index over them in memory if its varargs.
1880 // Because we cannot tell if this is needed on the caller side, we have to
1881 // conservatively assume that it is needed. As such, make sure we have at
1882 // least enough stack space for the caller to store the 8 GPRs.
1883 NumBytes = std::max(NumBytes,
1884 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1885
1886 // Tail call needs the stack to be aligned.
1887 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1888 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1889 getStackAlignment();
1890 unsigned AlignMask = TargetAlign-1;
1891 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1892 }
1893
1894 return NumBytes;
1895}
1896
1897/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1898/// adjusted to accomodate the arguments for the tailcall.
1899static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1900 unsigned ParamSize) {
1901
1902 if (!IsTailCall) return 0;
1903
1904 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1905 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1906 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1907 // Remember only if the new adjustement is bigger.
1908 if (SPDiff < FI->getTailCallSPDelta())
1909 FI->setTailCallSPDelta(SPDiff);
1910
1911 return SPDiff;
1912}
1913
1914/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1915/// following the call is a return. A function is eligible if caller/callee
1916/// calling conventions match, currently only fastcc supports tail calls, and
1917/// the function CALL is immediatly followed by a RET.
1918bool
Dan Gohman095cc292008-09-13 01:54:27 +00001919PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001920 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001921 SelectionDAG& DAG) const {
1922 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001923 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001924 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001925
Dan Gohman095cc292008-09-13 01:54:27 +00001926 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001927 MachineFunction &MF = DAG.getMachineFunction();
1928 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001929 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001930 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1931 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001932 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1933 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001934 if (Flags.isByVal()) return false;
1935 }
1936
Dan Gohman095cc292008-09-13 01:54:27 +00001937 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001938 // Non PIC/GOT tail calls are supported.
1939 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1940 return true;
1941
1942 // At the moment we can only do local tail calls (in same module, hidden
1943 // or protected) if we are generating PIC.
1944 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1945 return G->getGlobal()->hasHiddenVisibility()
1946 || G->getGlobal()->hasProtectedVisibility();
1947 }
1948 }
1949
1950 return false;
1951}
1952
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001953/// isCallCompatibleAddress - Return the immediate to use if the specified
1954/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001955static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001956 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1957 if (!C) return 0;
1958
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001959 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001960 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1961 (Addr << 6 >> 6) != Addr)
1962 return 0; // Top 6 bits have to be sext of immediate.
1963
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001964 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001965 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001966}
1967
Dan Gohman844731a2008-05-13 00:00:25 +00001968namespace {
1969
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001970struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001971 SDValue Arg;
1972 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001973 int FrameIdx;
1974
1975 TailCallArgumentInfo() : FrameIdx(0) {}
1976};
1977
Dan Gohman844731a2008-05-13 00:00:25 +00001978}
1979
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001980/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1981static void
1982StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001983 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001984 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SmallVector<SDValue, 8> &MemOpChains) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001986 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001987 SDValue Arg = TailCallArgs[i].Arg;
1988 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001989 int FI = TailCallArgs[i].FrameIdx;
1990 // Store relative to framepointer.
1991 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001992 PseudoSourceValue::getFixedStack(FI),
1993 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001994 }
1995}
1996
1997/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
1998/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00001999static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002000 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SDValue Chain,
2002 SDValue OldRetAddr,
2003 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002004 int SPDiff,
2005 bool isPPC64,
2006 bool isMachoABI) {
2007 if (SPDiff) {
2008 // Calculate the new stack slot for the return address.
2009 int SlotSize = isPPC64 ? 8 : 4;
2010 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2011 isMachoABI);
2012 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2013 NewRetAddrLoc);
2014 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2015 isMachoABI);
2016 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2017
Duncan Sands83ec4b62008-06-06 12:08:01 +00002018 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002019 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002020 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002021 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002022 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002024 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002025 }
2026 return Chain;
2027}
2028
2029/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2030/// the position of the argument.
2031static void
2032CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002033 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002034 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2035 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002036 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002037 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002038 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002039 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002040 TailCallArgumentInfo Info;
2041 Info.Arg = Arg;
2042 Info.FrameIdxOp = FIN;
2043 Info.FrameIdx = FI;
2044 TailCallArguments.push_back(Info);
2045}
2046
2047/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2048/// stack slot. Returns the chain as result and the loaded frame pointers in
2049/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002050SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002051 int SPDiff,
Dan Gohman475871a2008-07-27 21:46:04 +00002052 SDValue Chain,
2053 SDValue &LROpOut,
2054 SDValue &FPOpOut) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002055 if (SPDiff) {
2056 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002057 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002058 LROpOut = getReturnAddrFrameIndex(DAG);
2059 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002060 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002061 FPOpOut = getFramePointerFrameIndex(DAG);
2062 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002063 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002064 }
2065 return Chain;
2066}
2067
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002068/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2069/// by "Src" to address "Dst" of size "Size". Alignment information is
2070/// specified by the specific parameter attribute. The copy will be passed as
2071/// a byval function parameter.
2072/// Sometimes what we are copying is the end of a larger object, the part that
2073/// does not fit in registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002074static SDValue
2075CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002076 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2077 unsigned Size) {
Dan Gohman475871a2008-07-27 21:46:04 +00002078 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dan Gohman707e0182008-04-12 04:36:06 +00002079 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2080 NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002081}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002082
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002083/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2084/// tail calls.
2085static void
Dan Gohman475871a2008-07-27 21:46:04 +00002086LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2087 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002088 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002089 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002090 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002091 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002092 if (!isTailCall) {
2093 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002095 if (isPPC64)
2096 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2097 else
2098 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2099 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2100 DAG.getConstant(ArgOffset, PtrVT));
2101 }
2102 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2103 // Calculate and remember argument location.
2104 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2105 TailCallArguments);
2106}
2107
Dan Gohman475871a2008-07-27 21:46:04 +00002108SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002109 const PPCSubtarget &Subtarget,
2110 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002111 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2112 SDValue Chain = TheCall->getChain();
2113 bool isVarArg = TheCall->isVarArg();
2114 unsigned CC = TheCall->getCallingConv();
2115 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002116 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002117 SDValue Callee = TheCall->getCallee();
2118 unsigned NumOps = TheCall->getNumArgs();
Chris Lattner9f0bc652007-02-25 05:34:32 +00002119
2120 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002121 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002122
Duncan Sands83ec4b62008-06-06 12:08:01 +00002123 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002124 bool isPPC64 = PtrVT == MVT::i64;
2125 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002126
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002127 MachineFunction &MF = DAG.getMachineFunction();
2128
Chris Lattnerabde4602006-05-16 22:56:08 +00002129 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2130 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002131 std::vector<SDValue> args_to_use;
Chris Lattnerabde4602006-05-16 22:56:08 +00002132
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002133 // Mark this function as potentially containing a function that contains a
2134 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2135 // and restoring the callers stack pointer in this functions epilog. This is
2136 // done because by tail calling the called function might overwrite the value
2137 // in this function's (MF) stack pointer stack slot 0(SP).
2138 if (PerformTailCallOpt && CC==CallingConv::Fast)
2139 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2140
2141 unsigned nAltivecParamsAtEnd = 0;
2142
Chris Lattnerabde4602006-05-16 22:56:08 +00002143 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002144 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002145 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002146 unsigned NumBytes =
2147 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002148 TheCall, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002149
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002150 // Calculate by how many bytes the stack has to be adjusted in case of tail
2151 // call optimization.
2152 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002153
2154 // Adjust the stack pointer for the new arguments...
2155 // These operations are automatically eliminated by the prolog/epilog pass
2156 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00002157 DAG.getConstant(NumBytes, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002158 SDValue CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002159
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002160 // Load the return address and frame pointer so it can be move somewhere else
2161 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002162 SDValue LROp, FPOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002163 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2164
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002165 // Set up a copy of the stack pointer for use loading and storing any
2166 // arguments that may not fit in the registers available for argument
2167 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002168 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002169 if (isPPC64)
2170 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2171 else
2172 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002173
2174 // Figure out which arguments are going to go in registers, and which in
2175 // memory. Also, if this is a vararg function, floating point operations
2176 // must be stored to our stack, and loaded into integer regs as well, if
2177 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002178 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002179 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002180
Chris Lattnerc91a4752006-06-26 22:48:35 +00002181 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002182 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2183 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2184 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002185 static const unsigned GPR_64[] = { // 64-bit registers.
2186 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2187 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2188 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002189 static const unsigned *FPR = GetFPR(Subtarget);
2190
Chris Lattner9a2a4972006-05-17 06:01:33 +00002191 static const unsigned VR[] = {
2192 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2193 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2194 };
Owen Anderson718cb662007-09-07 04:06:50 +00002195 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002196 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002197 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002198
Chris Lattnerc91a4752006-06-26 22:48:35 +00002199 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2200
Dan Gohman475871a2008-07-27 21:46:04 +00002201 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002202 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002205 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002206 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002207 SDValue Arg = TheCall->getArg(i);
2208 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002209 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002210 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002211
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002212 // PtrOff will be used to store the current argument to the stack if a
2213 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002214 SDValue PtrOff;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002215
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002216 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002217 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002218 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2219 StackPtr.getValueType());
2220 else
2221 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2222
Chris Lattnerc91a4752006-06-26 22:48:35 +00002223 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2224
2225 // On PPC64, promote integers to 64-bit values.
2226 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002227 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2228 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002229 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2230 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002231
2232 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002233 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002234 if (Flags.isByVal()) {
2235 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002236 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002237 if (Size==1 || Size==2) {
2238 // Very small objects are passed right-justified.
2239 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002240 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002241 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002242 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002243 NULL, 0, VT);
2244 MemOpChains.push_back(Load.getValue(1));
2245 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2246 if (isMachoABI)
2247 ArgOffset += PtrByteSize;
2248 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002249 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2250 SDValue AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2251 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Gabor Greifba36cb52008-08-28 21:40:38 +00002252 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8419dd62008-03-07 20:27:40 +00002253 Flags, DAG, Size);
2254 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002255 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002256 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002257 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2258 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002259 Chain = CallSeqStart = NewCallSeqStart;
2260 ArgOffset += PtrByteSize;
2261 }
2262 continue;
2263 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002264 // Copy entire object into memory. There are cases where gcc-generated
2265 // code assumes it is there, even if it could be put entirely into
2266 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002267 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Gabor Greifba36cb52008-08-28 21:40:38 +00002268 CallSeqStart.getNode()->getOperand(0),
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002269 Flags, DAG, Size);
2270 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002272 CallSeqStart.getNode()->getOperand(1));
2273 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002274 Chain = CallSeqStart = NewCallSeqStart;
2275 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002276 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
2278 SDValue AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002279 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002281 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002282 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2283 if (isMachoABI)
2284 ArgOffset += PtrByteSize;
2285 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002286 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002287 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002288 }
2289 }
2290 continue;
2291 }
2292
Duncan Sands83ec4b62008-06-06 12:08:01 +00002293 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002294 default: assert(0 && "Unexpected ValueType for argument!");
2295 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002296 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002297 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002298 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002299 if (GPR_idx != NumGPRs) {
2300 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002301 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002302 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2303 isPPC64, isTailCall, false, MemOpChains,
2304 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002305 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002306 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002307 if (inMem || isMachoABI) {
2308 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002309 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002310 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2311
2312 ArgOffset += PtrByteSize;
2313 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002314 break;
2315 case MVT::f32:
2316 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002317 if (FPR_idx != NumFPRs) {
2318 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2319
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002320 if (isVarArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002321 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002322 MemOpChains.push_back(Store);
2323
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002324 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002325 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002326 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002327 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002328 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2329 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002330 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002331 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002332 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00002333 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Dan Gohman475871a2008-07-27 21:46:04 +00002334 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002335 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002336 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2337 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002338 }
2339 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002340 // If we have any FPRs remaining, we may also have GPRs remaining.
2341 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2342 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002343 if (isMachoABI) {
2344 if (GPR_idx != NumGPRs)
2345 ++GPR_idx;
2346 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2347 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2348 ++GPR_idx;
2349 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002350 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002351 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002352 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2353 isPPC64, isTailCall, false, MemOpChains,
2354 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002355 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002356 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002357 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002358 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002359 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002360 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002361 if (isPPC64)
2362 ArgOffset += 8;
2363 else
2364 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2365 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002366 break;
2367 case MVT::v4f32:
2368 case MVT::v4i32:
2369 case MVT::v8i16:
2370 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002371 if (isVarArg) {
2372 // These go aligned on the stack, or in the corresponding R registers
2373 // when within range. The Darwin PPC ABI doc claims they also go in
2374 // V registers; in fact gcc does this only for arguments that are
2375 // prototyped, not for those that match the ... We do it for all
2376 // arguments, seems to work.
2377 while (ArgOffset % 16 !=0) {
2378 ArgOffset += PtrByteSize;
2379 if (GPR_idx != NumGPRs)
2380 GPR_idx++;
2381 }
2382 // We could elide this store in the case where the object fits
2383 // entirely in R registers. Maybe later.
2384 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2385 DAG.getConstant(ArgOffset, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002386 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002387 MemOpChains.push_back(Store);
2388 if (VR_idx != NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002389 SDValue Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002390 MemOpChains.push_back(Load.getValue(1));
2391 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2392 }
2393 ArgOffset += 16;
2394 for (unsigned i=0; i<16; i+=PtrByteSize) {
2395 if (GPR_idx == NumGPRs)
2396 break;
Dan Gohman475871a2008-07-27 21:46:04 +00002397 SDValue Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002398 DAG.getConstant(i, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002399 SDValue Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002400 MemOpChains.push_back(Load.getValue(1));
2401 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2402 }
2403 break;
2404 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002405
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002406 // Non-varargs Altivec params generally go in registers, but have
2407 // stack space allocated at the end.
2408 if (VR_idx != NumVRs) {
2409 // Doesn't have GPR space allocated.
2410 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2411 } else if (nAltivecParamsAtEnd==0) {
2412 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002413 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2414 isPPC64, isTailCall, true, MemOpChains,
2415 TailCallArguments);
Dale Johannesen75092de2008-03-12 00:22:17 +00002416 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002417 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002418 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002419 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002420 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002421 // If all Altivec parameters fit in registers, as they usually do,
2422 // they get stack space following the non-Altivec parameters. We
2423 // don't track this here because nobody below needs it.
2424 // If there are more Altivec parameters than fit in registers emit
2425 // the stores here.
2426 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2427 unsigned j = 0;
2428 // Offset is aligned; skip 1st 12 params which go in V registers.
2429 ArgOffset = ((ArgOffset+15)/16)*16;
2430 ArgOffset += 12*16;
2431 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002432 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002433 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002434 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2435 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2436 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002437 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002438 // We are emitting Altivec params in order.
2439 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2440 isPPC64, isTailCall, true, MemOpChains,
2441 TailCallArguments);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002442 ArgOffset += 16;
2443 }
2444 }
2445 }
2446 }
2447
Chris Lattner9a2a4972006-05-17 06:01:33 +00002448 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002449 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2450 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002451
Chris Lattner9a2a4972006-05-17 06:01:33 +00002452 // Build a sequence of copy-to-reg nodes chained together with token chain
2453 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002454 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002455 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2456 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2457 InFlag);
2458 InFlag = Chain.getValue(1);
2459 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002460
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002461 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2462 if (isVarArg && isELF32_ABI) {
Dan Gohman475871a2008-07-27 21:46:04 +00002463 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002464 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002465 InFlag = Chain.getValue(1);
2466 }
2467
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002468 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2469 // might overwrite each other in case of tail call optimization.
2470 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002471 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002472 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002473 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002474 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2475 MemOpChains2);
2476 if (!MemOpChains2.empty())
2477 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2478 &MemOpChains2[0], MemOpChains2.size());
2479
2480 // Store the return address to the appropriate stack slot.
2481 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2482 isPPC64, isMachoABI);
2483 }
2484
2485 // Emit callseq_end just before tailcall node.
2486 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002487 SmallVector<SDValue, 8> CallSeqOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002488 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2489 CallSeqOps.push_back(Chain);
2490 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes));
2491 CallSeqOps.push_back(DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00002492 if (InFlag.getNode())
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002493 CallSeqOps.push_back(InFlag);
2494 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2495 CallSeqOps.size());
2496 InFlag = Chain.getValue(1);
2497 }
2498
Duncan Sands83ec4b62008-06-06 12:08:01 +00002499 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002500 NodeTys.push_back(MVT::Other); // Returns a chain
2501 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2502
Dan Gohman475871a2008-07-27 21:46:04 +00002503 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002504 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002505
Bill Wendling056292f2008-09-16 21:48:12 +00002506 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2507 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2508 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002509 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2510 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendling056292f2008-09-16 21:48:12 +00002511 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2512 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002513 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2514 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002515 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002516 else {
2517 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2518 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002519 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Gabor Greif93c53e52008-08-31 15:37:04 +00002520 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps,
2521 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002522 InFlag = Chain.getValue(1);
2523
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002524 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002525 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002526 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2527 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002528 InFlag = Chain.getValue(1);
2529 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002530
2531 NodeTys.clear();
2532 NodeTys.push_back(MVT::Other);
2533 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002534 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002535 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002536 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002537 // Add CTR register as callee so a bctr can be emitted later.
2538 if (isTailCall)
2539 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002540 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002541
Chris Lattner4a45abf2006-06-10 01:14:28 +00002542 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002543 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002544 Ops.push_back(Chain);
2545 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002546 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002547 // If this is a tail call add stack pointer delta.
2548 if (isTailCall)
2549 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2550
Chris Lattner4a45abf2006-06-10 01:14:28 +00002551 // Add argument registers to the end of the list so that they are known live
2552 // into the call.
2553 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2554 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2555 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002556
2557 // When performing tail call optimization the callee pops its arguments off
2558 // the stack. Account for this here so these bytes can be pushed back on in
2559 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2560 int BytesCalleePops =
2561 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2562
Gabor Greifba36cb52008-08-28 21:40:38 +00002563 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002564 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002565
2566 // Emit tail call.
2567 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002568 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002569 "Flag must be set. Depend on flag being set in LowerRET");
2570 Chain = DAG.getNode(PPCISD::TAILCALL,
Dan Gohman095cc292008-09-13 01:54:27 +00002571 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greifba36cb52008-08-28 21:40:38 +00002572 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002573 }
2574
Chris Lattner79e490a2006-08-11 17:18:05 +00002575 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002576 InFlag = Chain.getValue(1);
2577
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002578 Chain = DAG.getCALLSEQ_END(Chain,
2579 DAG.getConstant(NumBytes, PtrVT),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002580 DAG.getConstant(BytesCalleePops, PtrVT),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002581 InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00002582 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002583 InFlag = Chain.getValue(1);
2584
Dan Gohman475871a2008-07-27 21:46:04 +00002585 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002586 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002587 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2588 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00002589 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002590
Dan Gohman7925ed02008-03-19 21:39:28 +00002591 // Copy all of the result registers out of their specified physreg.
2592 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2593 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002594 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002595 assert(VA.isRegLoc() && "Can only return in registers!");
2596 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2597 ResultVals.push_back(Chain.getValue(0));
2598 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002599 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002600
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002601 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002602 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002603 return Chain;
2604
2605 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002606 ResultVals.push_back(Chain);
Dan Gohman095cc292008-09-13 01:54:27 +00002607 SDValue Res = DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
Duncan Sandsf9516202008-06-30 10:19:09 +00002608 ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002609 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002610}
2611
Dan Gohman475871a2008-07-27 21:46:04 +00002612SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002613 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002614 SmallVector<CCValAssign, 16> RVLocs;
2615 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002616 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2617 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002618 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002619
2620 // If this is the first return lowered for this function, add the regs to the
2621 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002622 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002623 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002624 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002625 }
2626
Dan Gohman475871a2008-07-27 21:46:04 +00002627 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002628
2629 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2630 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002631 SDValue TailCall = Chain;
2632 SDValue TargetAddress = TailCall.getOperand(1);
2633 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002634
2635 assert(((TargetAddress.getOpcode() == ISD::Register &&
2636 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00002637 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002638 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2639 isa<ConstantSDNode>(TargetAddress)) &&
2640 "Expecting an global address, external symbol, absolute value or register");
2641
2642 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2643 "Expecting a const value");
2644
Dan Gohman475871a2008-07-27 21:46:04 +00002645 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002646 Operands.push_back(Chain.getOperand(0));
2647 Operands.push_back(TargetAddress);
2648 Operands.push_back(StackAdjustment);
2649 // Copy registers used by the call. Last operand is a flag so it is not
2650 // copied.
2651 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2652 Operands.push_back(Chain.getOperand(i));
2653 }
2654 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2655 Operands.size());
2656 }
2657
Dan Gohman475871a2008-07-27 21:46:04 +00002658 SDValue Flag;
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002659
2660 // Copy the result values into the output registers.
2661 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2662 CCValAssign &VA = RVLocs[i];
2663 assert(VA.isRegLoc() && "Can only return in registers!");
2664 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2665 Flag = Chain.getValue(1);
2666 }
2667
Gabor Greifba36cb52008-08-28 21:40:38 +00002668 if (Flag.getNode())
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002669 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2670 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002671 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002672}
2673
Dan Gohman475871a2008-07-27 21:46:04 +00002674SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002675 const PPCSubtarget &Subtarget) {
2676 // When we pop the dynamic allocation we need to restore the SP link.
2677
2678 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002679 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002680
2681 // Construct the stack pointer operand.
2682 bool IsPPC64 = Subtarget.isPPC64();
2683 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002684 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002685
2686 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002687 SDValue Chain = Op.getOperand(0);
2688 SDValue SaveSP = Op.getOperand(1);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002689
2690 // Load the old link SP.
Dan Gohman475871a2008-07-27 21:46:04 +00002691 SDValue LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002692
2693 // Restore the stack pointer.
2694 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2695
2696 // Store the old link SP.
2697 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2698}
2699
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002700
2701
Dan Gohman475871a2008-07-27 21:46:04 +00002702SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002703PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002704 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002705 bool IsPPC64 = PPCSubTarget.isPPC64();
2706 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002707 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002708
2709 // Get current frame pointer save index. The users of this index will be
2710 // primarily DYNALLOC instructions.
2711 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2712 int RASI = FI->getReturnAddrSaveIndex();
2713
2714 // If the frame pointer save index hasn't been defined yet.
2715 if (!RASI) {
2716 // Find out what the fix offset of the frame pointer save area.
2717 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2718 // Allocate the frame index for frame pointer save area.
2719 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2720 // Save the result.
2721 FI->setReturnAddrSaveIndex(RASI);
2722 }
2723 return DAG.getFrameIndex(RASI, PtrVT);
2724}
2725
Dan Gohman475871a2008-07-27 21:46:04 +00002726SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002727PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2728 MachineFunction &MF = DAG.getMachineFunction();
2729 bool IsPPC64 = PPCSubTarget.isPPC64();
2730 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002731 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002732
2733 // Get current frame pointer save index. The users of this index will be
2734 // primarily DYNALLOC instructions.
2735 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2736 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002737
Jim Laskey2f616bf2006-11-16 22:43:37 +00002738 // If the frame pointer save index hasn't been defined yet.
2739 if (!FPSI) {
2740 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002741 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2742
Jim Laskey2f616bf2006-11-16 22:43:37 +00002743 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002744 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002745 // Save the result.
2746 FI->setFramePointerSaveIndex(FPSI);
2747 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002748 return DAG.getFrameIndex(FPSI, PtrVT);
2749}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002750
Dan Gohman475871a2008-07-27 21:46:04 +00002751SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002752 SelectionDAG &DAG,
2753 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002754 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002755 SDValue Chain = Op.getOperand(0);
2756 SDValue Size = Op.getOperand(1);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002757
2758 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002759 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002760 // Negate the size.
Dan Gohman475871a2008-07-27 21:46:04 +00002761 SDValue NegSize = DAG.getNode(ISD::SUB, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002762 DAG.getConstant(0, PtrVT), Size);
2763 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002764 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002765 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002766 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002767 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2768 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2769}
2770
Chris Lattner1a635d62006-04-14 06:01:58 +00002771/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2772/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002773SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002774 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002775 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2776 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002777 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002778
2779 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2780
2781 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002782 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002783
Duncan Sands83ec4b62008-06-06 12:08:01 +00002784 MVT ResVT = Op.getValueType();
2785 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002786 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2787 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002788
2789 // If the RHS of the comparison is a 0.0, we don't need to do the
2790 // subtraction at all.
2791 if (isFloatingPointZero(RHS))
2792 switch (CC) {
2793 default: break; // SETUO etc aren't handled by fsel.
2794 case ISD::SETULT:
2795 case ISD::SETLT:
2796 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002797 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002798 case ISD::SETGE:
2799 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2800 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2801 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2802 case ISD::SETUGT:
2803 case ISD::SETGT:
2804 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002805 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002806 case ISD::SETLE:
2807 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2808 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2809 return DAG.getNode(PPCISD::FSEL, ResVT,
2810 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2811 }
2812
Dan Gohman475871a2008-07-27 21:46:04 +00002813 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002814 switch (CC) {
2815 default: break; // SETUO etc aren't handled by fsel.
2816 case ISD::SETULT:
2817 case ISD::SETLT:
2818 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2819 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2820 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2821 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002822 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002823 case ISD::SETGE:
2824 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2825 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2826 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2827 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2828 case ISD::SETUGT:
2829 case ISD::SETGT:
2830 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2831 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2832 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2833 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002834 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002835 case ISD::SETLE:
2836 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2837 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2838 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2839 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2840 }
Dan Gohman475871a2008-07-27 21:46:04 +00002841 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002842}
2843
Chris Lattner1f873002007-11-28 18:44:47 +00002844// FIXME: Split this code up when LegalizeDAGTypes lands.
Dan Gohman475871a2008-07-27 21:46:04 +00002845SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002846 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002847 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002848 if (Src.getValueType() == MVT::f32)
2849 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002850
Dan Gohman475871a2008-07-27 21:46:04 +00002851 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002852 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002853 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2854 case MVT::i32:
2855 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2856 break;
2857 case MVT::i64:
2858 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2859 break;
2860 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002861
Chris Lattner1a635d62006-04-14 06:01:58 +00002862 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002863 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002864
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002865 // Emit a store to the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002866 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002867
2868 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2869 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002870 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002871 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2872 DAG.getConstant(4, FIPtr.getValueType()));
2873 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002874}
2875
Dan Gohman475871a2008-07-27 21:46:04 +00002876SDValue PPCTargetLowering::LowerFP_ROUND_INREG(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002877 SelectionDAG &DAG) {
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002878 assert(Op.getValueType() == MVT::ppcf128);
Gabor Greifba36cb52008-08-28 21:40:38 +00002879 SDNode *Node = Op.getNode();
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002880 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Gabor Greifba36cb52008-08-28 21:40:38 +00002881 assert(Node->getOperand(0).getNode()->getOpcode() == ISD::BUILD_PAIR);
2882 SDValue Lo = Node->getOperand(0).getNode()->getOperand(0);
2883 SDValue Hi = Node->getOperand(0).getNode()->getOperand(1);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002884
2885 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2886 // of the long double, and puts FPSCR back the way it was. We do not
2887 // actually model FPSCR.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002888 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002889 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002890
2891 NodeTys.push_back(MVT::f64); // Return register
2892 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2893 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2894 MFFSreg = Result.getValue(0);
2895 InFlag = Result.getValue(1);
2896
2897 NodeTys.clear();
2898 NodeTys.push_back(MVT::Flag); // Returns a flag
2899 Ops[0] = DAG.getConstant(31, MVT::i32);
2900 Ops[1] = InFlag;
2901 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2902 InFlag = Result.getValue(0);
2903
2904 NodeTys.clear();
2905 NodeTys.push_back(MVT::Flag); // Returns a flag
2906 Ops[0] = DAG.getConstant(30, MVT::i32);
2907 Ops[1] = InFlag;
2908 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2909 InFlag = Result.getValue(0);
2910
2911 NodeTys.clear();
2912 NodeTys.push_back(MVT::f64); // result of add
2913 NodeTys.push_back(MVT::Flag); // Returns a flag
2914 Ops[0] = Lo;
2915 Ops[1] = Hi;
2916 Ops[2] = InFlag;
2917 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2918 FPreg = Result.getValue(0);
2919 InFlag = Result.getValue(1);
2920
2921 NodeTys.clear();
2922 NodeTys.push_back(MVT::f64);
2923 Ops[0] = DAG.getConstant(1, MVT::i32);
2924 Ops[1] = MFFSreg;
2925 Ops[2] = FPreg;
2926 Ops[3] = InFlag;
2927 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2928 FPreg = Result.getValue(0);
2929
2930 // We know the low half is about to be thrown away, so just use something
2931 // convenient.
2932 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2933}
2934
Dan Gohman475871a2008-07-27 21:46:04 +00002935SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00002936 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2937 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002938 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002939
Chris Lattner1a635d62006-04-14 06:01:58 +00002940 if (Op.getOperand(0).getValueType() == MVT::i64) {
Dan Gohman475871a2008-07-27 21:46:04 +00002941 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2942 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002943 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002944 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002945 return FP;
2946 }
2947
2948 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2949 "Unhandled SINT_TO_FP type in custom expander!");
2950 // Since we only generate this in 64-bit mode, we can take advantage of
2951 // 64-bit registers. In particular, sign extend the input value into the
2952 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2953 // then lfd it and fcfid it.
2954 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2955 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002956 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002957 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002958
Dan Gohman475871a2008-07-27 21:46:04 +00002959 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002960 Op.getOperand(0));
2961
2962 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002963 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2964 MachineMemOperand::MOStore, 0, 8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002965 SDValue Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002966 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002967 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002968 // Load the value as a double.
Dan Gohman475871a2008-07-27 21:46:04 +00002969 SDValue Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002970
2971 // FCFID it and return it.
Dan Gohman475871a2008-07-27 21:46:04 +00002972 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002973 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002974 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002975 return FP;
2976}
2977
Dan Gohman475871a2008-07-27 21:46:04 +00002978SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002979 /*
2980 The rounding mode is in bits 30:31 of FPSR, and has the following
2981 settings:
2982 00 Round to nearest
2983 01 Round to 0
2984 10 Round to +inf
2985 11 Round to -inf
2986
2987 FLT_ROUNDS, on the other hand, expects the following:
2988 -1 Undefined
2989 0 Round to 0
2990 1 Round to nearest
2991 2 Round to +inf
2992 3 Round to -inf
2993
2994 To perform the conversion, we do:
2995 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2996 */
2997
2998 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002999 MVT VT = Op.getValueType();
3000 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3001 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003002 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003003
3004 // Save FP Control Word to register
3005 NodeTys.push_back(MVT::f64); // return register
3006 NodeTys.push_back(MVT::Flag); // unused in this context
Dan Gohman475871a2008-07-27 21:46:04 +00003007 SDValue Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003008
3009 // Save FP register to stack slot
3010 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00003011 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
3012 SDValue Store = DAG.getStore(DAG.getEntryNode(), Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003013 StackSlot, NULL, 0);
3014
3015 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003016 SDValue Four = DAG.getConstant(4, PtrVT);
3017 SDValue Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
3018 SDValue CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003019
3020 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003021 SDValue CWD1 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003022 DAG.getNode(ISD::AND, MVT::i32,
3023 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003024 SDValue CWD2 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003025 DAG.getNode(ISD::SRL, MVT::i32,
3026 DAG.getNode(ISD::AND, MVT::i32,
3027 DAG.getNode(ISD::XOR, MVT::i32,
3028 CWD, DAG.getConstant(3, MVT::i32)),
3029 DAG.getConstant(3, MVT::i32)),
3030 DAG.getConstant(1, MVT::i8));
3031
Dan Gohman475871a2008-07-27 21:46:04 +00003032 SDValue RetVal =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003033 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
3034
Duncan Sands83ec4b62008-06-06 12:08:01 +00003035 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003036 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
3037}
3038
Dan Gohman475871a2008-07-27 21:46:04 +00003039SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003040 MVT VT = Op.getValueType();
3041 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003042 assert(Op.getNumOperands() == 3 &&
3043 VT == Op.getOperand(1).getValueType() &&
3044 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003045
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003046 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003047 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003048 SDValue Lo = Op.getOperand(0);
3049 SDValue Hi = Op.getOperand(1);
3050 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003051 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003052
Dan Gohman475871a2008-07-27 21:46:04 +00003053 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003054 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003055 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
3056 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
3057 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3058 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003059 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003060 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3061 SDValue OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3062 SDValue OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
3063 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003064 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003065}
3066
Dan Gohman475871a2008-07-27 21:46:04 +00003067SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003068 MVT VT = Op.getValueType();
3069 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003070 assert(Op.getNumOperands() == 3 &&
3071 VT == Op.getOperand(1).getValueType() &&
3072 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003073
Dan Gohman9ed06db2008-03-07 20:36:53 +00003074 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003075 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003076 SDValue Lo = Op.getOperand(0);
3077 SDValue Hi = Op.getOperand(1);
3078 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003079 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003080
Dan Gohman475871a2008-07-27 21:46:04 +00003081 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003082 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003083 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3084 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3085 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3086 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003087 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003088 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3089 SDValue OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3090 SDValue OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
3091 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003092 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003093}
3094
Dan Gohman475871a2008-07-27 21:46:04 +00003095SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003096 MVT VT = Op.getValueType();
3097 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003098 assert(Op.getNumOperands() == 3 &&
3099 VT == Op.getOperand(1).getValueType() &&
3100 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003101
Dan Gohman9ed06db2008-03-07 20:36:53 +00003102 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003103 SDValue Lo = Op.getOperand(0);
3104 SDValue Hi = Op.getOperand(1);
3105 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003106 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003107
Dan Gohman475871a2008-07-27 21:46:04 +00003108 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003109 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003110 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3111 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3112 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3113 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003114 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003115 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3116 SDValue OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3117 SDValue OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Chris Lattner1a635d62006-04-14 06:01:58 +00003118 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003119 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003120 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003121}
3122
3123//===----------------------------------------------------------------------===//
3124// Vector related lowering.
3125//
3126
Chris Lattnerac225ca2006-04-12 19:07:14 +00003127// If this is a vector of constants or undefs, get the bits. A bit in
3128// UndefBits is set if the corresponding element of the vector is an
3129// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3130// zero. Return true if this is not an array of constants, false if it is.
3131//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003132static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3133 uint64_t UndefBits[2]) {
3134 // Start with zero'd results.
3135 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3136
Duncan Sands83ec4b62008-06-06 12:08:01 +00003137 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003138 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003139 SDValue OpVal = BV->getOperand(i);
Chris Lattnerac225ca2006-04-12 19:07:14 +00003140
3141 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003142 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003143
3144 uint64_t EltBits = 0;
3145 if (OpVal.getOpcode() == ISD::UNDEF) {
3146 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3147 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3148 continue;
3149 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003150 EltBits = CN->getZExtValue() & (~0U >> (32-EltBitSize));
Chris Lattnerac225ca2006-04-12 19:07:14 +00003151 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3152 assert(CN->getValueType(0) == MVT::f32 &&
3153 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003154 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003155 } else {
3156 // Nonconstant element.
3157 return true;
3158 }
3159
3160 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3161 }
3162
3163 //printf("%llx %llx %llx %llx\n",
3164 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3165 return false;
3166}
Chris Lattneref819f82006-03-20 06:33:01 +00003167
Chris Lattnerb17f1672006-04-16 01:01:29 +00003168// If this is a splat (repetition) of a value across the whole vector, return
3169// the smallest size that splats it. For example, "0x01010101010101..." is a
3170// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3171// SplatSize = 1 byte.
3172static bool isConstantSplat(const uint64_t Bits128[2],
3173 const uint64_t Undef128[2],
3174 unsigned &SplatBits, unsigned &SplatUndef,
3175 unsigned &SplatSize) {
3176
3177 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3178 // the same as the lower 64-bits, ignoring undefs.
3179 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3180 return false; // Can't be a splat if two pieces don't match.
3181
3182 uint64_t Bits64 = Bits128[0] | Bits128[1];
3183 uint64_t Undef64 = Undef128[0] & Undef128[1];
3184
3185 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3186 // undefs.
3187 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3188 return false; // Can't be a splat if two pieces don't match.
3189
3190 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3191 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3192
3193 // If the top 16-bits are different than the lower 16-bits, ignoring
3194 // undefs, we have an i32 splat.
3195 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3196 SplatBits = Bits32;
3197 SplatUndef = Undef32;
3198 SplatSize = 4;
3199 return true;
3200 }
3201
3202 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3203 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3204
3205 // If the top 8-bits are different than the lower 8-bits, ignoring
3206 // undefs, we have an i16 splat.
3207 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3208 SplatBits = Bits16;
3209 SplatUndef = Undef16;
3210 SplatSize = 2;
3211 return true;
3212 }
3213
3214 // Otherwise, we have an 8-bit splat.
3215 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3216 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3217 SplatSize = 1;
3218 return true;
3219}
3220
Chris Lattner4a998b92006-04-17 06:00:21 +00003221/// BuildSplatI - Build a canonical splati of Val with an element size of
3222/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003223static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Chris Lattner4a998b92006-04-17 06:00:21 +00003224 SelectionDAG &DAG) {
3225 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003226
Duncan Sands83ec4b62008-06-06 12:08:01 +00003227 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003228 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3229 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003230
Duncan Sands83ec4b62008-06-06 12:08:01 +00003231 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003232
3233 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3234 if (Val == -1)
3235 SplatSize = 1;
3236
Duncan Sands83ec4b62008-06-06 12:08:01 +00003237 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003238
3239 // Build a canonical splat for this value.
Dan Gohman475871a2008-07-27 21:46:04 +00003240 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3241 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003242 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Dan Gohman475871a2008-07-27 21:46:04 +00003243 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
Chris Lattnere2199452006-08-11 17:38:39 +00003244 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003245 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003246}
3247
Chris Lattnere7c768e2006-04-18 03:24:30 +00003248/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003249/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003250static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003251 SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003252 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003253 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3254 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003255 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3256}
3257
Chris Lattnere7c768e2006-04-18 03:24:30 +00003258/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3259/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003260static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
3261 SDValue Op2, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003262 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003263 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3264 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3265 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3266}
3267
3268
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003269/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3270/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003271static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003272 MVT VT, SelectionDAG &DAG) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003273 // Force LHS/RHS to be the right type.
3274 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3275 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003276
Dan Gohman475871a2008-07-27 21:46:04 +00003277 SDValue Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003278 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003279 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00003280 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003281 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003282 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3283}
3284
Chris Lattnerf1b47082006-04-14 05:19:18 +00003285// If this is a case we can't handle, return null and let the default
3286// expansion code take care of it. If we CAN select this case, and if it
3287// selects to a single instruction, return Op. Otherwise, if we can codegen
3288// this case more efficiently than a constant pool load, lower it to the
3289// sequence of ops that should be used.
Dan Gohman475871a2008-07-27 21:46:04 +00003290SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003291 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003292 // If this is a vector of constants or undefs, get the bits. A bit in
3293 // UndefBits is set if the corresponding element of the vector is an
3294 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3295 // zero.
3296 uint64_t VectorBits[2];
3297 uint64_t UndefBits[2];
Gabor Greifba36cb52008-08-28 21:40:38 +00003298 if (GetConstantBuildVectorBits(Op.getNode(), VectorBits, UndefBits))
Dan Gohman475871a2008-07-27 21:46:04 +00003299 return SDValue(); // Not a constant vector.
Chris Lattnerf1b47082006-04-14 05:19:18 +00003300
Chris Lattnerb17f1672006-04-16 01:01:29 +00003301 // If this is a splat (repetition) of a value across the whole vector, return
3302 // the smallest size that splats it. For example, "0x01010101010101..." is a
3303 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3304 // SplatSize = 1 byte.
3305 unsigned SplatBits, SplatUndef, SplatSize;
3306 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3307 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3308
3309 // First, handle single instruction cases.
3310
3311 // All zeros?
3312 if (SplatBits == 0) {
3313 // Canonicalize all zero vectors to be v4i32.
3314 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003315 SDValue Z = DAG.getConstant(0, MVT::i32);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003316 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3317 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3318 }
3319 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003320 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003321
3322 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3323 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003324 if (SextVal >= -16 && SextVal <= 15)
3325 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003326
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003327
3328 // Two instruction sequences.
3329
Chris Lattner4a998b92006-04-17 06:00:21 +00003330 // If this value is in the range [-32,30] and is even, use:
3331 // tmp = VSPLTI[bhw], result = add tmp, tmp
3332 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003333 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG);
Chris Lattner85e7ac02008-07-10 16:33:38 +00003334 Res = DAG.getNode(ISD::ADD, Res.getValueType(), Res, Res);
3335 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003336 }
Chris Lattner6876e662006-04-17 06:58:41 +00003337
3338 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3339 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3340 // for fneg/fabs.
3341 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3342 // Make -1 and vspltisw -1:
Dan Gohman475871a2008-07-27 21:46:04 +00003343 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003344
3345 // Make the VSLW intrinsic, computing 0x8000_0000.
Dan Gohman475871a2008-07-27 21:46:04 +00003346 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003347 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003348
3349 // xor by OnesV to invert it.
3350 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3351 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3352 }
3353
3354 // Check to see if this is a wide variety of vsplti*, binop self cases.
3355 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003356 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003357 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003358 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003359 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003360
Owen Anderson718cb662007-09-07 04:06:50 +00003361 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003362 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3363 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3364 int i = SplatCsts[idx];
3365
3366 // Figure out what shift amount will be used by altivec if shifted by i in
3367 // this splat size.
3368 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3369
3370 // vsplti + shl self.
3371 if (SextVal == (i << (int)TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003372 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003373 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3374 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3375 Intrinsic::ppc_altivec_vslw
3376 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003377 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3378 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003379 }
3380
3381 // vsplti + srl self.
3382 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003383 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003384 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3385 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3386 Intrinsic::ppc_altivec_vsrw
3387 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003388 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3389 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003390 }
3391
3392 // vsplti + sra self.
3393 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003394 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003395 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3396 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3397 Intrinsic::ppc_altivec_vsraw
3398 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003399 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3400 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003401 }
3402
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003403 // vsplti + rol self.
3404 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3405 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003406 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003407 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3408 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3409 Intrinsic::ppc_altivec_vrlw
3410 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003411 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3412 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003413 }
3414
3415 // t = vsplti c, result = vsldoi t, t, 1
3416 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003417 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003418 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3419 }
3420 // t = vsplti c, result = vsldoi t, t, 2
3421 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003422 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003423 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3424 }
3425 // t = vsplti c, result = vsldoi t, t, 3
3426 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003427 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003428 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3429 }
Chris Lattner6876e662006-04-17 06:58:41 +00003430 }
3431
Chris Lattner6876e662006-04-17 06:58:41 +00003432 // Three instruction sequences.
3433
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003434 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3435 if (SextVal >= 0 && SextVal <= 31) {
Dan Gohman475871a2008-07-27 21:46:04 +00003436 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3437 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003438 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003439 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003440 }
3441 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3442 if (SextVal >= -31 && SextVal <= 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003443 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3444 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003445 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003446 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003447 }
3448 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003449
Dan Gohman475871a2008-07-27 21:46:04 +00003450 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003451}
3452
Chris Lattner59138102006-04-17 05:28:54 +00003453/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3454/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003455static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3456 SDValue RHS, SelectionDAG &DAG) {
Chris Lattner59138102006-04-17 05:28:54 +00003457 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003458 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003459 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3460
3461 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003462 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003463 OP_VMRGHW,
3464 OP_VMRGLW,
3465 OP_VSPLTISW0,
3466 OP_VSPLTISW1,
3467 OP_VSPLTISW2,
3468 OP_VSPLTISW3,
3469 OP_VSLDOI4,
3470 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003471 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003472 };
3473
3474 if (OpNum == OP_COPY) {
3475 if (LHSID == (1*9+2)*9+3) return LHS;
3476 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3477 return RHS;
3478 }
3479
Dan Gohman475871a2008-07-27 21:46:04 +00003480 SDValue OpLHS, OpRHS;
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003481 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3482 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3483
Chris Lattner59138102006-04-17 05:28:54 +00003484 unsigned ShufIdxs[16];
3485 switch (OpNum) {
3486 default: assert(0 && "Unknown i32 permute!");
3487 case OP_VMRGHW:
3488 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3489 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3490 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3491 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3492 break;
3493 case OP_VMRGLW:
3494 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3495 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3496 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3497 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3498 break;
3499 case OP_VSPLTISW0:
3500 for (unsigned i = 0; i != 16; ++i)
3501 ShufIdxs[i] = (i&3)+0;
3502 break;
3503 case OP_VSPLTISW1:
3504 for (unsigned i = 0; i != 16; ++i)
3505 ShufIdxs[i] = (i&3)+4;
3506 break;
3507 case OP_VSPLTISW2:
3508 for (unsigned i = 0; i != 16; ++i)
3509 ShufIdxs[i] = (i&3)+8;
3510 break;
3511 case OP_VSPLTISW3:
3512 for (unsigned i = 0; i != 16; ++i)
3513 ShufIdxs[i] = (i&3)+12;
3514 break;
3515 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003516 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003517 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003518 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003519 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003520 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003521 }
Dan Gohman475871a2008-07-27 21:46:04 +00003522 SDValue Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003523 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003524 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Chris Lattner59138102006-04-17 05:28:54 +00003525
3526 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003527 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003528}
3529
Chris Lattnerf1b47082006-04-14 05:19:18 +00003530/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3531/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3532/// return the code it can be lowered into. Worst case, it can always be
3533/// lowered into a vperm.
Dan Gohman475871a2008-07-27 21:46:04 +00003534SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003535 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00003536 SDValue V1 = Op.getOperand(0);
3537 SDValue V2 = Op.getOperand(1);
3538 SDValue PermMask = Op.getOperand(2);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003539
3540 // Cases that are handled by instructions that take permute immediates
3541 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3542 // selected by the instruction selector.
3543 if (V2.getOpcode() == ISD::UNDEF) {
Gabor Greifba36cb52008-08-28 21:40:38 +00003544 if (PPC::isSplatShuffleMask(PermMask.getNode(), 1) ||
3545 PPC::isSplatShuffleMask(PermMask.getNode(), 2) ||
3546 PPC::isSplatShuffleMask(PermMask.getNode(), 4) ||
3547 PPC::isVPKUWUMShuffleMask(PermMask.getNode(), true) ||
3548 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), true) ||
3549 PPC::isVSLDOIShuffleMask(PermMask.getNode(), true) != -1 ||
3550 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, true) ||
3551 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, true) ||
3552 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, true) ||
3553 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, true) ||
3554 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, true) ||
3555 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003556 return Op;
3557 }
3558 }
3559
3560 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3561 // and produce a fixed permutation. If any of these match, do not lower to
3562 // VPERM.
Gabor Greifba36cb52008-08-28 21:40:38 +00003563 if (PPC::isVPKUWUMShuffleMask(PermMask.getNode(), false) ||
3564 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), false) ||
3565 PPC::isVSLDOIShuffleMask(PermMask.getNode(), false) != -1 ||
3566 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, false) ||
3567 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, false) ||
3568 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, false) ||
3569 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, false) ||
3570 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, false) ||
3571 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003572 return Op;
3573
Chris Lattner59138102006-04-17 05:28:54 +00003574 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3575 // perfect shuffle table to emit an optimal matching sequence.
3576 unsigned PFIndexes[4];
3577 bool isFourElementShuffle = true;
3578 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3579 unsigned EltNo = 8; // Start out undef.
3580 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3581 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3582 continue; // Undef, ignore it.
3583
3584 unsigned ByteSource =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003585 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getZExtValue();
Chris Lattner59138102006-04-17 05:28:54 +00003586 if ((ByteSource & 3) != j) {
3587 isFourElementShuffle = false;
3588 break;
3589 }
3590
3591 if (EltNo == 8) {
3592 EltNo = ByteSource/4;
3593 } else if (EltNo != ByteSource/4) {
3594 isFourElementShuffle = false;
3595 break;
3596 }
3597 }
3598 PFIndexes[i] = EltNo;
3599 }
3600
3601 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3602 // perfect shuffle vector to determine if it is cost effective to do this as
3603 // discrete instructions, or whether we should use a vperm.
3604 if (isFourElementShuffle) {
3605 // Compute the index in the perfect shuffle table.
3606 unsigned PFTableIndex =
3607 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3608
3609 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3610 unsigned Cost = (PFEntry >> 30);
3611
3612 // Determining when to avoid vperm is tricky. Many things affect the cost
3613 // of vperm, particularly how many times the perm mask needs to be computed.
3614 // For example, if the perm mask can be hoisted out of a loop or is already
3615 // used (perhaps because there are multiple permutes with the same shuffle
3616 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3617 // the loop requires an extra register.
3618 //
3619 // As a compromise, we only emit discrete instructions if the shuffle can be
3620 // generated in 3 or fewer operations. When we have loop information
3621 // available, if this block is within a loop, we should avoid using vperm
3622 // for 3-operation perms and use a constant pool load instead.
3623 if (Cost < 3)
3624 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3625 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003626
3627 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3628 // vector that will get spilled to the constant pool.
3629 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3630
3631 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3632 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003633 MVT EltVT = V1.getValueType().getVectorElementType();
3634 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003635
Dan Gohman475871a2008-07-27 21:46:04 +00003636 SmallVector<SDValue, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003637 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003638 unsigned SrcElt;
3639 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3640 SrcElt = 0;
3641 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003642 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getZExtValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003643
3644 for (unsigned j = 0; j != BytesPerElement; ++j)
3645 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3646 MVT::i8));
3647 }
3648
Dan Gohman475871a2008-07-27 21:46:04 +00003649 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
Chris Lattnere2199452006-08-11 17:38:39 +00003650 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003651 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3652}
3653
Chris Lattner90564f22006-04-18 17:59:36 +00003654/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3655/// altivec comparison. If it is, return true and fill in Opc/isDot with
3656/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003657static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003658 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003659 unsigned IntrinsicID =
3660 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003661 CompareOpc = -1;
3662 isDot = false;
3663 switch (IntrinsicID) {
3664 default: return false;
3665 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003666 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3667 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3668 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3669 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3670 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3671 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3672 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3673 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3674 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3675 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3676 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3677 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3678 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3679
3680 // Normal Comparisons.
3681 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3682 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3683 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3684 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3685 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3686 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3687 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3688 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3689 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3690 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3691 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3692 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3693 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3694 }
Chris Lattner90564f22006-04-18 17:59:36 +00003695 return true;
3696}
3697
3698/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3699/// lower, do it, otherwise return null.
Dan Gohman475871a2008-07-27 21:46:04 +00003700SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003701 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003702 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3703 // opcode number of the comparison.
3704 int CompareOpc;
3705 bool isDot;
3706 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003707 return SDValue(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003708
Chris Lattner90564f22006-04-18 17:59:36 +00003709 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003710 if (!isDot) {
Dan Gohman475871a2008-07-27 21:46:04 +00003711 SDValue Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003712 Op.getOperand(1), Op.getOperand(2),
3713 DAG.getConstant(CompareOpc, MVT::i32));
3714 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3715 }
3716
3717 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003718 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003719 Op.getOperand(2), // LHS
3720 Op.getOperand(3), // RHS
3721 DAG.getConstant(CompareOpc, MVT::i32)
3722 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003723 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003724 VTs.push_back(Op.getOperand(2).getValueType());
3725 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00003726 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003727
3728 // Now that we have the comparison, emit a copy from the CR to a GPR.
3729 // This is flagged to the above dot comparison.
Dan Gohman475871a2008-07-27 21:46:04 +00003730 SDValue Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003731 DAG.getRegister(PPC::CR6, MVT::i32),
3732 CompNode.getValue(1));
3733
3734 // Unpack the result based on how the target uses it.
3735 unsigned BitNo; // Bit # of CR6.
3736 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003737 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003738 default: // Can't happen, don't crash on invalid number though.
3739 case 0: // Return the value of the EQ bit of CR6.
3740 BitNo = 0; InvertBit = false;
3741 break;
3742 case 1: // Return the inverted value of the EQ bit of CR6.
3743 BitNo = 0; InvertBit = true;
3744 break;
3745 case 2: // Return the value of the LT bit of CR6.
3746 BitNo = 2; InvertBit = false;
3747 break;
3748 case 3: // Return the inverted value of the LT bit of CR6.
3749 BitNo = 2; InvertBit = true;
3750 break;
3751 }
3752
3753 // Shift the bit into the low position.
3754 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3755 DAG.getConstant(8-(3-BitNo), MVT::i32));
3756 // Isolate the bit.
3757 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3758 DAG.getConstant(1, MVT::i32));
3759
3760 // If we are supposed to, toggle the bit.
3761 if (InvertBit)
3762 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3763 DAG.getConstant(1, MVT::i32));
3764 return Flags;
3765}
3766
Dan Gohman475871a2008-07-27 21:46:04 +00003767SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003768 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003769 // Create a stack slot that is 16-byte aligned.
3770 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3771 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003772 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003773 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003774
3775 // Store the input value into Value#0 of the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003776 SDValue Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003777 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003778 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003779 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003780}
3781
Dan Gohman475871a2008-07-27 21:46:04 +00003782SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003783 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003784 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003785
Dan Gohman475871a2008-07-27 21:46:04 +00003786 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3787 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003788
Dan Gohman475871a2008-07-27 21:46:04 +00003789 SDValue RHSSwap = // = vrlw RHS, 16
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003790 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3791
3792 // Shrinkify inputs to v8i16.
3793 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3794 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3795 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3796
3797 // Low parts multiplied together, generating 32-bit results (we ignore the
3798 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003799 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003800 LHS, RHS, DAG, MVT::v4i32);
3801
Dan Gohman475871a2008-07-27 21:46:04 +00003802 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003803 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3804 // Shift the high parts up 16 bits.
3805 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3806 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3807 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003808 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003809
Dan Gohman475871a2008-07-27 21:46:04 +00003810 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003811
Chris Lattnercea2aa72006-04-18 04:28:57 +00003812 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3813 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003814 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003815 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner19a81522006-04-18 03:57:35 +00003816
3817 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003818 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Chris Lattner19a81522006-04-18 03:57:35 +00003819 LHS, RHS, DAG, MVT::v8i16);
3820 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3821
3822 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003823 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Chris Lattner19a81522006-04-18 03:57:35 +00003824 LHS, RHS, DAG, MVT::v8i16);
3825 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3826
3827 // Merge the results together.
Dan Gohman475871a2008-07-27 21:46:04 +00003828 SDValue Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003829 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003830 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3831 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003832 }
Chris Lattner19a81522006-04-18 03:57:35 +00003833 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003834 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003835 } else {
3836 assert(0 && "Unknown mul to lower!");
3837 abort();
3838 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003839}
3840
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003841/// LowerOperation - Provide custom lowering hooks for some operations.
3842///
Dan Gohman475871a2008-07-27 21:46:04 +00003843SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003844 switch (Op.getOpcode()) {
3845 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003846 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3847 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003848 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003849 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003850 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00003851 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003852 case ISD::VASTART:
3853 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3854 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3855
3856 case ISD::VAARG:
3857 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3858 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3859
Chris Lattneref957102006-06-21 00:34:03 +00003860 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003861 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3862 VarArgsStackOffset, VarArgsNumGPR,
3863 VarArgsNumFPR, PPCSubTarget);
3864
Dan Gohman7925ed02008-03-19 21:39:28 +00003865 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3866 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003867 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003868 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003869 case ISD::DYNAMIC_STACKALLOC:
3870 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003871
Chris Lattner1a635d62006-04-14 06:01:58 +00003872 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3873 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3874 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003875 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003876 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003877
Chris Lattner1a635d62006-04-14 06:01:58 +00003878 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003879 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3880 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3881 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003882
Chris Lattner1a635d62006-04-14 06:01:58 +00003883 // Vector-related lowering.
3884 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3885 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3886 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3887 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003888 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003889
Chris Lattner3fc027d2007-12-08 06:59:59 +00003890 // Frame & Return address.
3891 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003892 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003893 }
Dan Gohman475871a2008-07-27 21:46:04 +00003894 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003895}
3896
Duncan Sands126d9072008-07-04 11:47:58 +00003897SDNode *PPCTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner1f873002007-11-28 18:44:47 +00003898 switch (N->getOpcode()) {
3899 default: assert(0 && "Wasn't expecting to be able to lower this!");
Duncan Sandsa7360f02008-07-19 16:26:02 +00003900 case ISD::FP_TO_SINT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003901 SDValue Res = LowerFP_TO_SINT(SDValue(N, 0), DAG);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003902 // Use MERGE_VALUES to drop the chain result value and get a node with one
3903 // result. This requires turning off getMergeValues simplification, since
3904 // otherwise it will give us Res back.
Gabor Greifba36cb52008-08-28 21:40:38 +00003905 return DAG.getMergeValues(&Res, 1, false).getNode();
Duncan Sandsa7360f02008-07-19 16:26:02 +00003906 }
Chris Lattner1f873002007-11-28 18:44:47 +00003907 }
3908}
3909
3910
Chris Lattner1a635d62006-04-14 06:01:58 +00003911//===----------------------------------------------------------------------===//
3912// Other Lowering Code
3913//===----------------------------------------------------------------------===//
3914
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003915MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003916PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3917 bool is64bit, unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003918 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003919 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3920
3921 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3922 MachineFunction *F = BB->getParent();
3923 MachineFunction::iterator It = BB;
3924 ++It;
3925
3926 unsigned dest = MI->getOperand(0).getReg();
3927 unsigned ptrA = MI->getOperand(1).getReg();
3928 unsigned ptrB = MI->getOperand(2).getReg();
3929 unsigned incr = MI->getOperand(3).getReg();
3930
3931 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3932 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3933 F->insert(It, loopMBB);
3934 F->insert(It, exitMBB);
3935 exitMBB->transferSuccessors(BB);
3936
3937 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003938 unsigned TmpReg = (!BinOpcode) ? incr :
3939 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00003940 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3941 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003942
3943 // thisMBB:
3944 // ...
3945 // fallthrough --> loopMBB
3946 BB->addSuccessor(loopMBB);
3947
3948 // loopMBB:
3949 // l[wd]arx dest, ptr
3950 // add r0, dest, incr
3951 // st[wd]cx. r0, ptr
3952 // bne- loopMBB
3953 // fallthrough --> exitMBB
3954 BB = loopMBB;
3955 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
3956 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003957 if (BinOpcode)
3958 BuildMI(BB, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003959 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
3960 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
3961 BuildMI(BB, TII->get(PPC::BCC))
3962 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
3963 BB->addSuccessor(loopMBB);
3964 BB->addSuccessor(exitMBB);
3965
3966 // exitMBB:
3967 // ...
3968 BB = exitMBB;
3969 return BB;
3970}
3971
3972MachineBasicBlock *
Dale Johannesen97efa362008-08-28 17:53:09 +00003973PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
3974 MachineBasicBlock *BB,
3975 bool is8bit, // operation
3976 unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003977 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00003978 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3979 // In 64 bit mode we have to use 64 bits for addresses, even though the
3980 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3981 // registers without caring whether they're 32 or 64, but here we're
3982 // doing actual arithmetic on the addresses.
3983 bool is64bit = PPCSubTarget.isPPC64();
3984
3985 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3986 MachineFunction *F = BB->getParent();
3987 MachineFunction::iterator It = BB;
3988 ++It;
3989
3990 unsigned dest = MI->getOperand(0).getReg();
3991 unsigned ptrA = MI->getOperand(1).getReg();
3992 unsigned ptrB = MI->getOperand(2).getReg();
3993 unsigned incr = MI->getOperand(3).getReg();
3994
3995 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3996 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3997 F->insert(It, loopMBB);
3998 F->insert(It, exitMBB);
3999 exitMBB->transferSuccessors(BB);
4000
4001 MachineRegisterInfo &RegInfo = F->getRegInfo();
4002 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004003 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4004 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004005 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4006 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4007 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4008 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4009 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4010 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4011 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4012 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4013 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4014 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004015 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004016 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004017 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004018
4019 // thisMBB:
4020 // ...
4021 // fallthrough --> loopMBB
4022 BB->addSuccessor(loopMBB);
4023
4024 // The 4-byte load must be aligned, while a char or short may be
4025 // anywhere in the word. Hence all this nasty bookkeeping code.
4026 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4027 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004028 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004029 // rlwinm ptr, ptr1, 0, 0, 29
4030 // slw incr2, incr, shift
4031 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4032 // slw mask, mask2, shift
4033 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004034 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004035 // add tmp, tmpDest, incr2
4036 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004037 // and tmp3, tmp, mask
4038 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004039 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004040 // bne- loopMBB
4041 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004042 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004043
4044 if (ptrA!=PPC::R0) {
4045 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4046 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4047 .addReg(ptrA).addReg(ptrB);
4048 } else {
4049 Ptr1Reg = ptrB;
4050 }
4051 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4052 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004053 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004054 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4055 if (is64bit)
4056 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4057 .addReg(Ptr1Reg).addImm(0).addImm(61);
4058 else
4059 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4060 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4061 BuildMI(BB, TII->get(PPC::SLW), Incr2Reg)
4062 .addReg(incr).addReg(ShiftReg);
4063 if (is8bit)
4064 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4065 else {
4066 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4067 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4068 }
4069 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4070 .addReg(Mask2Reg).addReg(ShiftReg);
4071
4072 BB = loopMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004073 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004074 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004075 if (BinOpcode)
4076 BuildMI(BB, TII->get(BinOpcode), TmpReg)
4077 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004078 BuildMI(BB, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004079 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004080 BuildMI(BB, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
4081 .addReg(TmpReg).addReg(MaskReg);
4082 BuildMI(BB, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
4083 .addReg(Tmp3Reg).addReg(Tmp2Reg);
4084 BuildMI(BB, TII->get(PPC::STWCX))
4085 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
4086 BuildMI(BB, TII->get(PPC::BCC))
4087 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4088 BB->addSuccessor(loopMBB);
4089 BB->addSuccessor(exitMBB);
4090
4091 // exitMBB:
4092 // ...
4093 BB = exitMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004094 BuildMI(BB, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004095 return BB;
4096}
4097
4098MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004099PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
4100 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004101 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004102
4103 // To "insert" these instructions we actually have to insert their
4104 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004105 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004106 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004107 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004108
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004109 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004110
4111 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4112 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4113 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4114 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4115 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4116
4117 // The incoming instruction knows the destination vreg to set, the
4118 // condition code register to branch on, the true/false values to
4119 // select between, and a branch opcode to use.
4120
4121 // thisMBB:
4122 // ...
4123 // TrueVal = ...
4124 // cmpTY ccX, r1, r2
4125 // bCC copy1MBB
4126 // fallthrough --> copy0MBB
4127 MachineBasicBlock *thisMBB = BB;
4128 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4129 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4130 unsigned SelectPred = MI->getOperand(4).getImm();
4131 BuildMI(BB, TII->get(PPC::BCC))
4132 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4133 F->insert(It, copy0MBB);
4134 F->insert(It, sinkMBB);
4135 // Update machine-CFG edges by transferring all successors of the current
4136 // block to the new block which will contain the Phi node for the select.
4137 sinkMBB->transferSuccessors(BB);
4138 // Next, add the true and fallthrough blocks as its successors.
4139 BB->addSuccessor(copy0MBB);
4140 BB->addSuccessor(sinkMBB);
4141
4142 // copy0MBB:
4143 // %FalseValue = ...
4144 // # fallthrough to sinkMBB
4145 BB = copy0MBB;
4146
4147 // Update machine-CFG edges
4148 BB->addSuccessor(sinkMBB);
4149
4150 // sinkMBB:
4151 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4152 // ...
4153 BB = sinkMBB;
4154 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
4155 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4156 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4157 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004158 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4159 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4160 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4161 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004162 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4163 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4164 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4165 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004166
4167 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4168 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4169 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4170 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004171 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4172 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4173 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4174 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004175
4176 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4177 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4178 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4179 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004180 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4181 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4182 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4183 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004184
4185 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4186 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4187 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4188 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004189 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4190 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4191 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4192 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004193
4194 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004195 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004196 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004197 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004198 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004199 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004200 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004201 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004202
4203 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4204 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4205 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4206 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004207 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4208 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4209 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4210 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004211
Dale Johannesen0e55f062008-08-29 18:29:46 +00004212 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4213 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4214 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4215 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4216 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4217 BB = EmitAtomicBinary(MI, BB, false, 0);
4218 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4219 BB = EmitAtomicBinary(MI, BB, true, 0);
4220
Evan Cheng53301922008-07-12 02:23:19 +00004221 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4222 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4223 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4224
4225 unsigned dest = MI->getOperand(0).getReg();
4226 unsigned ptrA = MI->getOperand(1).getReg();
4227 unsigned ptrB = MI->getOperand(2).getReg();
4228 unsigned oldval = MI->getOperand(3).getReg();
4229 unsigned newval = MI->getOperand(4).getReg();
4230
Dale Johannesen65e39732008-08-25 18:53:26 +00004231 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4232 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4233 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004234 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004235 F->insert(It, loop1MBB);
4236 F->insert(It, loop2MBB);
4237 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004238 F->insert(It, exitMBB);
4239 exitMBB->transferSuccessors(BB);
4240
4241 // thisMBB:
4242 // ...
4243 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004244 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004245
Dale Johannesen65e39732008-08-25 18:53:26 +00004246 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004247 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004248 // cmp[wd] dest, oldval
4249 // bne- midMBB
4250 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004251 // st[wd]cx. newval, ptr
4252 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004253 // b exitBB
4254 // midMBB:
4255 // st[wd]cx. dest, ptr
4256 // exitBB:
4257 BB = loop1MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004258 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4259 .addReg(ptrA).addReg(ptrB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004260 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004261 .addReg(oldval).addReg(dest);
Dale Johannesen65e39732008-08-25 18:53:26 +00004262 BuildMI(BB, TII->get(PPC::BCC))
4263 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4264 BB->addSuccessor(loop2MBB);
4265 BB->addSuccessor(midMBB);
4266
4267 BB = loop2MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004268 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4269 .addReg(newval).addReg(ptrA).addReg(ptrB);
4270 BuildMI(BB, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004271 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4272 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4273 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004274 BB->addSuccessor(exitMBB);
4275
Dale Johannesen65e39732008-08-25 18:53:26 +00004276 BB = midMBB;
4277 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4278 .addReg(dest).addReg(ptrA).addReg(ptrB);
4279 BB->addSuccessor(exitMBB);
4280
Evan Cheng53301922008-07-12 02:23:19 +00004281 // exitMBB:
4282 // ...
4283 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004284 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4285 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4286 // We must use 64-bit registers for addresses when targeting 64-bit,
4287 // since we're actually doing arithmetic on them. Other registers
4288 // can be 32-bit.
4289 bool is64bit = PPCSubTarget.isPPC64();
4290 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4291
4292 unsigned dest = MI->getOperand(0).getReg();
4293 unsigned ptrA = MI->getOperand(1).getReg();
4294 unsigned ptrB = MI->getOperand(2).getReg();
4295 unsigned oldval = MI->getOperand(3).getReg();
4296 unsigned newval = MI->getOperand(4).getReg();
4297
4298 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4299 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4300 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4301 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4302 F->insert(It, loop1MBB);
4303 F->insert(It, loop2MBB);
4304 F->insert(It, midMBB);
4305 F->insert(It, exitMBB);
4306 exitMBB->transferSuccessors(BB);
4307
4308 MachineRegisterInfo &RegInfo = F->getRegInfo();
4309 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004310 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4311 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004312 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4313 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4314 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4315 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4316 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4317 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4318 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4319 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4320 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4321 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4322 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4323 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4324 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4325 unsigned Ptr1Reg;
4326 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4327 // thisMBB:
4328 // ...
4329 // fallthrough --> loopMBB
4330 BB->addSuccessor(loop1MBB);
4331
4332 // The 4-byte load must be aligned, while a char or short may be
4333 // anywhere in the word. Hence all this nasty bookkeeping code.
4334 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4335 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004336 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004337 // rlwinm ptr, ptr1, 0, 0, 29
4338 // slw newval2, newval, shift
4339 // slw oldval2, oldval,shift
4340 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4341 // slw mask, mask2, shift
4342 // and newval3, newval2, mask
4343 // and oldval3, oldval2, mask
4344 // loop1MBB:
4345 // lwarx tmpDest, ptr
4346 // and tmp, tmpDest, mask
4347 // cmpw tmp, oldval3
4348 // bne- midMBB
4349 // loop2MBB:
4350 // andc tmp2, tmpDest, mask
4351 // or tmp4, tmp2, newval3
4352 // stwcx. tmp4, ptr
4353 // bne- loop1MBB
4354 // b exitBB
4355 // midMBB:
4356 // stwcx. tmpDest, ptr
4357 // exitBB:
4358 // srw dest, tmpDest, shift
4359 if (ptrA!=PPC::R0) {
4360 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4361 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4362 .addReg(ptrA).addReg(ptrB);
4363 } else {
4364 Ptr1Reg = ptrB;
4365 }
4366 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4367 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004368 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004369 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4370 if (is64bit)
4371 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4372 .addReg(Ptr1Reg).addImm(0).addImm(61);
4373 else
4374 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4375 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4376 BuildMI(BB, TII->get(PPC::SLW), NewVal2Reg)
4377 .addReg(newval).addReg(ShiftReg);
4378 BuildMI(BB, TII->get(PPC::SLW), OldVal2Reg)
4379 .addReg(oldval).addReg(ShiftReg);
4380 if (is8bit)
4381 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4382 else {
4383 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4384 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4385 }
4386 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4387 .addReg(Mask2Reg).addReg(ShiftReg);
4388 BuildMI(BB, TII->get(PPC::AND), NewVal3Reg)
4389 .addReg(NewVal2Reg).addReg(MaskReg);
4390 BuildMI(BB, TII->get(PPC::AND), OldVal3Reg)
4391 .addReg(OldVal2Reg).addReg(MaskReg);
4392
4393 BB = loop1MBB;
4394 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
4395 .addReg(PPC::R0).addReg(PtrReg);
4396 BuildMI(BB, TII->get(PPC::AND),TmpReg).addReg(TmpDestReg).addReg(MaskReg);
4397 BuildMI(BB, TII->get(PPC::CMPW), PPC::CR0)
4398 .addReg(TmpReg).addReg(OldVal3Reg);
4399 BuildMI(BB, TII->get(PPC::BCC))
4400 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4401 BB->addSuccessor(loop2MBB);
4402 BB->addSuccessor(midMBB);
4403
4404 BB = loop2MBB;
4405 BuildMI(BB, TII->get(PPC::ANDC),Tmp2Reg).addReg(TmpDestReg).addReg(MaskReg);
4406 BuildMI(BB, TII->get(PPC::OR),Tmp4Reg).addReg(Tmp2Reg).addReg(NewVal3Reg);
4407 BuildMI(BB, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
4408 .addReg(PPC::R0).addReg(PtrReg);
4409 BuildMI(BB, TII->get(PPC::BCC))
4410 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4411 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4412 BB->addSuccessor(loop1MBB);
4413 BB->addSuccessor(exitMBB);
4414
4415 BB = midMBB;
4416 BuildMI(BB, TII->get(PPC::STWCX)).addReg(TmpDestReg)
4417 .addReg(PPC::R0).addReg(PtrReg);
4418 BB->addSuccessor(exitMBB);
4419
4420 // exitMBB:
4421 // ...
4422 BB = exitMBB;
4423 BuildMI(BB, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
4424 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004425 assert(0 && "Unexpected instr type to insert");
4426 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004427
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004428 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004429 return BB;
4430}
4431
Chris Lattner1a635d62006-04-14 06:01:58 +00004432//===----------------------------------------------------------------------===//
4433// Target Optimization Hooks
4434//===----------------------------------------------------------------------===//
4435
Dan Gohman475871a2008-07-27 21:46:04 +00004436SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004437 DAGCombinerInfo &DCI) const {
4438 TargetMachine &TM = getTargetMachine();
4439 SelectionDAG &DAG = DCI.DAG;
4440 switch (N->getOpcode()) {
4441 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004442 case PPCISD::SHL:
4443 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004444 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004445 return N->getOperand(0);
4446 }
4447 break;
4448 case PPCISD::SRL:
4449 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004450 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004451 return N->getOperand(0);
4452 }
4453 break;
4454 case PPCISD::SRA:
4455 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004456 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004457 C->isAllOnesValue()) // -1 >>s V -> -1.
4458 return N->getOperand(0);
4459 }
4460 break;
4461
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004462 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004463 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004464 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4465 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4466 // We allow the src/dst to be either f32/f64, but the intermediate
4467 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004468 if (N->getOperand(0).getValueType() == MVT::i64 &&
4469 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004470 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004471 if (Val.getValueType() == MVT::f32) {
4472 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004473 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004474 }
4475
4476 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004477 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004478 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004479 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004480 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004481 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4482 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004483 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004484 }
4485 return Val;
4486 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4487 // If the intermediate type is i32, we can avoid the load/store here
4488 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004489 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004490 }
4491 }
4492 break;
Chris Lattner51269842006-03-01 05:50:56 +00004493 case ISD::STORE:
4494 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4495 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004496 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004497 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004498 N->getOperand(1).getValueType() == MVT::i32 &&
4499 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004500 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004501 if (Val.getValueType() == MVT::f32) {
4502 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004503 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004504 }
4505 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004506 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004507
4508 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4509 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004510 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004511 return Val;
4512 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004513
4514 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4515 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004516 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004517 (N->getOperand(1).getValueType() == MVT::i32 ||
4518 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004519 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004520 // Do an any-extend to 32-bits if this is a half-word input.
4521 if (BSwapOp.getValueType() == MVT::i16)
4522 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4523
4524 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4525 N->getOperand(2), N->getOperand(3),
4526 DAG.getValueType(N->getOperand(1).getValueType()));
4527 }
4528 break;
4529 case ISD::BSWAP:
4530 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004531 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004532 N->getOperand(0).hasOneUse() &&
4533 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004534 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004535 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004536 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004537 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004538 VTs.push_back(MVT::i32);
4539 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004540 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4541 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004542 LD->getChain(), // Chain
4543 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004544 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004545 DAG.getValueType(N->getValueType(0)) // VT
4546 };
Dan Gohman475871a2008-07-27 21:46:04 +00004547 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004548
4549 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004550 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004551 if (N->getValueType(0) == MVT::i16)
4552 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4553
4554 // First, combine the bswap away. This makes the value produced by the
4555 // load dead.
4556 DCI.CombineTo(N, ResVal);
4557
4558 // Next, combine the load away, we give it a bogus result value but a real
4559 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004560 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Chris Lattnerd9989382006-07-10 20:56:58 +00004561
4562 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004563 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004564 }
4565
Chris Lattner51269842006-03-01 05:50:56 +00004566 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004567 case PPCISD::VCMP: {
4568 // If a VCMPo node already exists with exactly the same operands as this
4569 // node, use its result instead of this node (VCMPo computes both a CR6 and
4570 // a normal output).
4571 //
4572 if (!N->getOperand(0).hasOneUse() &&
4573 !N->getOperand(1).hasOneUse() &&
4574 !N->getOperand(2).hasOneUse()) {
4575
4576 // Scan all of the users of the LHS, looking for VCMPo's that match.
4577 SDNode *VCMPoNode = 0;
4578
Gabor Greifba36cb52008-08-28 21:40:38 +00004579 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004580 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4581 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004582 if (UI->getOpcode() == PPCISD::VCMPo &&
4583 UI->getOperand(1) == N->getOperand(1) &&
4584 UI->getOperand(2) == N->getOperand(2) &&
4585 UI->getOperand(0) == N->getOperand(0)) {
4586 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004587 break;
4588 }
4589
Chris Lattner00901202006-04-18 18:28:22 +00004590 // If there is no VCMPo node, or if the flag value has a single use, don't
4591 // transform this.
4592 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4593 break;
4594
4595 // Look at the (necessarily single) use of the flag value. If it has a
4596 // chain, this transformation is more complex. Note that multiple things
4597 // could use the value result, which we should ignore.
4598 SDNode *FlagUser = 0;
4599 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4600 FlagUser == 0; ++UI) {
4601 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004602 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004603 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004604 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004605 FlagUser = User;
4606 break;
4607 }
4608 }
4609 }
4610
4611 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4612 // give up for right now.
4613 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004614 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004615 }
4616 break;
4617 }
Chris Lattner90564f22006-04-18 17:59:36 +00004618 case ISD::BR_CC: {
4619 // If this is a branch on an altivec predicate comparison, lower this so
4620 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4621 // lowering is done pre-legalize, because the legalizer lowers the predicate
4622 // compare down to code that is difficult to reassemble.
4623 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004624 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004625 int CompareOpc;
4626 bool isDot;
4627
4628 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4629 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4630 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4631 assert(isDot && "Can't compare against a vector result!");
4632
4633 // If this is a comparison against something other than 0/1, then we know
4634 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004635 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004636 if (Val != 0 && Val != 1) {
4637 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4638 return N->getOperand(0);
4639 // Always !=, turn it into an unconditional branch.
4640 return DAG.getNode(ISD::BR, MVT::Other,
4641 N->getOperand(0), N->getOperand(4));
4642 }
4643
4644 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4645
4646 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004647 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004648 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004649 LHS.getOperand(2), // LHS of compare
4650 LHS.getOperand(3), // RHS of compare
4651 DAG.getConstant(CompareOpc, MVT::i32)
4652 };
Chris Lattner90564f22006-04-18 17:59:36 +00004653 VTs.push_back(LHS.getOperand(2).getValueType());
4654 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00004655 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004656
4657 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004658 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004659 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00004660 default: // Can't happen, don't crash on invalid number though.
4661 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004662 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004663 break;
4664 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004665 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004666 break;
4667 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004668 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004669 break;
4670 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004671 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004672 break;
4673 }
4674
4675 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004676 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004677 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004678 N->getOperand(4), CompNode.getValue(1));
4679 }
4680 break;
4681 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004682 }
4683
Dan Gohman475871a2008-07-27 21:46:04 +00004684 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004685}
4686
Chris Lattner1a635d62006-04-14 06:01:58 +00004687//===----------------------------------------------------------------------===//
4688// Inline Assembly Support
4689//===----------------------------------------------------------------------===//
4690
Dan Gohman475871a2008-07-27 21:46:04 +00004691void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004692 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004693 APInt &KnownZero,
4694 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004695 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004696 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004697 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004698 switch (Op.getOpcode()) {
4699 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004700 case PPCISD::LBRX: {
4701 // lhbrx is known to have the top bits cleared out.
4702 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4703 KnownZero = 0xFFFF0000;
4704 break;
4705 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004706 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004707 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004708 default: break;
4709 case Intrinsic::ppc_altivec_vcmpbfp_p:
4710 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4711 case Intrinsic::ppc_altivec_vcmpequb_p:
4712 case Intrinsic::ppc_altivec_vcmpequh_p:
4713 case Intrinsic::ppc_altivec_vcmpequw_p:
4714 case Intrinsic::ppc_altivec_vcmpgefp_p:
4715 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4716 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4717 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4718 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4719 case Intrinsic::ppc_altivec_vcmpgtub_p:
4720 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4721 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4722 KnownZero = ~1U; // All bits but the low one are known to be zero.
4723 break;
4724 }
4725 }
4726 }
4727}
4728
4729
Chris Lattner4234f572007-03-25 02:14:49 +00004730/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004731/// constraint it is for this target.
4732PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004733PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4734 if (Constraint.size() == 1) {
4735 switch (Constraint[0]) {
4736 default: break;
4737 case 'b':
4738 case 'r':
4739 case 'f':
4740 case 'v':
4741 case 'y':
4742 return C_RegisterClass;
4743 }
4744 }
4745 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004746}
4747
Chris Lattner331d1bc2006-11-02 01:44:04 +00004748std::pair<unsigned, const TargetRegisterClass*>
4749PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004750 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004751 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004752 // GCC RS6000 Constraint Letters
4753 switch (Constraint[0]) {
4754 case 'b': // R1-R31
4755 case 'r': // R0-R31
4756 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4757 return std::make_pair(0U, PPC::G8RCRegisterClass);
4758 return std::make_pair(0U, PPC::GPRCRegisterClass);
4759 case 'f':
4760 if (VT == MVT::f32)
4761 return std::make_pair(0U, PPC::F4RCRegisterClass);
4762 else if (VT == MVT::f64)
4763 return std::make_pair(0U, PPC::F8RCRegisterClass);
4764 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004765 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004766 return std::make_pair(0U, PPC::VRRCRegisterClass);
4767 case 'y': // crrc
4768 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004769 }
4770 }
4771
Chris Lattner331d1bc2006-11-02 01:44:04 +00004772 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004773}
Chris Lattner763317d2006-02-07 00:47:13 +00004774
Chris Lattner331d1bc2006-11-02 01:44:04 +00004775
Chris Lattner48884cd2007-08-25 00:47:38 +00004776/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4777/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00004778void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
4779 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004780 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004781 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004782 switch (Letter) {
4783 default: break;
4784 case 'I':
4785 case 'J':
4786 case 'K':
4787 case 'L':
4788 case 'M':
4789 case 'N':
4790 case 'O':
4791 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004792 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004793 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004794 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004795 switch (Letter) {
4796 default: assert(0 && "Unknown constraint letter!");
4797 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004798 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004799 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004800 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004801 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4802 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004803 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004804 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004805 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004806 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004807 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004808 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004809 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004810 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004811 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004812 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004813 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004814 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004815 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004816 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004817 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004818 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004819 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004820 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004821 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004822 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004823 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004824 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004825 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004826 }
4827 break;
4828 }
4829 }
4830
Gabor Greifba36cb52008-08-28 21:40:38 +00004831 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004832 Ops.push_back(Result);
4833 return;
4834 }
4835
Chris Lattner763317d2006-02-07 00:47:13 +00004836 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00004837 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004838}
Evan Chengc4c62572006-03-13 23:20:37 +00004839
Chris Lattnerc9addb72007-03-30 23:15:24 +00004840// isLegalAddressingMode - Return true if the addressing mode represented
4841// by AM is legal for this target, for a load/store of the specified type.
4842bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4843 const Type *Ty) const {
4844 // FIXME: PPC does not allow r+i addressing modes for vectors!
4845
4846 // PPC allows a sign-extended 16-bit immediate field.
4847 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4848 return false;
4849
4850 // No global is ever allowed as a base.
4851 if (AM.BaseGV)
4852 return false;
4853
4854 // PPC only support r+r,
4855 switch (AM.Scale) {
4856 case 0: // "r+i" or just "i", depending on HasBaseReg.
4857 break;
4858 case 1:
4859 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4860 return false;
4861 // Otherwise we have r+r or r+i.
4862 break;
4863 case 2:
4864 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4865 return false;
4866 // Allow 2*r as r+r.
4867 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004868 default:
4869 // No other scales are supported.
4870 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004871 }
4872
4873 return true;
4874}
4875
Evan Chengc4c62572006-03-13 23:20:37 +00004876/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004877/// as the offset of the target addressing mode for load / store of the
4878/// given type.
4879bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004880 // PPC allows a sign-extended 16-bit immediate field.
4881 return (V > -(1 << 16) && V < (1 << 16)-1);
4882}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004883
4884bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004885 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004886}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004887
Dan Gohman475871a2008-07-27 21:46:04 +00004888SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Chris Lattner3fc027d2007-12-08 06:59:59 +00004889 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004890 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004891 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004892
4893 MachineFunction &MF = DAG.getMachineFunction();
4894 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004895
Chris Lattner3fc027d2007-12-08 06:59:59 +00004896 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004897 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004898
4899 // Make sure the function really does not optimize away the store of the RA
4900 // to the stack.
4901 FuncInfo->setLRStoreRequired();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004902 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4903}
4904
Dan Gohman475871a2008-07-27 21:46:04 +00004905SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004906 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004907 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004908 return SDValue();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004909
Duncan Sands83ec4b62008-06-06 12:08:01 +00004910 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004911 bool isPPC64 = PtrVT == MVT::i64;
4912
4913 MachineFunction &MF = DAG.getMachineFunction();
4914 MachineFrameInfo *MFI = MF.getFrameInfo();
4915 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4916 && MFI->getStackSize();
4917
4918 if (isPPC64)
4919 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004920 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004921 else
4922 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4923 MVT::i32);
4924}