Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1 | //===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements a linear scan register allocator. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | #define DEBUG_TYPE "regalloc" |
| 14 | #include "llvm/Function.h" |
| 15 | #include "llvm/CodeGen/LiveIntervals.h" |
| 16 | #include "llvm/CodeGen/LiveVariables.h" |
| 17 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 18 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 19 | #include "llvm/CodeGen/MachineInstr.h" |
| 20 | #include "llvm/CodeGen/Passes.h" |
| 21 | #include "llvm/CodeGen/SSARegMap.h" |
| 22 | #include "llvm/Target/MRegisterInfo.h" |
| 23 | #include "llvm/Target/TargetInstrInfo.h" |
| 24 | #include "llvm/Target/TargetMachine.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/Support/CFG.h" |
| 26 | #include "Support/Debug.h" |
| 27 | #include "Support/DepthFirstIterator.h" |
| 28 | #include "Support/Statistic.h" |
| 29 | #include "Support/STLExtras.h" |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 30 | #include <algorithm> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 31 | using namespace llvm; |
| 32 | |
| 33 | namespace { |
| 34 | Statistic<> numSpilled ("ra-linearscan", "Number of registers spilled"); |
Chris Lattner | 5e46b51 | 2003-12-18 20:25:31 +0000 | [diff] [blame] | 35 | Statistic<> numReloaded("ra-linearscan", "Number of registers reloaded"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 36 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 37 | class PhysRegTracker { |
| 38 | private: |
| 39 | const MRegisterInfo* mri_; |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 40 | std::vector<unsigned> regUse_; |
| 41 | |
| 42 | public: |
| 43 | PhysRegTracker(MachineFunction* mf) |
| 44 | : mri_(mf ? mf->getTarget().getRegisterInfo() : NULL) { |
| 45 | if (mri_) { |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 46 | regUse_.assign(mri_->getNumRegs(), 0); |
| 47 | } |
| 48 | } |
| 49 | |
| 50 | PhysRegTracker(const PhysRegTracker& rhs) |
| 51 | : mri_(rhs.mri_), |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 52 | regUse_(rhs.regUse_) { |
| 53 | } |
| 54 | |
| 55 | const PhysRegTracker& operator=(const PhysRegTracker& rhs) { |
| 56 | mri_ = rhs.mri_; |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 57 | regUse_ = rhs.regUse_; |
| 58 | return *this; |
| 59 | } |
| 60 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 61 | void addPhysRegUse(unsigned physReg) { |
| 62 | ++regUse_[physReg]; |
| 63 | for (const unsigned* as = mri_->getAliasSet(physReg); *as; ++as) { |
| 64 | physReg = *as; |
| 65 | ++regUse_[physReg]; |
| 66 | } |
| 67 | } |
| 68 | |
| 69 | void delPhysRegUse(unsigned physReg) { |
| 70 | assert(regUse_[physReg] != 0); |
| 71 | --regUse_[physReg]; |
| 72 | for (const unsigned* as = mri_->getAliasSet(physReg); *as; ++as) { |
| 73 | physReg = *as; |
| 74 | assert(regUse_[physReg] != 0); |
| 75 | --regUse_[physReg]; |
| 76 | } |
| 77 | } |
| 78 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 79 | bool isPhysRegAvail(unsigned physReg) const { |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 80 | return regUse_[physReg] == 0; |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 81 | } |
| 82 | }; |
| 83 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 84 | class RA : public MachineFunctionPass { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 85 | private: |
| 86 | MachineFunction* mf_; |
| 87 | const TargetMachine* tm_; |
| 88 | const MRegisterInfo* mri_; |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 89 | LiveIntervals* li_; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 90 | typedef std::list<LiveIntervals::Interval*> IntervalPtrs; |
| 91 | IntervalPtrs unhandled_, fixed_, active_, inactive_, handled_; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 92 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 93 | PhysRegTracker prt_; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 94 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 95 | typedef std::map<unsigned, unsigned> Virt2PhysMap; |
| 96 | Virt2PhysMap v2pMap_; |
| 97 | |
| 98 | typedef std::map<unsigned, int> Virt2StackSlotMap; |
| 99 | Virt2StackSlotMap v2ssMap_; |
| 100 | |
| 101 | int instrAdded_; |
| 102 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 103 | typedef std::vector<float> SpillWeights; |
| 104 | SpillWeights spillWeights_; |
| 105 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 106 | public: |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 107 | RA() |
| 108 | : prt_(NULL) { |
| 109 | |
| 110 | } |
| 111 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 112 | virtual const char* getPassName() const { |
| 113 | return "Linear Scan Register Allocator"; |
| 114 | } |
| 115 | |
| 116 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
| 117 | AU.addRequired<LiveVariables>(); |
| 118 | AU.addRequired<LiveIntervals>(); |
| 119 | MachineFunctionPass::getAnalysisUsage(AU); |
| 120 | } |
| 121 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 122 | /// runOnMachineFunction - register allocate the whole function |
| 123 | bool runOnMachineFunction(MachineFunction&); |
| 124 | |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 125 | void releaseMemory(); |
| 126 | |
| 127 | private: |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 128 | /// initIntervalSets - initializa the four interval sets: |
| 129 | /// unhandled, fixed, active and inactive |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 130 | void initIntervalSets(LiveIntervals::Intervals& li); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 131 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 132 | /// processActiveIntervals - expire old intervals and move |
| 133 | /// non-overlapping ones to the incative list |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 134 | void processActiveIntervals(IntervalPtrs::value_type cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 135 | |
| 136 | /// processInactiveIntervals - expire old intervals and move |
| 137 | /// overlapping ones to the active list |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 138 | void processInactiveIntervals(IntervalPtrs::value_type cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 139 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 140 | /// updateSpillWeights - updates the spill weights of the |
| 141 | /// specifed physical register and its weight |
| 142 | void updateSpillWeights(unsigned reg, SpillWeights::value_type weight); |
| 143 | |
| 144 | /// assignRegOrStackSlotAtInterval - assign a register if one |
| 145 | /// is available, or spill. |
| 146 | void assignRegOrStackSlotAtInterval(IntervalPtrs::value_type cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 147 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 148 | /// addSpillCode - adds spill code for interval. The interval |
| 149 | /// must be modified by LiveIntervals::updateIntervalForSpill. |
| 150 | void addSpillCode(IntervalPtrs::value_type li, int slot); |
| 151 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 152 | /// |
| 153 | /// register handling helpers |
| 154 | /// |
| 155 | |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 156 | /// getFreePhysReg - return a free physical register for this |
| 157 | /// virtual register interval if we have one, otherwise return |
| 158 | /// 0 |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 159 | unsigned getFreePhysReg(IntervalPtrs::value_type cur); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 160 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 161 | /// assignVirt2PhysReg - assigns the free physical register to |
| 162 | /// the virtual register passed as arguments |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 163 | Virt2PhysMap::iterator |
| 164 | assignVirt2PhysReg(unsigned virtReg, unsigned physReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 165 | |
| 166 | /// clearVirtReg - free the physical register associated with this |
| 167 | /// virtual register and disassociate virtual->physical and |
| 168 | /// physical->virtual mappings |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 169 | void clearVirtReg(Virt2PhysMap::iterator it); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 170 | |
| 171 | /// assignVirt2StackSlot - assigns this virtual register to a |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 172 | /// stack slot. returns the stack slot |
| 173 | int assignVirt2StackSlot(unsigned virtReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 174 | |
Alkis Evlogimenos | 69546d5 | 2003-12-04 03:57:28 +0000 | [diff] [blame] | 175 | /// getStackSlot - returns the offset of the specified |
| 176 | /// register on the stack |
| 177 | int getStackSlot(unsigned virtReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 178 | |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 179 | void printVirtRegAssignment() const { |
| 180 | std::cerr << "register assignment:\n"; |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 181 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 182 | for (Virt2PhysMap::const_iterator |
| 183 | i = v2pMap_.begin(), e = v2pMap_.end(); i != e; ++i) { |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 184 | assert(i->second != 0); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 185 | std::cerr << '[' << i->first << ',' |
| 186 | << mri_->getName(i->second) << "]\n"; |
| 187 | } |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 188 | for (Virt2StackSlotMap::const_iterator |
| 189 | i = v2ssMap_.begin(), e = v2ssMap_.end(); i != e; ++i) { |
| 190 | std::cerr << '[' << i->first << ",ss#" << i->second << "]\n"; |
| 191 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 192 | std::cerr << '\n'; |
| 193 | } |
Alkis Evlogimenos | a6d8c3f | 2004-01-16 20:29:42 +0000 | [diff] [blame] | 194 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 195 | void printIntervals(const char* const str, |
| 196 | RA::IntervalPtrs::const_iterator i, |
| 197 | RA::IntervalPtrs::const_iterator e) const { |
| 198 | if (str) std::cerr << str << " intervals:\n"; |
| 199 | for (; i != e; ++i) { |
| 200 | std::cerr << "\t\t" << **i << " -> "; |
Alkis Evlogimenos | a6d8c3f | 2004-01-16 20:29:42 +0000 | [diff] [blame] | 201 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 202 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | a6d8c3f | 2004-01-16 20:29:42 +0000 | [diff] [blame] | 203 | Virt2PhysMap::const_iterator it = v2pMap_.find(reg); |
| 204 | reg = (it == v2pMap_.end() ? 0 : it->second); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 205 | } |
Alkis Evlogimenos | a12c7bb | 2004-01-16 20:33:13 +0000 | [diff] [blame] | 206 | std::cerr << mri_->getName(reg) << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 207 | } |
| 208 | } |
Alkis Evlogimenos | 779e640 | 2004-02-18 23:15:23 +0000 | [diff] [blame^] | 209 | |
| 210 | void verifyAssignment() const { |
| 211 | for (Virt2PhysMap::const_iterator i = v2pMap_.begin(), |
| 212 | e = v2pMap_.end(); i != e; ++i) |
| 213 | for (Virt2PhysMap::const_iterator i2 = i; i2 != e; ++i2) |
| 214 | if (mri_->areAliases(i->second, i2->second)) { |
| 215 | const LiveIntervals::Interval |
| 216 | &in = li_->getInterval(i->second), |
| 217 | &in2 = li_->getInterval(i2->second); |
| 218 | assert(!in.overlaps(in2) && |
| 219 | "overlapping intervals for same register!"); |
| 220 | } |
| 221 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 222 | }; |
| 223 | } |
| 224 | |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 225 | void RA::releaseMemory() |
| 226 | { |
| 227 | v2pMap_.clear(); |
| 228 | v2ssMap_.clear(); |
| 229 | unhandled_.clear(); |
| 230 | active_.clear(); |
| 231 | inactive_.clear(); |
| 232 | fixed_.clear(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 233 | handled_.clear(); |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 234 | } |
| 235 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 236 | bool RA::runOnMachineFunction(MachineFunction &fn) { |
| 237 | mf_ = &fn; |
| 238 | tm_ = &fn.getTarget(); |
| 239 | mri_ = tm_->getRegisterInfo(); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 240 | li_ = &getAnalysis<LiveIntervals>(); |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 241 | prt_ = PhysRegTracker(mf_); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 242 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 243 | initIntervalSets(li_->getIntervals()); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 244 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 245 | // linear scan algorithm |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 246 | DEBUG(std::cerr << "Machine Function\n"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 247 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 248 | DEBUG(printIntervals("\tunhandled", unhandled_.begin(), unhandled_.end())); |
| 249 | DEBUG(printIntervals("\tfixed", fixed_.begin(), fixed_.end())); |
| 250 | DEBUG(printIntervals("\tactive", active_.begin(), active_.end())); |
| 251 | DEBUG(printIntervals("\tinactive", inactive_.begin(), inactive_.end())); |
| 252 | |
| 253 | while (!unhandled_.empty() || !fixed_.empty()) { |
| 254 | // pick the interval with the earliest start point |
| 255 | IntervalPtrs::value_type cur; |
| 256 | if (fixed_.empty()) { |
| 257 | cur = unhandled_.front(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 258 | unhandled_.pop_front(); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 259 | } |
| 260 | else if (unhandled_.empty()) { |
| 261 | cur = fixed_.front(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 262 | fixed_.pop_front(); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 263 | } |
| 264 | else if (unhandled_.front()->start() < fixed_.front()->start()) { |
| 265 | cur = unhandled_.front(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 266 | unhandled_.pop_front(); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 267 | } |
| 268 | else { |
| 269 | cur = fixed_.front(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 270 | fixed_.pop_front(); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 271 | } |
| 272 | |
Alkis Evlogimenos | 5ab2027 | 2004-01-14 00:09:36 +0000 | [diff] [blame] | 273 | DEBUG(std::cerr << *cur << '\n'); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 274 | |
| 275 | processActiveIntervals(cur); |
| 276 | processInactiveIntervals(cur); |
Alkis Evlogimenos | b7be115 | 2004-01-13 20:42:08 +0000 | [diff] [blame] | 277 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 278 | // if this register is fixed we are done |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 279 | if (MRegisterInfo::isPhysicalRegister(cur->reg)) { |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 280 | prt_.addPhysRegUse(cur->reg); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 281 | active_.push_back(cur); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 282 | handled_.push_back(cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 283 | } |
| 284 | // otherwise we are allocating a virtual register. try to find |
| 285 | // a free physical register or spill an interval in order to |
| 286 | // assign it one (we could spill the current though). |
| 287 | else { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 288 | assignRegOrStackSlotAtInterval(cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 289 | } |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 290 | |
| 291 | DEBUG(printIntervals("\tactive", active_.begin(), active_.end())); |
| 292 | DEBUG(printIntervals("\tinactive", inactive_.begin(), inactive_.end())); } |
| 293 | |
Alkis Evlogimenos | 7d65a12 | 2003-12-13 05:50:19 +0000 | [diff] [blame] | 294 | // expire any remaining active intervals |
| 295 | for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) { |
| 296 | unsigned reg = (*i)->reg; |
| 297 | DEBUG(std::cerr << "\t\tinterval " << **i << " expired\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 298 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 299 | reg = v2pMap_[reg]; |
Alkis Evlogimenos | 7d65a12 | 2003-12-13 05:50:19 +0000 | [diff] [blame] | 300 | } |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 301 | prt_.delPhysRegUse(reg); |
Alkis Evlogimenos | 7d65a12 | 2003-12-13 05:50:19 +0000 | [diff] [blame] | 302 | } |
Alkis Evlogimenos | 4d7af65 | 2003-12-14 13:24:17 +0000 | [diff] [blame] | 303 | |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 304 | DEBUG(printVirtRegAssignment()); |
| 305 | DEBUG(std::cerr << "finished register allocation\n"); |
Alkis Evlogimenos | 779e640 | 2004-02-18 23:15:23 +0000 | [diff] [blame^] | 306 | // this is a slow operations do not uncomment |
| 307 | // DEBUG(verifyAssignment()); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 308 | |
| 309 | const TargetInstrInfo& tii = tm_->getInstrInfo(); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 310 | |
| 311 | DEBUG(std::cerr << "Rewrite machine code:\n"); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 312 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 313 | mbbi != mbbe; ++mbbi) { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 314 | instrAdded_ = 0; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 315 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 316 | for (MachineBasicBlock::iterator mii = mbbi->begin(), mie = mbbi->end(); |
| 317 | mii != mie; ++mii) { |
| 318 | DEBUG(std::cerr << '\t'; mii->print(std::cerr, *tm_)); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 319 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 320 | // use our current mapping and actually replace every |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 321 | // virtual register with its allocated physical registers |
| 322 | DEBUG(std::cerr << "\t\treplacing virtual registers with mapped " |
| 323 | "physical registers:\n"); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 324 | for (unsigned i = 0, e = mii->getNumOperands(); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 325 | i != e; ++i) { |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 326 | MachineOperand& op = mii->getOperand(i); |
Chris Lattner | 1cbe4d0 | 2004-02-10 21:12:22 +0000 | [diff] [blame] | 327 | if (op.isRegister() && |
| 328 | MRegisterInfo::isVirtualRegister(op.getReg())) { |
| 329 | unsigned virtReg = op.getReg(); |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 330 | Virt2PhysMap::iterator it = v2pMap_.find(virtReg); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 331 | assert(it != v2pMap_.end() && |
| 332 | "all virtual registers must be allocated"); |
| 333 | unsigned physReg = it->second; |
| 334 | assert(MRegisterInfo::isPhysicalRegister(physReg)); |
| 335 | DEBUG(std::cerr << "\t\t\t%reg" << virtReg |
| 336 | << " -> " << mri_->getName(physReg) << '\n'); |
| 337 | mii->SetMachineOperandReg(i, physReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 338 | } |
| 339 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 340 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 341 | } |
| 342 | |
| 343 | return true; |
| 344 | } |
| 345 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 346 | void RA::initIntervalSets(LiveIntervals::Intervals& li) |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 347 | { |
| 348 | assert(unhandled_.empty() && fixed_.empty() && |
| 349 | active_.empty() && inactive_.empty() && |
| 350 | "interval sets should be empty on initialization"); |
| 351 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 352 | for (LiveIntervals::Intervals::iterator i = li.begin(), e = li.end(); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 353 | i != e; ++i) { |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 354 | if (MRegisterInfo::isPhysicalRegister(i->reg)) |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 355 | fixed_.push_back(&*i); |
| 356 | else |
| 357 | unhandled_.push_back(&*i); |
| 358 | } |
| 359 | } |
| 360 | |
| 361 | void RA::processActiveIntervals(IntervalPtrs::value_type cur) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 362 | { |
| 363 | DEBUG(std::cerr << "\tprocessing active intervals:\n"); |
| 364 | for (IntervalPtrs::iterator i = active_.begin(); i != active_.end();) { |
| 365 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 3b02cbe | 2004-01-16 20:17:05 +0000 | [diff] [blame] | 366 | // remove expired intervals |
| 367 | if ((*i)->expiredAt(cur->start())) { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 368 | DEBUG(std::cerr << "\t\tinterval " << **i << " expired\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 369 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 370 | reg = v2pMap_[reg]; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 371 | } |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 372 | prt_.delPhysRegUse(reg); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 373 | // remove from active |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 374 | i = active_.erase(i); |
| 375 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 376 | // move inactive intervals to inactive list |
| 377 | else if (!(*i)->liveAt(cur->start())) { |
| 378 | DEBUG(std::cerr << "\t\t\tinterval " << **i << " inactive\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 379 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 380 | reg = v2pMap_[reg]; |
| 381 | } |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 382 | prt_.delPhysRegUse(reg); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 383 | // add to inactive |
| 384 | inactive_.push_back(*i); |
| 385 | // remove from active |
| 386 | i = active_.erase(i); |
| 387 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 388 | else { |
| 389 | ++i; |
| 390 | } |
| 391 | } |
| 392 | } |
| 393 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 394 | void RA::processInactiveIntervals(IntervalPtrs::value_type cur) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 395 | { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 396 | DEBUG(std::cerr << "\tprocessing inactive intervals:\n"); |
| 397 | for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end();) { |
| 398 | unsigned reg = (*i)->reg; |
| 399 | |
Alkis Evlogimenos | 3b02cbe | 2004-01-16 20:17:05 +0000 | [diff] [blame] | 400 | // remove expired intervals |
| 401 | if ((*i)->expiredAt(cur->start())) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 402 | DEBUG(std::cerr << "\t\t\tinterval " << **i << " expired\n"); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 403 | // remove from inactive |
| 404 | i = inactive_.erase(i); |
| 405 | } |
| 406 | // move re-activated intervals in active list |
| 407 | else if ((*i)->liveAt(cur->start())) { |
| 408 | DEBUG(std::cerr << "\t\t\tinterval " << **i << " active\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 409 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 410 | reg = v2pMap_[reg]; |
| 411 | } |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 412 | prt_.addPhysRegUse(reg); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 413 | // add to active |
| 414 | active_.push_back(*i); |
| 415 | // remove from inactive |
| 416 | i = inactive_.erase(i); |
| 417 | } |
| 418 | else { |
| 419 | ++i; |
| 420 | } |
| 421 | } |
| 422 | } |
| 423 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 424 | void RA::updateSpillWeights(unsigned reg, SpillWeights::value_type weight) |
| 425 | { |
| 426 | spillWeights_[reg] += weight; |
| 427 | for (const unsigned* as = mri_->getAliasSet(reg); *as; ++as) |
| 428 | spillWeights_[*as] += weight; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 429 | } |
| 430 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 431 | void RA::assignRegOrStackSlotAtInterval(IntervalPtrs::value_type cur) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 432 | { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 433 | DEBUG(std::cerr << "\tallocating current interval:\n"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 434 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 435 | PhysRegTracker backupPrt = prt_; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 436 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 437 | spillWeights_.assign(mri_->getNumRegs(), 0.0); |
| 438 | |
| 439 | // for each interval in active update spill weights |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 440 | for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end(); |
| 441 | i != e; ++i) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 442 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 443 | if (MRegisterInfo::isVirtualRegister(reg)) |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 444 | reg = v2pMap_[reg]; |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 445 | updateSpillWeights(reg, (*i)->weight); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 446 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 447 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 448 | // for every interval in inactive we overlap with, mark the |
| 449 | // register as not free and update spill weights |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 450 | for (IntervalPtrs::const_iterator i = inactive_.begin(), |
| 451 | e = inactive_.end(); i != e; ++i) { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 452 | if (cur->overlaps(**i)) { |
| 453 | unsigned reg = (*i)->reg; |
| 454 | if (MRegisterInfo::isVirtualRegister(reg)) |
| 455 | reg = v2pMap_[reg]; |
| 456 | prt_.addPhysRegUse(reg); |
| 457 | updateSpillWeights(reg, (*i)->weight); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 458 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 459 | } |
| 460 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 461 | // for every interval in fixed we overlap with, |
| 462 | // mark the register as not free and update spill weights |
| 463 | for (IntervalPtrs::const_iterator i = fixed_.begin(), |
| 464 | e = fixed_.end(); i != e; ++i) { |
| 465 | if (cur->overlaps(**i)) { |
| 466 | unsigned reg = (*i)->reg; |
| 467 | prt_.addPhysRegUse(reg); |
| 468 | updateSpillWeights(reg, (*i)->weight); |
| 469 | } |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 470 | } |
| 471 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 472 | unsigned physReg = getFreePhysReg(cur); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 473 | // restore the physical register tracker |
| 474 | prt_ = backupPrt; |
| 475 | // if we find a free register, we are done: assign this virtual to |
| 476 | // the free physical register and add this interval to the active |
| 477 | // list. |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 478 | if (physReg) { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 479 | assignVirt2PhysReg(cur->reg, physReg); |
| 480 | active_.push_back(cur); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 481 | handled_.push_back(cur); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 482 | return; |
| 483 | } |
| 484 | |
| 485 | DEBUG(std::cerr << "\t\tassigning stack slot at interval "<< *cur << ":\n"); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 486 | // push the current interval back to unhandled since we are going |
| 487 | // to re-run at least this iteration |
| 488 | unhandled_.push_front(cur); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 489 | |
Alkis Evlogimenos | 6ab5c15 | 2004-02-14 00:44:07 +0000 | [diff] [blame] | 490 | float minWeight = std::numeric_limits<float>::infinity(); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 491 | unsigned minReg = 0; |
| 492 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(cur->reg); |
| 493 | for (TargetRegisterClass::iterator i = rc->allocation_order_begin(*mf_); |
| 494 | i != rc->allocation_order_end(*mf_); ++i) { |
| 495 | unsigned reg = *i; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 496 | if (minWeight > spillWeights_[reg]) { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 497 | minWeight = spillWeights_[reg]; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 498 | minReg = reg; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 499 | } |
| 500 | } |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 501 | DEBUG(std::cerr << "\t\t\tregister with min weight: " |
| 502 | << mri_->getName(minReg) << " (" << minWeight << ")\n"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 503 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 504 | // if the current has the minimum weight, we need to modify it, |
| 505 | // push it back in unhandled and let the linear scan algorithm run |
| 506 | // again |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 507 | if (cur->weight < minWeight) { |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 508 | DEBUG(std::cerr << "\t\t\t\tspilling(c): " << *cur;); |
| 509 | int slot = assignVirt2StackSlot(cur->reg); |
| 510 | li_->updateSpilledInterval(*cur); |
| 511 | addSpillCode(cur, slot); |
| 512 | DEBUG(std::cerr << "[ " << *cur << " ]\n"); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 513 | return; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 514 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 515 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 516 | // otherwise we spill all intervals aliasing the register with |
| 517 | // minimum weight, rollback to the interval with the earliest |
| 518 | // start point and let the linear scan algorithm run again |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 519 | std::vector<bool> toSpill(mri_->getNumRegs(), false); |
| 520 | toSpill[minReg] = true; |
| 521 | for (const unsigned* as = mri_->getAliasSet(minReg); *as; ++as) |
| 522 | toSpill[*as] = true; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 523 | unsigned earliestStart = cur->start(); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 524 | |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 525 | for (IntervalPtrs::iterator i = active_.begin(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 526 | i != active_.end(); ++i) { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 527 | unsigned reg = (*i)->reg; |
| 528 | if (MRegisterInfo::isVirtualRegister(reg) && |
| 529 | toSpill[v2pMap_[reg]] && |
| 530 | cur->overlaps(**i)) { |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 531 | DEBUG(std::cerr << "\t\t\t\tspilling(a): " << **i); |
| 532 | int slot = assignVirt2StackSlot((*i)->reg); |
| 533 | li_->updateSpilledInterval(**i); |
| 534 | addSpillCode(*i, slot); |
| 535 | DEBUG(std::cerr << "[ " << **i << " ]\n"); |
| 536 | earliestStart = std::min(earliestStart, (*i)->start()); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 537 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 538 | } |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 539 | for (IntervalPtrs::iterator i = inactive_.begin(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 540 | i != inactive_.end(); ++i) { |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 541 | unsigned reg = (*i)->reg; |
| 542 | if (MRegisterInfo::isVirtualRegister(reg) && |
| 543 | toSpill[v2pMap_[reg]] && |
| 544 | cur->overlaps(**i)) { |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 545 | DEBUG(std::cerr << "\t\t\t\tspilling(i): " << **i << '\n'); |
| 546 | int slot = assignVirt2StackSlot((*i)->reg); |
| 547 | li_->updateSpilledInterval(**i); |
| 548 | addSpillCode(*i, slot); |
| 549 | DEBUG(std::cerr << "[ " << **i << " ]\n"); |
| 550 | earliestStart = std::min(earliestStart, (*i)->start()); |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 551 | } |
| 552 | } |
| 553 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 554 | DEBUG(std::cerr << "\t\t\t\trolling back to: " << earliestStart << '\n'); |
| 555 | // scan handled in reverse order and undo each one, restoring the |
| 556 | // state of unhandled and fixed |
| 557 | while (!handled_.empty()) { |
| 558 | IntervalPtrs::value_type i = handled_.back(); |
| 559 | // if this interval starts before t we are done |
| 560 | if (i->start() < earliestStart) |
| 561 | break; |
| 562 | DEBUG(std::cerr << "\t\t\t\t\tundo changes for: " << *i << '\n'); |
| 563 | handled_.pop_back(); |
| 564 | IntervalPtrs::iterator it; |
| 565 | if ((it = find(active_.begin(), active_.end(), i)) != active_.end()) { |
| 566 | active_.erase(it); |
| 567 | if (MRegisterInfo::isPhysicalRegister(i->reg)) { |
| 568 | fixed_.push_front(i); |
| 569 | prt_.delPhysRegUse(i->reg); |
| 570 | } |
| 571 | else { |
| 572 | Virt2PhysMap::iterator v2pIt = v2pMap_.find(i->reg); |
| 573 | clearVirtReg(v2pIt); |
| 574 | unhandled_.push_front(i); |
| 575 | prt_.delPhysRegUse(v2pIt->second); |
| 576 | } |
| 577 | } |
| 578 | else if ((it = find(inactive_.begin(), inactive_.end(), i)) != inactive_.end()) { |
| 579 | inactive_.erase(it); |
| 580 | if (MRegisterInfo::isPhysicalRegister(i->reg)) |
| 581 | fixed_.push_front(i); |
| 582 | else { |
| 583 | Virt2PhysMap::iterator v2pIt = v2pMap_.find(i->reg); |
| 584 | clearVirtReg(v2pIt); |
| 585 | unhandled_.push_front(i); |
| 586 | } |
| 587 | } |
| 588 | else { |
| 589 | if (MRegisterInfo::isPhysicalRegister(i->reg)) |
| 590 | fixed_.push_front(i); |
| 591 | else { |
| 592 | Virt2PhysMap::iterator v2pIt = v2pMap_.find(i->reg); |
| 593 | clearVirtReg(v2pIt); |
| 594 | unhandled_.push_front(i); |
| 595 | } |
| 596 | } |
| 597 | } |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 598 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 599 | // scan the rest and undo each interval that expired after t and |
| 600 | // insert it in active (the next iteration of the algorithm will |
| 601 | // put it in inactive if required) |
| 602 | IntervalPtrs::iterator i = handled_.begin(), e = handled_.end(); |
| 603 | for (; i != e; ++i) { |
| 604 | if (!(*i)->expiredAt(earliestStart) && (*i)->expiredAt(cur->start())) { |
| 605 | DEBUG(std::cerr << "\t\t\t\t\tundo changes for: " << **i << '\n'); |
| 606 | active_.push_back(*i); |
| 607 | if (MRegisterInfo::isPhysicalRegister((*i)->reg)) |
| 608 | prt_.addPhysRegUse((*i)->reg); |
| 609 | else { |
| 610 | assert(v2pMap_.count((*i)->reg)); |
| 611 | prt_.addPhysRegUse(v2pMap_.find((*i)->reg)->second); |
| 612 | } |
| 613 | } |
| 614 | } |
| 615 | } |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 616 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 617 | void RA::addSpillCode(IntervalPtrs::value_type li, int slot) |
| 618 | { |
| 619 | // We scan the instructions corresponding to each range. We load |
| 620 | // when we have a use and spill at end of basic blocks or end of |
| 621 | // ranges only if the register was modified. |
| 622 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li->reg); |
| 623 | |
| 624 | for (LiveIntervals::Interval::Ranges::iterator i = li->ranges.begin(), |
| 625 | e = li->ranges.end(); i != e; ++i) { |
| 626 | unsigned index = i->first & ~1; |
| 627 | unsigned end = i->second; |
| 628 | |
| 629 | entry: |
| 630 | bool dirty = false, loaded = false; |
| 631 | |
| 632 | // skip deleted instructions. getInstructionFromIndex returns |
| 633 | // null if the instruction was deleted (because of coalescing |
| 634 | // for example) |
| 635 | while (!li_->getInstructionFromIndex(index)) index += 2; |
| 636 | MachineBasicBlock::iterator mi = li_->getInstructionFromIndex(index); |
| 637 | MachineBasicBlock* mbb = mi->getParent(); |
| 638 | |
| 639 | for (; index < end; index += 2) { |
| 640 | // ignore deleted instructions |
| 641 | while (!li_->getInstructionFromIndex(index)) index += 2; |
| 642 | |
| 643 | // if we changed basic block we need to start over |
| 644 | mi = li_->getInstructionFromIndex(index); |
| 645 | if (mbb != mi->getParent()) { |
| 646 | if (dirty) { |
| 647 | mi = li_->getInstructionFromIndex(index-2); |
| 648 | assert(mbb == mi->getParent() && |
| 649 | "rewound to wrong instruction?"); |
| 650 | DEBUG(std::cerr << "add store for reg" << li->reg << " to " |
| 651 | "stack slot " << slot << " after: "; |
| 652 | mi->print(std::cerr, *tm_)); |
| 653 | ++numSpilled; |
| 654 | mri_->storeRegToStackSlot(*mi->getParent(), |
| 655 | next(mi), li->reg, slot, rc); |
| 656 | } |
| 657 | goto entry; |
| 658 | } |
| 659 | |
| 660 | // if it is used in this instruction load it |
| 661 | for (unsigned i = 0; i < mi->getNumOperands(); ++i) { |
| 662 | MachineOperand& mop = mi->getOperand(i); |
| 663 | if (mop.isRegister() && mop.getReg() == li->reg && |
| 664 | mop.isUse() && !loaded) { |
| 665 | loaded = true; |
| 666 | DEBUG(std::cerr << "add load for reg" << li->reg |
| 667 | << " from stack slot " << slot << " before: "; |
| 668 | mi->print(std::cerr, *tm_)); |
| 669 | ++numReloaded; |
| 670 | mri_->loadRegFromStackSlot(*mi->getParent(), |
| 671 | mi, li->reg, slot, rc); |
| 672 | } |
| 673 | } |
| 674 | |
| 675 | // if it is defined in this instruction mark as dirty |
| 676 | for (unsigned i = 0; i < mi->getNumOperands(); ++i) { |
| 677 | MachineOperand& mop = mi->getOperand(i); |
| 678 | if (mop.isRegister() && mop.getReg() == li->reg && |
| 679 | mop.isDef()) |
| 680 | dirty = loaded = true; |
| 681 | } |
| 682 | } |
| 683 | if (dirty) { |
| 684 | mi = li_->getInstructionFromIndex(index-2); |
| 685 | assert(mbb == mi->getParent() && |
| 686 | "rewound to wrong instruction?"); |
| 687 | DEBUG(std::cerr << "add store for reg" << li->reg << " to " |
| 688 | "stack slot " << slot << " after: "; |
| 689 | mi->print(std::cerr, *tm_)); |
| 690 | ++numSpilled; |
| 691 | mri_->storeRegToStackSlot(*mi->getParent(), |
| 692 | next(mi), li->reg, slot, rc); |
| 693 | } |
| 694 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 695 | } |
| 696 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 697 | unsigned RA::getFreePhysReg(IntervalPtrs::value_type cur) |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 698 | { |
| 699 | DEBUG(std::cerr << "\t\tgetting free physical register: "); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 700 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(cur->reg); |
Alkis Evlogimenos | 26bfc08 | 2003-12-28 17:58:18 +0000 | [diff] [blame] | 701 | |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 702 | for (TargetRegisterClass::iterator i = rc->allocation_order_begin(*mf_); |
| 703 | i != rc->allocation_order_end(*mf_); ++i) { |
| 704 | unsigned reg = *i; |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 705 | if (prt_.isPhysRegAvail(reg)) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 706 | DEBUG(std::cerr << mri_->getName(reg) << '\n'); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 707 | return reg; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 708 | } |
| 709 | } |
| 710 | |
| 711 | DEBUG(std::cerr << "no free register\n"); |
| 712 | return 0; |
| 713 | } |
| 714 | |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 715 | RA::Virt2PhysMap::iterator |
| 716 | RA::assignVirt2PhysReg(unsigned virtReg, unsigned physReg) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 717 | { |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 718 | bool inserted; |
| 719 | Virt2PhysMap::iterator it; |
| 720 | tie(it, inserted) = v2pMap_.insert(std::make_pair(virtReg, physReg)); |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 721 | assert(inserted && "attempting to assign a virt->phys mapping to an " |
| 722 | "already mapped register"); |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 723 | prt_.addPhysRegUse(physReg); |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 724 | return it; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 725 | } |
| 726 | |
Alkis Evlogimenos | 54d23c7 | 2004-02-06 03:15:40 +0000 | [diff] [blame] | 727 | void RA::clearVirtReg(Virt2PhysMap::iterator it) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 728 | { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 729 | assert(it != v2pMap_.end() && |
| 730 | "attempting to clear a not allocated virtual register"); |
| 731 | unsigned physReg = it->second; |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 732 | v2pMap_.erase(it); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 733 | DEBUG(std::cerr << "\t\t\tcleared register " << mri_->getName(physReg) |
| 734 | << "\n"); |
| 735 | } |
| 736 | |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 737 | |
| 738 | int RA::assignVirt2StackSlot(unsigned virtReg) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 739 | { |
| 740 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(virtReg); |
| 741 | int frameIndex = mf_->getFrameInfo()->CreateStackObject(rc); |
| 742 | |
| 743 | bool inserted = v2ssMap_.insert(std::make_pair(virtReg, frameIndex)).second; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 744 | assert(inserted && "attempt to assign stack slot to spilled register!"); |
| 745 | return frameIndex; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 746 | } |
| 747 | |
Alkis Evlogimenos | 69546d5 | 2003-12-04 03:57:28 +0000 | [diff] [blame] | 748 | int RA::getStackSlot(unsigned virtReg) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 749 | { |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 750 | assert(v2ssMap_.count(virtReg) && |
| 751 | "attempt to get stack slot for a non spilled register"); |
| 752 | return v2ssMap_.find(virtReg)->second; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 753 | } |
| 754 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 755 | FunctionPass* llvm::createLinearScanRegisterAllocator() { |
| 756 | return new RA(); |
| 757 | } |