blob: 9b81772207fbdffa14a6afe414496ef56d970178 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000030#include "llvm/Support/CommandLine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000034#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000036#include "LiveRangeCalc.h"
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +000037#include "VirtRegMap.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000038#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000039#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000040#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000041using namespace llvm;
42
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000043// Switch to the new experimental algorithm for computing live intervals.
44static cl::opt<bool>
45NewLiveIntervals("new-live-intervals", cl::Hidden,
46 cl::desc("Use new algorithm forcomputing live intervals"));
47
Devang Patel19974732007-05-03 01:11:54 +000048char LiveIntervals::ID = 0;
Jakob Stoklund Olesendcc44362012-08-03 22:12:54 +000049char &llvm::LiveIntervalsID = LiveIntervals::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +000050INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
51 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000052INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000053INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000054INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000055INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000056INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000057 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000058
Chris Lattnerf7da2c72006-08-24 22:43:55 +000059void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000060 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000061 AU.addRequired<AliasAnalysis>();
62 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000063 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000064 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000065 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +000066 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000067 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000068 AU.addPreserved<SlotIndexes>();
69 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000070 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000071}
72
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000073LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
74 DomTree(0), LRCalc(0) {
75 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
76}
77
78LiveIntervals::~LiveIntervals() {
79 delete LRCalc;
80}
81
Chris Lattnerf7da2c72006-08-24 22:43:55 +000082void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000083 // Free the live intervals themselves.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +000084 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
85 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
86 VirtRegIntervals.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000087 RegMaskSlots.clear();
88 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000089 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000090
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000091 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
92 delete RegUnitIntervals[i];
93 RegUnitIntervals.clear();
94
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000095 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
96 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000097}
98
Owen Anderson80b3ce62008-05-28 20:54:50 +000099/// runOnMachineFunction - Register allocate the whole function
100///
101bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000102 MF = &fn;
103 MRI = &MF->getRegInfo();
104 TM = &fn.getTarget();
105 TRI = TM->getRegisterInfo();
106 TII = TM->getInstrInfo();
107 AA = &getAnalysis<AliasAnalysis>();
108 LV = &getAnalysis<LiveVariables>();
109 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000110 DomTree = &getAnalysis<MachineDominatorTree>();
111 if (!LRCalc)
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000112 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000113 AllocatableRegs = TRI->getAllocatableSet(fn);
114 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000115
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000116 // Allocate space for all virtual registers.
117 VirtRegIntervals.resize(MRI->getNumVirtRegs());
118
119 if (NewLiveIntervals) {
120 // This is the new way of computing live intervals.
121 // It is independent of LiveVariables, and it can run at any time.
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000122 computeVirtRegs();
123 computeRegMasks();
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000124 } else {
125 // This is the old way of computing live intervals.
126 // It depends on LiveVariables.
127 computeIntervals();
128 }
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000129 computeLiveInRegUnits();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000130
Chris Lattner70ca3582004-09-30 15:59:17 +0000131 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000132 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000133}
134
Chris Lattner70ca3582004-09-30 15:59:17 +0000135/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000136void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000137 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000138
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000139 // Dump the regunits.
140 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
141 if (LiveInterval *LI = RegUnitIntervals[i])
142 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
143
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000144 // Dump the virtregs.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +0000145 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
146 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
147 if (hasInterval(Reg))
148 OS << PrintReg(Reg) << " = " << getInterval(Reg) << '\n';
149 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000150
Evan Cheng752195e2009-09-14 21:33:42 +0000151 printInstrs(OS);
152}
153
154void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000155 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000156 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000157}
158
Manman Ren77e300e2012-09-06 19:06:06 +0000159#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000160void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000161 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000162}
Manman Ren77e300e2012-09-06 19:06:06 +0000163#endif
Evan Cheng752195e2009-09-14 21:33:42 +0000164
Evan Chengafff40a2010-05-04 20:26:52 +0000165static
Evan Cheng37499432010-05-05 18:27:40 +0000166bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000167 unsigned Reg = MI.getOperand(MOIdx).getReg();
168 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
169 const MachineOperand &MO = MI.getOperand(i);
170 if (!MO.isReg())
171 continue;
172 if (MO.getReg() == Reg && MO.isDef()) {
173 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
174 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000175 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000176 return true;
177 }
178 }
179 return false;
180}
181
Evan Cheng37499432010-05-05 18:27:40 +0000182/// isPartialRedef - Return true if the specified def at the specific index is
183/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000184/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000185bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
186 LiveInterval &interval) {
187 if (!MO.getSubReg() || MO.isEarlyClobber())
188 return false;
189
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000190 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000191 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000192 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000193 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
194 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000195 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
196 }
197 return false;
198}
199
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000200void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000201 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000202 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000203 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000204 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000205 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000206 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000207
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000208 // Virtual registers may be defined multiple times (due to phi
209 // elimination and 2-addr elimination). Much of what we do only has to be
210 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000211 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000212 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000213 if (interval.empty()) {
214 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000215 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000216
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000217 // Make sure the first definition is not a partial redefinition.
218 assert(!MO.readsReg() && "First def cannot also read virtual register "
219 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000220
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000221 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000222 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000223
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000224 // Loop over all of the blocks that the vreg is defined in. There are
225 // two cases we have to handle here. The most common case is a vreg
226 // whose lifetime is contained within a basic block. In this case there
227 // will be a single kill, in MBB, which comes after the definition.
228 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
229 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000230 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000231 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000232 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000233 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000234 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000235
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000236 // If the kill happens after the definition, we have an intra-block
237 // live range.
238 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000239 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000240 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000241 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000242 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000243 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000244 return;
245 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000246 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000247
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000248 // The other case we handle is when a virtual register lives to the end
249 // of the defining block, potentially live across some blocks, then is
250 // live into some number of blocks, but gets killed. Start by adding a
251 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000252 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000253 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000254 interval.addRange(NewLR);
255
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000256 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000257
258 if (PHIJoin) {
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000259 // A phi join register is killed at the end of the MBB and revived as a
260 // new valno in the killing blocks.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000261 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
262 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000263 } else {
264 // Iterate over all of the blocks that the variable is completely
265 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
266 // live interval.
267 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
268 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000269 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000270 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock),
271 ValNo);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000272 interval.addRange(LR);
273 DEBUG(dbgs() << " +" << LR);
274 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000275 }
276
277 // Finally, this virtual register is live from the start of any killing
278 // block to the 'use' slot of the killing instruction.
279 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
280 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000281 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000282 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000283
284 // Create interval with one of a NEW value number. Note that this value
285 // number isn't actually defined by an instruction, weird huh? :)
286 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000287 assert(getInstructionFromIndex(Start) == 0 &&
288 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000289 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000290 }
291 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000292 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000293 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000294 }
295
296 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000297 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000298 // Multiple defs of the same virtual register by the same instruction.
299 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000300 // This is likely due to elimination of REG_SEQUENCE instructions. Return
301 // here since there is nothing to do.
302 return;
303
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000304 // If this is the second time we see a virtual register definition, it
305 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000306 // the result of two address elimination, then the vreg is one of the
307 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000308
309 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000310 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
311 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000312 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
313 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 // If this is a two-address definition, then we have already processed
315 // the live range. The only problem is that we didn't realize there
316 // are actually two values in the live interval. Because of this we
317 // need to take the LiveRegion that defines this register and split it
318 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000319 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320
Lang Hames35f291d2009-09-12 03:34:03 +0000321 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000322 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000323 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000324 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000325
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000326 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000327 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000328 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000329
Chris Lattner91725b72006-08-31 05:54:43 +0000330 // The new value number (#1) is defined by the instruction we claimed
331 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000332 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000333
Chris Lattner91725b72006-08-31 05:54:43 +0000334 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000335 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000336
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000337 // Add the new live interval which replaces the range for the input copy.
338 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000339 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000340 interval.addRange(LR);
341
342 // If this redefinition is dead, we need to add a dummy unit live
343 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000344 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000345 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000346 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000347
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000348 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000349 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000350 // In the case of PHI elimination, each variable definition is only
351 // live until the end of the block. We've already taken care of the
352 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000353
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000354 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000355 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000356 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000357
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000358 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000359
Lang Hames74ab5ee2009-12-22 00:11:50 +0000360 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000361 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000362 interval.addRange(LR);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000363 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000364 } else {
365 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000366 }
367 }
368
David Greene8a342292010-01-04 22:49:02 +0000369 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000370}
371
Chris Lattnerf35fef72004-07-23 21:24:19 +0000372void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
373 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000374 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000375 MachineOperand& MO,
376 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000377 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000378 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000379 getOrCreateInterval(MO.getReg()));
Evan Chengb371f452007-02-19 21:49:54 +0000380}
381
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000382/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000383/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000384/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000385/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000386void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000387 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
David Blaikie986d76d2012-08-22 17:18:53 +0000388 << "********** Function: " << MF->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000389
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000390 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000391
Evan Chengd129d732009-07-17 19:43:40 +0000392 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000393 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000394 MBBI != E; ++MBBI) {
395 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000396 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
397
Evan Cheng00a99a32010-02-06 09:07:11 +0000398 if (MBB->empty())
399 continue;
400
Owen Anderson134eb732008-09-21 20:43:24 +0000401 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000402 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000403 DEBUG(dbgs() << "BB#" << MBB->getNumber()
404 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000405
Owen Anderson99500ae2008-09-15 22:00:38 +0000406 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000407 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000408 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000409
Dale Johannesen1caedd02010-01-22 22:38:21 +0000410 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
411 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000412 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000413 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000414 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000415 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000416 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000417
Evan Cheng438f7bc2006-11-10 08:43:01 +0000418 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000419 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
420 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000421
422 // Collect register masks.
423 if (MO.isRegMask()) {
424 RegMaskSlots.push_back(MIIndex.getRegSlot());
425 RegMaskBits.push_back(MO.getRegMask());
426 continue;
427 }
428
Jakob Stoklund Olesen27b76692012-06-22 18:20:50 +0000429 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengd129d732009-07-17 19:43:40 +0000430 continue;
431
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000432 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000433 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000434 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000435 else if (MO.isUndef())
436 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000437 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000438
Lang Hames233a60e2009-11-03 23:52:08 +0000439 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000440 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000441 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000442
443 // Compute the number of register mask instructions in this block.
444 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
445 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000446 }
Evan Chengd129d732009-07-17 19:43:40 +0000447
448 // Create empty intervals for registers defined by implicit_def's (except
449 // for those implicit_def that define values which are liveout of their
450 // blocks.
451 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
452 unsigned UndefReg = UndefUses[i];
453 (void)getOrCreateInterval(UndefReg);
454 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000455}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000456
Owen Anderson03857b22008-08-13 21:49:13 +0000457LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000458 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000459 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000460}
Evan Chengf2fbca62007-11-12 06:35:08 +0000461
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000462
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000463/// computeVirtRegInterval - Compute the live interval of a virtual register,
464/// based on defs and uses.
465void LiveIntervals::computeVirtRegInterval(LiveInterval *LI) {
466 assert(LRCalc && "LRCalc not initialized.");
467 assert(LI->empty() && "Should only compute empty intervals.");
468 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
469 LRCalc->createDeadDefs(LI);
470 LRCalc->extendToUses(LI);
471}
472
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000473void LiveIntervals::computeVirtRegs() {
474 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
475 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
476 if (MRI->reg_nodbg_empty(Reg))
477 continue;
478 LiveInterval *LI = createInterval(Reg);
479 VirtRegIntervals[Reg] = LI;
480 computeVirtRegInterval(LI);
481 }
482}
483
484void LiveIntervals::computeRegMasks() {
485 RegMaskBlocks.resize(MF->getNumBlockIDs());
486
487 // Find all instructions with regmask operands.
488 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
489 MBBI != E; ++MBBI) {
490 MachineBasicBlock *MBB = MBBI;
491 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
492 RMB.first = RegMaskSlots.size();
493 for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end();
494 MI != ME; ++MI)
495 for (MIOperands MO(MI); MO.isValid(); ++MO) {
496 if (!MO->isRegMask())
497 continue;
498 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
499 RegMaskBits.push_back(MO->getRegMask());
500 }
501 // Compute the number of register mask instructions in this block.
502 RMB.second = RegMaskSlots.size() - RMB.first;;
503 }
504}
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000505
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000506//===----------------------------------------------------------------------===//
507// Register Unit Liveness
508//===----------------------------------------------------------------------===//
509//
510// Fixed interference typically comes from ABI boundaries: Function arguments
511// and return values are passed in fixed registers, and so are exception
512// pointers entering landing pads. Certain instructions require values to be
513// present in specific registers. That is also represented through fixed
514// interference.
515//
516
517/// computeRegUnitInterval - Compute the live interval of a register unit, based
518/// on the uses and defs of aliasing registers. The interval should be empty,
519/// or contain only dead phi-defs from ABI blocks.
520void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
521 unsigned Unit = LI->reg;
522
523 assert(LRCalc && "LRCalc not initialized.");
524 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
525
526 // The physregs aliasing Unit are the roots and their super-registers.
527 // Create all values as dead defs before extending to uses. Note that roots
528 // may share super-registers. That's OK because createDeadDefs() is
529 // idempotent. It is very rare for a register unit to have multiple roots, so
530 // uniquing super-registers is probably not worthwhile.
531 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
532 unsigned Root = *Roots;
533 if (!MRI->reg_empty(Root))
534 LRCalc->createDeadDefs(LI, Root);
535 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
536 if (!MRI->reg_empty(*Supers))
537 LRCalc->createDeadDefs(LI, *Supers);
538 }
539 }
540
541 // Now extend LI to reach all uses.
542 // Ignore uses of reserved registers. We only track defs of those.
543 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
544 unsigned Root = *Roots;
545 if (!isReserved(Root) && !MRI->reg_empty(Root))
546 LRCalc->extendToUses(LI, Root);
547 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
548 unsigned Reg = *Supers;
549 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
550 LRCalc->extendToUses(LI, Reg);
551 }
552 }
553}
554
555
556/// computeLiveInRegUnits - Precompute the live ranges of any register units
557/// that are live-in to an ABI block somewhere. Register values can appear
558/// without a corresponding def when entering the entry block or a landing pad.
559///
560void LiveIntervals::computeLiveInRegUnits() {
561 RegUnitIntervals.resize(TRI->getNumRegUnits());
562 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
563
564 // Keep track of the intervals allocated.
565 SmallVector<LiveInterval*, 8> NewIntvs;
566
567 // Check all basic blocks for live-ins.
568 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
569 MFI != MFE; ++MFI) {
570 const MachineBasicBlock *MBB = MFI;
571
572 // We only care about ABI blocks: Entry + landing pads.
573 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
574 continue;
575
576 // Create phi-defs at Begin for all live-in registers.
577 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
578 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
579 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
580 LIE = MBB->livein_end(); LII != LIE; ++LII) {
581 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
582 unsigned Unit = *Units;
583 LiveInterval *Intv = RegUnitIntervals[Unit];
584 if (!Intv) {
585 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
586 NewIntvs.push_back(Intv);
587 }
588 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000589 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000590 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
591 }
592 }
593 DEBUG(dbgs() << '\n');
594 }
595 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
596
597 // Compute the 'normal' part of the intervals.
598 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
599 computeRegUnitInterval(NewIntvs[i]);
600}
601
602
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000603/// shrinkToUses - After removing some uses of a register, shrink its live
604/// range to just the remaining uses. This method does not compute reaching
605/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000606bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000607 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000608 DEBUG(dbgs() << "Shrink: " << *li << '\n');
609 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000610 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000611 // Find all the values used, including PHI kills.
612 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
613
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000614 // Blocks that have already been added to WorkList as live-out.
615 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
616
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000617 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000618 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000619 MachineInstr *UseMI = I.skipInstruction();) {
620 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
621 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000622 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000623 LiveRangeQuery LRQ(*li, Idx);
624 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000625 if (!VNI) {
626 // This shouldn't happen: readsVirtualRegister returns true, but there is
627 // no live value. It is likely caused by a target getting <undef> flags
628 // wrong.
629 DEBUG(dbgs() << Idx << '\t' << *UseMI
630 << "Warning: Instr claims to read non-existent value in "
631 << *li << '\n');
632 continue;
633 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000634 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000635 // register one slot early.
636 if (VNInfo *DefVNI = LRQ.valueDefined())
637 Idx = DefVNI->def;
638
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000639 WorkList.push_back(std::make_pair(Idx, VNI));
640 }
641
642 // Create a new live interval with only minimal live segments per def.
643 LiveInterval NewLI(li->reg, 0);
644 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
645 I != E; ++I) {
646 VNInfo *VNI = *I;
647 if (VNI->isUnused())
648 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000649 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000650 }
651
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000652 // Keep track of the PHIs that are in use.
653 SmallPtrSet<VNInfo*, 8> UsedPHIs;
654
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000655 // Extend intervals to reach all uses in WorkList.
656 while (!WorkList.empty()) {
657 SlotIndex Idx = WorkList.back().first;
658 VNInfo *VNI = WorkList.back().second;
659 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000660 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000661 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000662
663 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000664 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000665 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000666 assert(ExtVNI == VNI && "Unexpected existing value number");
667 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000668 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000669 continue;
670 // The PHI is live, make sure the predecessors are live-out.
671 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
672 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000673 if (!LiveOut.insert(*PI))
674 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000675 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000676 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000677 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000678 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000679 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000680 continue;
681 }
682
683 // VNI is live-in to MBB.
684 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000685 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000686
687 // Make sure VNI is live-out from the predecessors.
688 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
689 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000690 if (!LiveOut.insert(*PI))
691 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000692 SlotIndex Stop = getMBBEndIdx(*PI);
693 assert(li->getVNInfoBefore(Stop) == VNI &&
694 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000695 WorkList.push_back(std::make_pair(Stop, VNI));
696 }
697 }
698
699 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000700 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000701 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
702 I != E; ++I) {
703 VNInfo *VNI = *I;
704 if (VNI->isUnused())
705 continue;
706 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
707 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000708 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000709 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000710 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000711 // This is a dead PHI. Remove it.
Jakob Stoklund Olesenb2beac22012-08-03 20:59:32 +0000712 VNI->markUnused();
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000713 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000714 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
715 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000716 } else {
717 // This is a dead def. Make sure the instruction knows.
718 MachineInstr *MI = getInstructionFromIndex(VNI->def);
719 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000720 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000721 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000722 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000723 dead->push_back(MI);
724 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000725 }
726 }
727
728 // Move the trimmed ranges back.
729 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000730 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000731 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000732}
733
734
Evan Chengf2fbca62007-11-12 06:35:08 +0000735//===----------------------------------------------------------------------===//
736// Register allocator hooks.
737//
738
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000739void LiveIntervals::addKillFlags(const VirtRegMap *VRM) {
740 // Keep track of regunit ranges.
741 SmallVector<std::pair<LiveInterval*, LiveInterval::iterator>, 8> RU;
742
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000743 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
744 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000745 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000746 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000747 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000748 if (LI->empty())
749 continue;
750
751 // Find the regunit intervals for the assigned register. They may overlap
752 // the virtual register live range, cancelling any kills.
753 RU.clear();
754 for (MCRegUnitIterator Units(VRM->getPhys(Reg), TRI); Units.isValid();
755 ++Units) {
756 LiveInterval *RUInt = &getRegUnit(*Units);
757 if (RUInt->empty())
758 continue;
759 RU.push_back(std::make_pair(RUInt, RUInt->find(LI->begin()->end)));
760 }
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000761
762 // Every instruction that kills Reg corresponds to a live range end point.
763 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
764 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000765 // A block index indicates an MBB edge.
766 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000767 continue;
768 MachineInstr *MI = getInstructionFromIndex(RI->end);
769 if (!MI)
770 continue;
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000771
772 // Check if any of the reguints are live beyond the end of RI. That could
773 // happen when a physreg is defined as a copy of a virtreg:
774 //
775 // %EAX = COPY %vreg5
776 // FOO %vreg5 <--- MI, cancel kill because %EAX is live.
777 // BAR %EAX<kill>
778 //
779 // There should be no kill flag on FOO when %vreg5 is rewritten as %EAX.
780 bool CancelKill = false;
781 for (unsigned u = 0, e = RU.size(); u != e; ++u) {
782 LiveInterval *RInt = RU[u].first;
783 LiveInterval::iterator &I = RU[u].second;
784 if (I == RInt->end())
785 continue;
786 I = RInt->advanceTo(I, RI->end);
787 if (I == RInt->end() || I->start >= RI->end)
788 continue;
789 // I is overlapping RI.
790 CancelKill = true;
791 break;
792 }
793 if (CancelKill)
794 MI->clearRegisterKills(Reg, NULL);
795 else
796 MI->addRegisterKilled(Reg, NULL);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000797 }
798 }
799}
800
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000801MachineBasicBlock*
802LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
803 // A local live range must be fully contained inside the block, meaning it is
804 // defined and killed at instructions, not at block boundaries. It is not
805 // live in or or out of any block.
806 //
807 // It is technically possible to have a PHI-defined live range identical to a
808 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000809
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000810 SlotIndex Start = LI.beginIndex();
811 if (Start.isBlock())
812 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000813
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000814 SlotIndex Stop = LI.endIndex();
815 if (Stop.isBlock())
816 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000817
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000818 // getMBBFromIndex doesn't need to search the MBB table when both indexes
819 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000820 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
821 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000822 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000823}
824
Jakob Stoklund Olesen0ab71032012-08-03 20:10:24 +0000825bool
826LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const {
827 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), E = LI.vni_end();
828 I != E; ++I) {
829 const VNInfo *PHI = *I;
830 if (PHI->isUnused() || !PHI->isPHIDef())
831 continue;
832 const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def);
833 // Conservatively return true instead of scanning huge predecessor lists.
834 if (PHIMBB->pred_size() > 100)
835 return true;
836 for (MachineBasicBlock::const_pred_iterator
837 PI = PHIMBB->pred_begin(), PE = PHIMBB->pred_end(); PI != PE; ++PI)
838 if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(*PI)))
839 return true;
840 }
841 return false;
842}
843
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000844float
845LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
846 // Limit the loop depth ridiculousness.
847 if (loopDepth > 200)
848 loopDepth = 200;
849
850 // The loop depth is used to roughly estimate the number of times the
851 // instruction is executed. Something like 10^d is simple, but will quickly
852 // overflow a float. This expression behaves like 10^d for small d, but is
853 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
854 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000855 // By the way, powf() might be unavailable here. For consistency,
856 // We may take pow(double,double).
857 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000858
859 return (isDef + isUse) * lc;
860}
861
Owen Andersonc4dc1322008-06-05 17:15:43 +0000862LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000863 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000864 LiveInterval& Interval = getOrCreateInterval(reg);
865 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000866 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000867 getVNInfoAllocator());
Lang Hames86511252009-09-04 20:41:11 +0000868 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000869 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000870 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000871 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000872
Owen Andersonc4dc1322008-06-05 17:15:43 +0000873 return LR;
874}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000875
876
877//===----------------------------------------------------------------------===//
878// Register mask functions
879//===----------------------------------------------------------------------===//
880
881bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
882 BitVector &UsableRegs) {
883 if (LI.empty())
884 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000885 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
886
887 // Use a smaller arrays for local live ranges.
888 ArrayRef<SlotIndex> Slots;
889 ArrayRef<const uint32_t*> Bits;
890 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
891 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
892 Bits = getRegMaskBitsInBlock(MBB->getNumber());
893 } else {
894 Slots = getRegMaskSlots();
895 Bits = getRegMaskBits();
896 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000897
898 // We are going to enumerate all the register mask slots contained in LI.
899 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000900 ArrayRef<SlotIndex>::iterator SlotI =
901 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
902 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
903
904 // No slots in range, LI begins after the last call.
905 if (SlotI == SlotE)
906 return false;
907
908 bool Found = false;
909 for (;;) {
910 assert(*SlotI >= LiveI->start);
911 // Loop over all slots overlapping this segment.
912 while (*SlotI < LiveI->end) {
913 // *SlotI overlaps LI. Collect mask bits.
914 if (!Found) {
915 // This is the first overlap. Initialize UsableRegs to all ones.
916 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000917 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000918 Found = true;
919 }
920 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000921 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000922 if (++SlotI == SlotE)
923 return Found;
924 }
925 // *SlotI is beyond the current LI segment.
926 LiveI = LI.advanceTo(LiveI, *SlotI);
927 if (LiveI == LiveE)
928 return Found;
929 // Advance SlotI until it overlaps.
930 while (*SlotI < LiveI->start)
931 if (++SlotI == SlotE)
932 return Found;
933 }
934}
Lang Hames3dc7c512012-02-17 18:44:18 +0000935
936//===----------------------------------------------------------------------===//
937// IntervalUpdate class.
938//===----------------------------------------------------------------------===//
939
Lang Hamesfd6d3212012-02-21 00:00:36 +0000940// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +0000941class LiveIntervals::HMEditor {
942private:
Lang Hamesecb50622012-02-17 23:43:40 +0000943 LiveIntervals& LIS;
944 const MachineRegisterInfo& MRI;
945 const TargetRegisterInfo& TRI;
946 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +0000947
Lang Hames55fed622012-02-19 03:00:30 +0000948 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
949 typedef DenseSet<IntRangePair> RangeSet;
950
Lang Hames6aceab12012-02-19 07:13:05 +0000951 struct RegRanges {
952 LiveRange* Use;
953 LiveRange* EC;
954 LiveRange* Dead;
955 LiveRange* Def;
956 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
957 };
958 typedef DenseMap<unsigned, RegRanges> BundleRanges;
959
Lang Hames3dc7c512012-02-17 18:44:18 +0000960public:
Lang Hamesecb50622012-02-17 23:43:40 +0000961 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
962 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
963 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +0000964
Lang Hames55fed622012-02-19 03:00:30 +0000965 // Update intervals for all operands of MI from OldIdx to NewIdx.
966 // This assumes that MI used to be at OldIdx, and now resides at
967 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +0000968 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +0000969 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
970
Lang Hames55fed622012-02-19 03:00:30 +0000971 // Collect the operands.
972 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +0000973 bool hasRegMaskOp = false;
974 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +0000975
Andrew Trickf70af522012-03-21 04:12:16 +0000976 // To keep the LiveRanges valid within an interval, move the ranges closest
977 // to the destination first. This prevents ranges from overlapping, to that
978 // APIs like removeRange still work.
979 if (NewIdx < OldIdx) {
980 moveAllEnteringFrom(OldIdx, Entering);
981 moveAllInternalFrom(OldIdx, Internal);
982 moveAllExitingFrom(OldIdx, Exiting);
983 }
984 else {
985 moveAllExitingFrom(OldIdx, Exiting);
986 moveAllInternalFrom(OldIdx, Internal);
987 moveAllEnteringFrom(OldIdx, Entering);
988 }
Lang Hames55fed622012-02-19 03:00:30 +0000989
Lang Hamesac027142012-02-19 03:09:55 +0000990 if (hasRegMaskOp)
991 updateRegMaskSlots(OldIdx);
992
Lang Hames55fed622012-02-19 03:00:30 +0000993#ifndef NDEBUG
994 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000995 validator = std::for_each(Entering.begin(), Entering.end(), validator);
996 validator = std::for_each(Internal.begin(), Internal.end(), validator);
997 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000998 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +0000999#endif
1000
Lang Hames3dc7c512012-02-17 18:44:18 +00001001 }
1002
Lang Hames4586d252012-02-21 22:29:38 +00001003 // Update intervals for all operands of MI to refer to BundleStart's
1004 // SlotIndex.
1005 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +00001006 if (MI == BundleStart)
1007 return; // Bundling instr with itself - nothing to do.
1008
Lang Hamesfd6d3212012-02-21 00:00:36 +00001009 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
1010 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
1011 "SlotIndex <-> Instruction mapping broken for MI");
1012
Lang Hames4586d252012-02-21 22:29:38 +00001013 // Collect all ranges already in the bundle.
1014 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +00001015 RangeSet Entering, Internal, Exiting;
1016 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +00001017 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1018 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1019 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
1020 if (&*BII == MI)
1021 continue;
1022 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1023 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1024 }
1025
1026 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
1027
Lang Hamesf905f692012-05-29 18:19:54 +00001028 Entering.clear();
1029 Internal.clear();
1030 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +00001031 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +00001032 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1033
1034 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
1035 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
1036 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +00001037
1038 moveAllEnteringFromInto(OldIdx, Entering, BR);
1039 moveAllInternalFromInto(OldIdx, Internal, BR);
1040 moveAllExitingFromInto(OldIdx, Exiting, BR);
1041
Lang Hames4586d252012-02-21 22:29:38 +00001042
Lang Hames6aceab12012-02-19 07:13:05 +00001043#ifndef NDEBUG
1044 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001045 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1046 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1047 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001048 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
1049#endif
1050 }
1051
Lang Hames55fed622012-02-19 03:00:30 +00001052private:
Lang Hames3dc7c512012-02-17 18:44:18 +00001053
Lang Hames55fed622012-02-19 03:00:30 +00001054#ifndef NDEBUG
1055 class LIValidator {
1056 private:
1057 DenseSet<const LiveInterval*> Checked, Bogus;
1058 public:
1059 void operator()(const IntRangePair& P) {
1060 const LiveInterval* LI = P.first;
1061 if (Checked.count(LI))
1062 return;
1063 Checked.insert(LI);
1064 if (LI->empty())
1065 return;
1066 SlotIndex LastEnd = LI->begin()->start;
1067 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
1068 LRI != LRE; ++LRI) {
1069 const LiveRange& LR = *LRI;
1070 if (LastEnd > LR.start || LR.start >= LR.end)
1071 Bogus.insert(LI);
1072 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +00001073 }
1074 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001075
Lang Hames55fed622012-02-19 03:00:30 +00001076 bool rangesOk() const {
1077 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +00001078 }
Lang Hames55fed622012-02-19 03:00:30 +00001079 };
1080#endif
Lang Hames3dc7c512012-02-17 18:44:18 +00001081
Lang Hames55fed622012-02-19 03:00:30 +00001082 // Collect IntRangePairs for all operands of MI that may need fixing.
1083 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
1084 // maps).
1085 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001086 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1087 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001088 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1089 MOE = MI->operands_end();
1090 MOI != MOE; ++MOI) {
1091 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001092
1093 if (MO.isRegMask()) {
1094 hasRegMaskOp = true;
1095 continue;
1096 }
1097
Lang Hamesecb50622012-02-17 23:43:40 +00001098 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001099 continue;
1100
Lang Hamesecb50622012-02-17 23:43:40 +00001101 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001102
1103 // TODO: Currently we're skipping uses that are reserved or have no
1104 // interval, but we're not updating their kills. This should be
1105 // fixed.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001106 if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001107 continue;
1108
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001109 // Collect ranges for register units. These live ranges are computed on
1110 // demand, so just skip any that haven't been computed yet.
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001111 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001112 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
1113 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units))
1114 collectRanges(MO, LI, Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001115 } else {
1116 // Collect ranges for individual virtual registers.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001117 collectRanges(MO, &LIS.getInterval(Reg),
1118 Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001119 }
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001120 }
1121 }
Lang Hames55fed622012-02-19 03:00:30 +00001122
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001123 void collectRanges(const MachineOperand &MO, LiveInterval *LI,
1124 RangeSet &Entering, RangeSet &Internal, RangeSet &Exiting,
1125 SlotIndex OldIdx) {
1126 if (MO.readsReg()) {
1127 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1128 if (LR != 0)
1129 Entering.insert(std::make_pair(LI, LR));
1130 }
1131 if (MO.isDef()) {
1132 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1133 assert(LR != 0 && "No live range for def?");
1134 if (LR->end > OldIdx.getDeadSlot())
1135 Exiting.insert(std::make_pair(LI, LR));
1136 else
1137 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001138 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001139 }
1140
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001141 BundleRanges createBundleRanges(RangeSet& Entering,
1142 RangeSet& Internal,
1143 RangeSet& Exiting) {
Lang Hames4586d252012-02-21 22:29:38 +00001144 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001145
1146 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001147 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001148 LiveInterval* LI = EI->first;
1149 LiveRange* LR = EI->second;
1150 BR[LI->reg].Use = LR;
1151 }
1152
1153 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001154 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001155 LiveInterval* LI = II->first;
1156 LiveRange* LR = II->second;
1157 if (LR->end.isDead()) {
1158 BR[LI->reg].Dead = LR;
1159 } else {
1160 BR[LI->reg].EC = LR;
1161 }
1162 }
1163
1164 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001165 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001166 LiveInterval* LI = EI->first;
1167 LiveRange* LR = EI->second;
1168 BR[LI->reg].Def = LR;
1169 }
1170
1171 return BR;
1172 }
1173
Lang Hamesecb50622012-02-17 23:43:40 +00001174 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1175 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1176 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001177 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001178 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1179 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001180 assert(!NewKillMI->killsRegister(reg) &&
1181 "New kill instr is already a kill.");
Lang Hamesecb50622012-02-17 23:43:40 +00001182 OldKillMI->clearRegisterKills(reg, &TRI);
1183 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001184 }
1185
Lang Hamesecb50622012-02-17 23:43:40 +00001186 void updateRegMaskSlots(SlotIndex OldIdx) {
1187 SmallVectorImpl<SlotIndex>::iterator RI =
1188 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1189 OldIdx);
1190 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1191 *RI = NewIdx;
1192 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001193 "RegSlots out of order. Did you move one call across another?");
1194 }
Lang Hames55fed622012-02-19 03:00:30 +00001195
1196 // Return the last use of reg between NewIdx and OldIdx.
1197 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1198 SlotIndex LastUse = NewIdx;
1199 for (MachineRegisterInfo::use_nodbg_iterator
1200 UI = MRI.use_nodbg_begin(Reg),
1201 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001202 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001203 const MachineInstr* MI = &*UI;
1204 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1205 if (InstSlot > LastUse && InstSlot < OldIdx)
1206 LastUse = InstSlot;
1207 }
1208 return LastUse;
1209 }
1210
1211 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1212 LiveInterval* LI = P.first;
1213 LiveRange* LR = P.second;
1214 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1215 if (LiveThrough)
1216 return;
1217 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1218 if (LastUse != NewIdx)
1219 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames7b23d082012-09-03 06:31:45 +00001220 LR->end = LastUse.getRegSlot(LR->end.isEarlyClobber());
Lang Hames55fed622012-02-19 03:00:30 +00001221 }
1222
1223 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1224 LiveInterval* LI = P.first;
1225 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001226 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001227 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001228 // Move kill flags if OldIdx was not originally the end
1229 // (otherwise LR->end points to an invalid slot).
1230 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1231 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1232 moveKillFlags(LI->reg, LR->end, NewIdx);
1233 }
Lang Hames7b23d082012-09-03 06:31:45 +00001234 LR->end = NewIdx.getRegSlot(LR->end.isEarlyClobber());
Lang Hames55fed622012-02-19 03:00:30 +00001235 }
1236 }
1237
1238 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1239 bool GoingUp = NewIdx < OldIdx;
1240
1241 if (GoingUp) {
1242 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1243 EI != EE; ++EI)
1244 moveEnteringUpFrom(OldIdx, *EI);
1245 } else {
1246 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1247 EI != EE; ++EI)
1248 moveEnteringDownFrom(OldIdx, *EI);
1249 }
1250 }
1251
1252 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1253 LiveInterval* LI = P.first;
1254 LiveRange* LR = P.second;
1255 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1256 LR->end <= OldIdx.getDeadSlot() &&
1257 "Range should be internal to OldIdx.");
1258 LiveRange Tmp(*LR);
1259 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1260 Tmp.valno->def = Tmp.start;
1261 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1262 LI->removeRange(*LR);
1263 LI->addRange(Tmp);
1264 }
1265
1266 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1267 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1268 II != IE; ++II)
1269 moveInternalFrom(OldIdx, *II);
1270 }
1271
1272 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1273 LiveRange* LR = P.second;
1274 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1275 "Range should start in OldIdx.");
1276 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1277 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1278 LR->start = NewStart;
1279 LR->valno->def = NewStart;
1280 }
1281
1282 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1283 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1284 EI != EE; ++EI)
1285 moveExitingFrom(OldIdx, *EI);
1286 }
1287
Lang Hames6aceab12012-02-19 07:13:05 +00001288 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1289 BundleRanges& BR) {
1290 LiveInterval* LI = P.first;
1291 LiveRange* LR = P.second;
1292 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1293 if (LiveThrough) {
1294 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1295 "Def in bundle should be def range.");
1296 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1297 "If bundle has use for this reg it should be LR.");
1298 BR[LI->reg].Use = LR;
1299 return;
1300 }
1301
1302 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001303 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001304
1305 if (LR->start < NewIdx) {
1306 // Becoming a new entering range.
1307 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1308 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001309 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001310 "Bundle shouldn't have different use range for same reg.");
1311 LR->end = LastUse.getRegSlot();
1312 BR[LI->reg].Use = LR;
1313 } else {
1314 // Becoming a new Dead-def.
1315 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1316 "Live range starting at unexpected slot.");
1317 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1318 assert(BR[LI->reg].Dead == 0 &&
1319 "Can't have def and dead def of same reg in a bundle.");
1320 LR->end = LastUse.getDeadSlot();
1321 BR[LI->reg].Dead = BR[LI->reg].Def;
1322 BR[LI->reg].Def = 0;
1323 }
1324 }
1325
1326 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1327 BundleRanges& BR) {
1328 LiveInterval* LI = P.first;
1329 LiveRange* LR = P.second;
1330 if (NewIdx > LR->end) {
1331 // Range extended to bundle. Add to bundle uses.
1332 // Note: Currently adds kill flags to bundle start.
1333 assert(BR[LI->reg].Use == 0 &&
1334 "Bundle already has use range for reg.");
1335 moveKillFlags(LI->reg, LR->end, NewIdx);
1336 LR->end = NewIdx.getRegSlot();
1337 BR[LI->reg].Use = LR;
1338 } else {
1339 assert(BR[LI->reg].Use != 0 &&
1340 "Bundle should already have a use range for reg.");
1341 }
1342 }
1343
1344 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1345 BundleRanges& BR) {
1346 bool GoingUp = NewIdx < OldIdx;
1347
1348 if (GoingUp) {
1349 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1350 EI != EE; ++EI)
1351 moveEnteringUpFromInto(OldIdx, *EI, BR);
1352 } else {
1353 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1354 EI != EE; ++EI)
1355 moveEnteringDownFromInto(OldIdx, *EI, BR);
1356 }
1357 }
1358
1359 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1360 BundleRanges& BR) {
1361 // TODO: Sane rules for moving ranges into bundles.
1362 }
1363
1364 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1365 BundleRanges& BR) {
1366 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1367 II != IE; ++II)
1368 moveInternalFromInto(OldIdx, *II, BR);
1369 }
1370
1371 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1372 BundleRanges& BR) {
1373 LiveInterval* LI = P.first;
1374 LiveRange* LR = P.second;
1375
1376 assert(LR->start.isRegister() &&
1377 "Don't know how to merge exiting ECs into bundles yet.");
1378
1379 if (LR->end > NewIdx.getDeadSlot()) {
1380 // This range is becoming an exiting range on the bundle.
1381 // If there was an old dead-def of this reg, delete it.
1382 if (BR[LI->reg].Dead != 0) {
1383 LI->removeRange(*BR[LI->reg].Dead);
1384 BR[LI->reg].Dead = 0;
1385 }
1386 assert(BR[LI->reg].Def == 0 &&
1387 "Can't have two defs for the same variable exiting a bundle.");
1388 LR->start = NewIdx.getRegSlot();
1389 LR->valno->def = LR->start;
1390 BR[LI->reg].Def = LR;
1391 } else {
1392 // This range is becoming internal to the bundle.
1393 assert(LR->end == NewIdx.getRegSlot() &&
1394 "Can't bundle def whose kill is before the bundle");
1395 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1396 // Already have a def for this. Just delete range.
1397 LI->removeRange(*LR);
1398 } else {
1399 // Make range dead, record.
1400 LR->end = NewIdx.getDeadSlot();
1401 BR[LI->reg].Dead = LR;
1402 assert(BR[LI->reg].Use == LR &&
1403 "Range becoming dead should currently be use.");
1404 }
1405 // In both cases the range is no longer a use on the bundle.
1406 BR[LI->reg].Use = 0;
1407 }
1408 }
1409
1410 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1411 BundleRanges& BR) {
1412 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1413 EI != EE; ++EI)
1414 moveExitingFromInto(OldIdx, *EI, BR);
1415 }
1416
Lang Hames3dc7c512012-02-17 18:44:18 +00001417};
1418
Lang Hamesecb50622012-02-17 23:43:40 +00001419void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001420 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1421 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001422 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001423 Indexes->getInstructionIndex(MI) :
1424 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001425 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1426 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001427 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001428 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001429
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001430 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001431 HME.moveAllRangesFrom(MI, OldIndex);
1432}
1433
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001434void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
1435 MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001436 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1437 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001438 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001439}