blob: afcda1f82e0c5133661dd9abccef6ae8314f58d1 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel1be3ecc2009-04-15 00:10:26 +000050#include "llvm/CodeGen/DebugLoc.h"
Devang Patel83489bb2009-01-13 00:35:13 +000051#include "llvm/CodeGen/DwarfWriter.h"
52#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000053#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000054#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000055#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000056#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000057#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000058using namespace llvm;
59
Dan Gohman3df24e62008-09-03 23:12:08 +000060unsigned FastISel::getRegForValue(Value *V) {
Dan Gohman4fd55282009-04-07 20:40:11 +000061 MVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
62 // Don't handle non-simple values in FastISel.
63 if (!RealVT.isSimple())
64 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000065
66 // Ignore illegal types. We must do this before looking up the value
67 // in ValueMap because Arguments are given virtual registers regardless
68 // of whether FastISel can handle them.
Dan Gohman4fd55282009-04-07 20:40:11 +000069 MVT::SimpleValueType VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000070 if (!TLI.isTypeLegal(VT)) {
71 // Promote MVT::i1 to a legal type though, because it's common and easy.
72 if (VT == MVT::i1)
73 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
74 else
75 return 0;
76 }
77
Dan Gohman104e4ce2008-09-03 23:32:19 +000078 // Look up the value to see if we already have a register for it. We
79 // cache values defined by Instructions across blocks, and other values
80 // only locally. This is because Instructions already have the SSA
81 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000082 if (ValueMap.count(V))
83 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000084 unsigned Reg = LocalValueMap[V];
85 if (Reg != 0)
86 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000087
Dan Gohmanad368ac2008-08-27 18:10:19 +000088 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000089 if (CI->getValue().getActiveBits() <= 64)
90 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000091 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000092 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000093 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000094 // Translate this as an integer zero so that it can be
95 // local-CSE'd with actual integer zeros.
96 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000097 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000098 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000099
100 if (!Reg) {
101 const APFloat &Flt = CF->getValueAPF();
102 MVT IntVT = TLI.getPointerTy();
103
104 uint64_t x[2];
105 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000106 bool isExact;
107 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
108 APFloat::rmTowardZero, &isExact);
109 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000110 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000111
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000112 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000113 if (IntegerReg != 0)
114 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
115 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000116 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000117 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
118 if (!SelectOperator(CE, CE->getOpcode())) return 0;
119 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000120 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000121 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000122 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000123 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000124
Dan Gohmandceffe62008-09-25 01:28:51 +0000125 // If target-independent code couldn't handle the value, give target-specific
126 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000127 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000128 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000129
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000130 // Don't cache constant materializations in the general ValueMap.
131 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000132 if (Reg != 0)
133 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000134 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000135}
136
Evan Cheng59fbc802008-09-09 01:26:59 +0000137unsigned FastISel::lookUpRegForValue(Value *V) {
138 // Look up the value to see if we already have a register for it. We
139 // cache values defined by Instructions across blocks, and other values
140 // only locally. This is because Instructions already have the SSA
141 // def-dominatess-use requirement enforced.
142 if (ValueMap.count(V))
143 return ValueMap[V];
144 return LocalValueMap[V];
145}
146
Owen Andersoncc54e762008-08-30 00:38:46 +0000147/// UpdateValueMap - Update the value map to include the new mapping for this
148/// instruction, or insert an extra copy to get the result in a previous
149/// determined register.
150/// NOTE: This is only necessary because we might select a block that uses
151/// a value before we select the block that defines the value. It might be
152/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000153unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000154 if (!isa<Instruction>(I)) {
155 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000156 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000157 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000158
159 unsigned &AssignedReg = ValueMap[I];
160 if (AssignedReg == 0)
161 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000162 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000163 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
164 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
165 Reg, RegClass, RegClass);
166 }
167 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000168}
169
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000170unsigned FastISel::getRegForGEPIndex(Value *Idx) {
171 unsigned IdxN = getRegForValue(Idx);
172 if (IdxN == 0)
173 // Unhandled operand. Halt "fast" selection and bail.
174 return 0;
175
176 // If the index is smaller or larger than intptr_t, truncate or extend it.
177 MVT PtrVT = TLI.getPointerTy();
178 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
179 if (IdxVT.bitsLT(PtrVT))
180 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
181 ISD::SIGN_EXTEND, IdxN);
182 else if (IdxVT.bitsGT(PtrVT))
183 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
184 ISD::TRUNCATE, IdxN);
185 return IdxN;
186}
187
Dan Gohmanbdedd442008-08-20 00:11:48 +0000188/// SelectBinaryOp - Select and emit code for a binary operator instruction,
189/// which has an opcode which directly corresponds to the given ISD opcode.
190///
Dan Gohman40b189e2008-09-05 18:18:20 +0000191bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000192 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
193 if (VT == MVT::Other || !VT.isSimple())
194 // Unhandled type. Halt "fast" selection and bail.
195 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000196
Dan Gohmanb71fea22008-08-26 20:52:40 +0000197 // We only handle legal types. For example, on x86-32 the instruction
198 // selector contains all of the 64-bit instructions from x86-64,
199 // under the assumption that i64 won't be used if the target doesn't
200 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000201 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000202 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000203 // don't require additional zeroing, which makes them easy.
204 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000205 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
206 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000207 VT = TLI.getTypeToTransformTo(VT);
208 else
209 return false;
210 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000211
Dan Gohman3df24e62008-09-03 23:12:08 +0000212 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000213 if (Op0 == 0)
214 // Unhandled operand. Halt "fast" selection and bail.
215 return false;
216
217 // Check if the second operand is a constant and handle it appropriately.
218 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000219 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
220 ISDOpcode, Op0, CI->getZExtValue());
221 if (ResultReg != 0) {
222 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000223 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000224 return true;
225 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000226 }
227
Dan Gohman10df0fa2008-08-27 01:09:54 +0000228 // Check if the second operand is a constant float.
229 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000230 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
231 ISDOpcode, Op0, CF);
232 if (ResultReg != 0) {
233 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000234 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000235 return true;
236 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000237 }
238
Dan Gohman3df24e62008-09-03 23:12:08 +0000239 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000240 if (Op1 == 0)
241 // Unhandled operand. Halt "fast" selection and bail.
242 return false;
243
Dan Gohmanad368ac2008-08-27 18:10:19 +0000244 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000245 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
246 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000247 if (ResultReg == 0)
248 // Target-specific code wasn't able to find a machine opcode for
249 // the given ISD opcode and type. Halt "fast" selection and bail.
250 return false;
251
Dan Gohman8014e862008-08-20 00:23:20 +0000252 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000253 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000254 return true;
255}
256
Dan Gohman40b189e2008-09-05 18:18:20 +0000257bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000258 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000259 if (N == 0)
260 // Unhandled operand. Halt "fast" selection and bail.
261 return false;
262
263 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000264 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000265 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
266 OI != E; ++OI) {
267 Value *Idx = *OI;
268 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
269 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
270 if (Field) {
271 // N = N + Offset
272 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
273 // FIXME: This can be optimized by combining the add with a
274 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000275 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000276 if (N == 0)
277 // Unhandled operand. Halt "fast" selection and bail.
278 return false;
279 }
280 Ty = StTy->getElementType(Field);
281 } else {
282 Ty = cast<SequentialType>(Ty)->getElementType();
283
284 // If this is a constant subscript, handle it quickly.
285 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
286 if (CI->getZExtValue() == 0) continue;
287 uint64_t Offs =
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000288 TD.getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000289 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000290 if (N == 0)
291 // Unhandled operand. Halt "fast" selection and bail.
292 return false;
293 continue;
294 }
295
296 // N = N + Idx * ElementSize;
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000297 uint64_t ElementSize = TD.getTypePaddedSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000298 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000299 if (IdxN == 0)
300 // Unhandled operand. Halt "fast" selection and bail.
301 return false;
302
Dan Gohman80bc6e22008-08-26 20:57:08 +0000303 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000304 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000305 if (IdxN == 0)
306 // Unhandled operand. Halt "fast" selection and bail.
307 return false;
308 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000309 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000310 if (N == 0)
311 // Unhandled operand. Halt "fast" selection and bail.
312 return false;
313 }
314 }
315
316 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000317 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000318 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000319}
320
Dan Gohman33134c42008-09-25 17:05:24 +0000321bool FastISel::SelectCall(User *I) {
322 Function *F = cast<CallInst>(I)->getCalledFunction();
323 if (!F) return false;
324
325 unsigned IID = F->getIntrinsicID();
326 switch (IID) {
327 default: break;
328 case Intrinsic::dbg_stoppoint: {
329 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000330 if (DIDescriptor::ValidDebugInfo(SPI->getContext(), CodeGenOpt::None)) {
Devang Patel83489bb2009-01-13 00:35:13 +0000331 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
Dan Gohman33134c42008-09-25 17:05:24 +0000332 unsigned Line = SPI->getLine();
333 unsigned Col = SPI->getColumn();
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +0000334 unsigned Idx = MF.getOrCreateDebugLocID(CU.getGV(), Line, Col);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000335 setCurDebugLoc(DebugLoc::get(Idx));
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000336 if (DW && DW->ShouldEmitDwarfDebug()) {
337 unsigned ID = DW->RecordSourceLine(Line, Col, CU);
338 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
339 BuildMI(MBB, DL, II).addImm(ID);
340 }
Dan Gohman33134c42008-09-25 17:05:24 +0000341 }
342 return true;
343 }
344 case Intrinsic::dbg_region_start: {
345 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000346 if (DIDescriptor::ValidDebugInfo(RSI->getContext(), CodeGenOpt::None) &&
347 DW && DW->ShouldEmitDwarfDebug()) {
Bill Wendling92c1e122009-02-13 02:16:35 +0000348 unsigned ID =
349 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
350 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
351 BuildMI(MBB, DL, II).addImm(ID);
352 }
Dan Gohman33134c42008-09-25 17:05:24 +0000353 return true;
354 }
355 case Intrinsic::dbg_region_end: {
356 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000357 if (DIDescriptor::ValidDebugInfo(REI->getContext(), CodeGenOpt::None) &&
358 DW && DW->ShouldEmitDwarfDebug()) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000359 unsigned ID = 0;
360 DISubprogram Subprogram(cast<GlobalVariable>(REI->getContext()));
Devang Patel8818b8f2009-04-15 20:11:08 +0000361 if (!Subprogram.isNull() && !Subprogram.describes(MF.getFunction())) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000362 // This is end of an inlined function.
363 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
364 ID = DW->RecordInlinedFnEnd(Subprogram);
Devang Patel8818b8f2009-04-15 20:11:08 +0000365 if (ID)
Devang Patel02f8c412009-04-16 17:55:30 +0000366 // Returned ID is 0 if this is unbalanced "end of inlined
367 // scope". This could happen if optimizer eats dbg intrinsics
368 // or "beginning of inlined scope" is not recoginized due to
369 // missing location info. In such cases, do ignore this region.end.
Devang Patel8818b8f2009-04-15 20:11:08 +0000370 BuildMI(MBB, DL, II).addImm(ID);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000371 } else {
372 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
373 ID = DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
374 BuildMI(MBB, DL, II).addImm(ID);
375 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000376 }
Dan Gohman33134c42008-09-25 17:05:24 +0000377 return true;
378 }
379 case Intrinsic::dbg_func_start: {
Dan Gohman33134c42008-09-25 17:05:24 +0000380 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
381 Value *SP = FSI->getSubprogram();
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000382 if (!DIDescriptor::ValidDebugInfo(SP, CodeGenOpt::None))
383 return true;
Bill Wendling9bc96a52009-02-03 00:55:04 +0000384
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000385 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is what
386 // (most?) gdb expects.
387 DebugLoc PrevLoc = DL;
388 DISubprogram Subprogram(cast<GlobalVariable>(SP));
389 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000390
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000391 if (!Subprogram.describes(MF.getFunction())) {
392 // This is a beginning of an inlined function.
393
394 // If llvm.dbg.func.start is seen in a new block before any
395 // llvm.dbg.stoppoint intrinsic then the location info is unknown.
396 // FIXME : Why DebugLoc is reset at the beginning of each block ?
397 if (PrevLoc.isUnknown())
398 return true;
399 // Record the source line.
400 unsigned Line = Subprogram.getLineNumber();
401 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(
402 CompileUnit.getGV(), Line, 0)));
403
404 if (DW && DW->ShouldEmitDwarfDebug()) {
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +0000405 unsigned LabelID = DW->RecordSourceLine(Line, 0, CompileUnit);
Devang Patel0f7fef32009-04-13 17:02:03 +0000406 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
407 BuildMI(MBB, DL, II).addImm(LabelID);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000408 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000409 DW->RecordInlinedFnStart(FSI, Subprogram, LabelID,
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +0000410 DICompileUnit(PrevLocTpl.CompileUnit),
Devang Patel1be3ecc2009-04-15 00:10:26 +0000411 PrevLocTpl.Line,
412 PrevLocTpl.Col);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000413 }
414 } else {
415 // Record the source line.
416 unsigned Line = Subprogram.getLineNumber();
417 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(
418 CompileUnit.getGV(), Line, 0)));
419 if (DW && DW->ShouldEmitDwarfDebug()) {
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +0000420 DW->RecordSourceLine(Line, 0, CompileUnit);
Devang Patel0f7fef32009-04-13 17:02:03 +0000421 // llvm.dbg.func_start also defines beginning of function scope.
422 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()));
423 }
Dan Gohman33134c42008-09-25 17:05:24 +0000424 }
Bill Wendling9bc96a52009-02-03 00:55:04 +0000425
Dan Gohman33134c42008-09-25 17:05:24 +0000426 return true;
427 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000428 case Intrinsic::dbg_declare: {
429 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
430 Value *Variable = DI->getVariable();
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000431 if (DIDescriptor::ValidDebugInfo(Variable, CodeGenOpt::None) &&
432 DW && DW->ShouldEmitDwarfDebug()) {
Bill Wendling92c1e122009-02-13 02:16:35 +0000433 // Determine the address of the declared object.
434 Value *Address = DI->getAddress();
435 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
436 Address = BCI->getOperand(0);
437 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
438 // Don't handle byval struct arguments or VLAs, for example.
439 if (!AI) break;
440 DenseMap<const AllocaInst*, int>::iterator SI =
441 StaticAllocaMap.find(AI);
442 if (SI == StaticAllocaMap.end()) break; // VLAs.
443 int FI = SI->second;
444
445 // Determine the debug globalvariable.
446 GlobalValue *GV = cast<GlobalVariable>(Variable);
447
448 // Build the DECLARE instruction.
449 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000450 MachineInstr *DeclareMI
451 = BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
452 DIVariable DV(cast<GlobalVariable>(GV));
453 if (!DV.isNull()) {
454 // This is a local variable
455 DW->RecordVariableScope(DV, DeclareMI);
456 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000457 }
Dan Gohman33134c42008-09-25 17:05:24 +0000458 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000459 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000460 case Intrinsic::eh_exception: {
461 MVT VT = TLI.getValueType(I->getType());
462 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
463 default: break;
464 case TargetLowering::Expand: {
465 if (!MBB->isLandingPad()) {
466 // FIXME: Mark exception register as live in. Hack for PR1508.
467 unsigned Reg = TLI.getExceptionAddressRegister();
468 if (Reg) MBB->addLiveIn(Reg);
469 }
470 unsigned Reg = TLI.getExceptionAddressRegister();
471 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
472 unsigned ResultReg = createResultReg(RC);
473 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
474 Reg, RC, RC);
475 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000476 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000477 UpdateValueMap(I, ResultReg);
478 return true;
479 }
480 }
481 break;
482 }
483 case Intrinsic::eh_selector_i32:
484 case Intrinsic::eh_selector_i64: {
485 MVT VT = TLI.getValueType(I->getType());
486 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
487 default: break;
488 case TargetLowering::Expand: {
489 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
490 MVT::i32 : MVT::i64);
491
492 if (MMI) {
493 if (MBB->isLandingPad())
494 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
495 else {
496#ifndef NDEBUG
497 CatchInfoLost.insert(cast<CallInst>(I));
498#endif
499 // FIXME: Mark exception selector register as live in. Hack for PR1508.
500 unsigned Reg = TLI.getExceptionSelectorRegister();
501 if (Reg) MBB->addLiveIn(Reg);
502 }
503
504 unsigned Reg = TLI.getExceptionSelectorRegister();
505 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
506 unsigned ResultReg = createResultReg(RC);
507 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
508 Reg, RC, RC);
509 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000510 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000511 UpdateValueMap(I, ResultReg);
512 } else {
513 unsigned ResultReg =
514 getRegForValue(Constant::getNullValue(I->getType()));
515 UpdateValueMap(I, ResultReg);
516 }
517 return true;
518 }
519 }
520 break;
521 }
Dan Gohman33134c42008-09-25 17:05:24 +0000522 }
523 return false;
524}
525
Dan Gohman40b189e2008-09-05 18:18:20 +0000526bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000527 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
528 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000529
530 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
Dan Gohman474d3b32009-03-13 23:53:06 +0000531 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000532 // Unhandled type. Halt "fast" selection and bail.
533 return false;
534
Dan Gohman474d3b32009-03-13 23:53:06 +0000535 // Check if the destination type is legal. Or as a special case,
536 // it may be i1 if we're doing a truncate because that's
537 // easy and somewhat common.
538 if (!TLI.isTypeLegal(DstVT))
539 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000540 // Unhandled type. Halt "fast" selection and bail.
541 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000542
543 // Check if the source operand is legal. Or as a special case,
544 // it may be i1 if we're doing zero-extension because that's
545 // easy and somewhat common.
546 if (!TLI.isTypeLegal(SrcVT))
547 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
548 // Unhandled type. Halt "fast" selection and bail.
549 return false;
550
Dan Gohman3df24e62008-09-03 23:12:08 +0000551 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000552 if (!InputReg)
553 // Unhandled operand. Halt "fast" selection and bail.
554 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000555
556 // If the operand is i1, arrange for the high bits in the register to be zero.
Dan Gohman474d3b32009-03-13 23:53:06 +0000557 if (SrcVT == MVT::i1) {
558 SrcVT = TLI.getTypeToTransformTo(SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000559 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
560 if (!InputReg)
561 return false;
562 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000563 // If the result is i1, truncate to the target's type for i1 first.
564 if (DstVT == MVT::i1)
565 DstVT = TLI.getTypeToTransformTo(DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000566
Owen Andersond0533c92008-08-26 23:46:32 +0000567 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
568 DstVT.getSimpleVT(),
569 Opcode,
570 InputReg);
571 if (!ResultReg)
572 return false;
573
Dan Gohman3df24e62008-09-03 23:12:08 +0000574 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000575 return true;
576}
577
Dan Gohman40b189e2008-09-05 18:18:20 +0000578bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000579 // If the bitcast doesn't change the type, just use the operand value.
580 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000581 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000582 if (Reg == 0)
583 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000584 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000585 return true;
586 }
587
588 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000589 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
590 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000591
592 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
593 DstVT == MVT::Other || !DstVT.isSimple() ||
594 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
595 // Unhandled type. Halt "fast" selection and bail.
596 return false;
597
Dan Gohman3df24e62008-09-03 23:12:08 +0000598 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000599 if (Op0 == 0)
600 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000601 return false;
602
Dan Gohmanad368ac2008-08-27 18:10:19 +0000603 // First, try to perform the bitcast by inserting a reg-reg copy.
604 unsigned ResultReg = 0;
605 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
606 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
607 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
608 ResultReg = createResultReg(DstClass);
609
610 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
611 Op0, DstClass, SrcClass);
612 if (!InsertedCopy)
613 ResultReg = 0;
614 }
615
616 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
617 if (!ResultReg)
618 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
619 ISD::BIT_CONVERT, Op0);
620
621 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000622 return false;
623
Dan Gohman3df24e62008-09-03 23:12:08 +0000624 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000625 return true;
626}
627
Dan Gohman3df24e62008-09-03 23:12:08 +0000628bool
629FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000630 return SelectOperator(I, I->getOpcode());
631}
632
Dan Gohmand98d6202008-10-02 22:15:21 +0000633/// FastEmitBranch - Emit an unconditional branch to the given block,
634/// unless it is the immediate (fall-through) successor, and update
635/// the CFG.
636void
637FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
638 MachineFunction::iterator NextMBB =
639 next(MachineFunction::iterator(MBB));
640
641 if (MBB->isLayoutSuccessor(MSucc)) {
642 // The unconditional fall-through case, which needs no instructions.
643 } else {
644 // The unconditional branch case.
645 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
646 }
647 MBB->addSuccessor(MSucc);
648}
649
Dan Gohman40b189e2008-09-05 18:18:20 +0000650bool
651FastISel::SelectOperator(User *I, unsigned Opcode) {
652 switch (Opcode) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000653 case Instruction::Add: {
654 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
655 return SelectBinaryOp(I, Opc);
656 }
657 case Instruction::Sub: {
658 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
659 return SelectBinaryOp(I, Opc);
660 }
661 case Instruction::Mul: {
662 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
663 return SelectBinaryOp(I, Opc);
664 }
665 case Instruction::SDiv:
666 return SelectBinaryOp(I, ISD::SDIV);
667 case Instruction::UDiv:
668 return SelectBinaryOp(I, ISD::UDIV);
669 case Instruction::FDiv:
670 return SelectBinaryOp(I, ISD::FDIV);
671 case Instruction::SRem:
672 return SelectBinaryOp(I, ISD::SREM);
673 case Instruction::URem:
674 return SelectBinaryOp(I, ISD::UREM);
675 case Instruction::FRem:
676 return SelectBinaryOp(I, ISD::FREM);
677 case Instruction::Shl:
678 return SelectBinaryOp(I, ISD::SHL);
679 case Instruction::LShr:
680 return SelectBinaryOp(I, ISD::SRL);
681 case Instruction::AShr:
682 return SelectBinaryOp(I, ISD::SRA);
683 case Instruction::And:
684 return SelectBinaryOp(I, ISD::AND);
685 case Instruction::Or:
686 return SelectBinaryOp(I, ISD::OR);
687 case Instruction::Xor:
688 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000689
Dan Gohman3df24e62008-09-03 23:12:08 +0000690 case Instruction::GetElementPtr:
691 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000692
Dan Gohman3df24e62008-09-03 23:12:08 +0000693 case Instruction::Br: {
694 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000695
Dan Gohman3df24e62008-09-03 23:12:08 +0000696 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000697 BasicBlock *LLVMSucc = BI->getSuccessor(0);
698 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000699 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000700 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000701 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000702
703 // Conditional branches are not handed yet.
704 // Halt "fast" selection and bail.
705 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000706 }
707
Dan Gohman087c8502008-09-05 01:08:41 +0000708 case Instruction::Unreachable:
709 // Nothing to emit.
710 return true;
711
Dan Gohman3df24e62008-09-03 23:12:08 +0000712 case Instruction::PHI:
713 // PHI nodes are already emitted.
714 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000715
716 case Instruction::Alloca:
717 // FunctionLowering has the static-sized case covered.
718 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
719 return true;
720
721 // Dynamic-sized alloca is not handled yet.
722 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000723
Dan Gohman33134c42008-09-25 17:05:24 +0000724 case Instruction::Call:
725 return SelectCall(I);
726
Dan Gohman3df24e62008-09-03 23:12:08 +0000727 case Instruction::BitCast:
728 return SelectBitCast(I);
729
730 case Instruction::FPToSI:
731 return SelectCast(I, ISD::FP_TO_SINT);
732 case Instruction::ZExt:
733 return SelectCast(I, ISD::ZERO_EXTEND);
734 case Instruction::SExt:
735 return SelectCast(I, ISD::SIGN_EXTEND);
736 case Instruction::Trunc:
737 return SelectCast(I, ISD::TRUNCATE);
738 case Instruction::SIToFP:
739 return SelectCast(I, ISD::SINT_TO_FP);
740
741 case Instruction::IntToPtr: // Deliberate fall-through.
742 case Instruction::PtrToInt: {
743 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
744 MVT DstVT = TLI.getValueType(I->getType());
745 if (DstVT.bitsGT(SrcVT))
746 return SelectCast(I, ISD::ZERO_EXTEND);
747 if (DstVT.bitsLT(SrcVT))
748 return SelectCast(I, ISD::TRUNCATE);
749 unsigned Reg = getRegForValue(I->getOperand(0));
750 if (Reg == 0) return false;
751 UpdateValueMap(I, Reg);
752 return true;
753 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000754
Dan Gohman3df24e62008-09-03 23:12:08 +0000755 default:
756 // Unhandled instruction. Halt "fast" selection and bail.
757 return false;
758 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000759}
760
Dan Gohman3df24e62008-09-03 23:12:08 +0000761FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000762 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000763 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000764 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000765 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000766 DenseMap<const AllocaInst *, int> &am
767#ifndef NDEBUG
768 , SmallSet<Instruction*, 8> &cil
769#endif
770 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000771 : MBB(0),
772 ValueMap(vm),
773 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000774 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000775#ifndef NDEBUG
776 CatchInfoLost(cil),
777#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000778 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000779 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000780 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000781 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000782 MFI(*MF.getFrameInfo()),
783 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000784 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000785 TD(*TM.getTargetData()),
786 TII(*TM.getInstrInfo()),
787 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000788}
789
Dan Gohmane285a742008-08-14 21:51:29 +0000790FastISel::~FastISel() {}
791
Evan Cheng36fd9412008-09-02 21:59:13 +0000792unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
793 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000794 return 0;
795}
796
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000797unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
798 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000799 return 0;
800}
801
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000802unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
803 ISD::NodeType, unsigned /*Op0*/,
804 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000805 return 0;
806}
807
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000808unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
809 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000810 return 0;
811}
812
Dan Gohman10df0fa2008-08-27 01:09:54 +0000813unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
814 ISD::NodeType, ConstantFP * /*FPImm*/) {
815 return 0;
816}
817
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000818unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
819 ISD::NodeType, unsigned /*Op0*/,
820 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000821 return 0;
822}
823
Dan Gohman10df0fa2008-08-27 01:09:54 +0000824unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
825 ISD::NodeType, unsigned /*Op0*/,
826 ConstantFP * /*FPImm*/) {
827 return 0;
828}
829
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000830unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
831 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000832 unsigned /*Op0*/, unsigned /*Op1*/,
833 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000834 return 0;
835}
836
837/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
838/// to emit an instruction with an immediate operand using FastEmit_ri.
839/// If that fails, it materializes the immediate into a register and try
840/// FastEmit_rr instead.
841unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000842 unsigned Op0, uint64_t Imm,
843 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000844 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000845 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000846 if (ResultReg != 0)
847 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000848 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000849 if (MaterialReg == 0)
850 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000851 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000852}
853
Dan Gohman10df0fa2008-08-27 01:09:54 +0000854/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
855/// to emit an instruction with a floating-point immediate operand using
856/// FastEmit_rf. If that fails, it materializes the immediate into a register
857/// and try FastEmit_rr instead.
858unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
859 unsigned Op0, ConstantFP *FPImm,
860 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000861 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000862 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000863 if (ResultReg != 0)
864 return ResultReg;
865
866 // Materialize the constant in a register.
867 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
868 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000869 // If the target doesn't have a way to directly enter a floating-point
870 // value into a register, use an alternate approach.
871 // TODO: The current approach only supports floating-point constants
872 // that can be constructed by conversion from integer values. This should
873 // be replaced by code that creates a load from a constant-pool entry,
874 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000875 const APFloat &Flt = FPImm->getValueAPF();
876 MVT IntVT = TLI.getPointerTy();
877
878 uint64_t x[2];
879 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000880 bool isExact;
881 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
882 APFloat::rmTowardZero, &isExact);
883 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000884 return 0;
885 APInt IntVal(IntBitWidth, 2, x);
886
887 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
888 ISD::Constant, IntVal.getZExtValue());
889 if (IntegerReg == 0)
890 return 0;
891 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
892 ISD::SINT_TO_FP, IntegerReg);
893 if (MaterialReg == 0)
894 return 0;
895 }
896 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
897}
898
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000899unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
900 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000901}
902
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000903unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000904 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000905 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000906 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000907
Bill Wendling9bc96a52009-02-03 00:55:04 +0000908 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000909 return ResultReg;
910}
911
912unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
913 const TargetRegisterClass *RC,
914 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000915 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000916 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000917
Evan Cheng5960e4e2008-09-08 08:38:20 +0000918 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000919 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000920 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000921 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000922 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
923 II.ImplicitDefs[0], RC, RC);
924 if (!InsertedCopy)
925 ResultReg = 0;
926 }
927
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000928 return ResultReg;
929}
930
931unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
932 const TargetRegisterClass *RC,
933 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000934 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000935 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000936
Evan Cheng5960e4e2008-09-08 08:38:20 +0000937 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000938 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000939 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000940 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000941 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
942 II.ImplicitDefs[0], RC, RC);
943 if (!InsertedCopy)
944 ResultReg = 0;
945 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000946 return ResultReg;
947}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000948
949unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
950 const TargetRegisterClass *RC,
951 unsigned Op0, uint64_t Imm) {
952 unsigned ResultReg = createResultReg(RC);
953 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
954
Evan Cheng5960e4e2008-09-08 08:38:20 +0000955 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000956 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000957 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000958 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000959 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
960 II.ImplicitDefs[0], RC, RC);
961 if (!InsertedCopy)
962 ResultReg = 0;
963 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000964 return ResultReg;
965}
966
Dan Gohman10df0fa2008-08-27 01:09:54 +0000967unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
968 const TargetRegisterClass *RC,
969 unsigned Op0, ConstantFP *FPImm) {
970 unsigned ResultReg = createResultReg(RC);
971 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
972
Evan Cheng5960e4e2008-09-08 08:38:20 +0000973 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000974 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000975 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000976 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000977 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
978 II.ImplicitDefs[0], RC, RC);
979 if (!InsertedCopy)
980 ResultReg = 0;
981 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000982 return ResultReg;
983}
984
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000985unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
986 const TargetRegisterClass *RC,
987 unsigned Op0, unsigned Op1, uint64_t Imm) {
988 unsigned ResultReg = createResultReg(RC);
989 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
990
Evan Cheng5960e4e2008-09-08 08:38:20 +0000991 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000992 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000993 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000994 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000995 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
996 II.ImplicitDefs[0], RC, RC);
997 if (!InsertedCopy)
998 ResultReg = 0;
999 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001000 return ResultReg;
1001}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001002
1003unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1004 const TargetRegisterClass *RC,
1005 uint64_t Imm) {
1006 unsigned ResultReg = createResultReg(RC);
1007 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1008
Evan Cheng5960e4e2008-09-08 08:38:20 +00001009 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +00001010 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001011 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001012 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001013 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1014 II.ImplicitDefs[0], RC, RC);
1015 if (!InsertedCopy)
1016 ResultReg = 0;
1017 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001018 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001019}
Owen Anderson8970f002008-08-27 22:30:02 +00001020
Evan Cheng536ab132009-01-22 09:10:11 +00001021unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
1022 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +00001023 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +00001024
Evan Cheng536ab132009-01-22 09:10:11 +00001025 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +00001026 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
1027
Evan Cheng5960e4e2008-09-08 08:38:20 +00001028 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +00001029 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001030 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001031 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001032 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1033 II.ImplicitDefs[0], RC, RC);
1034 if (!InsertedCopy)
1035 ResultReg = 0;
1036 }
Owen Anderson8970f002008-08-27 22:30:02 +00001037 return ResultReg;
1038}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001039
1040/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1041/// with all but the least significant bit set to zero.
1042unsigned FastISel::FastEmitZExtFromI1(MVT::SimpleValueType VT, unsigned Op) {
1043 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1044}