blob: 78a6a4381a82897e8ea704c986bcc02516e23a89 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "ARMTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000014#include "ARMFrameLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000015#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "llvm/PassManager.h"
Evan Cheng93072922007-05-16 02:01:49 +000017#include "llvm/CodeGen/Passes.h"
Evan Cheng48575f62010-12-05 22:04:16 +000018#include "llvm/Support/CommandLine.h"
David Greene71847812009-07-14 20:18:05 +000019#include "llvm/Support/FormattedStream.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000020#include "llvm/Support/TargetRegistry.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "llvm/Target/TargetOptions.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000022using namespace llvm;
23
Evan Chengb8cfe4f2011-08-25 01:00:36 +000024static cl::opt<bool>
Evan Cheng77eaaf02011-08-25 01:22:49 +000025EnableGlobalMerge("global-merge", cl::Hidden,
Evan Chengb8cfe4f2011-08-25 01:00:36 +000026 cl::desc("Enable global merge pass"),
27 cl::init(true));
28
Jim Grosbach764ab522009-08-11 15:33:49 +000029extern "C" void LLVMInitializeARMTarget() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +000030 // Register the target.
31 RegisterTargetMachine<ARMTargetMachine> X(TheARMTarget);
32 RegisterTargetMachine<ThumbTargetMachine> Y(TheThumbTarget);
33}
Douglas Gregor1555a232009-06-16 20:12:29 +000034
Evan Cheng04321f72007-02-23 03:14:31 +000035/// TargetMachine ctor - Create an ARM architecture model.
36///
Evan Cheng43966132011-07-19 06:37:02 +000037ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT,
38 StringRef CPU, StringRef FS,
Evan Cheng34ad6db2011-07-20 07:51:56 +000039 Reloc::Model RM, CodeModel::Model CM)
40 : LLVMTargetMachine(T, TT, CPU, FS, RM, CM),
Evan Cheng94ca42f2011-07-07 00:08:19 +000041 Subtarget(TT, CPU, FS),
Evan Cheng3cc82232008-11-08 07:38:22 +000042 JITInfo(),
Jim Grosbachf22eefba2011-04-06 22:35:47 +000043 InstrItins(Subtarget.getInstrItineraryData()) {
Evan Chengdf214fa2011-06-23 18:15:17 +000044 // Default to soft float ABI
45 if (FloatABIType == FloatABI::Default)
46 FloatABIType = FloatABI::Soft;
Evan Cheng65f24422008-10-30 16:10:54 +000047}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000048
Evan Cheng43966132011-07-19 06:37:02 +000049ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT,
50 StringRef CPU, StringRef FS,
Evan Cheng34ad6db2011-07-20 07:51:56 +000051 Reloc::Model RM, CodeModel::Model CM)
52 : ARMBaseTargetMachine(T, TT, CPU, FS, RM, CM), InstrInfo(Subtarget),
Rafael Espindola0febc462010-10-03 18:59:45 +000053 DataLayout(Subtarget.isAPCS_ABI() ?
54 std::string("e-p:32:32-f64:32:64-i64:32:64-"
55 "v128:32:128-v64:32:64-n32") :
56 std::string("e-p:32:32-f64:64:64-i64:64:64-"
57 "v128:64:128-v64:64:64-n32")),
58 ELFWriterInfo(*this),
Dan Gohmanff7a5622010-05-11 17:31:57 +000059 TLInfo(*this),
Anton Korobeynikov33464912010-11-15 00:06:54 +000060 TSInfo(*this),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000061 FrameLowering(Subtarget) {
Evan Cheng7b4d3112010-08-11 07:17:46 +000062 if (!Subtarget.hasARMOps())
63 report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
64 "support ARM mode execution!");
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000065}
66
Evan Cheng43966132011-07-19 06:37:02 +000067ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT,
68 StringRef CPU, StringRef FS,
Evan Cheng34ad6db2011-07-20 07:51:56 +000069 Reloc::Model RM, CodeModel::Model CM)
70 : ARMBaseTargetMachine(T, TT, CPU, FS, RM, CM),
Evan Chengbc9b7542009-08-15 07:59:10 +000071 InstrInfo(Subtarget.hasThumb2()
72 ? ((ARMBaseInstrInfo*)new Thumb2InstrInfo(Subtarget))
73 : ((ARMBaseInstrInfo*)new Thumb1InstrInfo(Subtarget))),
Rafael Espindola0febc462010-10-03 18:59:45 +000074 DataLayout(Subtarget.isAPCS_ABI() ?
75 std::string("e-p:32:32-f64:32:64-i64:32:64-"
76 "i16:16:32-i8:8:32-i1:8:32-"
77 "v128:32:128-v64:32:64-a:0:32-n32") :
78 std::string("e-p:32:32-f64:64:64-i64:64:64-"
79 "i16:16:32-i8:8:32-i1:8:32-"
80 "v128:64:128-v64:64:64-a:0:32-n32")),
81 ELFWriterInfo(*this),
Dan Gohmanff7a5622010-05-11 17:31:57 +000082 TLInfo(*this),
Anton Korobeynikov33464912010-11-15 00:06:54 +000083 TSInfo(*this),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000084 FrameLowering(Subtarget.hasThumb2()
85 ? new ARMFrameLowering(Subtarget)
86 : (ARMFrameLowering*)new Thumb1FrameLowering(Subtarget)) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000087}
88
Anton Korobeynikovcec36f42010-07-24 21:52:08 +000089bool ARMBaseTargetMachine::addPreISel(PassManagerBase &PM,
90 CodeGenOpt::Level OptLevel) {
Evan Chengb8cfe4f2011-08-25 01:00:36 +000091 if (OptLevel != CodeGenOpt::None && EnableGlobalMerge)
Anton Korobeynikovcec36f42010-07-24 21:52:08 +000092 PM.add(createARMGlobalMergePass(getTargetLowering()));
93
94 return false;
95}
96
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000097bool ARMBaseTargetMachine::addInstSelector(PassManagerBase &PM,
98 CodeGenOpt::Level OptLevel) {
Bob Wilson522ce972009-09-28 14:30:20 +000099 PM.add(createARMISelDag(*this, OptLevel));
Chris Lattner1911fd42006-09-04 04:14:57 +0000100 return false;
101}
Rafael Espindola71f3b942006-09-19 15:49:25 +0000102
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000103bool ARMBaseTargetMachine::addPreRegAlloc(PassManagerBase &PM,
104 CodeGenOpt::Level OptLevel) {
Evan Chenge298ab22009-09-27 09:46:04 +0000105 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
Eric Christopher79ab2fe2010-11-11 20:50:14 +0000106 if (OptLevel != CodeGenOpt::None && !Subtarget.isThumb1Only())
Evan Chenge7d6df72009-06-13 09:12:55 +0000107 PM.add(createARMLoadStoreOptimizationPass(true));
Bob Wilson84c5eed2011-04-19 18:11:57 +0000108 if (OptLevel != CodeGenOpt::None && Subtarget.isCortexA9())
Evan Cheng48575f62010-12-05 22:04:16 +0000109 PM.add(createMLxExpansionPass());
Evan Chengd8471242010-06-09 01:46:50 +0000110
Evan Chenge7d6df72009-06-13 09:12:55 +0000111 return true;
112}
113
Evan Cheng792e1f62009-09-30 08:53:01 +0000114bool ARMBaseTargetMachine::addPreSched2(PassManagerBase &PM,
115 CodeGenOpt::Level OptLevel) {
116 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
Eric Christopher79ab2fe2010-11-11 20:50:14 +0000117 if (OptLevel != CodeGenOpt::None) {
118 if (!Subtarget.isThumb1Only())
119 PM.add(createARMLoadStoreOptimizationPass());
120 if (Subtarget.hasNEON())
121 PM.add(createNEONMoveFixPass());
122 }
Evan Cheng792e1f62009-09-30 08:53:01 +0000123
Evan Chengb9803a82009-11-06 23:52:48 +0000124 // Expand some pseudo instructions into multiple instructions to allow
125 // proper scheduling.
126 PM.add(createARMExpandPseudoPass());
127
Evan Cheng96c3da62010-06-18 23:32:07 +0000128 if (OptLevel != CodeGenOpt::None) {
Evan Cheng86050dc2010-06-18 23:09:54 +0000129 if (!Subtarget.isThumb1Only())
Evan Cheng46df4eb2010-06-16 07:35:02 +0000130 PM.add(createIfConverterPass());
131 }
Evan Cheng8acf6762010-06-24 19:10:14 +0000132 if (Subtarget.isThumb2())
133 PM.add(createThumb2ITBlockPass());
Evan Cheng46df4eb2010-06-16 07:35:02 +0000134
Evan Cheng792e1f62009-09-30 08:53:01 +0000135 return true;
136}
137
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000138bool ARMBaseTargetMachine::addPreEmitPass(PassManagerBase &PM,
139 CodeGenOpt::Level OptLevel) {
Evan Chenge44be632010-08-09 18:35:19 +0000140 if (Subtarget.isThumb2() && !Subtarget.prefers32BitThumb())
Evan Cheng3a1f0f62009-08-10 23:56:04 +0000141 PM.add(createThumb2SizeReductionPass());
Evan Cheng06e16582009-07-10 01:54:42 +0000142
Evan Chenga8e29892007-01-19 07:51:42 +0000143 PM.add(createARMConstantIslandPass());
Rafael Espindola71f3b942006-09-19 15:49:25 +0000144 return true;
145}
146
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000147bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
148 CodeGenOpt::Level OptLevel,
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000149 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000150 // Machine code emitter pass for ARM.
151 PM.add(createARMJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000152 return false;
153}