blob: 1cd0ac38a223f097123af204e6a71f975e0cf605 [file] [log] [blame]
Vincent Lejeune08001a52013-04-01 21:48:05 +00001//===-- R600ControlFlowFinalizer.cpp - Finalize Control Flow Inst----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// This pass compute turns all control flow pseudo instructions into native one
12/// computing their address on the fly ; it also sets STACK_SIZE info.
13//===----------------------------------------------------------------------===//
14
Vincent Lejeune375d7672013-04-03 16:24:09 +000015#define DEBUG_TYPE "r600cf"
16#include "llvm/Support/Debug.h"
Vincent Lejeune08001a52013-04-01 21:48:05 +000017#include "AMDGPU.h"
18#include "R600Defines.h"
19#include "R600InstrInfo.h"
20#include "R600MachineFunctionInfo.h"
21#include "R600RegisterInfo.h"
22#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
Benjamin Kramer5c352902013-05-23 17:10:37 +000025#include "llvm/Support/raw_ostream.h"
Vincent Lejeune08001a52013-04-01 21:48:05 +000026
Benjamin Kramer5c352902013-05-23 17:10:37 +000027using namespace llvm;
28
29namespace {
Vincent Lejeune08001a52013-04-01 21:48:05 +000030
31class R600ControlFlowFinalizer : public MachineFunctionPass {
32
33private:
Vincent Lejeuneb6379de2013-04-30 00:13:53 +000034 typedef std::pair<MachineInstr *, std::vector<MachineInstr *> > ClauseFile;
35
Vincent Lejeunebd7c6342013-04-08 13:05:49 +000036 enum ControlFlowInstruction {
37 CF_TC,
Vincent Lejeune631591e2013-04-30 00:13:39 +000038 CF_VC,
Vincent Lejeunebd7c6342013-04-08 13:05:49 +000039 CF_CALL_FS,
40 CF_WHILE_LOOP,
41 CF_END_LOOP,
42 CF_LOOP_BREAK,
43 CF_LOOP_CONTINUE,
44 CF_JUMP,
45 CF_ELSE,
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +000046 CF_POP,
47 CF_END
Vincent Lejeunebd7c6342013-04-08 13:05:49 +000048 };
NAKAMURA Takumie7a040f2013-04-11 04:16:22 +000049
Vincent Lejeune08001a52013-04-01 21:48:05 +000050 static char ID;
51 const R600InstrInfo *TII;
Bill Wendlingb5632b52013-06-07 20:28:55 +000052 const R600RegisterInfo *TRI;
Vincent Lejeune08001a52013-04-01 21:48:05 +000053 unsigned MaxFetchInst;
Vincent Lejeunebd7c6342013-04-08 13:05:49 +000054 const AMDGPUSubtarget &ST;
Vincent Lejeune08001a52013-04-01 21:48:05 +000055
Vincent Lejeune08001a52013-04-01 21:48:05 +000056 bool IsTrivialInst(MachineInstr *MI) const {
57 switch (MI->getOpcode()) {
58 case AMDGPU::KILL:
59 case AMDGPU::RETURN:
60 return true;
61 default:
62 return false;
63 }
64 }
65
Vincent Lejeunebd7c6342013-04-08 13:05:49 +000066 const MCInstrDesc &getHWInstrDesc(ControlFlowInstruction CFI) const {
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +000067 unsigned Opcode = 0;
Tom Stellard3ff0abf2013-06-07 20:37:48 +000068 bool isEg = (ST.getGeneration() >= AMDGPUSubtarget::EVERGREEN);
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +000069 switch (CFI) {
70 case CF_TC:
71 Opcode = isEg ? AMDGPU::CF_TC_EG : AMDGPU::CF_TC_R600;
72 break;
Vincent Lejeune631591e2013-04-30 00:13:39 +000073 case CF_VC:
74 Opcode = isEg ? AMDGPU::CF_VC_EG : AMDGPU::CF_VC_R600;
75 break;
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +000076 case CF_CALL_FS:
77 Opcode = isEg ? AMDGPU::CF_CALL_FS_EG : AMDGPU::CF_CALL_FS_R600;
78 break;
79 case CF_WHILE_LOOP:
80 Opcode = isEg ? AMDGPU::WHILE_LOOP_EG : AMDGPU::WHILE_LOOP_R600;
81 break;
82 case CF_END_LOOP:
83 Opcode = isEg ? AMDGPU::END_LOOP_EG : AMDGPU::END_LOOP_R600;
84 break;
85 case CF_LOOP_BREAK:
86 Opcode = isEg ? AMDGPU::LOOP_BREAK_EG : AMDGPU::LOOP_BREAK_R600;
87 break;
88 case CF_LOOP_CONTINUE:
89 Opcode = isEg ? AMDGPU::CF_CONTINUE_EG : AMDGPU::CF_CONTINUE_R600;
90 break;
91 case CF_JUMP:
92 Opcode = isEg ? AMDGPU::CF_JUMP_EG : AMDGPU::CF_JUMP_R600;
93 break;
94 case CF_ELSE:
95 Opcode = isEg ? AMDGPU::CF_ELSE_EG : AMDGPU::CF_ELSE_R600;
96 break;
97 case CF_POP:
98 Opcode = isEg ? AMDGPU::POP_EG : AMDGPU::POP_R600;
99 break;
100 case CF_END:
Tom Stellard3ff0abf2013-06-07 20:37:48 +0000101 if (ST.hasCaymanISA()) {
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000102 Opcode = AMDGPU::CF_END_CM;
103 break;
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000104 }
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000105 Opcode = isEg ? AMDGPU::CF_END_EG : AMDGPU::CF_END_R600;
106 break;
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000107 }
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000108 assert (Opcode && "No opcode selected");
109 return TII->get(Opcode);
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000110 }
111
Vincent Lejeune7097b1d2013-04-30 00:14:00 +0000112 bool isCompatibleWithClause(const MachineInstr *MI,
Vincent Lejeuneb01bdf82013-06-07 23:30:26 +0000113 std::set<unsigned> &DstRegs) const {
Vincent Lejeune7097b1d2013-04-30 00:14:00 +0000114 unsigned DstMI, SrcMI;
115 for (MachineInstr::const_mop_iterator I = MI->operands_begin(),
116 E = MI->operands_end(); I != E; ++I) {
117 const MachineOperand &MO = *I;
118 if (!MO.isReg())
119 continue;
Tom Stellardd0780702013-05-23 18:26:42 +0000120 if (MO.isDef()) {
121 unsigned Reg = MO.getReg();
122 if (AMDGPU::R600_Reg128RegClass.contains(Reg))
123 DstMI = Reg;
124 else
Bill Wendlingb5632b52013-06-07 20:28:55 +0000125 DstMI = TRI->getMatchingSuperReg(Reg,
126 TRI->getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Tom Stellardd0780702013-05-23 18:26:42 +0000127 &AMDGPU::R600_Reg128RegClass);
128 }
Vincent Lejeune7097b1d2013-04-30 00:14:00 +0000129 if (MO.isUse()) {
130 unsigned Reg = MO.getReg();
131 if (AMDGPU::R600_Reg128RegClass.contains(Reg))
132 SrcMI = Reg;
133 else
Bill Wendlingb5632b52013-06-07 20:28:55 +0000134 SrcMI = TRI->getMatchingSuperReg(Reg,
135 TRI->getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Vincent Lejeune7097b1d2013-04-30 00:14:00 +0000136 &AMDGPU::R600_Reg128RegClass);
137 }
138 }
Vincent Lejeuneb01bdf82013-06-07 23:30:26 +0000139 if ((DstRegs.find(SrcMI) == DstRegs.end())) {
Vincent Lejeune7097b1d2013-04-30 00:14:00 +0000140 DstRegs.insert(DstMI);
141 return true;
142 } else
143 return false;
144 }
145
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000146 ClauseFile
147 MakeFetchClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
148 const {
Vincent Lejeune08001a52013-04-01 21:48:05 +0000149 MachineBasicBlock::iterator ClauseHead = I;
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000150 std::vector<MachineInstr *> ClauseContent;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000151 unsigned AluInstCount = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +0000152 bool IsTex = TII->usesTextureCache(ClauseHead);
Vincent Lejeuneb01bdf82013-06-07 23:30:26 +0000153 std::set<unsigned> DstRegs;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000154 for (MachineBasicBlock::iterator E = MBB.end(); I != E; ++I) {
155 if (IsTrivialInst(I))
156 continue;
Vincent Lejeunedcfcf1d2013-05-17 16:49:55 +0000157 if (AluInstCount >= MaxFetchInst)
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000158 break;
Vincent Lejeune631591e2013-04-30 00:13:39 +0000159 if ((IsTex && !TII->usesTextureCache(I)) ||
160 (!IsTex && !TII->usesVertexCache(I)))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000161 break;
Vincent Lejeuneb01bdf82013-06-07 23:30:26 +0000162 if (!isCompatibleWithClause(I, DstRegs))
Vincent Lejeune7097b1d2013-04-30 00:14:00 +0000163 break;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000164 AluInstCount ++;
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000165 ClauseContent.push_back(I);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000166 }
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000167 MachineInstr *MIb = BuildMI(MBB, ClauseHead, MBB.findDebugLoc(ClauseHead),
Vincent Lejeune631591e2013-04-30 00:13:39 +0000168 getHWInstrDesc(IsTex?CF_TC:CF_VC))
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000169 .addImm(0) // ADDR
170 .addImm(AluInstCount - 1); // COUNT
171 return ClauseFile(MIb, ClauseContent);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000172 }
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000173
Vincent Lejeune5ed88012013-05-02 21:53:03 +0000174 void getLiteral(MachineInstr *MI, std::vector<int64_t> &Lits) const {
Craig Topper787e71d2013-07-15 06:39:13 +0000175 static const unsigned LiteralRegs[] = {
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000176 AMDGPU::ALU_LITERAL_X,
177 AMDGPU::ALU_LITERAL_Y,
178 AMDGPU::ALU_LITERAL_Z,
179 AMDGPU::ALU_LITERAL_W
180 };
Vincent Lejeune25c209e2013-05-17 16:50:02 +0000181 const SmallVector<std::pair<MachineOperand *, int64_t>, 3 > Srcs =
182 TII->getSrcs(MI);
183 for (unsigned i = 0, e = Srcs.size(); i < e; ++i) {
184 if (Srcs[i].first->getReg() != AMDGPU::ALU_LITERAL_X)
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000185 continue;
Vincent Lejeune25c209e2013-05-17 16:50:02 +0000186 int64_t Imm = Srcs[i].second;
Vincent Lejeune5ed88012013-05-02 21:53:03 +0000187 std::vector<int64_t>::iterator It =
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000188 std::find(Lits.begin(), Lits.end(), Imm);
189 if (It != Lits.end()) {
190 unsigned Index = It - Lits.begin();
Vincent Lejeune25c209e2013-05-17 16:50:02 +0000191 Srcs[i].first->setReg(LiteralRegs[Index]);
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000192 } else {
193 assert(Lits.size() < 4 && "Too many literals in Instruction Group");
Vincent Lejeune25c209e2013-05-17 16:50:02 +0000194 Srcs[i].first->setReg(LiteralRegs[Lits.size()]);
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000195 Lits.push_back(Imm);
196 }
197 }
198 }
199
200 MachineBasicBlock::iterator insertLiterals(
201 MachineBasicBlock::iterator InsertPos,
202 const std::vector<unsigned> &Literals) const {
203 MachineBasicBlock *MBB = InsertPos->getParent();
204 for (unsigned i = 0, e = Literals.size(); i < e; i+=2) {
205 unsigned LiteralPair0 = Literals[i];
206 unsigned LiteralPair1 = (i + 1 < e)?Literals[i + 1]:0;
207 InsertPos = BuildMI(MBB, InsertPos->getDebugLoc(),
208 TII->get(AMDGPU::LITERALS))
209 .addImm(LiteralPair0)
210 .addImm(LiteralPair1);
211 }
212 return InsertPos;
213 }
214
215 ClauseFile
216 MakeALUClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
217 const {
218 MachineBasicBlock::iterator ClauseHead = I;
219 std::vector<MachineInstr *> ClauseContent;
220 I++;
221 for (MachineBasicBlock::instr_iterator E = MBB.instr_end(); I != E;) {
222 if (IsTrivialInst(I)) {
223 ++I;
224 continue;
225 }
226 if (!I->isBundle() && !TII->isALUInstr(I->getOpcode()))
227 break;
Vincent Lejeune5ed88012013-05-02 21:53:03 +0000228 std::vector<int64_t> Literals;
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000229 if (I->isBundle()) {
230 MachineInstr *DeleteMI = I;
231 MachineBasicBlock::instr_iterator BI = I.getInstrIterator();
232 while (++BI != E && BI->isBundledWithPred()) {
233 BI->unbundleFromPred();
234 for (unsigned i = 0, e = BI->getNumOperands(); i != e; ++i) {
235 MachineOperand &MO = BI->getOperand(i);
236 if (MO.isReg() && MO.isInternalRead())
237 MO.setIsInternalRead(false);
238 }
239 getLiteral(BI, Literals);
240 ClauseContent.push_back(BI);
241 }
242 I = BI;
243 DeleteMI->eraseFromParent();
244 } else {
245 getLiteral(I, Literals);
246 ClauseContent.push_back(I);
247 I++;
248 }
249 for (unsigned i = 0, e = Literals.size(); i < e; i+=2) {
250 unsigned literal0 = Literals[i];
251 unsigned literal2 = (i + 1 < e)?Literals[i + 1]:0;
252 MachineInstr *MILit = BuildMI(MBB, I, I->getDebugLoc(),
253 TII->get(AMDGPU::LITERALS))
254 .addImm(literal0)
255 .addImm(literal2);
256 ClauseContent.push_back(MILit);
257 }
258 }
Vincent Lejeunef2cfef82013-07-09 15:03:33 +0000259 assert(ClauseContent.size() < 128 && "ALU clause is too big");
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000260 ClauseHead->getOperand(7).setImm(ClauseContent.size() - 1);
261 return ClauseFile(ClauseHead, ClauseContent);
262 }
263
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000264 void
265 EmitFetchClause(MachineBasicBlock::iterator InsertPos, ClauseFile &Clause,
266 unsigned &CfCount) {
267 CounterPropagateAddr(Clause.first, CfCount);
268 MachineBasicBlock *BB = Clause.first->getParent();
269 BuildMI(BB, InsertPos->getDebugLoc(), TII->get(AMDGPU::FETCH_CLAUSE))
270 .addImm(CfCount);
271 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
272 BB->splice(InsertPos, BB, Clause.second[i]);
273 }
274 CfCount += 2 * Clause.second.size();
275 }
276
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000277 void
278 EmitALUClause(MachineBasicBlock::iterator InsertPos, ClauseFile &Clause,
279 unsigned &CfCount) {
Vincent Lejeunef2cfef82013-07-09 15:03:33 +0000280 Clause.first->getOperand(0).setImm(0);
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000281 CounterPropagateAddr(Clause.first, CfCount);
282 MachineBasicBlock *BB = Clause.first->getParent();
283 BuildMI(BB, InsertPos->getDebugLoc(), TII->get(AMDGPU::ALU_CLAUSE))
284 .addImm(CfCount);
285 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
286 BB->splice(InsertPos, BB, Clause.second[i]);
287 }
288 CfCount += Clause.second.size();
289 }
290
Vincent Lejeune08001a52013-04-01 21:48:05 +0000291 void CounterPropagateAddr(MachineInstr *MI, unsigned Addr) const {
Vincent Lejeune375d7672013-04-03 16:24:09 +0000292 MI->getOperand(0).setImm(Addr + MI->getOperand(0).getImm());
Vincent Lejeune08001a52013-04-01 21:48:05 +0000293 }
294 void CounterPropagateAddr(std::set<MachineInstr *> MIs, unsigned Addr)
295 const {
296 for (std::set<MachineInstr *>::iterator It = MIs.begin(), E = MIs.end();
297 It != E; ++It) {
298 MachineInstr *MI = *It;
299 CounterPropagateAddr(MI, Addr);
300 }
301 }
302
Vincent Lejeune2a746392013-04-23 17:34:12 +0000303 unsigned getHWStackSize(unsigned StackSubEntry, bool hasPush) const {
Tom Stellard3ff0abf2013-06-07 20:37:48 +0000304 switch (ST.getGeneration()) {
305 case AMDGPUSubtarget::R600:
306 case AMDGPUSubtarget::R700:
Vincent Lejeune2a746392013-04-23 17:34:12 +0000307 if (hasPush)
308 StackSubEntry += 2;
309 break;
Tom Stellard3ff0abf2013-06-07 20:37:48 +0000310 case AMDGPUSubtarget::EVERGREEN:
Vincent Lejeune2a746392013-04-23 17:34:12 +0000311 if (hasPush)
312 StackSubEntry ++;
Tom Stellard3ff0abf2013-06-07 20:37:48 +0000313 case AMDGPUSubtarget::NORTHERN_ISLANDS:
Vincent Lejeune2a746392013-04-23 17:34:12 +0000314 StackSubEntry += 2;
315 break;
Tom Stellard3ff0abf2013-06-07 20:37:48 +0000316 default: llvm_unreachable("Not a VLIW4/VLIW5 GPU");
Vincent Lejeune2a746392013-04-23 17:34:12 +0000317 }
318 return (StackSubEntry + 3)/4; // Need ceil value of StackSubEntry/4
319 }
320
Vincent Lejeune08001a52013-04-01 21:48:05 +0000321public:
322 R600ControlFlowFinalizer(TargetMachine &tm) : MachineFunctionPass(ID),
Bill Wendlingb5632b52013-06-07 20:28:55 +0000323 TII (0), TRI(0),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000324 ST(tm.getSubtarget<AMDGPUSubtarget>()) {
Vincent Lejeune08001a52013-04-01 21:48:05 +0000325 const AMDGPUSubtarget &ST = tm.getSubtarget<AMDGPUSubtarget>();
Vincent Lejeunedcfcf1d2013-05-17 16:49:55 +0000326 MaxFetchInst = ST.getTexVTXClauseSize();
Vincent Lejeune08001a52013-04-01 21:48:05 +0000327 }
328
329 virtual bool runOnMachineFunction(MachineFunction &MF) {
Bill Wendlingb5632b52013-06-07 20:28:55 +0000330 TII=static_cast<const R600InstrInfo *>(MF.getTarget().getInstrInfo());
331 TRI=static_cast<const R600RegisterInfo *>(MF.getTarget().getRegisterInfo());
332
Vincent Lejeune08001a52013-04-01 21:48:05 +0000333 unsigned MaxStack = 0;
334 unsigned CurrentStack = 0;
Aaron Ballman061ff342013-05-23 14:55:00 +0000335 bool HasPush = false;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000336 for (MachineFunction::iterator MB = MF.begin(), ME = MF.end(); MB != ME;
337 ++MB) {
338 MachineBasicBlock &MBB = *MB;
339 unsigned CfCount = 0;
340 std::vector<std::pair<unsigned, std::set<MachineInstr *> > > LoopStack;
Vincent Lejeune375d7672013-04-03 16:24:09 +0000341 std::vector<MachineInstr * > IfThenElseStack;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000342 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
343 if (MFI->ShaderType == 1) {
344 BuildMI(MBB, MBB.begin(), MBB.findDebugLoc(MBB.begin()),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000345 getHWInstrDesc(CF_CALL_FS));
Vincent Lejeune08001a52013-04-01 21:48:05 +0000346 CfCount++;
Vincent Lejeunefdf7ab12013-06-03 15:44:42 +0000347 MaxStack = 1;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000348 }
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000349 std::vector<ClauseFile> FetchClauses, AluClauses;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000350 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
351 I != E;) {
Vincent Lejeune631591e2013-04-30 00:13:39 +0000352 if (TII->usesTextureCache(I) || TII->usesVertexCache(I)) {
Vincent Lejeune375d7672013-04-03 16:24:09 +0000353 DEBUG(dbgs() << CfCount << ":"; I->dump(););
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000354 FetchClauses.push_back(MakeFetchClause(MBB, I));
Vincent Lejeune08001a52013-04-01 21:48:05 +0000355 CfCount++;
356 continue;
357 }
358
359 MachineBasicBlock::iterator MI = I;
360 I++;
361 switch (MI->getOpcode()) {
362 case AMDGPU::CF_ALU_PUSH_BEFORE:
363 CurrentStack++;
364 MaxStack = std::max(MaxStack, CurrentStack);
Aaron Ballman061ff342013-05-23 14:55:00 +0000365 HasPush = true;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000366 case AMDGPU::CF_ALU:
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000367 I = MI;
368 AluClauses.push_back(MakeALUClause(MBB, I));
Vincent Lejeune39cd6fa2013-04-04 13:59:59 +0000369 case AMDGPU::EG_ExportBuf:
370 case AMDGPU::EG_ExportSwz:
371 case AMDGPU::R600_ExportBuf:
372 case AMDGPU::R600_ExportSwz:
Vincent Lejeunedaefc0f2013-04-10 13:29:20 +0000373 case AMDGPU::RAT_WRITE_CACHELESS_32_eg:
374 case AMDGPU::RAT_WRITE_CACHELESS_128_eg:
Tom Stellard4efccd02013-06-14 22:12:24 +0000375 case AMDGPU::RAT_STORE_DWORD_cm:
Vincent Lejeune375d7672013-04-03 16:24:09 +0000376 DEBUG(dbgs() << CfCount << ":"; MI->dump(););
Vincent Lejeune08001a52013-04-01 21:48:05 +0000377 CfCount++;
378 break;
379 case AMDGPU::WHILELOOP: {
Vincent Lejeune2a746392013-04-23 17:34:12 +0000380 CurrentStack+=4;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000381 MaxStack = std::max(MaxStack, CurrentStack);
382 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000383 getHWInstrDesc(CF_WHILE_LOOP))
Vincent Lejeunedaefc0f2013-04-10 13:29:20 +0000384 .addImm(1);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000385 std::pair<unsigned, std::set<MachineInstr *> > Pair(CfCount,
386 std::set<MachineInstr *>());
387 Pair.second.insert(MIb);
388 LoopStack.push_back(Pair);
389 MI->eraseFromParent();
390 CfCount++;
391 break;
392 }
393 case AMDGPU::ENDLOOP: {
Vincent Lejeune2a746392013-04-23 17:34:12 +0000394 CurrentStack-=4;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000395 std::pair<unsigned, std::set<MachineInstr *> > Pair =
396 LoopStack.back();
397 LoopStack.pop_back();
398 CounterPropagateAddr(Pair.second, CfCount);
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000399 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END_LOOP))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000400 .addImm(Pair.first + 1);
401 MI->eraseFromParent();
402 CfCount++;
403 break;
404 }
405 case AMDGPU::IF_PREDICATE_SET: {
406 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000407 getHWInstrDesc(CF_JUMP))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000408 .addImm(0)
409 .addImm(0);
Vincent Lejeune375d7672013-04-03 16:24:09 +0000410 IfThenElseStack.push_back(MIb);
411 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeune08001a52013-04-01 21:48:05 +0000412 MI->eraseFromParent();
413 CfCount++;
414 break;
415 }
416 case AMDGPU::ELSE: {
Vincent Lejeune375d7672013-04-03 16:24:09 +0000417 MachineInstr * JumpInst = IfThenElseStack.back();
Vincent Lejeune08001a52013-04-01 21:48:05 +0000418 IfThenElseStack.pop_back();
Vincent Lejeune375d7672013-04-03 16:24:09 +0000419 CounterPropagateAddr(JumpInst, CfCount);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000420 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000421 getHWInstrDesc(CF_ELSE))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000422 .addImm(0)
423 .addImm(1);
Vincent Lejeune375d7672013-04-03 16:24:09 +0000424 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
425 IfThenElseStack.push_back(MIb);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000426 MI->eraseFromParent();
427 CfCount++;
428 break;
429 }
430 case AMDGPU::ENDIF: {
431 CurrentStack--;
Vincent Lejeune375d7672013-04-03 16:24:09 +0000432 MachineInstr *IfOrElseInst = IfThenElseStack.back();
Vincent Lejeune08001a52013-04-01 21:48:05 +0000433 IfThenElseStack.pop_back();
Vincent Lejeune51f72252013-04-04 14:00:03 +0000434 CounterPropagateAddr(IfOrElseInst, CfCount + 1);
Vincent Lejeune375d7672013-04-03 16:24:09 +0000435 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000436 getHWInstrDesc(CF_POP))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000437 .addImm(CfCount + 1)
438 .addImm(1);
NAKAMURA Takumi4eb5f182013-04-11 04:16:27 +0000439 (void)MIb;
Vincent Lejeune375d7672013-04-03 16:24:09 +0000440 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeune08001a52013-04-01 21:48:05 +0000441 MI->eraseFromParent();
442 CfCount++;
443 break;
444 }
445 case AMDGPU::PREDICATED_BREAK: {
446 CurrentStack--;
447 CfCount += 3;
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000448 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_JUMP))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000449 .addImm(CfCount)
450 .addImm(1);
451 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000452 getHWInstrDesc(CF_LOOP_BREAK))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000453 .addImm(0);
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000454 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_POP))
Vincent Lejeune08001a52013-04-01 21:48:05 +0000455 .addImm(CfCount)
456 .addImm(1);
457 LoopStack.back().second.insert(MIb);
458 MI->eraseFromParent();
459 break;
460 }
461 case AMDGPU::CONTINUE: {
462 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000463 getHWInstrDesc(CF_LOOP_CONTINUE))
Vincent Lejeune375d7672013-04-03 16:24:09 +0000464 .addImm(0);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000465 LoopStack.back().second.insert(MIb);
466 MI->eraseFromParent();
467 CfCount++;
468 break;
469 }
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000470 case AMDGPU::RETURN: {
471 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END));
472 CfCount++;
473 MI->eraseFromParent();
474 if (CfCount % 2) {
475 BuildMI(MBB, I, MBB.findDebugLoc(MI), TII->get(AMDGPU::PAD));
476 CfCount++;
477 }
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000478 for (unsigned i = 0, e = FetchClauses.size(); i < e; i++)
479 EmitFetchClause(I, FetchClauses[i], CfCount);
Vincent Lejeune2c836f82013-04-30 00:14:38 +0000480 for (unsigned i = 0, e = AluClauses.size(); i < e; i++)
481 EmitALUClause(I, AluClauses[i], CfCount);
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000482 }
Vincent Lejeune08001a52013-04-01 21:48:05 +0000483 default:
484 break;
485 }
486 }
Aaron Ballman061ff342013-05-23 14:55:00 +0000487 MFI->StackSize = getHWStackSize(MaxStack, HasPush);
Vincent Lejeune08001a52013-04-01 21:48:05 +0000488 }
489
490 return false;
491 }
492
493 const char *getPassName() const {
494 return "R600 Control Flow Finalizer Pass";
495 }
496};
497
498char R600ControlFlowFinalizer::ID = 0;
499
Benjamin Kramer5c352902013-05-23 17:10:37 +0000500} // end anonymous namespace
Vincent Lejeune08001a52013-04-01 21:48:05 +0000501
502
503llvm::FunctionPass *llvm::createR600ControlFlowFinalizer(TargetMachine &TM) {
504 return new R600ControlFlowFinalizer(TM);
505}