blob: 80eb6cdcba61330314c00c705af6a13cdc29a584 [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohmanbd0f1442008-09-24 23:44:12 +00009//
10// This file defines a MachineFunction pass which runs after register
11// allocation that turns subreg insert/extract instructions into register
12// copies, as needed. This ensures correct codegen even if the coalescer
13// isn't able to remove all subreg instructions.
14//
15//===----------------------------------------------------------------------===//
Christopher Lambbab24742007-07-26 08:18:32 +000016
17#define DEBUG_TYPE "lowersubregs"
18#include "llvm/CodeGen/Passes.h"
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000024#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000025#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000028#include "llvm/Support/raw_ostream.h"
Christopher Lambbab24742007-07-26 08:18:32 +000029using namespace llvm;
30
31namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000032 struct LowerSubregsInstructionPass : public MachineFunctionPass {
Evan Chengd98e30f2009-10-25 07:49:57 +000033 private:
34 const TargetRegisterInfo *TRI;
35 const TargetInstrInfo *TII;
36
37 public:
Christopher Lambbab24742007-07-26 08:18:32 +000038 static char ID; // Pass identification, replacement for typeid
Dan Gohmanae73dc12008-09-04 17:05:41 +000039 LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {}
Christopher Lambbab24742007-07-26 08:18:32 +000040
41 const char *getPassName() const {
42 return "Subregister lowering instruction pass";
43 }
44
Evan Chengbbeeb2a2008-09-22 20:58:04 +000045 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000046 AU.setPreservesCFG();
Evan Cheng8b56a902008-09-22 22:21:38 +000047 AU.addPreservedID(MachineLoopInfoID);
48 AU.addPreservedID(MachineDominatorsID);
Evan Chengbbeeb2a2008-09-22 20:58:04 +000049 MachineFunctionPass::getAnalysisUsage(AU);
50 }
51
Christopher Lambbab24742007-07-26 08:18:32 +000052 /// runOnMachineFunction - pass entry point
53 bool runOnMachineFunction(MachineFunction&);
Evan Chengd98e30f2009-10-25 07:49:57 +000054
55 private:
Christopher Lamb98363222007-08-06 16:33:56 +000056 bool LowerExtract(MachineInstr *MI);
57 bool LowerInsert(MachineInstr *MI);
Christopher Lambc9298232008-03-16 03:12:01 +000058 bool LowerSubregToReg(MachineInstr *MI);
Dan Gohmana5b2fee2008-12-18 22:14:08 +000059
60 void TransferDeadFlag(MachineInstr *MI, unsigned DstReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000061 const TargetRegisterInfo *TRI);
Dan Gohmana5b2fee2008-12-18 22:14:08 +000062 void TransferKillFlag(MachineInstr *MI, unsigned SrcReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000063 const TargetRegisterInfo *TRI,
Evan Chengb018a1e2009-08-05 02:25:11 +000064 bool AddIfNotFound = false);
Christopher Lambbab24742007-07-26 08:18:32 +000065 };
66
67 char LowerSubregsInstructionPass::ID = 0;
68}
69
70FunctionPass *llvm::createLowerSubregsPass() {
71 return new LowerSubregsInstructionPass();
72}
73
Dan Gohmana5b2fee2008-12-18 22:14:08 +000074/// TransferDeadFlag - MI is a pseudo-instruction with DstReg dead,
75/// and the lowered replacement instructions immediately precede it.
76/// Mark the replacement instructions with the dead flag.
77void
78LowerSubregsInstructionPass::TransferDeadFlag(MachineInstr *MI,
79 unsigned DstReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000080 const TargetRegisterInfo *TRI) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +000081 for (MachineBasicBlock::iterator MII =
82 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Chengd98e30f2009-10-25 07:49:57 +000083 if (MII->addRegisterDead(DstReg, TRI))
Dan Gohmana5b2fee2008-12-18 22:14:08 +000084 break;
85 assert(MII != MI->getParent()->begin() &&
86 "copyRegToReg output doesn't reference destination register!");
87 }
88}
89
90/// TransferKillFlag - MI is a pseudo-instruction with SrcReg killed,
91/// and the lowered replacement instructions immediately precede it.
92/// Mark the replacement instructions with the kill flag.
93void
94LowerSubregsInstructionPass::TransferKillFlag(MachineInstr *MI,
95 unsigned SrcReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000096 const TargetRegisterInfo *TRI,
Evan Chengb018a1e2009-08-05 02:25:11 +000097 bool AddIfNotFound) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +000098 for (MachineBasicBlock::iterator MII =
99 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Chengd98e30f2009-10-25 07:49:57 +0000100 if (MII->addRegisterKilled(SrcReg, TRI, AddIfNotFound))
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000101 break;
102 assert(MII != MI->getParent()->begin() &&
103 "copyRegToReg output doesn't reference source register!");
104 }
105}
106
Christopher Lamb98363222007-08-06 16:33:56 +0000107bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
Dan Gohman07af7652008-12-18 22:06:01 +0000108 MachineBasicBlock *MBB = MI->getParent();
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000109
Dan Gohman07af7652008-12-18 22:06:01 +0000110 assert(MI->getOperand(0).isReg() && MI->getOperand(0).isDef() &&
111 MI->getOperand(1).isReg() && MI->getOperand(1).isUse() &&
112 MI->getOperand(2).isImm() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +0000113
Dan Gohman07af7652008-12-18 22:06:01 +0000114 unsigned DstReg = MI->getOperand(0).getReg();
115 unsigned SuperReg = MI->getOperand(1).getReg();
116 unsigned SubIdx = MI->getOperand(2).getImm();
Evan Chengd98e30f2009-10-25 07:49:57 +0000117 unsigned SrcReg = TRI->getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000118
Dan Gohman07af7652008-12-18 22:06:01 +0000119 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
120 "Extract supperg source must be a physical register");
121 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
Dan Gohmanf04865f2008-12-18 22:07:25 +0000122 "Extract destination must be in a physical register");
Evan Cheng6ade93b2009-08-05 03:53:14 +0000123 assert(SrcReg && "invalid subregister index for register");
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000124
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000125 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000126
Dan Gohman98c20692008-12-18 22:11:34 +0000127 if (SrcReg == DstReg) {
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000128 // No need to insert an identity copy instruction.
129 if (MI->getOperand(1).isKill()) {
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000130 // We must make sure the super-register gets killed. Replace the
131 // instruction with KILL.
Evan Chengd98e30f2009-10-25 07:49:57 +0000132 MI->setDesc(TII->get(TargetInstrInfo::KILL));
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000133 MI->RemoveOperand(2); // SubIdx
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000134 DEBUG(errs() << "subreg: replace by: " << *MI);
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000135 return true;
136 }
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000137
138 DEBUG(errs() << "subreg: eliminated!");
Dan Gohman98c20692008-12-18 22:11:34 +0000139 } else {
140 // Insert copy
Evan Chengd98e30f2009-10-25 07:49:57 +0000141 const TargetRegisterClass *TRCS = TRI->getPhysicalRegisterRegClass(DstReg);
142 const TargetRegisterClass *TRCD = TRI->getPhysicalRegisterRegClass(SrcReg);
143 bool Emitted = TII->copyRegToReg(*MBB, MI, DstReg, SrcReg, TRCD, TRCS);
Anton Korobeynikovd5197562009-07-16 13:55:26 +0000144 (void)Emitted;
145 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000146 // Transfer the kill/dead flags, if needed.
147 if (MI->getOperand(0).isDead())
148 TransferDeadFlag(MI, DstReg, TRI);
149 if (MI->getOperand(1).isKill())
Evan Chengb018a1e2009-08-05 02:25:11 +0000150 TransferKillFlag(MI, SuperReg, TRI, true);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000151 DEBUG({
152 MachineBasicBlock::iterator dMI = MI;
153 errs() << "subreg: " << *(--dMI);
154 });
Dan Gohman07af7652008-12-18 22:06:01 +0000155 }
Christopher Lamb98363222007-08-06 16:33:56 +0000156
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000157 DEBUG(errs() << '\n');
Dan Gohman07af7652008-12-18 22:06:01 +0000158 MBB->erase(MI);
159 return true;
Christopher Lamb98363222007-08-06 16:33:56 +0000160}
161
Christopher Lambc9298232008-03-16 03:12:01 +0000162bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
163 MachineBasicBlock *MBB = MI->getParent();
Dan Gohmand735b802008-10-03 15:45:36 +0000164 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
165 MI->getOperand(1).isImm() &&
166 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
167 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Christopher Lambc9298232008-03-16 03:12:01 +0000168
169 unsigned DstReg = MI->getOperand(0).getReg();
170 unsigned InsReg = MI->getOperand(2).getReg();
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000171 unsigned InsSIdx = MI->getOperand(2).getSubReg();
172 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lambc9298232008-03-16 03:12:01 +0000173
174 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Evan Chengd98e30f2009-10-25 07:49:57 +0000175 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000176
Christopher Lambc9298232008-03-16 03:12:01 +0000177 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
178 "Insert destination must be in a physical register");
179 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
180 "Inserted value must be in a physical register");
181
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000182 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000183
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000184 if (DstSubReg == InsReg && InsSIdx == 0) {
Dan Gohmane3d92062008-08-07 02:54:50 +0000185 // No need to insert an identify copy instruction.
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000186 // Watch out for case like this:
187 // %RAX<def> = ...
188 // %RAX<def> = SUBREG_TO_REG 0, %EAX:3<kill>, 3
189 // The first def is defining RAX, not EAX so the top bits were not
190 // zero extended.
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000191 DEBUG(errs() << "subreg: eliminated!");
Dan Gohmane3d92062008-08-07 02:54:50 +0000192 } else {
193 // Insert sub-register copy
Evan Chengd98e30f2009-10-25 07:49:57 +0000194 const TargetRegisterClass *TRC0= TRI->getPhysicalRegisterRegClass(DstSubReg);
195 const TargetRegisterClass *TRC1= TRI->getPhysicalRegisterRegClass(InsReg);
196 bool Emitted = TII->copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000197 (void)Emitted;
198 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000199 // Transfer the kill/dead flags, if needed.
200 if (MI->getOperand(0).isDead())
201 TransferDeadFlag(MI, DstSubReg, TRI);
202 if (MI->getOperand(2).isKill())
203 TransferKillFlag(MI, InsReg, TRI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000204 DEBUG({
205 MachineBasicBlock::iterator dMI = MI;
206 errs() << "subreg: " << *(--dMI);
207 });
Dan Gohmane3d92062008-08-07 02:54:50 +0000208 }
Christopher Lambc9298232008-03-16 03:12:01 +0000209
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000210 DEBUG(errs() << '\n');
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000211 MBB->erase(MI);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000212 return true;
Christopher Lambc9298232008-03-16 03:12:01 +0000213}
Christopher Lamb98363222007-08-06 16:33:56 +0000214
215bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
216 MachineBasicBlock *MBB = MI->getParent();
Dan Gohmand735b802008-10-03 15:45:36 +0000217 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
218 (MI->getOperand(1).isReg() && MI->getOperand(1).isUse()) &&
219 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
220 MI->getOperand(3).isImm() && "Invalid insert_subreg");
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000221
222 unsigned DstReg = MI->getOperand(0).getReg();
Devang Patel59500c82008-11-21 20:00:59 +0000223#ifndef NDEBUG
Christopher Lambc9298232008-03-16 03:12:01 +0000224 unsigned SrcReg = MI->getOperand(1).getReg();
Devang Patel59500c82008-11-21 20:00:59 +0000225#endif
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000226 unsigned InsReg = MI->getOperand(2).getReg();
227 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamb98363222007-08-06 16:33:56 +0000228
Christopher Lambc9298232008-03-16 03:12:01 +0000229 assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
230 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Evan Chengd98e30f2009-10-25 07:49:57 +0000231 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000232 assert(DstSubReg && "invalid subregister index for register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000233 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000234 "Insert superreg source must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000235 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000236 "Inserted value must be in a physical register");
237
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000238 DEBUG(errs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000239
Evan Chengc3de8022008-06-16 22:52:53 +0000240 if (DstSubReg == InsReg) {
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000241 // No need to insert an identity copy instruction. If the SrcReg was
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000242 // <undef>, we need to make sure it is alive by inserting a KILL
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000243 if (MI->getOperand(1).isUndef() && !MI->getOperand(0).isDead()) {
Evan Chenga72dfb52009-08-05 01:57:22 +0000244 MachineInstrBuilder MIB = BuildMI(*MBB, MI, MI->getDebugLoc(),
Evan Chengd98e30f2009-10-25 07:49:57 +0000245 TII->get(TargetInstrInfo::KILL), DstReg);
Evan Chenga72dfb52009-08-05 01:57:22 +0000246 if (MI->getOperand(2).isUndef())
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000247 MIB.addReg(InsReg, RegState::Undef);
Evan Chenga72dfb52009-08-05 01:57:22 +0000248 else
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000249 MIB.addReg(InsReg, RegState::Kill);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000250 } else {
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000251 DEBUG(errs() << "subreg: eliminated!\n");
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000252 MBB->erase(MI);
253 return true;
254 }
Evan Chengc3de8022008-06-16 22:52:53 +0000255 } else {
256 // Insert sub-register copy
Evan Chengd98e30f2009-10-25 07:49:57 +0000257 const TargetRegisterClass *TRC0= TRI->getPhysicalRegisterRegClass(DstSubReg);
258 const TargetRegisterClass *TRC1= TRI->getPhysicalRegisterRegClass(InsReg);
Evan Cheng518ad1a2009-08-05 01:29:24 +0000259 if (MI->getOperand(2).isUndef())
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000260 // If the source register being inserted is undef, then this becomes a
261 // KILL.
Evan Cheng518ad1a2009-08-05 01:29:24 +0000262 BuildMI(*MBB, MI, MI->getDebugLoc(),
Evan Chengd98e30f2009-10-25 07:49:57 +0000263 TII->get(TargetInstrInfo::KILL), DstSubReg);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000264 else {
Evan Chengd98e30f2009-10-25 07:49:57 +0000265 bool Emitted = TII->copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000266 (void)Emitted;
267 assert(Emitted && "Subreg and Dst must be of compatible register class");
268 }
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000269 MachineBasicBlock::iterator CopyMI = MI;
270 --CopyMI;
271
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000272 // INSERT_SUBREG is a two-address instruction so it implicitly kills SrcReg.
273 if (!MI->getOperand(1).isUndef())
274 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, false, true, true));
275
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000276 // Transfer the kill/dead flags, if needed.
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000277 if (MI->getOperand(0).isDead()) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000278 TransferDeadFlag(MI, DstSubReg, TRI);
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000279 } else {
280 // Make sure the full DstReg is live after this replacement.
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000281 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, true, true));
282 }
283
284 // Make sure the inserted register gets killed
Evan Cheng518ad1a2009-08-05 01:29:24 +0000285 if (MI->getOperand(2).isKill() && !MI->getOperand(2).isUndef())
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000286 TransferKillFlag(MI, InsReg, TRI);
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +0000287 }
Dan Gohman98c20692008-12-18 22:11:34 +0000288
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000289 DEBUG({
290 MachineBasicBlock::iterator dMI = MI;
291 errs() << "subreg: " << *(--dMI) << "\n";
292 });
Christopher Lamb98363222007-08-06 16:33:56 +0000293
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000294 MBB->erase(MI);
Jakob Stoklund Olesen9390cd02009-08-08 13:19:10 +0000295 return true;
Christopher Lamb98363222007-08-06 16:33:56 +0000296}
Christopher Lambbab24742007-07-26 08:18:32 +0000297
298/// runOnMachineFunction - Reduce subregister inserts and extracts to register
299/// copies.
300///
301bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000302 DEBUG(errs() << "Machine Function\n"
303 << "********** LOWERING SUBREG INSTRS **********\n"
304 << "********** Function: "
305 << MF.getFunction()->getName() << '\n');
Evan Chengd98e30f2009-10-25 07:49:57 +0000306 TRI = MF.getTarget().getRegisterInfo();
307 TII = MF.getTarget().getInstrInfo();
Christopher Lambbab24742007-07-26 08:18:32 +0000308
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000309 bool MadeChange = false;
Christopher Lambbab24742007-07-26 08:18:32 +0000310
311 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
312 mbbi != mbbe; ++mbbi) {
313 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000314 mi != me;) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000315 MachineBasicBlock::iterator nmi = llvm::next(mi);
Evan Chengd98e30f2009-10-25 07:49:57 +0000316 MachineInstr *MI = mi;
Christopher Lamb98363222007-08-06 16:33:56 +0000317 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
318 MadeChange |= LowerExtract(MI);
319 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
320 MadeChange |= LowerInsert(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000321 } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) {
322 MadeChange |= LowerSubregToReg(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000323 }
Evan Chengd98e30f2009-10-25 07:49:57 +0000324 mi = nmi;
Christopher Lambbab24742007-07-26 08:18:32 +0000325 }
326 }
327
328 return MadeChange;
329}