blob: d10f1f1d5846c065b1c59aad4c9e2f0f62bac49e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendlingf05b1dc2011-04-05 01:37:43 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 0, []>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Chengc70d1842007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000434
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}
446
Evan Cheng75972122011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng75972122011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000452}
453
Evan Chenga9688c42010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000478def MemMode2AsmOperand : AsmOperandClass {
479 let Name = "MemMode2";
480 let SuperClasses = [];
481 let ParserMethod = "tryParseMemMode2Operand";
482}
483
484def MemMode3AsmOperand : AsmOperandClass {
485 let Name = "MemMode3";
486 let SuperClasses = [];
487 let ParserMethod = "tryParseMemMode3Operand";
488}
Jim Grosbach3e556122010-10-26 22:37:02 +0000489
490// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000491//
Jim Grosbach3e556122010-10-26 22:37:02 +0000492def addrmode_imm12 : Operand<i32>,
493 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000494 // 12-bit immediate operand. Note that instructions using this encode
495 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
496 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000497
Chris Lattner2ac19022010-11-15 05:19:05 +0000498 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000499 let PrintMethod = "printAddrModeImm12Operand";
500 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000501}
Jim Grosbach3e556122010-10-26 22:37:02 +0000502// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000503//
Jim Grosbach3e556122010-10-26 22:37:02 +0000504def ldst_so_reg : Operand<i32>,
505 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000506 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000507 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000508 let PrintMethod = "printAddrMode2Operand";
509 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
510}
511
Jim Grosbach3e556122010-10-26 22:37:02 +0000512// addrmode2 := reg +/- imm12
513// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000514//
515def addrmode2 : Operand<i32>,
516 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000517 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000518 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000519 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000520 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
521}
522
523def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000524 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
525 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000526 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000527 let PrintMethod = "printAddrMode2OffsetOperand";
528 let MIOperandInfo = (ops GPR, i32imm);
529}
530
531// addrmode3 := reg +/- reg
532// addrmode3 := reg +/- imm8
533//
534def addrmode3 : Operand<i32>,
535 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000536 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000537 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000538 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000539 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
540}
541
542def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000543 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
544 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000545 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000546 let PrintMethod = "printAddrMode3OffsetOperand";
547 let MIOperandInfo = (ops GPR, i32imm);
548}
549
Jim Grosbache6913602010-11-03 01:01:43 +0000550// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000551//
Jim Grosbache6913602010-11-03 01:01:43 +0000552def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000553 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000554 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000555}
556
Bill Wendling59914872010-11-08 00:39:58 +0000557def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000558 let Name = "MemMode5";
559 let SuperClasses = [];
560}
561
Evan Chenga8e29892007-01-19 07:51:42 +0000562// addrmode5 := reg +/- imm8*4
563//
564def addrmode5 : Operand<i32>,
565 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
566 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000567 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000568 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000569 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000570}
571
Bob Wilsond3a07652011-02-07 17:43:09 +0000572// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000573//
574def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000575 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000576 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000577 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000578 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000579}
580
Bob Wilsonda525062011-02-25 06:42:42 +0000581def am6offset : Operand<i32>,
582 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
583 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000584 let PrintMethod = "printAddrMode6OffsetOperand";
585 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000586 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000587}
588
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000589// Special version of addrmode6 to handle alignment encoding for VLD-dup
590// instructions, specifically VLD4-dup.
591def addrmode6dup : Operand<i32>,
592 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
593 let PrintMethod = "printAddrMode6Operand";
594 let MIOperandInfo = (ops GPR:$addr, i32imm);
595 let EncoderMethod = "getAddrMode6DupAddressOpValue";
596}
597
Evan Chenga8e29892007-01-19 07:51:42 +0000598// addrmodepc := pc + reg
599//
600def addrmodepc : Operand<i32>,
601 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
602 let PrintMethod = "printAddrModePCOperand";
603 let MIOperandInfo = (ops GPR, i32imm);
604}
605
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000606def MemMode7AsmOperand : AsmOperandClass {
607 let Name = "MemMode7";
608 let SuperClasses = [];
609}
610
611// addrmode7 := reg
612// Used by load/store exclusive instructions. Useful to enable right assembly
613// parsing and printing. Not used for any codegen matching.
614//
615def addrmode7 : Operand<i32> {
616 let PrintMethod = "printAddrMode7Operand";
617 let MIOperandInfo = (ops GPR);
618 let ParserMatchClass = MemMode7AsmOperand;
619}
620
Bob Wilson4f38b382009-08-21 21:58:55 +0000621def nohash_imm : Operand<i32> {
622 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000623}
624
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000625def CoprocNumAsmOperand : AsmOperandClass {
626 let Name = "CoprocNum";
627 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000628 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000629}
630
631def CoprocRegAsmOperand : AsmOperandClass {
632 let Name = "CoprocReg";
633 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000634 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000635}
636
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000637def p_imm : Operand<i32> {
638 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000639 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000640}
641
642def c_imm : Operand<i32> {
643 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000644 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000645}
646
Evan Chenga8e29892007-01-19 07:51:42 +0000647//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000648
Evan Cheng37f25d92008-08-28 23:39:26 +0000649include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000650
651//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000652// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000653//
654
Evan Cheng3924f782008-08-29 07:36:24 +0000655/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000656/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000657multiclass AsI1_bin_irs<bits<4> opcod, string opc,
658 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
659 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000660 // The register-immediate version is re-materializable. This is useful
661 // in particular for taking the address of a local.
662 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000663 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
664 iii, opc, "\t$Rd, $Rn, $imm",
665 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
666 bits<4> Rd;
667 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000668 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000669 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000670 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000671 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000672 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000673 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000674 }
Jim Grosbach62547262010-10-11 18:51:51 +0000675 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
676 iir, opc, "\t$Rd, $Rn, $Rm",
677 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000678 bits<4> Rd;
679 bits<4> Rn;
680 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000681 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000682 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000683 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000684 let Inst{15-12} = Rd;
685 let Inst{11-4} = 0b00000000;
686 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000687 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000688 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
689 iis, opc, "\t$Rd, $Rn, $shift",
690 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000691 bits<4> Rd;
692 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000693 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000694 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000695 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000696 let Inst{15-12} = Rd;
697 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000698 }
Evan Chenga8e29892007-01-19 07:51:42 +0000699}
700
Evan Cheng1e249e32009-06-25 20:59:23 +0000701/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000702/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000703let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000704multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
705 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
706 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000707 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
708 iii, opc, "\t$Rd, $Rn, $imm",
709 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
710 bits<4> Rd;
711 bits<4> Rn;
712 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000713 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000714 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000715 let Inst{19-16} = Rn;
716 let Inst{15-12} = Rd;
717 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000718 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000719 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
720 iir, opc, "\t$Rd, $Rn, $Rm",
721 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
722 bits<4> Rd;
723 bits<4> Rn;
724 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000725 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000726 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000728 let Inst{19-16} = Rn;
729 let Inst{15-12} = Rd;
730 let Inst{11-4} = 0b00000000;
731 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000732 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000733 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
734 iis, opc, "\t$Rd, $Rn, $shift",
735 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
736 bits<4> Rd;
737 bits<4> Rn;
738 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000739 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000740 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000741 let Inst{19-16} = Rn;
742 let Inst{15-12} = Rd;
743 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000744 }
Evan Cheng071a2792007-09-11 19:55:27 +0000745}
Evan Chengc85e8322007-07-05 07:13:32 +0000746}
747
748/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000749/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000750/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000751let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000752multiclass AI1_cmp_irs<bits<4> opcod, string opc,
753 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
754 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000755 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
756 opc, "\t$Rn, $imm",
757 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000758 bits<4> Rn;
759 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000760 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000761 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000762 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000763 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000764 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000765 }
766 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
767 opc, "\t$Rn, $Rm",
768 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000769 bits<4> Rn;
770 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000771 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000772 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000773 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000774 let Inst{19-16} = Rn;
775 let Inst{15-12} = 0b0000;
776 let Inst{11-4} = 0b00000000;
777 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000778 }
779 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
780 opc, "\t$Rn, $shift",
781 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000782 bits<4> Rn;
783 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000784 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000785 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000786 let Inst{19-16} = Rn;
787 let Inst{15-12} = 0b0000;
788 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000789 }
Evan Cheng071a2792007-09-11 19:55:27 +0000790}
Evan Chenga8e29892007-01-19 07:51:42 +0000791}
792
Evan Cheng576a3962010-09-25 00:49:35 +0000793/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000794/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000795/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000796multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000797 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
798 IIC_iEXTr, opc, "\t$Rd, $Rm",
799 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000800 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000801 bits<4> Rd;
802 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000803 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000804 let Inst{15-12} = Rd;
805 let Inst{11-10} = 0b00;
806 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000807 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
809 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
810 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000811 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000812 bits<4> Rd;
813 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000814 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000815 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000816 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000817 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000818 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000819 }
Evan Chenga8e29892007-01-19 07:51:42 +0000820}
821
Evan Cheng576a3962010-09-25 00:49:35 +0000822multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000823 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
824 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000825 [/* For disassembly only; pattern left blank */]>,
826 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000827 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000828 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000829 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000830 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
831 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000832 [/* For disassembly only; pattern left blank */]>,
833 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000834 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000835 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000836 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000837 }
838}
839
Evan Cheng576a3962010-09-25 00:49:35 +0000840/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000841/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000842multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000843 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
844 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
845 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000846 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000847 bits<4> Rd;
848 bits<4> Rm;
849 bits<4> Rn;
850 let Inst{19-16} = Rn;
851 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000852 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000853 let Inst{9-4} = 0b000111;
854 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000855 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000856 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
857 rot_imm:$rot),
858 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
859 [(set GPR:$Rd, (opnode GPR:$Rn,
860 (rotr GPR:$Rm, rot_imm:$rot)))]>,
861 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000862 bits<4> Rd;
863 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000864 bits<4> Rn;
865 bits<2> rot;
866 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000867 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000868 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000869 let Inst{9-4} = 0b000111;
870 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000871 }
Evan Chenga8e29892007-01-19 07:51:42 +0000872}
873
Johnny Chen2ec5e492010-02-22 21:50:40 +0000874// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000875multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000876 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
877 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000878 [/* For disassembly only; pattern left blank */]>,
879 Requires<[IsARM, HasV6]> {
880 let Inst{11-10} = 0b00;
881 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000882 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
883 rot_imm:$rot),
884 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000885 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000886 Requires<[IsARM, HasV6]> {
887 bits<4> Rn;
888 bits<2> rot;
889 let Inst{19-16} = Rn;
890 let Inst{11-10} = rot;
891 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000892}
893
Evan Cheng62674222009-06-25 23:34:10 +0000894/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
895let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000896multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
897 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000898 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
899 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
900 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000901 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000902 bits<4> Rd;
903 bits<4> Rn;
904 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000905 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000906 let Inst{15-12} = Rd;
907 let Inst{19-16} = Rn;
908 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000909 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000910 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
911 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
912 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000913 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000914 bits<4> Rd;
915 bits<4> Rn;
916 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000917 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000919 let isCommutable = Commutable;
920 let Inst{3-0} = Rm;
921 let Inst{15-12} = Rd;
922 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000923 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000924 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
925 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
926 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000927 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000928 bits<4> Rd;
929 bits<4> Rn;
930 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000931 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000932 let Inst{11-0} = shift;
933 let Inst{15-12} = Rd;
934 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000935 }
Jim Grosbache5165492009-11-09 00:11:35 +0000936}
Owen Anderson78a54692011-04-11 20:12:19 +0000937}
938
Jim Grosbache5165492009-11-09 00:11:35 +0000939// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000940// NOTE: CPSR def omitted because it will be handled by the custom inserter.
941let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000942multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Owen Anderson15b81b52011-04-05 17:24:25 +0000943 def Sri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
944 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000945 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson15b81b52011-04-05 17:24:25 +0000946 def Srr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
947 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +0000948 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
949 let isCommutable = Commutable;
950 }
Owen Anderson15b81b52011-04-05 17:24:25 +0000951 def Srs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
952 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +0000953 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000954}
Evan Chengc85e8322007-07-05 07:13:32 +0000955}
956
Jim Grosbach3e556122010-10-26 22:37:02 +0000957let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000958multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000959 InstrItinClass iir, PatFrag opnode> {
960 // Note: We use the complex addrmode_imm12 rather than just an input
961 // GPR and a constrained immediate so that we can use this to match
962 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000963 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000964 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
965 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000966 bits<4> Rt;
967 bits<17> addr;
968 let Inst{23} = addr{12}; // U (add = ('U' == 1))
969 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000970 let Inst{15-12} = Rt;
971 let Inst{11-0} = addr{11-0}; // imm12
972 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000973 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000974 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
975 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000976 bits<4> Rt;
977 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +0000978 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000979 let Inst{23} = shift{12}; // U (add = ('U' == 1))
980 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000981 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000982 let Inst{11-0} = shift{11-0};
983 }
984}
985}
986
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000987multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000988 InstrItinClass iir, PatFrag opnode> {
989 // Note: We use the complex addrmode_imm12 rather than just an input
990 // GPR and a constrained immediate so that we can use this to match
991 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000992 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000993 (ins GPR:$Rt, addrmode_imm12:$addr),
994 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
995 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
996 bits<4> Rt;
997 bits<17> addr;
998 let Inst{23} = addr{12}; // U (add = ('U' == 1))
999 let Inst{19-16} = addr{16-13}; // Rn
1000 let Inst{15-12} = Rt;
1001 let Inst{11-0} = addr{11-0}; // imm12
1002 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001003 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001004 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1005 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1006 bits<4> Rt;
1007 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001008 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001009 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1010 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001011 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001012 let Inst{11-0} = shift{11-0};
1013 }
1014}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001015//===----------------------------------------------------------------------===//
1016// Instructions
1017//===----------------------------------------------------------------------===//
1018
Evan Chenga8e29892007-01-19 07:51:42 +00001019//===----------------------------------------------------------------------===//
1020// Miscellaneous Instructions.
1021//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001022
Evan Chenga8e29892007-01-19 07:51:42 +00001023/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1024/// the function. The first operand is the ID# for this instruction, the second
1025/// is the index into the MachineConstantPool that this is, the third is the
1026/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001027let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001028def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001029PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001030 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001031
Jim Grosbach4642ad32010-02-22 23:10:38 +00001032// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1033// from removing one half of the matched pairs. That breaks PEI, which assumes
1034// these will always be in pairs, and asserts if it finds otherwise. Better way?
1035let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001036def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001037PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001038 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001039
Jim Grosbach64171712010-02-16 21:07:46 +00001040def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001041PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001042 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001043}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001044
Johnny Chenf4d81052010-02-12 22:53:19 +00001045def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001046 [/* For disassembly only; pattern left blank */]>,
1047 Requires<[IsARM, HasV6T2]> {
1048 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001049 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001050 let Inst{7-0} = 0b00000000;
1051}
1052
Johnny Chenf4d81052010-02-12 22:53:19 +00001053def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1054 [/* For disassembly only; pattern left blank */]>,
1055 Requires<[IsARM, HasV6T2]> {
1056 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001057 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001058 let Inst{7-0} = 0b00000001;
1059}
1060
1061def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1062 [/* For disassembly only; pattern left blank */]>,
1063 Requires<[IsARM, HasV6T2]> {
1064 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001065 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001066 let Inst{7-0} = 0b00000010;
1067}
1068
1069def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1070 [/* For disassembly only; pattern left blank */]>,
1071 Requires<[IsARM, HasV6T2]> {
1072 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001073 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001074 let Inst{7-0} = 0b00000011;
1075}
1076
Johnny Chen2ec5e492010-02-22 21:50:40 +00001077def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1078 "\t$dst, $a, $b",
1079 [/* For disassembly only; pattern left blank */]>,
1080 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001081 bits<4> Rd;
1082 bits<4> Rn;
1083 bits<4> Rm;
1084 let Inst{3-0} = Rm;
1085 let Inst{15-12} = Rd;
1086 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001087 let Inst{27-20} = 0b01101000;
1088 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001089 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001090}
1091
Johnny Chenf4d81052010-02-12 22:53:19 +00001092def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1093 [/* For disassembly only; pattern left blank */]>,
1094 Requires<[IsARM, HasV6T2]> {
1095 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001096 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001097 let Inst{7-0} = 0b00000100;
1098}
1099
Johnny Chenc6f7b272010-02-11 18:12:29 +00001100// The i32imm operand $val can be used by a debugger to store more information
1101// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001102def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001103 [/* For disassembly only; pattern left blank */]>,
1104 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001105 bits<16> val;
1106 let Inst{3-0} = val{3-0};
1107 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001108 let Inst{27-20} = 0b00010010;
1109 let Inst{7-4} = 0b0111;
1110}
1111
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001112// Change Processor State is a system instruction -- for disassembly and
1113// parsing only.
1114// FIXME: Since the asm parser has currently no clean way to handle optional
1115// operands, create 3 versions of the same instruction. Once there's a clean
1116// framework to represent optional operands, change this behavior.
1117class CPS<dag iops, string asm_ops>
1118 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1119 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1120 bits<2> imod;
1121 bits<3> iflags;
1122 bits<5> mode;
1123 bit M;
1124
Johnny Chenb98e1602010-02-12 18:55:33 +00001125 let Inst{31-28} = 0b1111;
1126 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001127 let Inst{19-18} = imod;
1128 let Inst{17} = M; // Enabled if mode is set;
1129 let Inst{16} = 0;
1130 let Inst{8-6} = iflags;
1131 let Inst{5} = 0;
1132 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001133}
1134
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001135let M = 1 in
1136 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1137 "$imod\t$iflags, $mode">;
1138let mode = 0, M = 0 in
1139 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1140
1141let imod = 0, iflags = 0, M = 1 in
1142 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1143
Johnny Chenb92a23f2010-02-21 04:42:01 +00001144// Preload signals the memory system of possible future data/instruction access.
1145// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001146multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001147
Evan Chengdfed19f2010-11-03 06:34:55 +00001148 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001149 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001150 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001151 bits<4> Rt;
1152 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001153 let Inst{31-26} = 0b111101;
1154 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001155 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001156 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001157 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001158 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001159 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001160 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001161 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001162 }
1163
Evan Chengdfed19f2010-11-03 06:34:55 +00001164 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001165 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001166 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001167 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001168 let Inst{31-26} = 0b111101;
1169 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001170 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001171 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001172 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001173 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001174 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001175 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001176 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001177 }
1178}
1179
Evan Cheng416941d2010-11-04 05:19:35 +00001180defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1181defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1182defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001183
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001184def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1185 "setend\t$end",
1186 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001187 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001188 bits<1> end;
1189 let Inst{31-10} = 0b1111000100000001000000;
1190 let Inst{9} = end;
1191 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001192}
1193
Johnny Chenf4d81052010-02-12 22:53:19 +00001194def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001195 [/* For disassembly only; pattern left blank */]>,
1196 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001197 bits<4> opt;
1198 let Inst{27-4} = 0b001100100000111100001111;
1199 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001200}
1201
Johnny Chenba6e0332010-02-11 17:14:31 +00001202// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001203let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001204def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001205 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001206 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001207 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001208}
1209
Evan Cheng12c3a532008-11-06 17:48:05 +00001210// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001211let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001212def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1213 Size4Bytes, IIC_iALUr,
1214 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001215
Evan Cheng325474e2008-01-07 23:56:57 +00001216let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001217def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001218 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001219 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001220
Jim Grosbach53694262010-11-18 01:15:56 +00001221def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001222 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001223 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001224
Jim Grosbach53694262010-11-18 01:15:56 +00001225def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001226 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001227 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001228
Jim Grosbach53694262010-11-18 01:15:56 +00001229def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001230 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001231 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001232
Jim Grosbach53694262010-11-18 01:15:56 +00001233def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001234 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001235 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001236}
Chris Lattner13c63102008-01-06 05:55:01 +00001237let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001238def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001239 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001240
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001241def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001242 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1243 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001244
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001245def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001246 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001247}
Evan Cheng12c3a532008-11-06 17:48:05 +00001248} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001249
Evan Chenge07715c2009-06-23 05:25:29 +00001250
1251// LEApcrel - Load a pc-relative address into a register without offending the
1252// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001253let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001254// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001255// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1256// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001257def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001258 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001259 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001260 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001261 let Inst{27-25} = 0b001;
1262 let Inst{20} = 0;
1263 let Inst{19-16} = 0b1111;
1264 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001265 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001266}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001267def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1268 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001269
1270def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1271 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1272 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001273
Evan Chenga8e29892007-01-19 07:51:42 +00001274//===----------------------------------------------------------------------===//
1275// Control Flow Instructions.
1276//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001277
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001278let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1279 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001280 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281 "bx", "\tlr", [(ARMretflag)]>,
1282 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001283 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001284 }
1285
1286 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001287 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001288 "mov", "\tpc, lr", [(ARMretflag)]>,
1289 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001290 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001291 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001292}
Rafael Espindola27185192006-09-29 21:20:16 +00001293
Bob Wilson04ea6e52009-10-28 00:37:03 +00001294// Indirect branches
1295let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001296 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001297 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001298 [(brind GPR:$dst)]>,
1299 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001300 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001301 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001302 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001303 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001304
1305 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001306 // FIXME: We would really like to define this as a vanilla ARMPat like:
1307 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1308 // With that, however, we can't set isBranch, isTerminator, etc..
1309 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1310 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1311 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001312}
1313
Evan Cheng1e0eab12010-11-29 22:43:27 +00001314// All calls clobber the non-callee saved registers. SP is marked as
1315// a use to prevent stack-pointer assignments that appear immediately
1316// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001317let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001318 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001319 // FIXME: Do we really need a non-predicated version? If so, it should
1320 // at least be a pseudo instruction expanding to the predicated version
1321 // at MC lowering time.
Evan Cheng756da122009-07-22 06:46:53 +00001322 Defs = [R0, R1, R2, R3, R12, LR,
1323 D0, D1, D2, D3, D4, D5, D6, D7,
1324 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001325 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1326 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001327 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001328 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001329 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001330 Requires<[IsARM, IsNotDarwin]> {
1331 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001332 bits<24> func;
1333 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001334 }
Evan Cheng277f0742007-06-19 21:05:09 +00001335
Jason W Kim685c3502011-02-04 19:47:15 +00001336 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001337 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001338 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001339 Requires<[IsARM, IsNotDarwin]> {
1340 bits<24> func;
1341 let Inst{23-0} = func;
1342 }
Evan Cheng277f0742007-06-19 21:05:09 +00001343
Evan Chenga8e29892007-01-19 07:51:42 +00001344 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001345 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001346 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001347 [(ARMcall GPR:$func)]>,
1348 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001349 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001350 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001351 let Inst{3-0} = func;
1352 }
1353
1354 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1355 IIC_Br, "blx", "\t$func",
1356 [(ARMcall_pred GPR:$func)]>,
1357 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1358 bits<4> func;
1359 let Inst{27-4} = 0b000100101111111111110011;
1360 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001361 }
1362
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001363 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001364 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001365 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1366 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1367 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001368
1369 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001370 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1371 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1372 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001373}
1374
David Goodwin1a8f36e2009-08-12 18:31:53 +00001375let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001376 // On Darwin R9 is call-clobbered.
1377 // R7 is marked as a use to prevent frame-pointer assignments from being
1378 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001379 Defs = [R0, R1, R2, R3, R9, R12, LR,
1380 D0, D1, D2, D3, D4, D5, D6, D7,
1381 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001382 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1383 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001384 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1385 Size4Bytes, IIC_Br,
1386 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001387
Jim Grosbachf859a542011-03-12 00:45:26 +00001388 def BLr9_pred : ARMPseudoInst<(outs),
1389 (ins bltarget:$func, pred:$p, variable_ops),
1390 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001391 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001392 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001393
1394 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001395 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1396 Size4Bytes, IIC_Br,
1397 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001398
Jim Grosbachf859a542011-03-12 00:45:26 +00001399 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1400 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001401 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001402 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001403
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001404 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001405 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001406 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1407 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1408 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001409
1410 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001411 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1412 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1413 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001414}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001415
Dale Johannesen51e28e62010-06-03 21:09:53 +00001416// Tail calls.
1417
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001418// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001419let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1420 // Darwin versions.
1421 let Defs = [R0, R1, R2, R3, R9, R12,
1422 D0, D1, D2, D3, D4, D5, D6, D7,
1423 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1424 D27, D28, D29, D30, D31, PC],
1425 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001426 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1427 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001428
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001429 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1430 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001431
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001432 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1433 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001434 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001435
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001436 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1437 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001438 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001439
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001440 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1441 Size4Bytes, IIC_Br,
1442 []>, Requires<[IsARM, IsDarwin]>;
1443
1444 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1445 Size4Bytes, IIC_Br,
1446 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001447 }
1448
1449 // Non-Darwin versions (the difference is R9).
1450 let Defs = [R0, R1, R2, R3, R12,
1451 D0, D1, D2, D3, D4, D5, D6, D7,
1452 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1453 D27, D28, D29, D30, D31, PC],
1454 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001455 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1456 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001457
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001458 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1459 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001460
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001461 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1462 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001463 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001464
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001465 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1466 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001467 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001468
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001469 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1470 Size4Bytes, IIC_Br,
1471 []>, Requires<[IsARM, IsNotDarwin]>;
1472 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1473 Size4Bytes, IIC_Br,
1474 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001475 }
1476}
1477
David Goodwin1a8f36e2009-08-12 18:31:53 +00001478let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001479 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001480 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001481 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001482 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1483 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001484 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1485 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001486
Jim Grosbach2dc77682010-11-29 18:37:44 +00001487 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1488 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001489 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001490 SizeSpecial, IIC_Br,
1491 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001492 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1493 // into i12 and rs suffixed versions.
1494 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001495 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001496 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001497 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001498 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001499 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001500 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001501 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001502 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001503 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001504 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001505 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001506
Evan Chengc85e8322007-07-05 07:13:32 +00001507 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001508 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001509 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001510 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001511 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1512 bits<24> target;
1513 let Inst{23-0} = target;
1514 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001515}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001516
Johnny Chen8901e6f2011-03-31 17:53:50 +00001517// BLX (immediate) -- for disassembly only
1518def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1519 "blx\t$target", [/* pattern left blank */]>,
1520 Requires<[IsARM, HasV5T]> {
1521 let Inst{31-25} = 0b1111101;
1522 bits<25> target;
1523 let Inst{23-0} = target{24-1};
1524 let Inst{24} = target{0};
1525}
1526
Johnny Chena1e76212010-02-13 02:51:09 +00001527// Branch and Exchange Jazelle -- for disassembly only
1528def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1529 [/* For disassembly only; pattern left blank */]> {
1530 let Inst{23-20} = 0b0010;
1531 //let Inst{19-8} = 0xfff;
1532 let Inst{7-4} = 0b0010;
1533}
1534
Johnny Chen0296f3e2010-02-16 21:59:54 +00001535// Secure Monitor Call is a system instruction -- for disassembly only
1536def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1537 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001538 bits<4> opt;
1539 let Inst{23-4} = 0b01100000000000000111;
1540 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001541}
1542
Johnny Chen64dfb782010-02-16 20:04:27 +00001543// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001544let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001545def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001546 [/* For disassembly only; pattern left blank */]> {
1547 bits<24> svc;
1548 let Inst{23-0} = svc;
1549}
Johnny Chen85d5a892010-02-10 18:02:25 +00001550}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001551def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001552
Johnny Chenfb566792010-02-17 21:39:10 +00001553// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001554let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001555def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1556 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001557 [/* For disassembly only; pattern left blank */]> {
1558 let Inst{31-28} = 0b1111;
1559 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001560 let Inst{19-8} = 0xd05;
1561 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001562}
1563
Jim Grosbache6913602010-11-03 01:01:43 +00001564def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1565 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001566 [/* For disassembly only; pattern left blank */]> {
1567 let Inst{31-28} = 0b1111;
1568 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001569 let Inst{19-8} = 0xd05;
1570 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001571}
1572
Johnny Chenfb566792010-02-17 21:39:10 +00001573// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001574def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1575 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001576 [/* For disassembly only; pattern left blank */]> {
1577 let Inst{31-28} = 0b1111;
1578 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001579 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001580}
1581
Jim Grosbache6913602010-11-03 01:01:43 +00001582def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1583 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001584 [/* For disassembly only; pattern left blank */]> {
1585 let Inst{31-28} = 0b1111;
1586 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001587 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001588}
Chris Lattner39ee0362010-10-31 19:10:56 +00001589} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001590
Evan Chenga8e29892007-01-19 07:51:42 +00001591//===----------------------------------------------------------------------===//
1592// Load / store Instructions.
1593//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001594
Evan Chenga8e29892007-01-19 07:51:42 +00001595// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001596
1597
Evan Cheng7e2fe912010-10-28 06:47:08 +00001598defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001599 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001600defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001601 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001602defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001603 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001604defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001605 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001606
Evan Chengfa775d02007-03-19 07:20:03 +00001607// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001608let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1609 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001610def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001611 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1612 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001613 bits<4> Rt;
1614 bits<17> addr;
1615 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1616 let Inst{19-16} = 0b1111;
1617 let Inst{15-12} = Rt;
1618 let Inst{11-0} = addr{11-0}; // imm12
1619}
Evan Chengfa775d02007-03-19 07:20:03 +00001620
Evan Chenga8e29892007-01-19 07:51:42 +00001621// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001622def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001623 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1624 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001625
Evan Chenga8e29892007-01-19 07:51:42 +00001626// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001627def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001628 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1629 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001630
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001631def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001632 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1633 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001634
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001635let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001636// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001637def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1638 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001639 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001640 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001641}
Rafael Espindolac391d162006-10-23 20:34:27 +00001642
Evan Chenga8e29892007-01-19 07:51:42 +00001643// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001644multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001645 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1646 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001647 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1648 // {17-14} Rn
1649 // {13} 1 == Rm, 0 == imm12
1650 // {12} isAdd
1651 // {11-0} imm12/Rm
1652 bits<18> addr;
1653 let Inst{25} = addr{13};
1654 let Inst{23} = addr{12};
1655 let Inst{19-16} = addr{17-14};
1656 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001657 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001658 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001659 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001660 (ins GPR:$Rn, am2offset:$offset),
1661 IndexModePost, LdFrm, itin,
1662 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001663 // {13} 1 == Rm, 0 == imm12
1664 // {12} isAdd
1665 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001666 bits<14> offset;
1667 bits<4> Rn;
1668 let Inst{25} = offset{13};
1669 let Inst{23} = offset{12};
1670 let Inst{19-16} = Rn;
1671 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001672 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001673}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001674
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001675let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001676defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1677defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001678}
Rafael Espindola450856d2006-12-12 00:37:38 +00001679
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001680multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1681 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1682 (ins addrmode3:$addr), IndexModePre,
1683 LdMiscFrm, itin,
1684 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1685 bits<14> addr;
1686 let Inst{23} = addr{8}; // U bit
1687 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1688 let Inst{19-16} = addr{12-9}; // Rn
1689 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1690 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1691 }
1692 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1693 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1694 LdMiscFrm, itin,
1695 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001696 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001697 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001698 let Inst{23} = offset{8}; // U bit
1699 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001700 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001701 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1702 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001703 }
1704}
Rafael Espindola4e307642006-09-08 16:59:47 +00001705
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001706let mayLoad = 1, neverHasSideEffects = 1 in {
1707defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1708defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1709defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001710let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001711def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1712 (ins addrmode3:$addr), IndexModePre,
1713 LdMiscFrm, IIC_iLoad_d_ru,
1714 "ldrd", "\t$Rt, $Rt2, $addr!",
1715 "$addr.base = $Rn_wb", []> {
1716 bits<14> addr;
1717 let Inst{23} = addr{8}; // U bit
1718 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1719 let Inst{19-16} = addr{12-9}; // Rn
1720 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1721 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1722}
1723def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1724 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1725 LdMiscFrm, IIC_iLoad_d_ru,
1726 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1727 "$Rn = $Rn_wb", []> {
1728 bits<10> offset;
1729 bits<4> Rn;
1730 let Inst{23} = offset{8}; // U bit
1731 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1732 let Inst{19-16} = Rn;
1733 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1734 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1735}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001736} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001737} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001738
Johnny Chenadb561d2010-02-18 03:27:42 +00001739// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001740let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001741def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1742 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1743 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1744 // {17-14} Rn
1745 // {13} 1 == Rm, 0 == imm12
1746 // {12} isAdd
1747 // {11-0} imm12/Rm
1748 bits<18> addr;
1749 let Inst{25} = addr{13};
1750 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001751 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001752 let Inst{19-16} = addr{17-14};
1753 let Inst{11-0} = addr{11-0};
1754 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001755}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001756def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1757 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1758 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1759 // {17-14} Rn
1760 // {13} 1 == Rm, 0 == imm12
1761 // {12} isAdd
1762 // {11-0} imm12/Rm
1763 bits<18> addr;
1764 let Inst{25} = addr{13};
1765 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001766 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001767 let Inst{19-16} = addr{17-14};
1768 let Inst{11-0} = addr{11-0};
1769 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001770}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001771def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1772 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1773 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001774 let Inst{21} = 1; // overwrite
1775}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001776def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1777 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1778 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001779 let Inst{21} = 1; // overwrite
1780}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001781def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1782 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1783 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001784 let Inst{21} = 1; // overwrite
1785}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001786}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001787
Evan Chenga8e29892007-01-19 07:51:42 +00001788// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001789
1790// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001791def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001792 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1793 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001794
Evan Chenga8e29892007-01-19 07:51:42 +00001795// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001796let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1797def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001798 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001799 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001800
1801// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001802def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001803 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001804 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001805 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1806 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001807 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001808
Jim Grosbach953557f42010-11-19 21:35:06 +00001809def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001810 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001811 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001812 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1813 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001814 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001815
Jim Grosbacha1b41752010-11-19 22:06:57 +00001816def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1817 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1818 IndexModePre, StFrm, IIC_iStore_bh_ru,
1819 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1820 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1821 GPR:$Rn, am2offset:$offset))]>;
1822def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1823 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1824 IndexModePost, StFrm, IIC_iStore_bh_ru,
1825 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1826 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1827 GPR:$Rn, am2offset:$offset))]>;
1828
Jim Grosbach2dc77682010-11-29 18:37:44 +00001829def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1830 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1831 IndexModePre, StMiscFrm, IIC_iStore_ru,
1832 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1833 [(set GPR:$Rn_wb,
1834 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001835
Jim Grosbach2dc77682010-11-29 18:37:44 +00001836def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1837 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1838 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1839 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1840 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1841 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001842
Johnny Chen39a4bb32010-02-18 22:31:18 +00001843// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001844let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001845def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1846 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001847 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001848 "strd", "\t$src1, $src2, [$base, $offset]!",
1849 "$base = $base_wb", []>;
1850
1851// For disassembly only
1852def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1853 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001854 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001855 "strd", "\t$src1, $src2, [$base], $offset",
1856 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001857} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001858
Johnny Chenad4df4c2010-03-01 19:22:00 +00001859// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001860
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001861def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1862 IndexModePost, StFrm, IIC_iStore_ru,
1863 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001864 [/* For disassembly only; pattern left blank */]> {
1865 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001866 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1867}
1868
1869def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1870 IndexModePost, StFrm, IIC_iStore_bh_ru,
1871 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1872 [/* For disassembly only; pattern left blank */]> {
1873 let Inst{21} = 1; // overwrite
1874 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001875}
1876
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001877def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001878 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001879 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001880 [/* For disassembly only; pattern left blank */]> {
1881 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001882 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001883}
1884
Evan Chenga8e29892007-01-19 07:51:42 +00001885//===----------------------------------------------------------------------===//
1886// Load / store multiple Instructions.
1887//
1888
Bill Wendling6c470b82010-11-13 09:09:38 +00001889multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1890 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001891 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001892 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1893 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001894 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001895 let Inst{24-23} = 0b01; // Increment After
1896 let Inst{21} = 0; // No writeback
1897 let Inst{20} = L_bit;
1898 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001899 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001900 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1901 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001902 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001903 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001904 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001905 let Inst{20} = L_bit;
1906 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001907 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001908 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1909 IndexModeNone, f, itin,
1910 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1911 let Inst{24-23} = 0b00; // Decrement After
1912 let Inst{21} = 0; // No writeback
1913 let Inst{20} = L_bit;
1914 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001915 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001916 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1917 IndexModeUpd, f, itin_upd,
1918 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1919 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001920 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001921 let Inst{20} = L_bit;
1922 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001923 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001924 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1925 IndexModeNone, f, itin,
1926 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1927 let Inst{24-23} = 0b10; // Decrement Before
1928 let Inst{21} = 0; // No writeback
1929 let Inst{20} = L_bit;
1930 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001931 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001932 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1933 IndexModeUpd, f, itin_upd,
1934 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1935 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001936 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001937 let Inst{20} = L_bit;
1938 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001939 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001940 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1941 IndexModeNone, f, itin,
1942 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1943 let Inst{24-23} = 0b11; // Increment Before
1944 let Inst{21} = 0; // No writeback
1945 let Inst{20} = L_bit;
1946 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001947 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001948 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1949 IndexModeUpd, f, itin_upd,
1950 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1951 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001952 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001953 let Inst{20} = L_bit;
1954 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001955}
Bill Wendling6c470b82010-11-13 09:09:38 +00001956
Bill Wendlingc93989a2010-11-13 11:20:05 +00001957let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001958
1959let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1960defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1961
1962let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1963defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1964
1965} // neverHasSideEffects
1966
Bob Wilson0fef5842011-01-06 19:24:32 +00001967// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001968def : MnemonicAlias<"ldm", "ldmia">;
1969def : MnemonicAlias<"stm", "stmia">;
1970
1971// FIXME: remove when we have a way to marking a MI with these properties.
1972// FIXME: Should pc be an implicit operand like PICADD, etc?
1973let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1974 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001975def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1976 reglist:$regs, variable_ops),
1977 Size4Bytes, IIC_iLoad_mBr, []>,
1978 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001979
Evan Chenga8e29892007-01-19 07:51:42 +00001980//===----------------------------------------------------------------------===//
1981// Move Instructions.
1982//
1983
Evan Chengcd799b92009-06-12 20:46:18 +00001984let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001985def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1986 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1987 bits<4> Rd;
1988 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001989
Johnny Chen103bf952011-04-01 23:30:25 +00001990 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00001991 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001992 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001993 let Inst{3-0} = Rm;
1994 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001995}
1996
Dale Johannesen38d5f042010-06-15 22:24:08 +00001997// A version for the smaller set of tail call registers.
1998let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001999def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002000 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2001 bits<4> Rd;
2002 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002003
Dale Johannesen38d5f042010-06-15 22:24:08 +00002004 let Inst{11-4} = 0b00000000;
2005 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002006 let Inst{3-0} = Rm;
2007 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002008}
2009
Evan Chengf40deed2010-10-27 23:41:30 +00002010def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002011 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002012 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2013 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002014 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002015 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002016 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002017 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002018 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002019 let Inst{25} = 0;
2020}
Evan Chenga2515702007-03-19 07:09:02 +00002021
Evan Chengc4af4632010-11-17 20:13:28 +00002022let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002023def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2024 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002025 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002026 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002027 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002028 let Inst{15-12} = Rd;
2029 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002030 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002031}
2032
Evan Chengc4af4632010-11-17 20:13:28 +00002033let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002034def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002035 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002036 "movw", "\t$Rd, $imm",
2037 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002038 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002039 bits<4> Rd;
2040 bits<16> imm;
2041 let Inst{15-12} = Rd;
2042 let Inst{11-0} = imm{11-0};
2043 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002044 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002045 let Inst{25} = 1;
2046}
2047
Evan Cheng53519f02011-01-21 18:55:51 +00002048def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2049 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002050
2051let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002052def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002053 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002054 "movt", "\t$Rd, $imm",
2055 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002056 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002057 lo16AllZero:$imm))]>, UnaryDP,
2058 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002059 bits<4> Rd;
2060 bits<16> imm;
2061 let Inst{15-12} = Rd;
2062 let Inst{11-0} = imm{11-0};
2063 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002064 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002065 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002066}
Evan Cheng13ab0202007-07-10 18:08:01 +00002067
Evan Cheng53519f02011-01-21 18:55:51 +00002068def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2069 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002070
2071} // Constraints
2072
Evan Cheng20956592009-10-21 08:15:52 +00002073def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2074 Requires<[IsARM, HasV6T2]>;
2075
David Goodwinca01a8d2009-09-01 18:32:09 +00002076let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002077def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002078 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2079 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002080
2081// These aren't really mov instructions, but we have to define them this way
2082// due to flag operands.
2083
Evan Cheng071a2792007-09-11 19:55:27 +00002084let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002085def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002086 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2087 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002088def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002089 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2090 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002091}
Evan Chenga8e29892007-01-19 07:51:42 +00002092
Evan Chenga8e29892007-01-19 07:51:42 +00002093//===----------------------------------------------------------------------===//
2094// Extend Instructions.
2095//
2096
2097// Sign extenders
2098
Evan Cheng576a3962010-09-25 00:49:35 +00002099defm SXTB : AI_ext_rrot<0b01101010,
2100 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2101defm SXTH : AI_ext_rrot<0b01101011,
2102 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002103
Evan Cheng576a3962010-09-25 00:49:35 +00002104defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002105 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002106defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002107 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002108
Johnny Chen2ec5e492010-02-22 21:50:40 +00002109// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002110defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002111
2112// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002113defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002114
2115// Zero extenders
2116
2117let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002118defm UXTB : AI_ext_rrot<0b01101110,
2119 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2120defm UXTH : AI_ext_rrot<0b01101111,
2121 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2122defm UXTB16 : AI_ext_rrot<0b01101100,
2123 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002124
Jim Grosbach542f6422010-07-28 23:25:44 +00002125// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2126// The transformation should probably be done as a combiner action
2127// instead so we can include a check for masking back in the upper
2128// eight bits of the source into the lower eight bits of the result.
2129//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2130// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002131def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002132 (UXTB16r_rot GPR:$Src, 8)>;
2133
Evan Cheng576a3962010-09-25 00:49:35 +00002134defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002135 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002136defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002137 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002138}
2139
Evan Chenga8e29892007-01-19 07:51:42 +00002140// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002141// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002142defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002143
Evan Chenga8e29892007-01-19 07:51:42 +00002144
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002145def SBFX : I<(outs GPR:$Rd),
2146 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002147 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002148 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002149 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002150 bits<4> Rd;
2151 bits<4> Rn;
2152 bits<5> lsb;
2153 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002154 let Inst{27-21} = 0b0111101;
2155 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002156 let Inst{20-16} = width;
2157 let Inst{15-12} = Rd;
2158 let Inst{11-7} = lsb;
2159 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002160}
2161
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002162def UBFX : I<(outs GPR:$Rd),
2163 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002164 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002165 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002166 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002167 bits<4> Rd;
2168 bits<4> Rn;
2169 bits<5> lsb;
2170 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002171 let Inst{27-21} = 0b0111111;
2172 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002173 let Inst{20-16} = width;
2174 let Inst{15-12} = Rd;
2175 let Inst{11-7} = lsb;
2176 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002177}
2178
Evan Chenga8e29892007-01-19 07:51:42 +00002179//===----------------------------------------------------------------------===//
2180// Arithmetic Instructions.
2181//
2182
Jim Grosbach26421962008-10-14 20:36:24 +00002183defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002184 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002185 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002186defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002187 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002188 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002189
Evan Chengc85e8322007-07-05 07:13:32 +00002190// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002191defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002192 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002193 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2194defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002195 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002196 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002197
Evan Cheng62674222009-06-25 23:34:10 +00002198defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002199 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002200defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002201 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002202
2203// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002204let usesCustomInserter = 1 in {
2205defm ADCS : AI1_adde_sube_s_irs<
2206 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2207defm SBCS : AI1_adde_sube_s_irs<
2208 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2209}
Evan Chenga8e29892007-01-19 07:51:42 +00002210
Jim Grosbach84760882010-10-15 18:42:41 +00002211def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2212 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2213 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2214 bits<4> Rd;
2215 bits<4> Rn;
2216 bits<12> imm;
2217 let Inst{25} = 1;
2218 let Inst{15-12} = Rd;
2219 let Inst{19-16} = Rn;
2220 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002221}
Evan Cheng13ab0202007-07-10 18:08:01 +00002222
Bob Wilsoncff71782010-08-05 18:23:43 +00002223// The reg/reg form is only defined for the disassembler; for codegen it is
2224// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002225def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2226 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002227 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002228 bits<4> Rd;
2229 bits<4> Rn;
2230 bits<4> Rm;
2231 let Inst{11-4} = 0b00000000;
2232 let Inst{25} = 0;
2233 let Inst{3-0} = Rm;
2234 let Inst{15-12} = Rd;
2235 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002236}
2237
Jim Grosbach84760882010-10-15 18:42:41 +00002238def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2239 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2240 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2241 bits<4> Rd;
2242 bits<4> Rn;
2243 bits<12> shift;
2244 let Inst{25} = 0;
2245 let Inst{11-0} = shift;
2246 let Inst{15-12} = Rd;
2247 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002248}
Evan Chengc85e8322007-07-05 07:13:32 +00002249
2250// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002251// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2252let usesCustomInserter = 1 in {
2253def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2254 Size4Bytes, IIC_iALUi,
2255 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2256def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2257 Size4Bytes, IIC_iALUr,
2258 [/* For disassembly only; pattern left blank */]>;
2259def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2260 Size4Bytes, IIC_iALUsr,
2261 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002262}
Evan Chengc85e8322007-07-05 07:13:32 +00002263
Evan Cheng62674222009-06-25 23:34:10 +00002264let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002265def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2266 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2267 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002268 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002269 bits<4> Rd;
2270 bits<4> Rn;
2271 bits<12> imm;
2272 let Inst{25} = 1;
2273 let Inst{15-12} = Rd;
2274 let Inst{19-16} = Rn;
2275 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002276}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002277// The reg/reg form is only defined for the disassembler; for codegen it is
2278// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002279def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2280 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002281 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002282 bits<4> Rd;
2283 bits<4> Rn;
2284 bits<4> Rm;
2285 let Inst{11-4} = 0b00000000;
2286 let Inst{25} = 0;
2287 let Inst{3-0} = Rm;
2288 let Inst{15-12} = Rd;
2289 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002290}
Jim Grosbach84760882010-10-15 18:42:41 +00002291def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2292 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2293 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002294 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002295 bits<4> Rd;
2296 bits<4> Rn;
2297 bits<12> shift;
2298 let Inst{25} = 0;
2299 let Inst{11-0} = shift;
2300 let Inst{15-12} = Rd;
2301 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002302}
Evan Cheng62674222009-06-25 23:34:10 +00002303}
2304
Owen Andersonb48c7912011-04-05 23:55:28 +00002305// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2306let usesCustomInserter = 1, Uses = [CPSR] in {
2307def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2308 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002309 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002310def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2311 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002312 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002313}
Evan Cheng2c614c52007-06-06 10:17:05 +00002314
Evan Chenga8e29892007-01-19 07:51:42 +00002315// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002316// The assume-no-carry-in form uses the negation of the input since add/sub
2317// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2318// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2319// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002320def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2321 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002322def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2323 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2324// The with-carry-in form matches bitwise not instead of the negation.
2325// Effectively, the inverse interpretation of the carry flag already accounts
2326// for part of the negation.
2327def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2328 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002329
2330// Note: These are implemented in C++ code, because they have to generate
2331// ADD/SUBrs instructions, which use a complex pattern that a xform function
2332// cannot produce.
2333// (mul X, 2^n+1) -> (add (X << n), X)
2334// (mul X, 2^n-1) -> (rsb X, (X << n))
2335
Johnny Chen667d1272010-02-22 18:50:54 +00002336// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002337// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002338class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002339 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2340 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2341 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002342 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002343 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002344 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002345 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002346 let Inst{11-4} = op11_4;
2347 let Inst{19-16} = Rn;
2348 let Inst{15-12} = Rd;
2349 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002350}
2351
Johnny Chen667d1272010-02-22 18:50:54 +00002352// Saturating add/subtract -- for disassembly only
2353
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002354def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002355 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2356 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002357def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002358 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2359 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2360def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2361 "\t$Rd, $Rm, $Rn">;
2362def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2363 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002364
2365def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2366def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2367def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2368def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2369def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2370def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2371def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2372def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2373def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2374def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2375def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2376def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002377
2378// Signed/Unsigned add/subtract -- for disassembly only
2379
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002380def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2381def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2382def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2383def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2384def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2385def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2386def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2387def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2388def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2389def USAX : AAI<0b01100101, 0b11110101, "usax">;
2390def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2391def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002392
2393// Signed/Unsigned halving add/subtract -- for disassembly only
2394
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002395def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2396def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2397def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2398def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2399def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2400def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2401def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2402def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2403def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2404def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2405def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2406def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002407
Johnny Chenadc77332010-02-26 22:04:29 +00002408// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002409
Jim Grosbach70987fb2010-10-18 23:35:38 +00002410def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002411 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002412 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002413 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002414 bits<4> Rd;
2415 bits<4> Rn;
2416 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002417 let Inst{27-20} = 0b01111000;
2418 let Inst{15-12} = 0b1111;
2419 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002420 let Inst{19-16} = Rd;
2421 let Inst{11-8} = Rm;
2422 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002423}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002424def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002425 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002426 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002427 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002428 bits<4> Rd;
2429 bits<4> Rn;
2430 bits<4> Rm;
2431 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002432 let Inst{27-20} = 0b01111000;
2433 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002434 let Inst{19-16} = Rd;
2435 let Inst{15-12} = Ra;
2436 let Inst{11-8} = Rm;
2437 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002438}
2439
2440// Signed/Unsigned saturate -- for disassembly only
2441
Jim Grosbach70987fb2010-10-18 23:35:38 +00002442def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2443 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002444 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002445 bits<4> Rd;
2446 bits<5> sat_imm;
2447 bits<4> Rn;
2448 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002449 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002450 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002451 let Inst{20-16} = sat_imm;
2452 let Inst{15-12} = Rd;
2453 let Inst{11-7} = sh{7-3};
2454 let Inst{6} = sh{0};
2455 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002456}
2457
Jim Grosbach70987fb2010-10-18 23:35:38 +00002458def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2459 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002460 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002461 bits<4> Rd;
2462 bits<4> sat_imm;
2463 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002464 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002465 let Inst{11-4} = 0b11110011;
2466 let Inst{15-12} = Rd;
2467 let Inst{19-16} = sat_imm;
2468 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002469}
2470
Jim Grosbach70987fb2010-10-18 23:35:38 +00002471def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2472 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002473 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002474 bits<4> Rd;
2475 bits<5> sat_imm;
2476 bits<4> Rn;
2477 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002478 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002479 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002480 let Inst{15-12} = Rd;
2481 let Inst{11-7} = sh{7-3};
2482 let Inst{6} = sh{0};
2483 let Inst{20-16} = sat_imm;
2484 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002485}
2486
Jim Grosbach70987fb2010-10-18 23:35:38 +00002487def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2488 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002489 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002490 bits<4> Rd;
2491 bits<4> sat_imm;
2492 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002493 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002494 let Inst{11-4} = 0b11110011;
2495 let Inst{15-12} = Rd;
2496 let Inst{19-16} = sat_imm;
2497 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002498}
Evan Chenga8e29892007-01-19 07:51:42 +00002499
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002500def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2501def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002502
Evan Chenga8e29892007-01-19 07:51:42 +00002503//===----------------------------------------------------------------------===//
2504// Bitwise Instructions.
2505//
2506
Jim Grosbach26421962008-10-14 20:36:24 +00002507defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002508 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002509 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002510defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002511 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002512 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002513defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002514 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002515 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002516defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002517 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002518 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002519
Jim Grosbach3fea191052010-10-21 22:03:21 +00002520def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002521 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002522 "bfc", "\t$Rd, $imm", "$src = $Rd",
2523 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002524 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002525 bits<4> Rd;
2526 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002527 let Inst{27-21} = 0b0111110;
2528 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002529 let Inst{15-12} = Rd;
2530 let Inst{11-7} = imm{4-0}; // lsb
2531 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002532}
2533
Johnny Chenb2503c02010-02-17 06:31:48 +00002534// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002535def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002536 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002537 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2538 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002539 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002540 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002541 bits<4> Rd;
2542 bits<4> Rn;
2543 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002544 let Inst{27-21} = 0b0111110;
2545 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002546 let Inst{15-12} = Rd;
2547 let Inst{11-7} = imm{4-0}; // lsb
2548 let Inst{20-16} = imm{9-5}; // width
2549 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002550}
2551
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002552// GNU as only supports this form of bfi (w/ 4 arguments)
2553let isAsmParserOnly = 1 in
2554def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2555 lsb_pos_imm:$lsb, width_imm:$width),
2556 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2557 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2558 []>, Requires<[IsARM, HasV6T2]> {
2559 bits<4> Rd;
2560 bits<4> Rn;
2561 bits<5> lsb;
2562 bits<5> width;
2563 let Inst{27-21} = 0b0111110;
2564 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2565 let Inst{15-12} = Rd;
2566 let Inst{11-7} = lsb;
2567 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2568 let Inst{3-0} = Rn;
2569}
2570
Jim Grosbach36860462010-10-21 22:19:32 +00002571def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2572 "mvn", "\t$Rd, $Rm",
2573 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2574 bits<4> Rd;
2575 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002576 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002577 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002578 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002579 let Inst{15-12} = Rd;
2580 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002581}
Jim Grosbach36860462010-10-21 22:19:32 +00002582def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2583 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2584 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2585 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002586 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002587 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002588 let Inst{19-16} = 0b0000;
2589 let Inst{15-12} = Rd;
2590 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002591}
Evan Chengc4af4632010-11-17 20:13:28 +00002592let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002593def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2594 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2595 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2596 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002597 bits<12> imm;
2598 let Inst{25} = 1;
2599 let Inst{19-16} = 0b0000;
2600 let Inst{15-12} = Rd;
2601 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002602}
Evan Chenga8e29892007-01-19 07:51:42 +00002603
2604def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2605 (BICri GPR:$src, so_imm_not:$imm)>;
2606
2607//===----------------------------------------------------------------------===//
2608// Multiply Instructions.
2609//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002610class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2611 string opc, string asm, list<dag> pattern>
2612 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2613 bits<4> Rd;
2614 bits<4> Rm;
2615 bits<4> Rn;
2616 let Inst{19-16} = Rd;
2617 let Inst{11-8} = Rm;
2618 let Inst{3-0} = Rn;
2619}
2620class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2621 string opc, string asm, list<dag> pattern>
2622 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2623 bits<4> RdLo;
2624 bits<4> RdHi;
2625 bits<4> Rm;
2626 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002627 let Inst{19-16} = RdHi;
2628 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002629 let Inst{11-8} = Rm;
2630 let Inst{3-0} = Rn;
2631}
Evan Chenga8e29892007-01-19 07:51:42 +00002632
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002633let isCommutable = 1 in {
2634let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002635def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2636 pred:$p, cc_out:$s),
2637 Size4Bytes, IIC_iMUL32,
2638 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2639 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002640
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002641def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2642 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002643 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002644 Requires<[IsARM, HasV6]> {
2645 let Inst{15-12} = 0b0000;
2646}
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002647}
Evan Chenga8e29892007-01-19 07:51:42 +00002648
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002649let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002650def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2651 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002652 Size4Bytes, IIC_iMAC32,
2653 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002654 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002655 bits<4> Ra;
2656 let Inst{15-12} = Ra;
2657}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002658def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2659 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002660 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2661 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002662 bits<4> Ra;
2663 let Inst{15-12} = Ra;
2664}
Evan Chenga8e29892007-01-19 07:51:42 +00002665
Jim Grosbach65711012010-11-19 22:22:37 +00002666def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2667 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2668 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002669 Requires<[IsARM, HasV6T2]> {
2670 bits<4> Rd;
2671 bits<4> Rm;
2672 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002673 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002674 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002675 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002676 let Inst{11-8} = Rm;
2677 let Inst{3-0} = Rn;
2678}
Evan Chengedcbada2009-07-06 22:05:45 +00002679
Evan Chenga8e29892007-01-19 07:51:42 +00002680// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002681
Evan Chengcd799b92009-06-12 20:46:18 +00002682let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002683let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002684let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002685def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002686 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002687 Size4Bytes, IIC_iMUL64, []>,
2688 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002689
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002690def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2691 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2692 Size4Bytes, IIC_iMUL64, []>,
2693 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002694}
2695
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002696def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2697 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002698 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2699 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002700
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002701def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2702 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002703 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2704 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002705}
Evan Chenga8e29892007-01-19 07:51:42 +00002706
2707// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002708let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002709def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002710 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002711 Size4Bytes, IIC_iMAC64, []>,
2712 Requires<[IsARM, NoV6]>;
2713def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002714 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002715 Size4Bytes, IIC_iMAC64, []>,
2716 Requires<[IsARM, NoV6]>;
2717def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002718 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002719 Size4Bytes, IIC_iMAC64, []>,
2720 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002721
2722}
2723
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002724def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2725 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002726 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2727 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002728def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2729 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002730 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2731 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002732
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002733def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2734 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2735 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2736 Requires<[IsARM, HasV6]> {
2737 bits<4> RdLo;
2738 bits<4> RdHi;
2739 bits<4> Rm;
2740 bits<4> Rn;
2741 let Inst{19-16} = RdLo;
2742 let Inst{15-12} = RdHi;
2743 let Inst{11-8} = Rm;
2744 let Inst{3-0} = Rn;
2745}
Evan Chengcd799b92009-06-12 20:46:18 +00002746} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002747
2748// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002749def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2750 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2751 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002752 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002753 let Inst{15-12} = 0b1111;
2754}
Evan Cheng13ab0202007-07-10 18:08:01 +00002755
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002756def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2757 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002758 [/* For disassembly only; pattern left blank */]>,
2759 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002760 let Inst{15-12} = 0b1111;
2761}
2762
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002763def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2764 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2765 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2766 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2767 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002768
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002769def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2770 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2771 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002772 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002773 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002774
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002775def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2776 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2777 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2778 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2779 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002780
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002781def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2782 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2783 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002784 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002785 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002786
Raul Herbster37fb5b12007-08-30 23:25:47 +00002787multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002788 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2789 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2790 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2791 (sext_inreg GPR:$Rm, i16)))]>,
2792 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002793
Jim Grosbach3870b752010-10-22 18:35:16 +00002794 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2795 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2796 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2797 (sra GPR:$Rm, (i32 16))))]>,
2798 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002799
Jim Grosbach3870b752010-10-22 18:35:16 +00002800 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2801 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2802 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2803 (sext_inreg GPR:$Rm, i16)))]>,
2804 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002805
Jim Grosbach3870b752010-10-22 18:35:16 +00002806 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2807 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2808 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2809 (sra GPR:$Rm, (i32 16))))]>,
2810 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002811
Jim Grosbach3870b752010-10-22 18:35:16 +00002812 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2813 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2814 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2815 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2816 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002817
Jim Grosbach3870b752010-10-22 18:35:16 +00002818 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2819 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2820 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2821 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2822 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002823}
2824
Raul Herbster37fb5b12007-08-30 23:25:47 +00002825
2826multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002827 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002828 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2829 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2830 [(set GPR:$Rd, (add GPR:$Ra,
2831 (opnode (sext_inreg GPR:$Rn, i16),
2832 (sext_inreg GPR:$Rm, i16))))]>,
2833 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002834
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002835 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002836 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2837 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2838 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2839 (sra GPR:$Rm, (i32 16)))))]>,
2840 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002841
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002842 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002843 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2844 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2845 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2846 (sext_inreg GPR:$Rm, i16))))]>,
2847 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002848
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002849 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002850 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2851 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2852 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2853 (sra GPR:$Rm, (i32 16)))))]>,
2854 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002855
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002856 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002857 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2858 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2859 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2860 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2861 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002862
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002863 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002864 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2865 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2866 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2867 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2868 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002869}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002870
Raul Herbster37fb5b12007-08-30 23:25:47 +00002871defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2872defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002873
Johnny Chen83498e52010-02-12 21:59:23 +00002874// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002875def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2876 (ins GPR:$Rn, GPR:$Rm),
2877 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002878 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002879 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002880
Jim Grosbach3870b752010-10-22 18:35:16 +00002881def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2882 (ins GPR:$Rn, GPR:$Rm),
2883 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002884 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002885 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002886
Jim Grosbach3870b752010-10-22 18:35:16 +00002887def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2888 (ins GPR:$Rn, GPR:$Rm),
2889 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002890 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002891 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002892
Jim Grosbach3870b752010-10-22 18:35:16 +00002893def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2894 (ins GPR:$Rn, GPR:$Rm),
2895 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002896 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002897 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002898
Johnny Chen667d1272010-02-22 18:50:54 +00002899// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002900class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2901 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002902 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002903 bits<4> Rn;
2904 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002905 let Inst{4} = 1;
2906 let Inst{5} = swap;
2907 let Inst{6} = sub;
2908 let Inst{7} = 0;
2909 let Inst{21-20} = 0b00;
2910 let Inst{22} = long;
2911 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002912 let Inst{11-8} = Rm;
2913 let Inst{3-0} = Rn;
2914}
2915class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2916 InstrItinClass itin, string opc, string asm>
2917 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2918 bits<4> Rd;
2919 let Inst{15-12} = 0b1111;
2920 let Inst{19-16} = Rd;
2921}
2922class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2923 InstrItinClass itin, string opc, string asm>
2924 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2925 bits<4> Ra;
2926 let Inst{15-12} = Ra;
2927}
2928class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2929 InstrItinClass itin, string opc, string asm>
2930 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2931 bits<4> RdLo;
2932 bits<4> RdHi;
2933 let Inst{19-16} = RdHi;
2934 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002935}
2936
2937multiclass AI_smld<bit sub, string opc> {
2938
Jim Grosbach385e1362010-10-22 19:15:30 +00002939 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2940 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002941
Jim Grosbach385e1362010-10-22 19:15:30 +00002942 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2943 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002944
Jim Grosbach385e1362010-10-22 19:15:30 +00002945 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2946 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2947 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002948
Jim Grosbach385e1362010-10-22 19:15:30 +00002949 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2950 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2951 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002952
2953}
2954
2955defm SMLA : AI_smld<0, "smla">;
2956defm SMLS : AI_smld<1, "smls">;
2957
Johnny Chen2ec5e492010-02-22 21:50:40 +00002958multiclass AI_sdml<bit sub, string opc> {
2959
Jim Grosbach385e1362010-10-22 19:15:30 +00002960 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2961 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2962 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2963 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002964}
2965
2966defm SMUA : AI_sdml<0, "smua">;
2967defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002968
Evan Chenga8e29892007-01-19 07:51:42 +00002969//===----------------------------------------------------------------------===//
2970// Misc. Arithmetic Instructions.
2971//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002972
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002973def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2974 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2975 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002976
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002977def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2978 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2979 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2980 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002981
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002982def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2983 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2984 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002985
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002986def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2987 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2988 [(set GPR:$Rd,
2989 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2990 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2991 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2992 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2993 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002994
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002995def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2996 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2997 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002998 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00002999 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003000 (shl GPR:$Rm, (i32 8))), i16))]>,
3001 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003002
Evan Cheng3f30af32011-03-18 21:52:42 +00003003def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3004 (shl GPR:$Rm, (i32 8))), i16),
3005 (REVSH GPR:$Rm)>;
3006
3007// Need the AddedComplexity or else MOVs + REV would be chosen.
3008let AddedComplexity = 5 in
3009def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3010
Bob Wilsonf955f292010-08-17 17:23:19 +00003011def lsl_shift_imm : SDNodeXForm<imm, [{
3012 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3013 return CurDAG->getTargetConstant(Sh, MVT::i32);
3014}]>;
3015
3016def lsl_amt : PatLeaf<(i32 imm), [{
3017 return (N->getZExtValue() < 32);
3018}], lsl_shift_imm>;
3019
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003020def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3021 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3022 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3023 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3024 (and (shl GPR:$Rm, lsl_amt:$sh),
3025 0xFFFF0000)))]>,
3026 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003027
Evan Chenga8e29892007-01-19 07:51:42 +00003028// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003029def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3030 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3031def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3032 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003033
Bob Wilsonf955f292010-08-17 17:23:19 +00003034def asr_shift_imm : SDNodeXForm<imm, [{
3035 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3036 return CurDAG->getTargetConstant(Sh, MVT::i32);
3037}]>;
3038
3039def asr_amt : PatLeaf<(i32 imm), [{
3040 return (N->getZExtValue() <= 32);
3041}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003042
Bob Wilsondc66eda2010-08-16 22:26:55 +00003043// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3044// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003045def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3046 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3047 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3048 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3049 (and (sra GPR:$Rm, asr_amt:$sh),
3050 0xFFFF)))]>,
3051 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003052
Evan Chenga8e29892007-01-19 07:51:42 +00003053// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3054// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003055def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003056 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003057def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003058 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3059 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003060
Evan Chenga8e29892007-01-19 07:51:42 +00003061//===----------------------------------------------------------------------===//
3062// Comparison Instructions...
3063//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003064
Jim Grosbach26421962008-10-14 20:36:24 +00003065defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003066 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003067 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003068
Jim Grosbach97a884d2010-12-07 20:41:06 +00003069// ARMcmpZ can re-use the above instruction definitions.
3070def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3071 (CMPri GPR:$src, so_imm:$imm)>;
3072def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3073 (CMPrr GPR:$src, GPR:$rhs)>;
3074def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3075 (CMPrs GPR:$src, so_reg:$rhs)>;
3076
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003077// FIXME: We have to be careful when using the CMN instruction and comparison
3078// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003079// results:
3080//
3081// rsbs r1, r1, 0
3082// cmp r0, r1
3083// mov r0, #0
3084// it ls
3085// mov r0, #1
3086//
3087// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003088//
Bill Wendling6165e872010-08-26 18:33:51 +00003089// cmn r0, r1
3090// mov r0, #0
3091// it ls
3092// mov r0, #1
3093//
3094// However, the CMN gives the *opposite* result when r1 is 0. This is because
3095// the carry flag is set in the CMP case but not in the CMN case. In short, the
3096// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3097// value of r0 and the carry bit (because the "carry bit" parameter to
3098// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3099// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3100// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3101// parameter to AddWithCarry is defined as 0).
3102//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003103// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003104//
3105// x = 0
3106// ~x = 0xFFFF FFFF
3107// ~x + 1 = 0x1 0000 0000
3108// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3109//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003110// Therefore, we should disable CMN when comparing against zero, until we can
3111// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3112// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003113//
3114// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3115//
3116// This is related to <rdar://problem/7569620>.
3117//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003118//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3119// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003120
Evan Chenga8e29892007-01-19 07:51:42 +00003121// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003122defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003123 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003124 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003125defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003126 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003127 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003128
David Goodwinc0309b42009-06-29 15:33:01 +00003129defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003130 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003131 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003132
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003133//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3134// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003135
David Goodwinc0309b42009-06-29 15:33:01 +00003136def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003137 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003138
Evan Cheng218977b2010-07-13 19:27:42 +00003139// Pseudo i64 compares for some floating point compares.
3140let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3141 Defs = [CPSR] in {
3142def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003143 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003144 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003145 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3146
3147def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003148 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003149 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3150} // usesCustomInserter
3151
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003152
Evan Chenga8e29892007-01-19 07:51:42 +00003153// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003154// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003155// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003156let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003157def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3158 Size4Bytes, IIC_iCMOVr,
3159 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3160 RegConstraint<"$false = $Rd">;
3161def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3162 (ins GPR:$false, so_reg:$shift, pred:$p),
3163 Size4Bytes, IIC_iCMOVsr,
3164 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3165 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003166
Evan Chengc4af4632010-11-17 20:13:28 +00003167let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003168def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3169 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3170 Size4Bytes, IIC_iMOVi,
3171 []>,
3172 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003173
Evan Chengc4af4632010-11-17 20:13:28 +00003174let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003175def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3176 (ins GPR:$false, so_imm:$imm, pred:$p),
3177 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003178 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003179 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003180
Evan Cheng63f35442010-11-13 02:25:14 +00003181// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003182let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003183def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3184 (ins GPR:$false, i32imm:$src, pred:$p),
3185 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003186
Evan Chengc4af4632010-11-17 20:13:28 +00003187let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003188def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3189 (ins GPR:$false, so_imm:$imm, pred:$p),
3190 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003191 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003192 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003193} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003194
Jim Grosbach3728e962009-12-10 00:11:09 +00003195//===----------------------------------------------------------------------===//
3196// Atomic operations intrinsics
3197//
3198
Bob Wilsonf74a4292010-10-30 00:54:37 +00003199def memb_opt : Operand<i32> {
3200 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003201 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003202}
Jim Grosbach3728e962009-12-10 00:11:09 +00003203
Bob Wilsonf74a4292010-10-30 00:54:37 +00003204// memory barriers protect the atomic sequences
3205let hasSideEffects = 1 in {
3206def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3207 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3208 Requires<[IsARM, HasDB]> {
3209 bits<4> opt;
3210 let Inst{31-4} = 0xf57ff05;
3211 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003212}
Jim Grosbach3728e962009-12-10 00:11:09 +00003213}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003214
Bob Wilsonf74a4292010-10-30 00:54:37 +00003215def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3216 "dsb", "\t$opt",
3217 [/* For disassembly only; pattern left blank */]>,
3218 Requires<[IsARM, HasDB]> {
3219 bits<4> opt;
3220 let Inst{31-4} = 0xf57ff04;
3221 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003222}
3223
Johnny Chenfd6037d2010-02-18 00:19:08 +00003224// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003225def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3226 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003227 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003228 let Inst{3-0} = 0b1111;
3229}
3230
Jim Grosbach66869102009-12-11 18:52:41 +00003231let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003232 let Uses = [CPSR] in {
3233 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003234 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003235 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3236 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003237 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003238 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3239 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003240 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003241 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3242 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003243 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003244 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3245 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003246 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003247 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3248 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003249 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003250 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3251 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003252 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003253 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3254 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003255 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003256 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3257 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003258 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003259 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3260 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003261 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003262 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3263 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003264 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003265 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3266 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003267 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003268 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3269 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003270 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003271 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3272 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003273 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003274 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3275 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003276 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003277 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3278 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003279 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003280 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3281 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003282 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003283 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3284 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003285 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003286 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3287
3288 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3291 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3294 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3297
Jim Grosbache801dc42009-12-12 01:40:06 +00003298 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003299 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003300 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3301 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003302 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003303 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3304 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003305 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003306 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3307}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003308}
3309
3310let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003311def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3312 "ldrexb", "\t$Rt, $addr", []>;
3313def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3314 "ldrexh", "\t$Rt, $addr", []>;
3315def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3316 "ldrex", "\t$Rt, $addr", []>;
3317def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3318 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003319}
3320
Jim Grosbach86875a22010-10-29 19:58:57 +00003321let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003322def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3323 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3324def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3325 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3326def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3327 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003328def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003329 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3330 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003331}
3332
Johnny Chenb9436272010-02-17 22:37:58 +00003333// Clear-Exclusive is for disassembly only.
3334def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3335 [/* For disassembly only; pattern left blank */]>,
3336 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003337 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003338}
3339
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003340// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3341let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003342def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3343 [/* For disassembly only; pattern left blank */]>;
3344def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3345 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003346}
3347
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003348//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003349// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003350//
3351
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003352def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3353 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3354 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3355 [/* For disassembly only; pattern left blank */]> {
3356 bits<4> opc1;
3357 bits<4> CRn;
3358 bits<4> CRd;
3359 bits<4> cop;
3360 bits<3> opc2;
3361 bits<4> CRm;
3362
3363 let Inst{3-0} = CRm;
3364 let Inst{4} = 0;
3365 let Inst{7-5} = opc2;
3366 let Inst{11-8} = cop;
3367 let Inst{15-12} = CRd;
3368 let Inst{19-16} = CRn;
3369 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003370}
3371
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003372def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3373 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3374 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003375 [/* For disassembly only; pattern left blank */]> {
3376 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003377 bits<4> opc1;
3378 bits<4> CRn;
3379 bits<4> CRd;
3380 bits<4> cop;
3381 bits<3> opc2;
3382 bits<4> CRm;
3383
3384 let Inst{3-0} = CRm;
3385 let Inst{4} = 0;
3386 let Inst{7-5} = opc2;
3387 let Inst{11-8} = cop;
3388 let Inst{15-12} = CRd;
3389 let Inst{19-16} = CRn;
3390 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003391}
3392
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003393class ACI<dag oops, dag iops, string opc, string asm,
3394 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003395 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3396 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003397 let Inst{27-25} = 0b110;
3398}
3399
Johnny Chen670a4562011-04-04 23:39:08 +00003400multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003401
3402 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003403 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3404 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003405 let Inst{31-28} = op31_28;
3406 let Inst{24} = 1; // P = 1
3407 let Inst{21} = 0; // W = 0
3408 let Inst{22} = 0; // D = 0
3409 let Inst{20} = load;
3410 }
3411
3412 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003413 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3414 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003415 let Inst{31-28} = op31_28;
3416 let Inst{24} = 1; // P = 1
3417 let Inst{21} = 1; // W = 1
3418 let Inst{22} = 0; // D = 0
3419 let Inst{20} = load;
3420 }
3421
3422 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003423 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3424 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003425 let Inst{31-28} = op31_28;
3426 let Inst{24} = 0; // P = 0
3427 let Inst{21} = 1; // W = 1
3428 let Inst{22} = 0; // D = 0
3429 let Inst{20} = load;
3430 }
3431
3432 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003433 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3434 ops),
3435 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003436 let Inst{31-28} = op31_28;
3437 let Inst{24} = 0; // P = 0
3438 let Inst{23} = 1; // U = 1
3439 let Inst{21} = 0; // W = 0
3440 let Inst{22} = 0; // D = 0
3441 let Inst{20} = load;
3442 }
3443
3444 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003445 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3446 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003447 let Inst{31-28} = op31_28;
3448 let Inst{24} = 1; // P = 1
3449 let Inst{21} = 0; // W = 0
3450 let Inst{22} = 1; // D = 1
3451 let Inst{20} = load;
3452 }
3453
3454 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003455 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3456 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3457 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003458 let Inst{31-28} = op31_28;
3459 let Inst{24} = 1; // P = 1
3460 let Inst{21} = 1; // W = 1
3461 let Inst{22} = 1; // D = 1
3462 let Inst{20} = load;
3463 }
3464
3465 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003466 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3467 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3468 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003469 let Inst{31-28} = op31_28;
3470 let Inst{24} = 0; // P = 0
3471 let Inst{21} = 1; // W = 1
3472 let Inst{22} = 1; // D = 1
3473 let Inst{20} = load;
3474 }
3475
3476 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003477 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3478 ops),
3479 !strconcat(!strconcat(opc, "l"), cond),
3480 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003481 let Inst{31-28} = op31_28;
3482 let Inst{24} = 0; // P = 0
3483 let Inst{23} = 1; // U = 1
3484 let Inst{21} = 0; // W = 0
3485 let Inst{22} = 1; // D = 1
3486 let Inst{20} = load;
3487 }
3488}
3489
Johnny Chen670a4562011-04-04 23:39:08 +00003490defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3491defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3492defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3493defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003494
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003495//===----------------------------------------------------------------------===//
3496// Move between coprocessor and ARM core register -- for disassembly only
3497//
3498
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003499class MovRCopro<string opc, bit direction, dag oops, dag iops>
3500 : ABI<0b1110, oops, iops, NoItinerary, opc,
3501 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003502 [/* For disassembly only; pattern left blank */]> {
3503 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003504 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003505
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003506 bits<4> Rt;
3507 bits<4> cop;
3508 bits<3> opc1;
3509 bits<3> opc2;
3510 bits<4> CRm;
3511 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003512
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003513 let Inst{15-12} = Rt;
3514 let Inst{11-8} = cop;
3515 let Inst{23-21} = opc1;
3516 let Inst{7-5} = opc2;
3517 let Inst{3-0} = CRm;
3518 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003519}
3520
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003521def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3522 (outs), (ins p_imm:$cop, i32imm:$opc1,
3523 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3524 i32imm:$opc2)>;
3525def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3526 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3527 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003528
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003529class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3530 : ABXI<0b1110, oops, iops, NoItinerary,
3531 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003532 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003533 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003534 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003535 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003536
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003537 bits<4> Rt;
3538 bits<4> cop;
3539 bits<3> opc1;
3540 bits<3> opc2;
3541 bits<4> CRm;
3542 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003543
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003544 let Inst{15-12} = Rt;
3545 let Inst{11-8} = cop;
3546 let Inst{23-21} = opc1;
3547 let Inst{7-5} = opc2;
3548 let Inst{3-0} = CRm;
3549 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003550}
3551
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003552def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3553 (outs), (ins p_imm:$cop, i32imm:$opc1,
3554 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3555 i32imm:$opc2)>;
3556def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3557 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3558 c_imm:$CRn, c_imm:$CRm,
3559 i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003560
3561class MovRRCopro<string opc, bit direction>
3562 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3563 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3564 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3565 [/* For disassembly only; pattern left blank */]> {
3566 let Inst{23-21} = 0b010;
3567 let Inst{20} = direction;
3568
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003569 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003570 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003571 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003572 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003573 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003574
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003575 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003576 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003577 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003578 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003579 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003580}
3581
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003582def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3583def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3584
3585class MovRRCopro2<string opc, bit direction>
3586 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3587 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3588 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3589 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003590 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003591 let Inst{23-21} = 0b010;
3592 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003593
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003594 bits<4> Rt;
3595 bits<4> Rt2;
3596 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003597 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003598 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003599
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003600 let Inst{15-12} = Rt;
3601 let Inst{19-16} = Rt2;
3602 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003603 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003604 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003605}
3606
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003607def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3608def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003609
Johnny Chenb98e1602010-02-12 18:55:33 +00003610//===----------------------------------------------------------------------===//
3611// Move between special register and ARM core register -- for disassembly only
3612//
3613
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003614// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003615def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003616 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003617 bits<4> Rd;
3618 let Inst{23-16} = 0b00001111;
3619 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003620 let Inst{7-4} = 0b0000;
3621}
3622
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003623def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003624 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003625 bits<4> Rd;
3626 let Inst{23-16} = 0b01001111;
3627 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003628 let Inst{7-4} = 0b0000;
3629}
3630
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003631// Move from ARM core register to Special Register
3632//
3633// No need to have both system and application versions, the encodings are the
3634// same and the assembly parser has no way to distinguish between them. The mask
3635// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3636// the mask with the fields to be accessed in the special register.
3637def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3638 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003639 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003640 bits<5> mask;
3641 bits<4> Rn;
3642
3643 let Inst{23} = 0;
3644 let Inst{22} = mask{4}; // R bit
3645 let Inst{21-20} = 0b10;
3646 let Inst{19-16} = mask{3-0};
3647 let Inst{15-12} = 0b1111;
3648 let Inst{11-4} = 0b00000000;
3649 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003650}
3651
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003652def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3653 "msr", "\t$mask, $a",
3654 [/* For disassembly only; pattern left blank */]> {
3655 bits<5> mask;
3656 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003657
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003658 let Inst{23} = 0;
3659 let Inst{22} = mask{4}; // R bit
3660 let Inst{21-20} = 0b10;
3661 let Inst{19-16} = mask{3-0};
3662 let Inst{15-12} = 0b1111;
3663 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003664}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003665
3666//===----------------------------------------------------------------------===//
3667// TLS Instructions
3668//
3669
3670// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003671// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003672// complete with fixup for the aeabi_read_tp function.
3673let isCall = 1,
3674 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3675 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3676 [(set R0, ARMthread_pointer)]>;
3677}
3678
3679//===----------------------------------------------------------------------===//
3680// SJLJ Exception handling intrinsics
3681// eh_sjlj_setjmp() is an instruction sequence to store the return
3682// address and save #0 in R0 for the non-longjmp case.
3683// Since by its nature we may be coming from some other function to get
3684// here, and we're using the stack frame for the containing function to
3685// save/restore registers, we can't keep anything live in regs across
3686// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3687// when we get here from a longjmp(). We force everthing out of registers
3688// except for our own input by listing the relevant registers in Defs. By
3689// doing so, we also cause the prologue/epilogue code to actively preserve
3690// all of the callee-saved resgisters, which is exactly what we want.
3691// A constant value is passed in $val, and we use the location as a scratch.
3692//
3693// These are pseudo-instructions and are lowered to individual MC-insts, so
3694// no encoding information is necessary.
3695let Defs =
3696 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3697 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3698 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3699 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3700 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3701 NoItinerary,
3702 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3703 Requires<[IsARM, HasVFP2]>;
3704}
3705
3706let Defs =
3707 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3708 hasSideEffects = 1, isBarrier = 1 in {
3709 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3710 NoItinerary,
3711 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3712 Requires<[IsARM, NoVFP]>;
3713}
3714
3715// FIXME: Non-Darwin version(s)
3716let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3717 Defs = [ R7, LR, SP ] in {
3718def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3719 NoItinerary,
3720 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3721 Requires<[IsARM, IsDarwin]>;
3722}
3723
3724// eh.sjlj.dispatchsetup pseudo-instruction.
3725// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3726// handled when the pseudo is expanded (which happens before any passes
3727// that need the instruction size).
3728let isBarrier = 1, hasSideEffects = 1 in
3729def Int_eh_sjlj_dispatchsetup :
Bill Wendlingf05b1dc2011-04-05 01:37:43 +00003730 PseudoInst<(outs), (ins), NoItinerary,
3731 [(ARMeh_sjlj_dispatchsetup)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003732 Requires<[IsDarwin]>;
3733
3734//===----------------------------------------------------------------------===//
3735// Non-Instruction Patterns
3736//
3737
3738// Large immediate handling.
3739
3740// 32-bit immediate using two piece so_imms or movw + movt.
3741// This is a single pseudo instruction, the benefit is that it can be remat'd
3742// as a single unit instead of having to handle reg inputs.
3743// FIXME: Remove this when we can do generalized remat.
3744let isReMaterializable = 1, isMoveImm = 1 in
3745def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3746 [(set GPR:$dst, (arm_i32imm:$src))]>,
3747 Requires<[IsARM]>;
3748
3749// Pseudo instruction that combines movw + movt + add pc (if PIC).
3750// It also makes it possible to rematerialize the instructions.
3751// FIXME: Remove this when we can do generalized remat and when machine licm
3752// can properly the instructions.
3753let isReMaterializable = 1 in {
3754def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3755 IIC_iMOVix2addpc,
3756 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3757 Requires<[IsARM, UseMovt]>;
3758
3759def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3760 IIC_iMOVix2,
3761 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3762 Requires<[IsARM, UseMovt]>;
3763
3764let AddedComplexity = 10 in
3765def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3766 IIC_iMOVix2ld,
3767 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3768 Requires<[IsARM, UseMovt]>;
3769} // isReMaterializable
3770
3771// ConstantPool, GlobalAddress, and JumpTable
3772def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3773 Requires<[IsARM, DontUseMovt]>;
3774def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3775def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3776 Requires<[IsARM, UseMovt]>;
3777def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3778 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3779
3780// TODO: add,sub,and, 3-instr forms?
3781
3782// Tail calls
3783def : ARMPat<(ARMtcret tcGPR:$dst),
3784 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3785
3786def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3787 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3788
3789def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3790 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3791
3792def : ARMPat<(ARMtcret tcGPR:$dst),
3793 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3794
3795def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3796 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3797
3798def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3799 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3800
3801// Direct calls
3802def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3803 Requires<[IsARM, IsNotDarwin]>;
3804def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3805 Requires<[IsARM, IsDarwin]>;
3806
3807// zextload i1 -> zextload i8
3808def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3809def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3810
3811// extload -> zextload
3812def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3813def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3814def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3815def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3816
3817def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3818
3819def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3820def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3821
3822// smul* and smla*
3823def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3824 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3825 (SMULBB GPR:$a, GPR:$b)>;
3826def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3827 (SMULBB GPR:$a, GPR:$b)>;
3828def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3829 (sra GPR:$b, (i32 16))),
3830 (SMULBT GPR:$a, GPR:$b)>;
3831def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3832 (SMULBT GPR:$a, GPR:$b)>;
3833def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3834 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3835 (SMULTB GPR:$a, GPR:$b)>;
3836def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3837 (SMULTB GPR:$a, GPR:$b)>;
3838def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3839 (i32 16)),
3840 (SMULWB GPR:$a, GPR:$b)>;
3841def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3842 (SMULWB GPR:$a, GPR:$b)>;
3843
3844def : ARMV5TEPat<(add GPR:$acc,
3845 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3846 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3847 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3848def : ARMV5TEPat<(add GPR:$acc,
3849 (mul sext_16_node:$a, sext_16_node:$b)),
3850 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3851def : ARMV5TEPat<(add GPR:$acc,
3852 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3853 (sra GPR:$b, (i32 16)))),
3854 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3855def : ARMV5TEPat<(add GPR:$acc,
3856 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3857 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3858def : ARMV5TEPat<(add GPR:$acc,
3859 (mul (sra GPR:$a, (i32 16)),
3860 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3861 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3862def : ARMV5TEPat<(add GPR:$acc,
3863 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3864 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3865def : ARMV5TEPat<(add GPR:$acc,
3866 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3867 (i32 16))),
3868 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3869def : ARMV5TEPat<(add GPR:$acc,
3870 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3871 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3872
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003873
3874// Pre-v7 uses MCR for synchronization barriers.
3875def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3876 Requires<[IsARM, HasV6]>;
3877
3878
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003879//===----------------------------------------------------------------------===//
3880// Thumb Support
3881//
3882
3883include "ARMInstrThumb.td"
3884
3885//===----------------------------------------------------------------------===//
3886// Thumb2 Support
3887//
3888
3889include "ARMInstrThumb2.td"
3890
3891//===----------------------------------------------------------------------===//
3892// Floating Point Support
3893//
3894
3895include "ARMInstrVFP.td"
3896
3897//===----------------------------------------------------------------------===//
3898// Advanced SIMD (NEON) Support
3899//
3900
3901include "ARMInstrNEON.td"
3902