blob: 2dc3f0bacf885b29470cbd0fe6f2a09cd58977bd [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
20def SDT_FMDRR :
21SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Evan Cheng96581d32008-11-11 02:11:05 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner48be23c2008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Cheng96581d32008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
31def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000032
33//===----------------------------------------------------------------------===//
34// Load / store Instructions.
35//
36
Chris Lattner834f1ce2008-01-06 23:38:27 +000037let isSimpleLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +000038def FLDD : ADI5<(outs DPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000039 "fldd", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000040 [(set DPR:$dst, (load addrmode5:$addr))]>;
41
Evan Cheng64d80e32007-07-19 01:14:50 +000042def FLDS : ASI5<(outs SPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000043 "flds", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000044 [(set SPR:$dst, (load addrmode5:$addr))]>;
Chris Lattner834f1ce2008-01-06 23:38:27 +000045} // isSimpleLoad
Evan Chenga8e29892007-01-19 07:51:42 +000046
Evan Cheng64d80e32007-07-19 01:14:50 +000047def FSTD : ADI5<(outs), (ins DPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000048 "fstd", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000049 [(store DPR:$src, addrmode5:$addr)]>;
50
Evan Cheng64d80e32007-07-19 01:14:50 +000051def FSTS : ASI5<(outs), (ins SPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000052 "fsts", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000053 [(store SPR:$src, addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000054
55//===----------------------------------------------------------------------===//
56// Load / store multiple Instructions.
57//
58
Chris Lattner9b37aaf2008-01-10 05:12:37 +000059let mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +000060def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
61 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000062 "fldm${addr:submode}d${p} ${addr:base}, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +000063 []>;
Evan Chenga8e29892007-01-19 07:51:42 +000064
Evan Cheng64d80e32007-07-19 01:14:50 +000065def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
66 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000067 "fldm${addr:submode}s${p} ${addr:base}, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +000068 []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +000069}
Evan Chenga8e29892007-01-19 07:51:42 +000070
Chris Lattner2e48a702008-01-06 08:36:04 +000071let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +000072def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
73 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000074 "fstm${addr:submode}d${p} ${addr:base}, $src1",
Evan Chenga8e29892007-01-19 07:51:42 +000075 []>;
76
Evan Cheng64d80e32007-07-19 01:14:50 +000077def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
78 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000079 "fstm${addr:submode}s${p} ${addr:base}, $src1",
Evan Chenga8e29892007-01-19 07:51:42 +000080 []>;
Chris Lattner2e48a702008-01-06 08:36:04 +000081} // mayStore
Evan Chenga8e29892007-01-19 07:51:42 +000082
83// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
84
85//===----------------------------------------------------------------------===//
86// FP Binary Operations.
87//
88
Evan Cheng96581d32008-11-11 02:11:05 +000089def FADDD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +000090 "faddd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +000091 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
92
Evan Cheng96581d32008-11-11 02:11:05 +000093def FADDS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +000094 "fadds", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +000095 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
96
Evan Cheng96581d32008-11-11 02:11:05 +000097def FCMPED : ADbI<0b11101011, (outs), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +000098 "fcmped", " $a, $b",
Evan Cheng96581d32008-11-11 02:11:05 +000099 [(arm_cmpfp DPR:$a, DPR:$b)]> {
100 let Inst{19-16} = 0b0100;
101 let Inst{7-6} = 0b11;
102}
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Evan Cheng96581d32008-11-11 02:11:05 +0000104def FCMPES : ASbI<0b11101011, (outs), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000105 "fcmpes", " $a, $b",
Evan Cheng96581d32008-11-11 02:11:05 +0000106 [(arm_cmpfp SPR:$a, SPR:$b)]> {
107 let Inst{19-16} = 0b0100;
108 let Inst{7-6} = 0b11;
109}
Evan Chenga8e29892007-01-19 07:51:42 +0000110
Evan Cheng96581d32008-11-11 02:11:05 +0000111def FDIVD : ADbI<0b11101000, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000112 "fdivd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000113 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
114
Evan Cheng96581d32008-11-11 02:11:05 +0000115def FDIVS : ASbI<0b11101000, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000116 "fdivs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000117 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
118
Evan Cheng96581d32008-11-11 02:11:05 +0000119def FMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000120 "fmuld", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000121 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
122
Evan Cheng96581d32008-11-11 02:11:05 +0000123def FMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000124 "fmuls", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000125 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Chris Lattner72939122007-05-03 00:32:00 +0000126
Evan Cheng96581d32008-11-11 02:11:05 +0000127def FNMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000128 "fnmuld", " $dst, $a, $b",
Evan Cheng96581d32008-11-11 02:11:05 +0000129 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]> {
130 let Inst{6} = 1;
131}
Evan Chenga8e29892007-01-19 07:51:42 +0000132
Evan Cheng96581d32008-11-11 02:11:05 +0000133def FNMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000134 "fnmuls", " $dst, $a, $b",
Evan Cheng96581d32008-11-11 02:11:05 +0000135 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]> {
136 let Inst{6} = 1;
137}
Evan Chenga8e29892007-01-19 07:51:42 +0000138
Chris Lattner72939122007-05-03 00:32:00 +0000139// Match reassociated forms only if not sign dependent rounding.
140def : Pat<(fmul (fneg DPR:$a), DPR:$b),
141 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
142def : Pat<(fmul (fneg SPR:$a), SPR:$b),
143 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
144
145
Evan Cheng96581d32008-11-11 02:11:05 +0000146def FSUBD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000147 "fsubd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000148 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]>;
149
Evan Cheng96581d32008-11-11 02:11:05 +0000150def FSUBS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000151 "fsubs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000152 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
153
154//===----------------------------------------------------------------------===//
155// FP Unary Operations.
156//
157
Evan Cheng96581d32008-11-11 02:11:05 +0000158def FABSD : ADuI<0b11101011, 0b0000, 0b1100, (outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000159 "fabsd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000160 [(set DPR:$dst, (fabs DPR:$a))]>;
161
Evan Cheng96581d32008-11-11 02:11:05 +0000162def FABSS : ASuI<0b11101011, 0b0000, 0b1100, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000163 "fabss", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000164 [(set SPR:$dst, (fabs SPR:$a))]>;
165
Evan Cheng96581d32008-11-11 02:11:05 +0000166def FCMPEZD : ADuI<0b11101011, 0b0101, 0b1100, (outs), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000167 "fcmpezd", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000168 [(arm_cmpfp0 DPR:$a)]>;
169
Evan Cheng96581d32008-11-11 02:11:05 +0000170def FCMPEZS : ASuI<0b11101011, 0b0101, 0b1100, (outs), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000171 "fcmpezs", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000172 [(arm_cmpfp0 SPR:$a)]>;
173
Evan Cheng96581d32008-11-11 02:11:05 +0000174def FCVTDS : ASuI<0b11101011, 0b0111, 0b1100, (outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000175 "fcvtds", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000176 [(set DPR:$dst, (fextend SPR:$a))]>;
177
Evan Cheng96581d32008-11-11 02:11:05 +0000178// Special case encoding: bits 11-8 is 0b1011.
179def FCVTSD : AI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000180 "fcvtsd", " $dst, $a",
Evan Cheng96581d32008-11-11 02:11:05 +0000181 [(set SPR:$dst, (fround DPR:$a))]> {
182 let Inst{27-23} = 0b11101;
183 let Inst{21-16} = 0b110111;
184 let Inst{11-8} = 0b1011;
185 let Inst{7-4} = 0b1100;
186}
Evan Chenga8e29892007-01-19 07:51:42 +0000187
Evan Cheng96581d32008-11-11 02:11:05 +0000188def FCPYD : ADuI<0b11101011, 0b0000, 0b0100, (outs DPR:$dst), (ins DPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000189 "fcpyd", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000190
Evan Cheng96581d32008-11-11 02:11:05 +0000191def FCPYS : ASuI<0b11101011, 0b0000, 0b0100, (outs SPR:$dst), (ins SPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000192 "fcpys", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Evan Cheng96581d32008-11-11 02:11:05 +0000194def FNEGD : ADuI<0b11101011, 0b0001, 0b0100, (outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000195 "fnegd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000196 [(set DPR:$dst, (fneg DPR:$a))]>;
197
Evan Cheng96581d32008-11-11 02:11:05 +0000198def FNEGS : ASuI<0b11101011, 0b0001, 0b0100, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000199 "fnegs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000200 [(set SPR:$dst, (fneg SPR:$a))]>;
201
Evan Cheng96581d32008-11-11 02:11:05 +0000202def FSQRTD : ADuI<0b11101011, 0b0001, 0b1100, (outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000203 "fsqrtd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000204 [(set DPR:$dst, (fsqrt DPR:$a))]>;
205
Evan Cheng96581d32008-11-11 02:11:05 +0000206def FSQRTS : ASuI<0b11101011, 0b0001, 0b1100, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000207 "fsqrts", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000208 [(set SPR:$dst, (fsqrt SPR:$a))]>;
209
210//===----------------------------------------------------------------------===//
211// FP <-> GPR Copies. Int <-> FP Conversions.
212//
213
Evan Cheng78be83d2008-11-11 19:40:26 +0000214def FMRS : AVConv1I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000215 "fmrs", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000216 [(set GPR:$dst, (bitconvert SPR:$src))]>;
217
Evan Cheng78be83d2008-11-11 19:40:26 +0000218def FMSR : AVConv1I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000219 "fmsr", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000220 [(set SPR:$dst, (bitconvert GPR:$src))]>;
221
Evan Cheng78be83d2008-11-11 19:40:26 +0000222def FMRRD : AVConv1I<0b11000101, 0b1011,
223 (outs GPR:$dst1, GPR:$dst2), (ins DPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000224 "fmrrd", " $dst1, $dst2, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000225 [/* FIXME: Can't write pattern for multiple result instr*/]>;
226
227// FMDHR: GPR -> SPR
228// FMDLR: GPR -> SPR
229
Evan Cheng78be83d2008-11-11 19:40:26 +0000230def FMDRR : AVConv1I<0b11000100, 0b1011, (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Evan Cheng44bec522007-05-15 01:29:07 +0000231 "fmdrr", " $dst, $src1, $src2",
Evan Chenga8e29892007-01-19 07:51:42 +0000232 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
233
234// FMRDH: SPR -> GPR
235// FMRDL: SPR -> GPR
236// FMRRS: SPR -> GPR
237// FMRX : SPR system reg -> GPR
238
239// FMSRR: GPR -> SPR
240
Evan Chenga8e29892007-01-19 07:51:42 +0000241// FMXR: GPR -> VFP Sstem reg
242
243
244// Int to FP:
245
Evan Cheng78be83d2008-11-11 19:40:26 +0000246def FSITOD : AVConv2I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000247 "fsitod", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000248 [(set DPR:$dst, (arm_sitof SPR:$a))]> {
249 let Inst{7} = 1; // Z bit
250}
Evan Chenga8e29892007-01-19 07:51:42 +0000251
Evan Cheng78be83d2008-11-11 19:40:26 +0000252def FSITOS : AVConv2I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000253 "fsitos", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000254 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
255 let Inst{7} = 1; // Z bit
256}
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Evan Cheng78be83d2008-11-11 19:40:26 +0000258def FUITOD : AVConv2I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000259 "fuitod", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000260 [(set DPR:$dst, (arm_uitof SPR:$a))]> {
261 let Inst{7} = 0; // Z bit
262}
Evan Chenga8e29892007-01-19 07:51:42 +0000263
Evan Cheng78be83d2008-11-11 19:40:26 +0000264def FUITOS : AVConv2I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000265 "fuitos", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000266 [(set SPR:$dst, (arm_uitof SPR:$a))]> {
267 let Inst{7} = 1; // Z bit
268}
Evan Chenga8e29892007-01-19 07:51:42 +0000269
270// FP to Int:
271// Always set Z bit in the instruction, i.e. "round towards zero" variants.
272
Evan Cheng78be83d2008-11-11 19:40:26 +0000273def FTOSIZD : AVConv2I<0b11101011, 0b1101, 0b1011,
274 (outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000275 "ftosizd", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000276 [(set SPR:$dst, (arm_ftosi DPR:$a))]> {
277 let Inst{7} = 1; // Z bit
278}
Evan Chenga8e29892007-01-19 07:51:42 +0000279
Evan Cheng78be83d2008-11-11 19:40:26 +0000280def FTOSIZS : AVConv2I<0b11101011, 0b1101, 0b1010,
281 (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000282 "ftosizs", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000283 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
284 let Inst{7} = 1; // Z bit
285}
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Evan Cheng78be83d2008-11-11 19:40:26 +0000287def FTOUIZD : AVConv2I<0b11101011, 0b1100, 0b1011,
288 (outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000289 "ftouizd", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000290 [(set SPR:$dst, (arm_ftoui DPR:$a))]> {
291 let Inst{7} = 1; // Z bit
292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Evan Cheng78be83d2008-11-11 19:40:26 +0000294def FTOUIZS : AVConv2I<0b11101011, 0b1100, 0b1010,
295 (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000296 "ftouizs", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000297 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
298 let Inst{7} = 1; // Z bit
299}
Evan Chenga8e29892007-01-19 07:51:42 +0000300
301//===----------------------------------------------------------------------===//
302// FP FMA Operations.
303//
304
Evan Cheng96581d32008-11-11 02:11:05 +0000305def FMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000306 "fmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000307 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
308 RegConstraint<"$dstin = $dst">;
309
Evan Cheng96581d32008-11-11 02:11:05 +0000310def FMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000311 "fmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000312 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
313 RegConstraint<"$dstin = $dst">;
314
Evan Cheng96581d32008-11-11 02:11:05 +0000315def FMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000316 "fmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000317 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
318 RegConstraint<"$dstin = $dst">;
319
Evan Cheng96581d32008-11-11 02:11:05 +0000320def FMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000321 "fmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000322 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
323 RegConstraint<"$dstin = $dst">;
324
Evan Cheng96581d32008-11-11 02:11:05 +0000325def FNMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000326 "fnmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000327 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000328 RegConstraint<"$dstin = $dst"> {
329 let Inst{6} = 1;
330}
Evan Chenga8e29892007-01-19 07:51:42 +0000331
Evan Cheng96581d32008-11-11 02:11:05 +0000332def FNMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000333 "fnmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000334 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000335 RegConstraint<"$dstin = $dst"> {
336 let Inst{6} = 1;
337}
Evan Chenga8e29892007-01-19 07:51:42 +0000338
Evan Cheng96581d32008-11-11 02:11:05 +0000339def FNMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000340 "fnmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000341 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000342 RegConstraint<"$dstin = $dst"> {
343 let Inst{6} = 1;
344}
Evan Chenga8e29892007-01-19 07:51:42 +0000345
Evan Cheng96581d32008-11-11 02:11:05 +0000346def FNMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000347 "fnmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000348 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000349 RegConstraint<"$dstin = $dst"> {
350 let Inst{6} = 1;
351}
Evan Chenga8e29892007-01-19 07:51:42 +0000352
353//===----------------------------------------------------------------------===//
354// FP Conditional moves.
355//
356
Evan Cheng78be83d2008-11-11 19:40:26 +0000357def FCPYDcc : ADuI<0b11101011, 0b0000, 0b0100,
358 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000359 "fcpyd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000360 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
361 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000362
Evan Cheng78be83d2008-11-11 19:40:26 +0000363def FCPYScc : ASuI<0b11101011, 0b0000, 0b0100,
364 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000365 "fcpys", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000366 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
367 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000368
Evan Cheng78be83d2008-11-11 19:40:26 +0000369def FNEGDcc : ADuI<0b11101011, 0b0001, 0b0100,
370 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000371 "fnegd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000372 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
373 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000374
Evan Cheng78be83d2008-11-11 19:40:26 +0000375def FNEGScc : ASuI<0b11101011, 0b0001, 0b0100,
376 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000377 "fnegs", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000378 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
379 RegConstraint<"$false = $dst">;
Evan Cheng78be83d2008-11-11 19:40:26 +0000380
381
382//===----------------------------------------------------------------------===//
383// Misc.
384//
385
386let Defs = [CPSR] in
387def FMSTAT : ASI<(outs), (ins), "fmstat", "", [(arm_fmstat)]>;