blob: 15fc69db308581d2c88b96ccb54bbf48bafc3958 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000030#include "llvm/Support/CommandLine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000034#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000036#include "LiveRangeCalc.h"
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +000037#include "VirtRegMap.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000038#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000039#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000040#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000041using namespace llvm;
42
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000043// Switch to the new experimental algorithm for computing live intervals.
44static cl::opt<bool>
45NewLiveIntervals("new-live-intervals", cl::Hidden,
46 cl::desc("Use new algorithm forcomputing live intervals"));
47
Devang Patel19974732007-05-03 01:11:54 +000048char LiveIntervals::ID = 0;
Jakob Stoklund Olesendcc44362012-08-03 22:12:54 +000049char &llvm::LiveIntervalsID = LiveIntervals::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +000050INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
51 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000052INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000053INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000054INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000055INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000056INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000057 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000058
Chris Lattnerf7da2c72006-08-24 22:43:55 +000059void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000060 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000061 AU.addRequired<AliasAnalysis>();
62 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000063 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000064 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000065 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +000066 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000067 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000068 AU.addPreserved<SlotIndexes>();
69 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000070 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000071}
72
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000073LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
74 DomTree(0), LRCalc(0) {
75 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
76}
77
78LiveIntervals::~LiveIntervals() {
79 delete LRCalc;
80}
81
Chris Lattnerf7da2c72006-08-24 22:43:55 +000082void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000083 // Free the live intervals themselves.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +000084 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
85 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
86 VirtRegIntervals.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000087 RegMaskSlots.clear();
88 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000089 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000090
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000091 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
92 delete RegUnitIntervals[i];
93 RegUnitIntervals.clear();
94
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000095 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
96 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000097}
98
Owen Anderson80b3ce62008-05-28 20:54:50 +000099/// runOnMachineFunction - Register allocate the whole function
100///
101bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000102 MF = &fn;
103 MRI = &MF->getRegInfo();
104 TM = &fn.getTarget();
105 TRI = TM->getRegisterInfo();
106 TII = TM->getInstrInfo();
107 AA = &getAnalysis<AliasAnalysis>();
108 LV = &getAnalysis<LiveVariables>();
109 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000110 DomTree = &getAnalysis<MachineDominatorTree>();
111 if (!LRCalc)
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000112 LRCalc = new LiveRangeCalc();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000114 // Allocate space for all virtual registers.
115 VirtRegIntervals.resize(MRI->getNumVirtRegs());
116
117 if (NewLiveIntervals) {
118 // This is the new way of computing live intervals.
119 // It is independent of LiveVariables, and it can run at any time.
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000120 computeVirtRegs();
121 computeRegMasks();
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000122 } else {
123 // This is the old way of computing live intervals.
124 // It depends on LiveVariables.
125 computeIntervals();
126 }
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000127 computeLiveInRegUnits();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000128
Chris Lattner70ca3582004-09-30 15:59:17 +0000129 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000130 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000131}
132
Chris Lattner70ca3582004-09-30 15:59:17 +0000133/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000134void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000136
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000137 // Dump the regunits.
138 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
139 if (LiveInterval *LI = RegUnitIntervals[i])
140 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
141
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000142 // Dump the virtregs.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +0000143 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
144 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
145 if (hasInterval(Reg))
146 OS << PrintReg(Reg) << " = " << getInterval(Reg) << '\n';
147 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000148
Evan Cheng752195e2009-09-14 21:33:42 +0000149 printInstrs(OS);
150}
151
152void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000153 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000154 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000155}
156
Manman Renb720be62012-09-11 22:23:19 +0000157#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Evan Cheng752195e2009-09-14 21:33:42 +0000158void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000159 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000160}
Manman Ren77e300e2012-09-06 19:06:06 +0000161#endif
Evan Cheng752195e2009-09-14 21:33:42 +0000162
Evan Chengafff40a2010-05-04 20:26:52 +0000163static
Evan Cheng37499432010-05-05 18:27:40 +0000164bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000165 unsigned Reg = MI.getOperand(MOIdx).getReg();
166 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
167 const MachineOperand &MO = MI.getOperand(i);
168 if (!MO.isReg())
169 continue;
170 if (MO.getReg() == Reg && MO.isDef()) {
171 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
172 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000173 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000174 return true;
175 }
176 }
177 return false;
178}
179
Evan Cheng37499432010-05-05 18:27:40 +0000180/// isPartialRedef - Return true if the specified def at the specific index is
181/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000182/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000183bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
184 LiveInterval &interval) {
185 if (!MO.getSubReg() || MO.isEarlyClobber())
186 return false;
187
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000188 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000189 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000190 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000191 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
192 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000193 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
194 }
195 return false;
196}
197
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000198void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000199 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000200 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000201 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000202 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000203 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000204 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000205
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000206 // Virtual registers may be defined multiple times (due to phi
207 // elimination and 2-addr elimination). Much of what we do only has to be
208 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000209 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000210 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000211 if (interval.empty()) {
212 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000213 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000214
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000215 // Make sure the first definition is not a partial redefinition.
216 assert(!MO.readsReg() && "First def cannot also read virtual register "
217 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000218
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000219 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000220 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000221
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000222 // Loop over all of the blocks that the vreg is defined in. There are
223 // two cases we have to handle here. The most common case is a vreg
224 // whose lifetime is contained within a basic block. In this case there
225 // will be a single kill, in MBB, which comes after the definition.
226 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
227 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000228 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000230 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000231 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000232 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000233
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000234 // If the kill happens after the definition, we have an intra-block
235 // live range.
236 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000237 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000238 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000239 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000240 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000241 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000242 return;
243 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000244 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000245
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000246 // The other case we handle is when a virtual register lives to the end
247 // of the defining block, potentially live across some blocks, then is
248 // live into some number of blocks, but gets killed. Start by adding a
249 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000250 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000251 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000252 interval.addRange(NewLR);
253
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000254 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000255
256 if (PHIJoin) {
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000257 // A phi join register is killed at the end of the MBB and revived as a
258 // new valno in the killing blocks.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000259 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
260 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000261 } else {
262 // Iterate over all of the blocks that the variable is completely
263 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
264 // live interval.
265 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
266 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000267 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000268 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock),
269 ValNo);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000270 interval.addRange(LR);
271 DEBUG(dbgs() << " +" << LR);
272 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000273 }
274
275 // Finally, this virtual register is live from the start of any killing
276 // block to the 'use' slot of the killing instruction.
277 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
278 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000279 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000280 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000281
282 // Create interval with one of a NEW value number. Note that this value
283 // number isn't actually defined by an instruction, weird huh? :)
284 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000285 assert(getInstructionFromIndex(Start) == 0 &&
286 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000287 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000288 }
289 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000290 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000291 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000292 }
293
294 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000295 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000296 // Multiple defs of the same virtual register by the same instruction.
297 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000298 // This is likely due to elimination of REG_SEQUENCE instructions. Return
299 // here since there is nothing to do.
300 return;
301
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000302 // If this is the second time we see a virtual register definition, it
303 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000304 // the result of two address elimination, then the vreg is one of the
305 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000306
307 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000308 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
309 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000310 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
311 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000312 // If this is a two-address definition, then we have already processed
313 // the live range. The only problem is that we didn't realize there
314 // are actually two values in the live interval. Because of this we
315 // need to take the LiveRegion that defines this register and split it
316 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000317 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000318
Lang Hames35f291d2009-09-12 03:34:03 +0000319 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000320 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000321 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000322 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000323
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000324 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000325 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000326 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000327
Chris Lattner91725b72006-08-31 05:54:43 +0000328 // The new value number (#1) is defined by the instruction we claimed
329 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000330 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000331
Chris Lattner91725b72006-08-31 05:54:43 +0000332 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000333 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000334
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000335 // Add the new live interval which replaces the range for the input copy.
336 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000337 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000338 interval.addRange(LR);
339
340 // If this redefinition is dead, we need to add a dummy unit live
341 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000342 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000343 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000344 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000345
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000346 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000347 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 // In the case of PHI elimination, each variable definition is only
349 // live until the end of the block. We've already taken care of the
350 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000351
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000352 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000353 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000354 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000355
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000356 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000357
Lang Hames74ab5ee2009-12-22 00:11:50 +0000358 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000359 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000360 interval.addRange(LR);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000361 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000362 } else {
363 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000364 }
365 }
366
David Greene8a342292010-01-04 22:49:02 +0000367 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000368}
369
Chris Lattnerf35fef72004-07-23 21:24:19 +0000370void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
371 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000372 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000373 MachineOperand& MO,
374 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000375 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000376 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000377 getOrCreateInterval(MO.getReg()));
Evan Chengb371f452007-02-19 21:49:54 +0000378}
379
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000380/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000381/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000382/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000383/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000384void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000385 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
David Blaikie986d76d2012-08-22 17:18:53 +0000386 << "********** Function: " << MF->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000387
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000388 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000389
Evan Chengd129d732009-07-17 19:43:40 +0000390 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000391 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000392 MBBI != E; ++MBBI) {
393 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000394 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
395
Evan Cheng00a99a32010-02-06 09:07:11 +0000396 if (MBB->empty())
397 continue;
398
Owen Anderson134eb732008-09-21 20:43:24 +0000399 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000400 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000401 DEBUG(dbgs() << "BB#" << MBB->getNumber()
402 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000403
Owen Anderson99500ae2008-09-15 22:00:38 +0000404 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000405 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000406 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000407
Dale Johannesen1caedd02010-01-22 22:38:21 +0000408 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
409 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000410 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000411 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000412 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000413 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000414 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000415
Evan Cheng438f7bc2006-11-10 08:43:01 +0000416 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000417 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
418 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000419
420 // Collect register masks.
421 if (MO.isRegMask()) {
422 RegMaskSlots.push_back(MIIndex.getRegSlot());
423 RegMaskBits.push_back(MO.getRegMask());
424 continue;
425 }
426
Jakob Stoklund Olesen27b76692012-06-22 18:20:50 +0000427 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengd129d732009-07-17 19:43:40 +0000428 continue;
429
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000430 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000431 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000432 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000433 else if (MO.isUndef())
434 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000435 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000436
Lang Hames233a60e2009-11-03 23:52:08 +0000437 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000438 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000439 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000440
441 // Compute the number of register mask instructions in this block.
442 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
Dmitri Gribenko2de05722012-09-10 21:26:47 +0000443 RMB.second = RegMaskSlots.size() - RMB.first;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000444 }
Evan Chengd129d732009-07-17 19:43:40 +0000445
446 // Create empty intervals for registers defined by implicit_def's (except
447 // for those implicit_def that define values which are liveout of their
448 // blocks.
449 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
450 unsigned UndefReg = UndefUses[i];
451 (void)getOrCreateInterval(UndefReg);
452 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000453}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000454
Owen Anderson03857b22008-08-13 21:49:13 +0000455LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000456 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000457 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000458}
Evan Chengf2fbca62007-11-12 06:35:08 +0000459
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000460
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000461/// computeVirtRegInterval - Compute the live interval of a virtual register,
462/// based on defs and uses.
463void LiveIntervals::computeVirtRegInterval(LiveInterval *LI) {
464 assert(LRCalc && "LRCalc not initialized.");
465 assert(LI->empty() && "Should only compute empty intervals.");
466 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
467 LRCalc->createDeadDefs(LI);
468 LRCalc->extendToUses(LI);
469}
470
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000471void LiveIntervals::computeVirtRegs() {
472 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
473 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
474 if (MRI->reg_nodbg_empty(Reg))
475 continue;
476 LiveInterval *LI = createInterval(Reg);
477 VirtRegIntervals[Reg] = LI;
478 computeVirtRegInterval(LI);
479 }
480}
481
482void LiveIntervals::computeRegMasks() {
483 RegMaskBlocks.resize(MF->getNumBlockIDs());
484
485 // Find all instructions with regmask operands.
486 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
487 MBBI != E; ++MBBI) {
488 MachineBasicBlock *MBB = MBBI;
489 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
490 RMB.first = RegMaskSlots.size();
491 for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end();
492 MI != ME; ++MI)
493 for (MIOperands MO(MI); MO.isValid(); ++MO) {
494 if (!MO->isRegMask())
495 continue;
496 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
497 RegMaskBits.push_back(MO->getRegMask());
498 }
499 // Compute the number of register mask instructions in this block.
Dmitri Gribenko2de05722012-09-10 21:26:47 +0000500 RMB.second = RegMaskSlots.size() - RMB.first;
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000501 }
502}
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000503
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000504//===----------------------------------------------------------------------===//
505// Register Unit Liveness
506//===----------------------------------------------------------------------===//
507//
508// Fixed interference typically comes from ABI boundaries: Function arguments
509// and return values are passed in fixed registers, and so are exception
510// pointers entering landing pads. Certain instructions require values to be
511// present in specific registers. That is also represented through fixed
512// interference.
513//
514
515/// computeRegUnitInterval - Compute the live interval of a register unit, based
516/// on the uses and defs of aliasing registers. The interval should be empty,
517/// or contain only dead phi-defs from ABI blocks.
518void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
519 unsigned Unit = LI->reg;
520
521 assert(LRCalc && "LRCalc not initialized.");
522 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
523
524 // The physregs aliasing Unit are the roots and their super-registers.
525 // Create all values as dead defs before extending to uses. Note that roots
526 // may share super-registers. That's OK because createDeadDefs() is
527 // idempotent. It is very rare for a register unit to have multiple roots, so
528 // uniquing super-registers is probably not worthwhile.
529 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
530 unsigned Root = *Roots;
531 if (!MRI->reg_empty(Root))
532 LRCalc->createDeadDefs(LI, Root);
533 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
534 if (!MRI->reg_empty(*Supers))
535 LRCalc->createDeadDefs(LI, *Supers);
536 }
537 }
538
539 // Now extend LI to reach all uses.
540 // Ignore uses of reserved registers. We only track defs of those.
541 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
542 unsigned Root = *Roots;
Jakob Stoklund Olesen79004762012-10-15 22:14:34 +0000543 if (!MRI->isReserved(Root) && !MRI->reg_empty(Root))
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000544 LRCalc->extendToUses(LI, Root);
545 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
546 unsigned Reg = *Supers;
Jakob Stoklund Olesen79004762012-10-15 22:14:34 +0000547 if (!MRI->isReserved(Reg) && !MRI->reg_empty(Reg))
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000548 LRCalc->extendToUses(LI, Reg);
549 }
550 }
551}
552
553
554/// computeLiveInRegUnits - Precompute the live ranges of any register units
555/// that are live-in to an ABI block somewhere. Register values can appear
556/// without a corresponding def when entering the entry block or a landing pad.
557///
558void LiveIntervals::computeLiveInRegUnits() {
559 RegUnitIntervals.resize(TRI->getNumRegUnits());
560 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
561
562 // Keep track of the intervals allocated.
563 SmallVector<LiveInterval*, 8> NewIntvs;
564
565 // Check all basic blocks for live-ins.
566 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
567 MFI != MFE; ++MFI) {
568 const MachineBasicBlock *MBB = MFI;
569
570 // We only care about ABI blocks: Entry + landing pads.
571 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
572 continue;
573
574 // Create phi-defs at Begin for all live-in registers.
575 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
576 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
577 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
578 LIE = MBB->livein_end(); LII != LIE; ++LII) {
579 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
580 unsigned Unit = *Units;
581 LiveInterval *Intv = RegUnitIntervals[Unit];
582 if (!Intv) {
583 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
584 NewIntvs.push_back(Intv);
585 }
586 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000587 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000588 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
589 }
590 }
591 DEBUG(dbgs() << '\n');
592 }
593 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
594
595 // Compute the 'normal' part of the intervals.
596 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
597 computeRegUnitInterval(NewIntvs[i]);
598}
599
600
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000601/// shrinkToUses - After removing some uses of a register, shrink its live
602/// range to just the remaining uses. This method does not compute reaching
603/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000604bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000605 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000606 DEBUG(dbgs() << "Shrink: " << *li << '\n');
607 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000608 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000609 // Find all the values used, including PHI kills.
610 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
611
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000612 // Blocks that have already been added to WorkList as live-out.
613 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
614
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000615 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000616 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000617 MachineInstr *UseMI = I.skipInstruction();) {
618 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
619 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000620 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000621 LiveRangeQuery LRQ(*li, Idx);
622 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000623 if (!VNI) {
624 // This shouldn't happen: readsVirtualRegister returns true, but there is
625 // no live value. It is likely caused by a target getting <undef> flags
626 // wrong.
627 DEBUG(dbgs() << Idx << '\t' << *UseMI
628 << "Warning: Instr claims to read non-existent value in "
629 << *li << '\n');
630 continue;
631 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000632 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000633 // register one slot early.
634 if (VNInfo *DefVNI = LRQ.valueDefined())
635 Idx = DefVNI->def;
636
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000637 WorkList.push_back(std::make_pair(Idx, VNI));
638 }
639
640 // Create a new live interval with only minimal live segments per def.
641 LiveInterval NewLI(li->reg, 0);
642 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
643 I != E; ++I) {
644 VNInfo *VNI = *I;
645 if (VNI->isUnused())
646 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000647 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000648 }
649
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000650 // Keep track of the PHIs that are in use.
651 SmallPtrSet<VNInfo*, 8> UsedPHIs;
652
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000653 // Extend intervals to reach all uses in WorkList.
654 while (!WorkList.empty()) {
655 SlotIndex Idx = WorkList.back().first;
656 VNInfo *VNI = WorkList.back().second;
657 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000658 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000659 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000660
661 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000662 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000663 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000664 assert(ExtVNI == VNI && "Unexpected existing value number");
665 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000666 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000667 continue;
668 // The PHI is live, make sure the predecessors are live-out.
669 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
670 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000671 if (!LiveOut.insert(*PI))
672 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000673 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000674 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000675 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000676 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000677 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000678 continue;
679 }
680
681 // VNI is live-in to MBB.
682 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000683 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000684
685 // Make sure VNI is live-out from the predecessors.
686 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
687 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000688 if (!LiveOut.insert(*PI))
689 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000690 SlotIndex Stop = getMBBEndIdx(*PI);
691 assert(li->getVNInfoBefore(Stop) == VNI &&
692 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000693 WorkList.push_back(std::make_pair(Stop, VNI));
694 }
695 }
696
697 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000698 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000699 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
700 I != E; ++I) {
701 VNInfo *VNI = *I;
702 if (VNI->isUnused())
703 continue;
704 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
705 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000706 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000707 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000708 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000709 // This is a dead PHI. Remove it.
Jakob Stoklund Olesenb2beac22012-08-03 20:59:32 +0000710 VNI->markUnused();
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000711 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000712 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
713 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000714 } else {
715 // This is a dead def. Make sure the instruction knows.
716 MachineInstr *MI = getInstructionFromIndex(VNI->def);
717 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000718 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000719 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000720 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000721 dead->push_back(MI);
722 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000723 }
724 }
725
726 // Move the trimmed ranges back.
727 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000728 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000729 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000730}
731
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000732void LiveIntervals::extendToIndices(LiveInterval *LI,
733 ArrayRef<SlotIndex> Indices) {
734 assert(LRCalc && "LRCalc not initialized.");
735 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
736 for (unsigned i = 0, e = Indices.size(); i != e; ++i)
737 LRCalc->extend(LI, Indices[i]);
738}
739
740void LiveIntervals::pruneValue(LiveInterval *LI, SlotIndex Kill,
741 SmallVectorImpl<SlotIndex> *EndPoints) {
742 LiveRangeQuery LRQ(*LI, Kill);
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000743 VNInfo *VNI = LRQ.valueOut();
744 if (!VNI)
745 return;
746
747 MachineBasicBlock *KillMBB = Indexes->getMBBFromIndex(Kill);
748 SlotIndex MBBStart, MBBEnd;
749 tie(MBBStart, MBBEnd) = Indexes->getMBBRange(KillMBB);
750
751 // If VNI isn't live out from KillMBB, the value is trivially pruned.
752 if (LRQ.endPoint() < MBBEnd) {
753 LI->removeRange(Kill, LRQ.endPoint());
754 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
755 return;
756 }
757
758 // VNI is live out of KillMBB.
759 LI->removeRange(Kill, MBBEnd);
760 if (EndPoints) EndPoints->push_back(MBBEnd);
761
Jakob Stoklund Olesenaf896902012-10-13 16:15:31 +0000762 // Find all blocks that are reachable from KillMBB without leaving VNI's live
763 // range. It is possible that KillMBB itself is reachable, so start a DFS
764 // from each successor.
765 typedef SmallPtrSet<MachineBasicBlock*, 9> VisitedTy;
766 VisitedTy Visited;
767 for (MachineBasicBlock::succ_iterator
768 SuccI = KillMBB->succ_begin(), SuccE = KillMBB->succ_end();
769 SuccI != SuccE; ++SuccI) {
770 for (df_ext_iterator<MachineBasicBlock*, VisitedTy>
771 I = df_ext_begin(*SuccI, Visited), E = df_ext_end(*SuccI, Visited);
772 I != E;) {
773 MachineBasicBlock *MBB = *I;
774
775 // Check if VNI is live in to MBB.
776 tie(MBBStart, MBBEnd) = Indexes->getMBBRange(MBB);
777 LiveRangeQuery LRQ(*LI, MBBStart);
778 if (LRQ.valueIn() != VNI) {
779 // This block isn't part of the VNI live range. Prune the search.
780 I.skipChildren();
781 continue;
782 }
783
784 // Prune the search if VNI is killed in MBB.
785 if (LRQ.endPoint() < MBBEnd) {
786 LI->removeRange(MBBStart, LRQ.endPoint());
787 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
788 I.skipChildren();
789 continue;
790 }
791
792 // VNI is live through MBB.
793 LI->removeRange(MBBStart, MBBEnd);
794 if (EndPoints) EndPoints->push_back(MBBEnd);
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000795 ++I;
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000796 }
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000797 }
798}
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000799
Evan Chengf2fbca62007-11-12 06:35:08 +0000800//===----------------------------------------------------------------------===//
801// Register allocator hooks.
802//
803
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000804void LiveIntervals::addKillFlags(const VirtRegMap *VRM) {
805 // Keep track of regunit ranges.
806 SmallVector<std::pair<LiveInterval*, LiveInterval::iterator>, 8> RU;
807
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000808 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
809 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000810 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000811 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000812 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000813 if (LI->empty())
814 continue;
815
816 // Find the regunit intervals for the assigned register. They may overlap
817 // the virtual register live range, cancelling any kills.
818 RU.clear();
819 for (MCRegUnitIterator Units(VRM->getPhys(Reg), TRI); Units.isValid();
820 ++Units) {
821 LiveInterval *RUInt = &getRegUnit(*Units);
822 if (RUInt->empty())
823 continue;
824 RU.push_back(std::make_pair(RUInt, RUInt->find(LI->begin()->end)));
825 }
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000826
827 // Every instruction that kills Reg corresponds to a live range end point.
828 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
829 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000830 // A block index indicates an MBB edge.
831 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000832 continue;
833 MachineInstr *MI = getInstructionFromIndex(RI->end);
834 if (!MI)
835 continue;
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000836
837 // Check if any of the reguints are live beyond the end of RI. That could
838 // happen when a physreg is defined as a copy of a virtreg:
839 //
840 // %EAX = COPY %vreg5
841 // FOO %vreg5 <--- MI, cancel kill because %EAX is live.
842 // BAR %EAX<kill>
843 //
844 // There should be no kill flag on FOO when %vreg5 is rewritten as %EAX.
845 bool CancelKill = false;
846 for (unsigned u = 0, e = RU.size(); u != e; ++u) {
847 LiveInterval *RInt = RU[u].first;
848 LiveInterval::iterator &I = RU[u].second;
849 if (I == RInt->end())
850 continue;
851 I = RInt->advanceTo(I, RI->end);
852 if (I == RInt->end() || I->start >= RI->end)
853 continue;
854 // I is overlapping RI.
855 CancelKill = true;
856 break;
857 }
858 if (CancelKill)
859 MI->clearRegisterKills(Reg, NULL);
860 else
861 MI->addRegisterKilled(Reg, NULL);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000862 }
863 }
864}
865
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000866MachineBasicBlock*
867LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
868 // A local live range must be fully contained inside the block, meaning it is
869 // defined and killed at instructions, not at block boundaries. It is not
870 // live in or or out of any block.
871 //
872 // It is technically possible to have a PHI-defined live range identical to a
873 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000874
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000875 SlotIndex Start = LI.beginIndex();
876 if (Start.isBlock())
877 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000878
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000879 SlotIndex Stop = LI.endIndex();
880 if (Stop.isBlock())
881 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000882
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000883 // getMBBFromIndex doesn't need to search the MBB table when both indexes
884 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000885 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
886 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000887 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000888}
889
Jakob Stoklund Olesen0ab71032012-08-03 20:10:24 +0000890bool
891LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const {
892 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), E = LI.vni_end();
893 I != E; ++I) {
894 const VNInfo *PHI = *I;
895 if (PHI->isUnused() || !PHI->isPHIDef())
896 continue;
897 const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def);
898 // Conservatively return true instead of scanning huge predecessor lists.
899 if (PHIMBB->pred_size() > 100)
900 return true;
901 for (MachineBasicBlock::const_pred_iterator
902 PI = PHIMBB->pred_begin(), PE = PHIMBB->pred_end(); PI != PE; ++PI)
903 if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(*PI)))
904 return true;
905 }
906 return false;
907}
908
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000909float
910LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
911 // Limit the loop depth ridiculousness.
912 if (loopDepth > 200)
913 loopDepth = 200;
914
915 // The loop depth is used to roughly estimate the number of times the
916 // instruction is executed. Something like 10^d is simple, but will quickly
917 // overflow a float. This expression behaves like 10^d for small d, but is
918 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
919 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000920 // By the way, powf() might be unavailable here. For consistency,
921 // We may take pow(double,double).
922 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000923
924 return (isDef + isUse) * lc;
925}
926
Owen Andersonc4dc1322008-06-05 17:15:43 +0000927LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000928 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000929 LiveInterval& Interval = getOrCreateInterval(reg);
930 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000931 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000932 getVNInfoAllocator());
Lang Hames86511252009-09-04 20:41:11 +0000933 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000934 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000935 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000936 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000937
Owen Andersonc4dc1322008-06-05 17:15:43 +0000938 return LR;
939}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000940
941
942//===----------------------------------------------------------------------===//
943// Register mask functions
944//===----------------------------------------------------------------------===//
945
946bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
947 BitVector &UsableRegs) {
948 if (LI.empty())
949 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000950 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
951
952 // Use a smaller arrays for local live ranges.
953 ArrayRef<SlotIndex> Slots;
954 ArrayRef<const uint32_t*> Bits;
955 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
956 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
957 Bits = getRegMaskBitsInBlock(MBB->getNumber());
958 } else {
959 Slots = getRegMaskSlots();
960 Bits = getRegMaskBits();
961 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000962
963 // We are going to enumerate all the register mask slots contained in LI.
964 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000965 ArrayRef<SlotIndex>::iterator SlotI =
966 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
967 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
968
969 // No slots in range, LI begins after the last call.
970 if (SlotI == SlotE)
971 return false;
972
973 bool Found = false;
974 for (;;) {
975 assert(*SlotI >= LiveI->start);
976 // Loop over all slots overlapping this segment.
977 while (*SlotI < LiveI->end) {
978 // *SlotI overlaps LI. Collect mask bits.
979 if (!Found) {
980 // This is the first overlap. Initialize UsableRegs to all ones.
981 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000982 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000983 Found = true;
984 }
985 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000986 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000987 if (++SlotI == SlotE)
988 return Found;
989 }
990 // *SlotI is beyond the current LI segment.
991 LiveI = LI.advanceTo(LiveI, *SlotI);
992 if (LiveI == LiveE)
993 return Found;
994 // Advance SlotI until it overlaps.
995 while (*SlotI < LiveI->start)
996 if (++SlotI == SlotE)
997 return Found;
998 }
999}
Lang Hames3dc7c512012-02-17 18:44:18 +00001000
1001//===----------------------------------------------------------------------===//
1002// IntervalUpdate class.
1003//===----------------------------------------------------------------------===//
1004
Lang Hamesfd6d3212012-02-21 00:00:36 +00001005// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +00001006class LiveIntervals::HMEditor {
1007private:
Lang Hamesecb50622012-02-17 23:43:40 +00001008 LiveIntervals& LIS;
1009 const MachineRegisterInfo& MRI;
1010 const TargetRegisterInfo& TRI;
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001011 SlotIndex OldIdx;
Lang Hamesecb50622012-02-17 23:43:40 +00001012 SlotIndex NewIdx;
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001013 SmallPtrSet<LiveInterval*, 8> Updated;
Lang Hames6aceab12012-02-19 07:13:05 +00001014
Lang Hames3dc7c512012-02-17 18:44:18 +00001015public:
Lang Hamesecb50622012-02-17 23:43:40 +00001016 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001017 const TargetRegisterInfo& TRI,
1018 SlotIndex OldIdx, SlotIndex NewIdx)
1019 : LIS(LIS), MRI(MRI), TRI(TRI), OldIdx(OldIdx), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +00001020
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001021 /// Update all live ranges touched by MI, assuming a move from OldIdx to
1022 /// NewIdx.
1023 void updateAllRanges(MachineInstr *MI) {
1024 DEBUG(dbgs() << "handleMove " << OldIdx << " -> " << NewIdx << ": " << *MI);
1025 bool hasRegMask = false;
1026 for (MIOperands MO(MI); MO.isValid(); ++MO) {
1027 if (MO->isRegMask())
1028 hasRegMask = true;
1029 if (!MO->isReg())
Lang Hames4586d252012-02-21 22:29:38 +00001030 continue;
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001031 // Aggressively clear all kill flags.
1032 // They are reinserted by VirtRegRewriter.
1033 if (MO->isUse())
1034 MO->setIsKill(false);
1035
1036 unsigned Reg = MO->getReg();
1037 if (!Reg)
1038 continue;
1039 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1040 updateRange(LIS.getInterval(Reg));
1041 continue;
1042 }
1043
1044 // For physregs, only update the regunits that actually have a
1045 // precomputed live range.
1046 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
1047 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units))
1048 updateRange(*LI);
Lang Hames4586d252012-02-21 22:29:38 +00001049 }
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001050 if (hasRegMask)
1051 updateRegMaskSlots();
Lang Hames6aceab12012-02-19 07:13:05 +00001052 }
1053
Lang Hames55fed622012-02-19 03:00:30 +00001054private:
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001055 /// Update a single live range, assuming an instruction has been moved from
1056 /// OldIdx to NewIdx.
1057 void updateRange(LiveInterval &LI) {
1058 if (!Updated.insert(&LI))
1059 return;
1060 DEBUG({
1061 dbgs() << " ";
1062 if (TargetRegisterInfo::isVirtualRegister(LI.reg))
1063 dbgs() << PrintReg(LI.reg);
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001064 else
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001065 dbgs() << PrintRegUnit(LI.reg, &TRI);
1066 dbgs() << ":\t" << LI << '\n';
1067 });
1068 if (SlotIndex::isEarlierInstr(OldIdx, NewIdx))
1069 handleMoveDown(LI);
1070 else
1071 handleMoveUp(LI);
1072 DEBUG(dbgs() << " -->\t" << LI << '\n');
1073 LI.verify();
Lang Hames3dc7c512012-02-17 18:44:18 +00001074 }
1075
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001076 /// Update LI to reflect an instruction has been moved downwards from OldIdx
1077 /// to NewIdx.
1078 ///
1079 /// 1. Live def at OldIdx:
1080 /// Move def to NewIdx, assert endpoint after NewIdx.
1081 ///
1082 /// 2. Live def at OldIdx, killed at NewIdx:
1083 /// Change to dead def at NewIdx.
1084 /// (Happens when bundling def+kill together).
1085 ///
1086 /// 3. Dead def at OldIdx:
1087 /// Move def to NewIdx, possibly across another live value.
1088 ///
1089 /// 4. Def at OldIdx AND at NewIdx:
1090 /// Remove live range [OldIdx;NewIdx) and value defined at OldIdx.
1091 /// (Happens when bundling multiple defs together).
1092 ///
1093 /// 5. Value read at OldIdx, killed before NewIdx:
1094 /// Extend kill to NewIdx.
1095 ///
1096 void handleMoveDown(LiveInterval &LI) {
1097 // First look for a kill at OldIdx.
1098 LiveInterval::iterator I = LI.find(OldIdx.getBaseIndex());
1099 LiveInterval::iterator E = LI.end();
1100 // Is LI even live at OldIdx?
1101 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
1102 return;
Lang Hames6aceab12012-02-19 07:13:05 +00001103
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001104 // Handle a live-in value.
1105 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
1106 bool isKill = SlotIndex::isSameInstr(OldIdx, I->end);
1107 // If the live-in value already extends to NewIdx, there is nothing to do.
1108 if (!SlotIndex::isEarlierInstr(I->end, NewIdx))
1109 return;
1110 // Aggressively remove all kill flags from the old kill point.
1111 // Kill flags shouldn't be used while live intervals exist, they will be
1112 // reinserted by VirtRegRewriter.
1113 if (MachineInstr *KillMI = LIS.getInstructionFromIndex(I->end))
1114 for (MIBundleOperands MO(KillMI); MO.isValid(); ++MO)
1115 if (MO->isReg() && MO->isUse())
1116 MO->setIsKill(false);
1117 // Adjust I->end to reach NewIdx. This may temporarily make LI invalid by
1118 // overlapping ranges. Case 5 above.
1119 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
1120 // If this was a kill, there may also be a def. Otherwise we're done.
1121 if (!isKill)
1122 return;
1123 ++I;
Lang Hames6aceab12012-02-19 07:13:05 +00001124 }
1125
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001126 // Check for a def at OldIdx.
1127 if (I == E || !SlotIndex::isSameInstr(OldIdx, I->start))
1128 return;
1129 // We have a def at OldIdx.
1130 VNInfo *DefVNI = I->valno;
1131 assert(DefVNI->def == I->start && "Inconsistent def");
1132 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
1133 // If the defined value extends beyond NewIdx, just move the def down.
1134 // This is case 1 above.
1135 if (SlotIndex::isEarlierInstr(NewIdx, I->end)) {
1136 I->start = DefVNI->def;
1137 return;
1138 }
1139 // The remaining possibilities are now:
1140 // 2. Live def at OldIdx, killed at NewIdx: isSameInstr(I->end, NewIdx).
1141 // 3. Dead def at OldIdx: I->end = OldIdx.getDeadSlot().
1142 // In either case, it is possible that there is an existing def at NewIdx.
1143 assert((I->end == OldIdx.getDeadSlot() ||
1144 SlotIndex::isSameInstr(I->end, NewIdx)) &&
1145 "Cannot move def below kill");
1146 LiveInterval::iterator NewI = LI.advanceTo(I, NewIdx.getRegSlot());
1147 if (NewI != E && SlotIndex::isSameInstr(NewI->start, NewIdx)) {
1148 // There is an existing def at NewIdx, case 4 above. The def at OldIdx is
1149 // coalesced into that value.
1150 assert(NewI->valno != DefVNI && "Multiple defs of value?");
1151 LI.removeValNo(DefVNI);
1152 return;
1153 }
1154 // There was no existing def at NewIdx. Turn *I into a dead def at NewIdx.
1155 // If the def at OldIdx was dead, we allow it to be moved across other LI
1156 // values. The new range should be placed immediately before NewI, move any
1157 // intermediate ranges up.
1158 assert(NewI != I && "Inconsistent iterators");
1159 std::copy(llvm::next(I), NewI, I);
1160 *llvm::prior(NewI) = LiveRange(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
1161 }
1162
1163 /// Update LI to reflect an instruction has been moved upwards from OldIdx
1164 /// to NewIdx.
1165 ///
1166 /// 1. Live def at OldIdx:
1167 /// Hoist def to NewIdx.
1168 ///
1169 /// 2. Dead def at OldIdx:
1170 /// Hoist def+end to NewIdx, possibly move across other values.
1171 ///
1172 /// 3. Dead def at OldIdx AND existing def at NewIdx:
1173 /// Remove value defined at OldIdx, coalescing it with existing value.
1174 ///
1175 /// 4. Live def at OldIdx AND existing def at NewIdx:
1176 /// Remove value defined at NewIdx, hoist OldIdx def to NewIdx.
1177 /// (Happens when bundling multiple defs together).
1178 ///
1179 /// 5. Value killed at OldIdx:
1180 /// Hoist kill to NewIdx, then scan for last kill between NewIdx and
1181 /// OldIdx.
1182 ///
1183 void handleMoveUp(LiveInterval &LI) {
1184 // First look for a kill at OldIdx.
1185 LiveInterval::iterator I = LI.find(OldIdx.getBaseIndex());
1186 LiveInterval::iterator E = LI.end();
1187 // Is LI even live at OldIdx?
1188 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
1189 return;
1190
1191 // Handle a live-in value.
1192 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
1193 // If the live-in value isn't killed here, there is nothing to do.
1194 if (!SlotIndex::isSameInstr(OldIdx, I->end))
1195 return;
1196 // Adjust I->end to end at NewIdx. If we are hoisting a kill above
1197 // another use, we need to search for that use. Case 5 above.
1198 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
1199 ++I;
1200 // If OldIdx also defines a value, there couldn't have been another use.
1201 if (I == E || !SlotIndex::isSameInstr(I->start, OldIdx)) {
1202 // No def, search for the new kill.
1203 // This can never be an early clobber kill since there is no def.
1204 llvm::prior(I)->end = findLastUseBefore(LI.reg).getRegSlot();
1205 return;
Lang Hames6aceab12012-02-19 07:13:05 +00001206 }
1207 }
1208
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001209 // Now deal with the def at OldIdx.
1210 assert(I != E && SlotIndex::isSameInstr(I->start, OldIdx) && "No def?");
1211 VNInfo *DefVNI = I->valno;
1212 assert(DefVNI->def == I->start && "Inconsistent def");
1213 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
1214
1215 // Check for an existing def at NewIdx.
1216 LiveInterval::iterator NewI = LI.find(NewIdx.getRegSlot());
1217 if (SlotIndex::isSameInstr(NewI->start, NewIdx)) {
1218 assert(NewI->valno != DefVNI && "Same value defined more than once?");
1219 // There is an existing def at NewIdx.
1220 if (I->end.isDead()) {
1221 // Case 3: Remove the dead def at OldIdx.
1222 LI.removeValNo(DefVNI);
1223 return;
1224 }
1225 // Case 4: Replace def at NewIdx with live def at OldIdx.
1226 I->start = DefVNI->def;
1227 LI.removeValNo(NewI->valno);
1228 return;
Lang Hames6aceab12012-02-19 07:13:05 +00001229 }
1230
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001231 // There is no existing def at NewIdx. Hoist DefVNI.
1232 if (!I->end.isDead()) {
1233 // Leave the end point of a live def.
1234 I->start = DefVNI->def;
1235 return;
1236 }
1237
1238 // DefVNI is a dead def. It may have been moved across other values in LI,
1239 // so move I up to NewI. Slide [NewI;I) down one position.
1240 std::copy_backward(NewI, I, llvm::next(I));
1241 *NewI = LiveRange(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
Lang Hames6aceab12012-02-19 07:13:05 +00001242 }
1243
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001244 void updateRegMaskSlots() {
Lang Hamesecb50622012-02-17 23:43:40 +00001245 SmallVectorImpl<SlotIndex>::iterator RI =
1246 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1247 OldIdx);
1248 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1249 *RI = NewIdx;
1250 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001251 "RegSlots out of order. Did you move one call across another?");
1252 }
Lang Hames55fed622012-02-19 03:00:30 +00001253
1254 // Return the last use of reg between NewIdx and OldIdx.
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001255 SlotIndex findLastUseBefore(unsigned Reg) {
Lang Hames55fed622012-02-19 03:00:30 +00001256 SlotIndex LastUse = NewIdx;
Lang Hames6d742cc2012-09-12 06:56:16 +00001257
1258 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1259 for (MachineRegisterInfo::use_nodbg_iterator
1260 UI = MRI.use_nodbg_begin(Reg),
1261 UE = MRI.use_nodbg_end();
1262 UI != UE; UI.skipInstruction()) {
1263 const MachineInstr* MI = &*UI;
1264 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1265 if (InstSlot > LastUse && InstSlot < OldIdx)
1266 LastUse = InstSlot;
1267 }
1268 } else {
1269 MachineInstr* MI = LIS.getSlotIndexes()->getInstructionFromIndex(NewIdx);
1270 MachineBasicBlock::iterator MII(MI);
1271 ++MII;
1272 MachineBasicBlock* MBB = MI->getParent();
1273 for (; MII != MBB->end() && LIS.getInstructionIndex(MII) < OldIdx; ++MII){
1274 for (MachineInstr::mop_iterator MOI = MII->operands_begin(),
1275 MOE = MII->operands_end();
1276 MOI != MOE; ++MOI) {
1277 const MachineOperand& mop = *MOI;
1278 if (!mop.isReg() || mop.getReg() == 0 ||
1279 TargetRegisterInfo::isVirtualRegister(mop.getReg()))
1280 continue;
1281
1282 if (TRI.hasRegUnit(mop.getReg(), Reg))
1283 LastUse = LIS.getInstructionIndex(MII);
1284 }
1285 }
Lang Hames55fed622012-02-19 03:00:30 +00001286 }
1287 return LastUse;
1288 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001289};
1290
Lang Hamesecb50622012-02-17 23:43:40 +00001291void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001292 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001293 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1294 Indexes->removeMachineInstrFromMaps(MI);
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001295 SlotIndex NewIndex = Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001296 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1297 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001298 "Cannot handle moves across basic block boundaries.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001299
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001300 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex);
1301 HME.updateAllRanges(MI);
Lang Hames4586d252012-02-21 22:29:38 +00001302}
1303
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001304void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
1305 MachineInstr* BundleStart) {
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001306 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001307 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001308 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex);
1309 HME.updateAllRanges(MI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001310}